blob: a0b4cb54dcf0ff9c11275501ba8b3da98618a75a [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000055#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000057using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000058
Evan Chengb1712452010-01-27 06:25:16 +000059STATISTIC(NumTailCalls, "Number of tail calls");
60
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000061static cl::opt<bool> UseRegMask("x86-use-regmask",
62 cl::desc("Use register masks for x86 calls"));
63
Evan Cheng10e86422008-04-25 19:11:04 +000064// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000065static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000066 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000067
David Greenea5f26012011-02-07 19:36:54 +000068/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
69/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000070/// simple subregister reference. Idx is an index in the 128 bits we
71/// want. It need not be aligned to a 128-bit bounday. That makes
72/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl) {
77 EVT VT = Vec.getValueType();
78 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000079 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000080 int Factor = VT.getSizeInBits()/128;
81 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
82 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000083
84 // Extract from UNDEF is UNDEF.
85 if (Vec.getOpcode() == ISD::UNDEF)
86 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
87
88 if (isa<ConstantSDNode>(Idx)) {
89 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
90
91 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
92 // we can match to VEXTRACTF128.
93 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
94
95 // This is the index of the first element of the 128-bit chunk
96 // we want.
97 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
98 * ElemsPerChunk);
99
100 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000101 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
102 VecIdx);
103
104 return Result;
105 }
106
107 return SDValue();
108}
109
110/// Generate a DAG to put 128-bits into a vector > 128 bits. This
111/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000112/// simple superregister reference. Idx is an index in the 128 bits
113/// we want. It need not be aligned to a 128-bit bounday. That makes
114/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000115static SDValue Insert128BitVector(SDValue Result,
116 SDValue Vec,
117 SDValue Idx,
118 SelectionDAG &DAG,
119 DebugLoc dl) {
120 if (isa<ConstantSDNode>(Idx)) {
121 EVT VT = Vec.getValueType();
122 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
123
124 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000125 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000129 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000130
131 // This is the index of the first element of the 128-bit chunk
132 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000137 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139 return Result;
140 }
141
142 return SDValue();
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000146 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
147 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000148
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 if (is64Bit)
151 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000152 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000153 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000154
Evan Cheng203576a2011-07-20 19:50:42 +0000155 if (Subtarget->isTargetELF())
156 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000157 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000158 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000159 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000160}
161
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000162X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000163 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000164 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000165 X86ScalarSSEf64 = Subtarget->hasSSE2();
166 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000167 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000168
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000169 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000170 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000171
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000172 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000173 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
175 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000176 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000177 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
178 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000179
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 // For 64-bit since we have so many registers use the ILP scheduler, for
181 // 32-bit code use the register pressure specific scheduling.
182 if (Subtarget->is64Bit())
183 setSchedulingPreference(Sched::ILP);
184 else
185 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000186 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000187
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000188 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000189 // Setup Windows compiler runtime calls.
190 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallName(RTLIB::SREM_I64, "_allrem");
193 setLibcallName(RTLIB::UREM_I64, "_aullrem");
194 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000195 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000196 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000197 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000199 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
200 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
201 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000202 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
203 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 }
205
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000207 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000208 setUseUnderscoreSetJmp(false);
209 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000210 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 // MS runtime is weird: it exports _setjmp, but longjmp!
212 setUseUnderscoreSetJmp(true);
213 setUseUnderscoreLongJmp(false);
214 } else {
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(true);
217 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000221 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000227
Scott Michelfdc40a02009-02-17 22:15:04 +0000228 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000232 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
234 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000235
236 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
245 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
248 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000249
Evan Cheng25ab6902006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000253 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000254 // We have an algorithm for SSE2->double, and we turn this into a
255 // 64-bit FILD followed by conditional FADD for other targets.
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 // We have an algorithm for SSE2, and we turn this into a 64-bit
258 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000259 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261
262 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
263 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
265 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000266
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000267 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000268 // SSE has no i16 to fp conversion, only i32
269 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000280 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000281
Dale Johannesen73328d12007-09-19 23:55:34 +0000282 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
283 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000286
Evan Cheng02568ff2006-01-30 22:13:22 +0000287 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
288 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
290 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000291
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000292 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000294 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000296 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000299 }
300
301 // Handle FP_TO_UINT by promoting the destination to a larger signed
302 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
305 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000310 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000311 // Since AVX is a superset of SSE3, only check for SSE here.
312 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 // Expand FP_TO_UINT into a select.
314 // FIXME: We would like to use a Custom expander here eventually to do
315 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000318 // With SSE3 we can use fisttpll to convert to a signed i64; without
319 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Chris Lattner399610a2006-12-05 18:22:22 +0000323 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000324 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
326 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000327 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000329 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000330 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000331 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000332 }
Chris Lattner21f66852005-12-23 05:15:23 +0000333
Dan Gohmanb00ee212008-02-18 19:34:53 +0000334 // Scalar integer divide and remainder are lowered to use operations that
335 // produce two results, to match the available instructions. This exposes
336 // the two-result form to trivial CSE, which is able to combine x/y and x%y
337 // into a single instruction.
338 //
339 // Scalar integer multiply-high is also lowered to use two-result
340 // operations, to match the available instructions. However, plain multiply
341 // (low) operations are left as Legal, as there are single-result
342 // instructions for this in x86. Using the two-result multiply instructions
343 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000344 for (unsigned i = 0, e = 4; i != e; ++i) {
345 MVT VT = IntVTs[i];
346 setOperationAction(ISD::MULHS, VT, Expand);
347 setOperationAction(ISD::MULHU, VT, Expand);
348 setOperationAction(ISD::SDIV, VT, Expand);
349 setOperationAction(ISD::UDIV, VT, Expand);
350 setOperationAction(ISD::SREM, VT, Expand);
351 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000352
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000353 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000354 setOperationAction(ISD::ADDC, VT, Custom);
355 setOperationAction(ISD::ADDE, VT, Custom);
356 setOperationAction(ISD::SUBC, VT, Custom);
357 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000358 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
361 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
362 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
363 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000364 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
367 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
369 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
370 setOperationAction(ISD::FREM , MVT::f32 , Expand);
371 setOperationAction(ISD::FREM , MVT::f64 , Expand);
372 setOperationAction(ISD::FREM , MVT::f80 , Expand);
373 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000374
Chandler Carruth77821022011-12-24 12:12:34 +0000375 // Promote the i8 variants and force them on up to i32 which has a shorter
376 // encoding.
377 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
379 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
380 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000382 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000386 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000387 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
388 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
389 if (Subtarget->is64Bit())
390 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
391 }
Craig Topper37f21672011-10-11 06:44:02 +0000392
393 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000394 // When promoting the i8 variants, force them to i32 for a shorter
395 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000396 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000397 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
399 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000400 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
402 if (Subtarget->is64Bit())
403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000404 } else {
405 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
406 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
407 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
411 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000412 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
414 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 }
416
Benjamin Kramer1292c222010-12-04 20:32:23 +0000417 if (Subtarget->hasPOPCNT()) {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
419 } else {
420 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
421 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
422 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
423 if (Subtarget->is64Bit())
424 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
425 }
426
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
428 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000429
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000430 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000432 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000433 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000434 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
437 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
438 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
439 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000440 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
443 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
444 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000447 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000450
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
453 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
454 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
455 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000456 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
458 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000459 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000460 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
462 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
463 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
464 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000467 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
469 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
470 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000471 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000476
Craig Topper1accb7e2012-01-10 06:54:16 +0000477 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000479
Eric Christopher9a9d2752010-07-22 02:48:34 +0000480 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000481 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000482
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000483 // On X86 and X86-64, atomic operations are lowered to locked instructions.
484 // Locked instructions, in turn, have implicit fence semantics (all memory
485 // operations are flushed before issuing the locked instruction, and they
486 // are not buffered), so we can fold away the common pattern of
487 // fence-atomic-fence.
488 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000489
Mon P Wang63307c32008-05-05 19:05:59 +0000490 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000491 for (unsigned i = 0, e = 4; i != e; ++i) {
492 MVT VT = IntVTs[i];
493 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
494 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000495 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000496 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000497
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000498 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000499 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000507 }
508
Eli Friedman43f51ae2011-08-26 21:21:21 +0000509 if (Subtarget->hasCmpxchg16b()) {
510 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
511 }
512
Evan Cheng3c992d22006-03-07 02:02:57 +0000513 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000514 if (!Subtarget->isTargetDarwin() &&
515 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000516 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000518 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000519
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
522 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
523 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000524 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000525 setExceptionPointerRegister(X86::RAX);
526 setExceptionSelectorRegister(X86::RDX);
527 } else {
528 setExceptionPointerRegister(X86::EAX);
529 setExceptionSelectorRegister(X86::EDX);
530 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000531 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
532 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000533
Duncan Sands4a544a72011-09-06 13:37:06 +0000534 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
535 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000536
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000538
Nate Begemanacc398c2006-01-25 18:21:52 +0000539 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::VASTART , MVT::Other, Custom);
541 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000542 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VAARG , MVT::Other, Custom);
544 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Expand);
547 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 }
Evan Chengae642192007-03-02 23:16:35 +0000549
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
551 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000552
553 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
554 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
555 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000556 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
559 else
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000562
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000563 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000564 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000565 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000566 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
567 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568
Evan Cheng223547a2006-01-31 22:28:30 +0000569 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FABS , MVT::f64, Custom);
571 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000572
573 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FNEG , MVT::f64, Custom);
575 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
Evan Cheng68c47cb2007-01-05 07:55:56 +0000577 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
579 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000581 // Lower this to FGETSIGNx86 plus an AND.
582 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
583 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
584
Evan Chengd25e9e82006-02-02 00:28:23 +0000585 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FSIN , MVT::f64, Expand);
587 setOperationAction(ISD::FCOS , MVT::f64, Expand);
588 setOperationAction(ISD::FSIN , MVT::f32, Expand);
589 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000590
Chris Lattnera54aa942006-01-29 06:26:08 +0000591 // Expand FP immediates into loads from the stack, except for the special
592 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000593 addLegalFPImmediate(APFloat(+0.0)); // xorpd
594 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000595 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 // Use SSE for f32, x87 for f64.
597 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
599 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
601 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608
609 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
611 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FSIN , MVT::f32, Expand);
615 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Nate Begemane1795842008-02-14 08:57:00 +0000617 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618 addLegalFPImmediate(APFloat(+0.0f)); // xorps
619 addLegalFPImmediate(APFloat(+0.0)); // FLD0
620 addLegalFPImmediate(APFloat(+1.0)); // FLD1
621 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
622 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
623
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000624 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
626 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000629 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000630 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
632 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
635 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
636 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
637 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000638
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000639 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
641 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000642 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000643 addLegalFPImmediate(APFloat(+0.0)); // FLD0
644 addLegalFPImmediate(APFloat(+1.0)); // FLD1
645 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
646 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000647 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000651 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000652
Cameron Zwarich33390842011-07-08 21:39:21 +0000653 // We don't support FMA.
654 setOperationAction(ISD::FMA, MVT::f64, Expand);
655 setOperationAction(ISD::FMA, MVT::f32, Expand);
656
Dale Johannesen59a58732007-08-05 18:49:15 +0000657 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000658 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
660 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
661 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000663 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 addLegalFPImmediate(TmpFlt); // FLD0
665 TmpFlt.changeSign();
666 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000667
668 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000669 APFloat TmpFlt2(+1.0);
670 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
671 &ignored);
672 addLegalFPImmediate(TmpFlt2); // FLD1
673 TmpFlt2.changeSign();
674 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
675 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000676
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000677 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000678 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
679 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000680 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000681
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000682 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
683 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
684 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
685 setOperationAction(ISD::FRINT, MVT::f80, Expand);
686 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000687 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000688 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000689
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000690 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
692 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
693 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FLOG, MVT::f80, Expand);
696 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
697 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
698 setOperationAction(ISD::FEXP, MVT::f80, Expand);
699 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000700
Mon P Wangf007a8b2008-11-06 05:31:54 +0000701 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000702 // (for widening) or expand (for scalarization). Then we will selectively
703 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
705 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
706 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000722 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
723 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000740 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000747 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000757 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000762 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000763 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
764 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
765 setTruncStoreAction((MVT::SimpleValueType)VT,
766 (MVT::SimpleValueType)InnerVT, Expand);
767 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
768 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
769 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000770 }
771
Evan Chengc7ce29b2009-02-13 22:36:38 +0000772 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
773 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000774 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000775 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000776 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777 }
778
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // MMX-sized vectors (other than x86mmx) are expected to be expanded
780 // into smaller operations.
781 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
782 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
783 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
784 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
785 setOperationAction(ISD::AND, MVT::v8i8, Expand);
786 setOperationAction(ISD::AND, MVT::v4i16, Expand);
787 setOperationAction(ISD::AND, MVT::v2i32, Expand);
788 setOperationAction(ISD::AND, MVT::v1i64, Expand);
789 setOperationAction(ISD::OR, MVT::v8i8, Expand);
790 setOperationAction(ISD::OR, MVT::v4i16, Expand);
791 setOperationAction(ISD::OR, MVT::v2i32, Expand);
792 setOperationAction(ISD::OR, MVT::v1i64, Expand);
793 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
794 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
795 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
796 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
802 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
803 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
804 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
805 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
808 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
809 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000810
Craig Topper1accb7e2012-01-10 06:54:16 +0000811 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
815 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
816 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
817 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
819 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
820 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
821 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
822 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
824 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000825 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000826 }
827
Craig Topper1accb7e2012-01-10 06:54:16 +0000828 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000830
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000831 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
832 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
834 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
835 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
836 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000837
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
839 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
840 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
841 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
843 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
844 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
845 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
846 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
847 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
848 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
849 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
850 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
851 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
853 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000854
Nadav Rotem354efd82011-09-18 14:57:03 +0000855 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000856 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
857 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
858 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
861 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
863 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000865
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
871
Evan Cheng2c3ae372006-04-12 21:21:57 +0000872 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000876 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000877 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000878 // Do not attempt to custom lower non-128-bit vectors
879 if (!VT.is128BitVector())
880 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 setOperationAction(ISD::BUILD_VECTOR,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::VECTOR_SHUFFLE,
884 VT.getSimpleVT().SimpleTy, Custom);
885 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
886 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000887 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000888
Owen Anderson825b72b2009-08-11 20:47:22 +0000889 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
890 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
891 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
892 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
893 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
894 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Nate Begemancdd1eec2008-02-12 22:51:28 +0000896 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000900
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000901 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
903 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000904 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000905
906 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000907 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000908 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000909
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000920 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000921
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000923
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
926 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
927 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
928 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
931 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000932 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000933
Craig Topperd0a31172012-01-10 06:37:29 +0000934 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000935 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
938 setOperationAction(ISD::FRINT, MVT::f32, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
940 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
941 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
942 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
943 setOperationAction(ISD::FRINT, MVT::f64, Legal);
944 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
945
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000949 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
952 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000954
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955 // i8 and i16 vectors are custom , because the source register and source
956 // source memory operand types are not the same width. f32 vectors are
957 // custom since the immediate controlling the insert encodes additional
958 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
966 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000968
Pete Coopera77214a2011-11-14 19:38:42 +0000969 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000970 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 }
975 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000976
Craig Topper1accb7e2012-01-10 06:54:16 +0000977 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000978 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000979 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000980
Nadav Rotem43012222011-05-11 08:12:09 +0000981 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000985 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986
987 if (Subtarget->hasAVX2()) {
988 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
989 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
990
991 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
995 } else {
996 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
997 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
998
999 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1003 }
Nadav Rotem43012222011-05-11 08:12:09 +00001004 }
1005
Craig Topperd0a31172012-01-10 06:37:29 +00001006 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001007 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001008
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001009 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001010 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1011 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1012 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1013 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1014 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001016
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001018 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1019 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001035 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1036 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001037 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1045
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001046 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1047 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001053 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001054
Duncan Sands28b77e92011-09-06 19:07:46 +00001055 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1058 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001059
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001060 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1061 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1062 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001068
Craig Topperaaa643c2011-11-09 07:28:55 +00001069 if (Subtarget->hasAVX2()) {
1070 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1071 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1072 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1073 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1076 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1077 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1078 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001079
Craig Topperaaa643c2011-11-09 07:28:55 +00001080 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1081 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1082 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001083 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001084
1085 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 } else {
1095 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1096 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1097 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1098 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1101 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1102 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1103 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1104
1105 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1107 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1108 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001109
1110 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1112
1113 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001117 }
Craig Topper13894fa2011-08-24 06:14:18 +00001118
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001120 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001121 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1122 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1123 EVT VT = SVT;
1124
1125 // Extract subvector is special because the value type
1126 // (result) is 128-bit but the source is 256-bit wide.
1127 if (VT.is128BitVector())
1128 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1129
1130 // Do not attempt to custom lower other non-256-bit vectors
1131 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001132 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1135 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1136 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1137 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001138 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001139 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001140 }
1141
David Greene54d8eba2011-01-27 22:38:56 +00001142 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1144 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1145 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001146
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 // Do not attempt to promote non-256-bit vectors
1148 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001149 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150
1151 setOperationAction(ISD::AND, SVT, Promote);
1152 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1153 setOperationAction(ISD::OR, SVT, Promote);
1154 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::XOR, SVT, Promote);
1156 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1157 setOperationAction(ISD::LOAD, SVT, Promote);
1158 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1159 setOperationAction(ISD::SELECT, SVT, Promote);
1160 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001161 }
David Greene9b9838d2009-06-29 16:47:10 +00001162 }
1163
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001164 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1165 // of this type with custom code.
1166 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1167 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001168 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1169 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001170 }
1171
Evan Cheng6be2c582006-04-05 23:38:46 +00001172 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001174
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001175
Eli Friedman962f5492010-06-02 19:35:46 +00001176 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1177 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001178 //
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // FIXME: We really should do custom legalization for addition and
1180 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1181 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001182 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1183 // Add/Sub/Mul with overflow operations are custom lowered.
1184 MVT VT = IntVTs[i];
1185 setOperationAction(ISD::SADDO, VT, Custom);
1186 setOperationAction(ISD::UADDO, VT, Custom);
1187 setOperationAction(ISD::SSUBO, VT, Custom);
1188 setOperationAction(ISD::USUBO, VT, Custom);
1189 setOperationAction(ISD::SMULO, VT, Custom);
1190 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001191 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001192
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001193 // There are no 8-bit 3-address imul/mul instructions
1194 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1195 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001196
Evan Chengd54f2d52009-03-31 19:38:51 +00001197 if (!Subtarget->is64Bit()) {
1198 // These libcalls are not available in 32-bit.
1199 setLibcallName(RTLIB::SHL_I128, 0);
1200 setLibcallName(RTLIB::SRL_I128, 0);
1201 setLibcallName(RTLIB::SRA_I128, 0);
1202 }
1203
Evan Cheng206ee9d2006-07-07 08:33:52 +00001204 // We have target-specific dag combine patterns for the following nodes:
1205 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001206 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001207 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001208 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001209 setTargetDAGCombine(ISD::SHL);
1210 setTargetDAGCombine(ISD::SRA);
1211 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001212 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001213 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001214 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001215 setTargetDAGCombine(ISD::FADD);
1216 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001218 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001219 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001220 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001221 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001222 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001223 if (Subtarget->is64Bit())
1224 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001225 if (Subtarget->hasBMI())
1226 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001227
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001228 computeRegisterProperties();
1229
Evan Cheng05219282011-01-06 06:52:41 +00001230 // On Darwin, -Os means optimize for size without hurting performance,
1231 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001232 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001233 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001234 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001235 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1236 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1237 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001238 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001239 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001240
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001241 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001242}
1243
Scott Michel5b8f82e2008-03-10 15:42:14 +00001244
Duncan Sands28b77e92011-09-06 19:07:46 +00001245EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1246 if (!VT.isVector()) return MVT::i8;
1247 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001248}
1249
1250
Evan Cheng29286502008-01-23 23:17:41 +00001251/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1252/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001253static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001254 if (MaxAlign == 16)
1255 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001256 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001257 if (VTy->getBitWidth() == 128)
1258 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 unsigned EltAlign = 0;
1261 getMaxByValAlign(ATy->getElementType(), EltAlign);
1262 if (EltAlign > MaxAlign)
1263 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1266 unsigned EltAlign = 0;
1267 getMaxByValAlign(STy->getElementType(i), EltAlign);
1268 if (EltAlign > MaxAlign)
1269 MaxAlign = EltAlign;
1270 if (MaxAlign == 16)
1271 break;
1272 }
1273 }
1274 return;
1275}
1276
1277/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1278/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001279/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1280/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001281unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001282 if (Subtarget->is64Bit()) {
1283 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001284 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001285 if (TyAlign > 8)
1286 return TyAlign;
1287 return 8;
1288 }
1289
Evan Cheng29286502008-01-23 23:17:41 +00001290 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001291 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001292 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001293 return Align;
1294}
Chris Lattner2b02a442007-02-25 08:29:00 +00001295
Evan Chengf0df0312008-05-15 08:39:06 +00001296/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001297/// and store operations as a result of memset, memcpy, and memmove
1298/// lowering. If DstAlign is zero that means it's safe to destination
1299/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1300/// means there isn't a need to check it against alignment requirement,
1301/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001302/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001303/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1304/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1305/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001306/// It returns EVT::Other if the type should be determined using generic
1307/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001308EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001309X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1310 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001311 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001313 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001314 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1315 // linux. This is because the stack realignment code can't handle certain
1316 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001317 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001318 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001319 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001320 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001321 (Subtarget->isUnalignedMemAccessFast() ||
1322 ((DstAlign == 0 || DstAlign >= 16) &&
1323 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001324 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001325 if (Subtarget->getStackAlignment() >= 32) {
1326 if (Subtarget->hasAVX2())
1327 return MVT::v8i32;
1328 if (Subtarget->hasAVX())
1329 return MVT::v8f32;
1330 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001331 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001332 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001333 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001334 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001335 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001336 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001339 // Do not use f64 to lower memcpy if source is string constant. It's
1340 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001343 }
Evan Chengf0df0312008-05-15 08:39:06 +00001344 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001345 return MVT::i64;
1346 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001347}
1348
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001349/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1350/// current function. The returned value is a member of the
1351/// MachineJumpTableInfo::JTEntryKind enum.
1352unsigned X86TargetLowering::getJumpTableEncoding() const {
1353 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1354 // symbol.
1355 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1356 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001357 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001358
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001359 // Otherwise, use the normal jump table encoding heuristics.
1360 return TargetLowering::getJumpTableEncoding();
1361}
1362
Chris Lattnerc64daab2010-01-26 05:02:42 +00001363const MCExpr *
1364X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1365 const MachineBasicBlock *MBB,
1366 unsigned uid,MCContext &Ctx) const{
1367 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1368 Subtarget->isPICStyleGOT());
1369 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1370 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001371 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1372 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001373}
1374
Evan Chengcc415862007-11-09 01:32:10 +00001375/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1376/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001377SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001378 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001379 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001380 // This doesn't have DebugLoc associated with it, but is not really the
1381 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001382 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001383 return Table;
1384}
1385
Chris Lattner589c6f62010-01-26 06:28:43 +00001386/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1387/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1388/// MCExpr.
1389const MCExpr *X86TargetLowering::
1390getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1391 MCContext &Ctx) const {
1392 // X86-64 uses RIP relative addressing based on the jump table label.
1393 if (Subtarget->isPICStyleRIPRel())
1394 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1395
1396 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001397 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001398}
1399
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001400// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001401std::pair<const TargetRegisterClass*, uint8_t>
1402X86TargetLowering::findRepresentativeClass(EVT VT) const{
1403 const TargetRegisterClass *RRC = 0;
1404 uint8_t Cost = 1;
1405 switch (VT.getSimpleVT().SimpleTy) {
1406 default:
1407 return TargetLowering::findRepresentativeClass(VT);
1408 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1409 RRC = (Subtarget->is64Bit()
1410 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1411 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001412 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001413 RRC = X86::VR64RegisterClass;
1414 break;
1415 case MVT::f32: case MVT::f64:
1416 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1417 case MVT::v4f32: case MVT::v2f64:
1418 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1419 case MVT::v4f64:
1420 RRC = X86::VR128RegisterClass;
1421 break;
1422 }
1423 return std::make_pair(RRC, Cost);
1424}
1425
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001426bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1427 unsigned &Offset) const {
1428 if (!Subtarget->isTargetLinux())
1429 return false;
1430
1431 if (Subtarget->is64Bit()) {
1432 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1433 Offset = 0x28;
1434 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1435 AddressSpace = 256;
1436 else
1437 AddressSpace = 257;
1438 } else {
1439 // %gs:0x14 on i386
1440 Offset = 0x14;
1441 AddressSpace = 256;
1442 }
1443 return true;
1444}
1445
1446
Chris Lattner2b02a442007-02-25 08:29:00 +00001447//===----------------------------------------------------------------------===//
1448// Return Value Calling Convention Implementation
1449//===----------------------------------------------------------------------===//
1450
Chris Lattner59ed56b2007-02-28 04:55:35 +00001451#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001452
Michael J. Spencerec38de22010-10-10 22:04:20 +00001453bool
Eric Christopher471e4222011-06-08 23:55:35 +00001454X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1455 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001456 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001457 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001458 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001459 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001461 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001462}
1463
Dan Gohman98ca4f22009-08-05 01:29:28 +00001464SDValue
1465X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001466 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001468 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001469 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001470 MachineFunction &MF = DAG.getMachineFunction();
1471 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001472
Chris Lattner9774c912007-02-27 05:28:59 +00001473 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001474 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001475 RVLocs, *DAG.getContext());
1476 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Evan Chengdcea1632010-02-04 02:40:39 +00001478 // Add the regs to the liveout set for the function.
1479 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1480 for (unsigned i = 0; i != RVLocs.size(); ++i)
1481 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1482 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001483
Dan Gohman475871a2008-07-27 21:46:04 +00001484 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001485
Dan Gohman475871a2008-07-27 21:46:04 +00001486 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001487 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1488 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001489 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1490 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001491
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001492 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001493 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1494 CCValAssign &VA = RVLocs[i];
1495 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001496 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001497 EVT ValVT = ValToCopy.getValueType();
1498
Dale Johannesenc4510512010-09-24 19:05:48 +00001499 // If this is x86-64, and we disabled SSE, we can't return FP values,
1500 // or SSE or MMX vectors.
1501 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1502 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001503 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001504 report_fatal_error("SSE register return with SSE disabled");
1505 }
1506 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1507 // llvm-gcc has never done it right and no one has noticed, so this
1508 // should be OK for now.
1509 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001510 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001511 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001512
Chris Lattner447ff682008-03-11 03:23:40 +00001513 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1514 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001515 if (VA.getLocReg() == X86::ST0 ||
1516 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001517 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1518 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001519 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001521 RetOps.push_back(ValToCopy);
1522 // Don't emit a copytoreg.
1523 continue;
1524 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001525
Evan Cheng242b38b2009-02-23 09:03:22 +00001526 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1527 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001528 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001529 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001530 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001531 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001532 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1533 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001534 // If we don't have SSE2 available, convert to v4f32 so the generated
1535 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001536 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001537 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001538 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001539 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001540 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001541
Dale Johannesendd64c412009-02-04 00:33:20 +00001542 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001543 Flag = Chain.getValue(1);
1544 }
Dan Gohman61a92132008-04-21 23:59:07 +00001545
1546 // The x86-64 ABI for returning structs by value requires that we copy
1547 // the sret argument into %rax for the return. We saved the argument into
1548 // a virtual register in the entry block, so now we copy the value out
1549 // and into %rax.
1550 if (Subtarget->is64Bit() &&
1551 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1552 MachineFunction &MF = DAG.getMachineFunction();
1553 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1554 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001555 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001556 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001557 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001558
Dale Johannesendd64c412009-02-04 00:33:20 +00001559 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001560 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001561
1562 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001563 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001564 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001565
Chris Lattner447ff682008-03-11 03:23:40 +00001566 RetOps[0] = Chain; // Update chain.
1567
1568 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001569 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001570 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001571
1572 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001574}
1575
Evan Cheng3d2125c2010-11-30 23:55:39 +00001576bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1577 if (N->getNumValues() != 1)
1578 return false;
1579 if (!N->hasNUsesOfValue(1, 0))
1580 return false;
1581
1582 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001583 if (Copy->getOpcode() != ISD::CopyToReg &&
1584 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001586
1587 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001589 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590 if (UI->getOpcode() != X86ISD::RET_FLAG)
1591 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 HasRet = true;
1593 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001596}
1597
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001598EVT
1599X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001600 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001601 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001602 // TODO: Is this also valid on 32-bit?
1603 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001604 ReturnMVT = MVT::i8;
1605 else
1606 ReturnMVT = MVT::i32;
1607
1608 EVT MinVT = getRegisterType(Context, ReturnMVT);
1609 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001610}
1611
Dan Gohman98ca4f22009-08-05 01:29:28 +00001612/// LowerCallResult - Lower the result values of a call into the
1613/// appropriate copies out of appropriate physical registers.
1614///
1615SDValue
1616X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001617 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001618 const SmallVectorImpl<ISD::InputArg> &Ins,
1619 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001620 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001621
Chris Lattnere32bbf62007-02-28 07:09:55 +00001622 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001623 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001624 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001625 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1626 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001628
Chris Lattner3085e152007-02-25 08:59:22 +00001629 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001630 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001631 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001632 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001633
Torok Edwin3f142c32009-02-01 18:15:56 +00001634 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001635 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001636 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001637 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001638 }
1639
Evan Cheng79fb3b42009-02-20 20:43:02 +00001640 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001641
1642 // If this is a call to a function that returns an fp value on the floating
1643 // point stack, we must guarantee the the value is popped from the stack, so
1644 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001645 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001646 // instead.
1647 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1648 // If we prefer to use the value in xmm registers, copy it out as f80 and
1649 // use a truncate to move it from fp stack reg to xmm reg.
1650 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001651 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001652 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1653 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001654 Val = Chain.getValue(0);
1655
1656 // Round the f80 to the right size, which also moves it to the appropriate
1657 // xmm register.
1658 if (CopyVT != VA.getValVT())
1659 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1660 // This truncation won't change the value.
1661 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001662 } else {
1663 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1664 CopyVT, InFlag).getValue(1);
1665 Val = Chain.getValue(0);
1666 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001667 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001668 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001669 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001670
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001672}
1673
1674
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001675//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001676// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001677//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001678// StdCall calling convention seems to be standard for many Windows' API
1679// routines and around. It differs from C calling convention just a little:
1680// callee should clean up the stack, not caller. Symbols should be also
1681// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001682// For info on fast calling convention see Fast Calling Convention (tail call)
1683// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001686/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1688 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001689 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001690
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001692}
1693
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001694/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool
1697ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1698 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001700
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001702}
1703
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1705/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001706/// the specific parameter attribute. The copy will be passed as a byval
1707/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001708static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001709CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001710 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1711 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001712 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001713
Dale Johannesendd64c412009-02-04 00:33:20 +00001714 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001715 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001716 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001717}
1718
Chris Lattner29689432010-03-11 00:22:57 +00001719/// IsTailCallConvention - Return true if the calling convention is one that
1720/// supports tail call optimization.
1721static bool IsTailCallConvention(CallingConv::ID CC) {
1722 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1723}
1724
Evan Cheng485fafc2011-03-21 01:19:09 +00001725bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001726 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001727 return false;
1728
1729 CallSite CS(CI);
1730 CallingConv::ID CalleeCC = CS.getCallingConv();
1731 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1732 return false;
1733
1734 return true;
1735}
1736
Evan Cheng0c439eb2010-01-27 00:07:07 +00001737/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1738/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001739static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1740 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001741 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001742}
1743
Dan Gohman98ca4f22009-08-05 01:29:28 +00001744SDValue
1745X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001746 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747 const SmallVectorImpl<ISD::InputArg> &Ins,
1748 DebugLoc dl, SelectionDAG &DAG,
1749 const CCValAssign &VA,
1750 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001751 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001752 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001754 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1755 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001756 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001757 EVT ValVT;
1758
1759 // If value is passed by pointer we have address passed instead of the value
1760 // itself.
1761 if (VA.getLocInfo() == CCValAssign::Indirect)
1762 ValVT = VA.getLocVT();
1763 else
1764 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001765
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001766 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001767 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001768 // In case of tail call optimization mark all arguments mutable. Since they
1769 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001770 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001771 unsigned Bytes = Flags.getByValSize();
1772 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1773 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001774 return DAG.getFrameIndex(FI, getPointerTy());
1775 } else {
1776 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001777 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001778 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1779 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001780 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001781 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001782 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001783}
1784
Dan Gohman475871a2008-07-27 21:46:04 +00001785SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001787 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 bool isVarArg,
1789 const SmallVectorImpl<ISD::InputArg> &Ins,
1790 DebugLoc dl,
1791 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001792 SmallVectorImpl<SDValue> &InVals)
1793 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001794 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001795 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001796
Gordon Henriksen86737662008-01-05 16:56:59 +00001797 const Function* Fn = MF.getFunction();
1798 if (Fn->hasExternalLinkage() &&
1799 Subtarget->isTargetCygMing() &&
1800 Fn->getName() == "main")
1801 FuncInfo->setForceFramePointer(true);
1802
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001805 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001806 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001807
Chris Lattner29689432010-03-11 00:22:57 +00001808 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1809 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001810
Chris Lattner638402b2007-02-28 07:00:42 +00001811 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001812 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001813 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001814 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001815
1816 // Allocate shadow area for Win64
1817 if (IsWin64) {
1818 CCInfo.AllocateStack(32, 8);
1819 }
1820
Duncan Sands45907662010-10-31 13:21:44 +00001821 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001822
Chris Lattnerf39f7712007-02-28 05:46:49 +00001823 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001824 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001825 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1826 CCValAssign &VA = ArgLocs[i];
1827 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1828 // places.
1829 assert(VA.getValNo() != LastVal &&
1830 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001831 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001833
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001835 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001836 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001840 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001845 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1846 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001847 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001848 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001849 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001850 RC = X86::VR64RegisterClass;
1851 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001852 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001853
Devang Patel68e6bee2011-02-21 23:21:26 +00001854 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001855 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001856
Chris Lattnerf39f7712007-02-28 05:46:49 +00001857 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1858 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1859 // right size.
1860 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001861 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001862 DAG.getValueType(VA.getValVT()));
1863 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001864 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001865 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001867 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001868
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001869 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 // Handle MMX values passed in XMM regs.
1871 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001872 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1873 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 } else
1875 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001876 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001877 } else {
1878 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001879 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001880 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001881
1882 // If value is passed via pointer - do a load.
1883 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001884 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001885 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001886
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001888 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001889
Dan Gohman61a92132008-04-21 23:59:07 +00001890 // The x86-64 ABI for returning structs by value requires that we copy
1891 // the sret argument into %rax for the return. Save the argument into
1892 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001893 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001894 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1895 unsigned Reg = FuncInfo->getSRetReturnReg();
1896 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001898 FuncInfo->setSRetReturnReg(Reg);
1899 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001900 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001902 }
1903
Chris Lattnerf39f7712007-02-28 05:46:49 +00001904 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001905 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001906 if (FuncIsMadeTailCallSafe(CallConv,
1907 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001908 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001909
Evan Cheng1bc78042006-04-26 01:20:17 +00001910 // If the function takes variable number of arguments, make a frame index for
1911 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001912 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001913 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1914 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001915 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001916 }
1917 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001918 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1919
1920 // FIXME: We should really autogenerate these arrays
1921 static const unsigned GPR64ArgRegsWin64[] = {
1922 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001923 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001924 static const unsigned GPR64ArgRegs64Bit[] = {
1925 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1926 };
1927 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1929 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1930 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001931 const unsigned *GPR64ArgRegs;
1932 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933
1934 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001935 // The XMM registers which might contain var arg parameters are shadowed
1936 // in their paired GPR. So we only need to save the GPR to their home
1937 // slots.
1938 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001939 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 } else {
1941 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1942 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001943
Chad Rosier30450e82011-12-22 22:35:21 +00001944 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1945 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001946 }
1947 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1948 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949
Devang Patel578efa92009-06-05 21:57:13 +00001950 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001951 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001952 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001953 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1954 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001955 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001956 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001957 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001958 // Kernel mode asks for SSE to be disabled, so don't push them
1959 // on the stack.
1960 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001961
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001962 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001963 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001964 // Get to the caller-allocated home save location. Add 8 to account
1965 // for the return address.
1966 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001967 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001968 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001969 // Fixup to set vararg frame on shadow area (4 x i64).
1970 if (NumIntRegs < 4)
1971 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001972 } else {
1973 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001974 // registers, then we must store them to their spots on the stack so
1975 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1977 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1978 FuncInfo->setRegSaveFrameIndex(
1979 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001980 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001982
Gordon Henriksen86737662008-01-05 16:56:59 +00001983 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001984 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001985 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1986 getPointerTy());
1987 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001988 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001989 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1990 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001991 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001992 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001993 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001994 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001995 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001996 MachinePointerInfo::getFixedStack(
1997 FuncInfo->getRegSaveFrameIndex(), Offset),
1998 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001999 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002000 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002002
Dan Gohmanface41a2009-08-16 21:24:25 +00002003 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2004 // Now store the XMM (fp + vector) parameter registers.
2005 SmallVector<SDValue, 11> SaveXMMOps;
2006 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002007
Devang Patel68e6bee2011-02-21 23:21:26 +00002008 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002009 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2010 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002011
Dan Gohman1e93df62010-04-17 14:41:14 +00002012 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2013 FuncInfo->getRegSaveFrameIndex()));
2014 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2015 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Dan Gohmanface41a2009-08-16 21:24:25 +00002017 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002018 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002019 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002020 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2021 SaveXMMOps.push_back(Val);
2022 }
2023 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2024 MVT::Other,
2025 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002026 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002027
2028 if (!MemOps.empty())
2029 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2030 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002032 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002033
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002035 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2036 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002037 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002038 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002040 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002041 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2042 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002044 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002045
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 // RegSaveFrameIndex is X86-64 only.
2048 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002049 if (CallConv == CallingConv::X86_FastCall ||
2050 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002051 // fastcc functions can't have varargs.
2052 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 }
Evan Cheng25caf632006-05-23 21:06:34 +00002054
Rafael Espindola76927d752011-08-30 19:39:58 +00002055 FuncInfo->setArgumentStackSize(StackSize);
2056
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002058}
2059
Dan Gohman475871a2008-07-27 21:46:04 +00002060SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2062 SDValue StackPtr, SDValue Arg,
2063 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002064 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002065 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002066 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002067 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002068 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002069 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002070 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002071
2072 return DAG.getStore(Chain, dl, Arg, PtrOff,
2073 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002075}
2076
Bill Wendling64e87322009-01-16 19:25:27 +00002077/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002078/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002079SDValue
2080X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002081 SDValue &OutRetAddr, SDValue Chain,
2082 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002083 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002084 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002085 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002086 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002087
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002088 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002089 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002090 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002091 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002092}
2093
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002094/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002096static SDValue
2097EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002099 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002100 // Store the return address to the appropriate stack slot.
2101 if (!FPDiff) return Chain;
2102 // Calculate the new stack slot for the return address.
2103 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002104 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002105 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002108 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002109 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002110 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002111 return Chain;
2112}
2113
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002115X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002116 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002117 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002119 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002120 const SmallVectorImpl<ISD::InputArg> &Ins,
2121 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002122 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 MachineFunction &MF = DAG.getMachineFunction();
2124 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002125 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002126 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002128 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129
Nick Lewycky22de16d2012-01-19 00:34:10 +00002130 if (MF.getTarget().Options.DisableTailCalls)
2131 isTailCall = false;
2132
Evan Cheng5f941932010-02-05 02:21:12 +00002133 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002134 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002135 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2136 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002137 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002138
2139 // Sibcalls are automatically detected tailcalls which do not require
2140 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002141 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002142 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002143
2144 if (isTailCall)
2145 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002146 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002147
Chris Lattner29689432010-03-11 00:22:57 +00002148 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2149 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002150
Chris Lattner638402b2007-02-28 07:00:42 +00002151 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002152 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002153 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002155
2156 // Allocate shadow area for Win64
2157 if (IsWin64) {
2158 CCInfo.AllocateStack(32, 8);
2159 }
2160
Duncan Sands45907662010-10-31 13:21:44 +00002161 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002162
Chris Lattner423c5f42007-02-28 05:31:48 +00002163 // Get a count of how many bytes are to be pushed on the stack.
2164 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002165 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002166 // This is a sibcall. The memory operands are available in caller's
2167 // own caller's stack.
2168 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002169 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2170 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002171 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002172
Gordon Henriksen86737662008-01-05 16:56:59 +00002173 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002175 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002176 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2178 FPDiff = NumBytesCallerPushed - NumBytes;
2179
2180 // Set the delta of movement of the returnaddr stackslot.
2181 // But only set if delta is greater than previous delta.
2182 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2183 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2184 }
2185
Evan Chengf22f9b32010-02-06 03:28:46 +00002186 if (!IsSibcall)
2187 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002188
Dan Gohman475871a2008-07-27 21:46:04 +00002189 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002190 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002191 if (isTailCall && FPDiff)
2192 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2193 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002194
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2196 SmallVector<SDValue, 8> MemOpChains;
2197 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002198
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002199 // Walk the register/memloc assignments, inserting copies/loads. In the case
2200 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2202 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002203 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002204 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002205 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002206 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Chris Lattner423c5f42007-02-28 05:31:48 +00002208 // Promote the value if needed.
2209 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002210 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002211 case CCValAssign::Full: break;
2212 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002213 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 break;
2215 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002216 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 break;
2218 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002219 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2220 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002221 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002222 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2223 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002224 } else
2225 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2226 break;
2227 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002228 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002230 case CCValAssign::Indirect: {
2231 // Store the argument.
2232 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002233 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002234 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002235 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002236 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002237 Arg = SpillSlot;
2238 break;
2239 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002240 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002241
Chris Lattner423c5f42007-02-28 05:31:48 +00002242 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002243 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2244 if (isVarArg && IsWin64) {
2245 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2246 // shadow reg if callee is a varargs function.
2247 unsigned ShadowReg = 0;
2248 switch (VA.getLocReg()) {
2249 case X86::XMM0: ShadowReg = X86::RCX; break;
2250 case X86::XMM1: ShadowReg = X86::RDX; break;
2251 case X86::XMM2: ShadowReg = X86::R8; break;
2252 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002253 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002254 if (ShadowReg)
2255 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002256 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002257 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002258 assert(VA.isMemLoc());
2259 if (StackPtr.getNode() == 0)
2260 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2261 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2262 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002263 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002265
Evan Cheng32fe1032006-05-25 00:59:30 +00002266 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002268 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002269
Evan Cheng347d5f72006-04-28 21:29:37 +00002270 // Build a sequence of copy-to-reg nodes chained together with token chain
2271 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002273 // Tail call byval lowering might overwrite argument registers so in case of
2274 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002275 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002277 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002278 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 InFlag = Chain.getValue(1);
2280 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002281
Chris Lattner88e1fd52009-07-09 04:24:46 +00002282 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002283 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2284 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002285 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002286 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2287 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002288 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002289 InFlag);
2290 InFlag = Chain.getValue(1);
2291 } else {
2292 // If we are tail calling and generating PIC/GOT style code load the
2293 // address of the callee into ECX. The value in ecx is used as target of
2294 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2295 // for tail calls on PIC/GOT architectures. Normally we would just put the
2296 // address of GOT into ebx and then call target@PLT. But for tail calls
2297 // ebx would be restored (since ebx is callee saved) before jumping to the
2298 // target@PLT.
2299
2300 // Note: The actual moving to ECX is done further down.
2301 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2302 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2303 !G->getGlobal()->hasProtectedVisibility())
2304 Callee = LowerGlobalAddress(Callee, DAG);
2305 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002306 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002307 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002308 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002309
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002310 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002311 // From AMD64 ABI document:
2312 // For calls that may call functions that use varargs or stdargs
2313 // (prototype-less calls or calls to functions containing ellipsis (...) in
2314 // the declaration) %al is used as hidden argument to specify the number
2315 // of SSE registers used. The contents of %al do not need to match exactly
2316 // the number of registers, but must be an ubound on the number of SSE
2317 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002318
Gordon Henriksen86737662008-01-05 16:56:59 +00002319 // Count the number of XMM registers allocated.
2320 static const unsigned XMMArgRegs[] = {
2321 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2322 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2323 };
2324 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002325 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002326 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002327
Dale Johannesendd64c412009-02-04 00:33:20 +00002328 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002330 InFlag = Chain.getValue(1);
2331 }
2332
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002333
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002334 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002335 if (isTailCall) {
2336 // Force all the incoming stack arguments to be loaded from the stack
2337 // before any new outgoing arguments are stored to the stack, because the
2338 // outgoing stack slots may alias the incoming argument stack slots, and
2339 // the alias isn't otherwise explicit. This is slightly more conservative
2340 // than necessary, because it means that each store effectively depends
2341 // on every argument instead of just those arguments it would clobber.
2342 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2343
Dan Gohman475871a2008-07-27 21:46:04 +00002344 SmallVector<SDValue, 8> MemOpChains2;
2345 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002346 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002347 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002348 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002349 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002350 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2351 CCValAssign &VA = ArgLocs[i];
2352 if (VA.isRegLoc())
2353 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002354 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002355 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002356 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002357 // Create frame index.
2358 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002359 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002360 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002361 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002362
Duncan Sands276dcbd2008-03-21 09:14:45 +00002363 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002364 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002365 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002366 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002367 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002368 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002369 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002370
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2372 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002373 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002374 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002375 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002376 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002377 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002378 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002379 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002380 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002381 }
2382 }
2383
2384 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002385 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002386 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002387
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 // Copy arguments to their registers.
2389 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002390 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002391 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 InFlag = Chain.getValue(1);
2393 }
Dan Gohman475871a2008-07-27 21:46:04 +00002394 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002395
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002397 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002398 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002399 }
2400
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002401 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2402 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2403 // In the 64-bit large code model, we have to make all calls
2404 // through a register, since the call instruction's 32-bit
2405 // pc-relative offset may not be large enough to hold the whole
2406 // address.
2407 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002408 // If the callee is a GlobalAddress node (quite common, every direct call
2409 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2410 // it.
2411
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002412 // We should use extra load for direct calls to dllimported functions in
2413 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002414 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002415 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002416 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002417 bool ExtraLoad = false;
2418 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002419
Chris Lattner48a7d022009-07-09 05:02:21 +00002420 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2421 // external symbols most go through the PLT in PIC mode. If the symbol
2422 // has hidden or protected visibility, or if it is static or local, then
2423 // we don't need to use the PLT - we can directly call it.
2424 if (Subtarget->isTargetELF() &&
2425 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002426 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002427 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002428 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002429 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002430 (!Subtarget->getTargetTriple().isMacOSX() ||
2431 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002432 // PC-relative references to external symbols should go through $stub,
2433 // unless we're building with the leopard linker or later, which
2434 // automatically synthesizes these stubs.
2435 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002436 } else if (Subtarget->isPICStyleRIPRel() &&
2437 isa<Function>(GV) &&
2438 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2439 // If the function is marked as non-lazy, generate an indirect call
2440 // which loads from the GOT directly. This avoids runtime overhead
2441 // at the cost of eager binding (and one extra byte of encoding).
2442 OpFlags = X86II::MO_GOTPCREL;
2443 WrapperKind = X86ISD::WrapperRIP;
2444 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002445 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002446
Devang Patel0d881da2010-07-06 22:08:15 +00002447 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002448 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002449
2450 // Add a wrapper if needed.
2451 if (WrapperKind != ISD::DELETED_NODE)
2452 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2453 // Add extra indirection if needed.
2454 if (ExtraLoad)
2455 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2456 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002457 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002458 }
Bill Wendling056292f2008-09-16 21:48:12 +00002459 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002460 unsigned char OpFlags = 0;
2461
Evan Cheng1bf891a2010-12-01 22:59:46 +00002462 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2463 // external symbols should go through the PLT.
2464 if (Subtarget->isTargetELF() &&
2465 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2466 OpFlags = X86II::MO_PLT;
2467 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002468 (!Subtarget->getTargetTriple().isMacOSX() ||
2469 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002470 // PC-relative references to external symbols should go through $stub,
2471 // unless we're building with the leopard linker or later, which
2472 // automatically synthesizes these stubs.
2473 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002474 }
Eric Christopherfd179292009-08-27 18:07:15 +00002475
Chris Lattner48a7d022009-07-09 05:02:21 +00002476 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2477 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002478 }
2479
Chris Lattnerd96d0722007-02-25 06:40:16 +00002480 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002481 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002482 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002483
Evan Chengf22f9b32010-02-06 03:28:46 +00002484 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002485 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2486 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002488 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002489
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002490 Ops.push_back(Chain);
2491 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002492
Dan Gohman98ca4f22009-08-05 01:29:28 +00002493 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002494 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002495
Gordon Henriksen86737662008-01-05 16:56:59 +00002496 // Add argument registers to the end of the list so that they are known live
2497 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002498 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2499 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2500 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002501
Evan Cheng586ccac2008-03-18 23:36:35 +00002502 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002503 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002504 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2505
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002506 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002507 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002509
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002510 // Experimental: Add a register mask operand representing the call-preserved
2511 // registers.
2512 if (UseRegMask) {
2513 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2514 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2515 Ops.push_back(DAG.getRegisterMask(Mask));
2516 }
2517
Gabor Greifba36cb52008-08-28 21:40:38 +00002518 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002519 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002520
Dan Gohman98ca4f22009-08-05 01:29:28 +00002521 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002522 // We used to do:
2523 //// If this is the first return lowered for this function, add the regs
2524 //// to the liveout set for the function.
2525 // This isn't right, although it's probably harmless on x86; liveouts
2526 // should be computed from returns not tail calls. Consider a void
2527 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002528 return DAG.getNode(X86ISD::TC_RETURN, dl,
2529 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002530 }
2531
Dale Johannesenace16102009-02-03 19:33:06 +00002532 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002533 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002534
Chris Lattner2d297092006-05-23 18:50:38 +00002535 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002536 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002537 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2538 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002539 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002540 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2541 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002542 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002543 // pops the hidden struct pointer, so we have to push it back.
2544 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002545 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002546 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002547 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002548 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002549
Gordon Henriksenae636f82008-01-03 16:47:34 +00002550 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002551 if (!IsSibcall) {
2552 Chain = DAG.getCALLSEQ_END(Chain,
2553 DAG.getIntPtrConstant(NumBytes, true),
2554 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2555 true),
2556 InFlag);
2557 InFlag = Chain.getValue(1);
2558 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002559
Chris Lattner3085e152007-02-25 08:59:22 +00002560 // Handle result values, copying them out of physregs into vregs that we
2561 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002562 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2563 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002564}
2565
Evan Cheng25ab6902006-09-08 06:48:29 +00002566
2567//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002568// Fast Calling Convention (tail call) implementation
2569//===----------------------------------------------------------------------===//
2570
2571// Like std call, callee cleans arguments, convention except that ECX is
2572// reserved for storing the tail called function address. Only 2 registers are
2573// free for argument passing (inreg). Tail call optimization is performed
2574// provided:
2575// * tailcallopt is enabled
2576// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002577// On X86_64 architecture with GOT-style position independent code only local
2578// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002579// To keep the stack aligned according to platform abi the function
2580// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2581// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002582// If a tail called function callee has more arguments than the caller the
2583// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002584// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002585// original REtADDR, but before the saved framepointer or the spilled registers
2586// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2587// stack layout:
2588// arg1
2589// arg2
2590// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002591// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002592// move area ]
2593// (possible EBP)
2594// ESI
2595// EDI
2596// local1 ..
2597
2598/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2599/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002600unsigned
2601X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2602 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002603 MachineFunction &MF = DAG.getMachineFunction();
2604 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002605 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002606 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002607 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002608 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002609 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2611 // Number smaller than 12 so just add the difference.
2612 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2613 } else {
2614 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002615 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002617 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002618 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002619}
2620
Evan Cheng5f941932010-02-05 02:21:12 +00002621/// MatchingStackOffset - Return true if the given stack call argument is
2622/// already available in the same position (relatively) of the caller's
2623/// incoming argument stack.
2624static
2625bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2626 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2627 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002628 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2629 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002630 if (Arg.getOpcode() == ISD::CopyFromReg) {
2631 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002632 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002633 return false;
2634 MachineInstr *Def = MRI->getVRegDef(VR);
2635 if (!Def)
2636 return false;
2637 if (!Flags.isByVal()) {
2638 if (!TII->isLoadFromStackSlot(Def, FI))
2639 return false;
2640 } else {
2641 unsigned Opcode = Def->getOpcode();
2642 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2643 Def->getOperand(1).isFI()) {
2644 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002645 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002646 } else
2647 return false;
2648 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002649 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2650 if (Flags.isByVal())
2651 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002652 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 // define @foo(%struct.X* %A) {
2654 // tail call @bar(%struct.X* byval %A)
2655 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002656 return false;
2657 SDValue Ptr = Ld->getBasePtr();
2658 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2659 if (!FINode)
2660 return false;
2661 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002662 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002663 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002664 FI = FINode->getIndex();
2665 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 } else
2667 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002668
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002670 if (!MFI->isFixedObjectIndex(FI))
2671 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002672 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002673}
2674
Dan Gohman98ca4f22009-08-05 01:29:28 +00002675/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2676/// for tail call optimization. Targets which want to do tail call
2677/// optimization should implement this function.
2678bool
2679X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002680 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002681 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002682 bool isCalleeStructRet,
2683 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002684 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002685 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002686 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002687 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002688 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002689 CalleeCC != CallingConv::C)
2690 return false;
2691
Evan Cheng7096ae42010-01-29 06:45:59 +00002692 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002693 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002694 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002695 CallingConv::ID CallerCC = CallerF->getCallingConv();
2696 bool CCMatch = CallerCC == CalleeCC;
2697
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002698 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002699 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002700 return true;
2701 return false;
2702 }
2703
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002704 // Look for obvious safe cases to perform tail call optimization that do not
2705 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002706
Evan Cheng2c12cb42010-03-26 16:26:03 +00002707 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2708 // emit a special epilogue.
2709 if (RegInfo->needsStackRealignment(MF))
2710 return false;
2711
Evan Chenga375d472010-03-15 18:54:48 +00002712 // Also avoid sibcall optimization if either caller or callee uses struct
2713 // return semantics.
2714 if (isCalleeStructRet || isCallerStructRet)
2715 return false;
2716
Chad Rosier2416da32011-06-24 21:15:36 +00002717 // An stdcall caller is expected to clean up its arguments; the callee
2718 // isn't going to do that.
2719 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2720 return false;
2721
Chad Rosier871f6642011-05-18 19:59:50 +00002722 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002723 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002724 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002725
2726 // Optimizing for varargs on Win64 is unlikely to be safe without
2727 // additional testing.
2728 if (Subtarget->isTargetWin64())
2729 return false;
2730
Chad Rosier871f6642011-05-18 19:59:50 +00002731 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002732 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2733 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002734
Chad Rosier871f6642011-05-18 19:59:50 +00002735 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2736 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2737 if (!ArgLocs[i].isRegLoc())
2738 return false;
2739 }
2740
Chad Rosier30450e82011-12-22 22:35:21 +00002741 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2742 // stack. Therefore, if it's not used by the call it is not safe to optimize
2743 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002744 bool Unused = false;
2745 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2746 if (!Ins[i].Used) {
2747 Unused = true;
2748 break;
2749 }
2750 }
2751 if (Unused) {
2752 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002753 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2754 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002755 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002756 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002757 CCValAssign &VA = RVLocs[i];
2758 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2759 return false;
2760 }
2761 }
2762
Evan Cheng13617962010-04-30 01:12:32 +00002763 // If the calling conventions do not match, then we'd better make sure the
2764 // results are returned in the same way as what the caller expects.
2765 if (!CCMatch) {
2766 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002767 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2768 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002769 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2770
2771 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002772 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2773 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002774 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2775
2776 if (RVLocs1.size() != RVLocs2.size())
2777 return false;
2778 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2779 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2780 return false;
2781 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2782 return false;
2783 if (RVLocs1[i].isRegLoc()) {
2784 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2785 return false;
2786 } else {
2787 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2788 return false;
2789 }
2790 }
2791 }
2792
Evan Chenga6bff982010-01-30 01:22:00 +00002793 // If the callee takes no arguments then go on to check the results of the
2794 // call.
2795 if (!Outs.empty()) {
2796 // Check if stack adjustment is needed. For now, do not do this if any
2797 // argument is passed on the stack.
2798 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002799 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2800 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002801
2802 // Allocate shadow area for Win64
2803 if (Subtarget->isTargetWin64()) {
2804 CCInfo.AllocateStack(32, 8);
2805 }
2806
Duncan Sands45907662010-10-31 13:21:44 +00002807 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002808 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002809 MachineFunction &MF = DAG.getMachineFunction();
2810 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2811 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002812
2813 // Check if the arguments are already laid out in the right way as
2814 // the caller's fixed stack objects.
2815 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002816 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2817 const X86InstrInfo *TII =
2818 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002819 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2820 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002821 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002822 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002823 if (VA.getLocInfo() == CCValAssign::Indirect)
2824 return false;
2825 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002826 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2827 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002828 return false;
2829 }
2830 }
2831 }
Evan Cheng9c044672010-05-29 01:35:22 +00002832
2833 // If the tailcall address may be in a register, then make sure it's
2834 // possible to register allocate for it. In 32-bit, the call address can
2835 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002836 // callee-saved registers are restored. These happen to be the same
2837 // registers used to pass 'inreg' arguments so watch out for those.
2838 if (!Subtarget->is64Bit() &&
2839 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002840 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002841 unsigned NumInRegs = 0;
2842 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2843 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002844 if (!VA.isRegLoc())
2845 continue;
2846 unsigned Reg = VA.getLocReg();
2847 switch (Reg) {
2848 default: break;
2849 case X86::EAX: case X86::EDX: case X86::ECX:
2850 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002851 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002852 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002853 }
2854 }
2855 }
Evan Chenga6bff982010-01-30 01:22:00 +00002856 }
Evan Chengb1712452010-01-27 06:25:16 +00002857
Evan Cheng86809cc2010-02-03 03:28:02 +00002858 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002859}
2860
Dan Gohman3df24e62008-09-03 23:12:08 +00002861FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002862X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2863 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002864}
2865
2866
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002867//===----------------------------------------------------------------------===//
2868// Other Lowering Hooks
2869//===----------------------------------------------------------------------===//
2870
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002871static bool MayFoldLoad(SDValue Op) {
2872 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2873}
2874
2875static bool MayFoldIntoStore(SDValue Op) {
2876 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2877}
2878
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002879static bool isTargetShuffle(unsigned Opcode) {
2880 switch(Opcode) {
2881 default: return false;
2882 case X86ISD::PSHUFD:
2883 case X86ISD::PSHUFHW:
2884 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002885 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002886 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002887 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002888 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002889 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002890 case X86ISD::MOVLPS:
2891 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002892 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002893 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002894 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002895 case X86ISD::MOVSS:
2896 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002897 case X86ISD::UNPCKL:
2898 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002899 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002900 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002901 return true;
2902 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002903}
2904
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002905static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002906 SDValue V1, SelectionDAG &DAG) {
2907 switch(Opc) {
2908 default: llvm_unreachable("Unknown x86 shuffle node");
2909 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002910 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002911 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002912 return DAG.getNode(Opc, dl, VT, V1);
2913 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002914}
2915
2916static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002917 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002918 switch(Opc) {
2919 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002920 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002921 case X86ISD::PSHUFHW:
2922 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002923 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002924 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2925 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002926}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002927
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002928static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2929 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2930 switch(Opc) {
2931 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002932 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002933 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002934 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002935 return DAG.getNode(Opc, dl, VT, V1, V2,
2936 DAG.getConstant(TargetMask, MVT::i8));
2937 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002938}
2939
2940static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2941 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2942 switch(Opc) {
2943 default: llvm_unreachable("Unknown x86 shuffle node");
2944 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002945 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002946 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002947 case X86ISD::MOVLPS:
2948 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002949 case X86ISD::MOVSS:
2950 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002951 case X86ISD::UNPCKL:
2952 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002953 return DAG.getNode(Opc, dl, VT, V1, V2);
2954 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002955}
2956
Dan Gohmand858e902010-04-17 15:26:15 +00002957SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002958 MachineFunction &MF = DAG.getMachineFunction();
2959 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2960 int ReturnAddrIndex = FuncInfo->getRAIndex();
2961
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002962 if (ReturnAddrIndex == 0) {
2963 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002964 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002965 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002966 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002967 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002968 }
2969
Evan Cheng25ab6902006-09-08 06:48:29 +00002970 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002971}
2972
2973
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002974bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2975 bool hasSymbolicDisplacement) {
2976 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002977 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002978 return false;
2979
2980 // If we don't have a symbolic displacement - we don't have any extra
2981 // restrictions.
2982 if (!hasSymbolicDisplacement)
2983 return true;
2984
2985 // FIXME: Some tweaks might be needed for medium code model.
2986 if (M != CodeModel::Small && M != CodeModel::Kernel)
2987 return false;
2988
2989 // For small code model we assume that latest object is 16MB before end of 31
2990 // bits boundary. We may also accept pretty large negative constants knowing
2991 // that all objects are in the positive half of address space.
2992 if (M == CodeModel::Small && Offset < 16*1024*1024)
2993 return true;
2994
2995 // For kernel code model we know that all object resist in the negative half
2996 // of 32bits address space. We may not accept negative offsets, since they may
2997 // be just off and we may accept pretty large positive ones.
2998 if (M == CodeModel::Kernel && Offset > 0)
2999 return true;
3000
3001 return false;
3002}
3003
Evan Chengef41ff62011-06-23 17:54:54 +00003004/// isCalleePop - Determines whether the callee is required to pop its
3005/// own arguments. Callee pop is necessary to support tail calls.
3006bool X86::isCalleePop(CallingConv::ID CallingConv,
3007 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3008 if (IsVarArg)
3009 return false;
3010
3011 switch (CallingConv) {
3012 default:
3013 return false;
3014 case CallingConv::X86_StdCall:
3015 return !is64Bit;
3016 case CallingConv::X86_FastCall:
3017 return !is64Bit;
3018 case CallingConv::X86_ThisCall:
3019 return !is64Bit;
3020 case CallingConv::Fast:
3021 return TailCallOpt;
3022 case CallingConv::GHC:
3023 return TailCallOpt;
3024 }
3025}
3026
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003027/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3028/// specific condition code, returning the condition code and the LHS/RHS of the
3029/// comparison to make.
3030static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3031 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003032 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003033 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3034 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3035 // X > -1 -> X == 0, jump !sign.
3036 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003037 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003038 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3039 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003041 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003042 // X < 1 -> X <= 0
3043 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003045 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003046 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003047
Evan Chengd9558e02006-01-06 00:43:03 +00003048 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003049 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003050 case ISD::SETEQ: return X86::COND_E;
3051 case ISD::SETGT: return X86::COND_G;
3052 case ISD::SETGE: return X86::COND_GE;
3053 case ISD::SETLT: return X86::COND_L;
3054 case ISD::SETLE: return X86::COND_LE;
3055 case ISD::SETNE: return X86::COND_NE;
3056 case ISD::SETULT: return X86::COND_B;
3057 case ISD::SETUGT: return X86::COND_A;
3058 case ISD::SETULE: return X86::COND_BE;
3059 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003060 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003061 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003062
Chris Lattner4c78e022008-12-23 23:42:27 +00003063 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003064
Chris Lattner4c78e022008-12-23 23:42:27 +00003065 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003066 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3067 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3069 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003070 }
3071
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 switch (SetCCOpcode) {
3073 default: break;
3074 case ISD::SETOLT:
3075 case ISD::SETOLE:
3076 case ISD::SETUGT:
3077 case ISD::SETUGE:
3078 std::swap(LHS, RHS);
3079 break;
3080 }
3081
3082 // On a floating point condition, the flags are set as follows:
3083 // ZF PF CF op
3084 // 0 | 0 | 0 | X > Y
3085 // 0 | 0 | 1 | X < Y
3086 // 1 | 0 | 0 | X == Y
3087 // 1 | 1 | 1 | unordered
3088 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003089 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003090 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETOLT: // flipped
3093 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETOLE: // flipped
3096 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETUGT: // flipped
3099 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETUGE: // flipped
3102 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003103 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003105 case ISD::SETNE: return X86::COND_NE;
3106 case ISD::SETUO: return X86::COND_P;
3107 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003108 case ISD::SETOEQ:
3109 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 }
Evan Chengd9558e02006-01-06 00:43:03 +00003111}
3112
Evan Cheng4a460802006-01-11 00:33:36 +00003113/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3114/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003115/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003116static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003117 switch (X86CC) {
3118 default:
3119 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003120 case X86::COND_B:
3121 case X86::COND_BE:
3122 case X86::COND_E:
3123 case X86::COND_P:
3124 case X86::COND_A:
3125 case X86::COND_AE:
3126 case X86::COND_NE:
3127 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003128 return true;
3129 }
3130}
3131
Evan Chengeb2f9692009-10-27 19:56:55 +00003132/// isFPImmLegal - Returns true if the target can instruction select the
3133/// specified FP immediate natively. If false, the legalizer will
3134/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003135bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003136 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3137 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3138 return true;
3139 }
3140 return false;
3141}
3142
Nate Begeman9008ca62009-04-27 18:41:29 +00003143/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3144/// the specified range (L, H].
3145static bool isUndefOrInRange(int Val, int Low, int Hi) {
3146 return (Val < 0) || (Val >= Low && Val < Hi);
3147}
3148
3149/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3150/// specified value.
3151static bool isUndefOrEqual(int Val, int CmpVal) {
3152 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003153 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003155}
3156
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003157/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3158/// from position Pos and ending in Pos+Size, falls within the specified
3159/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003160static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003161 int Pos, int Size, int Low) {
3162 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3163 if (!isUndefOrEqual(Mask[i], Low))
3164 return false;
3165 return true;
3166}
3167
Nate Begeman9008ca62009-04-27 18:41:29 +00003168/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3169/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3170/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003171static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003172 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003173 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003174 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 return (Mask[0] < 2 && Mask[1] < 2);
3176 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003177}
3178
Nate Begeman9008ca62009-04-27 18:41:29 +00003179bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003180 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003181}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3184/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003185static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003186 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003187 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003188
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003190 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Evan Cheng506d3df2006-03-29 23:07:14 +00003193 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003194 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Evan Cheng506d3df2006-03-29 23:07:14 +00003198 return true;
3199}
3200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003202 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003203}
Evan Cheng506d3df2006-03-29 23:07:14 +00003204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3206/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003207static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Rafael Espindola15684b22009-04-24 12:40:33 +00003211 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003212 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003216 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Rafael Espindola15684b22009-04-24 12:40:33 +00003220 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003221}
3222
Nate Begeman9008ca62009-04-27 18:41:29 +00003223bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003224 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003225}
3226
Nate Begemana09008b2009-10-19 02:17:23 +00003227/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3228/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003229static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3230 const X86Subtarget *Subtarget) {
3231 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3232 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003233 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003234
Craig Topper0e2037b2012-01-20 05:53:00 +00003235 unsigned NumElts = VT.getVectorNumElements();
3236 unsigned NumLanes = VT.getSizeInBits()/128;
3237 unsigned NumLaneElts = NumElts/NumLanes;
3238
3239 // Do not handle 64-bit element shuffles with palignr.
3240 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003241 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003242
Craig Topper0e2037b2012-01-20 05:53:00 +00003243 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3244 unsigned i;
3245 for (i = 0; i != NumLaneElts; ++i) {
3246 if (Mask[i+l] >= 0)
3247 break;
3248 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003249
Craig Topper0e2037b2012-01-20 05:53:00 +00003250 // Lane is all undef, go to next lane
3251 if (i == NumLaneElts)
3252 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003253
Craig Topper0e2037b2012-01-20 05:53:00 +00003254 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003255
Craig Topper0e2037b2012-01-20 05:53:00 +00003256 // Make sure its in this lane in one of the sources
3257 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3258 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003259 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003260
3261 // If not lane 0, then we must match lane 0
3262 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3263 return false;
3264
3265 // Correct second source to be contiguous with first source
3266 if (Start >= (int)NumElts)
3267 Start -= NumElts - NumLaneElts;
3268
3269 // Make sure we're shifting in the right direction.
3270 if (Start <= (int)(i+l))
3271 return false;
3272
3273 Start -= i;
3274
3275 // Check the rest of the elements to see if they are consecutive.
3276 for (++i; i != NumLaneElts; ++i) {
3277 int Idx = Mask[i+l];
3278
3279 // Make sure its in this lane
3280 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3281 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3282 return false;
3283
3284 // If not lane 0, then we must match lane 0
3285 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3286 return false;
3287
3288 if (Idx >= (int)NumElts)
3289 Idx -= NumElts - NumLaneElts;
3290
3291 if (!isUndefOrEqual(Idx, Start+i))
3292 return false;
3293
3294 }
Nate Begemana09008b2009-10-19 02:17:23 +00003295 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003296
Nate Begemana09008b2009-10-19 02:17:23 +00003297 return true;
3298}
3299
Craig Topper1a7700a2012-01-19 08:19:12 +00003300/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3301/// the two vector operands have swapped position.
3302static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3303 unsigned NumElems) {
3304 for (unsigned i = 0; i != NumElems; ++i) {
3305 int idx = Mask[i];
3306 if (idx < 0)
3307 continue;
3308 else if (idx < (int)NumElems)
3309 Mask[i] = idx + NumElems;
3310 else
3311 Mask[i] = idx - NumElems;
3312 }
3313}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003314
Craig Topper1a7700a2012-01-19 08:19:12 +00003315/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3316/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3317/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3318/// reverse of what x86 shuffles want.
3319static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3320 bool Commuted = false) {
3321 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003322 return false;
3323
Craig Topper1a7700a2012-01-19 08:19:12 +00003324 unsigned NumElems = VT.getVectorNumElements();
3325 unsigned NumLanes = VT.getSizeInBits()/128;
3326 unsigned NumLaneElems = NumElems/NumLanes;
3327
3328 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003329 return false;
3330
3331 // VSHUFPSY divides the resulting vector into 4 chunks.
3332 // The sources are also splitted into 4 chunks, and each destination
3333 // chunk must come from a different source chunk.
3334 //
3335 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3336 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3337 //
3338 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3339 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3340 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003341 // VSHUFPDY divides the resulting vector into 4 chunks.
3342 // The sources are also splitted into 4 chunks, and each destination
3343 // chunk must come from a different source chunk.
3344 //
3345 // SRC1 => X3 X2 X1 X0
3346 // SRC2 => Y3 Y2 Y1 Y0
3347 //
3348 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3349 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003350 unsigned HalfLaneElems = NumLaneElems/2;
3351 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3352 for (unsigned i = 0; i != NumLaneElems; ++i) {
3353 int Idx = Mask[i+l];
3354 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3355 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3356 return false;
3357 // For VSHUFPSY, the mask of the second half must be the same as the
3358 // first but with the appropriate offsets. This works in the same way as
3359 // VPERMILPS works with masks.
3360 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3361 continue;
3362 if (!isUndefOrEqual(Idx, Mask[i]+l))
3363 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003364 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003365 }
3366
3367 return true;
3368}
3369
Craig Topper1a7700a2012-01-19 08:19:12 +00003370bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3371 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003372}
3373
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003374/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3375/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003376bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003377 EVT VT = N->getValueType(0);
3378 unsigned NumElems = VT.getVectorNumElements();
3379
3380 if (VT.getSizeInBits() != 128)
3381 return false;
3382
3383 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003384 return false;
3385
Evan Cheng2064a2b2006-03-28 06:50:32 +00003386 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003387 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3388 isUndefOrEqual(N->getMaskElt(1), 7) &&
3389 isUndefOrEqual(N->getMaskElt(2), 2) &&
3390 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003391}
3392
Nate Begeman0b10b912009-11-07 23:17:15 +00003393/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3394/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3395/// <2, 3, 2, 3>
3396bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003397 EVT VT = N->getValueType(0);
3398 unsigned NumElems = VT.getVectorNumElements();
3399
3400 if (VT.getSizeInBits() != 128)
3401 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003402
Nate Begeman0b10b912009-11-07 23:17:15 +00003403 if (NumElems != 4)
3404 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003405
Nate Begeman0b10b912009-11-07 23:17:15 +00003406 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003407 isUndefOrEqual(N->getMaskElt(1), 3) &&
3408 isUndefOrEqual(N->getMaskElt(2), 2) &&
3409 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003410}
3411
Evan Cheng5ced1d82006-04-06 23:23:56 +00003412/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3413/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003414bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003415 EVT VT = N->getValueType(0);
3416
3417 if (VT.getSizeInBits() != 128)
3418 return false;
3419
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003421
Evan Cheng5ced1d82006-04-06 23:23:56 +00003422 if (NumElems != 2 && NumElems != 4)
3423 return false;
3424
Evan Chengc5cdff22006-04-07 21:53:05 +00003425 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003427 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003428
Evan Chengc5cdff22006-04-07 21:53:05 +00003429 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003431 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432
3433 return true;
3434}
3435
Nate Begeman0b10b912009-11-07 23:17:15 +00003436/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3437/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3438bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003440
David Greenea20244d2011-03-02 17:23:43 +00003441 if ((NumElems != 2 && NumElems != 4)
3442 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443 return false;
3444
Evan Chengc5cdff22006-04-07 21:53:05 +00003445 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003446 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003447 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 for (unsigned i = 0; i < NumElems/2; ++i)
3450 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003451 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
3453 return true;
3454}
3455
Evan Cheng0038e592006-03-28 00:39:58 +00003456/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3457/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003458static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003459 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003460 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003461
3462 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3463 "Unsupported vector type for unpckh");
3464
Craig Topper6347e862011-11-21 06:57:39 +00003465 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003466 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003467 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003468
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003469 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3470 // independently on 128-bit lanes.
3471 unsigned NumLanes = VT.getSizeInBits()/128;
3472 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003473
Craig Topper94438ba2011-12-16 08:06:31 +00003474 for (unsigned l = 0; l != NumLanes; ++l) {
3475 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3476 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003477 i += 2, ++j) {
3478 int BitI = Mask[i];
3479 int BitI1 = Mask[i+1];
3480 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003481 return false;
David Greenea20244d2011-03-02 17:23:43 +00003482 if (V2IsSplat) {
3483 if (!isUndefOrEqual(BitI1, NumElts))
3484 return false;
3485 } else {
3486 if (!isUndefOrEqual(BitI1, j + NumElts))
3487 return false;
3488 }
Evan Cheng39623da2006-04-20 08:58:49 +00003489 }
Evan Cheng0038e592006-03-28 00:39:58 +00003490 }
David Greenea20244d2011-03-02 17:23:43 +00003491
Evan Cheng0038e592006-03-28 00:39:58 +00003492 return true;
3493}
3494
Craig Topper6347e862011-11-21 06:57:39 +00003495bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003496 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003497}
3498
Evan Cheng4fcb9222006-03-28 02:43:26 +00003499/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3500/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003501static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003502 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003503 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003504
3505 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3506 "Unsupported vector type for unpckh");
3507
Craig Topper6347e862011-11-21 06:57:39 +00003508 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003509 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003510 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003511
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003512 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3513 // independently on 128-bit lanes.
3514 unsigned NumLanes = VT.getSizeInBits()/128;
3515 unsigned NumLaneElts = NumElts/NumLanes;
3516
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003517 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003518 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3519 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003520 int BitI = Mask[i];
3521 int BitI1 = Mask[i+1];
3522 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003523 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003524 if (V2IsSplat) {
3525 if (isUndefOrEqual(BitI1, NumElts))
3526 return false;
3527 } else {
3528 if (!isUndefOrEqual(BitI1, j+NumElts))
3529 return false;
3530 }
Evan Cheng39623da2006-04-20 08:58:49 +00003531 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003532 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003533 return true;
3534}
3535
Craig Topper6347e862011-11-21 06:57:39 +00003536bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003537 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003538}
3539
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003540/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3541/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3542/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003543static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003544 bool HasAVX2) {
3545 unsigned NumElts = VT.getVectorNumElements();
3546
3547 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3548 "Unsupported vector type for unpckh");
3549
3550 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3551 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003552 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003553
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003554 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3555 // FIXME: Need a better way to get rid of this, there's no latency difference
3556 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3557 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003558 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003559 return false;
3560
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003561 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3562 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003563 unsigned NumLanes = VT.getSizeInBits()/128;
3564 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003565
Craig Topper94438ba2011-12-16 08:06:31 +00003566 for (unsigned l = 0; l != NumLanes; ++l) {
3567 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3568 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003569 i += 2, ++j) {
3570 int BitI = Mask[i];
3571 int BitI1 = Mask[i+1];
3572
3573 if (!isUndefOrEqual(BitI, j))
3574 return false;
3575 if (!isUndefOrEqual(BitI1, j))
3576 return false;
3577 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003578 }
David Greenea20244d2011-03-02 17:23:43 +00003579
Rafael Espindola15684b22009-04-24 12:40:33 +00003580 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003581}
3582
Craig Topper94438ba2011-12-16 08:06:31 +00003583bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003584 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003585}
3586
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003587/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3588/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3589/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003590static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003591 unsigned NumElts = VT.getVectorNumElements();
3592
3593 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3594 "Unsupported vector type for unpckh");
3595
3596 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3597 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003598 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003599
Craig Topper94438ba2011-12-16 08:06:31 +00003600 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3601 // independently on 128-bit lanes.
3602 unsigned NumLanes = VT.getSizeInBits()/128;
3603 unsigned NumLaneElts = NumElts/NumLanes;
3604
3605 for (unsigned l = 0; l != NumLanes; ++l) {
3606 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3607 i != (l+1)*NumLaneElts; i += 2, ++j) {
3608 int BitI = Mask[i];
3609 int BitI1 = Mask[i+1];
3610 if (!isUndefOrEqual(BitI, j))
3611 return false;
3612 if (!isUndefOrEqual(BitI1, j))
3613 return false;
3614 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003615 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003616 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003617}
3618
Craig Topper94438ba2011-12-16 08:06:31 +00003619bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003620 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003621}
3622
Evan Cheng017dcc62006-04-21 01:05:10 +00003623/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3624/// specifies a shuffle of elements that is suitable for input to MOVSS,
3625/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003626static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003627 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003628 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003629 if (VT.getSizeInBits() == 256)
3630 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003631
Craig Topperc612d792012-01-02 09:17:37 +00003632 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003633
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003635 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003636
Craig Topperc612d792012-01-02 09:17:37 +00003637 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003639 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003640
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003641 return true;
3642}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003643
Nate Begeman9008ca62009-04-27 18:41:29 +00003644bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003645 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003646}
3647
Craig Topper70b883b2011-11-28 10:14:51 +00003648/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003649/// as permutations between 128-bit chunks or halves. As an example: this
3650/// shuffle bellow:
3651/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3652/// The first half comes from the second half of V1 and the second half from the
3653/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003654static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003655 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003656 return false;
3657
3658 // The shuffle result is divided into half A and half B. In total the two
3659 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3660 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003661 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003662 bool MatchA = false, MatchB = false;
3663
3664 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003665 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3667 MatchA = true;
3668 break;
3669 }
3670 }
3671
3672 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003673 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003674 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3675 MatchB = true;
3676 break;
3677 }
3678 }
3679
3680 return MatchA && MatchB;
3681}
3682
Craig Topper70b883b2011-11-28 10:14:51 +00003683/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3684/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003685static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003686 EVT VT = SVOp->getValueType(0);
3687
Craig Topperc612d792012-01-02 09:17:37 +00003688 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003689
Craig Topperc612d792012-01-02 09:17:37 +00003690 unsigned FstHalf = 0, SndHalf = 0;
3691 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003692 if (SVOp->getMaskElt(i) > 0) {
3693 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3694 break;
3695 }
3696 }
Craig Topperc612d792012-01-02 09:17:37 +00003697 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003698 if (SVOp->getMaskElt(i) > 0) {
3699 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3700 break;
3701 }
3702 }
3703
3704 return (FstHalf | (SndHalf << 4));
3705}
3706
Craig Topper70b883b2011-11-28 10:14:51 +00003707/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003708/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3709/// Note that VPERMIL mask matching is different depending whether theunderlying
3710/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3711/// to the same elements of the low, but to the higher half of the source.
3712/// In VPERMILPD the two lanes could be shuffled independently of each other
3713/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003714static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003715 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003716 return false;
3717
Craig Topperc612d792012-01-02 09:17:37 +00003718 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003719 // Only match 256-bit with 32/64-bit types
3720 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003721 return false;
3722
Craig Topperc612d792012-01-02 09:17:37 +00003723 unsigned NumLanes = VT.getSizeInBits()/128;
3724 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003725 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003726 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003727 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003728 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003729 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003730 continue;
3731 // VPERMILPS handling
3732 if (Mask[i] < 0)
3733 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003734 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003735 return false;
3736 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003737 }
3738
3739 return true;
3740}
3741
Craig Topper70b883b2011-11-28 10:14:51 +00003742/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3743/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003744static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003745 EVT VT = SVOp->getValueType(0);
3746
Craig Topperc612d792012-01-02 09:17:37 +00003747 unsigned NumElts = VT.getVectorNumElements();
3748 unsigned NumLanes = VT.getSizeInBits()/128;
3749 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003750
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003751 // Although the mask is equal for both lanes do it twice to get the cases
3752 // where a mask will match because the same mask element is undef on the
3753 // first half but valid on the second. This would get pathological cases
3754 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003755 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003756 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003757 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003758 int MaskElt = SVOp->getMaskElt(i);
3759 if (MaskElt < 0)
3760 continue;
3761 MaskElt %= LaneSize;
3762 unsigned Shamt = i;
3763 // VPERMILPSY, the mask of the first half must be equal to the second one
3764 if (NumElts == 8) Shamt %= LaneSize;
3765 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003766 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003767
3768 return Mask;
3769}
3770
Evan Cheng017dcc62006-04-21 01:05:10 +00003771/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3772/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003773/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003774static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003775 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003776 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003777 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003778 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003779
Nate Begeman9008ca62009-04-27 18:41:29 +00003780 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003781 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003782
Craig Topperc612d792012-01-02 09:17:37 +00003783 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3785 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3786 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003787 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003788
Evan Cheng39623da2006-04-20 08:58:49 +00003789 return true;
3790}
3791
Nate Begeman9008ca62009-04-27 18:41:29 +00003792static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003793 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003794 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3795 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003796}
3797
Evan Chengd9539472006-04-14 21:59:03 +00003798/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3799/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003800/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3801bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3802 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003803 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003804 return false;
3805
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003806 // The second vector must be undef
3807 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3808 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003809
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003810 EVT VT = N->getValueType(0);
3811 unsigned NumElems = VT.getVectorNumElements();
3812
3813 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3814 (VT.getSizeInBits() == 256 && NumElems != 8))
3815 return false;
3816
3817 // "i+1" is the value the indexed mask element must have
3818 for (unsigned i = 0; i < NumElems; i += 2)
3819 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3820 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003821 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003822
3823 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003824}
3825
3826/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3827/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003828/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3829bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3830 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003831 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003832 return false;
3833
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003834 // The second vector must be undef
3835 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3836 return false;
3837
3838 EVT VT = N->getValueType(0);
3839 unsigned NumElems = VT.getVectorNumElements();
3840
3841 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3842 (VT.getSizeInBits() == 256 && NumElems != 8))
3843 return false;
3844
3845 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003846 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003847 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3848 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003850
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003851 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003852}
3853
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003854/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3855/// specifies a shuffle of elements that is suitable for input to 256-bit
3856/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003857static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003858 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003859
Craig Topperbeabc6c2011-12-05 06:56:46 +00003860 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003861 return false;
3862
Craig Topperc612d792012-01-02 09:17:37 +00003863 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003864 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003865 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003866 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003867 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003868 return false;
3869 return true;
3870}
3871
Evan Cheng0b457f02008-09-25 20:50:48 +00003872/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003873/// specifies a shuffle of elements that is suitable for input to 128-bit
3874/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003875bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003876 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003877
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003878 if (VT.getSizeInBits() != 128)
3879 return false;
3880
Craig Topperc612d792012-01-02 09:17:37 +00003881 unsigned e = VT.getVectorNumElements() / 2;
3882 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003883 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003884 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003885 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003887 return false;
3888 return true;
3889}
3890
David Greenec38a03e2011-02-03 15:50:00 +00003891/// isVEXTRACTF128Index - Return true if the specified
3892/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3893/// suitable for input to VEXTRACTF128.
3894bool X86::isVEXTRACTF128Index(SDNode *N) {
3895 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3896 return false;
3897
3898 // The index should be aligned on a 128-bit boundary.
3899 uint64_t Index =
3900 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3901
3902 unsigned VL = N->getValueType(0).getVectorNumElements();
3903 unsigned VBits = N->getValueType(0).getSizeInBits();
3904 unsigned ElSize = VBits / VL;
3905 bool Result = (Index * ElSize) % 128 == 0;
3906
3907 return Result;
3908}
3909
David Greeneccacdc12011-02-04 16:08:29 +00003910/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3911/// operand specifies a subvector insert that is suitable for input to
3912/// VINSERTF128.
3913bool X86::isVINSERTF128Index(SDNode *N) {
3914 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3915 return false;
3916
3917 // The index should be aligned on a 128-bit boundary.
3918 uint64_t Index =
3919 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3920
3921 unsigned VL = N->getValueType(0).getVectorNumElements();
3922 unsigned VBits = N->getValueType(0).getSizeInBits();
3923 unsigned ElSize = VBits / VL;
3924 bool Result = (Index * ElSize) % 128 == 0;
3925
3926 return Result;
3927}
3928
Evan Cheng63d33002006-03-22 08:01:21 +00003929/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003930/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003931/// Handles 128-bit and 256-bit.
3932unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3933 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003934
Craig Topper1a7700a2012-01-19 08:19:12 +00003935 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3936 "Unsupported vector type for PSHUF/SHUFP");
3937
3938 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3939 // independently on 128-bit lanes.
3940 unsigned NumElts = VT.getVectorNumElements();
3941 unsigned NumLanes = VT.getSizeInBits()/128;
3942 unsigned NumLaneElts = NumElts/NumLanes;
3943
3944 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3945 "Only supports 2 or 4 elements per lane");
3946
3947 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003948 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003949 for (unsigned i = 0; i != NumElts; ++i) {
3950 int Elt = N->getMaskElt(i);
3951 if (Elt < 0) continue;
3952 Elt %= NumLaneElts;
3953 unsigned ShAmt = i << Shift;
3954 if (ShAmt >= 8) ShAmt -= 8;
3955 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003956 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003957
Evan Cheng63d33002006-03-22 08:01:21 +00003958 return Mask;
3959}
3960
Evan Cheng506d3df2006-03-29 23:07:14 +00003961/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003962/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003963unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003964 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003965 unsigned Mask = 0;
3966 // 8 nodes, but we only care about the last 4.
3967 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003968 int Val = SVOp->getMaskElt(i);
3969 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003970 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003971 if (i != 4)
3972 Mask <<= 2;
3973 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003974 return Mask;
3975}
3976
3977/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003978/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003979unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003981 unsigned Mask = 0;
3982 // 8 nodes, but we only care about the first 4.
3983 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 int Val = SVOp->getMaskElt(i);
3985 if (Val >= 0)
3986 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003987 if (i != 0)
3988 Mask <<= 2;
3989 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003990 return Mask;
3991}
3992
Nate Begemana09008b2009-10-19 02:17:23 +00003993/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3994/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003995static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3996 EVT VT = SVOp->getValueType(0);
3997 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003998
Craig Topper0e2037b2012-01-20 05:53:00 +00003999 unsigned NumElts = VT.getVectorNumElements();
4000 unsigned NumLanes = VT.getSizeInBits()/128;
4001 unsigned NumLaneElts = NumElts/NumLanes;
4002
4003 int Val = 0;
4004 unsigned i;
4005 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004006 Val = SVOp->getMaskElt(i);
4007 if (Val >= 0)
4008 break;
4009 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004010 if (Val >= (int)NumElts)
4011 Val -= NumElts - NumLaneElts;
4012
Eli Friedman63f8dde2011-07-25 21:36:45 +00004013 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004014 return (Val - i) * EltSize;
4015}
4016
David Greenec38a03e2011-02-03 15:50:00 +00004017/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4018/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4019/// instructions.
4020unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4021 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4022 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4023
4024 uint64_t Index =
4025 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4026
4027 EVT VecVT = N->getOperand(0).getValueType();
4028 EVT ElVT = VecVT.getVectorElementType();
4029
4030 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004031 return Index / NumElemsPerChunk;
4032}
4033
David Greeneccacdc12011-02-04 16:08:29 +00004034/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4035/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4036/// instructions.
4037unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4038 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4039 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4040
4041 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004042 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004043
4044 EVT VecVT = N->getValueType(0);
4045 EVT ElVT = VecVT.getVectorElementType();
4046
4047 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004048 return Index / NumElemsPerChunk;
4049}
4050
Evan Cheng37b73872009-07-30 08:33:02 +00004051/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4052/// constant +0.0.
4053bool X86::isZeroNode(SDValue Elt) {
4054 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004055 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004056 (isa<ConstantFPSDNode>(Elt) &&
4057 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4058}
4059
Nate Begeman9008ca62009-04-27 18:41:29 +00004060/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4061/// their permute mask.
4062static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4063 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004064 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004065 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004067
Nate Begeman5a5ca152009-04-29 05:20:52 +00004068 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 int idx = SVOp->getMaskElt(i);
4070 if (idx < 0)
4071 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004072 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004074 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004076 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4078 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004079}
4080
Evan Cheng533a0aa2006-04-19 20:35:22 +00004081/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4082/// match movhlps. The lower half elements should come from upper half of
4083/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004084/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004085static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004086 EVT VT = Op->getValueType(0);
4087 if (VT.getSizeInBits() != 128)
4088 return false;
4089 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004090 return false;
4091 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004093 return false;
4094 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004096 return false;
4097 return true;
4098}
4099
Evan Cheng5ced1d82006-04-06 23:23:56 +00004100/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004101/// is promoted to a vector. It also returns the LoadSDNode by reference if
4102/// required.
4103static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004104 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4105 return false;
4106 N = N->getOperand(0).getNode();
4107 if (!ISD::isNON_EXTLoad(N))
4108 return false;
4109 if (LD)
4110 *LD = cast<LoadSDNode>(N);
4111 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004112}
4113
Dan Gohman65fd6562011-11-03 21:49:52 +00004114// Test whether the given value is a vector value which will be legalized
4115// into a load.
4116static bool WillBeConstantPoolLoad(SDNode *N) {
4117 if (N->getOpcode() != ISD::BUILD_VECTOR)
4118 return false;
4119
4120 // Check for any non-constant elements.
4121 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4122 switch (N->getOperand(i).getNode()->getOpcode()) {
4123 case ISD::UNDEF:
4124 case ISD::ConstantFP:
4125 case ISD::Constant:
4126 break;
4127 default:
4128 return false;
4129 }
4130
4131 // Vectors of all-zeros and all-ones are materialized with special
4132 // instructions rather than being loaded.
4133 return !ISD::isBuildVectorAllZeros(N) &&
4134 !ISD::isBuildVectorAllOnes(N);
4135}
4136
Evan Cheng533a0aa2006-04-19 20:35:22 +00004137/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4138/// match movlp{s|d}. The lower half elements should come from lower half of
4139/// V1 (and in order), and the upper half elements should come from the upper
4140/// half of V2 (and in order). And since V1 will become the source of the
4141/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004142static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4143 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004144 EVT VT = Op->getValueType(0);
4145 if (VT.getSizeInBits() != 128)
4146 return false;
4147
Evan Cheng466685d2006-10-09 20:57:25 +00004148 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004149 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004150 // Is V2 is a vector load, don't do this transformation. We will try to use
4151 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004152 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004153 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004154
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004155 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004156
Evan Cheng533a0aa2006-04-19 20:35:22 +00004157 if (NumElems != 2 && NumElems != 4)
4158 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004159 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004160 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004161 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004162 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004163 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004164 return false;
4165 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004166}
4167
Evan Cheng39623da2006-04-20 08:58:49 +00004168/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4169/// all the same.
4170static bool isSplatVector(SDNode *N) {
4171 if (N->getOpcode() != ISD::BUILD_VECTOR)
4172 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004173
Dan Gohman475871a2008-07-27 21:46:04 +00004174 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004175 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4176 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004177 return false;
4178 return true;
4179}
4180
Evan Cheng213d2cf2007-05-17 18:45:50 +00004181/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004182/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004183/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004184static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004185 SDValue V1 = N->getOperand(0);
4186 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004187 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4188 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004190 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004192 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4193 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004194 if (Opc != ISD::BUILD_VECTOR ||
4195 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 return false;
4197 } else if (Idx >= 0) {
4198 unsigned Opc = V1.getOpcode();
4199 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4200 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004201 if (Opc != ISD::BUILD_VECTOR ||
4202 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004203 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004204 }
4205 }
4206 return true;
4207}
4208
4209/// getZeroVector - Returns a vector of specified type with all zero elements.
4210///
Craig Topper12216172012-01-13 08:12:35 +00004211static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4212 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004213 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004214
Dale Johannesen0488fb62010-09-30 23:57:10 +00004215 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004216 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004217 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004218 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004219 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004220 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4221 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4222 } else { // SSE1
4223 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4224 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4225 }
4226 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004227 if (HasAVX2) { // AVX2
4228 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4229 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4230 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4231 } else {
4232 // 256-bit logic and arithmetic instructions in AVX are all
4233 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4234 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4235 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4236 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4237 }
Evan Chengf0df0312008-05-15 08:39:06 +00004238 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004239 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004240}
4241
Chris Lattner8a594482007-11-25 00:24:49 +00004242/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004243/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4244/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4245/// Then bitcast to their original type, ensuring they get CSE'd.
4246static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4247 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004248 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004249 assert((VT.is128BitVector() || VT.is256BitVector())
4250 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004251
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004253 SDValue Vec;
4254 if (VT.getSizeInBits() == 256) {
4255 if (HasAVX2) { // AVX2
4256 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4257 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4258 } else { // AVX
4259 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4260 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4261 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4262 Vec = Insert128BitVector(InsV, Vec,
4263 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4264 }
4265 } else {
4266 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004267 }
4268
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004269 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004270}
4271
Evan Cheng39623da2006-04-20 08:58:49 +00004272/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4273/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004274static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004275 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004276 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004277
Evan Cheng39623da2006-04-20 08:58:49 +00004278 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004279 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004280
Nate Begeman5a5ca152009-04-29 05:20:52 +00004281 for (unsigned i = 0; i != NumElems; ++i) {
4282 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004283 MaskVec[i] = NumElems;
4284 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004285 }
Evan Cheng39623da2006-04-20 08:58:49 +00004286 }
Evan Cheng39623da2006-04-20 08:58:49 +00004287 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004288 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4289 SVOp->getOperand(1), &MaskVec[0]);
4290 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004291}
4292
Evan Cheng017dcc62006-04-21 01:05:10 +00004293/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4294/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004295static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 SDValue V2) {
4297 unsigned NumElems = VT.getVectorNumElements();
4298 SmallVector<int, 8> Mask;
4299 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004300 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004301 Mask.push_back(i);
4302 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004303}
4304
Nate Begeman9008ca62009-04-27 18:41:29 +00004305/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004306static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 SDValue V2) {
4308 unsigned NumElems = VT.getVectorNumElements();
4309 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004310 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 Mask.push_back(i);
4312 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004313 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004315}
4316
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004317/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004318static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 SDValue V2) {
4320 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004321 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004323 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 Mask.push_back(i + Half);
4325 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004326 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004328}
4329
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004330// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004331// a generic shuffle instruction because the target has no such instructions.
4332// Generate shuffles which repeat i16 and i8 several times until they can be
4333// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004334static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004335 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004337 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004338
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 while (NumElems > 4) {
4340 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004341 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004343 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004344 EltNo -= NumElems/2;
4345 }
4346 NumElems >>= 1;
4347 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004348 return V;
4349}
Eric Christopherfd179292009-08-27 18:07:15 +00004350
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004351/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4352static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4353 EVT VT = V.getValueType();
4354 DebugLoc dl = V.getDebugLoc();
4355 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4356 && "Vector size not supported");
4357
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004358 if (VT.getSizeInBits() == 128) {
4359 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004361 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4362 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004363 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004364 // To use VPERMILPS to splat scalars, the second half of indicies must
4365 // refer to the higher part, which is a duplication of the lower one,
4366 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004367 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4368 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004369
4370 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4371 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4372 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004373 }
4374
4375 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4376}
4377
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004378/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004379static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4380 EVT SrcVT = SV->getValueType(0);
4381 SDValue V1 = SV->getOperand(0);
4382 DebugLoc dl = SV->getDebugLoc();
4383
4384 int EltNo = SV->getSplatIndex();
4385 int NumElems = SrcVT.getVectorNumElements();
4386 unsigned Size = SrcVT.getSizeInBits();
4387
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004388 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4389 "Unknown how to promote splat for type");
4390
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004391 // Extract the 128-bit part containing the splat element and update
4392 // the splat element index when it refers to the higher register.
4393 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004394 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4396 if (Idx > 0)
4397 EltNo -= NumElems/2;
4398 }
4399
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004400 // All i16 and i8 vector types can't be used directly by a generic shuffle
4401 // instruction because the target has no such instruction. Generate shuffles
4402 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004403 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004404 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004405 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004406 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004407
4408 // Recreate the 256-bit vector and place the same 128-bit vector
4409 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004410 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004411 if (Size == 256) {
4412 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4413 DAG.getConstant(0, MVT::i32), DAG, dl);
4414 V1 = Insert128BitVector(InsV, V1,
4415 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4416 }
4417
4418 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004419}
4420
Evan Chengba05f722006-04-21 23:03:30 +00004421/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004422/// vector of zero or undef vector. This produces a shuffle where the low
4423/// element of V2 is swizzled into the zero/undef vector, landing at element
4424/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004425static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004426 bool IsZero,
4427 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004428 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004429 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004430 SDValue V1 = IsZero
4431 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4432 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004433 unsigned NumElems = VT.getVectorNumElements();
4434 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004435 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 // If this is the insertion idx, put the low elt of V2 here.
4437 MaskVec.push_back(i == Idx ? NumElems : i);
4438 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004439}
4440
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004441/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4442/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004443static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4444 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004445 if (Depth == 6)
4446 return SDValue(); // Limit search depth.
4447
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004448 SDValue V = SDValue(N, 0);
4449 EVT VT = V.getValueType();
4450 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004451
4452 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4453 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4454 Index = SV->getMaskElt(Index);
4455
4456 if (Index < 0)
4457 return DAG.getUNDEF(VT.getVectorElementType());
4458
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004459 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004460 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004461 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004462 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004463
4464 // Recurse into target specific vector shuffles to find scalars.
4465 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004466 int NumElems = VT.getVectorNumElements();
4467 SmallVector<unsigned, 16> ShuffleMask;
4468 SDValue ImmN;
4469
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004470 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004471 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004472 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004473 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4474 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004475 break;
Craig Topper34671b82011-12-06 08:21:25 +00004476 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004477 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004478 break;
Craig Topper34671b82011-12-06 08:21:25 +00004479 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004480 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004481 break;
4482 case X86ISD::MOVHLPS:
4483 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4484 break;
4485 case X86ISD::MOVLHPS:
4486 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4487 break;
4488 case X86ISD::PSHUFD:
4489 ImmN = N->getOperand(N->getNumOperands()-1);
4490 DecodePSHUFMask(NumElems,
4491 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4492 ShuffleMask);
4493 break;
4494 case X86ISD::PSHUFHW:
4495 ImmN = N->getOperand(N->getNumOperands()-1);
4496 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4497 ShuffleMask);
4498 break;
4499 case X86ISD::PSHUFLW:
4500 ImmN = N->getOperand(N->getNumOperands()-1);
4501 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4502 ShuffleMask);
4503 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004504 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004505 case X86ISD::MOVSD: {
4506 // The index 0 always comes from the first element of the second source,
4507 // this is why MOVSS and MOVSD are used in the first place. The other
4508 // elements come from the other positions of the first source vector.
4509 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004510 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4511 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004512 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004513 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004514 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004515 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004516 ShuffleMask);
4517 break;
Craig Topperec24e612011-11-30 07:47:51 +00004518 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004519 ImmN = N->getOperand(N->getNumOperands()-1);
4520 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4521 ShuffleMask);
4522 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004523 case X86ISD::MOVDDUP:
4524 case X86ISD::MOVLHPD:
4525 case X86ISD::MOVLPD:
4526 case X86ISD::MOVLPS:
4527 case X86ISD::MOVSHDUP:
4528 case X86ISD::MOVSLDUP:
4529 case X86ISD::PALIGN:
4530 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004531 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004532 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533 return SDValue();
4534 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004535
4536 Index = ShuffleMask[Index];
4537 if (Index < 0)
4538 return DAG.getUNDEF(VT.getVectorElementType());
4539
4540 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4541 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4542 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004543 }
4544
4545 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004546 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547 V = V.getOperand(0);
4548 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004549 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004550
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004551 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 return SDValue();
4553 }
4554
4555 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4556 return (Index == 0) ? V.getOperand(0)
4557 : DAG.getUNDEF(VT.getVectorElementType());
4558
4559 if (V.getOpcode() == ISD::BUILD_VECTOR)
4560 return V.getOperand(Index);
4561
4562 return SDValue();
4563}
4564
4565/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4566/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004567/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004568static
4569unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4570 bool ZerosFromLeft, SelectionDAG &DAG) {
4571 int i = 0;
4572
4573 while (i < NumElems) {
4574 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004575 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004576 if (!(Elt.getNode() &&
4577 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4578 break;
4579 ++i;
4580 }
4581
4582 return i;
4583}
4584
4585/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4586/// MaskE correspond consecutively to elements from one of the vector operands,
4587/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4588static
4589bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4590 int OpIdx, int NumElems, unsigned &OpNum) {
4591 bool SeenV1 = false;
4592 bool SeenV2 = false;
4593
4594 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4595 int Idx = SVOp->getMaskElt(i);
4596 // Ignore undef indicies
4597 if (Idx < 0)
4598 continue;
4599
4600 if (Idx < NumElems)
4601 SeenV1 = true;
4602 else
4603 SeenV2 = true;
4604
4605 // Only accept consecutive elements from the same vector
4606 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4607 return false;
4608 }
4609
4610 OpNum = SeenV1 ? 0 : 1;
4611 return true;
4612}
4613
4614/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4615/// logical left shift of a vector.
4616static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4617 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4618 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4619 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4620 false /* check zeros from right */, DAG);
4621 unsigned OpSrc;
4622
4623 if (!NumZeros)
4624 return false;
4625
4626 // Considering the elements in the mask that are not consecutive zeros,
4627 // check if they consecutively come from only one of the source vectors.
4628 //
4629 // V1 = {X, A, B, C} 0
4630 // \ \ \ /
4631 // vector_shuffle V1, V2 <1, 2, 3, X>
4632 //
4633 if (!isShuffleMaskConsecutive(SVOp,
4634 0, // Mask Start Index
4635 NumElems-NumZeros-1, // Mask End Index
4636 NumZeros, // Where to start looking in the src vector
4637 NumElems, // Number of elements in vector
4638 OpSrc)) // Which source operand ?
4639 return false;
4640
4641 isLeft = false;
4642 ShAmt = NumZeros;
4643 ShVal = SVOp->getOperand(OpSrc);
4644 return true;
4645}
4646
4647/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4648/// logical left shift of a vector.
4649static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4650 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4651 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4652 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4653 true /* check zeros from left */, DAG);
4654 unsigned OpSrc;
4655
4656 if (!NumZeros)
4657 return false;
4658
4659 // Considering the elements in the mask that are not consecutive zeros,
4660 // check if they consecutively come from only one of the source vectors.
4661 //
4662 // 0 { A, B, X, X } = V2
4663 // / \ / /
4664 // vector_shuffle V1, V2 <X, X, 4, 5>
4665 //
4666 if (!isShuffleMaskConsecutive(SVOp,
4667 NumZeros, // Mask Start Index
4668 NumElems-1, // Mask End Index
4669 0, // Where to start looking in the src vector
4670 NumElems, // Number of elements in vector
4671 OpSrc)) // Which source operand ?
4672 return false;
4673
4674 isLeft = true;
4675 ShAmt = NumZeros;
4676 ShVal = SVOp->getOperand(OpSrc);
4677 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004678}
4679
4680/// isVectorShift - Returns true if the shuffle can be implemented as a
4681/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004682static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004683 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004684 // Although the logic below support any bitwidth size, there are no
4685 // shift instructions which handle more than 128-bit vectors.
4686 if (SVOp->getValueType(0).getSizeInBits() > 128)
4687 return false;
4688
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004689 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4690 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4691 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004692
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004693 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004694}
4695
Evan Chengc78d3b42006-04-24 18:01:45 +00004696/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4697///
Dan Gohman475871a2008-07-27 21:46:04 +00004698static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004699 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004700 SelectionDAG &DAG,
4701 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004702 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004703 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004704
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004705 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004706 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004707 bool First = true;
4708 for (unsigned i = 0; i < 16; ++i) {
4709 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4710 if (ThisIsNonZero && First) {
4711 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004712 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4713 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004714 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004716 First = false;
4717 }
4718
4719 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004720 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004721 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4722 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004723 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 }
4726 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4728 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4729 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004730 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004732 } else
4733 ThisElt = LastElt;
4734
Gabor Greifba36cb52008-08-28 21:40:38 +00004735 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004737 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004738 }
4739 }
4740
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004741 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004742}
4743
Bill Wendlinga348c562007-03-22 18:42:45 +00004744/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004745///
Dan Gohman475871a2008-07-27 21:46:04 +00004746static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004747 unsigned NumNonZero, unsigned NumZero,
4748 SelectionDAG &DAG,
4749 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004750 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004751 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004752
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004753 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004754 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004755 bool First = true;
4756 for (unsigned i = 0; i < 8; ++i) {
4757 bool isNonZero = (NonZeros & (1 << i)) != 0;
4758 if (isNonZero) {
4759 if (First) {
4760 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004761 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4762 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004763 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004764 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004765 First = false;
4766 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004767 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004769 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004770 }
4771 }
4772
4773 return V;
4774}
4775
Evan Chengf26ffe92008-05-29 08:22:04 +00004776/// getVShift - Return a vector logical shift node.
4777///
Owen Andersone50ed302009-08-10 22:56:29 +00004778static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 unsigned NumBits, SelectionDAG &DAG,
4780 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004781 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004782 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004783 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004784 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4785 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004786 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004787 DAG.getConstant(NumBits,
4788 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004789}
4790
Dan Gohman475871a2008-07-27 21:46:04 +00004791SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004792X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004793 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004794
Evan Chengc3630942009-12-09 21:00:30 +00004795 // Check if the scalar load can be widened into a vector load. And if
4796 // the address is "base + cst" see if the cst can be "absorbed" into
4797 // the shuffle mask.
4798 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4799 SDValue Ptr = LD->getBasePtr();
4800 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4801 return SDValue();
4802 EVT PVT = LD->getValueType(0);
4803 if (PVT != MVT::i32 && PVT != MVT::f32)
4804 return SDValue();
4805
4806 int FI = -1;
4807 int64_t Offset = 0;
4808 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4809 FI = FINode->getIndex();
4810 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004811 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004812 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4813 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4814 Offset = Ptr.getConstantOperandVal(1);
4815 Ptr = Ptr.getOperand(0);
4816 } else {
4817 return SDValue();
4818 }
4819
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004820 // FIXME: 256-bit vector instructions don't require a strict alignment,
4821 // improve this code to support it better.
4822 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004823 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004824 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004825 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004826 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004827 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004828 // Can't change the alignment. FIXME: It's possible to compute
4829 // the exact stack offset and reference FI + adjust offset instead.
4830 // If someone *really* cares about this. That's the way to implement it.
4831 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004832 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004833 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004834 }
4835 }
4836
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004838 // Ptr + (Offset & ~15).
4839 if (Offset < 0)
4840 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004841 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004842 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004843 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004844 if (StartOffset)
4845 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4846 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4847
4848 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004849 int NumElems = VT.getVectorNumElements();
4850
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004851 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4852 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004853 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004854 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004855
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004856 SmallVector<int, 8> Mask;
4857 for (int i = 0; i < NumElems; ++i)
4858 Mask.push_back(EltNo);
4859
Craig Toppercc3000632012-01-30 07:50:31 +00004860 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004861 }
4862
4863 return SDValue();
4864}
4865
Michael J. Spencerec38de22010-10-10 22:04:20 +00004866/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4867/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004868/// load which has the same value as a build_vector whose operands are 'elts'.
4869///
4870/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004871///
Nate Begeman1449f292010-03-24 22:19:06 +00004872/// FIXME: we'd also like to handle the case where the last elements are zero
4873/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4874/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004875static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004876 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004877 EVT EltVT = VT.getVectorElementType();
4878 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004879
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 LoadSDNode *LDBase = NULL;
4881 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004882
Nate Begeman1449f292010-03-24 22:19:06 +00004883 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004884 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004885 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004886 for (unsigned i = 0; i < NumElems; ++i) {
4887 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004888
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889 if (!Elt.getNode() ||
4890 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4891 return SDValue();
4892 if (!LDBase) {
4893 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4894 return SDValue();
4895 LDBase = cast<LoadSDNode>(Elt.getNode());
4896 LastLoadedElt = i;
4897 continue;
4898 }
4899 if (Elt.getOpcode() == ISD::UNDEF)
4900 continue;
4901
4902 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4903 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4904 return SDValue();
4905 LastLoadedElt = i;
4906 }
Nate Begeman1449f292010-03-24 22:19:06 +00004907
4908 // If we have found an entire vector of loads and undefs, then return a large
4909 // load of the entire vector width starting at the base pointer. If we found
4910 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004911 if (LastLoadedElt == NumElems - 1) {
4912 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004913 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004914 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004915 LDBase->isVolatile(), LDBase->isNonTemporal(),
4916 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004917 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004918 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004919 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004920 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004921 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4922 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004923 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4924 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004925 SDValue ResNode =
4926 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4927 LDBase->getPointerInfo(),
4928 LDBase->getAlignment(),
4929 false/*isVolatile*/, true/*ReadMem*/,
4930 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004931 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004932 }
4933 return SDValue();
4934}
4935
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004936/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4937/// a vbroadcast node. We support two patterns:
4938/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4939/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4940/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004941/// The scalar load node is returned when a pattern is found,
4942/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004943static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4944 if (!Subtarget->hasAVX())
4945 return SDValue();
4946
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004947 EVT VT = Op.getValueType();
4948 SDValue V = Op;
4949
4950 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4951 V = V.getOperand(0);
4952
4953 //A suspected load to be broadcasted.
4954 SDValue Ld;
4955
4956 switch (V.getOpcode()) {
4957 default:
4958 // Unknown pattern found.
4959 return SDValue();
4960
4961 case ISD::BUILD_VECTOR: {
4962 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004963 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004964 return SDValue();
4965
4966 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004967
4968 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004969 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004970 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004971 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004972 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004973 }
4974
4975 case ISD::VECTOR_SHUFFLE: {
4976 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4977
4978 // Shuffles must have a splat mask where the first element is
4979 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004980 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004981 return SDValue();
4982
4983 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
4986
4987 Ld = Sc.getOperand(0);
4988
4989 // The scalar_to_vector node and the suspected
4990 // load node must have exactly one user.
4991 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4992 return SDValue();
4993 break;
4994 }
4995 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004996
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004997 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004998 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004999 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005000
Craig Toppera1902a12012-02-01 06:51:58 +00005001 // Reject loads that have uses of the chain result
5002 if (Ld->hasAnyUseOfValue(1))
5003 return SDValue();
5004
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005005 bool Is256 = VT.getSizeInBits() == 256;
5006 bool Is128 = VT.getSizeInBits() == 128;
5007 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5008
5009 // VBroadcast to YMM
5010 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5011 return Ld;
5012
5013 // VBroadcast to XMM
5014 if (Is128 && (ScalarSize == 32))
5015 return Ld;
5016
Craig Toppera9376332012-01-10 08:23:59 +00005017 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5018 // double since there is vbroadcastsd xmm
5019 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5020 // VBroadcast to YMM
5021 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5022 return Ld;
5023
5024 // VBroadcast to XMM
5025 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5026 return Ld;
5027 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005028
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005029 // Unsupported broadcast.
5030 return SDValue();
5031}
5032
Evan Chengc3630942009-12-09 21:00:30 +00005033SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005034X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005035 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005036
David Greenef125a292011-02-08 19:04:41 +00005037 EVT VT = Op.getValueType();
5038 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005039 unsigned NumElems = Op.getNumOperands();
5040
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005041 // Vectors containing all zeros can be matched by pxor and xorps later
5042 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5043 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5044 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005045 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005046 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047
Craig Topper07a27622012-01-22 03:07:48 +00005048 return getZeroVector(VT, Subtarget->hasSSE2(),
Craig Topper12216172012-01-13 08:12:35 +00005049 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005050 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005052 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005053 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5054 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005055 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005056 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005057 return Op;
5058
Craig Topper07a27622012-01-22 03:07:48 +00005059 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005060 }
5061
Craig Toppera9376332012-01-10 08:23:59 +00005062 SDValue LD = isVectorBroadcast(Op, Subtarget);
5063 if (LD.getNode())
5064 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005065
Owen Andersone50ed302009-08-10 22:56:29 +00005066 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005067
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068 unsigned NumZero = 0;
5069 unsigned NumNonZero = 0;
5070 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005071 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005072 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005073 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005074 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005075 if (Elt.getOpcode() == ISD::UNDEF)
5076 continue;
5077 Values.insert(Elt);
5078 if (Elt.getOpcode() != ISD::Constant &&
5079 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005080 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005081 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005082 NumZero++;
5083 else {
5084 NonZeros |= (1 << i);
5085 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005086 }
5087 }
5088
Chris Lattner97a2a562010-08-26 05:24:29 +00005089 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5090 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005091 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092
Chris Lattner67f453a2008-03-09 05:42:06 +00005093 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005094 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005095 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005096 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005097
Chris Lattner62098042008-03-09 01:05:04 +00005098 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5099 // the value are obviously zero, truncate the value to i32 and do the
5100 // insertion that way. Only do this if the value is non-constant or if the
5101 // value is a constant being inserted into element 0. It is cheaper to do
5102 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005104 (!IsAllConstants || Idx == 0)) {
5105 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005106 // Handle SSE only.
5107 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5108 EVT VecVT = MVT::v4i32;
5109 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005110
Chris Lattner62098042008-03-09 01:05:04 +00005111 // Truncate the value (which may itself be a constant) to i32, and
5112 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005113 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005114 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005115 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005116
Chris Lattner62098042008-03-09 01:05:04 +00005117 // Now we have our 32-bit value zero extended in the low element of
5118 // a vector. If Idx != 0, swizzle it into place.
5119 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005120 SmallVector<int, 4> Mask;
5121 Mask.push_back(Idx);
5122 for (unsigned i = 1; i != VecElts; ++i)
5123 Mask.push_back(i);
5124 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005125 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005126 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005127 }
Craig Topper07a27622012-01-22 03:07:48 +00005128 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005129 }
5130 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005131
Chris Lattner19f79692008-03-08 22:59:52 +00005132 // If we have a constant or non-constant insertion into the low element of
5133 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5134 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005135 // depending on what the source datatype is.
5136 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005137 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005138 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005139
5140 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005141 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005142 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005143 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5144 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005145 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5146 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005147 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005148 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005149 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5150 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005151 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005152 }
5153
5154 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005156 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005157 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005158 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5159 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005160 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5161 DAG, dl);
5162 } else {
5163 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005164 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005165 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005166 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005167 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005168 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005169
5170 // Is it a vector logical left shift?
5171 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005172 X86::isZeroNode(Op.getOperand(0)) &&
5173 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005174 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005175 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005176 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005177 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005178 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005179 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005180
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005181 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005182 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183
Chris Lattner19f79692008-03-08 22:59:52 +00005184 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5185 // is a non-constant being inserted into an element other than the low one,
5186 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5187 // movd/movss) to move this into the low element, then shuffle it into
5188 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005189 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005190 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005191
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005193 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005194 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005195 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005196 MaskVec.push_back(i == Idx ? 0 : 1);
5197 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005198 }
5199 }
5200
Chris Lattner67f453a2008-03-09 05:42:06 +00005201 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005202 if (Values.size() == 1) {
5203 if (EVTBits == 32) {
5204 // Instead of a shuffle like this:
5205 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5206 // Check if it's possible to issue this instead.
5207 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5208 unsigned Idx = CountTrailingZeros_32(NonZeros);
5209 SDValue Item = Op.getOperand(Idx);
5210 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5211 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5212 }
Dan Gohman475871a2008-07-27 21:46:04 +00005213 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005214 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
Dan Gohmana3941172007-07-24 22:55:08 +00005216 // A vector full of immediates; various special cases are already
5217 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005218 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005219 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005220
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005221 // For AVX-length vectors, build the individual 128-bit pieces and use
5222 // shuffles to put them in place.
5223 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5224 SmallVector<SDValue, 32> V;
5225 for (unsigned i = 0; i < NumElems; ++i)
5226 V.push_back(Op.getOperand(i));
5227
5228 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5229
5230 // Build both the lower and upper subvector.
5231 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5232 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5233 NumElems/2);
5234
5235 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005236 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5237 DAG.getConstant(0, MVT::i32), DAG, dl);
5238 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005239 DAG, dl);
5240 }
5241
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005242 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005243 if (EVTBits == 64) {
5244 if (NumNonZero == 1) {
5245 // One half is zero or undef.
5246 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005247 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005248 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005249 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005250 }
Dan Gohman475871a2008-07-27 21:46:04 +00005251 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005252 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005253
5254 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005255 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005256 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005257 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005258 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005259 }
5260
Bill Wendling826f36f2007-03-28 00:57:11 +00005261 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005262 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005263 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005264 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265 }
5266
5267 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005268 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 if (NumElems == 4 && NumZero > 0) {
5270 for (unsigned i = 0; i < 4; ++i) {
5271 bool isZero = !(NonZeros & (1 << i));
5272 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005273 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5274 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275 else
Dale Johannesenace16102009-02-03 19:33:06 +00005276 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005277 }
5278
5279 for (unsigned i = 0; i < 2; ++i) {
5280 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5281 default: break;
5282 case 0:
5283 V[i] = V[i*2]; // Must be a zero vector.
5284 break;
5285 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005286 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 break;
5288 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 break;
5291 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005292 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 break;
5294 }
5295 }
5296
Benjamin Kramer9c683542012-01-30 15:16:21 +00005297 bool Reverse1 = (NonZeros & 0x3) == 2;
5298 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5299 int MaskVec[] = {
5300 Reverse1 ? 1 : 0,
5301 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005302 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5303 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005304 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005305 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005306 }
5307
Nate Begemanfdea31a2010-03-24 20:49:50 +00005308 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5309 // Check for a build vector of consecutive loads.
5310 for (unsigned i = 0; i < NumElems; ++i)
5311 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005312
Nate Begemanfdea31a2010-03-24 20:49:50 +00005313 // Check for elements which are consecutive loads.
5314 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5315 if (LD.getNode())
5316 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005317
5318 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005319 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005320 SDValue Result;
5321 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5322 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5323 else
5324 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005325
Chris Lattner24faf612010-08-28 17:59:08 +00005326 for (unsigned i = 1; i < NumElems; ++i) {
5327 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5328 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005329 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005330 }
5331 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005333
Chris Lattner6e80e442010-08-28 17:15:43 +00005334 // Otherwise, expand into a number of unpckl*, start by extending each of
5335 // our (non-undef) elements to the full vector width with the element in the
5336 // bottom slot of the vector (which generates no code for SSE).
5337 for (unsigned i = 0; i < NumElems; ++i) {
5338 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5339 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5340 else
5341 V[i] = DAG.getUNDEF(VT);
5342 }
5343
5344 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5346 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5347 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005348 unsigned EltStride = NumElems >> 1;
5349 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005350 for (unsigned i = 0; i < EltStride; ++i) {
5351 // If V[i+EltStride] is undef and this is the first round of mixing,
5352 // then it is safe to just drop this shuffle: V[i] is already in the
5353 // right place, the one element (since it's the first round) being
5354 // inserted as undef can be dropped. This isn't safe for successive
5355 // rounds because they will permute elements within both vectors.
5356 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5357 EltStride == NumElems/2)
5358 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005359
Chris Lattner6e80e442010-08-28 17:15:43 +00005360 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005361 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005362 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005363 }
5364 return V[0];
5365 }
Dan Gohman475871a2008-07-27 21:46:04 +00005366 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367}
5368
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005369// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5370// them in a MMX register. This is better than doing a stack convert.
5371static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005372 DebugLoc dl = Op.getDebugLoc();
5373 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005374
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005375 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5376 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5377 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005378 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005379 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5380 InVec = Op.getOperand(1);
5381 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5382 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005383 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005384 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5385 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5386 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005387 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005388 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5389 Mask[0] = 0; Mask[1] = 2;
5390 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5391 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005392 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005393}
5394
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005395// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5396// to create 256-bit vectors from two other 128-bit ones.
5397static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5398 DebugLoc dl = Op.getDebugLoc();
5399 EVT ResVT = Op.getValueType();
5400
5401 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5402
5403 SDValue V1 = Op.getOperand(0);
5404 SDValue V2 = Op.getOperand(1);
5405 unsigned NumElems = ResVT.getVectorNumElements();
5406
5407 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5408 DAG.getConstant(0, MVT::i32), DAG, dl);
5409 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5410 DAG, dl);
5411}
5412
5413SDValue
5414X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005415 EVT ResVT = Op.getValueType();
5416
5417 assert(Op.getNumOperands() == 2);
5418 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5419 "Unsupported CONCAT_VECTORS for value type");
5420
5421 // We support concatenate two MMX registers and place them in a MMX register.
5422 // This is better than doing a stack convert.
5423 if (ResVT.is128BitVector())
5424 return LowerMMXCONCAT_VECTORS(Op, DAG);
5425
5426 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5427 // from two other 128-bit ones.
5428 return LowerAVXCONCAT_VECTORS(Op, DAG);
5429}
5430
Nate Begemanb9a47b82009-02-23 08:49:38 +00005431// v8i16 shuffles - Prefer shuffles in the following order:
5432// 1. [all] pshuflw, pshufhw, optional move
5433// 2. [ssse3] 1 x pshufb
5434// 3. [ssse3] 2 x pshufb + 1 x por
5435// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005436SDValue
5437X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5438 SelectionDAG &DAG) const {
5439 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005440 SDValue V1 = SVOp->getOperand(0);
5441 SDValue V2 = SVOp->getOperand(1);
5442 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005443 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005444
Nate Begemanb9a47b82009-02-23 08:49:38 +00005445 // Determine if more than 1 of the words in each of the low and high quadwords
5446 // of the result come from the same quadword of one of the two inputs. Undef
5447 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005448 unsigned LoQuad[] = { 0, 0, 0, 0 };
5449 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005450 BitVector InputQuads(4);
5451 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005452 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005453 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454 MaskVals.push_back(EltIdx);
5455 if (EltIdx < 0) {
5456 ++Quad[0];
5457 ++Quad[1];
5458 ++Quad[2];
5459 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005460 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461 }
5462 ++Quad[EltIdx / 4];
5463 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005464 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005465
Nate Begemanb9a47b82009-02-23 08:49:38 +00005466 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005467 unsigned MaxQuad = 1;
5468 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 if (LoQuad[i] > MaxQuad) {
5470 BestLoQuad = i;
5471 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005472 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005473 }
5474
Nate Begemanb9a47b82009-02-23 08:49:38 +00005475 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005476 MaxQuad = 1;
5477 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 if (HiQuad[i] > MaxQuad) {
5479 BestHiQuad = i;
5480 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005481 }
5482 }
5483
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005485 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 // single pshufb instruction is necessary. If There are more than 2 input
5487 // quads, disable the next transformation since it does not help SSSE3.
5488 bool V1Used = InputQuads[0] || InputQuads[1];
5489 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005490 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 if (InputQuads.count() == 2 && V1Used && V2Used) {
5492 BestLoQuad = InputQuads.find_first();
5493 BestHiQuad = InputQuads.find_next(BestLoQuad);
5494 }
5495 if (InputQuads.count() > 2) {
5496 BestLoQuad = -1;
5497 BestHiQuad = -1;
5498 }
5499 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005500
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5502 // the shuffle mask. If a quad is scored as -1, that means that it contains
5503 // words from all 4 input quadwords.
5504 SDValue NewV;
5505 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005506 int MaskV[] = {
5507 BestLoQuad < 0 ? 0 : BestLoQuad,
5508 BestHiQuad < 0 ? 1 : BestHiQuad
5509 };
Eric Christopherfd179292009-08-27 18:07:15 +00005510 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005511 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5512 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5513 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005514
Nate Begemanb9a47b82009-02-23 08:49:38 +00005515 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5516 // source words for the shuffle, to aid later transformations.
5517 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005518 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005519 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005520 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005521 if (idx != (int)i)
5522 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005524 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 AllWordsInNewV = false;
5526 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005527 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005528
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5530 if (AllWordsInNewV) {
5531 for (int i = 0; i != 8; ++i) {
5532 int idx = MaskVals[i];
5533 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005534 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005535 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 if ((idx != i) && idx < 4)
5537 pshufhw = false;
5538 if ((idx != i) && idx > 3)
5539 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005540 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 V1 = NewV;
5542 V2Used = false;
5543 BestLoQuad = 0;
5544 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005545 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005546
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5548 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005549 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005550 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5551 unsigned TargetMask = 0;
5552 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005554 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5555 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5556 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005557 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005558 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005559 }
Eric Christopherfd179292009-08-27 18:07:15 +00005560
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 // If we have SSSE3, and all words of the result are from 1 input vector,
5562 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5563 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005564 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005566
Nate Begemanb9a47b82009-02-23 08:49:38 +00005567 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005568 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 // mask, and elements that come from V1 in the V2 mask, so that the two
5570 // results can be OR'd together.
5571 bool TwoInputs = V1Used && V2Used;
5572 for (unsigned i = 0; i != 8; ++i) {
5573 int EltIdx = MaskVals[i] * 2;
5574 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5576 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005577 continue;
5578 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5580 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005582 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005583 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005584 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005587 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005588
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 // Calculate the shuffle mask for the second input, shuffle it, and
5590 // OR it with the first shuffled input.
5591 pshufbMask.clear();
5592 for (unsigned i = 0; i != 8; ++i) {
5593 int EltIdx = MaskVals[i] * 2;
5594 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5596 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 continue;
5598 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5600 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005602 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005603 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005604 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005605 MVT::v16i8, &pshufbMask[0], 16));
5606 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005607 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 }
5609
5610 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5611 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005612 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005613 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005614 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005615 for (int i = 0; i != 4; ++i) {
5616 int idx = MaskVals[i];
5617 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 InOrder.set(i);
5619 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005620 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 }
5623 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005625 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005626
Craig Topperd0a31172012-01-10 06:37:29 +00005627 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005628 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5629 NewV.getOperand(0),
5630 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5631 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 }
Eric Christopherfd179292009-08-27 18:07:15 +00005633
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5635 // and update MaskVals with the new element order.
5636 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005637 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 for (unsigned i = 4; i != 8; ++i) {
5639 int idx = MaskVals[i];
5640 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 InOrder.set(i);
5642 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005643 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 }
5646 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005648 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005649
Craig Topperd0a31172012-01-10 06:37:29 +00005650 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005651 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5652 NewV.getOperand(0),
5653 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5654 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 }
Eric Christopherfd179292009-08-27 18:07:15 +00005656
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 // In case BestHi & BestLo were both -1, which means each quadword has a word
5658 // from each of the four input quadwords, calculate the InOrder bitvector now
5659 // before falling through to the insert/extract cleanup.
5660 if (BestLoQuad == -1 && BestHiQuad == -1) {
5661 NewV = V1;
5662 for (int i = 0; i != 8; ++i)
5663 if (MaskVals[i] < 0 || MaskVals[i] == i)
5664 InOrder.set(i);
5665 }
Eric Christopherfd179292009-08-27 18:07:15 +00005666
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 // The other elements are put in the right place using pextrw and pinsrw.
5668 for (unsigned i = 0; i != 8; ++i) {
5669 if (InOrder[i])
5670 continue;
5671 int EltIdx = MaskVals[i];
5672 if (EltIdx < 0)
5673 continue;
5674 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 DAG.getIntPtrConstant(i));
5681 }
5682 return NewV;
5683}
5684
5685// v16i8 shuffles - Prefer shuffles in the following order:
5686// 1. [ssse3] 1 x pshufb
5687// 2. [ssse3] 2 x pshufb + 1 x por
5688// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5689static
Nate Begeman9008ca62009-04-27 18:41:29 +00005690SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005691 SelectionDAG &DAG,
5692 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005693 SDValue V1 = SVOp->getOperand(0);
5694 SDValue V2 = SVOp->getOperand(1);
5695 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005696 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005697
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005699 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005700 // present, fall back to case 3.
5701 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5702 bool V1Only = true;
5703 bool V2Only = true;
5704 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005705 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005706 if (EltIdx < 0)
5707 continue;
5708 if (EltIdx < 16)
5709 V2Only = false;
5710 else
5711 V1Only = false;
5712 }
Eric Christopherfd179292009-08-27 18:07:15 +00005713
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005715 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005717
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005719 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 //
5721 // Otherwise, we have elements from both input vectors, and must zero out
5722 // elements that come from V2 in the first mask, and V1 in the second mask
5723 // so that we can OR them together.
5724 bool TwoInputs = !(V1Only || V2Only);
5725 for (unsigned i = 0; i != 16; ++i) {
5726 int EltIdx = MaskVals[i];
5727 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005728 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 continue;
5730 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 }
5733 // If all the elements are from V2, assign it to V1 and return after
5734 // building the first pshufb.
5735 if (V2Only)
5736 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005737 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005738 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 if (!TwoInputs)
5741 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005742
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 // Calculate the shuffle mask for the second input, shuffle it, and
5744 // OR it with the first shuffled input.
5745 pshufbMask.clear();
5746 for (unsigned i = 0; i != 16; ++i) {
5747 int EltIdx = MaskVals[i];
5748 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005750 continue;
5751 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005755 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 MVT::v16i8, &pshufbMask[0], 16));
5757 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005758 }
Eric Christopherfd179292009-08-27 18:07:15 +00005759
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 // No SSSE3 - Calculate in place words and then fix all out of place words
5761 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5762 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005763 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5764 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 SDValue NewV = V2Only ? V2 : V1;
5766 for (int i = 0; i != 8; ++i) {
5767 int Elt0 = MaskVals[i*2];
5768 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005769
Nate Begemanb9a47b82009-02-23 08:49:38 +00005770 // This word of the result is all undef, skip it.
5771 if (Elt0 < 0 && Elt1 < 0)
5772 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005773
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 // This word of the result is already in the correct place, skip it.
5775 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5776 continue;
5777 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5778 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005779
Nate Begemanb9a47b82009-02-23 08:49:38 +00005780 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5781 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5782 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005783
5784 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5785 // using a single extract together, load it and store it.
5786 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005788 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005790 DAG.getIntPtrConstant(i));
5791 continue;
5792 }
5793
Nate Begemanb9a47b82009-02-23 08:49:38 +00005794 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005795 // source byte is not also odd, shift the extracted word left 8 bits
5796 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 DAG.getIntPtrConstant(Elt1 / 2));
5800 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005802 DAG.getConstant(8,
5803 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005804 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5806 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 }
5808 // If Elt0 is defined, extract it from the appropriate source. If the
5809 // source byte is not also even, shift the extracted word right 8 bits. If
5810 // Elt1 was also defined, OR the extracted values together before
5811 // inserting them in the result.
5812 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005814 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5815 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005817 DAG.getConstant(8,
5818 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005819 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5821 DAG.getConstant(0x00FF, MVT::i16));
5822 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005823 : InsElt0;
5824 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005825 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 DAG.getIntPtrConstant(i));
5827 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005828 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005829}
5830
Evan Cheng7a831ce2007-12-15 03:00:47 +00005831/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005832/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005833/// done when every pair / quad of shuffle mask elements point to elements in
5834/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005835/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005836static
Nate Begeman9008ca62009-04-27 18:41:29 +00005837SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005838 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005839 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005840 SDValue V1 = SVOp->getOperand(0);
5841 SDValue V2 = SVOp->getOperand(1);
5842 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005843 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005844 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005846 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 case MVT::v4f32: NewVT = MVT::v2f64; break;
5848 case MVT::v4i32: NewVT = MVT::v2i64; break;
5849 case MVT::v8i16: NewVT = MVT::v4i32; break;
5850 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005851 }
5852
Nate Begeman9008ca62009-04-27 18:41:29 +00005853 int Scale = NumElems / NewWidth;
5854 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005855 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005856 int StartIdx = -1;
5857 for (int j = 0; j < Scale; ++j) {
5858 int EltIdx = SVOp->getMaskElt(i+j);
5859 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005860 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005861 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005862 StartIdx = EltIdx - (EltIdx % Scale);
5863 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005864 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005865 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005866 if (StartIdx == -1)
5867 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005868 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005869 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005870 }
5871
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005872 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5873 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005874 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005875}
5876
Evan Chengd880b972008-05-09 21:53:03 +00005877/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005878///
Owen Andersone50ed302009-08-10 22:56:29 +00005879static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005880 SDValue SrcOp, SelectionDAG &DAG,
5881 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005882 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005883 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005884 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005885 LD = dyn_cast<LoadSDNode>(SrcOp);
5886 if (!LD) {
5887 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5888 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005889 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005890 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005891 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005892 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005893 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005894 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005895 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005896 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005897 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5898 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5899 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005900 SrcOp.getOperand(0)
5901 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005902 }
5903 }
5904 }
5905
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005906 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005907 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005908 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005909 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005910}
5911
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005912/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5913/// which could not be matched by any known target speficic shuffle
5914static SDValue
5915LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005916 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005917
Craig Topper8f35c132012-01-20 09:29:03 +00005918 unsigned NumElems = VT.getVectorNumElements();
5919 unsigned NumLaneElems = NumElems / 2;
5920
5921 int MinRange[2][2] = { { static_cast<int>(NumElems),
5922 static_cast<int>(NumElems) },
5923 { static_cast<int>(NumElems),
5924 static_cast<int>(NumElems) } };
5925 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5926
5927 // Collect used ranges for each source in each lane
5928 for (unsigned l = 0; l < 2; ++l) {
5929 unsigned LaneStart = l*NumLaneElems;
5930 for (unsigned i = 0; i != NumLaneElems; ++i) {
5931 int Idx = SVOp->getMaskElt(i+LaneStart);
5932 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005933 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005934
Craig Topper8f35c132012-01-20 09:29:03 +00005935 int Input = 0;
5936 if (Idx >= (int)NumElems) {
5937 Idx -= NumElems;
5938 Input = 1;
5939 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005940
Craig Topper8f35c132012-01-20 09:29:03 +00005941 if (Idx > MaxRange[l][Input])
5942 MaxRange[l][Input] = Idx;
5943 if (Idx < MinRange[l][Input])
5944 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005945 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005946 }
5947
Craig Topper8f35c132012-01-20 09:29:03 +00005948 // Make sure each range is 128-bits
5949 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5950 for (unsigned l = 0; l < 2; ++l) {
5951 for (unsigned Input = 0; Input < 2; ++Input) {
5952 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5953 continue;
5954
Craig Topperd9ec7252012-01-21 08:49:33 +00005955 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005956 ExtractIdx[l][Input] = 0;
5957 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005958 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005959 ExtractIdx[l][Input] = NumLaneElems;
5960 else
5961 return SDValue();
5962 }
5963 }
5964
5965 DebugLoc dl = SVOp->getDebugLoc();
5966 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5967 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5968
5969 SDValue Ops[2][2];
5970 for (unsigned l = 0; l < 2; ++l) {
5971 for (unsigned Input = 0; Input < 2; ++Input) {
5972 if (ExtractIdx[l][Input] >= 0)
5973 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5974 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5975 DAG, dl);
5976 else
5977 Ops[l][Input] = DAG.getUNDEF(NVT);
5978 }
5979 }
5980
5981 // Generate 128-bit shuffles
5982 SmallVector<int, 16> Mask1, Mask2;
5983 for (unsigned i = 0; i != NumLaneElems; ++i) {
5984 int Elt = SVOp->getMaskElt(i);
5985 if (Elt >= (int)NumElems) {
5986 Elt %= NumLaneElems;
5987 Elt += NumLaneElems;
5988 } else if (Elt >= 0) {
5989 Elt %= NumLaneElems;
5990 }
5991 Mask1.push_back(Elt);
5992 }
5993 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5994 int Elt = SVOp->getMaskElt(i);
5995 if (Elt >= (int)NumElems) {
5996 Elt %= NumLaneElems;
5997 Elt += NumLaneElems;
5998 } else if (Elt >= 0) {
5999 Elt %= NumLaneElems;
6000 }
6001 Mask2.push_back(Elt);
6002 }
6003
6004 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
6005 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
6006
6007 // Concatenate the result back
6008 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
6009 DAG.getConstant(0, MVT::i32), DAG, dl);
6010 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
6011 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006012}
6013
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006014/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6015/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006016static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006017LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006018 SDValue V1 = SVOp->getOperand(0);
6019 SDValue V2 = SVOp->getOperand(1);
6020 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006021 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006022
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006023 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6024
Benjamin Kramer9c683542012-01-30 15:16:21 +00006025 std::pair<int, int> Locs[4];
6026 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006027 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006028
Evan Chengace3c172008-07-22 21:13:36 +00006029 unsigned NumHi = 0;
6030 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006031 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006032 int Idx = PermMask[i];
6033 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006034 Locs[i] = std::make_pair(-1, -1);
6035 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6037 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006038 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006040 NumLo++;
6041 } else {
6042 Locs[i] = std::make_pair(1, NumHi);
6043 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006044 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006045 NumHi++;
6046 }
6047 }
6048 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006049
Evan Chengace3c172008-07-22 21:13:36 +00006050 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006051 // If no more than two elements come from either vector. This can be
6052 // implemented with two shuffles. First shuffle gather the elements.
6053 // The second shuffle, which takes the first shuffle as both of its
6054 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006055 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006056
Benjamin Kramer9c683542012-01-30 15:16:21 +00006057 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006058
Benjamin Kramer9c683542012-01-30 15:16:21 +00006059 for (unsigned i = 0; i != 4; ++i)
6060 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006061 unsigned Idx = (i < 2) ? 0 : 4;
6062 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006063 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006064 }
Evan Chengace3c172008-07-22 21:13:36 +00006065
Nate Begeman9008ca62009-04-27 18:41:29 +00006066 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006067 } else if (NumLo == 3 || NumHi == 3) {
6068 // Otherwise, we must have three elements from one vector, call it X, and
6069 // one element from the other, call it Y. First, use a shufps to build an
6070 // intermediate vector with the one element from Y and the element from X
6071 // that will be in the same half in the final destination (the indexes don't
6072 // matter). Then, use a shufps to build the final vector, taking the half
6073 // containing the element from Y from the intermediate, and the other half
6074 // from X.
6075 if (NumHi == 3) {
6076 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006077 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006078 std::swap(V1, V2);
6079 }
6080
6081 // Find the element from V2.
6082 unsigned HiIndex;
6083 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006084 int Val = PermMask[HiIndex];
6085 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006086 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006087 if (Val >= 4)
6088 break;
6089 }
6090
Nate Begeman9008ca62009-04-27 18:41:29 +00006091 Mask1[0] = PermMask[HiIndex];
6092 Mask1[1] = -1;
6093 Mask1[2] = PermMask[HiIndex^1];
6094 Mask1[3] = -1;
6095 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006096
6097 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006098 Mask1[0] = PermMask[0];
6099 Mask1[1] = PermMask[1];
6100 Mask1[2] = HiIndex & 1 ? 6 : 4;
6101 Mask1[3] = HiIndex & 1 ? 4 : 6;
6102 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006103 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006104 Mask1[0] = HiIndex & 1 ? 2 : 0;
6105 Mask1[1] = HiIndex & 1 ? 0 : 2;
6106 Mask1[2] = PermMask[2];
6107 Mask1[3] = PermMask[3];
6108 if (Mask1[2] >= 0)
6109 Mask1[2] += 4;
6110 if (Mask1[3] >= 0)
6111 Mask1[3] += 4;
6112 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006113 }
Evan Chengace3c172008-07-22 21:13:36 +00006114 }
6115
6116 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006117 int LoMask[] = { -1, -1, -1, -1 };
6118 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006119
Benjamin Kramer9c683542012-01-30 15:16:21 +00006120 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006121 unsigned MaskIdx = 0;
6122 unsigned LoIdx = 0;
6123 unsigned HiIdx = 2;
6124 for (unsigned i = 0; i != 4; ++i) {
6125 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006126 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006127 MaskIdx = 1;
6128 LoIdx = 0;
6129 HiIdx = 2;
6130 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006131 int Idx = PermMask[i];
6132 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006133 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006134 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006135 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006136 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006137 LoIdx++;
6138 } else {
6139 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006140 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006141 HiIdx++;
6142 }
6143 }
6144
Nate Begeman9008ca62009-04-27 18:41:29 +00006145 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6146 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006147 int MaskOps[] = { -1, -1, -1, -1 };
6148 for (unsigned i = 0; i != 4; ++i)
6149 if (Locs[i].first != -1)
6150 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006151 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006152}
6153
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006154static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006155 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006156 V = V.getOperand(0);
6157 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6158 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006159 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6160 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6161 // BUILD_VECTOR (load), undef
6162 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006163 if (MayFoldLoad(V))
6164 return true;
6165 return false;
6166}
6167
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006168// FIXME: the version above should always be used. Since there's
6169// a bug where several vector shuffles can't be folded because the
6170// DAG is not updated during lowering and a node claims to have two
6171// uses while it only has one, use this version, and let isel match
6172// another instruction if the load really happens to have more than
6173// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006174// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006175static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006176 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006177 V = V.getOperand(0);
6178 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6179 V = V.getOperand(0);
6180 if (ISD::isNormalLoad(V.getNode()))
6181 return true;
6182 return false;
6183}
6184
6185/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6186/// a vector extract, and if both can be later optimized into a single load.
6187/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6188/// here because otherwise a target specific shuffle node is going to be
6189/// emitted for this shuffle, and the optimization not done.
6190/// FIXME: This is probably not the best approach, but fix the problem
6191/// until the right path is decided.
6192static
6193bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6194 const TargetLowering &TLI) {
6195 EVT VT = V.getValueType();
6196 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6197
6198 // Be sure that the vector shuffle is present in a pattern like this:
6199 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6200 if (!V.hasOneUse())
6201 return false;
6202
6203 SDNode *N = *V.getNode()->use_begin();
6204 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6205 return false;
6206
6207 SDValue EltNo = N->getOperand(1);
6208 if (!isa<ConstantSDNode>(EltNo))
6209 return false;
6210
6211 // If the bit convert changed the number of elements, it is unsafe
6212 // to examine the mask.
6213 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006214 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006215 EVT SrcVT = V.getOperand(0).getValueType();
6216 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6217 return false;
6218 V = V.getOperand(0);
6219 HasShuffleIntoBitcast = true;
6220 }
6221
6222 // Select the input vector, guarding against out of range extract vector.
6223 unsigned NumElems = VT.getVectorNumElements();
6224 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6225 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6226 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6227
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006228 // If we are accessing the upper part of a YMM register
6229 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6230 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6231 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006232 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006233 return false;
6234
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006235 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006236 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006237 V = V.getOperand(0);
6238
Craig Toppera51bb3a2012-01-02 08:46:48 +00006239 if (!ISD::isNormalLoad(V.getNode()))
6240 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006241
Craig Toppera51bb3a2012-01-02 08:46:48 +00006242 // Is the original load suitable?
6243 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006244
Craig Toppera51bb3a2012-01-02 08:46:48 +00006245 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6246 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006247
Craig Toppera51bb3a2012-01-02 08:46:48 +00006248 if (!HasShuffleIntoBitcast)
6249 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006250
Craig Toppera51bb3a2012-01-02 08:46:48 +00006251 // If there's a bitcast before the shuffle, check if the load type and
6252 // alignment is valid.
6253 unsigned Align = LN0->getAlignment();
6254 unsigned NewAlign =
6255 TLI.getTargetData()->getABITypeAlignment(
6256 VT.getTypeForEVT(*DAG.getContext()));
6257
6258 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6259 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006260
6261 return true;
6262}
6263
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006264static
Evan Cheng835580f2010-10-07 20:50:20 +00006265SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6266 EVT VT = Op.getValueType();
6267
6268 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006269 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6270 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006271 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6272 V1, DAG));
6273}
6274
6275static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006276SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006277 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006278 SDValue V1 = Op.getOperand(0);
6279 SDValue V2 = Op.getOperand(1);
6280 EVT VT = Op.getValueType();
6281
6282 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6283
Craig Topper1accb7e2012-01-10 06:54:16 +00006284 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006285 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6286
Evan Cheng0899f5c2011-08-31 02:05:24 +00006287 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6288 return DAG.getNode(ISD::BITCAST, dl, VT,
6289 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6290 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6291 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006292}
6293
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006294static
6295SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6296 SDValue V1 = Op.getOperand(0);
6297 SDValue V2 = Op.getOperand(1);
6298 EVT VT = Op.getValueType();
6299
6300 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6301 "unsupported shuffle type");
6302
6303 if (V2.getOpcode() == ISD::UNDEF)
6304 V2 = V1;
6305
6306 // v4i32 or v4f32
6307 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6308}
6309
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006310static
Craig Topper1accb7e2012-01-10 06:54:16 +00006311SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006312 SDValue V1 = Op.getOperand(0);
6313 SDValue V2 = Op.getOperand(1);
6314 EVT VT = Op.getValueType();
6315 unsigned NumElems = VT.getVectorNumElements();
6316
6317 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6318 // operand of these instructions is only memory, so check if there's a
6319 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6320 // same masks.
6321 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006322
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006323 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006324 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006325 CanFoldLoad = true;
6326
6327 // When V1 is a load, it can be folded later into a store in isel, example:
6328 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6329 // turns into:
6330 // (MOVLPSmr addr:$src1, VR128:$src2)
6331 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006332 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006333 CanFoldLoad = true;
6334
Dan Gohman65fd6562011-11-03 21:49:52 +00006335 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006336 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006337 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006338 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6339
6340 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006341 // If we don't care about the second element, procede to use movss.
6342 if (SVOp->getMaskElt(1) != -1)
6343 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006344 }
6345
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006346 // movl and movlp will both match v2i64, but v2i64 is never matched by
6347 // movl earlier because we make it strict to avoid messing with the movlp load
6348 // folding logic (see the code above getMOVLP call). Match it here then,
6349 // this is horrible, but will stay like this until we move all shuffle
6350 // matching to x86 specific nodes. Note that for the 1st condition all
6351 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006352 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006353 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6354 // as to remove this logic from here, as much as possible
6355 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006356 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006357 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006358 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006359
6360 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6361
6362 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006363 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006364 X86::getShuffleSHUFImmediate(SVOp), DAG);
6365}
6366
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006367static
6368SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006369 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006370 const X86Subtarget *Subtarget) {
6371 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6372 EVT VT = Op.getValueType();
6373 DebugLoc dl = Op.getDebugLoc();
6374 SDValue V1 = Op.getOperand(0);
6375 SDValue V2 = Op.getOperand(1);
6376
6377 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006378 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6379 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006380
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006381 // Handle splat operations
6382 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006383 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006384 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006385 // Special case, this is the only place now where it's allowed to return
6386 // a vector_shuffle operation without using a target specific node, because
6387 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6388 // this be moved to DAGCombine instead?
6389 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006390 return Op;
6391
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006392 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006393 SDValue LD = isVectorBroadcast(Op, Subtarget);
6394 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006395 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006396
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006397 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006398 if ((Size == 128 && NumElem <= 4) ||
6399 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006400 return SDValue();
6401
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006402 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006403 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006404 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006405
6406 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6407 // do it!
6408 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6409 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6410 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006411 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006412 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006413 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006414 // FIXME: Figure out a cleaner way to do this.
6415 // Try to make use of movq to zero out the top part.
6416 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6417 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6418 if (NewOp.getNode()) {
6419 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6420 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6421 DAG, Subtarget, dl);
6422 }
6423 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6424 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6425 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6426 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6427 DAG, Subtarget, dl);
6428 }
6429 }
6430 return SDValue();
6431}
6432
Dan Gohman475871a2008-07-27 21:46:04 +00006433SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006434X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006435 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006436 SDValue V1 = Op.getOperand(0);
6437 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006438 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006439 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006440 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006441 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006442 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006443 bool V1IsSplat = false;
6444 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006445 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006446 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006447 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006448 MachineFunction &MF = DAG.getMachineFunction();
6449 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006450
Craig Topper3426a3e2011-11-14 06:46:21 +00006451 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006452
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006453 if (V1IsUndef && V2IsUndef)
6454 return DAG.getUNDEF(VT);
6455
6456 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006457
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006458 // Vector shuffle lowering takes 3 steps:
6459 //
6460 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6461 // narrowing and commutation of operands should be handled.
6462 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6463 // shuffle nodes.
6464 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6465 // so the shuffle can be broken into other shuffles and the legalizer can
6466 // try the lowering again.
6467 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006468 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006469 // be matched during isel, all of them must be converted to a target specific
6470 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006471
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006472 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6473 // narrowing and commutation of operands should be handled. The actual code
6474 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006475 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006476 if (NewOp.getNode())
6477 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006478
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006479 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6480 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006481 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006482 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006483 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006484 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006485
Craig Topperd0a31172012-01-10 06:37:29 +00006486 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006487 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006488 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006489
Dale Johannesen0488fb62010-09-30 23:57:10 +00006490 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006491 return getMOVHighToLow(Op, dl, DAG);
6492
6493 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006494 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006495 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006496 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006497
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006498 if (X86::isPSHUFDMask(SVOp)) {
6499 // The actual implementation will match the mask in the if above and then
6500 // during isel it can match several different instructions, not only pshufd
6501 // as its name says, sad but true, emulate the behavior for now...
6502 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6503 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6504
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006505 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6506
Craig Topper1accb7e2012-01-10 06:54:16 +00006507 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006508 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6509
Craig Topperb3982da2011-12-31 23:50:21 +00006510 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006511 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006512 }
Eric Christopherfd179292009-08-27 18:07:15 +00006513
Evan Chengf26ffe92008-05-29 08:22:04 +00006514 // Check if this can be converted into a logical shift.
6515 bool isLeft = false;
6516 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006517 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006518 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006519 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006520 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006521 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006522 EVT EltVT = VT.getVectorElementType();
6523 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006524 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006525 }
Eric Christopherfd179292009-08-27 18:07:15 +00006526
Nate Begeman9008ca62009-04-27 18:41:29 +00006527 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006528 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006529 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006530 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006531 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006532 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6533
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006534 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006535 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6536 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006537 }
Eric Christopherfd179292009-08-27 18:07:15 +00006538
Nate Begeman9008ca62009-04-27 18:41:29 +00006539 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006540 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006541 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006542
Dale Johannesen0488fb62010-09-30 23:57:10 +00006543 if (X86::isMOVHLPSMask(SVOp))
6544 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006545
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006546 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006547 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006548
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006549 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006550 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006551
Dale Johannesen0488fb62010-09-30 23:57:10 +00006552 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006553 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006554
Nate Begeman9008ca62009-04-27 18:41:29 +00006555 if (ShouldXformToMOVHLPS(SVOp) ||
6556 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6557 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006558
Evan Chengf26ffe92008-05-29 08:22:04 +00006559 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006560 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006561 EVT EltVT = VT.getVectorElementType();
6562 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006563 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006564 }
Eric Christopherfd179292009-08-27 18:07:15 +00006565
Evan Cheng9eca5e82006-10-25 21:49:50 +00006566 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006567 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6568 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006569 V1IsSplat = isSplatVector(V1.getNode());
6570 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006571
Chris Lattner8a594482007-11-25 00:24:49 +00006572 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006573 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006574 Op = CommuteVectorShuffle(SVOp, DAG);
6575 SVOp = cast<ShuffleVectorSDNode>(Op);
6576 V1 = SVOp->getOperand(0);
6577 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006578 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006579 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006580 }
6581
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006582 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006583
6584 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006585 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006586 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006587 return V1;
6588 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6589 // the instruction selector will not match, so get a canonical MOVL with
6590 // swapped operands to undo the commute.
6591 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006592 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006593
Craig Topperbeabc6c2011-12-05 06:56:46 +00006594 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006595 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006596
Craig Topperbeabc6c2011-12-05 06:56:46 +00006597 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006598 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006599
Evan Cheng9bbbb982006-10-25 20:48:19 +00006600 if (V2IsSplat) {
6601 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006602 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006603 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006604 SDValue NewMask = NormalizeMask(SVOp, DAG);
6605 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6606 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006607 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006608 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006609 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006610 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611 }
6612 }
6613 }
6614
Evan Cheng9eca5e82006-10-25 21:49:50 +00006615 if (Commuted) {
6616 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006617 // FIXME: this seems wrong.
6618 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6619 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006620
Craig Topperc0d82852011-11-22 00:44:41 +00006621 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006622 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006623
Craig Topperc0d82852011-11-22 00:44:41 +00006624 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006625 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006626 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006627
Nate Begeman9008ca62009-04-27 18:41:29 +00006628 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006629 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006630 return CommuteVectorShuffle(SVOp, DAG);
6631
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006632 // The checks below are all present in isShuffleMaskLegal, but they are
6633 // inlined here right now to enable us to directly emit target specific
6634 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006635
Craig Topper0e2037b2012-01-20 05:53:00 +00006636 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006637 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006638 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006639 DAG);
6640
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006641 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6642 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006643 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006644 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006645 }
6646
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006647 if (isPSHUFHWMask(M, VT))
6648 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6649 X86::getShufflePSHUFHWImmediate(SVOp),
6650 DAG);
6651
6652 if (isPSHUFLWMask(M, VT))
6653 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6654 X86::getShufflePSHUFLWImmediate(SVOp),
6655 DAG);
6656
Craig Topper1a7700a2012-01-19 08:19:12 +00006657 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006658 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006659 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006660
Craig Topper94438ba2011-12-16 08:06:31 +00006661 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006662 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006663 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006664 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006665
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006666 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006667 // Generate target specific nodes for 128 or 256-bit shuffles only
6668 // supported in the AVX instruction set.
6669 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006670
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006671 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006672 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006673 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6674
Craig Topper70b883b2011-11-28 10:14:51 +00006675 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006676 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006677 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006678 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006679
Craig Topper70b883b2011-11-28 10:14:51 +00006680 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006681 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006682 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006683 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006684
6685 //===--------------------------------------------------------------------===//
6686 // Since no target specific shuffle was selected for this generic one,
6687 // lower it into other known shuffles. FIXME: this isn't true yet, but
6688 // this is the plan.
6689 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006690
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006691 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6692 if (VT == MVT::v8i16) {
6693 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6694 if (NewOp.getNode())
6695 return NewOp;
6696 }
6697
6698 if (VT == MVT::v16i8) {
6699 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6700 if (NewOp.getNode())
6701 return NewOp;
6702 }
6703
6704 // Handle all 128-bit wide vectors with 4 elements, and match them with
6705 // several different shuffle types.
6706 if (NumElems == 4 && VT.getSizeInBits() == 128)
6707 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6708
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006709 // Handle general 256-bit shuffles
6710 if (VT.is256BitVector())
6711 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6712
Dan Gohman475871a2008-07-27 21:46:04 +00006713 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006714}
6715
Dan Gohman475871a2008-07-27 21:46:04 +00006716SDValue
6717X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006718 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006719 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006720 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006721
6722 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6723 return SDValue();
6724
Duncan Sands83ec4b62008-06-06 12:08:01 +00006725 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006727 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006729 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006730 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006731 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006732 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6733 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6734 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6736 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006737 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006738 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006739 Op.getOperand(0)),
6740 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006741 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006742 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006743 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006744 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006745 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006747 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6748 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006749 // result has a single use which is a store or a bitcast to i32. And in
6750 // the case of a store, it's not worth it if the index is a constant 0,
6751 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006752 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006753 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006754 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006755 if ((User->getOpcode() != ISD::STORE ||
6756 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6757 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006758 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006759 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006760 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006761 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006762 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006763 Op.getOperand(0)),
6764 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006765 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006766 } else if (VT == MVT::i32 || VT == MVT::i64) {
6767 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006768 if (isa<ConstantSDNode>(Op.getOperand(1)))
6769 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006770 }
Dan Gohman475871a2008-07-27 21:46:04 +00006771 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006772}
6773
6774
Dan Gohman475871a2008-07-27 21:46:04 +00006775SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006776X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6777 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006778 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006779 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780
David Greene74a579d2011-02-10 16:57:36 +00006781 SDValue Vec = Op.getOperand(0);
6782 EVT VecVT = Vec.getValueType();
6783
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006784 // If this is a 256-bit vector result, first extract the 128-bit vector and
6785 // then extract the element from the 128-bit vector.
6786 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006787 DebugLoc dl = Op.getNode()->getDebugLoc();
6788 unsigned NumElems = VecVT.getVectorNumElements();
6789 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006790 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6791
6792 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006793 bool Upper = IdxVal >= NumElems/2;
6794 Vec = Extract128BitVector(Vec,
6795 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006796
David Greene74a579d2011-02-10 16:57:36 +00006797 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006798 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006799 }
6800
6801 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6802
Craig Topperd0a31172012-01-10 06:37:29 +00006803 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006804 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006805 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006806 return Res;
6807 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006808
Owen Andersone50ed302009-08-10 22:56:29 +00006809 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006810 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006811 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006812 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006813 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006814 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006815 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6817 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006818 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006820 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006821 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006822 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006823 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006825 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006826 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006827 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006828 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006829 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 if (Idx == 0)
6831 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006832
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006834 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006835 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006836 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006837 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006838 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006839 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006840 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006841 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6842 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6843 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006844 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 if (Idx == 0)
6846 return Op;
6847
6848 // UNPCKHPD the element to the lowest double word, then movsd.
6849 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6850 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006851 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006852 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006853 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006854 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006855 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006856 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006857 }
6858
Dan Gohman475871a2008-07-27 21:46:04 +00006859 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860}
6861
Dan Gohman475871a2008-07-27 21:46:04 +00006862SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006863X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6864 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006865 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006866 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006867 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006868
Dan Gohman475871a2008-07-27 21:46:04 +00006869 SDValue N0 = Op.getOperand(0);
6870 SDValue N1 = Op.getOperand(1);
6871 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006872
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006873 if (VT.getSizeInBits() == 256)
6874 return SDValue();
6875
Dan Gohman8a55ce42009-09-23 21:02:20 +00006876 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006877 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006878 unsigned Opc;
6879 if (VT == MVT::v8i16)
6880 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006881 else if (VT == MVT::v16i8)
6882 Opc = X86ISD::PINSRB;
6883 else
6884 Opc = X86ISD::PINSRB;
6885
Nate Begeman14d12ca2008-02-11 04:19:36 +00006886 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6887 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006888 if (N1.getValueType() != MVT::i32)
6889 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6890 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006891 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006892 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006893 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006894 // Bits [7:6] of the constant are the source select. This will always be
6895 // zero here. The DAG Combiner may combine an extract_elt index into these
6896 // bits. For example (insert (extract, 3), 2) could be matched by putting
6897 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006898 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006899 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006900 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006901 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006902 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006903 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006904 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006905 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006906 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6907 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006908 // PINSR* works with constant index.
6909 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006910 }
Dan Gohman475871a2008-07-27 21:46:04 +00006911 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006912}
6913
Dan Gohman475871a2008-07-27 21:46:04 +00006914SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006915X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006916 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006917 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006918
David Greene6b381262011-02-09 15:32:06 +00006919 DebugLoc dl = Op.getDebugLoc();
6920 SDValue N0 = Op.getOperand(0);
6921 SDValue N1 = Op.getOperand(1);
6922 SDValue N2 = Op.getOperand(2);
6923
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006924 // If this is a 256-bit vector result, first extract the 128-bit vector,
6925 // insert the element into the extracted half and then place it back.
6926 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006927 if (!isa<ConstantSDNode>(N2))
6928 return SDValue();
6929
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006930 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006931 unsigned NumElems = VT.getVectorNumElements();
6932 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006933 bool Upper = IdxVal >= NumElems/2;
6934 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6935 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006936
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006937 // Insert the element into the desired half.
6938 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6939 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006940
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006941 // Insert the changed part back to the 256-bit vector
6942 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006943 }
6944
Craig Topperd0a31172012-01-10 06:37:29 +00006945 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006946 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6947
Dan Gohman8a55ce42009-09-23 21:02:20 +00006948 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006949 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006950
Dan Gohman8a55ce42009-09-23 21:02:20 +00006951 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006952 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6953 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 if (N1.getValueType() != MVT::i32)
6955 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6956 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006957 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006958 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006959 }
Dan Gohman475871a2008-07-27 21:46:04 +00006960 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006961}
6962
Dan Gohman475871a2008-07-27 21:46:04 +00006963SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006964X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006965 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006966 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006967 EVT OpVT = Op.getValueType();
6968
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006969 // If this is a 256-bit vector result, first insert into a 128-bit
6970 // vector and then insert into the 256-bit vector.
6971 if (OpVT.getSizeInBits() > 128) {
6972 // Insert into a 128-bit vector.
6973 EVT VT128 = EVT::getVectorVT(*Context,
6974 OpVT.getVectorElementType(),
6975 OpVT.getVectorNumElements() / 2);
6976
6977 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6978
6979 // Insert the 128-bit vector.
6980 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6981 DAG.getConstant(0, MVT::i32),
6982 DAG, dl);
6983 }
6984
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006985 if (Op.getValueType() == MVT::v1i64 &&
6986 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006988
Owen Anderson825b72b2009-08-11 20:47:22 +00006989 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006990 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6991 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006992 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006993 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006994}
6995
David Greene91585092011-01-26 15:38:49 +00006996// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6997// a simple subregister reference or explicit instructions to grab
6998// upper bits of a vector.
6999SDValue
7000X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7001 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007002 DebugLoc dl = Op.getNode()->getDebugLoc();
7003 SDValue Vec = Op.getNode()->getOperand(0);
7004 SDValue Idx = Op.getNode()->getOperand(1);
7005
7006 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7007 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7008 return Extract128BitVector(Vec, Idx, DAG, dl);
7009 }
David Greene91585092011-01-26 15:38:49 +00007010 }
7011 return SDValue();
7012}
7013
David Greenecfe33c42011-01-26 19:13:22 +00007014// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7015// simple superregister reference or explicit instructions to insert
7016// the upper bits of a vector.
7017SDValue
7018X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7019 if (Subtarget->hasAVX()) {
7020 DebugLoc dl = Op.getNode()->getDebugLoc();
7021 SDValue Vec = Op.getNode()->getOperand(0);
7022 SDValue SubVec = Op.getNode()->getOperand(1);
7023 SDValue Idx = Op.getNode()->getOperand(2);
7024
7025 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7026 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007027 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007028 }
7029 }
7030 return SDValue();
7031}
7032
Bill Wendling056292f2008-09-16 21:48:12 +00007033// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7034// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7035// one of the above mentioned nodes. It has to be wrapped because otherwise
7036// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7037// be used to form addressing mode. These wrapped nodes will be selected
7038// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007039SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007040X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007041 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007042
Chris Lattner41621a22009-06-26 19:22:52 +00007043 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7044 // global base reg.
7045 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007046 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007047 CodeModel::Model M = getTargetMachine().getCodeModel();
7048
Chris Lattner4f066492009-07-11 20:29:19 +00007049 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007050 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007051 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007052 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007053 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007054 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007055 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007056
Evan Cheng1606e8e2009-03-13 07:51:59 +00007057 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007058 CP->getAlignment(),
7059 CP->getOffset(), OpFlag);
7060 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007061 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007062 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007063 if (OpFlag) {
7064 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007065 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007066 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007067 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007068 }
7069
7070 return Result;
7071}
7072
Dan Gohmand858e902010-04-17 15:26:15 +00007073SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007074 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007075
Chris Lattner18c59872009-06-27 04:16:01 +00007076 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7077 // global base reg.
7078 unsigned char OpFlag = 0;
7079 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007080 CodeModel::Model M = getTargetMachine().getCodeModel();
7081
Chris Lattner4f066492009-07-11 20:29:19 +00007082 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007083 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007084 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007085 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007086 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007087 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007088 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007089
Chris Lattner18c59872009-06-27 04:16:01 +00007090 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7091 OpFlag);
7092 DebugLoc DL = JT->getDebugLoc();
7093 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007094
Chris Lattner18c59872009-06-27 04:16:01 +00007095 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007096 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007097 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7098 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007099 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007100 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007101
Chris Lattner18c59872009-06-27 04:16:01 +00007102 return Result;
7103}
7104
7105SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007106X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007107 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007108
Chris Lattner18c59872009-06-27 04:16:01 +00007109 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7110 // global base reg.
7111 unsigned char OpFlag = 0;
7112 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007113 CodeModel::Model M = getTargetMachine().getCodeModel();
7114
Chris Lattner4f066492009-07-11 20:29:19 +00007115 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007116 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7117 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7118 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007119 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007120 } else if (Subtarget->isPICStyleGOT()) {
7121 OpFlag = X86II::MO_GOT;
7122 } else if (Subtarget->isPICStyleStubPIC()) {
7123 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7124 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7125 OpFlag = X86II::MO_DARWIN_NONLAZY;
7126 }
Eric Christopherfd179292009-08-27 18:07:15 +00007127
Chris Lattner18c59872009-06-27 04:16:01 +00007128 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007129
Chris Lattner18c59872009-06-27 04:16:01 +00007130 DebugLoc DL = Op.getDebugLoc();
7131 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007132
7133
Chris Lattner18c59872009-06-27 04:16:01 +00007134 // With PIC, the address is actually $g + Offset.
7135 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007136 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007137 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7138 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007139 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007140 Result);
7141 }
Eric Christopherfd179292009-08-27 18:07:15 +00007142
Eli Friedman586272d2011-08-11 01:48:05 +00007143 // For symbols that require a load from a stub to get the address, emit the
7144 // load.
7145 if (isGlobalStubReference(OpFlag))
7146 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007147 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007148
Chris Lattner18c59872009-06-27 04:16:01 +00007149 return Result;
7150}
7151
Dan Gohman475871a2008-07-27 21:46:04 +00007152SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007153X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007154 // Create the TargetBlockAddressAddress node.
7155 unsigned char OpFlags =
7156 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007157 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007158 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007159 DebugLoc dl = Op.getDebugLoc();
7160 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7161 /*isTarget=*/true, OpFlags);
7162
Dan Gohmanf705adb2009-10-30 01:28:02 +00007163 if (Subtarget->isPICStyleRIPRel() &&
7164 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007165 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7166 else
7167 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007168
Dan Gohman29cbade2009-11-20 23:18:13 +00007169 // With PIC, the address is actually $g + Offset.
7170 if (isGlobalRelativeToPICBase(OpFlags)) {
7171 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7172 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7173 Result);
7174 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007175
7176 return Result;
7177}
7178
7179SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007180X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007181 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007182 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007183 // Create the TargetGlobalAddress node, folding in the constant
7184 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007185 unsigned char OpFlags =
7186 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007187 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007188 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007189 if (OpFlags == X86II::MO_NO_FLAG &&
7190 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007191 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007192 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007193 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007194 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007195 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007196 }
Eric Christopherfd179292009-08-27 18:07:15 +00007197
Chris Lattner4f066492009-07-11 20:29:19 +00007198 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007199 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007200 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7201 else
7202 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007203
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007204 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007205 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007206 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7207 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007208 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007209 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007210
Chris Lattner36c25012009-07-10 07:34:39 +00007211 // For globals that require a load from a stub to get the address, emit the
7212 // load.
7213 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007214 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007215 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007216
Dan Gohman6520e202008-10-18 02:06:02 +00007217 // If there was a non-zero offset that we didn't fold, create an explicit
7218 // addition for it.
7219 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007220 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007221 DAG.getConstant(Offset, getPointerTy()));
7222
Evan Cheng0db9fe62006-04-25 20:13:52 +00007223 return Result;
7224}
7225
Evan Chengda43bcf2008-09-24 00:05:32 +00007226SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007227X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007228 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007229 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007230 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007231}
7232
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007233static SDValue
7234GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007235 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007236 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007237 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007238 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007239 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007240 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007241 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007242 GA->getOffset(),
7243 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007244 if (InFlag) {
7245 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007246 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007247 } else {
7248 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007249 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007250 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007251
7252 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007253 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007254
Rafael Espindola15f1b662009-04-24 12:59:40 +00007255 SDValue Flag = Chain.getValue(1);
7256 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007257}
7258
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007259// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007260static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007261LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007262 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007263 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007264 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7265 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007266 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007267 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007268 InFlag = Chain.getValue(1);
7269
Chris Lattnerb903bed2009-06-26 21:20:29 +00007270 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007271}
7272
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007273// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007274static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007275LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007276 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007277 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7278 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007279}
7280
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007281// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7282// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007283static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007284 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007285 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007286 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007287
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007288 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7289 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7290 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007291
Michael J. Spencerec38de22010-10-10 22:04:20 +00007292 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007293 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007294 MachinePointerInfo(Ptr),
7295 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007296
Chris Lattnerb903bed2009-06-26 21:20:29 +00007297 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007298 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7299 // initialexec.
7300 unsigned WrapperKind = X86ISD::Wrapper;
7301 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007302 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007303 } else if (is64Bit) {
7304 assert(model == TLSModel::InitialExec);
7305 OperandFlags = X86II::MO_GOTTPOFF;
7306 WrapperKind = X86ISD::WrapperRIP;
7307 } else {
7308 assert(model == TLSModel::InitialExec);
7309 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007310 }
Eric Christopherfd179292009-08-27 18:07:15 +00007311
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007312 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7313 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007314 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007315 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007316 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007317 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007318
Rafael Espindola9a580232009-02-27 13:37:18 +00007319 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007320 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007321 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007322
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007323 // The address of the thread local variable is the add of the thread
7324 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007325 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007326}
7327
Dan Gohman475871a2008-07-27 21:46:04 +00007328SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007329X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007330
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007331 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007332 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007333
Eric Christopher30ef0e52010-06-03 04:07:48 +00007334 if (Subtarget->isTargetELF()) {
7335 // TODO: implement the "local dynamic" model
7336 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007337
Eric Christopher30ef0e52010-06-03 04:07:48 +00007338 // If GV is an alias then use the aliasee for determining
7339 // thread-localness.
7340 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7341 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007342
7343 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007344 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007345
Eric Christopher30ef0e52010-06-03 04:07:48 +00007346 switch (model) {
7347 case TLSModel::GeneralDynamic:
7348 case TLSModel::LocalDynamic: // not implemented
7349 if (Subtarget->is64Bit())
7350 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7351 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007352
Eric Christopher30ef0e52010-06-03 04:07:48 +00007353 case TLSModel::InitialExec:
7354 case TLSModel::LocalExec:
7355 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7356 Subtarget->is64Bit());
7357 }
7358 } else if (Subtarget->isTargetDarwin()) {
7359 // Darwin only has one model of TLS. Lower to that.
7360 unsigned char OpFlag = 0;
7361 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7362 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007363
Eric Christopher30ef0e52010-06-03 04:07:48 +00007364 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7365 // global base reg.
7366 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7367 !Subtarget->is64Bit();
7368 if (PIC32)
7369 OpFlag = X86II::MO_TLVP_PIC_BASE;
7370 else
7371 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007372 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007373 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007374 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007375 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007376 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007377
Eric Christopher30ef0e52010-06-03 04:07:48 +00007378 // With PIC32, the address is actually $g + Offset.
7379 if (PIC32)
7380 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7381 DAG.getNode(X86ISD::GlobalBaseReg,
7382 DebugLoc(), getPointerTy()),
7383 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007384
Eric Christopher30ef0e52010-06-03 04:07:48 +00007385 // Lowering the machine isd will make sure everything is in the right
7386 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007387 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007388 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007389 SDValue Args[] = { Chain, Offset };
7390 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007391
Eric Christopher30ef0e52010-06-03 04:07:48 +00007392 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7393 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7394 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007395
Eric Christopher30ef0e52010-06-03 04:07:48 +00007396 // And our return value (tls address) is in the standard call return value
7397 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007398 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007399 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7400 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007401 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007402
David Blaikie4d6ccb52012-01-20 21:51:11 +00007403 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007404}
7405
Evan Cheng0db9fe62006-04-25 20:13:52 +00007406
Chad Rosierb90d2a92012-01-03 23:19:12 +00007407/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7408/// and take a 2 x i32 value to shift plus a shift amount.
7409SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007410 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007411 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007412 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007413 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007414 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007415 SDValue ShOpLo = Op.getOperand(0);
7416 SDValue ShOpHi = Op.getOperand(1);
7417 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007418 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007420 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007421
Dan Gohman475871a2008-07-27 21:46:04 +00007422 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007423 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007424 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7425 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007426 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007427 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7428 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007429 }
Evan Chenge3413162006-01-09 18:33:28 +00007430
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7432 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007433 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007435
Dan Gohman475871a2008-07-27 21:46:04 +00007436 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007438 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7439 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007440
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007441 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007442 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7443 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007444 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007445 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7446 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007447 }
7448
Dan Gohman475871a2008-07-27 21:46:04 +00007449 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007450 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007451}
Evan Chenga3195e82006-01-12 22:54:21 +00007452
Dan Gohmand858e902010-04-17 15:26:15 +00007453SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7454 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007455 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007456
Dale Johannesen0488fb62010-09-30 23:57:10 +00007457 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007458 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007459
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007461 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007462
Eli Friedman36df4992009-05-27 00:47:34 +00007463 // These are really Legal; return the operand so the caller accepts it as
7464 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007466 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007467 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007468 Subtarget->is64Bit()) {
7469 return Op;
7470 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007471
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007472 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007473 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007474 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007475 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007476 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007477 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007478 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007479 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007480 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007481 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7482}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007483
Owen Andersone50ed302009-08-10 22:56:29 +00007484SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007485 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007486 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007487 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007488 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007489 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007490 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007491 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007492 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007493 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007494 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007495
Chris Lattner492a43e2010-09-22 01:28:21 +00007496 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007497
Stuart Hastings84be9582011-06-02 15:57:11 +00007498 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7499 MachineMemOperand *MMO;
7500 if (FI) {
7501 int SSFI = FI->getIndex();
7502 MMO =
7503 DAG.getMachineFunction()
7504 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7505 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7506 } else {
7507 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7508 StackSlot = StackSlot.getOperand(1);
7509 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007510 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007511 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7512 X86ISD::FILD, DL,
7513 Tys, Ops, array_lengthof(Ops),
7514 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007515
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007516 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007517 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007518 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007519
7520 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7521 // shouldn't be necessary except that RFP cannot be live across
7522 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007523 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007524 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7525 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007526 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007527 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007528 SDValue Ops[] = {
7529 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7530 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007531 MachineMemOperand *MMO =
7532 DAG.getMachineFunction()
7533 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007534 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007535
Chris Lattner492a43e2010-09-22 01:28:21 +00007536 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7537 Ops, array_lengthof(Ops),
7538 Op.getValueType(), MMO);
7539 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007540 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007541 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007542 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007543
Evan Cheng0db9fe62006-04-25 20:13:52 +00007544 return Result;
7545}
7546
Bill Wendling8b8a6362009-01-17 03:56:04 +00007547// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007548SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7549 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007550 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007551 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007552 movq %rax, %xmm0
7553 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7554 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7555 #ifdef __SSE3__
7556 haddpd %xmm0, %xmm0
7557 #else
7558 pshufd $0x4e, %xmm0, %xmm1
7559 addpd %xmm1, %xmm0
7560 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007561 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007562
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007563 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007564 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007565
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007566 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007567 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007568 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007569 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007570 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7571 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007572 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007573 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007574
Chris Lattner97484792012-01-25 09:56:22 +00007575 SmallVector<Constant*,2> CV1;
7576 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007577 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007578 CV1.push_back(
7579 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7580 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007581 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007582
Bill Wendling397ae212012-01-05 02:13:20 +00007583 // Load the 64-bit value into an XMM register.
7584 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7585 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007586 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007587 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007588 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007589 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7590 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7591 CLod0);
7592
Owen Anderson825b72b2009-08-11 20:47:22 +00007593 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007594 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007595 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007596 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007598 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007599
Craig Topperd0a31172012-01-10 06:37:29 +00007600 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007601 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7602 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7603 } else {
7604 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7605 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7606 S2F, 0x4E, DAG);
7607 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7608 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7609 Sub);
7610 }
7611
7612 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007613 DAG.getIntPtrConstant(0));
7614}
7615
Bill Wendling8b8a6362009-01-17 03:56:04 +00007616// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007617SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7618 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007619 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007620 // FP constant to bias correct the final result.
7621 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007622 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007623
7624 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007625 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007626 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007627
Eli Friedmanf3704762011-08-29 21:15:46 +00007628 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007629 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007630
Owen Anderson825b72b2009-08-11 20:47:22 +00007631 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007632 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007633 DAG.getIntPtrConstant(0));
7634
7635 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007636 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007637 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007638 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007640 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007641 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 MVT::v2f64, Bias)));
7643 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007644 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007645 DAG.getIntPtrConstant(0));
7646
7647 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007648 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007649
7650 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007651 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007652
Owen Anderson825b72b2009-08-11 20:47:22 +00007653 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007654 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007655 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007657 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007658 }
7659
7660 // Handle final rounding.
7661 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007662}
7663
Dan Gohmand858e902010-04-17 15:26:15 +00007664SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7665 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007666 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007667 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007668
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007669 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007670 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7671 // the optimization here.
7672 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007673 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007674
Owen Andersone50ed302009-08-10 22:56:29 +00007675 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007676 EVT DstVT = Op.getValueType();
7677 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007678 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007679 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007680 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007681 else if (Subtarget->is64Bit() &&
7682 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007683 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007684
7685 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007686 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007687 if (SrcVT == MVT::i32) {
7688 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7689 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7690 getPointerTy(), StackSlot, WordOff);
7691 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007692 StackSlot, MachinePointerInfo(),
7693 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007694 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007695 OffsetSlot, MachinePointerInfo(),
7696 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007697 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7698 return Fild;
7699 }
7700
7701 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7702 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007703 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007704 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007705 // For i64 source, we need to add the appropriate power of 2 if the input
7706 // was negative. This is the same as the optimization in
7707 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7708 // we must be careful to do the computation in x87 extended precision, not
7709 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007710 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7711 MachineMemOperand *MMO =
7712 DAG.getMachineFunction()
7713 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7714 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007715
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007716 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7717 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007718 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7719 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720
7721 APInt FF(32, 0x5F800000ULL);
7722
7723 // Check whether the sign bit is set.
7724 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7725 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7726 ISD::SETLT);
7727
7728 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7729 SDValue FudgePtr = DAG.getConstantPool(
7730 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7731 getPointerTy());
7732
7733 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7734 SDValue Zero = DAG.getIntPtrConstant(0);
7735 SDValue Four = DAG.getIntPtrConstant(4);
7736 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7737 Zero, Four);
7738 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7739
7740 // Load the value out, extending it from f32 to f80.
7741 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007742 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007743 FudgePtr, MachinePointerInfo::getConstantPool(),
7744 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007745 // Extend everything to 80 bits to force it to be done on x87.
7746 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7747 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007748}
7749
Dan Gohman475871a2008-07-27 21:46:04 +00007750std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007751FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007752 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007753
Owen Andersone50ed302009-08-10 22:56:29 +00007754 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007755
7756 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007757 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7758 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007759 }
7760
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7762 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007763 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007764
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007765 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007766 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007767 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007768 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007769 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007771 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007772 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007773
Evan Cheng87c89352007-10-15 20:11:21 +00007774 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7775 // stack slot.
7776 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007777 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007778 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007779 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007780
Michael J. Spencerec38de22010-10-10 22:04:20 +00007781
7782
Evan Cheng0db9fe62006-04-25 20:13:52 +00007783 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007784 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007785 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007786 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7787 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7788 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007789 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007790
Dan Gohman475871a2008-07-27 21:46:04 +00007791 SDValue Chain = DAG.getEntryNode();
7792 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007793 EVT TheVT = Op.getOperand(0).getValueType();
7794 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007795 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007796 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007797 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007798 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007800 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007801 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007802 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007803
Chris Lattner492a43e2010-09-22 01:28:21 +00007804 MachineMemOperand *MMO =
7805 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7806 MachineMemOperand::MOLoad, MemSize, MemSize);
7807 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7808 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007809 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007810 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007811 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7812 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007813
Chris Lattner07290932010-09-22 01:05:16 +00007814 MachineMemOperand *MMO =
7815 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7816 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007817
Evan Cheng0db9fe62006-04-25 20:13:52 +00007818 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007819 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007820 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7821 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007822
Chris Lattner27a6c732007-11-24 07:07:01 +00007823 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007824}
7825
Dan Gohmand858e902010-04-17 15:26:15 +00007826SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7827 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007828 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007829 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007830
Eli Friedman948e95a2009-05-23 09:59:16 +00007831 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007832 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007833 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7834 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007835
Chris Lattner27a6c732007-11-24 07:07:01 +00007836 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007837 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007838 FIST, StackSlot, MachinePointerInfo(),
7839 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007840}
7841
Dan Gohmand858e902010-04-17 15:26:15 +00007842SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7843 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007844 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7845 SDValue FIST = Vals.first, StackSlot = Vals.second;
7846 assert(FIST.getNode() && "Unexpected failure");
7847
7848 // Load the result.
7849 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007850 FIST, StackSlot, MachinePointerInfo(),
7851 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007852}
7853
Dan Gohmand858e902010-04-17 15:26:15 +00007854SDValue X86TargetLowering::LowerFABS(SDValue Op,
7855 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007856 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007857 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007858 EVT VT = Op.getValueType();
7859 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007860 if (VT.isVector())
7861 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007862 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007863 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007864 C = ConstantVector::getSplat(2,
7865 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007866 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007867 C = ConstantVector::getSplat(4,
7868 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007869 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007870 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007871 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007872 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007873 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007874 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007875}
7876
Dan Gohmand858e902010-04-17 15:26:15 +00007877SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007878 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007879 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007880 EVT VT = Op.getValueType();
7881 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007882 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7883 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007884 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007885 NumElts = VT.getVectorNumElements();
7886 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007887 Constant *C;
7888 if (EltVT == MVT::f64)
7889 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7890 else
7891 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7892 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007893 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007894 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007895 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007896 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007897 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007898 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007899 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007900 DAG.getNode(ISD::XOR, dl, XORVT,
7901 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007902 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007903 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007904 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007905 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007906 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007907}
7908
Dan Gohmand858e902010-04-17 15:26:15 +00007909SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007910 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007911 SDValue Op0 = Op.getOperand(0);
7912 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007913 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007914 EVT VT = Op.getValueType();
7915 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007916
7917 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007918 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007919 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007920 SrcVT = VT;
7921 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007922 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007923 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007924 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007925 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007926 }
7927
7928 // At this point the operands and the result should have the same
7929 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007930
Evan Cheng68c47cb2007-01-05 07:55:56 +00007931 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007932 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007934 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7935 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007936 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007937 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7938 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7939 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7940 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007941 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007942 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007943 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007944 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007945 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007946 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007947 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007948
7949 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007950 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007951 // Op0 is MVT::f32, Op1 is MVT::f64.
7952 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7953 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7954 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007955 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007956 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007957 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007958 }
7959
Evan Cheng73d6cf12007-01-05 21:37:56 +00007960 // Clear first operand sign bit.
7961 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007962 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007963 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7964 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007965 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007966 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7967 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7968 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7969 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007970 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007971 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007972 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007973 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007974 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007975 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007976 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007977
7978 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007979 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007980}
7981
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007982SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7983 SDValue N0 = Op.getOperand(0);
7984 DebugLoc dl = Op.getDebugLoc();
7985 EVT VT = Op.getValueType();
7986
7987 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7988 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7989 DAG.getConstant(1, VT));
7990 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7991}
7992
Dan Gohman076aee32009-03-04 19:44:21 +00007993/// Emit nodes that will be selected as "test Op0,Op0", or something
7994/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007995SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007996 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007997 DebugLoc dl = Op.getDebugLoc();
7998
Dan Gohman31125812009-03-07 01:58:32 +00007999 // CF and OF aren't always set the way we want. Determine which
8000 // of these we need.
8001 bool NeedCF = false;
8002 bool NeedOF = false;
8003 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008004 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008005 case X86::COND_A: case X86::COND_AE:
8006 case X86::COND_B: case X86::COND_BE:
8007 NeedCF = true;
8008 break;
8009 case X86::COND_G: case X86::COND_GE:
8010 case X86::COND_L: case X86::COND_LE:
8011 case X86::COND_O: case X86::COND_NO:
8012 NeedOF = true;
8013 break;
Dan Gohman31125812009-03-07 01:58:32 +00008014 }
8015
Dan Gohman076aee32009-03-04 19:44:21 +00008016 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008017 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8018 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008019 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8020 // Emit a CMP with 0, which is the TEST pattern.
8021 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8022 DAG.getConstant(0, Op.getValueType()));
8023
8024 unsigned Opcode = 0;
8025 unsigned NumOperands = 0;
8026 switch (Op.getNode()->getOpcode()) {
8027 case ISD::ADD:
8028 // Due to an isel shortcoming, be conservative if this add is likely to be
8029 // selected as part of a load-modify-store instruction. When the root node
8030 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8031 // uses of other nodes in the match, such as the ADD in this case. This
8032 // leads to the ADD being left around and reselected, with the result being
8033 // two adds in the output. Alas, even if none our users are stores, that
8034 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8035 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8036 // climbing the DAG back to the root, and it doesn't seem to be worth the
8037 // effort.
8038 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008039 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8040 if (UI->getOpcode() != ISD::CopyToReg &&
8041 UI->getOpcode() != ISD::SETCC &&
8042 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008043 goto default_case;
8044
8045 if (ConstantSDNode *C =
8046 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8047 // An add of one will be selected as an INC.
8048 if (C->getAPIntValue() == 1) {
8049 Opcode = X86ISD::INC;
8050 NumOperands = 1;
8051 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008052 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008053
8054 // An add of negative one (subtract of one) will be selected as a DEC.
8055 if (C->getAPIntValue().isAllOnesValue()) {
8056 Opcode = X86ISD::DEC;
8057 NumOperands = 1;
8058 break;
8059 }
Dan Gohman076aee32009-03-04 19:44:21 +00008060 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008061
8062 // Otherwise use a regular EFLAGS-setting add.
8063 Opcode = X86ISD::ADD;
8064 NumOperands = 2;
8065 break;
8066 case ISD::AND: {
8067 // If the primary and result isn't used, don't bother using X86ISD::AND,
8068 // because a TEST instruction will be better.
8069 bool NonFlagUse = false;
8070 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8071 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8072 SDNode *User = *UI;
8073 unsigned UOpNo = UI.getOperandNo();
8074 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8075 // Look pass truncate.
8076 UOpNo = User->use_begin().getOperandNo();
8077 User = *User->use_begin();
8078 }
8079
8080 if (User->getOpcode() != ISD::BRCOND &&
8081 User->getOpcode() != ISD::SETCC &&
8082 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8083 NonFlagUse = true;
8084 break;
8085 }
Dan Gohman076aee32009-03-04 19:44:21 +00008086 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008087
8088 if (!NonFlagUse)
8089 break;
8090 }
8091 // FALL THROUGH
8092 case ISD::SUB:
8093 case ISD::OR:
8094 case ISD::XOR:
8095 // Due to the ISEL shortcoming noted above, be conservative if this op is
8096 // likely to be selected as part of a load-modify-store instruction.
8097 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8098 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8099 if (UI->getOpcode() == ISD::STORE)
8100 goto default_case;
8101
8102 // Otherwise use a regular EFLAGS-setting instruction.
8103 switch (Op.getNode()->getOpcode()) {
8104 default: llvm_unreachable("unexpected operator!");
8105 case ISD::SUB: Opcode = X86ISD::SUB; break;
8106 case ISD::OR: Opcode = X86ISD::OR; break;
8107 case ISD::XOR: Opcode = X86ISD::XOR; break;
8108 case ISD::AND: Opcode = X86ISD::AND; break;
8109 }
8110
8111 NumOperands = 2;
8112 break;
8113 case X86ISD::ADD:
8114 case X86ISD::SUB:
8115 case X86ISD::INC:
8116 case X86ISD::DEC:
8117 case X86ISD::OR:
8118 case X86ISD::XOR:
8119 case X86ISD::AND:
8120 return SDValue(Op.getNode(), 1);
8121 default:
8122 default_case:
8123 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008124 }
8125
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008126 if (Opcode == 0)
8127 // Emit a CMP with 0, which is the TEST pattern.
8128 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8129 DAG.getConstant(0, Op.getValueType()));
8130
8131 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8132 SmallVector<SDValue, 4> Ops;
8133 for (unsigned i = 0; i != NumOperands; ++i)
8134 Ops.push_back(Op.getOperand(i));
8135
8136 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8137 DAG.ReplaceAllUsesWith(Op, New);
8138 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008139}
8140
8141/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8142/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008143SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008144 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008145 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8146 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008147 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008148
8149 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008150 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008151}
8152
Evan Chengd40d03e2010-01-06 19:38:29 +00008153/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8154/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008155SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8156 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008157 SDValue Op0 = And.getOperand(0);
8158 SDValue Op1 = And.getOperand(1);
8159 if (Op0.getOpcode() == ISD::TRUNCATE)
8160 Op0 = Op0.getOperand(0);
8161 if (Op1.getOpcode() == ISD::TRUNCATE)
8162 Op1 = Op1.getOperand(0);
8163
Evan Chengd40d03e2010-01-06 19:38:29 +00008164 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008165 if (Op1.getOpcode() == ISD::SHL)
8166 std::swap(Op0, Op1);
8167 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008168 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8169 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008170 // If we looked past a truncate, check that it's only truncating away
8171 // known zeros.
8172 unsigned BitWidth = Op0.getValueSizeInBits();
8173 unsigned AndBitWidth = And.getValueSizeInBits();
8174 if (BitWidth > AndBitWidth) {
8175 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8176 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8177 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8178 return SDValue();
8179 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008180 LHS = Op1;
8181 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008182 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008183 } else if (Op1.getOpcode() == ISD::Constant) {
8184 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008185 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008186 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008187
8188 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008189 LHS = AndLHS.getOperand(0);
8190 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008191 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008192
8193 // Use BT if the immediate can't be encoded in a TEST instruction.
8194 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8195 LHS = AndLHS;
8196 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8197 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008198 }
Evan Cheng0488db92007-09-25 01:57:46 +00008199
Evan Chengd40d03e2010-01-06 19:38:29 +00008200 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008201 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008202 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008203 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008204 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008205 // Also promote i16 to i32 for performance / code size reason.
8206 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008207 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008208 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008209
Evan Chengd40d03e2010-01-06 19:38:29 +00008210 // If the operand types disagree, extend the shift amount to match. Since
8211 // BT ignores high bits (like shifts) we can use anyextend.
8212 if (LHS.getValueType() != RHS.getValueType())
8213 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008214
Evan Chengd40d03e2010-01-06 19:38:29 +00008215 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8216 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8217 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8218 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008219 }
8220
Evan Cheng54de3ea2010-01-05 06:52:31 +00008221 return SDValue();
8222}
8223
Dan Gohmand858e902010-04-17 15:26:15 +00008224SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008225
8226 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8227
Evan Cheng54de3ea2010-01-05 06:52:31 +00008228 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8229 SDValue Op0 = Op.getOperand(0);
8230 SDValue Op1 = Op.getOperand(1);
8231 DebugLoc dl = Op.getDebugLoc();
8232 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8233
8234 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008235 // Lower (X & (1 << N)) == 0 to BT(X, N).
8236 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8237 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008238 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008239 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008240 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008241 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8242 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8243 if (NewSetCC.getNode())
8244 return NewSetCC;
8245 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008246
Chris Lattner481eebc2010-12-19 21:23:48 +00008247 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8248 // these.
8249 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008250 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008251 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8252 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008253
Chris Lattner481eebc2010-12-19 21:23:48 +00008254 // If the input is a setcc, then reuse the input setcc or use a new one with
8255 // the inverted condition.
8256 if (Op0.getOpcode() == X86ISD::SETCC) {
8257 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8258 bool Invert = (CC == ISD::SETNE) ^
8259 cast<ConstantSDNode>(Op1)->isNullValue();
8260 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008261
Evan Cheng2c755ba2010-02-27 07:36:59 +00008262 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008263 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8264 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8265 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008266 }
8267
Evan Chenge5b51ac2010-04-17 06:13:15 +00008268 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008269 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008270 if (X86CC == X86::COND_INVALID)
8271 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008272
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008273 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008274 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008275 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008276}
8277
Craig Topper89af15e2011-09-18 08:03:58 +00008278// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008279// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008280static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008281 EVT VT = Op.getValueType();
8282
Duncan Sands28b77e92011-09-06 19:07:46 +00008283 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008284 "Unsupported value type for operation");
8285
8286 int NumElems = VT.getVectorNumElements();
8287 DebugLoc dl = Op.getDebugLoc();
8288 SDValue CC = Op.getOperand(2);
8289 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8290 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8291
8292 // Extract the LHS vectors
8293 SDValue LHS = Op.getOperand(0);
8294 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8295 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8296
8297 // Extract the RHS vectors
8298 SDValue RHS = Op.getOperand(1);
8299 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8300 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8301
8302 // Issue the operation on the smaller types and concatenate the result back
8303 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8304 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8305 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8306 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8307 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8308}
8309
8310
Dan Gohmand858e902010-04-17 15:26:15 +00008311SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008312 SDValue Cond;
8313 SDValue Op0 = Op.getOperand(0);
8314 SDValue Op1 = Op.getOperand(1);
8315 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008316 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008317 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8318 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008319 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008320
8321 if (isFP) {
8322 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008323 EVT EltVT = Op0.getValueType().getVectorElementType();
8324 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8325
Nate Begeman30a0de92008-07-17 16:51:19 +00008326 bool Swap = false;
8327
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008328 // SSE Condition code mapping:
8329 // 0 - EQ
8330 // 1 - LT
8331 // 2 - LE
8332 // 3 - UNORD
8333 // 4 - NEQ
8334 // 5 - NLT
8335 // 6 - NLE
8336 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008337 switch (SetCCOpcode) {
8338 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008339 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008340 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008341 case ISD::SETOGT:
8342 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008343 case ISD::SETLT:
8344 case ISD::SETOLT: SSECC = 1; break;
8345 case ISD::SETOGE:
8346 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008347 case ISD::SETLE:
8348 case ISD::SETOLE: SSECC = 2; break;
8349 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008350 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008351 case ISD::SETNE: SSECC = 4; break;
8352 case ISD::SETULE: Swap = true;
8353 case ISD::SETUGE: SSECC = 5; break;
8354 case ISD::SETULT: Swap = true;
8355 case ISD::SETUGT: SSECC = 6; break;
8356 case ISD::SETO: SSECC = 7; break;
8357 }
8358 if (Swap)
8359 std::swap(Op0, Op1);
8360
Nate Begemanfb8ead02008-07-25 19:05:58 +00008361 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008362 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008363 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008364 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008365 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8366 DAG.getConstant(3, MVT::i8));
8367 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8368 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008369 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008370 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008371 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008372 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8373 DAG.getConstant(7, MVT::i8));
8374 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8375 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008376 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008377 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008378 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008379 }
8380 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008381 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8382 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008383 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008384
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008385 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008386 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008387 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008388
Nate Begeman30a0de92008-07-17 16:51:19 +00008389 // We are handling one of the integer comparisons here. Since SSE only has
8390 // GT and EQ comparisons for integer, swapping operands and multiple
8391 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008392 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008394
Nate Begeman30a0de92008-07-17 16:51:19 +00008395 switch (SetCCOpcode) {
8396 default: break;
8397 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008398 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008399 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008400 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008401 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008402 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008403 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008404 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008405 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008406 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008407 }
8408 if (Swap)
8409 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008410
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008411 // Check that the operation in question is available (most are plain SSE2,
8412 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008413 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008414 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008415 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008416 return SDValue();
8417
Nate Begeman30a0de92008-07-17 16:51:19 +00008418 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8419 // bits of the inputs before performing those operations.
8420 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008421 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008422 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8423 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008424 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008425 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8426 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008427 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8428 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008429 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008430
Dale Johannesenace16102009-02-03 19:33:06 +00008431 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008432
8433 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008434 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008435 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008436
Nate Begeman30a0de92008-07-17 16:51:19 +00008437 return Result;
8438}
Evan Cheng0488db92007-09-25 01:57:46 +00008439
Evan Cheng370e5342008-12-03 08:38:43 +00008440// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008441static bool isX86LogicalCmp(SDValue Op) {
8442 unsigned Opc = Op.getNode()->getOpcode();
8443 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8444 return true;
8445 if (Op.getResNo() == 1 &&
8446 (Opc == X86ISD::ADD ||
8447 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008448 Opc == X86ISD::ADC ||
8449 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008450 Opc == X86ISD::SMUL ||
8451 Opc == X86ISD::UMUL ||
8452 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008453 Opc == X86ISD::DEC ||
8454 Opc == X86ISD::OR ||
8455 Opc == X86ISD::XOR ||
8456 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008457 return true;
8458
Chris Lattner9637d5b2010-12-05 07:49:54 +00008459 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8460 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008461
Dan Gohman076aee32009-03-04 19:44:21 +00008462 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008463}
8464
Chris Lattnera2b56002010-12-05 01:23:24 +00008465static bool isZero(SDValue V) {
8466 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8467 return C && C->isNullValue();
8468}
8469
Chris Lattner96908b12010-12-05 02:00:51 +00008470static bool isAllOnes(SDValue V) {
8471 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8472 return C && C->isAllOnesValue();
8473}
8474
Dan Gohmand858e902010-04-17 15:26:15 +00008475SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008476 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008477 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008478 SDValue Op1 = Op.getOperand(1);
8479 SDValue Op2 = Op.getOperand(2);
8480 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008481 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008482
Dan Gohman1a492952009-10-20 16:22:37 +00008483 if (Cond.getOpcode() == ISD::SETCC) {
8484 SDValue NewCond = LowerSETCC(Cond, DAG);
8485 if (NewCond.getNode())
8486 Cond = NewCond;
8487 }
Evan Cheng734503b2006-09-11 02:19:56 +00008488
Chris Lattnera2b56002010-12-05 01:23:24 +00008489 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008490 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008491 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008492 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008493 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008494 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8495 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008496 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008497
Chris Lattnera2b56002010-12-05 01:23:24 +00008498 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008499
8500 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008501 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8502 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008503
8504 SDValue CmpOp0 = Cmp.getOperand(0);
8505 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8506 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008507
Chris Lattner96908b12010-12-05 02:00:51 +00008508 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008509 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8510 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008511
Chris Lattner96908b12010-12-05 02:00:51 +00008512 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8513 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008514
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008515 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008516 if (N2C == 0 || !N2C->isNullValue())
8517 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8518 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008519 }
8520 }
8521
Chris Lattnera2b56002010-12-05 01:23:24 +00008522 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008523 if (Cond.getOpcode() == ISD::AND &&
8524 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8525 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008526 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008527 Cond = Cond.getOperand(0);
8528 }
8529
Evan Cheng3f41d662007-10-08 22:16:29 +00008530 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8531 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008532 unsigned CondOpcode = Cond.getOpcode();
8533 if (CondOpcode == X86ISD::SETCC ||
8534 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008535 CC = Cond.getOperand(0);
8536
Dan Gohman475871a2008-07-27 21:46:04 +00008537 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008538 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008539 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008540
Evan Cheng3f41d662007-10-08 22:16:29 +00008541 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008542 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008543 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008544 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008545
Chris Lattnerd1980a52009-03-12 06:52:53 +00008546 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8547 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008548 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008549 addTest = false;
8550 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008551 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8552 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8553 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8554 Cond.getOperand(0).getValueType() != MVT::i8)) {
8555 SDValue LHS = Cond.getOperand(0);
8556 SDValue RHS = Cond.getOperand(1);
8557 unsigned X86Opcode;
8558 unsigned X86Cond;
8559 SDVTList VTs;
8560 switch (CondOpcode) {
8561 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8562 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8563 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8564 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8565 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8566 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8567 default: llvm_unreachable("unexpected overflowing operator");
8568 }
8569 if (CondOpcode == ISD::UMULO)
8570 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8571 MVT::i32);
8572 else
8573 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8574
8575 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8576
8577 if (CondOpcode == ISD::UMULO)
8578 Cond = X86Op.getValue(2);
8579 else
8580 Cond = X86Op.getValue(1);
8581
8582 CC = DAG.getConstant(X86Cond, MVT::i8);
8583 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008584 }
8585
8586 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008587 // Look pass the truncate.
8588 if (Cond.getOpcode() == ISD::TRUNCATE)
8589 Cond = Cond.getOperand(0);
8590
8591 // We know the result of AND is compared against zero. Try to match
8592 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008593 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008594 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008595 if (NewSetCC.getNode()) {
8596 CC = NewSetCC.getOperand(0);
8597 Cond = NewSetCC.getOperand(1);
8598 addTest = false;
8599 }
8600 }
8601 }
8602
8603 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008604 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008605 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008606 }
8607
Benjamin Kramere915ff32010-12-22 23:09:28 +00008608 // a < b ? -1 : 0 -> RES = ~setcc_carry
8609 // a < b ? 0 : -1 -> RES = setcc_carry
8610 // a >= b ? -1 : 0 -> RES = setcc_carry
8611 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8612 if (Cond.getOpcode() == X86ISD::CMP) {
8613 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8614
8615 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8616 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8617 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8618 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8619 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8620 return DAG.getNOT(DL, Res, Res.getValueType());
8621 return Res;
8622 }
8623 }
8624
Evan Cheng0488db92007-09-25 01:57:46 +00008625 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8626 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008627 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008628 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008629 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008630}
8631
Evan Cheng370e5342008-12-03 08:38:43 +00008632// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8633// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8634// from the AND / OR.
8635static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8636 Opc = Op.getOpcode();
8637 if (Opc != ISD::OR && Opc != ISD::AND)
8638 return false;
8639 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8640 Op.getOperand(0).hasOneUse() &&
8641 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8642 Op.getOperand(1).hasOneUse());
8643}
8644
Evan Cheng961d6d42009-02-02 08:19:07 +00008645// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8646// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008647static bool isXor1OfSetCC(SDValue Op) {
8648 if (Op.getOpcode() != ISD::XOR)
8649 return false;
8650 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8651 if (N1C && N1C->getAPIntValue() == 1) {
8652 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8653 Op.getOperand(0).hasOneUse();
8654 }
8655 return false;
8656}
8657
Dan Gohmand858e902010-04-17 15:26:15 +00008658SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008659 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008660 SDValue Chain = Op.getOperand(0);
8661 SDValue Cond = Op.getOperand(1);
8662 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008663 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008664 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008665 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008666
Dan Gohman1a492952009-10-20 16:22:37 +00008667 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008668 // Check for setcc([su]{add,sub,mul}o == 0).
8669 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8670 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8671 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8672 Cond.getOperand(0).getResNo() == 1 &&
8673 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8674 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8675 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8676 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8677 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8678 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8679 Inverted = true;
8680 Cond = Cond.getOperand(0);
8681 } else {
8682 SDValue NewCond = LowerSETCC(Cond, DAG);
8683 if (NewCond.getNode())
8684 Cond = NewCond;
8685 }
Dan Gohman1a492952009-10-20 16:22:37 +00008686 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008687#if 0
8688 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008689 else if (Cond.getOpcode() == X86ISD::ADD ||
8690 Cond.getOpcode() == X86ISD::SUB ||
8691 Cond.getOpcode() == X86ISD::SMUL ||
8692 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008693 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008694#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008695
Evan Chengad9c0a32009-12-15 00:53:42 +00008696 // Look pass (and (setcc_carry (cmp ...)), 1).
8697 if (Cond.getOpcode() == ISD::AND &&
8698 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8699 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008700 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008701 Cond = Cond.getOperand(0);
8702 }
8703
Evan Cheng3f41d662007-10-08 22:16:29 +00008704 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8705 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008706 unsigned CondOpcode = Cond.getOpcode();
8707 if (CondOpcode == X86ISD::SETCC ||
8708 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008709 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008710
Dan Gohman475871a2008-07-27 21:46:04 +00008711 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008712 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008713 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008714 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008715 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008716 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008717 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008718 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008719 default: break;
8720 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008721 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008722 // These can only come from an arithmetic instruction with overflow,
8723 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008724 Cond = Cond.getNode()->getOperand(1);
8725 addTest = false;
8726 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008727 }
Evan Cheng0488db92007-09-25 01:57:46 +00008728 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008729 }
8730 CondOpcode = Cond.getOpcode();
8731 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8732 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8733 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8734 Cond.getOperand(0).getValueType() != MVT::i8)) {
8735 SDValue LHS = Cond.getOperand(0);
8736 SDValue RHS = Cond.getOperand(1);
8737 unsigned X86Opcode;
8738 unsigned X86Cond;
8739 SDVTList VTs;
8740 switch (CondOpcode) {
8741 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8742 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8743 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8744 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8745 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8746 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8747 default: llvm_unreachable("unexpected overflowing operator");
8748 }
8749 if (Inverted)
8750 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8751 if (CondOpcode == ISD::UMULO)
8752 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8753 MVT::i32);
8754 else
8755 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8756
8757 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8758
8759 if (CondOpcode == ISD::UMULO)
8760 Cond = X86Op.getValue(2);
8761 else
8762 Cond = X86Op.getValue(1);
8763
8764 CC = DAG.getConstant(X86Cond, MVT::i8);
8765 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008766 } else {
8767 unsigned CondOpc;
8768 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8769 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008770 if (CondOpc == ISD::OR) {
8771 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8772 // two branches instead of an explicit OR instruction with a
8773 // separate test.
8774 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008775 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008776 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008777 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008778 Chain, Dest, CC, Cmp);
8779 CC = Cond.getOperand(1).getOperand(0);
8780 Cond = Cmp;
8781 addTest = false;
8782 }
8783 } else { // ISD::AND
8784 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8785 // two branches instead of an explicit AND instruction with a
8786 // separate test. However, we only do this if this block doesn't
8787 // have a fall-through edge, because this requires an explicit
8788 // jmp when the condition is false.
8789 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008790 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008791 Op.getNode()->hasOneUse()) {
8792 X86::CondCode CCode =
8793 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8794 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008795 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008796 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008797 // Look for an unconditional branch following this conditional branch.
8798 // We need this because we need to reverse the successors in order
8799 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008800 if (User->getOpcode() == ISD::BR) {
8801 SDValue FalseBB = User->getOperand(1);
8802 SDNode *NewBR =
8803 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008804 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008805 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008806 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008807
Dale Johannesene4d209d2009-02-03 20:21:25 +00008808 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008809 Chain, Dest, CC, Cmp);
8810 X86::CondCode CCode =
8811 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8812 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008813 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008814 Cond = Cmp;
8815 addTest = false;
8816 }
8817 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008818 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008819 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8820 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8821 // It should be transformed during dag combiner except when the condition
8822 // is set by a arithmetics with overflow node.
8823 X86::CondCode CCode =
8824 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8825 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008826 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008827 Cond = Cond.getOperand(0).getOperand(1);
8828 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008829 } else if (Cond.getOpcode() == ISD::SETCC &&
8830 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8831 // For FCMP_OEQ, we can emit
8832 // two branches instead of an explicit AND instruction with a
8833 // separate test. However, we only do this if this block doesn't
8834 // have a fall-through edge, because this requires an explicit
8835 // jmp when the condition is false.
8836 if (Op.getNode()->hasOneUse()) {
8837 SDNode *User = *Op.getNode()->use_begin();
8838 // Look for an unconditional branch following this conditional branch.
8839 // We need this because we need to reverse the successors in order
8840 // to implement FCMP_OEQ.
8841 if (User->getOpcode() == ISD::BR) {
8842 SDValue FalseBB = User->getOperand(1);
8843 SDNode *NewBR =
8844 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8845 assert(NewBR == User);
8846 (void)NewBR;
8847 Dest = FalseBB;
8848
8849 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8850 Cond.getOperand(0), Cond.getOperand(1));
8851 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8852 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8853 Chain, Dest, CC, Cmp);
8854 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8855 Cond = Cmp;
8856 addTest = false;
8857 }
8858 }
8859 } else if (Cond.getOpcode() == ISD::SETCC &&
8860 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8861 // For FCMP_UNE, we can emit
8862 // two branches instead of an explicit AND instruction with a
8863 // separate test. However, we only do this if this block doesn't
8864 // have a fall-through edge, because this requires an explicit
8865 // jmp when the condition is false.
8866 if (Op.getNode()->hasOneUse()) {
8867 SDNode *User = *Op.getNode()->use_begin();
8868 // Look for an unconditional branch following this conditional branch.
8869 // We need this because we need to reverse the successors in order
8870 // to implement FCMP_UNE.
8871 if (User->getOpcode() == ISD::BR) {
8872 SDValue FalseBB = User->getOperand(1);
8873 SDNode *NewBR =
8874 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8875 assert(NewBR == User);
8876 (void)NewBR;
8877
8878 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8879 Cond.getOperand(0), Cond.getOperand(1));
8880 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8881 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8882 Chain, Dest, CC, Cmp);
8883 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8884 Cond = Cmp;
8885 addTest = false;
8886 Dest = FalseBB;
8887 }
8888 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008889 }
Evan Cheng0488db92007-09-25 01:57:46 +00008890 }
8891
8892 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008893 // Look pass the truncate.
8894 if (Cond.getOpcode() == ISD::TRUNCATE)
8895 Cond = Cond.getOperand(0);
8896
8897 // We know the result of AND is compared against zero. Try to match
8898 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008899 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008900 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8901 if (NewSetCC.getNode()) {
8902 CC = NewSetCC.getOperand(0);
8903 Cond = NewSetCC.getOperand(1);
8904 addTest = false;
8905 }
8906 }
8907 }
8908
8909 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008910 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008911 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008912 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008913 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008914 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008915}
8916
Anton Korobeynikove060b532007-04-17 19:34:00 +00008917
8918// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8919// Calls to _alloca is needed to probe the stack when allocating more than 4k
8920// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8921// that the guard pages used by the OS virtual memory manager are allocated in
8922// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008923SDValue
8924X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008925 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008926 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008927 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008928 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008929 "are being used");
8930 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008931 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008932
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008933 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008934 SDValue Chain = Op.getOperand(0);
8935 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008936 // FIXME: Ensure alignment here
8937
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008938 bool Is64Bit = Subtarget->is64Bit();
8939 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008940
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008941 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008942 MachineFunction &MF = DAG.getMachineFunction();
8943 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008944
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008945 if (Is64Bit) {
8946 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008947 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008948 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008949
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008950 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8951 I != E; I++)
8952 if (I->hasNestAttr())
8953 report_fatal_error("Cannot use segmented stacks with functions that "
8954 "have nested arguments.");
8955 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008956
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008957 const TargetRegisterClass *AddrRegClass =
8958 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8959 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8960 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8961 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8962 DAG.getRegister(Vreg, SPTy));
8963 SDValue Ops1[2] = { Value, Chain };
8964 return DAG.getMergeValues(Ops1, 2, dl);
8965 } else {
8966 SDValue Flag;
8967 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008968
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008969 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8970 Flag = Chain.getValue(1);
8971 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008972
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008973 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8974 Flag = Chain.getValue(1);
8975
8976 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8977
8978 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8979 return DAG.getMergeValues(Ops1, 2, dl);
8980 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008981}
8982
Dan Gohmand858e902010-04-17 15:26:15 +00008983SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008984 MachineFunction &MF = DAG.getMachineFunction();
8985 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8986
Dan Gohman69de1932008-02-06 22:27:42 +00008987 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008988 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008989
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008990 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008991 // vastart just stores the address of the VarArgsFrameIndex slot into the
8992 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008993 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8994 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008995 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8996 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008997 }
8998
8999 // __va_list_tag:
9000 // gp_offset (0 - 6 * 8)
9001 // fp_offset (48 - 48 + 8 * 16)
9002 // overflow_arg_area (point to parameters coming in memory).
9003 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009004 SmallVector<SDValue, 8> MemOps;
9005 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009006 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009007 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009008 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9009 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009010 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009011 MemOps.push_back(Store);
9012
9013 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009014 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009015 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009016 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009017 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9018 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009019 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009020 MemOps.push_back(Store);
9021
9022 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009023 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009024 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009025 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9026 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009027 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9028 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009029 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009030 MemOps.push_back(Store);
9031
9032 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009033 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009034 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009035 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9036 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009037 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9038 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009039 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009040 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009041 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009042}
9043
Dan Gohmand858e902010-04-17 15:26:15 +00009044SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009045 assert(Subtarget->is64Bit() &&
9046 "LowerVAARG only handles 64-bit va_arg!");
9047 assert((Subtarget->isTargetLinux() ||
9048 Subtarget->isTargetDarwin()) &&
9049 "Unhandled target in LowerVAARG");
9050 assert(Op.getNode()->getNumOperands() == 4);
9051 SDValue Chain = Op.getOperand(0);
9052 SDValue SrcPtr = Op.getOperand(1);
9053 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9054 unsigned Align = Op.getConstantOperandVal(3);
9055 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009056
Dan Gohman320afb82010-10-12 18:00:49 +00009057 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009058 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009059 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9060 uint8_t ArgMode;
9061
9062 // Decide which area this value should be read from.
9063 // TODO: Implement the AMD64 ABI in its entirety. This simple
9064 // selection mechanism works only for the basic types.
9065 if (ArgVT == MVT::f80) {
9066 llvm_unreachable("va_arg for f80 not yet implemented");
9067 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9068 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9069 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9070 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9071 } else {
9072 llvm_unreachable("Unhandled argument type in LowerVAARG");
9073 }
9074
9075 if (ArgMode == 2) {
9076 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009077 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009078 !(DAG.getMachineFunction()
9079 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009080 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009081 }
9082
9083 // Insert VAARG_64 node into the DAG
9084 // VAARG_64 returns two values: Variable Argument Address, Chain
9085 SmallVector<SDValue, 11> InstOps;
9086 InstOps.push_back(Chain);
9087 InstOps.push_back(SrcPtr);
9088 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9089 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9090 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9091 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9092 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9093 VTs, &InstOps[0], InstOps.size(),
9094 MVT::i64,
9095 MachinePointerInfo(SV),
9096 /*Align=*/0,
9097 /*Volatile=*/false,
9098 /*ReadMem=*/true,
9099 /*WriteMem=*/true);
9100 Chain = VAARG.getValue(1);
9101
9102 // Load the next argument and return it
9103 return DAG.getLoad(ArgVT, dl,
9104 Chain,
9105 VAARG,
9106 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009107 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009108}
9109
Dan Gohmand858e902010-04-17 15:26:15 +00009110SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009111 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009112 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009113 SDValue Chain = Op.getOperand(0);
9114 SDValue DstPtr = Op.getOperand(1);
9115 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009116 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9117 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009118 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009119
Chris Lattnere72f2022010-09-21 05:40:29 +00009120 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009121 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009122 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009123 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009124}
9125
Craig Topper80e46362012-01-23 06:16:53 +00009126// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9127// may or may not be a constant. Takes immediate version of shift as input.
9128static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9129 SDValue SrcOp, SDValue ShAmt,
9130 SelectionDAG &DAG) {
9131 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9132
9133 if (isa<ConstantSDNode>(ShAmt)) {
9134 switch (Opc) {
9135 default: llvm_unreachable("Unknown target vector shift node");
9136 case X86ISD::VSHLI:
9137 case X86ISD::VSRLI:
9138 case X86ISD::VSRAI:
9139 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9140 }
9141 }
9142
9143 // Change opcode to non-immediate version
9144 switch (Opc) {
9145 default: llvm_unreachable("Unknown target vector shift node");
9146 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9147 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9148 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9149 }
9150
9151 // Need to build a vector containing shift amount
9152 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9153 SDValue ShOps[4];
9154 ShOps[0] = ShAmt;
9155 ShOps[1] = DAG.getConstant(0, MVT::i32);
9156 ShOps[2] = DAG.getUNDEF(MVT::i32);
9157 ShOps[3] = DAG.getUNDEF(MVT::i32);
9158 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9159 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9160 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9161}
9162
Dan Gohman475871a2008-07-27 21:46:04 +00009163SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009164X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009165 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009166 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009167 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009168 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009169 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009170 case Intrinsic::x86_sse_comieq_ss:
9171 case Intrinsic::x86_sse_comilt_ss:
9172 case Intrinsic::x86_sse_comile_ss:
9173 case Intrinsic::x86_sse_comigt_ss:
9174 case Intrinsic::x86_sse_comige_ss:
9175 case Intrinsic::x86_sse_comineq_ss:
9176 case Intrinsic::x86_sse_ucomieq_ss:
9177 case Intrinsic::x86_sse_ucomilt_ss:
9178 case Intrinsic::x86_sse_ucomile_ss:
9179 case Intrinsic::x86_sse_ucomigt_ss:
9180 case Intrinsic::x86_sse_ucomige_ss:
9181 case Intrinsic::x86_sse_ucomineq_ss:
9182 case Intrinsic::x86_sse2_comieq_sd:
9183 case Intrinsic::x86_sse2_comilt_sd:
9184 case Intrinsic::x86_sse2_comile_sd:
9185 case Intrinsic::x86_sse2_comigt_sd:
9186 case Intrinsic::x86_sse2_comige_sd:
9187 case Intrinsic::x86_sse2_comineq_sd:
9188 case Intrinsic::x86_sse2_ucomieq_sd:
9189 case Intrinsic::x86_sse2_ucomilt_sd:
9190 case Intrinsic::x86_sse2_ucomile_sd:
9191 case Intrinsic::x86_sse2_ucomigt_sd:
9192 case Intrinsic::x86_sse2_ucomige_sd:
9193 case Intrinsic::x86_sse2_ucomineq_sd: {
9194 unsigned Opc = 0;
9195 ISD::CondCode CC = ISD::SETCC_INVALID;
9196 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009197 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009198 case Intrinsic::x86_sse_comieq_ss:
9199 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009200 Opc = X86ISD::COMI;
9201 CC = ISD::SETEQ;
9202 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009203 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009204 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009205 Opc = X86ISD::COMI;
9206 CC = ISD::SETLT;
9207 break;
9208 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009209 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009210 Opc = X86ISD::COMI;
9211 CC = ISD::SETLE;
9212 break;
9213 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009214 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009215 Opc = X86ISD::COMI;
9216 CC = ISD::SETGT;
9217 break;
9218 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009219 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009220 Opc = X86ISD::COMI;
9221 CC = ISD::SETGE;
9222 break;
9223 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009224 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009225 Opc = X86ISD::COMI;
9226 CC = ISD::SETNE;
9227 break;
9228 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009229 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009230 Opc = X86ISD::UCOMI;
9231 CC = ISD::SETEQ;
9232 break;
9233 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009234 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009235 Opc = X86ISD::UCOMI;
9236 CC = ISD::SETLT;
9237 break;
9238 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009239 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009240 Opc = X86ISD::UCOMI;
9241 CC = ISD::SETLE;
9242 break;
9243 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009244 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009245 Opc = X86ISD::UCOMI;
9246 CC = ISD::SETGT;
9247 break;
9248 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009249 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009250 Opc = X86ISD::UCOMI;
9251 CC = ISD::SETGE;
9252 break;
9253 case Intrinsic::x86_sse_ucomineq_ss:
9254 case Intrinsic::x86_sse2_ucomineq_sd:
9255 Opc = X86ISD::UCOMI;
9256 CC = ISD::SETNE;
9257 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009258 }
Evan Cheng734503b2006-09-11 02:19:56 +00009259
Dan Gohman475871a2008-07-27 21:46:04 +00009260 SDValue LHS = Op.getOperand(1);
9261 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009262 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009263 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009264 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9265 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9266 DAG.getConstant(X86CC, MVT::i8), Cond);
9267 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009268 }
Craig Topper86c7c582012-01-30 01:10:15 +00009269 // XOP comparison intrinsics
9270 case Intrinsic::x86_xop_vpcomltb:
9271 case Intrinsic::x86_xop_vpcomltw:
9272 case Intrinsic::x86_xop_vpcomltd:
9273 case Intrinsic::x86_xop_vpcomltq:
9274 case Intrinsic::x86_xop_vpcomltub:
9275 case Intrinsic::x86_xop_vpcomltuw:
9276 case Intrinsic::x86_xop_vpcomltud:
9277 case Intrinsic::x86_xop_vpcomltuq:
9278 case Intrinsic::x86_xop_vpcomleb:
9279 case Intrinsic::x86_xop_vpcomlew:
9280 case Intrinsic::x86_xop_vpcomled:
9281 case Intrinsic::x86_xop_vpcomleq:
9282 case Intrinsic::x86_xop_vpcomleub:
9283 case Intrinsic::x86_xop_vpcomleuw:
9284 case Intrinsic::x86_xop_vpcomleud:
9285 case Intrinsic::x86_xop_vpcomleuq:
9286 case Intrinsic::x86_xop_vpcomgtb:
9287 case Intrinsic::x86_xop_vpcomgtw:
9288 case Intrinsic::x86_xop_vpcomgtd:
9289 case Intrinsic::x86_xop_vpcomgtq:
9290 case Intrinsic::x86_xop_vpcomgtub:
9291 case Intrinsic::x86_xop_vpcomgtuw:
9292 case Intrinsic::x86_xop_vpcomgtud:
9293 case Intrinsic::x86_xop_vpcomgtuq:
9294 case Intrinsic::x86_xop_vpcomgeb:
9295 case Intrinsic::x86_xop_vpcomgew:
9296 case Intrinsic::x86_xop_vpcomged:
9297 case Intrinsic::x86_xop_vpcomgeq:
9298 case Intrinsic::x86_xop_vpcomgeub:
9299 case Intrinsic::x86_xop_vpcomgeuw:
9300 case Intrinsic::x86_xop_vpcomgeud:
9301 case Intrinsic::x86_xop_vpcomgeuq:
9302 case Intrinsic::x86_xop_vpcomeqb:
9303 case Intrinsic::x86_xop_vpcomeqw:
9304 case Intrinsic::x86_xop_vpcomeqd:
9305 case Intrinsic::x86_xop_vpcomeqq:
9306 case Intrinsic::x86_xop_vpcomequb:
9307 case Intrinsic::x86_xop_vpcomequw:
9308 case Intrinsic::x86_xop_vpcomequd:
9309 case Intrinsic::x86_xop_vpcomequq:
9310 case Intrinsic::x86_xop_vpcomneb:
9311 case Intrinsic::x86_xop_vpcomnew:
9312 case Intrinsic::x86_xop_vpcomned:
9313 case Intrinsic::x86_xop_vpcomneq:
9314 case Intrinsic::x86_xop_vpcomneub:
9315 case Intrinsic::x86_xop_vpcomneuw:
9316 case Intrinsic::x86_xop_vpcomneud:
9317 case Intrinsic::x86_xop_vpcomneuq:
9318 case Intrinsic::x86_xop_vpcomfalseb:
9319 case Intrinsic::x86_xop_vpcomfalsew:
9320 case Intrinsic::x86_xop_vpcomfalsed:
9321 case Intrinsic::x86_xop_vpcomfalseq:
9322 case Intrinsic::x86_xop_vpcomfalseub:
9323 case Intrinsic::x86_xop_vpcomfalseuw:
9324 case Intrinsic::x86_xop_vpcomfalseud:
9325 case Intrinsic::x86_xop_vpcomfalseuq:
9326 case Intrinsic::x86_xop_vpcomtrueb:
9327 case Intrinsic::x86_xop_vpcomtruew:
9328 case Intrinsic::x86_xop_vpcomtrued:
9329 case Intrinsic::x86_xop_vpcomtrueq:
9330 case Intrinsic::x86_xop_vpcomtrueub:
9331 case Intrinsic::x86_xop_vpcomtrueuw:
9332 case Intrinsic::x86_xop_vpcomtrueud:
9333 case Intrinsic::x86_xop_vpcomtrueuq: {
9334 unsigned CC = 0;
9335 unsigned Opc = 0;
9336
9337 switch (IntNo) {
9338 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9339 case Intrinsic::x86_xop_vpcomltb:
9340 case Intrinsic::x86_xop_vpcomltw:
9341 case Intrinsic::x86_xop_vpcomltd:
9342 case Intrinsic::x86_xop_vpcomltq:
9343 CC = 0;
9344 Opc = X86ISD::VPCOM;
9345 break;
9346 case Intrinsic::x86_xop_vpcomltub:
9347 case Intrinsic::x86_xop_vpcomltuw:
9348 case Intrinsic::x86_xop_vpcomltud:
9349 case Intrinsic::x86_xop_vpcomltuq:
9350 CC = 0;
9351 Opc = X86ISD::VPCOMU;
9352 break;
9353 case Intrinsic::x86_xop_vpcomleb:
9354 case Intrinsic::x86_xop_vpcomlew:
9355 case Intrinsic::x86_xop_vpcomled:
9356 case Intrinsic::x86_xop_vpcomleq:
9357 CC = 1;
9358 Opc = X86ISD::VPCOM;
9359 break;
9360 case Intrinsic::x86_xop_vpcomleub:
9361 case Intrinsic::x86_xop_vpcomleuw:
9362 case Intrinsic::x86_xop_vpcomleud:
9363 case Intrinsic::x86_xop_vpcomleuq:
9364 CC = 1;
9365 Opc = X86ISD::VPCOMU;
9366 break;
9367 case Intrinsic::x86_xop_vpcomgtb:
9368 case Intrinsic::x86_xop_vpcomgtw:
9369 case Intrinsic::x86_xop_vpcomgtd:
9370 case Intrinsic::x86_xop_vpcomgtq:
9371 CC = 2;
9372 Opc = X86ISD::VPCOM;
9373 break;
9374 case Intrinsic::x86_xop_vpcomgtub:
9375 case Intrinsic::x86_xop_vpcomgtuw:
9376 case Intrinsic::x86_xop_vpcomgtud:
9377 case Intrinsic::x86_xop_vpcomgtuq:
9378 CC = 2;
9379 Opc = X86ISD::VPCOMU;
9380 break;
9381 case Intrinsic::x86_xop_vpcomgeb:
9382 case Intrinsic::x86_xop_vpcomgew:
9383 case Intrinsic::x86_xop_vpcomged:
9384 case Intrinsic::x86_xop_vpcomgeq:
9385 CC = 3;
9386 Opc = X86ISD::VPCOM;
9387 break;
9388 case Intrinsic::x86_xop_vpcomgeub:
9389 case Intrinsic::x86_xop_vpcomgeuw:
9390 case Intrinsic::x86_xop_vpcomgeud:
9391 case Intrinsic::x86_xop_vpcomgeuq:
9392 CC = 3;
9393 Opc = X86ISD::VPCOMU;
9394 break;
9395 case Intrinsic::x86_xop_vpcomeqb:
9396 case Intrinsic::x86_xop_vpcomeqw:
9397 case Intrinsic::x86_xop_vpcomeqd:
9398 case Intrinsic::x86_xop_vpcomeqq:
9399 CC = 4;
9400 Opc = X86ISD::VPCOM;
9401 break;
9402 case Intrinsic::x86_xop_vpcomequb:
9403 case Intrinsic::x86_xop_vpcomequw:
9404 case Intrinsic::x86_xop_vpcomequd:
9405 case Intrinsic::x86_xop_vpcomequq:
9406 CC = 4;
9407 Opc = X86ISD::VPCOMU;
9408 break;
9409 case Intrinsic::x86_xop_vpcomneb:
9410 case Intrinsic::x86_xop_vpcomnew:
9411 case Intrinsic::x86_xop_vpcomned:
9412 case Intrinsic::x86_xop_vpcomneq:
9413 CC = 5;
9414 Opc = X86ISD::VPCOM;
9415 break;
9416 case Intrinsic::x86_xop_vpcomneub:
9417 case Intrinsic::x86_xop_vpcomneuw:
9418 case Intrinsic::x86_xop_vpcomneud:
9419 case Intrinsic::x86_xop_vpcomneuq:
9420 CC = 5;
9421 Opc = X86ISD::VPCOMU;
9422 break;
9423 case Intrinsic::x86_xop_vpcomfalseb:
9424 case Intrinsic::x86_xop_vpcomfalsew:
9425 case Intrinsic::x86_xop_vpcomfalsed:
9426 case Intrinsic::x86_xop_vpcomfalseq:
9427 CC = 6;
9428 Opc = X86ISD::VPCOM;
9429 break;
9430 case Intrinsic::x86_xop_vpcomfalseub:
9431 case Intrinsic::x86_xop_vpcomfalseuw:
9432 case Intrinsic::x86_xop_vpcomfalseud:
9433 case Intrinsic::x86_xop_vpcomfalseuq:
9434 CC = 6;
9435 Opc = X86ISD::VPCOMU;
9436 break;
9437 case Intrinsic::x86_xop_vpcomtrueb:
9438 case Intrinsic::x86_xop_vpcomtruew:
9439 case Intrinsic::x86_xop_vpcomtrued:
9440 case Intrinsic::x86_xop_vpcomtrueq:
9441 CC = 7;
9442 Opc = X86ISD::VPCOM;
9443 break;
9444 case Intrinsic::x86_xop_vpcomtrueub:
9445 case Intrinsic::x86_xop_vpcomtrueuw:
9446 case Intrinsic::x86_xop_vpcomtrueud:
9447 case Intrinsic::x86_xop_vpcomtrueuq:
9448 CC = 7;
9449 Opc = X86ISD::VPCOMU;
9450 break;
9451 }
9452
9453 SDValue LHS = Op.getOperand(1);
9454 SDValue RHS = Op.getOperand(2);
9455 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9456 DAG.getConstant(CC, MVT::i8));
9457 }
9458
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009459 // Arithmetic intrinsics.
9460 case Intrinsic::x86_sse3_hadd_ps:
9461 case Intrinsic::x86_sse3_hadd_pd:
9462 case Intrinsic::x86_avx_hadd_ps_256:
9463 case Intrinsic::x86_avx_hadd_pd_256:
9464 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9465 Op.getOperand(1), Op.getOperand(2));
9466 case Intrinsic::x86_sse3_hsub_ps:
9467 case Intrinsic::x86_sse3_hsub_pd:
9468 case Intrinsic::x86_avx_hsub_ps_256:
9469 case Intrinsic::x86_avx_hsub_pd_256:
9470 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9471 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009472 case Intrinsic::x86_ssse3_phadd_w_128:
9473 case Intrinsic::x86_ssse3_phadd_d_128:
9474 case Intrinsic::x86_avx2_phadd_w:
9475 case Intrinsic::x86_avx2_phadd_d:
9476 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9477 Op.getOperand(1), Op.getOperand(2));
9478 case Intrinsic::x86_ssse3_phsub_w_128:
9479 case Intrinsic::x86_ssse3_phsub_d_128:
9480 case Intrinsic::x86_avx2_phsub_w:
9481 case Intrinsic::x86_avx2_phsub_d:
9482 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9483 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009484 case Intrinsic::x86_avx2_psllv_d:
9485 case Intrinsic::x86_avx2_psllv_q:
9486 case Intrinsic::x86_avx2_psllv_d_256:
9487 case Intrinsic::x86_avx2_psllv_q_256:
9488 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9489 Op.getOperand(1), Op.getOperand(2));
9490 case Intrinsic::x86_avx2_psrlv_d:
9491 case Intrinsic::x86_avx2_psrlv_q:
9492 case Intrinsic::x86_avx2_psrlv_d_256:
9493 case Intrinsic::x86_avx2_psrlv_q_256:
9494 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9495 Op.getOperand(1), Op.getOperand(2));
9496 case Intrinsic::x86_avx2_psrav_d:
9497 case Intrinsic::x86_avx2_psrav_d_256:
9498 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9499 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009500 case Intrinsic::x86_ssse3_pshuf_b_128:
9501 case Intrinsic::x86_avx2_pshuf_b:
9502 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9503 Op.getOperand(1), Op.getOperand(2));
9504 case Intrinsic::x86_ssse3_psign_b_128:
9505 case Intrinsic::x86_ssse3_psign_w_128:
9506 case Intrinsic::x86_ssse3_psign_d_128:
9507 case Intrinsic::x86_avx2_psign_b:
9508 case Intrinsic::x86_avx2_psign_w:
9509 case Intrinsic::x86_avx2_psign_d:
9510 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9511 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009512 case Intrinsic::x86_sse41_insertps:
9513 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9514 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9515 case Intrinsic::x86_avx_vperm2f128_ps_256:
9516 case Intrinsic::x86_avx_vperm2f128_pd_256:
9517 case Intrinsic::x86_avx_vperm2f128_si_256:
9518 case Intrinsic::x86_avx2_vperm2i128:
9519 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9520 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper98fc7292011-11-19 17:46:46 +00009521
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009522 // ptest and testp intrinsics. The intrinsic these come from are designed to
9523 // return an integer value, not just an instruction so lower it to the ptest
9524 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009525 case Intrinsic::x86_sse41_ptestz:
9526 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009527 case Intrinsic::x86_sse41_ptestnzc:
9528 case Intrinsic::x86_avx_ptestz_256:
9529 case Intrinsic::x86_avx_ptestc_256:
9530 case Intrinsic::x86_avx_ptestnzc_256:
9531 case Intrinsic::x86_avx_vtestz_ps:
9532 case Intrinsic::x86_avx_vtestc_ps:
9533 case Intrinsic::x86_avx_vtestnzc_ps:
9534 case Intrinsic::x86_avx_vtestz_pd:
9535 case Intrinsic::x86_avx_vtestc_pd:
9536 case Intrinsic::x86_avx_vtestnzc_pd:
9537 case Intrinsic::x86_avx_vtestz_ps_256:
9538 case Intrinsic::x86_avx_vtestc_ps_256:
9539 case Intrinsic::x86_avx_vtestnzc_ps_256:
9540 case Intrinsic::x86_avx_vtestz_pd_256:
9541 case Intrinsic::x86_avx_vtestc_pd_256:
9542 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9543 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009544 unsigned X86CC = 0;
9545 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009546 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009547 case Intrinsic::x86_avx_vtestz_ps:
9548 case Intrinsic::x86_avx_vtestz_pd:
9549 case Intrinsic::x86_avx_vtestz_ps_256:
9550 case Intrinsic::x86_avx_vtestz_pd_256:
9551 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009552 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009553 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009554 // ZF = 1
9555 X86CC = X86::COND_E;
9556 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009557 case Intrinsic::x86_avx_vtestc_ps:
9558 case Intrinsic::x86_avx_vtestc_pd:
9559 case Intrinsic::x86_avx_vtestc_ps_256:
9560 case Intrinsic::x86_avx_vtestc_pd_256:
9561 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009562 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009563 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009564 // CF = 1
9565 X86CC = X86::COND_B;
9566 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009567 case Intrinsic::x86_avx_vtestnzc_ps:
9568 case Intrinsic::x86_avx_vtestnzc_pd:
9569 case Intrinsic::x86_avx_vtestnzc_ps_256:
9570 case Intrinsic::x86_avx_vtestnzc_pd_256:
9571 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009572 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009573 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009574 // ZF and CF = 0
9575 X86CC = X86::COND_A;
9576 break;
9577 }
Eric Christopherfd179292009-08-27 18:07:15 +00009578
Eric Christopher71c67532009-07-29 00:28:05 +00009579 SDValue LHS = Op.getOperand(1);
9580 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009581 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9582 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009583 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9584 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9585 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009586 }
Evan Cheng5759f972008-05-04 09:15:50 +00009587
Craig Topper80e46362012-01-23 06:16:53 +00009588 // SSE/AVX shift intrinsics
9589 case Intrinsic::x86_sse2_psll_w:
9590 case Intrinsic::x86_sse2_psll_d:
9591 case Intrinsic::x86_sse2_psll_q:
9592 case Intrinsic::x86_avx2_psll_w:
9593 case Intrinsic::x86_avx2_psll_d:
9594 case Intrinsic::x86_avx2_psll_q:
9595 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9596 Op.getOperand(1), Op.getOperand(2));
9597 case Intrinsic::x86_sse2_psrl_w:
9598 case Intrinsic::x86_sse2_psrl_d:
9599 case Intrinsic::x86_sse2_psrl_q:
9600 case Intrinsic::x86_avx2_psrl_w:
9601 case Intrinsic::x86_avx2_psrl_d:
9602 case Intrinsic::x86_avx2_psrl_q:
9603 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9604 Op.getOperand(1), Op.getOperand(2));
9605 case Intrinsic::x86_sse2_psra_w:
9606 case Intrinsic::x86_sse2_psra_d:
9607 case Intrinsic::x86_avx2_psra_w:
9608 case Intrinsic::x86_avx2_psra_d:
9609 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9610 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009611 case Intrinsic::x86_sse2_pslli_w:
9612 case Intrinsic::x86_sse2_pslli_d:
9613 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009614 case Intrinsic::x86_avx2_pslli_w:
9615 case Intrinsic::x86_avx2_pslli_d:
9616 case Intrinsic::x86_avx2_pslli_q:
9617 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9618 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009619 case Intrinsic::x86_sse2_psrli_w:
9620 case Intrinsic::x86_sse2_psrli_d:
9621 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009622 case Intrinsic::x86_avx2_psrli_w:
9623 case Intrinsic::x86_avx2_psrli_d:
9624 case Intrinsic::x86_avx2_psrli_q:
9625 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9626 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009627 case Intrinsic::x86_sse2_psrai_w:
9628 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009629 case Intrinsic::x86_avx2_psrai_w:
9630 case Intrinsic::x86_avx2_psrai_d:
9631 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9632 Op.getOperand(1), Op.getOperand(2), DAG);
9633 // Fix vector shift instructions where the last operand is a non-immediate
9634 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009635 case Intrinsic::x86_mmx_pslli_w:
9636 case Intrinsic::x86_mmx_pslli_d:
9637 case Intrinsic::x86_mmx_pslli_q:
9638 case Intrinsic::x86_mmx_psrli_w:
9639 case Intrinsic::x86_mmx_psrli_d:
9640 case Intrinsic::x86_mmx_psrli_q:
9641 case Intrinsic::x86_mmx_psrai_w:
9642 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009643 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009644 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009645 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009646
9647 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009648 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009649 case Intrinsic::x86_mmx_pslli_w:
9650 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009651 break;
Craig Topper80e46362012-01-23 06:16:53 +00009652 case Intrinsic::x86_mmx_pslli_d:
9653 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009654 break;
Craig Topper80e46362012-01-23 06:16:53 +00009655 case Intrinsic::x86_mmx_pslli_q:
9656 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009657 break;
Craig Topper80e46362012-01-23 06:16:53 +00009658 case Intrinsic::x86_mmx_psrli_w:
9659 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009660 break;
Craig Topper80e46362012-01-23 06:16:53 +00009661 case Intrinsic::x86_mmx_psrli_d:
9662 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009663 break;
Craig Topper80e46362012-01-23 06:16:53 +00009664 case Intrinsic::x86_mmx_psrli_q:
9665 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009666 break;
Craig Topper80e46362012-01-23 06:16:53 +00009667 case Intrinsic::x86_mmx_psrai_w:
9668 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009669 break;
Craig Topper80e46362012-01-23 06:16:53 +00009670 case Intrinsic::x86_mmx_psrai_d:
9671 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009672 break;
Craig Topper80e46362012-01-23 06:16:53 +00009673 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009674 }
Mon P Wangefa42202009-09-03 19:56:25 +00009675
9676 // The vector shift intrinsics with scalars uses 32b shift amounts but
9677 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9678 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009679 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9680 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009681// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009682
Owen Andersone50ed302009-08-10 22:56:29 +00009683 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009684 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009685 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009686 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009687 Op.getOperand(1), ShAmt);
9688 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009689 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009690}
Evan Cheng72261582005-12-20 06:22:03 +00009691
Dan Gohmand858e902010-04-17 15:26:15 +00009692SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9693 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009694 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9695 MFI->setReturnAddressIsTaken(true);
9696
Bill Wendling64e87322009-01-16 19:25:27 +00009697 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009698 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009699
9700 if (Depth > 0) {
9701 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9702 SDValue Offset =
9703 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009704 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009705 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009706 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009707 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009708 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009709 }
9710
9711 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009712 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009713 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009714 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009715}
9716
Dan Gohmand858e902010-04-17 15:26:15 +00009717SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009718 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9719 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009720
Owen Andersone50ed302009-08-10 22:56:29 +00009721 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009722 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009723 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9724 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009725 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009726 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009727 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9728 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009729 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009730 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009731}
9732
Dan Gohman475871a2008-07-27 21:46:04 +00009733SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009734 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009735 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009736}
9737
Dan Gohmand858e902010-04-17 15:26:15 +00009738SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009739 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009740 SDValue Chain = Op.getOperand(0);
9741 SDValue Offset = Op.getOperand(1);
9742 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009743 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009744
Dan Gohmand8816272010-08-11 18:14:00 +00009745 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9746 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9747 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009748 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009749
Dan Gohmand8816272010-08-11 18:14:00 +00009750 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9751 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009752 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009753 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9754 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009755 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009756 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009757
Dale Johannesene4d209d2009-02-03 20:21:25 +00009758 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009759 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009760 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009761}
9762
Duncan Sands4a544a72011-09-06 13:37:06 +00009763SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9764 SelectionDAG &DAG) const {
9765 return Op.getOperand(0);
9766}
9767
9768SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9769 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009770 SDValue Root = Op.getOperand(0);
9771 SDValue Trmp = Op.getOperand(1); // trampoline
9772 SDValue FPtr = Op.getOperand(2); // nested function
9773 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009774 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009775
Dan Gohman69de1932008-02-06 22:27:42 +00009776 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009777
9778 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009779 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009780
9781 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009782 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9783 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009784
Evan Cheng0e6a0522011-07-18 20:57:22 +00009785 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9786 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009787
9788 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9789
9790 // Load the pointer to the nested function into R11.
9791 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009792 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009793 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009794 Addr, MachinePointerInfo(TrmpAddr),
9795 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009796
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9798 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009799 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9800 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009801 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009802
9803 // Load the 'nest' parameter value into R10.
9804 // R10 is specified in X86CallingConv.td
9805 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009806 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9807 DAG.getConstant(10, MVT::i64));
9808 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009809 Addr, MachinePointerInfo(TrmpAddr, 10),
9810 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009811
Owen Anderson825b72b2009-08-11 20:47:22 +00009812 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9813 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009814 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9815 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009816 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009817
9818 // Jump to the nested function.
9819 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009820 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9821 DAG.getConstant(20, MVT::i64));
9822 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009823 Addr, MachinePointerInfo(TrmpAddr, 20),
9824 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009825
9826 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009827 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9828 DAG.getConstant(22, MVT::i64));
9829 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009830 MachinePointerInfo(TrmpAddr, 22),
9831 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009832
Duncan Sands4a544a72011-09-06 13:37:06 +00009833 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009834 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009835 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009836 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009837 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009838 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009839
9840 switch (CC) {
9841 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009842 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009843 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009844 case CallingConv::X86_StdCall: {
9845 // Pass 'nest' parameter in ECX.
9846 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009847 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009848
9849 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009850 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009851 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009852
Chris Lattner58d74912008-03-12 17:45:29 +00009853 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854 unsigned InRegCount = 0;
9855 unsigned Idx = 1;
9856
9857 for (FunctionType::param_iterator I = FTy->param_begin(),
9858 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009859 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009860 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009861 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009862
9863 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009864 report_fatal_error("Nest register in use - reduce number of inreg"
9865 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009866 }
9867 }
9868 break;
9869 }
9870 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009871 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009872 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009873 // Pass 'nest' parameter in EAX.
9874 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009875 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009876 break;
9877 }
9878
Dan Gohman475871a2008-07-27 21:46:04 +00009879 SDValue OutChains[4];
9880 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009881
Owen Anderson825b72b2009-08-11 20:47:22 +00009882 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9883 DAG.getConstant(10, MVT::i32));
9884 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009885
Chris Lattnera62fe662010-02-05 19:20:30 +00009886 // This is storing the opcode for MOV32ri.
9887 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009888 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009889 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009890 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009891 Trmp, MachinePointerInfo(TrmpAddr),
9892 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009893
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9895 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009896 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9897 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009898 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009899
Chris Lattnera62fe662010-02-05 19:20:30 +00009900 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009901 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9902 DAG.getConstant(5, MVT::i32));
9903 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009904 MachinePointerInfo(TrmpAddr, 5),
9905 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009906
Owen Anderson825b72b2009-08-11 20:47:22 +00009907 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9908 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009909 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9910 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009911 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009912
Duncan Sands4a544a72011-09-06 13:37:06 +00009913 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009914 }
9915}
9916
Dan Gohmand858e902010-04-17 15:26:15 +00009917SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9918 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009919 /*
9920 The rounding mode is in bits 11:10 of FPSR, and has the following
9921 settings:
9922 00 Round to nearest
9923 01 Round to -inf
9924 10 Round to +inf
9925 11 Round to 0
9926
9927 FLT_ROUNDS, on the other hand, expects the following:
9928 -1 Undefined
9929 0 Round to 0
9930 1 Round to nearest
9931 2 Round to +inf
9932 3 Round to -inf
9933
9934 To perform the conversion, we do:
9935 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9936 */
9937
9938 MachineFunction &MF = DAG.getMachineFunction();
9939 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009940 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009941 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009942 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009943 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009944
9945 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009946 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009947 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009948
Michael J. Spencerec38de22010-10-10 22:04:20 +00009949
Chris Lattner2156b792010-09-22 01:11:26 +00009950 MachineMemOperand *MMO =
9951 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9952 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009953
Chris Lattner2156b792010-09-22 01:11:26 +00009954 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9955 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9956 DAG.getVTList(MVT::Other),
9957 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009958
9959 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009960 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009961 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009962
9963 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009964 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009965 DAG.getNode(ISD::SRL, DL, MVT::i16,
9966 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009967 CWD, DAG.getConstant(0x800, MVT::i16)),
9968 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009969 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009970 DAG.getNode(ISD::SRL, DL, MVT::i16,
9971 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009972 CWD, DAG.getConstant(0x400, MVT::i16)),
9973 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009974
Dan Gohman475871a2008-07-27 21:46:04 +00009975 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009976 DAG.getNode(ISD::AND, DL, MVT::i16,
9977 DAG.getNode(ISD::ADD, DL, MVT::i16,
9978 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 DAG.getConstant(1, MVT::i16)),
9980 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009981
9982
Duncan Sands83ec4b62008-06-06 12:08:01 +00009983 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009984 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009985}
9986
Dan Gohmand858e902010-04-17 15:26:15 +00009987SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009988 EVT VT = Op.getValueType();
9989 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009990 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009991 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009992
9993 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009994 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009995 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009996 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009997 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009998 }
Evan Cheng18efe262007-12-14 02:13:44 +00009999
Evan Cheng152804e2007-12-14 08:30:15 +000010000 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010001 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010002 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010003
10004 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010005 SDValue Ops[] = {
10006 Op,
10007 DAG.getConstant(NumBits+NumBits-1, OpVT),
10008 DAG.getConstant(X86::COND_E, MVT::i8),
10009 Op.getValue(1)
10010 };
10011 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010012
10013 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010014 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010015
Owen Anderson825b72b2009-08-11 20:47:22 +000010016 if (VT == MVT::i8)
10017 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010018 return Op;
10019}
10020
Chandler Carruthacc068e2011-12-24 10:55:54 +000010021SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10022 SelectionDAG &DAG) const {
10023 EVT VT = Op.getValueType();
10024 EVT OpVT = VT;
10025 unsigned NumBits = VT.getSizeInBits();
10026 DebugLoc dl = Op.getDebugLoc();
10027
10028 Op = Op.getOperand(0);
10029 if (VT == MVT::i8) {
10030 // Zero extend to i32 since there is not an i8 bsr.
10031 OpVT = MVT::i32;
10032 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10033 }
10034
10035 // Issue a bsr (scan bits in reverse).
10036 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10037 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10038
10039 // And xor with NumBits-1.
10040 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10041
10042 if (VT == MVT::i8)
10043 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10044 return Op;
10045}
10046
Dan Gohmand858e902010-04-17 15:26:15 +000010047SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010048 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010049 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010050 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010051 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010052
10053 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010054 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010055 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010056
10057 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010058 SDValue Ops[] = {
10059 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010060 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010061 DAG.getConstant(X86::COND_E, MVT::i8),
10062 Op.getValue(1)
10063 };
Chandler Carruth77821022011-12-24 12:12:34 +000010064 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010065}
10066
Craig Topper13894fa2011-08-24 06:14:18 +000010067// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10068// ones, and then concatenate the result back.
10069static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010070 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010071
10072 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10073 "Unsupported value type for operation");
10074
10075 int NumElems = VT.getVectorNumElements();
10076 DebugLoc dl = Op.getDebugLoc();
10077 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10078 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10079
10080 // Extract the LHS vectors
10081 SDValue LHS = Op.getOperand(0);
10082 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10083 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10084
10085 // Extract the RHS vectors
10086 SDValue RHS = Op.getOperand(1);
10087 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10088 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10089
10090 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10091 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10092
10093 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10094 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10095 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10096}
10097
10098SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10099 assert(Op.getValueType().getSizeInBits() == 256 &&
10100 Op.getValueType().isInteger() &&
10101 "Only handle AVX 256-bit vector integer operation");
10102 return Lower256IntArith(Op, DAG);
10103}
10104
10105SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10106 assert(Op.getValueType().getSizeInBits() == 256 &&
10107 Op.getValueType().isInteger() &&
10108 "Only handle AVX 256-bit vector integer operation");
10109 return Lower256IntArith(Op, DAG);
10110}
10111
10112SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10113 EVT VT = Op.getValueType();
10114
10115 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010116 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010117 return Lower256IntArith(Op, DAG);
10118
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010119 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010120
Craig Topperaaa643c2011-11-09 07:28:55 +000010121 SDValue A = Op.getOperand(0);
10122 SDValue B = Op.getOperand(1);
10123
10124 if (VT == MVT::v4i64) {
10125 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10126
10127 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10128 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10129 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10130 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10131 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10132 //
10133 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10134 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10135 // return AloBlo + AloBhi + AhiBlo;
10136
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010137 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A,
10138 DAG.getConstant(32, MVT::i32));
10139 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B,
10140 DAG.getConstant(32, MVT::i32));
Craig Topperaaa643c2011-11-09 07:28:55 +000010141 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10142 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10143 A, B);
10144 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10145 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10146 A, Bhi);
10147 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10148 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10149 Ahi, B);
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010150 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi,
10151 DAG.getConstant(32, MVT::i32));
10152 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo,
10153 DAG.getConstant(32, MVT::i32));
Craig Topperaaa643c2011-11-09 07:28:55 +000010154 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10155 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10156 return Res;
10157 }
10158
10159 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10160
Mon P Wangaf9b9522008-12-18 21:42:19 +000010161 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10162 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10163 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10164 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10165 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10166 //
10167 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10168 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10169 // return AloBlo + AloBhi + AhiBlo;
10170
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010171 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A,
10172 DAG.getConstant(32, MVT::i32));
10173 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B,
10174 DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010175 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010176 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010177 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010178 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010179 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010180 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010181 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010182 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010183 Ahi, B);
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010184 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi,
10185 DAG.getConstant(32, MVT::i32));
10186 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo,
10187 DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010188 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10189 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010190 return Res;
10191}
10192
Nadav Rotem43012222011-05-11 08:12:09 +000010193SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10194
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010195 EVT VT = Op.getValueType();
10196 DebugLoc dl = Op.getDebugLoc();
10197 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010198 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010199 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010200
Craig Topper1accb7e2012-01-10 06:54:16 +000010201 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010202 return SDValue();
10203
Nadav Rotem43012222011-05-11 08:12:09 +000010204 // Optimize shl/srl/sra with constant shift amount.
10205 if (isSplatVector(Amt.getNode())) {
10206 SDValue SclrAmt = Amt->getOperand(0);
10207 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10208 uint64_t ShiftAmt = C->getZExtValue();
10209
Craig Toppered2e13d2012-01-22 19:15:14 +000010210 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10211 (Subtarget->hasAVX2() &&
10212 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10213 if (Op.getOpcode() == ISD::SHL)
10214 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10215 DAG.getConstant(ShiftAmt, MVT::i32));
10216 if (Op.getOpcode() == ISD::SRL)
10217 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10218 DAG.getConstant(ShiftAmt, MVT::i32));
10219 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10220 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10221 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010222 }
10223
Craig Toppered2e13d2012-01-22 19:15:14 +000010224 if (VT == MVT::v16i8) {
10225 if (Op.getOpcode() == ISD::SHL) {
10226 // Make a large shift.
10227 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10228 DAG.getConstant(ShiftAmt, MVT::i32));
10229 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10230 // Zero out the rightmost bits.
10231 SmallVector<SDValue, 16> V(16,
10232 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10233 MVT::i8));
10234 return DAG.getNode(ISD::AND, dl, VT, SHL,
10235 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010236 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010237 if (Op.getOpcode() == ISD::SRL) {
10238 // Make a large shift.
10239 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10240 DAG.getConstant(ShiftAmt, MVT::i32));
10241 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10242 // Zero out the leftmost bits.
10243 SmallVector<SDValue, 16> V(16,
10244 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10245 MVT::i8));
10246 return DAG.getNode(ISD::AND, dl, VT, SRL,
10247 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10248 }
10249 if (Op.getOpcode() == ISD::SRA) {
10250 if (ShiftAmt == 7) {
10251 // R s>> 7 === R s< 0
10252 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10253 /* HasAVX2 */false, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010254 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010255 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010256
Craig Toppered2e13d2012-01-22 19:15:14 +000010257 // R s>> a === ((R u>> a) ^ m) - m
10258 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10259 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10260 MVT::i8));
10261 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10262 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10263 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10264 return Res;
10265 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010266 }
Craig Topper46154eb2011-11-11 07:39:23 +000010267
Craig Topper0d86d462011-11-20 00:12:05 +000010268 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10269 if (Op.getOpcode() == ISD::SHL) {
10270 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010271 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10272 DAG.getConstant(ShiftAmt, MVT::i32));
10273 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010274 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010275 SmallVector<SDValue, 32> V(32,
10276 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10277 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010278 return DAG.getNode(ISD::AND, dl, VT, SHL,
10279 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010280 }
Craig Topper0d86d462011-11-20 00:12:05 +000010281 if (Op.getOpcode() == ISD::SRL) {
10282 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010283 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10284 DAG.getConstant(ShiftAmt, MVT::i32));
10285 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010286 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010287 SmallVector<SDValue, 32> V(32,
10288 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10289 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010290 return DAG.getNode(ISD::AND, dl, VT, SRL,
10291 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10292 }
10293 if (Op.getOpcode() == ISD::SRA) {
10294 if (ShiftAmt == 7) {
10295 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010296 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10297 true /* HasAVX2 */, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010298 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010299 }
10300
10301 // R s>> a === ((R u>> a) ^ m) - m
10302 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10303 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10304 MVT::i8));
10305 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10306 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10307 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10308 return Res;
10309 }
10310 }
Nadav Rotem43012222011-05-11 08:12:09 +000010311 }
10312 }
10313
10314 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010315 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010316 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10317 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010318
10319 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Chris Lattner4ca829e2012-01-25 06:02:56 +000010320 Constant *C = ConstantVector::getSplat(4, CI);
Nate Begeman51409212010-07-28 00:21:48 +000010321 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10322 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010323 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010324 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010325
10326 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010327 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010328 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10329 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10330 }
Nadav Rotem43012222011-05-11 08:12:09 +000010331 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010332 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010333
Nate Begeman51409212010-07-28 00:21:48 +000010334 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010335 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10336 DAG.getConstant(5, MVT::i32));
10337 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010338
Lang Hames8b99c1e2011-12-17 01:08:46 +000010339 // Turn 'a' into a mask suitable for VSELECT
10340 SDValue VSelM = DAG.getConstant(0x80, VT);
10341 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010342 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010343
Lang Hames8b99c1e2011-12-17 01:08:46 +000010344 SDValue CM1 = DAG.getConstant(0x0f, VT);
10345 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010346
Lang Hames8b99c1e2011-12-17 01:08:46 +000010347 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10348 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010349 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10350 DAG.getConstant(4, MVT::i32), DAG);
10351 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010352 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10353
Nate Begeman51409212010-07-28 00:21:48 +000010354 // a += a
10355 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010356 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010357 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010358
Lang Hames8b99c1e2011-12-17 01:08:46 +000010359 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10360 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010361 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10362 DAG.getConstant(2, MVT::i32), DAG);
10363 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010364 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10365
Nate Begeman51409212010-07-28 00:21:48 +000010366 // a += a
10367 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010368 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010369 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010370
Lang Hames8b99c1e2011-12-17 01:08:46 +000010371 // return VSELECT(r, r+r, a);
10372 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010373 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010374 return R;
10375 }
Craig Topper46154eb2011-11-11 07:39:23 +000010376
10377 // Decompose 256-bit shifts into smaller 128-bit shifts.
10378 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010379 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010380 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10381 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10382
10383 // Extract the two vectors
10384 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10385 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10386 DAG, dl);
10387
10388 // Recreate the shift amount vectors
10389 SDValue Amt1, Amt2;
10390 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10391 // Constant shift amount
10392 SmallVector<SDValue, 4> Amt1Csts;
10393 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010394 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010395 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010396 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010397 Amt2Csts.push_back(Amt->getOperand(i));
10398
10399 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10400 &Amt1Csts[0], NumElems/2);
10401 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10402 &Amt2Csts[0], NumElems/2);
10403 } else {
10404 // Variable shift amount
10405 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10406 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10407 DAG, dl);
10408 }
10409
10410 // Issue new vector shifts for the smaller types
10411 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10412 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10413
10414 // Concatenate the result back
10415 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10416 }
10417
Nate Begeman51409212010-07-28 00:21:48 +000010418 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010419}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010420
Dan Gohmand858e902010-04-17 15:26:15 +000010421SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010422 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10423 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010424 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10425 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010426 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010427 SDValue LHS = N->getOperand(0);
10428 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010429 unsigned BaseOp = 0;
10430 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010431 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010432 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010433 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010434 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010435 // A subtract of one will be selected as a INC. Note that INC doesn't
10436 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010437 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10438 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010439 BaseOp = X86ISD::INC;
10440 Cond = X86::COND_O;
10441 break;
10442 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010443 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010444 Cond = X86::COND_O;
10445 break;
10446 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010447 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010448 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010449 break;
10450 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010451 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10452 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010453 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10454 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010455 BaseOp = X86ISD::DEC;
10456 Cond = X86::COND_O;
10457 break;
10458 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010459 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010460 Cond = X86::COND_O;
10461 break;
10462 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010463 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010464 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010465 break;
10466 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010467 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010468 Cond = X86::COND_O;
10469 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010470 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10471 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10472 MVT::i32);
10473 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010474
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010475 SDValue SetCC =
10476 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10477 DAG.getConstant(X86::COND_O, MVT::i32),
10478 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010479
Dan Gohman6e5fda22011-07-22 18:45:15 +000010480 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010481 }
Bill Wendling74c37652008-12-09 22:08:41 +000010482 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010483
Bill Wendling61edeb52008-12-02 01:06:39 +000010484 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010485 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010486 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010487
Bill Wendling61edeb52008-12-02 01:06:39 +000010488 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010489 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10490 DAG.getConstant(Cond, MVT::i32),
10491 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010492
Dan Gohman6e5fda22011-07-22 18:45:15 +000010493 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010494}
10495
Chad Rosier30450e82011-12-22 22:35:21 +000010496SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10497 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010498 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010499 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10500 EVT VT = Op.getValueType();
10501
Craig Toppered2e13d2012-01-22 19:15:14 +000010502 if (!Subtarget->hasSSE2() || !VT.isVector())
10503 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010504
Craig Toppered2e13d2012-01-22 19:15:14 +000010505 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10506 ExtraVT.getScalarType().getSizeInBits();
10507 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10508
10509 switch (VT.getSimpleVT().SimpleTy) {
10510 default: return SDValue();
10511 case MVT::v8i32:
10512 case MVT::v16i16:
10513 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010514 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010515 if (!Subtarget->hasAVX2()) {
10516 // needs to be split
10517 int NumElems = VT.getVectorNumElements();
10518 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10519 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010520
Craig Toppered2e13d2012-01-22 19:15:14 +000010521 // Extract the LHS vectors
10522 SDValue LHS = Op.getOperand(0);
10523 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10524 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010525
Craig Toppered2e13d2012-01-22 19:15:14 +000010526 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10527 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010528
Craig Toppered2e13d2012-01-22 19:15:14 +000010529 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10530 int ExtraNumElems = ExtraVT.getVectorNumElements();
10531 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10532 ExtraNumElems/2);
10533 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010534
Craig Toppered2e13d2012-01-22 19:15:14 +000010535 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10536 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010537
Craig Toppered2e13d2012-01-22 19:15:14 +000010538 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10539 }
10540 // fall through
10541 case MVT::v4i32:
10542 case MVT::v8i16: {
10543 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10544 Op.getOperand(0), ShAmt, DAG);
10545 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010546 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010547 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010548}
10549
10550
Eric Christopher9a9d2752010-07-22 02:48:34 +000010551SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10552 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010553
Eric Christopher77ed1352011-07-08 00:04:56 +000010554 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10555 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010556 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010557 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010558 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010559 SDValue Ops[] = {
10560 DAG.getRegister(X86::ESP, MVT::i32), // Base
10561 DAG.getTargetConstant(1, MVT::i8), // Scale
10562 DAG.getRegister(0, MVT::i32), // Index
10563 DAG.getTargetConstant(0, MVT::i32), // Disp
10564 DAG.getRegister(0, MVT::i32), // Segment.
10565 Zero,
10566 Chain
10567 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010568 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010569 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10570 array_lengthof(Ops));
10571 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010572 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010573
Eric Christopher9a9d2752010-07-22 02:48:34 +000010574 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010575 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010576 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010577
Chris Lattner132929a2010-08-14 17:26:09 +000010578 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10579 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10580 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10581 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010582
Chris Lattner132929a2010-08-14 17:26:09 +000010583 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10584 if (!Op1 && !Op2 && !Op3 && Op4)
10585 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010586
Chris Lattner132929a2010-08-14 17:26:09 +000010587 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10588 if (Op1 && !Op2 && !Op3 && !Op4)
10589 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010590
10591 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010592 // (MFENCE)>;
10593 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010594}
10595
Eli Friedman14648462011-07-27 22:21:52 +000010596SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10597 SelectionDAG &DAG) const {
10598 DebugLoc dl = Op.getDebugLoc();
10599 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10600 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10601 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10602 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10603
10604 // The only fence that needs an instruction is a sequentially-consistent
10605 // cross-thread fence.
10606 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10607 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10608 // no-sse2). There isn't any reason to disable it if the target processor
10609 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010610 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010611 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10612
10613 SDValue Chain = Op.getOperand(0);
10614 SDValue Zero = DAG.getConstant(0, MVT::i32);
10615 SDValue Ops[] = {
10616 DAG.getRegister(X86::ESP, MVT::i32), // Base
10617 DAG.getTargetConstant(1, MVT::i8), // Scale
10618 DAG.getRegister(0, MVT::i32), // Index
10619 DAG.getTargetConstant(0, MVT::i32), // Disp
10620 DAG.getRegister(0, MVT::i32), // Segment.
10621 Zero,
10622 Chain
10623 };
10624 SDNode *Res =
10625 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10626 array_lengthof(Ops));
10627 return SDValue(Res, 0);
10628 }
10629
10630 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10631 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10632}
10633
10634
Dan Gohmand858e902010-04-17 15:26:15 +000010635SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010636 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010637 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010638 unsigned Reg = 0;
10639 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010640 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010641 default:
10642 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010643 case MVT::i8: Reg = X86::AL; size = 1; break;
10644 case MVT::i16: Reg = X86::AX; size = 2; break;
10645 case MVT::i32: Reg = X86::EAX; size = 4; break;
10646 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010647 assert(Subtarget->is64Bit() && "Node not type legal!");
10648 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010649 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010650 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010651 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010652 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010653 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010654 Op.getOperand(1),
10655 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010656 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010657 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010658 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010659 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10660 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10661 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010662 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010663 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010664 return cpOut;
10665}
10666
Duncan Sands1607f052008-12-01 11:39:25 +000010667SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010668 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010669 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010670 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010671 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010672 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010673 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010674 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10675 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010676 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010677 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10678 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010679 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010680 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010681 rdx.getValue(1)
10682 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010683 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010684}
10685
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010686SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010687 SelectionDAG &DAG) const {
10688 EVT SrcVT = Op.getOperand(0).getValueType();
10689 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010690 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010691 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010692 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010693 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010694 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010695 // i64 <=> MMX conversions are Legal.
10696 if (SrcVT==MVT::i64 && DstVT.isVector())
10697 return Op;
10698 if (DstVT==MVT::i64 && SrcVT.isVector())
10699 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010700 // MMX <=> MMX conversions are Legal.
10701 if (SrcVT.isVector() && DstVT.isVector())
10702 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010703 // All other conversions need to be expanded.
10704 return SDValue();
10705}
Chris Lattner5b856542010-12-20 00:59:46 +000010706
Dan Gohmand858e902010-04-17 15:26:15 +000010707SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010708 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010709 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010710 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010711 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010712 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010713 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010714 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010715 Node->getOperand(0),
10716 Node->getOperand(1), negOp,
10717 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010718 cast<AtomicSDNode>(Node)->getAlignment(),
10719 cast<AtomicSDNode>(Node)->getOrdering(),
10720 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010721}
10722
Eli Friedman327236c2011-08-24 20:50:09 +000010723static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10724 SDNode *Node = Op.getNode();
10725 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010726 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010727
10728 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010729 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10730 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10731 // (The only way to get a 16-byte store is cmpxchg16b)
10732 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10733 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10734 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010735 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10736 cast<AtomicSDNode>(Node)->getMemoryVT(),
10737 Node->getOperand(0),
10738 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010739 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010740 cast<AtomicSDNode>(Node)->getOrdering(),
10741 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010742 return Swap.getValue(1);
10743 }
10744 // Other atomic stores have a simple pattern.
10745 return Op;
10746}
10747
Chris Lattner5b856542010-12-20 00:59:46 +000010748static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10749 EVT VT = Op.getNode()->getValueType(0);
10750
10751 // Let legalize expand this if it isn't a legal type yet.
10752 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10753 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010754
Chris Lattner5b856542010-12-20 00:59:46 +000010755 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010756
Chris Lattner5b856542010-12-20 00:59:46 +000010757 unsigned Opc;
10758 bool ExtraOp = false;
10759 switch (Op.getOpcode()) {
10760 default: assert(0 && "Invalid code");
10761 case ISD::ADDC: Opc = X86ISD::ADD; break;
10762 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10763 case ISD::SUBC: Opc = X86ISD::SUB; break;
10764 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10765 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010766
Chris Lattner5b856542010-12-20 00:59:46 +000010767 if (!ExtraOp)
10768 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10769 Op.getOperand(1));
10770 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10771 Op.getOperand(1), Op.getOperand(2));
10772}
10773
Evan Cheng0db9fe62006-04-25 20:13:52 +000010774/// LowerOperation - Provide custom lowering hooks for some operations.
10775///
Dan Gohmand858e902010-04-17 15:26:15 +000010776SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010777 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010778 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010779 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010780 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010781 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010782 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10783 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010784 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010785 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010786 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010787 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10788 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10789 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010790 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010791 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010792 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10793 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10794 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010795 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010796 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010797 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010798 case ISD::SHL_PARTS:
10799 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010800 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010801 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010802 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010803 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010804 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010805 case ISD::FABS: return LowerFABS(Op, DAG);
10806 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010807 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010808 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010809 case ISD::SETCC: return LowerSETCC(Op, DAG);
10810 case ISD::SELECT: return LowerSELECT(Op, DAG);
10811 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010812 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010813 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010814 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010815 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010816 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010817 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10818 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010819 case ISD::FRAME_TO_ARGS_OFFSET:
10820 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010821 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010822 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010823 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10824 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010825 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010826 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010827 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010828 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010829 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010830 case ISD::SRA:
10831 case ISD::SRL:
10832 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010833 case ISD::SADDO:
10834 case ISD::UADDO:
10835 case ISD::SSUBO:
10836 case ISD::USUBO:
10837 case ISD::SMULO:
10838 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010839 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010840 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010841 case ISD::ADDC:
10842 case ISD::ADDE:
10843 case ISD::SUBC:
10844 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010845 case ISD::ADD: return LowerADD(Op, DAG);
10846 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010847 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010848}
10849
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010850static void ReplaceATOMIC_LOAD(SDNode *Node,
10851 SmallVectorImpl<SDValue> &Results,
10852 SelectionDAG &DAG) {
10853 DebugLoc dl = Node->getDebugLoc();
10854 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10855
10856 // Convert wide load -> cmpxchg8b/cmpxchg16b
10857 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10858 // (The only way to get a 16-byte load is cmpxchg16b)
10859 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010860 SDValue Zero = DAG.getConstant(0, VT);
10861 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010862 Node->getOperand(0),
10863 Node->getOperand(1), Zero, Zero,
10864 cast<AtomicSDNode>(Node)->getMemOperand(),
10865 cast<AtomicSDNode>(Node)->getOrdering(),
10866 cast<AtomicSDNode>(Node)->getSynchScope());
10867 Results.push_back(Swap.getValue(0));
10868 Results.push_back(Swap.getValue(1));
10869}
10870
Duncan Sands1607f052008-12-01 11:39:25 +000010871void X86TargetLowering::
10872ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010873 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010874 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010875 assert (Node->getValueType(0) == MVT::i64 &&
10876 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010877
10878 SDValue Chain = Node->getOperand(0);
10879 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010880 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010881 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010882 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010883 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010884 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010885 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010886 SDValue Result =
10887 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10888 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010889 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010890 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010891 Results.push_back(Result.getValue(2));
10892}
10893
Duncan Sands126d9072008-07-04 11:47:58 +000010894/// ReplaceNodeResults - Replace a node with an illegal result type
10895/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010896void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10897 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010898 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010899 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010900 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010901 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010902 assert(false && "Do not know how to custom type legalize this operation!");
10903 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010904 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010905 case ISD::ADDC:
10906 case ISD::ADDE:
10907 case ISD::SUBC:
10908 case ISD::SUBE:
10909 // We don't want to expand or promote these.
10910 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010911 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010912 std::pair<SDValue,SDValue> Vals =
10913 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010914 SDValue FIST = Vals.first, StackSlot = Vals.second;
10915 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010916 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010917 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010918 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010919 MachinePointerInfo(),
10920 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010921 }
10922 return;
10923 }
10924 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010925 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010926 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010927 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010928 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010929 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010930 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010931 eax.getValue(2));
10932 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10933 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010934 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010935 Results.push_back(edx.getValue(1));
10936 return;
10937 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010938 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010939 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010940 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010941 bool Regs64bit = T == MVT::i128;
10942 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010943 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010944 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10945 DAG.getConstant(0, HalfT));
10946 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10947 DAG.getConstant(1, HalfT));
10948 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10949 Regs64bit ? X86::RAX : X86::EAX,
10950 cpInL, SDValue());
10951 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10952 Regs64bit ? X86::RDX : X86::EDX,
10953 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010954 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010955 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10956 DAG.getConstant(0, HalfT));
10957 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10958 DAG.getConstant(1, HalfT));
10959 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10960 Regs64bit ? X86::RBX : X86::EBX,
10961 swapInL, cpInH.getValue(1));
10962 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10963 Regs64bit ? X86::RCX : X86::ECX,
10964 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010965 SDValue Ops[] = { swapInH.getValue(0),
10966 N->getOperand(1),
10967 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010968 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010969 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010970 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10971 X86ISD::LCMPXCHG8_DAG;
10972 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010973 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010974 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10975 Regs64bit ? X86::RAX : X86::EAX,
10976 HalfT, Result.getValue(1));
10977 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10978 Regs64bit ? X86::RDX : X86::EDX,
10979 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010980 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010981 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010982 Results.push_back(cpOutH.getValue(1));
10983 return;
10984 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010985 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010986 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10987 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010988 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010989 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10990 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010991 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010992 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10993 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010994 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010995 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10996 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010997 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010998 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10999 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011000 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011001 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11002 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011003 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011004 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11005 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011006 case ISD::ATOMIC_LOAD:
11007 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011008 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011009}
11010
Evan Cheng72261582005-12-20 06:22:03 +000011011const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11012 switch (Opcode) {
11013 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011014 case X86ISD::BSF: return "X86ISD::BSF";
11015 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011016 case X86ISD::SHLD: return "X86ISD::SHLD";
11017 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011018 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011019 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011020 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011021 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011022 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011023 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011024 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11025 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11026 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011027 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011028 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011029 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011030 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011031 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011032 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011033 case X86ISD::COMI: return "X86ISD::COMI";
11034 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011035 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011036 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011037 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11038 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011039 case X86ISD::CMOV: return "X86ISD::CMOV";
11040 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011041 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011042 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11043 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011044 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011045 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011046 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011047 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011048 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011049 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11050 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011051 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011052 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011053 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011054 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011055 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011056 case X86ISD::HADD: return "X86ISD::HADD";
11057 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011058 case X86ISD::FHADD: return "X86ISD::FHADD";
11059 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011060 case X86ISD::FMAX: return "X86ISD::FMAX";
11061 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011062 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11063 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011064 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011065 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011066 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011067 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011068 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011069 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11070 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011071 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11072 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11073 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11074 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11075 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11076 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011077 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11078 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011079 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11080 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011081 case X86ISD::VSHL: return "X86ISD::VSHL";
11082 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011083 case X86ISD::VSRA: return "X86ISD::VSRA";
11084 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11085 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11086 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011087 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011088 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11089 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011090 case X86ISD::ADD: return "X86ISD::ADD";
11091 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011092 case X86ISD::ADC: return "X86ISD::ADC";
11093 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011094 case X86ISD::SMUL: return "X86ISD::SMUL";
11095 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011096 case X86ISD::INC: return "X86ISD::INC";
11097 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011098 case X86ISD::OR: return "X86ISD::OR";
11099 case X86ISD::XOR: return "X86ISD::XOR";
11100 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011101 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011102 case X86ISD::BLSI: return "X86ISD::BLSI";
11103 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11104 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011105 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011106 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011107 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011108 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11109 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11110 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011111 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011112 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011113 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011114 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011115 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011116 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11117 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011118 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11119 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11120 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011121 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11122 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011123 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11124 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011125 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011126 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011127 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011128 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011129 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011130 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011131 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011132 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011133 }
11134}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011135
Chris Lattnerc9addb72007-03-30 23:15:24 +000011136// isLegalAddressingMode - Return true if the addressing mode represented
11137// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011138bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011139 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011140 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011141 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011142 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011143
Chris Lattnerc9addb72007-03-30 23:15:24 +000011144 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011145 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011146 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011147
Chris Lattnerc9addb72007-03-30 23:15:24 +000011148 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011149 unsigned GVFlags =
11150 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011151
Chris Lattnerdfed4132009-07-10 07:38:24 +000011152 // If a reference to this global requires an extra load, we can't fold it.
11153 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011154 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011155
Chris Lattnerdfed4132009-07-10 07:38:24 +000011156 // If BaseGV requires a register for the PIC base, we cannot also have a
11157 // BaseReg specified.
11158 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011159 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011160
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011161 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011162 if ((M != CodeModel::Small || R != Reloc::Static) &&
11163 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011164 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011165 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011166
Chris Lattnerc9addb72007-03-30 23:15:24 +000011167 switch (AM.Scale) {
11168 case 0:
11169 case 1:
11170 case 2:
11171 case 4:
11172 case 8:
11173 // These scales always work.
11174 break;
11175 case 3:
11176 case 5:
11177 case 9:
11178 // These scales are formed with basereg+scalereg. Only accept if there is
11179 // no basereg yet.
11180 if (AM.HasBaseReg)
11181 return false;
11182 break;
11183 default: // Other stuff never works.
11184 return false;
11185 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011186
Chris Lattnerc9addb72007-03-30 23:15:24 +000011187 return true;
11188}
11189
11190
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011191bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011192 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011193 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011194 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11195 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011196 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011197 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011198 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011199}
11200
Owen Andersone50ed302009-08-10 22:56:29 +000011201bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011202 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011203 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011204 unsigned NumBits1 = VT1.getSizeInBits();
11205 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011206 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011207 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011208 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011209}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011210
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011211bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011212 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011213 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011214}
11215
Owen Andersone50ed302009-08-10 22:56:29 +000011216bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011217 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011218 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011219}
11220
Owen Andersone50ed302009-08-10 22:56:29 +000011221bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011222 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011223 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011224}
11225
Evan Cheng60c07e12006-07-05 22:17:51 +000011226/// isShuffleMaskLegal - Targets can use this to indicate that they only
11227/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11228/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11229/// are assumed to be legal.
11230bool
Eric Christopherfd179292009-08-27 18:07:15 +000011231X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011232 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011233 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011234 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011235 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011236
Nate Begemana09008b2009-10-19 02:17:23 +000011237 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011238 return (VT.getVectorNumElements() == 2 ||
11239 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11240 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011241 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011242 isPSHUFDMask(M, VT) ||
11243 isPSHUFHWMask(M, VT) ||
11244 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011245 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011246 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11247 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011248 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11249 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011250}
11251
Dan Gohman7d8143f2008-04-09 20:09:42 +000011252bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011253X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011254 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011255 unsigned NumElts = VT.getVectorNumElements();
11256 // FIXME: This collection of masks seems suspect.
11257 if (NumElts == 2)
11258 return true;
11259 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11260 return (isMOVLMask(Mask, VT) ||
11261 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011262 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11263 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011264 }
11265 return false;
11266}
11267
11268//===----------------------------------------------------------------------===//
11269// X86 Scheduler Hooks
11270//===----------------------------------------------------------------------===//
11271
Mon P Wang63307c32008-05-05 19:05:59 +000011272// private utility function
11273MachineBasicBlock *
11274X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11275 MachineBasicBlock *MBB,
11276 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011277 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011278 unsigned LoadOpc,
11279 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011280 unsigned notOpc,
11281 unsigned EAXreg,
11282 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011283 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011284 // For the atomic bitwise operator, we generate
11285 // thisMBB:
11286 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011287 // ld t1 = [bitinstr.addr]
11288 // op t2 = t1, [bitinstr.val]
11289 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011290 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11291 // bz newMBB
11292 // fallthrough -->nextMBB
11293 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11294 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011295 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011296 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011297
Mon P Wang63307c32008-05-05 19:05:59 +000011298 /// First build the CFG
11299 MachineFunction *F = MBB->getParent();
11300 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011301 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11302 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11303 F->insert(MBBIter, newMBB);
11304 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011305
Dan Gohman14152b42010-07-06 20:24:04 +000011306 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11307 nextMBB->splice(nextMBB->begin(), thisMBB,
11308 llvm::next(MachineBasicBlock::iterator(bInstr)),
11309 thisMBB->end());
11310 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011311
Mon P Wang63307c32008-05-05 19:05:59 +000011312 // Update thisMBB to fall through to newMBB
11313 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011314
Mon P Wang63307c32008-05-05 19:05:59 +000011315 // newMBB jumps to itself and fall through to nextMBB
11316 newMBB->addSuccessor(nextMBB);
11317 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011318
Mon P Wang63307c32008-05-05 19:05:59 +000011319 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011320 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011321 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011322 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011323 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011324 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011325 int numArgs = bInstr->getNumOperands() - 1;
11326 for (int i=0; i < numArgs; ++i)
11327 argOpers[i] = &bInstr->getOperand(i+1);
11328
11329 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011330 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011331 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011332
Dale Johannesen140be2d2008-08-19 18:47:28 +000011333 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011334 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011335 for (int i=0; i <= lastAddrIndx; ++i)
11336 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011337
Dale Johannesen140be2d2008-08-19 18:47:28 +000011338 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011339 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011340 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011341 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011342 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011343 tt = t1;
11344
Dale Johannesen140be2d2008-08-19 18:47:28 +000011345 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011346 assert((argOpers[valArgIndx]->isReg() ||
11347 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011348 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011349 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011350 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011351 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011352 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011353 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011354 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011355
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011356 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011357 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011358
Dale Johannesene4d209d2009-02-03 20:21:25 +000011359 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011360 for (int i=0; i <= lastAddrIndx; ++i)
11361 (*MIB).addOperand(*argOpers[i]);
11362 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011363 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011364 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11365 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011366
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011367 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011368 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011369
Mon P Wang63307c32008-05-05 19:05:59 +000011370 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011371 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011372
Dan Gohman14152b42010-07-06 20:24:04 +000011373 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011374 return nextMBB;
11375}
11376
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011377// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011378MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011379X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11380 MachineBasicBlock *MBB,
11381 unsigned regOpcL,
11382 unsigned regOpcH,
11383 unsigned immOpcL,
11384 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011385 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 // For the atomic bitwise operator, we generate
11387 // thisMBB (instructions are in pairs, except cmpxchg8b)
11388 // ld t1,t2 = [bitinstr.addr]
11389 // newMBB:
11390 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11391 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011392 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011393 // mov ECX, EBX <- t5, t6
11394 // mov EAX, EDX <- t1, t2
11395 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11396 // mov t3, t4 <- EAX, EDX
11397 // bz newMBB
11398 // result in out1, out2
11399 // fallthrough -->nextMBB
11400
11401 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11402 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011403 const unsigned NotOpc = X86::NOT32r;
11404 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11405 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11406 MachineFunction::iterator MBBIter = MBB;
11407 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011408
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011409 /// First build the CFG
11410 MachineFunction *F = MBB->getParent();
11411 MachineBasicBlock *thisMBB = MBB;
11412 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11413 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11414 F->insert(MBBIter, newMBB);
11415 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011416
Dan Gohman14152b42010-07-06 20:24:04 +000011417 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11418 nextMBB->splice(nextMBB->begin(), thisMBB,
11419 llvm::next(MachineBasicBlock::iterator(bInstr)),
11420 thisMBB->end());
11421 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011422
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423 // Update thisMBB to fall through to newMBB
11424 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011425
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011426 // newMBB jumps to itself and fall through to nextMBB
11427 newMBB->addSuccessor(nextMBB);
11428 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011429
Dale Johannesene4d209d2009-02-03 20:21:25 +000011430 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011431 // Insert instructions into newMBB based on incoming instruction
11432 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011433 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011434 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011435 MachineOperand& dest1Oper = bInstr->getOperand(0);
11436 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011437 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11438 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011439 argOpers[i] = &bInstr->getOperand(i+2);
11440
Dan Gohman71ea4e52010-05-14 21:01:44 +000011441 // We use some of the operands multiple times, so conservatively just
11442 // clear any kill flags that might be present.
11443 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11444 argOpers[i]->setIsKill(false);
11445 }
11446
Evan Chengad5b52f2010-01-08 19:14:57 +000011447 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011448 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011449
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011450 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011451 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011452 for (int i=0; i <= lastAddrIndx; ++i)
11453 (*MIB).addOperand(*argOpers[i]);
11454 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011455 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011456 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011457 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011458 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011459 MachineOperand newOp3 = *(argOpers[3]);
11460 if (newOp3.isImm())
11461 newOp3.setImm(newOp3.getImm()+4);
11462 else
11463 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011465 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466
11467 // t3/4 are defined later, at the bottom of the loop
11468 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11469 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011470 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011471 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011472 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011473 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11474
Evan Cheng306b4ca2010-01-08 23:41:50 +000011475 // The subsequent operations should be using the destination registers of
11476 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011477 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011478 t1 = F->getRegInfo().createVirtualRegister(RC);
11479 t2 = F->getRegInfo().createVirtualRegister(RC);
11480 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11481 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011482 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011483 t1 = dest1Oper.getReg();
11484 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011485 }
11486
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011487 int valArgIndx = lastAddrIndx + 1;
11488 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011489 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011490 "invalid operand");
11491 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11492 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011493 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011494 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011495 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011496 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011497 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011498 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011499 (*MIB).addOperand(*argOpers[valArgIndx]);
11500 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011501 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011502 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011503 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011504 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011505 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011506 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011508 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011509 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011510 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011511
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011512 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011514 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011515 MIB.addReg(t2);
11516
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011517 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011518 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011519 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011520 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011521
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523 for (int i=0; i <= lastAddrIndx; ++i)
11524 (*MIB).addOperand(*argOpers[i]);
11525
11526 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011527 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11528 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011529
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011530 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011531 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011532 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011534
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011536 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537
Dan Gohman14152b42010-07-06 20:24:04 +000011538 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011539 return nextMBB;
11540}
11541
11542// private utility function
11543MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011544X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11545 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011546 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011547 // For the atomic min/max operator, we generate
11548 // thisMBB:
11549 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011550 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011551 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011552 // cmp t1, t2
11553 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011554 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011555 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11556 // bz newMBB
11557 // fallthrough -->nextMBB
11558 //
11559 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11560 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011561 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011562 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011563
Mon P Wang63307c32008-05-05 19:05:59 +000011564 /// First build the CFG
11565 MachineFunction *F = MBB->getParent();
11566 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011567 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11568 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11569 F->insert(MBBIter, newMBB);
11570 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011571
Dan Gohman14152b42010-07-06 20:24:04 +000011572 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11573 nextMBB->splice(nextMBB->begin(), thisMBB,
11574 llvm::next(MachineBasicBlock::iterator(mInstr)),
11575 thisMBB->end());
11576 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011577
Mon P Wang63307c32008-05-05 19:05:59 +000011578 // Update thisMBB to fall through to newMBB
11579 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011580
Mon P Wang63307c32008-05-05 19:05:59 +000011581 // newMBB jumps to newMBB and fall through to nextMBB
11582 newMBB->addSuccessor(nextMBB);
11583 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011584
Dale Johannesene4d209d2009-02-03 20:21:25 +000011585 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011586 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011587 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011588 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011589 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011590 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011591 int numArgs = mInstr->getNumOperands() - 1;
11592 for (int i=0; i < numArgs; ++i)
11593 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011594
Mon P Wang63307c32008-05-05 19:05:59 +000011595 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011596 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011597 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011598
Mon P Wangab3e7472008-05-05 22:56:23 +000011599 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011600 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011601 for (int i=0; i <= lastAddrIndx; ++i)
11602 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011603
Mon P Wang63307c32008-05-05 19:05:59 +000011604 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011605 assert((argOpers[valArgIndx]->isReg() ||
11606 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011607 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011608
11609 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011610 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011611 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011612 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011613 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011614 (*MIB).addOperand(*argOpers[valArgIndx]);
11615
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011616 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011617 MIB.addReg(t1);
11618
Dale Johannesene4d209d2009-02-03 20:21:25 +000011619 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011620 MIB.addReg(t1);
11621 MIB.addReg(t2);
11622
11623 // Generate movc
11624 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011625 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011626 MIB.addReg(t2);
11627 MIB.addReg(t1);
11628
11629 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011630 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011631 for (int i=0; i <= lastAddrIndx; ++i)
11632 (*MIB).addOperand(*argOpers[i]);
11633 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011634 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011635 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11636 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011637
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011638 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011639 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011640
Mon P Wang63307c32008-05-05 19:05:59 +000011641 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011642 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011643
Dan Gohman14152b42010-07-06 20:24:04 +000011644 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011645 return nextMBB;
11646}
11647
Eric Christopherf83a5de2009-08-27 18:08:16 +000011648// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011649// or XMM0_V32I8 in AVX all of this code can be replaced with that
11650// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011651MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011652X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011653 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011654 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011655 "Target must have SSE4.2 or AVX features enabled");
11656
Eric Christopherb120ab42009-08-18 22:50:32 +000011657 DebugLoc dl = MI->getDebugLoc();
11658 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011659 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011660 if (!Subtarget->hasAVX()) {
11661 if (memArg)
11662 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11663 else
11664 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11665 } else {
11666 if (memArg)
11667 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11668 else
11669 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11670 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011671
Eric Christopher41c902f2010-11-30 08:20:21 +000011672 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011673 for (unsigned i = 0; i < numArgs; ++i) {
11674 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011675 if (!(Op.isReg() && Op.isImplicit()))
11676 MIB.addOperand(Op);
11677 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011678 BuildMI(*BB, MI, dl,
11679 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11680 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011681 .addReg(X86::XMM0);
11682
Dan Gohman14152b42010-07-06 20:24:04 +000011683 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011684 return BB;
11685}
11686
11687MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011688X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011689 DebugLoc dl = MI->getDebugLoc();
11690 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011691
Eric Christopher228232b2010-11-30 07:20:12 +000011692 // Address into RAX/EAX, other two args into ECX, EDX.
11693 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11694 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11695 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11696 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011697 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011698
Eric Christopher228232b2010-11-30 07:20:12 +000011699 unsigned ValOps = X86::AddrNumOperands;
11700 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11701 .addReg(MI->getOperand(ValOps).getReg());
11702 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11703 .addReg(MI->getOperand(ValOps+1).getReg());
11704
11705 // The instruction doesn't actually take any operands though.
11706 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011707
Eric Christopher228232b2010-11-30 07:20:12 +000011708 MI->eraseFromParent(); // The pseudo is gone now.
11709 return BB;
11710}
11711
11712MachineBasicBlock *
11713X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011714 DebugLoc dl = MI->getDebugLoc();
11715 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011716
Eric Christopher228232b2010-11-30 07:20:12 +000011717 // First arg in ECX, the second in EAX.
11718 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11719 .addReg(MI->getOperand(0).getReg());
11720 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11721 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011722
Eric Christopher228232b2010-11-30 07:20:12 +000011723 // The instruction doesn't actually take any operands though.
11724 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011725
Eric Christopher228232b2010-11-30 07:20:12 +000011726 MI->eraseFromParent(); // The pseudo is gone now.
11727 return BB;
11728}
11729
11730MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011731X86TargetLowering::EmitVAARG64WithCustomInserter(
11732 MachineInstr *MI,
11733 MachineBasicBlock *MBB) const {
11734 // Emit va_arg instruction on X86-64.
11735
11736 // Operands to this pseudo-instruction:
11737 // 0 ) Output : destination address (reg)
11738 // 1-5) Input : va_list address (addr, i64mem)
11739 // 6 ) ArgSize : Size (in bytes) of vararg type
11740 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11741 // 8 ) Align : Alignment of type
11742 // 9 ) EFLAGS (implicit-def)
11743
11744 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11745 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11746
11747 unsigned DestReg = MI->getOperand(0).getReg();
11748 MachineOperand &Base = MI->getOperand(1);
11749 MachineOperand &Scale = MI->getOperand(2);
11750 MachineOperand &Index = MI->getOperand(3);
11751 MachineOperand &Disp = MI->getOperand(4);
11752 MachineOperand &Segment = MI->getOperand(5);
11753 unsigned ArgSize = MI->getOperand(6).getImm();
11754 unsigned ArgMode = MI->getOperand(7).getImm();
11755 unsigned Align = MI->getOperand(8).getImm();
11756
11757 // Memory Reference
11758 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11759 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11760 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11761
11762 // Machine Information
11763 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11764 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11765 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11766 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11767 DebugLoc DL = MI->getDebugLoc();
11768
11769 // struct va_list {
11770 // i32 gp_offset
11771 // i32 fp_offset
11772 // i64 overflow_area (address)
11773 // i64 reg_save_area (address)
11774 // }
11775 // sizeof(va_list) = 24
11776 // alignment(va_list) = 8
11777
11778 unsigned TotalNumIntRegs = 6;
11779 unsigned TotalNumXMMRegs = 8;
11780 bool UseGPOffset = (ArgMode == 1);
11781 bool UseFPOffset = (ArgMode == 2);
11782 unsigned MaxOffset = TotalNumIntRegs * 8 +
11783 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11784
11785 /* Align ArgSize to a multiple of 8 */
11786 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11787 bool NeedsAlign = (Align > 8);
11788
11789 MachineBasicBlock *thisMBB = MBB;
11790 MachineBasicBlock *overflowMBB;
11791 MachineBasicBlock *offsetMBB;
11792 MachineBasicBlock *endMBB;
11793
11794 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11795 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11796 unsigned OffsetReg = 0;
11797
11798 if (!UseGPOffset && !UseFPOffset) {
11799 // If we only pull from the overflow region, we don't create a branch.
11800 // We don't need to alter control flow.
11801 OffsetDestReg = 0; // unused
11802 OverflowDestReg = DestReg;
11803
11804 offsetMBB = NULL;
11805 overflowMBB = thisMBB;
11806 endMBB = thisMBB;
11807 } else {
11808 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11809 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11810 // If not, pull from overflow_area. (branch to overflowMBB)
11811 //
11812 // thisMBB
11813 // | .
11814 // | .
11815 // offsetMBB overflowMBB
11816 // | .
11817 // | .
11818 // endMBB
11819
11820 // Registers for the PHI in endMBB
11821 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11822 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11823
11824 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11825 MachineFunction *MF = MBB->getParent();
11826 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11827 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11828 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11829
11830 MachineFunction::iterator MBBIter = MBB;
11831 ++MBBIter;
11832
11833 // Insert the new basic blocks
11834 MF->insert(MBBIter, offsetMBB);
11835 MF->insert(MBBIter, overflowMBB);
11836 MF->insert(MBBIter, endMBB);
11837
11838 // Transfer the remainder of MBB and its successor edges to endMBB.
11839 endMBB->splice(endMBB->begin(), thisMBB,
11840 llvm::next(MachineBasicBlock::iterator(MI)),
11841 thisMBB->end());
11842 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11843
11844 // Make offsetMBB and overflowMBB successors of thisMBB
11845 thisMBB->addSuccessor(offsetMBB);
11846 thisMBB->addSuccessor(overflowMBB);
11847
11848 // endMBB is a successor of both offsetMBB and overflowMBB
11849 offsetMBB->addSuccessor(endMBB);
11850 overflowMBB->addSuccessor(endMBB);
11851
11852 // Load the offset value into a register
11853 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11854 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11855 .addOperand(Base)
11856 .addOperand(Scale)
11857 .addOperand(Index)
11858 .addDisp(Disp, UseFPOffset ? 4 : 0)
11859 .addOperand(Segment)
11860 .setMemRefs(MMOBegin, MMOEnd);
11861
11862 // Check if there is enough room left to pull this argument.
11863 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11864 .addReg(OffsetReg)
11865 .addImm(MaxOffset + 8 - ArgSizeA8);
11866
11867 // Branch to "overflowMBB" if offset >= max
11868 // Fall through to "offsetMBB" otherwise
11869 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11870 .addMBB(overflowMBB);
11871 }
11872
11873 // In offsetMBB, emit code to use the reg_save_area.
11874 if (offsetMBB) {
11875 assert(OffsetReg != 0);
11876
11877 // Read the reg_save_area address.
11878 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11879 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11880 .addOperand(Base)
11881 .addOperand(Scale)
11882 .addOperand(Index)
11883 .addDisp(Disp, 16)
11884 .addOperand(Segment)
11885 .setMemRefs(MMOBegin, MMOEnd);
11886
11887 // Zero-extend the offset
11888 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11889 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11890 .addImm(0)
11891 .addReg(OffsetReg)
11892 .addImm(X86::sub_32bit);
11893
11894 // Add the offset to the reg_save_area to get the final address.
11895 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11896 .addReg(OffsetReg64)
11897 .addReg(RegSaveReg);
11898
11899 // Compute the offset for the next argument
11900 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11901 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11902 .addReg(OffsetReg)
11903 .addImm(UseFPOffset ? 16 : 8);
11904
11905 // Store it back into the va_list.
11906 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11907 .addOperand(Base)
11908 .addOperand(Scale)
11909 .addOperand(Index)
11910 .addDisp(Disp, UseFPOffset ? 4 : 0)
11911 .addOperand(Segment)
11912 .addReg(NextOffsetReg)
11913 .setMemRefs(MMOBegin, MMOEnd);
11914
11915 // Jump to endMBB
11916 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11917 .addMBB(endMBB);
11918 }
11919
11920 //
11921 // Emit code to use overflow area
11922 //
11923
11924 // Load the overflow_area address into a register.
11925 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11926 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11927 .addOperand(Base)
11928 .addOperand(Scale)
11929 .addOperand(Index)
11930 .addDisp(Disp, 8)
11931 .addOperand(Segment)
11932 .setMemRefs(MMOBegin, MMOEnd);
11933
11934 // If we need to align it, do so. Otherwise, just copy the address
11935 // to OverflowDestReg.
11936 if (NeedsAlign) {
11937 // Align the overflow address
11938 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11939 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11940
11941 // aligned_addr = (addr + (align-1)) & ~(align-1)
11942 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11943 .addReg(OverflowAddrReg)
11944 .addImm(Align-1);
11945
11946 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11947 .addReg(TmpReg)
11948 .addImm(~(uint64_t)(Align-1));
11949 } else {
11950 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11951 .addReg(OverflowAddrReg);
11952 }
11953
11954 // Compute the next overflow address after this argument.
11955 // (the overflow address should be kept 8-byte aligned)
11956 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11957 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11958 .addReg(OverflowDestReg)
11959 .addImm(ArgSizeA8);
11960
11961 // Store the new overflow address.
11962 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11963 .addOperand(Base)
11964 .addOperand(Scale)
11965 .addOperand(Index)
11966 .addDisp(Disp, 8)
11967 .addOperand(Segment)
11968 .addReg(NextAddrReg)
11969 .setMemRefs(MMOBegin, MMOEnd);
11970
11971 // If we branched, emit the PHI to the front of endMBB.
11972 if (offsetMBB) {
11973 BuildMI(*endMBB, endMBB->begin(), DL,
11974 TII->get(X86::PHI), DestReg)
11975 .addReg(OffsetDestReg).addMBB(offsetMBB)
11976 .addReg(OverflowDestReg).addMBB(overflowMBB);
11977 }
11978
11979 // Erase the pseudo instruction
11980 MI->eraseFromParent();
11981
11982 return endMBB;
11983}
11984
11985MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011986X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11987 MachineInstr *MI,
11988 MachineBasicBlock *MBB) const {
11989 // Emit code to save XMM registers to the stack. The ABI says that the
11990 // number of registers to save is given in %al, so it's theoretically
11991 // possible to do an indirect jump trick to avoid saving all of them,
11992 // however this code takes a simpler approach and just executes all
11993 // of the stores if %al is non-zero. It's less code, and it's probably
11994 // easier on the hardware branch predictor, and stores aren't all that
11995 // expensive anyway.
11996
11997 // Create the new basic blocks. One block contains all the XMM stores,
11998 // and one block is the final destination regardless of whether any
11999 // stores were performed.
12000 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12001 MachineFunction *F = MBB->getParent();
12002 MachineFunction::iterator MBBIter = MBB;
12003 ++MBBIter;
12004 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12005 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12006 F->insert(MBBIter, XMMSaveMBB);
12007 F->insert(MBBIter, EndMBB);
12008
Dan Gohman14152b42010-07-06 20:24:04 +000012009 // Transfer the remainder of MBB and its successor edges to EndMBB.
12010 EndMBB->splice(EndMBB->begin(), MBB,
12011 llvm::next(MachineBasicBlock::iterator(MI)),
12012 MBB->end());
12013 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12014
Dan Gohmand6708ea2009-08-15 01:38:56 +000012015 // The original block will now fall through to the XMM save block.
12016 MBB->addSuccessor(XMMSaveMBB);
12017 // The XMMSaveMBB will fall through to the end block.
12018 XMMSaveMBB->addSuccessor(EndMBB);
12019
12020 // Now add the instructions.
12021 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12022 DebugLoc DL = MI->getDebugLoc();
12023
12024 unsigned CountReg = MI->getOperand(0).getReg();
12025 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12026 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12027
12028 if (!Subtarget->isTargetWin64()) {
12029 // If %al is 0, branch around the XMM save block.
12030 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012031 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012032 MBB->addSuccessor(EndMBB);
12033 }
12034
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012035 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012036 // In the XMM save block, save all the XMM argument registers.
12037 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12038 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012039 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012040 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012041 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012042 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012043 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012044 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012045 .addFrameIndex(RegSaveFrameIndex)
12046 .addImm(/*Scale=*/1)
12047 .addReg(/*IndexReg=*/0)
12048 .addImm(/*Disp=*/Offset)
12049 .addReg(/*Segment=*/0)
12050 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012051 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012052 }
12053
Dan Gohman14152b42010-07-06 20:24:04 +000012054 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012055
12056 return EndMBB;
12057}
Mon P Wang63307c32008-05-05 19:05:59 +000012058
Evan Cheng60c07e12006-07-05 22:17:51 +000012059MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012060X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012061 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012062 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12063 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012064
Chris Lattner52600972009-09-02 05:57:00 +000012065 // To "insert" a SELECT_CC instruction, we actually have to insert the
12066 // diamond control-flow pattern. The incoming instruction knows the
12067 // destination vreg to set, the condition code register to branch on, the
12068 // true/false values to select between, and a branch opcode to use.
12069 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12070 MachineFunction::iterator It = BB;
12071 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012072
Chris Lattner52600972009-09-02 05:57:00 +000012073 // thisMBB:
12074 // ...
12075 // TrueVal = ...
12076 // cmpTY ccX, r1, r2
12077 // bCC copy1MBB
12078 // fallthrough --> copy0MBB
12079 MachineBasicBlock *thisMBB = BB;
12080 MachineFunction *F = BB->getParent();
12081 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12082 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012083 F->insert(It, copy0MBB);
12084 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012085
Bill Wendling730c07e2010-06-25 20:48:10 +000012086 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12087 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012088 if (!MI->killsRegister(X86::EFLAGS)) {
12089 copy0MBB->addLiveIn(X86::EFLAGS);
12090 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012091 }
12092
Dan Gohman14152b42010-07-06 20:24:04 +000012093 // Transfer the remainder of BB and its successor edges to sinkMBB.
12094 sinkMBB->splice(sinkMBB->begin(), BB,
12095 llvm::next(MachineBasicBlock::iterator(MI)),
12096 BB->end());
12097 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12098
12099 // Add the true and fallthrough blocks as its successors.
12100 BB->addSuccessor(copy0MBB);
12101 BB->addSuccessor(sinkMBB);
12102
12103 // Create the conditional branch instruction.
12104 unsigned Opc =
12105 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12106 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12107
Chris Lattner52600972009-09-02 05:57:00 +000012108 // copy0MBB:
12109 // %FalseValue = ...
12110 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012111 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012112
Chris Lattner52600972009-09-02 05:57:00 +000012113 // sinkMBB:
12114 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12115 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012116 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12117 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012118 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12119 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12120
Dan Gohman14152b42010-07-06 20:24:04 +000012121 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012122 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012123}
12124
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012125MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012126X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12127 bool Is64Bit) const {
12128 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12129 DebugLoc DL = MI->getDebugLoc();
12130 MachineFunction *MF = BB->getParent();
12131 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12132
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012133 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012134
12135 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12136 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12137
12138 // BB:
12139 // ... [Till the alloca]
12140 // If stacklet is not large enough, jump to mallocMBB
12141 //
12142 // bumpMBB:
12143 // Allocate by subtracting from RSP
12144 // Jump to continueMBB
12145 //
12146 // mallocMBB:
12147 // Allocate by call to runtime
12148 //
12149 // continueMBB:
12150 // ...
12151 // [rest of original BB]
12152 //
12153
12154 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12155 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12156 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12157
12158 MachineRegisterInfo &MRI = MF->getRegInfo();
12159 const TargetRegisterClass *AddrRegClass =
12160 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12161
12162 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12163 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12164 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012165 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012166 sizeVReg = MI->getOperand(1).getReg(),
12167 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12168
12169 MachineFunction::iterator MBBIter = BB;
12170 ++MBBIter;
12171
12172 MF->insert(MBBIter, bumpMBB);
12173 MF->insert(MBBIter, mallocMBB);
12174 MF->insert(MBBIter, continueMBB);
12175
12176 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12177 (MachineBasicBlock::iterator(MI)), BB->end());
12178 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12179
12180 // Add code to the main basic block to check if the stack limit has been hit,
12181 // and if so, jump to mallocMBB otherwise to bumpMBB.
12182 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012183 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012184 .addReg(tmpSPVReg).addReg(sizeVReg);
12185 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012186 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012187 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012188 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12189
12190 // bumpMBB simply decreases the stack pointer, since we know the current
12191 // stacklet has enough space.
12192 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012193 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012194 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012195 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012196 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12197
12198 // Calls into a routine in libgcc to allocate more space from the heap.
12199 if (Is64Bit) {
12200 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12201 .addReg(sizeVReg);
12202 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12203 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12204 } else {
12205 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12206 .addImm(12);
12207 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12208 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12209 .addExternalSymbol("__morestack_allocate_stack_space");
12210 }
12211
12212 if (!Is64Bit)
12213 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12214 .addImm(16);
12215
12216 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12217 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12218 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12219
12220 // Set up the CFG correctly.
12221 BB->addSuccessor(bumpMBB);
12222 BB->addSuccessor(mallocMBB);
12223 mallocMBB->addSuccessor(continueMBB);
12224 bumpMBB->addSuccessor(continueMBB);
12225
12226 // Take care of the PHI nodes.
12227 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12228 MI->getOperand(0).getReg())
12229 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12230 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12231
12232 // Delete the original pseudo instruction.
12233 MI->eraseFromParent();
12234
12235 // And we're done.
12236 return continueMBB;
12237}
12238
12239MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012240X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012241 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012242 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12243 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012244
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012245 assert(!Subtarget->isTargetEnvMacho());
12246
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012247 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12248 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012249
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012250 if (Subtarget->isTargetWin64()) {
12251 if (Subtarget->isTargetCygMing()) {
12252 // ___chkstk(Mingw64):
12253 // Clobbers R10, R11, RAX and EFLAGS.
12254 // Updates RSP.
12255 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12256 .addExternalSymbol("___chkstk")
12257 .addReg(X86::RAX, RegState::Implicit)
12258 .addReg(X86::RSP, RegState::Implicit)
12259 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12260 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12261 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12262 } else {
12263 // __chkstk(MSVCRT): does not update stack pointer.
12264 // Clobbers R10, R11 and EFLAGS.
12265 // FIXME: RAX(allocated size) might be reused and not killed.
12266 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12267 .addExternalSymbol("__chkstk")
12268 .addReg(X86::RAX, RegState::Implicit)
12269 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12270 // RAX has the offset to subtracted from RSP.
12271 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12272 .addReg(X86::RSP)
12273 .addReg(X86::RAX);
12274 }
12275 } else {
12276 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012277 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12278
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012279 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12280 .addExternalSymbol(StackProbeSymbol)
12281 .addReg(X86::EAX, RegState::Implicit)
12282 .addReg(X86::ESP, RegState::Implicit)
12283 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12284 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12285 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12286 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012287
Dan Gohman14152b42010-07-06 20:24:04 +000012288 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012289 return BB;
12290}
Chris Lattner52600972009-09-02 05:57:00 +000012291
12292MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012293X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12294 MachineBasicBlock *BB) const {
12295 // This is pretty easy. We're taking the value that we received from
12296 // our load from the relocation, sticking it in either RDI (x86-64)
12297 // or EAX and doing an indirect call. The return value will then
12298 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012299 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012300 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012301 DebugLoc DL = MI->getDebugLoc();
12302 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012303
12304 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012305 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012306
Eric Christopher30ef0e52010-06-03 04:07:48 +000012307 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012308 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12309 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012310 .addReg(X86::RIP)
12311 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012312 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012313 MI->getOperand(3).getTargetFlags())
12314 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012315 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012316 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012317 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012318 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12319 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012320 .addReg(0)
12321 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012322 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012323 MI->getOperand(3).getTargetFlags())
12324 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012325 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012326 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012327 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012328 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12329 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012330 .addReg(TII->getGlobalBaseReg(F))
12331 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012332 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012333 MI->getOperand(3).getTargetFlags())
12334 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012335 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012336 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012337 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012338
Dan Gohman14152b42010-07-06 20:24:04 +000012339 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012340 return BB;
12341}
12342
12343MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012344X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012345 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012346 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012347 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012348 case X86::TAILJMPd64:
12349 case X86::TAILJMPr64:
12350 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012351 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012352 case X86::TCRETURNdi64:
12353 case X86::TCRETURNri64:
12354 case X86::TCRETURNmi64:
12355 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12356 // On AMD64, additional defs should be added before register allocation.
12357 if (!Subtarget->isTargetWin64()) {
12358 MI->addRegisterDefined(X86::RSI);
12359 MI->addRegisterDefined(X86::RDI);
12360 MI->addRegisterDefined(X86::XMM6);
12361 MI->addRegisterDefined(X86::XMM7);
12362 MI->addRegisterDefined(X86::XMM8);
12363 MI->addRegisterDefined(X86::XMM9);
12364 MI->addRegisterDefined(X86::XMM10);
12365 MI->addRegisterDefined(X86::XMM11);
12366 MI->addRegisterDefined(X86::XMM12);
12367 MI->addRegisterDefined(X86::XMM13);
12368 MI->addRegisterDefined(X86::XMM14);
12369 MI->addRegisterDefined(X86::XMM15);
12370 }
12371 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012372 case X86::WIN_ALLOCA:
12373 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012374 case X86::SEG_ALLOCA_32:
12375 return EmitLoweredSegAlloca(MI, BB, false);
12376 case X86::SEG_ALLOCA_64:
12377 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012378 case X86::TLSCall_32:
12379 case X86::TLSCall_64:
12380 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012381 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012382 case X86::CMOV_FR32:
12383 case X86::CMOV_FR64:
12384 case X86::CMOV_V4F32:
12385 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012386 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012387 case X86::CMOV_V8F32:
12388 case X86::CMOV_V4F64:
12389 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012390 case X86::CMOV_GR16:
12391 case X86::CMOV_GR32:
12392 case X86::CMOV_RFP32:
12393 case X86::CMOV_RFP64:
12394 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012395 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012396
Dale Johannesen849f2142007-07-03 00:53:03 +000012397 case X86::FP32_TO_INT16_IN_MEM:
12398 case X86::FP32_TO_INT32_IN_MEM:
12399 case X86::FP32_TO_INT64_IN_MEM:
12400 case X86::FP64_TO_INT16_IN_MEM:
12401 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012402 case X86::FP64_TO_INT64_IN_MEM:
12403 case X86::FP80_TO_INT16_IN_MEM:
12404 case X86::FP80_TO_INT32_IN_MEM:
12405 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012406 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12407 DebugLoc DL = MI->getDebugLoc();
12408
Evan Cheng60c07e12006-07-05 22:17:51 +000012409 // Change the floating point control register to use "round towards zero"
12410 // mode when truncating to an integer value.
12411 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012412 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012413 addFrameReference(BuildMI(*BB, MI, DL,
12414 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012415
12416 // Load the old value of the high byte of the control word...
12417 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012418 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012419 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012420 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012421
12422 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012423 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012424 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012425
12426 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012427 addFrameReference(BuildMI(*BB, MI, DL,
12428 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012429
12430 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012431 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012432 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012433
12434 // Get the X86 opcode to use.
12435 unsigned Opc;
12436 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012437 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012438 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12439 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12440 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12441 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12442 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12443 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012444 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12445 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12446 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012447 }
12448
12449 X86AddressMode AM;
12450 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012451 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012452 AM.BaseType = X86AddressMode::RegBase;
12453 AM.Base.Reg = Op.getReg();
12454 } else {
12455 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012456 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012457 }
12458 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012459 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012460 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012461 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012462 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012463 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012464 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012465 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012466 AM.GV = Op.getGlobal();
12467 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012468 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012469 }
Dan Gohman14152b42010-07-06 20:24:04 +000012470 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012471 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012472
12473 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012474 addFrameReference(BuildMI(*BB, MI, DL,
12475 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012476
Dan Gohman14152b42010-07-06 20:24:04 +000012477 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012478 return BB;
12479 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012480 // String/text processing lowering.
12481 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012482 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012483 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12484 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012485 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012486 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12487 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012488 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012489 return EmitPCMP(MI, BB, 5, false /* in mem */);
12490 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012491 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012492 return EmitPCMP(MI, BB, 5, true /* in mem */);
12493
Eric Christopher228232b2010-11-30 07:20:12 +000012494 // Thread synchronization.
12495 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012496 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012497 case X86::MWAIT:
12498 return EmitMwait(MI, BB);
12499
Eric Christopherb120ab42009-08-18 22:50:32 +000012500 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012501 case X86::ATOMAND32:
12502 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012503 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012504 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012505 X86::NOT32r, X86::EAX,
12506 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012507 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012508 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12509 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012510 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012511 X86::NOT32r, X86::EAX,
12512 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012513 case X86::ATOMXOR32:
12514 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012515 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012516 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012517 X86::NOT32r, X86::EAX,
12518 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012519 case X86::ATOMNAND32:
12520 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012521 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012522 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012523 X86::NOT32r, X86::EAX,
12524 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012525 case X86::ATOMMIN32:
12526 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12527 case X86::ATOMMAX32:
12528 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12529 case X86::ATOMUMIN32:
12530 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12531 case X86::ATOMUMAX32:
12532 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012533
12534 case X86::ATOMAND16:
12535 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12536 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012537 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012538 X86::NOT16r, X86::AX,
12539 X86::GR16RegisterClass);
12540 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012541 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012542 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012543 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012544 X86::NOT16r, X86::AX,
12545 X86::GR16RegisterClass);
12546 case X86::ATOMXOR16:
12547 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12548 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012549 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012550 X86::NOT16r, X86::AX,
12551 X86::GR16RegisterClass);
12552 case X86::ATOMNAND16:
12553 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12554 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012555 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012556 X86::NOT16r, X86::AX,
12557 X86::GR16RegisterClass, true);
12558 case X86::ATOMMIN16:
12559 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12560 case X86::ATOMMAX16:
12561 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12562 case X86::ATOMUMIN16:
12563 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12564 case X86::ATOMUMAX16:
12565 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12566
12567 case X86::ATOMAND8:
12568 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12569 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012570 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012571 X86::NOT8r, X86::AL,
12572 X86::GR8RegisterClass);
12573 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012574 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012575 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012576 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012577 X86::NOT8r, X86::AL,
12578 X86::GR8RegisterClass);
12579 case X86::ATOMXOR8:
12580 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12581 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012582 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012583 X86::NOT8r, X86::AL,
12584 X86::GR8RegisterClass);
12585 case X86::ATOMNAND8:
12586 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12587 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012588 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012589 X86::NOT8r, X86::AL,
12590 X86::GR8RegisterClass, true);
12591 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012592 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012593 case X86::ATOMAND64:
12594 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012595 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012596 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012597 X86::NOT64r, X86::RAX,
12598 X86::GR64RegisterClass);
12599 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012600 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12601 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012602 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012603 X86::NOT64r, X86::RAX,
12604 X86::GR64RegisterClass);
12605 case X86::ATOMXOR64:
12606 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012607 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012608 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012609 X86::NOT64r, X86::RAX,
12610 X86::GR64RegisterClass);
12611 case X86::ATOMNAND64:
12612 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12613 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012614 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012615 X86::NOT64r, X86::RAX,
12616 X86::GR64RegisterClass, true);
12617 case X86::ATOMMIN64:
12618 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12619 case X86::ATOMMAX64:
12620 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12621 case X86::ATOMUMIN64:
12622 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12623 case X86::ATOMUMAX64:
12624 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012625
12626 // This group does 64-bit operations on a 32-bit host.
12627 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012628 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012629 X86::AND32rr, X86::AND32rr,
12630 X86::AND32ri, X86::AND32ri,
12631 false);
12632 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012633 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012634 X86::OR32rr, X86::OR32rr,
12635 X86::OR32ri, X86::OR32ri,
12636 false);
12637 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012638 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012639 X86::XOR32rr, X86::XOR32rr,
12640 X86::XOR32ri, X86::XOR32ri,
12641 false);
12642 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012643 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012644 X86::AND32rr, X86::AND32rr,
12645 X86::AND32ri, X86::AND32ri,
12646 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012647 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012648 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012649 X86::ADD32rr, X86::ADC32rr,
12650 X86::ADD32ri, X86::ADC32ri,
12651 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012652 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012653 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012654 X86::SUB32rr, X86::SBB32rr,
12655 X86::SUB32ri, X86::SBB32ri,
12656 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012657 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012658 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012659 X86::MOV32rr, X86::MOV32rr,
12660 X86::MOV32ri, X86::MOV32ri,
12661 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012662 case X86::VASTART_SAVE_XMM_REGS:
12663 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012664
12665 case X86::VAARG_64:
12666 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012667 }
12668}
12669
12670//===----------------------------------------------------------------------===//
12671// X86 Optimization Hooks
12672//===----------------------------------------------------------------------===//
12673
Dan Gohman475871a2008-07-27 21:46:04 +000012674void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012675 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012676 APInt &KnownZero,
12677 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012678 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012679 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012680 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012681 assert((Opc >= ISD::BUILTIN_OP_END ||
12682 Opc == ISD::INTRINSIC_WO_CHAIN ||
12683 Opc == ISD::INTRINSIC_W_CHAIN ||
12684 Opc == ISD::INTRINSIC_VOID) &&
12685 "Should use MaskedValueIsZero if you don't know whether Op"
12686 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012687
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012688 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012689 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012690 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012691 case X86ISD::ADD:
12692 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012693 case X86ISD::ADC:
12694 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012695 case X86ISD::SMUL:
12696 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012697 case X86ISD::INC:
12698 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012699 case X86ISD::OR:
12700 case X86ISD::XOR:
12701 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012702 // These nodes' second result is a boolean.
12703 if (Op.getResNo() == 0)
12704 break;
12705 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012706 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012707 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12708 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012709 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012710 case ISD::INTRINSIC_WO_CHAIN: {
12711 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12712 unsigned NumLoBits = 0;
12713 switch (IntId) {
12714 default: break;
12715 case Intrinsic::x86_sse_movmsk_ps:
12716 case Intrinsic::x86_avx_movmsk_ps_256:
12717 case Intrinsic::x86_sse2_movmsk_pd:
12718 case Intrinsic::x86_avx_movmsk_pd_256:
12719 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012720 case Intrinsic::x86_sse2_pmovmskb_128:
12721 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012722 // High bits of movmskp{s|d}, pmovmskb are known zero.
12723 switch (IntId) {
12724 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12725 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12726 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12727 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12728 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12729 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012730 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012731 }
12732 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12733 Mask.getBitWidth() - NumLoBits);
12734 break;
12735 }
12736 }
12737 break;
12738 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012739 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012740}
Chris Lattner259e97c2006-01-31 19:43:35 +000012741
Owen Andersonbc146b02010-09-21 20:42:50 +000012742unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12743 unsigned Depth) const {
12744 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12745 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12746 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012747
Owen Andersonbc146b02010-09-21 20:42:50 +000012748 // Fallback case.
12749 return 1;
12750}
12751
Evan Cheng206ee9d2006-07-07 08:33:52 +000012752/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012753/// node is a GlobalAddress + offset.
12754bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012755 const GlobalValue* &GA,
12756 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012757 if (N->getOpcode() == X86ISD::Wrapper) {
12758 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012759 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012760 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012761 return true;
12762 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012763 }
Evan Chengad4196b2008-05-12 19:56:52 +000012764 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012765}
12766
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012767/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12768/// same as extracting the high 128-bit part of 256-bit vector and then
12769/// inserting the result into the low part of a new 256-bit vector
12770static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12771 EVT VT = SVOp->getValueType(0);
12772 int NumElems = VT.getVectorNumElements();
12773
12774 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12775 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12776 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12777 SVOp->getMaskElt(j) >= 0)
12778 return false;
12779
12780 return true;
12781}
12782
12783/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12784/// same as extracting the low 128-bit part of 256-bit vector and then
12785/// inserting the result into the high part of a new 256-bit vector
12786static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12787 EVT VT = SVOp->getValueType(0);
12788 int NumElems = VT.getVectorNumElements();
12789
12790 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12791 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12792 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12793 SVOp->getMaskElt(j) >= 0)
12794 return false;
12795
12796 return true;
12797}
12798
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012799/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12800static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012801 TargetLowering::DAGCombinerInfo &DCI,
12802 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012803 DebugLoc dl = N->getDebugLoc();
12804 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12805 SDValue V1 = SVOp->getOperand(0);
12806 SDValue V2 = SVOp->getOperand(1);
12807 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012808 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012809
12810 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12811 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12812 //
12813 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012814 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012815 // V UNDEF BUILD_VECTOR UNDEF
12816 // \ / \ /
12817 // CONCAT_VECTOR CONCAT_VECTOR
12818 // \ /
12819 // \ /
12820 // RESULT: V + zero extended
12821 //
12822 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12823 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12824 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12825 return SDValue();
12826
12827 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12828 return SDValue();
12829
12830 // To match the shuffle mask, the first half of the mask should
12831 // be exactly the first vector, and all the rest a splat with the
12832 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012833 for (int i = 0; i < NumElems/2; ++i)
12834 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12835 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12836 return SDValue();
12837
Chad Rosier3d1161e2012-01-03 21:05:52 +000012838 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12839 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12840 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12841 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12842 SDValue ResNode =
12843 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12844 Ld->getMemoryVT(),
12845 Ld->getPointerInfo(),
12846 Ld->getAlignment(),
12847 false/*isVolatile*/, true/*ReadMem*/,
12848 false/*WriteMem*/);
12849 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12850 }
12851
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012852 // Emit a zeroed vector and insert the desired subvector on its
12853 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012854 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012855 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12856 DAG.getConstant(0, MVT::i32), DAG, dl);
12857 return DCI.CombineTo(N, InsV);
12858 }
12859
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012860 //===--------------------------------------------------------------------===//
12861 // Combine some shuffles into subvector extracts and inserts:
12862 //
12863
12864 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12865 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12866 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12867 DAG, dl);
12868 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12869 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12870 return DCI.CombineTo(N, InsV);
12871 }
12872
12873 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12874 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12875 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12876 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12877 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12878 return DCI.CombineTo(N, InsV);
12879 }
12880
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012881 return SDValue();
12882}
12883
12884/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012885static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012886 TargetLowering::DAGCombinerInfo &DCI,
12887 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012888 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012889 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012890
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012891 // Don't create instructions with illegal types after legalize types has run.
12892 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12893 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12894 return SDValue();
12895
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012896 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12897 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12898 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012899 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012900
12901 // Only handle 128 wide vector from here on.
12902 if (VT.getSizeInBits() != 128)
12903 return SDValue();
12904
12905 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12906 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12907 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012908 SmallVector<SDValue, 16> Elts;
12909 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012910 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012911
Nate Begemanfdea31a2010-03-24 20:49:50 +000012912 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012913}
Evan Chengd880b972008-05-09 21:53:03 +000012914
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012915
12916/// PerformTruncateCombine - Converts truncate operation to
12917/// a sequence of vector shuffle operations.
12918/// It is possible when we truncate 256-bit vector to 128-bit vector
12919
12920SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12921 DAGCombinerInfo &DCI) const {
12922 if (!DCI.isBeforeLegalizeOps())
12923 return SDValue();
12924
12925 if (!Subtarget->hasAVX()) return SDValue();
12926
12927 EVT VT = N->getValueType(0);
12928 SDValue Op = N->getOperand(0);
12929 EVT OpVT = Op.getValueType();
12930 DebugLoc dl = N->getDebugLoc();
12931
12932 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12933
12934 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12935 DAG.getIntPtrConstant(0));
12936
12937 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12938 DAG.getIntPtrConstant(2));
12939
12940 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12941 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12942
12943 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012944 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012945
12946 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012947 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012948 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012949 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012950
12951 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012952 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012953
Elena Demikhovsky73252572012-02-01 10:33:05 +000012954 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012955 }
12956 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12957
12958 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12959 DAG.getIntPtrConstant(0));
12960
12961 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12962 DAG.getIntPtrConstant(4));
12963
12964 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12965 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12966
12967 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012968 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12969 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012970
12971 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12972 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012973 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012974 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12975 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012976 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012977
12978 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12979 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12980
12981 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012982 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012983
Elena Demikhovsky73252572012-02-01 10:33:05 +000012984 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012985 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012986 }
12987
12988 return SDValue();
12989}
12990
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012991/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12992/// generation and convert it from being a bunch of shuffles and extracts
12993/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012994static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12995 const TargetLowering &TLI) {
12996 SDValue InputVector = N->getOperand(0);
12997
12998 // Only operate on vectors of 4 elements, where the alternative shuffling
12999 // gets to be more expensive.
13000 if (InputVector.getValueType() != MVT::v4i32)
13001 return SDValue();
13002
13003 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13004 // single use which is a sign-extend or zero-extend, and all elements are
13005 // used.
13006 SmallVector<SDNode *, 4> Uses;
13007 unsigned ExtractedElements = 0;
13008 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13009 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13010 if (UI.getUse().getResNo() != InputVector.getResNo())
13011 return SDValue();
13012
13013 SDNode *Extract = *UI;
13014 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13015 return SDValue();
13016
13017 if (Extract->getValueType(0) != MVT::i32)
13018 return SDValue();
13019 if (!Extract->hasOneUse())
13020 return SDValue();
13021 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13022 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13023 return SDValue();
13024 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13025 return SDValue();
13026
13027 // Record which element was extracted.
13028 ExtractedElements |=
13029 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13030
13031 Uses.push_back(Extract);
13032 }
13033
13034 // If not all the elements were used, this may not be worthwhile.
13035 if (ExtractedElements != 15)
13036 return SDValue();
13037
13038 // Ok, we've now decided to do the transformation.
13039 DebugLoc dl = InputVector.getDebugLoc();
13040
13041 // Store the value to a temporary stack slot.
13042 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013043 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13044 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013045
13046 // Replace each use (extract) with a load of the appropriate element.
13047 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13048 UE = Uses.end(); UI != UE; ++UI) {
13049 SDNode *Extract = *UI;
13050
Nadav Rotem86694292011-05-17 08:31:57 +000013051 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013052 SDValue Idx = Extract->getOperand(1);
13053 unsigned EltSize =
13054 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13055 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13056 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13057
Nadav Rotem86694292011-05-17 08:31:57 +000013058 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013059 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013060
13061 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013062 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013063 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013064 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013065
13066 // Replace the exact with the load.
13067 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13068 }
13069
13070 // The replacement was made in place; don't return anything.
13071 return SDValue();
13072}
13073
Duncan Sands6bcd2192011-09-17 16:49:39 +000013074/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13075/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013076static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013077 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013078 const X86Subtarget *Subtarget) {
13079 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013080 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013081 // Get the LHS/RHS of the select.
13082 SDValue LHS = N->getOperand(1);
13083 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013084 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013085
Dan Gohman670e5392009-09-21 18:03:22 +000013086 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013087 // instructions match the semantics of the common C idiom x<y?x:y but not
13088 // x<=y?x:y, because of how they handle negative zero (which can be
13089 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013090 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13091 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013092 (Subtarget->hasSSE2() ||
13093 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013094 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013095
Chris Lattner47b4ce82009-03-11 05:48:52 +000013096 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013097 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013098 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13099 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013100 switch (CC) {
13101 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013102 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013103 // Converting this to a min would handle NaNs incorrectly, and swapping
13104 // the operands would cause it to handle comparisons between positive
13105 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013106 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013107 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013108 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13109 break;
13110 std::swap(LHS, RHS);
13111 }
Dan Gohman670e5392009-09-21 18:03:22 +000013112 Opcode = X86ISD::FMIN;
13113 break;
13114 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013115 // Converting this to a min would handle comparisons between positive
13116 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013117 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013118 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13119 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013120 Opcode = X86ISD::FMIN;
13121 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013122 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013123 // Converting this to a min would handle both negative zeros and NaNs
13124 // incorrectly, but we can swap the operands to fix both.
13125 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013126 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013127 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013128 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013129 Opcode = X86ISD::FMIN;
13130 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013131
Dan Gohman670e5392009-09-21 18:03:22 +000013132 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013133 // Converting this to a max would handle comparisons between positive
13134 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013135 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013136 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013137 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013138 Opcode = X86ISD::FMAX;
13139 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013140 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013141 // Converting this to a max would handle NaNs incorrectly, and swapping
13142 // the operands would cause it to handle comparisons between positive
13143 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013144 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013145 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013146 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13147 break;
13148 std::swap(LHS, RHS);
13149 }
Dan Gohman670e5392009-09-21 18:03:22 +000013150 Opcode = X86ISD::FMAX;
13151 break;
13152 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013153 // Converting this to a max would handle both negative zeros and NaNs
13154 // incorrectly, but we can swap the operands to fix both.
13155 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013156 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013157 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013158 case ISD::SETGE:
13159 Opcode = X86ISD::FMAX;
13160 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013161 }
Dan Gohman670e5392009-09-21 18:03:22 +000013162 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013163 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13164 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013165 switch (CC) {
13166 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013167 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013168 // Converting this to a min would handle comparisons between positive
13169 // and negative zero incorrectly, and swapping the operands would
13170 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013171 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013172 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013173 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013174 break;
13175 std::swap(LHS, RHS);
13176 }
Dan Gohman670e5392009-09-21 18:03:22 +000013177 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013178 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013179 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013180 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013181 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013182 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13183 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013184 Opcode = X86ISD::FMIN;
13185 break;
13186 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013187 // Converting this to a min would handle both negative zeros and NaNs
13188 // incorrectly, but we can swap the operands to fix both.
13189 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013190 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013191 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013192 case ISD::SETGE:
13193 Opcode = X86ISD::FMIN;
13194 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013195
Dan Gohman670e5392009-09-21 18:03:22 +000013196 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013197 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013198 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013199 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013200 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013201 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013202 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013203 // Converting this to a max would handle comparisons between positive
13204 // and negative zero incorrectly, and swapping the operands would
13205 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013206 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013207 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013208 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013209 break;
13210 std::swap(LHS, RHS);
13211 }
Dan Gohman670e5392009-09-21 18:03:22 +000013212 Opcode = X86ISD::FMAX;
13213 break;
13214 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013215 // Converting this to a max would handle both negative zeros and NaNs
13216 // incorrectly, but we can swap the operands to fix both.
13217 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013218 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013219 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013220 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013221 Opcode = X86ISD::FMAX;
13222 break;
13223 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013224 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013225
Chris Lattner47b4ce82009-03-11 05:48:52 +000013226 if (Opcode)
13227 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013228 }
Eric Christopherfd179292009-08-27 18:07:15 +000013229
Chris Lattnerd1980a52009-03-12 06:52:53 +000013230 // If this is a select between two integer constants, try to do some
13231 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013232 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13233 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013234 // Don't do this for crazy integer types.
13235 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13236 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013237 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013238 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013239
Chris Lattnercee56e72009-03-13 05:53:31 +000013240 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013241 // Efficiently invertible.
13242 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13243 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13244 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13245 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013246 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013247 }
Eric Christopherfd179292009-08-27 18:07:15 +000013248
Chris Lattnerd1980a52009-03-12 06:52:53 +000013249 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 if (FalseC->getAPIntValue() == 0 &&
13251 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013252 if (NeedsCondInvert) // Invert the condition if needed.
13253 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13254 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013255
Chris Lattnerd1980a52009-03-12 06:52:53 +000013256 // Zero extend the condition if needed.
13257 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013258
Chris Lattnercee56e72009-03-13 05:53:31 +000013259 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013260 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013261 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013262 }
Eric Christopherfd179292009-08-27 18:07:15 +000013263
Chris Lattner97a29a52009-03-13 05:22:11 +000013264 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013265 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013266 if (NeedsCondInvert) // Invert the condition if needed.
13267 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13268 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013269
Chris Lattner97a29a52009-03-13 05:22:11 +000013270 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013271 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13272 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013273 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013274 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013275 }
Eric Christopherfd179292009-08-27 18:07:15 +000013276
Chris Lattnercee56e72009-03-13 05:53:31 +000013277 // Optimize cases that will turn into an LEA instruction. This requires
13278 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013279 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013280 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013281 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013282
Chris Lattnercee56e72009-03-13 05:53:31 +000013283 bool isFastMultiplier = false;
13284 if (Diff < 10) {
13285 switch ((unsigned char)Diff) {
13286 default: break;
13287 case 1: // result = add base, cond
13288 case 2: // result = lea base( , cond*2)
13289 case 3: // result = lea base(cond, cond*2)
13290 case 4: // result = lea base( , cond*4)
13291 case 5: // result = lea base(cond, cond*4)
13292 case 8: // result = lea base( , cond*8)
13293 case 9: // result = lea base(cond, cond*8)
13294 isFastMultiplier = true;
13295 break;
13296 }
13297 }
Eric Christopherfd179292009-08-27 18:07:15 +000013298
Chris Lattnercee56e72009-03-13 05:53:31 +000013299 if (isFastMultiplier) {
13300 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13301 if (NeedsCondInvert) // Invert the condition if needed.
13302 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13303 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013304
Chris Lattnercee56e72009-03-13 05:53:31 +000013305 // Zero extend the condition if needed.
13306 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13307 Cond);
13308 // Scale the condition by the difference.
13309 if (Diff != 1)
13310 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13311 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013312
Chris Lattnercee56e72009-03-13 05:53:31 +000013313 // Add the base if non-zero.
13314 if (FalseC->getAPIntValue() != 0)
13315 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13316 SDValue(FalseC, 0));
13317 return Cond;
13318 }
Eric Christopherfd179292009-08-27 18:07:15 +000013319 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013320 }
13321 }
Eric Christopherfd179292009-08-27 18:07:15 +000013322
Evan Cheng56f582d2012-01-04 01:41:39 +000013323 // Canonicalize max and min:
13324 // (x > y) ? x : y -> (x >= y) ? x : y
13325 // (x < y) ? x : y -> (x <= y) ? x : y
13326 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13327 // the need for an extra compare
13328 // against zero. e.g.
13329 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13330 // subl %esi, %edi
13331 // testl %edi, %edi
13332 // movl $0, %eax
13333 // cmovgl %edi, %eax
13334 // =>
13335 // xorl %eax, %eax
13336 // subl %esi, $edi
13337 // cmovsl %eax, %edi
13338 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13339 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13340 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13341 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13342 switch (CC) {
13343 default: break;
13344 case ISD::SETLT:
13345 case ISD::SETGT: {
13346 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13347 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13348 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13349 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13350 }
13351 }
13352 }
13353
Nadav Rotemcc616562012-01-15 19:27:55 +000013354 // If we know that this node is legal then we know that it is going to be
13355 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13356 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13357 // to simplify previous instructions.
13358 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13359 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13360 !DCI.isBeforeLegalize() &&
13361 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13362 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13363 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13364 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13365
13366 APInt KnownZero, KnownOne;
13367 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13368 DCI.isBeforeLegalizeOps());
13369 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13370 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13371 DCI.CommitTargetLoweringOpt(TLO);
13372 }
13373
Dan Gohman475871a2008-07-27 21:46:04 +000013374 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013375}
13376
Chris Lattnerd1980a52009-03-12 06:52:53 +000013377/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13378static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13379 TargetLowering::DAGCombinerInfo &DCI) {
13380 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013381
Chris Lattnerd1980a52009-03-12 06:52:53 +000013382 // If the flag operand isn't dead, don't touch this CMOV.
13383 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13384 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013385
Evan Chengb5a55d92011-05-24 01:48:22 +000013386 SDValue FalseOp = N->getOperand(0);
13387 SDValue TrueOp = N->getOperand(1);
13388 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13389 SDValue Cond = N->getOperand(3);
13390 if (CC == X86::COND_E || CC == X86::COND_NE) {
13391 switch (Cond.getOpcode()) {
13392 default: break;
13393 case X86ISD::BSR:
13394 case X86ISD::BSF:
13395 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13396 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13397 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13398 }
13399 }
13400
Chris Lattnerd1980a52009-03-12 06:52:53 +000013401 // If this is a select between two integer constants, try to do some
13402 // optimizations. Note that the operands are ordered the opposite of SELECT
13403 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013404 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13405 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013406 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13407 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013408 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13409 CC = X86::GetOppositeBranchCondition(CC);
13410 std::swap(TrueC, FalseC);
13411 }
Eric Christopherfd179292009-08-27 18:07:15 +000013412
Chris Lattnerd1980a52009-03-12 06:52:53 +000013413 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013414 // This is efficient for any integer data type (including i8/i16) and
13415 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013416 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013417 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13418 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013419
Chris Lattnerd1980a52009-03-12 06:52:53 +000013420 // Zero extend the condition if needed.
13421 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013422
Chris Lattnerd1980a52009-03-12 06:52:53 +000013423 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13424 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013425 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013426 if (N->getNumValues() == 2) // Dead flag value?
13427 return DCI.CombineTo(N, Cond, SDValue());
13428 return Cond;
13429 }
Eric Christopherfd179292009-08-27 18:07:15 +000013430
Chris Lattnercee56e72009-03-13 05:53:31 +000013431 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13432 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013433 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013434 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13435 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013436
Chris Lattner97a29a52009-03-13 05:22:11 +000013437 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013438 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13439 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013440 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13441 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013442
Chris Lattner97a29a52009-03-13 05:22:11 +000013443 if (N->getNumValues() == 2) // Dead flag value?
13444 return DCI.CombineTo(N, Cond, SDValue());
13445 return Cond;
13446 }
Eric Christopherfd179292009-08-27 18:07:15 +000013447
Chris Lattnercee56e72009-03-13 05:53:31 +000013448 // Optimize cases that will turn into an LEA instruction. This requires
13449 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013450 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013451 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013452 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013453
Chris Lattnercee56e72009-03-13 05:53:31 +000013454 bool isFastMultiplier = false;
13455 if (Diff < 10) {
13456 switch ((unsigned char)Diff) {
13457 default: break;
13458 case 1: // result = add base, cond
13459 case 2: // result = lea base( , cond*2)
13460 case 3: // result = lea base(cond, cond*2)
13461 case 4: // result = lea base( , cond*4)
13462 case 5: // result = lea base(cond, cond*4)
13463 case 8: // result = lea base( , cond*8)
13464 case 9: // result = lea base(cond, cond*8)
13465 isFastMultiplier = true;
13466 break;
13467 }
13468 }
Eric Christopherfd179292009-08-27 18:07:15 +000013469
Chris Lattnercee56e72009-03-13 05:53:31 +000013470 if (isFastMultiplier) {
13471 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013472 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13473 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013474 // Zero extend the condition if needed.
13475 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13476 Cond);
13477 // Scale the condition by the difference.
13478 if (Diff != 1)
13479 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13480 DAG.getConstant(Diff, Cond.getValueType()));
13481
13482 // Add the base if non-zero.
13483 if (FalseC->getAPIntValue() != 0)
13484 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13485 SDValue(FalseC, 0));
13486 if (N->getNumValues() == 2) // Dead flag value?
13487 return DCI.CombineTo(N, Cond, SDValue());
13488 return Cond;
13489 }
Eric Christopherfd179292009-08-27 18:07:15 +000013490 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013491 }
13492 }
13493 return SDValue();
13494}
13495
13496
Evan Cheng0b0cd912009-03-28 05:57:29 +000013497/// PerformMulCombine - Optimize a single multiply with constant into two
13498/// in order to implement it with two cheaper instructions, e.g.
13499/// LEA + SHL, LEA + LEA.
13500static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13501 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013502 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13503 return SDValue();
13504
Owen Andersone50ed302009-08-10 22:56:29 +000013505 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013506 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013507 return SDValue();
13508
13509 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13510 if (!C)
13511 return SDValue();
13512 uint64_t MulAmt = C->getZExtValue();
13513 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13514 return SDValue();
13515
13516 uint64_t MulAmt1 = 0;
13517 uint64_t MulAmt2 = 0;
13518 if ((MulAmt % 9) == 0) {
13519 MulAmt1 = 9;
13520 MulAmt2 = MulAmt / 9;
13521 } else if ((MulAmt % 5) == 0) {
13522 MulAmt1 = 5;
13523 MulAmt2 = MulAmt / 5;
13524 } else if ((MulAmt % 3) == 0) {
13525 MulAmt1 = 3;
13526 MulAmt2 = MulAmt / 3;
13527 }
13528 if (MulAmt2 &&
13529 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13530 DebugLoc DL = N->getDebugLoc();
13531
13532 if (isPowerOf2_64(MulAmt2) &&
13533 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13534 // If second multiplifer is pow2, issue it first. We want the multiply by
13535 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13536 // is an add.
13537 std::swap(MulAmt1, MulAmt2);
13538
13539 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013540 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013541 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013542 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013543 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013544 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013545 DAG.getConstant(MulAmt1, VT));
13546
Eric Christopherfd179292009-08-27 18:07:15 +000013547 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013548 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013549 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013550 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013551 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013552 DAG.getConstant(MulAmt2, VT));
13553
13554 // Do not add new nodes to DAG combiner worklist.
13555 DCI.CombineTo(N, NewMul, false);
13556 }
13557 return SDValue();
13558}
13559
Evan Chengad9c0a32009-12-15 00:53:42 +000013560static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13561 SDValue N0 = N->getOperand(0);
13562 SDValue N1 = N->getOperand(1);
13563 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13564 EVT VT = N0.getValueType();
13565
13566 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13567 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013568 if (VT.isInteger() && !VT.isVector() &&
13569 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013570 N0.getOperand(1).getOpcode() == ISD::Constant) {
13571 SDValue N00 = N0.getOperand(0);
13572 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13573 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13574 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13575 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13576 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13577 APInt ShAmt = N1C->getAPIntValue();
13578 Mask = Mask.shl(ShAmt);
13579 if (Mask != 0)
13580 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13581 N00, DAG.getConstant(Mask, VT));
13582 }
13583 }
13584
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013585
13586 // Hardware support for vector shifts is sparse which makes us scalarize the
13587 // vector operations in many cases. Also, on sandybridge ADD is faster than
13588 // shl.
13589 // (shl V, 1) -> add V,V
13590 if (isSplatVector(N1.getNode())) {
13591 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13592 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13593 // We shift all of the values by one. In many cases we do not have
13594 // hardware support for this operation. This is better expressed as an ADD
13595 // of two values.
13596 if (N1C && (1 == N1C->getZExtValue())) {
13597 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13598 }
13599 }
13600
Evan Chengad9c0a32009-12-15 00:53:42 +000013601 return SDValue();
13602}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013603
Nate Begeman740ab032009-01-26 00:52:55 +000013604/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13605/// when possible.
13606static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13607 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013608 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013609 if (N->getOpcode() == ISD::SHL) {
13610 SDValue V = PerformSHLCombine(N, DAG);
13611 if (V.getNode()) return V;
13612 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013613
Nate Begeman740ab032009-01-26 00:52:55 +000013614 // On X86 with SSE2 support, we can transform this to a vector shift if
13615 // all elements are shifted by the same amount. We can't do this in legalize
13616 // because the a constant vector is typically transformed to a constant pool
13617 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013618 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013619 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013620
Craig Topper7be5dfd2011-11-12 09:58:49 +000013621 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13622 (!Subtarget->hasAVX2() ||
13623 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013624 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013625
Mon P Wang3becd092009-01-28 08:12:05 +000013626 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013627 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013628 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013629 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013630 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13631 unsigned NumElts = VT.getVectorNumElements();
13632 unsigned i = 0;
13633 for (; i != NumElts; ++i) {
13634 SDValue Arg = ShAmtOp.getOperand(i);
13635 if (Arg.getOpcode() == ISD::UNDEF) continue;
13636 BaseShAmt = Arg;
13637 break;
13638 }
Craig Topper37c26772012-01-17 04:44:50 +000013639 // Handle the case where the build_vector is all undef
13640 // FIXME: Should DAG allow this?
13641 if (i == NumElts)
13642 return SDValue();
13643
Mon P Wang3becd092009-01-28 08:12:05 +000013644 for (; i != NumElts; ++i) {
13645 SDValue Arg = ShAmtOp.getOperand(i);
13646 if (Arg.getOpcode() == ISD::UNDEF) continue;
13647 if (Arg != BaseShAmt) {
13648 return SDValue();
13649 }
13650 }
13651 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013652 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013653 SDValue InVec = ShAmtOp.getOperand(0);
13654 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13655 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13656 unsigned i = 0;
13657 for (; i != NumElts; ++i) {
13658 SDValue Arg = InVec.getOperand(i);
13659 if (Arg.getOpcode() == ISD::UNDEF) continue;
13660 BaseShAmt = Arg;
13661 break;
13662 }
13663 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13664 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013665 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013666 if (C->getZExtValue() == SplatIdx)
13667 BaseShAmt = InVec.getOperand(1);
13668 }
13669 }
13670 if (BaseShAmt.getNode() == 0)
13671 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13672 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013673 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013674 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013675
Mon P Wangefa42202009-09-03 19:56:25 +000013676 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013677 if (EltVT.bitsGT(MVT::i32))
13678 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13679 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013680 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013681
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013682 // The shift amount is identical so we can do a vector shift.
13683 SDValue ValOp = N->getOperand(0);
13684 switch (N->getOpcode()) {
13685 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013686 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013687 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013688 switch (VT.getSimpleVT().SimpleTy) {
13689 default: return SDValue();
13690 case MVT::v2i64:
13691 case MVT::v4i32:
13692 case MVT::v8i16:
13693 case MVT::v4i64:
13694 case MVT::v8i32:
13695 case MVT::v16i16:
13696 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13697 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013698 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013699 switch (VT.getSimpleVT().SimpleTy) {
13700 default: return SDValue();
13701 case MVT::v4i32:
13702 case MVT::v8i16:
13703 case MVT::v8i32:
13704 case MVT::v16i16:
13705 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13706 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013707 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013708 switch (VT.getSimpleVT().SimpleTy) {
13709 default: return SDValue();
13710 case MVT::v2i64:
13711 case MVT::v4i32:
13712 case MVT::v8i16:
13713 case MVT::v4i64:
13714 case MVT::v8i32:
13715 case MVT::v16i16:
13716 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13717 }
Nate Begeman740ab032009-01-26 00:52:55 +000013718 }
Nate Begeman740ab032009-01-26 00:52:55 +000013719}
13720
Nate Begemanb65c1752010-12-17 22:55:37 +000013721
Stuart Hastings865f0932011-06-03 23:53:54 +000013722// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13723// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13724// and friends. Likewise for OR -> CMPNEQSS.
13725static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13726 TargetLowering::DAGCombinerInfo &DCI,
13727 const X86Subtarget *Subtarget) {
13728 unsigned opcode;
13729
13730 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13731 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013732 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013733 SDValue N0 = N->getOperand(0);
13734 SDValue N1 = N->getOperand(1);
13735 SDValue CMP0 = N0->getOperand(1);
13736 SDValue CMP1 = N1->getOperand(1);
13737 DebugLoc DL = N->getDebugLoc();
13738
13739 // The SETCCs should both refer to the same CMP.
13740 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13741 return SDValue();
13742
13743 SDValue CMP00 = CMP0->getOperand(0);
13744 SDValue CMP01 = CMP0->getOperand(1);
13745 EVT VT = CMP00.getValueType();
13746
13747 if (VT == MVT::f32 || VT == MVT::f64) {
13748 bool ExpectingFlags = false;
13749 // Check for any users that want flags:
13750 for (SDNode::use_iterator UI = N->use_begin(),
13751 UE = N->use_end();
13752 !ExpectingFlags && UI != UE; ++UI)
13753 switch (UI->getOpcode()) {
13754 default:
13755 case ISD::BR_CC:
13756 case ISD::BRCOND:
13757 case ISD::SELECT:
13758 ExpectingFlags = true;
13759 break;
13760 case ISD::CopyToReg:
13761 case ISD::SIGN_EXTEND:
13762 case ISD::ZERO_EXTEND:
13763 case ISD::ANY_EXTEND:
13764 break;
13765 }
13766
13767 if (!ExpectingFlags) {
13768 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13769 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13770
13771 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13772 X86::CondCode tmp = cc0;
13773 cc0 = cc1;
13774 cc1 = tmp;
13775 }
13776
13777 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13778 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13779 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13780 X86ISD::NodeType NTOperator = is64BitFP ?
13781 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13782 // FIXME: need symbolic constants for these magic numbers.
13783 // See X86ATTInstPrinter.cpp:printSSECC().
13784 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13785 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13786 DAG.getConstant(x86cc, MVT::i8));
13787 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13788 OnesOrZeroesF);
13789 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13790 DAG.getConstant(1, MVT::i32));
13791 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13792 return OneBitOfTruth;
13793 }
13794 }
13795 }
13796 }
13797 return SDValue();
13798}
13799
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013800/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13801/// so it can be folded inside ANDNP.
13802static bool CanFoldXORWithAllOnes(const SDNode *N) {
13803 EVT VT = N->getValueType(0);
13804
13805 // Match direct AllOnes for 128 and 256-bit vectors
13806 if (ISD::isBuildVectorAllOnes(N))
13807 return true;
13808
13809 // Look through a bit convert.
13810 if (N->getOpcode() == ISD::BITCAST)
13811 N = N->getOperand(0).getNode();
13812
13813 // Sometimes the operand may come from a insert_subvector building a 256-bit
13814 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013815 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013816 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13817 SDValue V1 = N->getOperand(0);
13818 SDValue V2 = N->getOperand(1);
13819
13820 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13821 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13822 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13823 ISD::isBuildVectorAllOnes(V2.getNode()))
13824 return true;
13825 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013826
13827 return false;
13828}
13829
Nate Begemanb65c1752010-12-17 22:55:37 +000013830static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13831 TargetLowering::DAGCombinerInfo &DCI,
13832 const X86Subtarget *Subtarget) {
13833 if (DCI.isBeforeLegalizeOps())
13834 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013835
Stuart Hastings865f0932011-06-03 23:53:54 +000013836 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13837 if (R.getNode())
13838 return R;
13839
Craig Topper54a11172011-10-14 07:06:56 +000013840 EVT VT = N->getValueType(0);
13841
Craig Topperb4c94572011-10-21 06:55:01 +000013842 // Create ANDN, BLSI, and BLSR instructions
13843 // BLSI is X & (-X)
13844 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013845 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13846 SDValue N0 = N->getOperand(0);
13847 SDValue N1 = N->getOperand(1);
13848 DebugLoc DL = N->getDebugLoc();
13849
13850 // Check LHS for not
13851 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13852 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13853 // Check RHS for not
13854 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13855 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13856
Craig Topperb4c94572011-10-21 06:55:01 +000013857 // Check LHS for neg
13858 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13859 isZero(N0.getOperand(0)))
13860 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13861
13862 // Check RHS for neg
13863 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13864 isZero(N1.getOperand(0)))
13865 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13866
13867 // Check LHS for X-1
13868 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13869 isAllOnes(N0.getOperand(1)))
13870 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13871
13872 // Check RHS for X-1
13873 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13874 isAllOnes(N1.getOperand(1)))
13875 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13876
Craig Topper54a11172011-10-14 07:06:56 +000013877 return SDValue();
13878 }
13879
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013880 // Want to form ANDNP nodes:
13881 // 1) In the hopes of then easily combining them with OR and AND nodes
13882 // to form PBLEND/PSIGN.
13883 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013884 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013885 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013886
Nate Begemanb65c1752010-12-17 22:55:37 +000013887 SDValue N0 = N->getOperand(0);
13888 SDValue N1 = N->getOperand(1);
13889 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013890
Nate Begemanb65c1752010-12-17 22:55:37 +000013891 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013892 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013893 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13894 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013895 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013896
13897 // Check RHS for vnot
13898 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013899 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13900 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013901 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013902
Nate Begemanb65c1752010-12-17 22:55:37 +000013903 return SDValue();
13904}
13905
Evan Cheng760d1942010-01-04 21:22:48 +000013906static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013907 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013908 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013909 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013910 return SDValue();
13911
Stuart Hastings865f0932011-06-03 23:53:54 +000013912 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13913 if (R.getNode())
13914 return R;
13915
Evan Cheng760d1942010-01-04 21:22:48 +000013916 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013917
Evan Cheng760d1942010-01-04 21:22:48 +000013918 SDValue N0 = N->getOperand(0);
13919 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013920
Nate Begemanb65c1752010-12-17 22:55:37 +000013921 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013922 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013923 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013924 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13925 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013926
Craig Topper1666cb62011-11-19 07:07:26 +000013927 // Canonicalize pandn to RHS
13928 if (N0.getOpcode() == X86ISD::ANDNP)
13929 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013930 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013931 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13932 SDValue Mask = N1.getOperand(0);
13933 SDValue X = N1.getOperand(1);
13934 SDValue Y;
13935 if (N0.getOperand(0) == Mask)
13936 Y = N0.getOperand(1);
13937 if (N0.getOperand(1) == Mask)
13938 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013939
Craig Topper1666cb62011-11-19 07:07:26 +000013940 // Check to see if the mask appeared in both the AND and ANDNP and
13941 if (!Y.getNode())
13942 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013943
Craig Topper1666cb62011-11-19 07:07:26 +000013944 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13945 if (Mask.getOpcode() != ISD::BITCAST ||
13946 X.getOpcode() != ISD::BITCAST ||
13947 Y.getOpcode() != ISD::BITCAST)
13948 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013949
Craig Topper1666cb62011-11-19 07:07:26 +000013950 // Look through mask bitcast.
13951 Mask = Mask.getOperand(0);
13952 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013953
Craig Toppered2e13d2012-01-22 19:15:14 +000013954 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013955 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13956 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013957 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013958 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013959
13960 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013961 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013962 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13963 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13964 if ((SraAmt + 1) != EltBits)
13965 return SDValue();
13966
13967 DebugLoc DL = N->getDebugLoc();
13968
13969 // Now we know we at least have a plendvb with the mask val. See if
13970 // we can form a psignb/w/d.
13971 // psign = x.type == y.type == mask.type && y = sub(0, x);
13972 X = X.getOperand(0);
13973 Y = Y.getOperand(0);
13974 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13975 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013976 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13977 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13978 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013979 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000013980 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000013981 }
13982 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013983 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013984 return SDValue();
13985
13986 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13987
13988 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13989 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13990 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013991 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013992 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013993 }
13994 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013995
Craig Topper1666cb62011-11-19 07:07:26 +000013996 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13997 return SDValue();
13998
Nate Begemanb65c1752010-12-17 22:55:37 +000013999 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014000 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14001 std::swap(N0, N1);
14002 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14003 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014004 if (!N0.hasOneUse() || !N1.hasOneUse())
14005 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014006
14007 SDValue ShAmt0 = N0.getOperand(1);
14008 if (ShAmt0.getValueType() != MVT::i8)
14009 return SDValue();
14010 SDValue ShAmt1 = N1.getOperand(1);
14011 if (ShAmt1.getValueType() != MVT::i8)
14012 return SDValue();
14013 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14014 ShAmt0 = ShAmt0.getOperand(0);
14015 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14016 ShAmt1 = ShAmt1.getOperand(0);
14017
14018 DebugLoc DL = N->getDebugLoc();
14019 unsigned Opc = X86ISD::SHLD;
14020 SDValue Op0 = N0.getOperand(0);
14021 SDValue Op1 = N1.getOperand(0);
14022 if (ShAmt0.getOpcode() == ISD::SUB) {
14023 Opc = X86ISD::SHRD;
14024 std::swap(Op0, Op1);
14025 std::swap(ShAmt0, ShAmt1);
14026 }
14027
Evan Cheng8b1190a2010-04-28 01:18:01 +000014028 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014029 if (ShAmt1.getOpcode() == ISD::SUB) {
14030 SDValue Sum = ShAmt1.getOperand(0);
14031 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014032 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14033 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14034 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14035 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014036 return DAG.getNode(Opc, DL, VT,
14037 Op0, Op1,
14038 DAG.getNode(ISD::TRUNCATE, DL,
14039 MVT::i8, ShAmt0));
14040 }
14041 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14042 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14043 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014044 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014045 return DAG.getNode(Opc, DL, VT,
14046 N0.getOperand(0), N1.getOperand(0),
14047 DAG.getNode(ISD::TRUNCATE, DL,
14048 MVT::i8, ShAmt0));
14049 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014050
Evan Cheng760d1942010-01-04 21:22:48 +000014051 return SDValue();
14052}
14053
Craig Topper3738ccd2011-12-27 06:27:23 +000014054// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014055static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14056 TargetLowering::DAGCombinerInfo &DCI,
14057 const X86Subtarget *Subtarget) {
14058 if (DCI.isBeforeLegalizeOps())
14059 return SDValue();
14060
14061 EVT VT = N->getValueType(0);
14062
14063 if (VT != MVT::i32 && VT != MVT::i64)
14064 return SDValue();
14065
Craig Topper3738ccd2011-12-27 06:27:23 +000014066 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14067
Craig Topperb4c94572011-10-21 06:55:01 +000014068 // Create BLSMSK instructions by finding X ^ (X-1)
14069 SDValue N0 = N->getOperand(0);
14070 SDValue N1 = N->getOperand(1);
14071 DebugLoc DL = N->getDebugLoc();
14072
14073 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14074 isAllOnes(N0.getOperand(1)))
14075 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14076
14077 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14078 isAllOnes(N1.getOperand(1)))
14079 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14080
14081 return SDValue();
14082}
14083
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014084/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14085static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14086 const X86Subtarget *Subtarget) {
14087 LoadSDNode *Ld = cast<LoadSDNode>(N);
14088 EVT RegVT = Ld->getValueType(0);
14089 EVT MemVT = Ld->getMemoryVT();
14090 DebugLoc dl = Ld->getDebugLoc();
14091 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14092
14093 ISD::LoadExtType Ext = Ld->getExtensionType();
14094
Nadav Rotemca6f2962011-09-18 19:00:23 +000014095 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014096 // shuffle. We need SSE4 for the shuffles.
14097 // TODO: It is possible to support ZExt by zeroing the undef values
14098 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014099 if (RegVT.isVector() && RegVT.isInteger() &&
14100 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014101 assert(MemVT != RegVT && "Cannot extend to the same type");
14102 assert(MemVT.isVector() && "Must load a vector from memory");
14103
14104 unsigned NumElems = RegVT.getVectorNumElements();
14105 unsigned RegSz = RegVT.getSizeInBits();
14106 unsigned MemSz = MemVT.getSizeInBits();
14107 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014108 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014109 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14110
14111 // Attempt to load the original value using a single load op.
14112 // Find a scalar type which is equal to the loaded word size.
14113 MVT SclrLoadTy = MVT::i8;
14114 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14115 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14116 MVT Tp = (MVT::SimpleValueType)tp;
14117 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14118 SclrLoadTy = Tp;
14119 break;
14120 }
14121 }
14122
14123 // Proceed if a load word is found.
14124 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14125
14126 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14127 RegSz/SclrLoadTy.getSizeInBits());
14128
14129 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14130 RegSz/MemVT.getScalarType().getSizeInBits());
14131 // Can't shuffle using an illegal type.
14132 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14133
14134 // Perform a single load.
14135 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14136 Ld->getBasePtr(),
14137 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014138 Ld->isNonTemporal(), Ld->isInvariant(),
14139 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014140
14141 // Insert the word loaded into a vector.
14142 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14143 LoadUnitVecVT, ScalarLoad);
14144
14145 // Bitcast the loaded value to a vector of the original element type, in
14146 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014147 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14148 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014149 unsigned SizeRatio = RegSz/MemSz;
14150
14151 // Redistribute the loaded elements into the different locations.
14152 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14153 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14154
14155 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14156 DAG.getUNDEF(SlicedVec.getValueType()),
14157 ShuffleVec.data());
14158
14159 // Bitcast to the requested type.
14160 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14161 // Replace the original load with the new sequence
14162 // and return the new chain.
14163 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14164 return SDValue(ScalarLoad.getNode(), 1);
14165 }
14166
14167 return SDValue();
14168}
14169
Chris Lattner149a4e52008-02-22 02:09:43 +000014170/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014171static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014172 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014173 StoreSDNode *St = cast<StoreSDNode>(N);
14174 EVT VT = St->getValue().getValueType();
14175 EVT StVT = St->getMemoryVT();
14176 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014177 SDValue StoredVal = St->getOperand(1);
14178 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14179
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014180 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014181 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14182 // 128-bit ones. If in the future the cost becomes only one memory access the
14183 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014184 if (VT.getSizeInBits() == 256 &&
14185 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14186 StoredVal.getNumOperands() == 2) {
14187
14188 SDValue Value0 = StoredVal.getOperand(0);
14189 SDValue Value1 = StoredVal.getOperand(1);
14190
14191 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14192 SDValue Ptr0 = St->getBasePtr();
14193 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14194
14195 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14196 St->getPointerInfo(), St->isVolatile(),
14197 St->isNonTemporal(), St->getAlignment());
14198 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14199 St->getPointerInfo(), St->isVolatile(),
14200 St->isNonTemporal(), St->getAlignment());
14201 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14202 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014203
14204 // Optimize trunc store (of multiple scalars) to shuffle and store.
14205 // First, pack all of the elements in one place. Next, store to memory
14206 // in fewer chunks.
14207 if (St->isTruncatingStore() && VT.isVector()) {
14208 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14209 unsigned NumElems = VT.getVectorNumElements();
14210 assert(StVT != VT && "Cannot truncate to the same type");
14211 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14212 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14213
14214 // From, To sizes and ElemCount must be pow of two
14215 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014216 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014217 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014218 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014219
Nadav Rotem614061b2011-08-10 19:30:14 +000014220 unsigned SizeRatio = FromSz / ToSz;
14221
14222 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14223
14224 // Create a type on which we perform the shuffle
14225 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14226 StVT.getScalarType(), NumElems*SizeRatio);
14227
14228 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14229
14230 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14231 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14232 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14233
14234 // Can't shuffle using an illegal type
14235 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14236
14237 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14238 DAG.getUNDEF(WideVec.getValueType()),
14239 ShuffleVec.data());
14240 // At this point all of the data is stored at the bottom of the
14241 // register. We now need to save it to mem.
14242
14243 // Find the largest store unit
14244 MVT StoreType = MVT::i8;
14245 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14246 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14247 MVT Tp = (MVT::SimpleValueType)tp;
14248 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14249 StoreType = Tp;
14250 }
14251
14252 // Bitcast the original vector into a vector of store-size units
14253 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14254 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14255 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14256 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14257 SmallVector<SDValue, 8> Chains;
14258 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14259 TLI.getPointerTy());
14260 SDValue Ptr = St->getBasePtr();
14261
14262 // Perform one or more big stores into memory.
14263 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14264 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14265 StoreType, ShuffWide,
14266 DAG.getIntPtrConstant(i));
14267 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14268 St->getPointerInfo(), St->isVolatile(),
14269 St->isNonTemporal(), St->getAlignment());
14270 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14271 Chains.push_back(Ch);
14272 }
14273
14274 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14275 Chains.size());
14276 }
14277
14278
Chris Lattner149a4e52008-02-22 02:09:43 +000014279 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14280 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014281 // A preferable solution to the general problem is to figure out the right
14282 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014283
14284 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014285 if (VT.getSizeInBits() != 64)
14286 return SDValue();
14287
Devang Patel578efa92009-06-05 21:57:13 +000014288 const Function *F = DAG.getMachineFunction().getFunction();
14289 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014290 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014291 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014292 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014293 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014294 isa<LoadSDNode>(St->getValue()) &&
14295 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14296 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014297 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014298 LoadSDNode *Ld = 0;
14299 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014300 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014301 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014302 // Must be a store of a load. We currently handle two cases: the load
14303 // is a direct child, and it's under an intervening TokenFactor. It is
14304 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014305 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014306 Ld = cast<LoadSDNode>(St->getChain());
14307 else if (St->getValue().hasOneUse() &&
14308 ChainVal->getOpcode() == ISD::TokenFactor) {
14309 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014310 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014311 TokenFactorIndex = i;
14312 Ld = cast<LoadSDNode>(St->getValue());
14313 } else
14314 Ops.push_back(ChainVal->getOperand(i));
14315 }
14316 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014317
Evan Cheng536e6672009-03-12 05:59:15 +000014318 if (!Ld || !ISD::isNormalLoad(Ld))
14319 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014320
Evan Cheng536e6672009-03-12 05:59:15 +000014321 // If this is not the MMX case, i.e. we are just turning i64 load/store
14322 // into f64 load/store, avoid the transformation if there are multiple
14323 // uses of the loaded value.
14324 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14325 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014326
Evan Cheng536e6672009-03-12 05:59:15 +000014327 DebugLoc LdDL = Ld->getDebugLoc();
14328 DebugLoc StDL = N->getDebugLoc();
14329 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14330 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14331 // pair instead.
14332 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014333 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014334 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14335 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014336 Ld->isNonTemporal(), Ld->isInvariant(),
14337 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014338 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014339 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014340 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014341 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014342 Ops.size());
14343 }
Evan Cheng536e6672009-03-12 05:59:15 +000014344 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014345 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014346 St->isVolatile(), St->isNonTemporal(),
14347 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014348 }
Evan Cheng536e6672009-03-12 05:59:15 +000014349
14350 // Otherwise, lower to two pairs of 32-bit loads / stores.
14351 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014352 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14353 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014354
Owen Anderson825b72b2009-08-11 20:47:22 +000014355 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014356 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014357 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014358 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014359 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014360 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014361 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014362 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014363 MinAlign(Ld->getAlignment(), 4));
14364
14365 SDValue NewChain = LoLd.getValue(1);
14366 if (TokenFactorIndex != -1) {
14367 Ops.push_back(LoLd);
14368 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014369 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014370 Ops.size());
14371 }
14372
14373 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014374 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14375 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014376
14377 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014378 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014379 St->isVolatile(), St->isNonTemporal(),
14380 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014381 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014382 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014383 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014384 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014385 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014386 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014387 }
Dan Gohman475871a2008-07-27 21:46:04 +000014388 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014389}
14390
Duncan Sands17470be2011-09-22 20:15:48 +000014391/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14392/// and return the operands for the horizontal operation in LHS and RHS. A
14393/// horizontal operation performs the binary operation on successive elements
14394/// of its first operand, then on successive elements of its second operand,
14395/// returning the resulting values in a vector. For example, if
14396/// A = < float a0, float a1, float a2, float a3 >
14397/// and
14398/// B = < float b0, float b1, float b2, float b3 >
14399/// then the result of doing a horizontal operation on A and B is
14400/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14401/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14402/// A horizontal-op B, for some already available A and B, and if so then LHS is
14403/// set to A, RHS to B, and the routine returns 'true'.
14404/// Note that the binary operation should have the property that if one of the
14405/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014406static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014407 // Look for the following pattern: if
14408 // A = < float a0, float a1, float a2, float a3 >
14409 // B = < float b0, float b1, float b2, float b3 >
14410 // and
14411 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14412 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14413 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14414 // which is A horizontal-op B.
14415
14416 // At least one of the operands should be a vector shuffle.
14417 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14418 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14419 return false;
14420
14421 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014422
14423 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14424 "Unsupported vector type for horizontal add/sub");
14425
14426 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14427 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014428 unsigned NumElts = VT.getVectorNumElements();
14429 unsigned NumLanes = VT.getSizeInBits()/128;
14430 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014431 assert((NumLaneElts % 2 == 0) &&
14432 "Vector type should have an even number of elements in each lane");
14433 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014434
14435 // View LHS in the form
14436 // LHS = VECTOR_SHUFFLE A, B, LMask
14437 // If LHS is not a shuffle then pretend it is the shuffle
14438 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14439 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14440 // type VT.
14441 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014442 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014443 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14444 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14445 A = LHS.getOperand(0);
14446 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14447 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014448 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14449 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014450 } else {
14451 if (LHS.getOpcode() != ISD::UNDEF)
14452 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014453 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014454 LMask[i] = i;
14455 }
14456
14457 // Likewise, view RHS in the form
14458 // RHS = VECTOR_SHUFFLE C, D, RMask
14459 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014460 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014461 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14462 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14463 C = RHS.getOperand(0);
14464 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14465 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014466 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14467 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014468 } else {
14469 if (RHS.getOpcode() != ISD::UNDEF)
14470 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014471 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014472 RMask[i] = i;
14473 }
14474
14475 // Check that the shuffles are both shuffling the same vectors.
14476 if (!(A == C && B == D) && !(A == D && B == C))
14477 return false;
14478
14479 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14480 if (!A.getNode() && !B.getNode())
14481 return false;
14482
14483 // If A and B occur in reverse order in RHS, then "swap" them (which means
14484 // rewriting the mask).
14485 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014486 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014487
14488 // At this point LHS and RHS are equivalent to
14489 // LHS = VECTOR_SHUFFLE A, B, LMask
14490 // RHS = VECTOR_SHUFFLE A, B, RMask
14491 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014492 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014493 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014494
Craig Topperf8363302011-12-02 08:18:41 +000014495 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014496 if (LIdx < 0 || RIdx < 0 ||
14497 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14498 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014499 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014500
Craig Topperf8363302011-12-02 08:18:41 +000014501 // Check that successive elements are being operated on. If not, this is
14502 // not a horizontal operation.
14503 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14504 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014505 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014506 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014507 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014508 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014509 }
14510
14511 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14512 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14513 return true;
14514}
14515
14516/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14517static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14518 const X86Subtarget *Subtarget) {
14519 EVT VT = N->getValueType(0);
14520 SDValue LHS = N->getOperand(0);
14521 SDValue RHS = N->getOperand(1);
14522
14523 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014524 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014525 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014526 isHorizontalBinOp(LHS, RHS, true))
14527 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14528 return SDValue();
14529}
14530
14531/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14532static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14533 const X86Subtarget *Subtarget) {
14534 EVT VT = N->getValueType(0);
14535 SDValue LHS = N->getOperand(0);
14536 SDValue RHS = N->getOperand(1);
14537
14538 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014539 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014540 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014541 isHorizontalBinOp(LHS, RHS, false))
14542 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14543 return SDValue();
14544}
14545
Chris Lattner6cf73262008-01-25 06:14:17 +000014546/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14547/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014548static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014549 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14550 // F[X]OR(0.0, x) -> x
14551 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014552 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14553 if (C->getValueAPF().isPosZero())
14554 return N->getOperand(1);
14555 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14556 if (C->getValueAPF().isPosZero())
14557 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014558 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014559}
14560
14561/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014562static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014563 // FAND(0.0, x) -> 0.0
14564 // FAND(x, 0.0) -> 0.0
14565 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14566 if (C->getValueAPF().isPosZero())
14567 return N->getOperand(0);
14568 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14569 if (C->getValueAPF().isPosZero())
14570 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014571 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014572}
14573
Dan Gohmane5af2d32009-01-29 01:59:02 +000014574static SDValue PerformBTCombine(SDNode *N,
14575 SelectionDAG &DAG,
14576 TargetLowering::DAGCombinerInfo &DCI) {
14577 // BT ignores high bits in the bit index operand.
14578 SDValue Op1 = N->getOperand(1);
14579 if (Op1.hasOneUse()) {
14580 unsigned BitWidth = Op1.getValueSizeInBits();
14581 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14582 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014583 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14584 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014585 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014586 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14587 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14588 DCI.CommitTargetLoweringOpt(TLO);
14589 }
14590 return SDValue();
14591}
Chris Lattner83e6c992006-10-04 06:57:07 +000014592
Eli Friedman7a5e5552009-06-07 06:52:44 +000014593static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14594 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014595 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014596 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014597 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014598 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014599 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014600 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014601 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014602 }
14603 return SDValue();
14604}
14605
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014606static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14607 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014608 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14609 // (and (i32 x86isd::setcc_carry), 1)
14610 // This eliminates the zext. This transformation is necessary because
14611 // ISD::SETCC is always legalized to i8.
14612 DebugLoc dl = N->getDebugLoc();
14613 SDValue N0 = N->getOperand(0);
14614 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014615 EVT OpVT = N0.getValueType();
14616
Evan Cheng2e489c42009-12-16 00:53:11 +000014617 if (N0.getOpcode() == ISD::AND &&
14618 N0.hasOneUse() &&
14619 N0.getOperand(0).hasOneUse()) {
14620 SDValue N00 = N0.getOperand(0);
14621 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14622 return SDValue();
14623 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14624 if (!C || C->getZExtValue() != 1)
14625 return SDValue();
14626 return DAG.getNode(ISD::AND, dl, VT,
14627 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14628 N00.getOperand(0), N00.getOperand(1)),
14629 DAG.getConstant(1, VT));
14630 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014631 // Optimize vectors in AVX mode:
14632 //
14633 // v8i16 -> v8i32
14634 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14635 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14636 // Concat upper and lower parts.
14637 //
14638 // v4i32 -> v4i64
14639 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14640 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14641 // Concat upper and lower parts.
14642 //
14643 if (Subtarget->hasAVX()) {
14644
14645 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14646 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14647
14648 SDValue ZeroVec = getZeroVector(OpVT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
14649 DAG, dl);
14650 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14651 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14652
14653 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14654 VT.getVectorNumElements()/2);
14655
14656 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14657 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14658
14659 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14660 }
14661 }
14662
Evan Cheng2e489c42009-12-16 00:53:11 +000014663
14664 return SDValue();
14665}
14666
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014667// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14668static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14669 unsigned X86CC = N->getConstantOperandVal(0);
14670 SDValue EFLAG = N->getOperand(1);
14671 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014672
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014673 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14674 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14675 // cases.
14676 if (X86CC == X86::COND_B)
14677 return DAG.getNode(ISD::AND, DL, MVT::i8,
14678 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14679 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14680 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014681
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014682 return SDValue();
14683}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014684
Benjamin Kramer1396c402011-06-18 11:09:41 +000014685static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14686 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014687 SDValue Op0 = N->getOperand(0);
14688 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14689 // a 32-bit target where SSE doesn't support i64->FP operations.
14690 if (Op0.getOpcode() == ISD::LOAD) {
14691 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14692 EVT VT = Ld->getValueType(0);
14693 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14694 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14695 !XTLI->getSubtarget()->is64Bit() &&
14696 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014697 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14698 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014699 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14700 return FILDChain;
14701 }
14702 }
14703 return SDValue();
14704}
14705
Chris Lattner23a01992010-12-20 01:37:09 +000014706// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14707static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14708 X86TargetLowering::DAGCombinerInfo &DCI) {
14709 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14710 // the result is either zero or one (depending on the input carry bit).
14711 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14712 if (X86::isZeroNode(N->getOperand(0)) &&
14713 X86::isZeroNode(N->getOperand(1)) &&
14714 // We don't have a good way to replace an EFLAGS use, so only do this when
14715 // dead right now.
14716 SDValue(N, 1).use_empty()) {
14717 DebugLoc DL = N->getDebugLoc();
14718 EVT VT = N->getValueType(0);
14719 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14720 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14721 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14722 DAG.getConstant(X86::COND_B,MVT::i8),
14723 N->getOperand(2)),
14724 DAG.getConstant(1, VT));
14725 return DCI.CombineTo(N, Res1, CarryOut);
14726 }
14727
14728 return SDValue();
14729}
14730
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014731// fold (add Y, (sete X, 0)) -> adc 0, Y
14732// (add Y, (setne X, 0)) -> sbb -1, Y
14733// (sub (sete X, 0), Y) -> sbb 0, Y
14734// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014735static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014736 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014737
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014738 // Look through ZExts.
14739 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14740 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14741 return SDValue();
14742
14743 SDValue SetCC = Ext.getOperand(0);
14744 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14745 return SDValue();
14746
14747 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14748 if (CC != X86::COND_E && CC != X86::COND_NE)
14749 return SDValue();
14750
14751 SDValue Cmp = SetCC.getOperand(1);
14752 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014753 !X86::isZeroNode(Cmp.getOperand(1)) ||
14754 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014755 return SDValue();
14756
14757 SDValue CmpOp0 = Cmp.getOperand(0);
14758 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14759 DAG.getConstant(1, CmpOp0.getValueType()));
14760
14761 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14762 if (CC == X86::COND_NE)
14763 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14764 DL, OtherVal.getValueType(), OtherVal,
14765 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14766 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14767 DL, OtherVal.getValueType(), OtherVal,
14768 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14769}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014770
Craig Topper54f952a2011-11-19 09:02:40 +000014771/// PerformADDCombine - Do target-specific dag combines on integer adds.
14772static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14773 const X86Subtarget *Subtarget) {
14774 EVT VT = N->getValueType(0);
14775 SDValue Op0 = N->getOperand(0);
14776 SDValue Op1 = N->getOperand(1);
14777
14778 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014779 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014780 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014781 isHorizontalBinOp(Op0, Op1, true))
14782 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14783
14784 return OptimizeConditionalInDecrement(N, DAG);
14785}
14786
14787static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14788 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014789 SDValue Op0 = N->getOperand(0);
14790 SDValue Op1 = N->getOperand(1);
14791
14792 // X86 can't encode an immediate LHS of a sub. See if we can push the
14793 // negation into a preceding instruction.
14794 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014795 // If the RHS of the sub is a XOR with one use and a constant, invert the
14796 // immediate. Then add one to the LHS of the sub so we can turn
14797 // X-Y -> X+~Y+1, saving one register.
14798 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14799 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014800 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014801 EVT VT = Op0.getValueType();
14802 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14803 Op1.getOperand(0),
14804 DAG.getConstant(~XorC, VT));
14805 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014806 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014807 }
14808 }
14809
Craig Topper54f952a2011-11-19 09:02:40 +000014810 // Try to synthesize horizontal adds from adds of shuffles.
14811 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014812 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014813 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14814 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014815 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14816
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014817 return OptimizeConditionalInDecrement(N, DAG);
14818}
14819
Dan Gohman475871a2008-07-27 21:46:04 +000014820SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014821 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014822 SelectionDAG &DAG = DCI.DAG;
14823 switch (N->getOpcode()) {
14824 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014825 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014826 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014827 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014828 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014829 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014830 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14831 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014832 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014833 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014834 case ISD::SHL:
14835 case ISD::SRA:
14836 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014837 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014838 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014839 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014840 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014841 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014842 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014843 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14844 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014845 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014846 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14847 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014848 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014849 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014850 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014851 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014852 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014853 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014854 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014855 case X86ISD::UNPCKH:
14856 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014857 case X86ISD::MOVHLPS:
14858 case X86ISD::MOVLHPS:
14859 case X86ISD::PSHUFD:
14860 case X86ISD::PSHUFHW:
14861 case X86ISD::PSHUFLW:
14862 case X86ISD::MOVSS:
14863 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014864 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014865 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014866 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014867 }
14868
Dan Gohman475871a2008-07-27 21:46:04 +000014869 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014870}
14871
Evan Chenge5b51ac2010-04-17 06:13:15 +000014872/// isTypeDesirableForOp - Return true if the target has native support for
14873/// the specified value type and it is 'desirable' to use the type for the
14874/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14875/// instruction encodings are longer and some i16 instructions are slow.
14876bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14877 if (!isTypeLegal(VT))
14878 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014879 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014880 return true;
14881
14882 switch (Opc) {
14883 default:
14884 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014885 case ISD::LOAD:
14886 case ISD::SIGN_EXTEND:
14887 case ISD::ZERO_EXTEND:
14888 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014889 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014890 case ISD::SRL:
14891 case ISD::SUB:
14892 case ISD::ADD:
14893 case ISD::MUL:
14894 case ISD::AND:
14895 case ISD::OR:
14896 case ISD::XOR:
14897 return false;
14898 }
14899}
14900
14901/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014902/// beneficial for dag combiner to promote the specified node. If true, it
14903/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014904bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014905 EVT VT = Op.getValueType();
14906 if (VT != MVT::i16)
14907 return false;
14908
Evan Cheng4c26e932010-04-19 19:29:22 +000014909 bool Promote = false;
14910 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014911 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014912 default: break;
14913 case ISD::LOAD: {
14914 LoadSDNode *LD = cast<LoadSDNode>(Op);
14915 // If the non-extending load has a single use and it's not live out, then it
14916 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014917 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14918 Op.hasOneUse()*/) {
14919 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14920 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14921 // The only case where we'd want to promote LOAD (rather then it being
14922 // promoted as an operand is when it's only use is liveout.
14923 if (UI->getOpcode() != ISD::CopyToReg)
14924 return false;
14925 }
14926 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014927 Promote = true;
14928 break;
14929 }
14930 case ISD::SIGN_EXTEND:
14931 case ISD::ZERO_EXTEND:
14932 case ISD::ANY_EXTEND:
14933 Promote = true;
14934 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014935 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014936 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014937 SDValue N0 = Op.getOperand(0);
14938 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014939 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014940 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014941 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014942 break;
14943 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014944 case ISD::ADD:
14945 case ISD::MUL:
14946 case ISD::AND:
14947 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014948 case ISD::XOR:
14949 Commute = true;
14950 // fallthrough
14951 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014952 SDValue N0 = Op.getOperand(0);
14953 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014954 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014955 return false;
14956 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014957 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014958 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014959 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014960 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014961 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014962 }
14963 }
14964
14965 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014966 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014967}
14968
Evan Cheng60c07e12006-07-05 22:17:51 +000014969//===----------------------------------------------------------------------===//
14970// X86 Inline Assembly Support
14971//===----------------------------------------------------------------------===//
14972
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014973namespace {
14974 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014975 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014976 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014977
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014978 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014979 StringRef piece(*args[i]);
14980 if (!s.startswith(piece)) // Check if the piece matches.
14981 return false;
14982
14983 s = s.substr(piece.size());
14984 StringRef::size_type pos = s.find_first_not_of(" \t");
14985 if (pos == 0) // We matched a prefix.
14986 return false;
14987
14988 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014989 }
14990
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014991 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014992 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014993 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014994}
14995
Chris Lattnerb8105652009-07-20 17:51:36 +000014996bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14997 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014998
14999 std::string AsmStr = IA->getAsmString();
15000
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015001 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15002 if (!Ty || Ty->getBitWidth() % 16 != 0)
15003 return false;
15004
Chris Lattnerb8105652009-07-20 17:51:36 +000015005 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015006 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015007 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015008
15009 switch (AsmPieces.size()) {
15010 default: return false;
15011 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015012 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015013 // we will turn this bswap into something that will be lowered to logical
15014 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15015 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015016 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015017 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15018 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15019 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15020 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15021 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15022 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015023 // No need to check constraints, nothing other than the equivalent of
15024 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015025 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015026 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015027
Chris Lattnerb8105652009-07-20 17:51:36 +000015028 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015029 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015030 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015031 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15032 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015033 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015034 const std::string &ConstraintsStr = IA->getConstraintString();
15035 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015036 std::sort(AsmPieces.begin(), AsmPieces.end());
15037 if (AsmPieces.size() == 4 &&
15038 AsmPieces[0] == "~{cc}" &&
15039 AsmPieces[1] == "~{dirflag}" &&
15040 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015041 AsmPieces[3] == "~{fpsr}")
15042 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015043 }
15044 break;
15045 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015046 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015047 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015048 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15049 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15050 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015051 AsmPieces.clear();
15052 const std::string &ConstraintsStr = IA->getConstraintString();
15053 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15054 std::sort(AsmPieces.begin(), AsmPieces.end());
15055 if (AsmPieces.size() == 4 &&
15056 AsmPieces[0] == "~{cc}" &&
15057 AsmPieces[1] == "~{dirflag}" &&
15058 AsmPieces[2] == "~{flags}" &&
15059 AsmPieces[3] == "~{fpsr}")
15060 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015061 }
Evan Cheng55d42002011-01-08 01:24:27 +000015062
15063 if (CI->getType()->isIntegerTy(64)) {
15064 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15065 if (Constraints.size() >= 2 &&
15066 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15067 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15068 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015069 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15070 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15071 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015072 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015073 }
15074 }
15075 break;
15076 }
15077 return false;
15078}
15079
15080
15081
Chris Lattnerf4dff842006-07-11 02:54:03 +000015082/// getConstraintType - Given a constraint letter, return the type of
15083/// constraint it is for this target.
15084X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015085X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15086 if (Constraint.size() == 1) {
15087 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015088 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015089 case 'q':
15090 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015091 case 'f':
15092 case 't':
15093 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015094 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015095 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015096 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015097 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015098 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015099 case 'a':
15100 case 'b':
15101 case 'c':
15102 case 'd':
15103 case 'S':
15104 case 'D':
15105 case 'A':
15106 return C_Register;
15107 case 'I':
15108 case 'J':
15109 case 'K':
15110 case 'L':
15111 case 'M':
15112 case 'N':
15113 case 'G':
15114 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015115 case 'e':
15116 case 'Z':
15117 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015118 default:
15119 break;
15120 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015121 }
Chris Lattner4234f572007-03-25 02:14:49 +000015122 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015123}
15124
John Thompson44ab89e2010-10-29 17:29:13 +000015125/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015126/// This object must already have been set up with the operand type
15127/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015128TargetLowering::ConstraintWeight
15129 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015130 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015131 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015132 Value *CallOperandVal = info.CallOperandVal;
15133 // If we don't have a value, we can't do a match,
15134 // but allow it at the lowest weight.
15135 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015136 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015137 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015138 // Look at the constraint type.
15139 switch (*constraint) {
15140 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015141 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15142 case 'R':
15143 case 'q':
15144 case 'Q':
15145 case 'a':
15146 case 'b':
15147 case 'c':
15148 case 'd':
15149 case 'S':
15150 case 'D':
15151 case 'A':
15152 if (CallOperandVal->getType()->isIntegerTy())
15153 weight = CW_SpecificReg;
15154 break;
15155 case 'f':
15156 case 't':
15157 case 'u':
15158 if (type->isFloatingPointTy())
15159 weight = CW_SpecificReg;
15160 break;
15161 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015162 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015163 weight = CW_SpecificReg;
15164 break;
15165 case 'x':
15166 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015167 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015168 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015169 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015170 break;
15171 case 'I':
15172 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15173 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015174 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015175 }
15176 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015177 case 'J':
15178 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15179 if (C->getZExtValue() <= 63)
15180 weight = CW_Constant;
15181 }
15182 break;
15183 case 'K':
15184 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15185 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15186 weight = CW_Constant;
15187 }
15188 break;
15189 case 'L':
15190 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15191 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15192 weight = CW_Constant;
15193 }
15194 break;
15195 case 'M':
15196 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15197 if (C->getZExtValue() <= 3)
15198 weight = CW_Constant;
15199 }
15200 break;
15201 case 'N':
15202 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15203 if (C->getZExtValue() <= 0xff)
15204 weight = CW_Constant;
15205 }
15206 break;
15207 case 'G':
15208 case 'C':
15209 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15210 weight = CW_Constant;
15211 }
15212 break;
15213 case 'e':
15214 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15215 if ((C->getSExtValue() >= -0x80000000LL) &&
15216 (C->getSExtValue() <= 0x7fffffffLL))
15217 weight = CW_Constant;
15218 }
15219 break;
15220 case 'Z':
15221 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15222 if (C->getZExtValue() <= 0xffffffff)
15223 weight = CW_Constant;
15224 }
15225 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015226 }
15227 return weight;
15228}
15229
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015230/// LowerXConstraint - try to replace an X constraint, which matches anything,
15231/// with another that has more specific requirements based on the type of the
15232/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015233const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015234LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015235 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15236 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015237 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015238 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015239 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015240 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015241 return "x";
15242 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015243
Chris Lattner5e764232008-04-26 23:02:14 +000015244 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015245}
15246
Chris Lattner48884cd2007-08-25 00:47:38 +000015247/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15248/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015249void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015250 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015251 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015252 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015253 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015254
Eric Christopher100c8332011-06-02 23:16:42 +000015255 // Only support length 1 constraints for now.
15256 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015257
Eric Christopher100c8332011-06-02 23:16:42 +000015258 char ConstraintLetter = Constraint[0];
15259 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015260 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015261 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015263 if (C->getZExtValue() <= 31) {
15264 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015265 break;
15266 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015267 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015268 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015269 case 'J':
15270 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015271 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015272 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15273 break;
15274 }
15275 }
15276 return;
15277 case 'K':
15278 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015279 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015280 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15281 break;
15282 }
15283 }
15284 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015285 case 'N':
15286 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015287 if (C->getZExtValue() <= 255) {
15288 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015289 break;
15290 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015291 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015292 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015293 case 'e': {
15294 // 32-bit signed value
15295 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015296 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15297 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015298 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015299 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015300 break;
15301 }
15302 // FIXME gcc accepts some relocatable values here too, but only in certain
15303 // memory models; it's complicated.
15304 }
15305 return;
15306 }
15307 case 'Z': {
15308 // 32-bit unsigned value
15309 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015310 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15311 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015312 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15313 break;
15314 }
15315 }
15316 // FIXME gcc accepts some relocatable values here too, but only in certain
15317 // memory models; it's complicated.
15318 return;
15319 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015320 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015321 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015322 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015323 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015324 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015325 break;
15326 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015327
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015328 // In any sort of PIC mode addresses need to be computed at runtime by
15329 // adding in a register or some sort of table lookup. These can't
15330 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015331 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015332 return;
15333
Chris Lattnerdc43a882007-05-03 16:52:29 +000015334 // If we are in non-pic codegen mode, we allow the address of a global (with
15335 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015336 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015337 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015338
Chris Lattner49921962009-05-08 18:23:14 +000015339 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15340 while (1) {
15341 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15342 Offset += GA->getOffset();
15343 break;
15344 } else if (Op.getOpcode() == ISD::ADD) {
15345 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15346 Offset += C->getZExtValue();
15347 Op = Op.getOperand(0);
15348 continue;
15349 }
15350 } else if (Op.getOpcode() == ISD::SUB) {
15351 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15352 Offset += -C->getZExtValue();
15353 Op = Op.getOperand(0);
15354 continue;
15355 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015356 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015357
Chris Lattner49921962009-05-08 18:23:14 +000015358 // Otherwise, this isn't something we can handle, reject it.
15359 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015360 }
Eric Christopherfd179292009-08-27 18:07:15 +000015361
Dan Gohman46510a72010-04-15 01:51:59 +000015362 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015363 // If we require an extra load to get this address, as in PIC mode, we
15364 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015365 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15366 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015367 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015368
Devang Patel0d881da2010-07-06 22:08:15 +000015369 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15370 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015371 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015372 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015373 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015374
Gabor Greifba36cb52008-08-28 21:40:38 +000015375 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015376 Ops.push_back(Result);
15377 return;
15378 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015379 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015380}
15381
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015382std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015383X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015384 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015385 // First, see if this is a constraint that directly corresponds to an LLVM
15386 // register class.
15387 if (Constraint.size() == 1) {
15388 // GCC Constraint Letters
15389 switch (Constraint[0]) {
15390 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015391 // TODO: Slight differences here in allocation order and leaving
15392 // RIP in the class. Do they matter any more here than they do
15393 // in the normal allocation?
15394 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15395 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015396 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015397 return std::make_pair(0U, X86::GR32RegisterClass);
15398 else if (VT == MVT::i16)
15399 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015400 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015401 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015402 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015403 return std::make_pair(0U, X86::GR64RegisterClass);
15404 break;
15405 }
15406 // 32-bit fallthrough
15407 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015408 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015409 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15410 else if (VT == MVT::i16)
15411 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015412 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015413 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15414 else if (VT == MVT::i64)
15415 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15416 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015417 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015418 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015419 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015420 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015421 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015422 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015423 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015424 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015425 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015426 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015427 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015428 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15429 if (VT == MVT::i16)
15430 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15431 if (VT == MVT::i32 || !Subtarget->is64Bit())
15432 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15433 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015434 case 'f': // FP Stack registers.
15435 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15436 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015437 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015438 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015439 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015440 return std::make_pair(0U, X86::RFP64RegisterClass);
15441 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015442 case 'y': // MMX_REGS if MMX allowed.
15443 if (!Subtarget->hasMMX()) break;
15444 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015445 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015446 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015447 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015448 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015449 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015450
Owen Anderson825b72b2009-08-11 20:47:22 +000015451 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015452 default: break;
15453 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015454 case MVT::f32:
15455 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015456 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015457 case MVT::f64:
15458 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015459 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015460 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015461 case MVT::v16i8:
15462 case MVT::v8i16:
15463 case MVT::v4i32:
15464 case MVT::v2i64:
15465 case MVT::v4f32:
15466 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015467 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015468 // AVX types.
15469 case MVT::v32i8:
15470 case MVT::v16i16:
15471 case MVT::v8i32:
15472 case MVT::v4i64:
15473 case MVT::v8f32:
15474 case MVT::v4f64:
15475 return std::make_pair(0U, X86::VR256RegisterClass);
15476
Chris Lattner0f65cad2007-04-09 05:49:22 +000015477 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015478 break;
15479 }
15480 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015481
Chris Lattnerf76d1802006-07-31 23:26:50 +000015482 // Use the default implementation in TargetLowering to convert the register
15483 // constraint into a member of a register class.
15484 std::pair<unsigned, const TargetRegisterClass*> Res;
15485 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015486
15487 // Not found as a standard register?
15488 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015489 // Map st(0) -> st(7) -> ST0
15490 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15491 tolower(Constraint[1]) == 's' &&
15492 tolower(Constraint[2]) == 't' &&
15493 Constraint[3] == '(' &&
15494 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15495 Constraint[5] == ')' &&
15496 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015497
Chris Lattner56d77c72009-09-13 22:41:48 +000015498 Res.first = X86::ST0+Constraint[4]-'0';
15499 Res.second = X86::RFP80RegisterClass;
15500 return Res;
15501 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015502
Chris Lattner56d77c72009-09-13 22:41:48 +000015503 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015504 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015505 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015506 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015507 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015508 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015509
15510 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015511 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015512 Res.first = X86::EFLAGS;
15513 Res.second = X86::CCRRegisterClass;
15514 return Res;
15515 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015516
Dale Johannesen330169f2008-11-13 21:52:36 +000015517 // 'A' means EAX + EDX.
15518 if (Constraint == "A") {
15519 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015520 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015521 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015522 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015523 return Res;
15524 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015525
Chris Lattnerf76d1802006-07-31 23:26:50 +000015526 // Otherwise, check to see if this is a register class of the wrong value
15527 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15528 // turn into {ax},{dx}.
15529 if (Res.second->hasType(VT))
15530 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015531
Chris Lattnerf76d1802006-07-31 23:26:50 +000015532 // All of the single-register GCC register classes map their values onto
15533 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15534 // really want an 8-bit or 32-bit register, map to the appropriate register
15535 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015536 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015537 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015538 unsigned DestReg = 0;
15539 switch (Res.first) {
15540 default: break;
15541 case X86::AX: DestReg = X86::AL; break;
15542 case X86::DX: DestReg = X86::DL; break;
15543 case X86::CX: DestReg = X86::CL; break;
15544 case X86::BX: DestReg = X86::BL; break;
15545 }
15546 if (DestReg) {
15547 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015548 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015549 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015550 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015551 unsigned DestReg = 0;
15552 switch (Res.first) {
15553 default: break;
15554 case X86::AX: DestReg = X86::EAX; break;
15555 case X86::DX: DestReg = X86::EDX; break;
15556 case X86::CX: DestReg = X86::ECX; break;
15557 case X86::BX: DestReg = X86::EBX; break;
15558 case X86::SI: DestReg = X86::ESI; break;
15559 case X86::DI: DestReg = X86::EDI; break;
15560 case X86::BP: DestReg = X86::EBP; break;
15561 case X86::SP: DestReg = X86::ESP; break;
15562 }
15563 if (DestReg) {
15564 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015565 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015566 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015567 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015568 unsigned DestReg = 0;
15569 switch (Res.first) {
15570 default: break;
15571 case X86::AX: DestReg = X86::RAX; break;
15572 case X86::DX: DestReg = X86::RDX; break;
15573 case X86::CX: DestReg = X86::RCX; break;
15574 case X86::BX: DestReg = X86::RBX; break;
15575 case X86::SI: DestReg = X86::RSI; break;
15576 case X86::DI: DestReg = X86::RDI; break;
15577 case X86::BP: DestReg = X86::RBP; break;
15578 case X86::SP: DestReg = X86::RSP; break;
15579 }
15580 if (DestReg) {
15581 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015582 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015583 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015584 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015585 } else if (Res.second == X86::FR32RegisterClass ||
15586 Res.second == X86::FR64RegisterClass ||
15587 Res.second == X86::VR128RegisterClass) {
15588 // Handle references to XMM physical registers that got mapped into the
15589 // wrong class. This can happen with constraints like {xmm0} where the
15590 // target independent register mapper will just pick the first match it can
15591 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015592 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015593 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015594 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015595 Res.second = X86::FR64RegisterClass;
15596 else if (X86::VR128RegisterClass->hasType(VT))
15597 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015598 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015599
Chris Lattnerf76d1802006-07-31 23:26:50 +000015600 return Res;
15601}