blob: 858ebc5de53f44062f8b0430acdff55ca78fd812 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000056using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000057
Evan Chengb1712452010-01-27 06:25:16 +000058STATISTIC(NumTailCalls, "Number of tail calls");
59
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000060static cl::opt<bool> UseRegMask("x86-use-regmask",
61 cl::desc("Use register masks for x86 calls"));
62
Evan Cheng10e86422008-04-25 19:11:04 +000063// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000064static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000065 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000066
David Greenea5f26012011-02-07 19:36:54 +000067static SDValue Insert128BitVector(SDValue Result,
68 SDValue Vec,
69 SDValue Idx,
70 SelectionDAG &DAG,
71 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000072
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl);
77
78/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
79/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000080/// simple subregister reference. Idx is an index in the 128 bits we
81/// want. It need not be aligned to a 128-bit bounday. That makes
82/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000083static SDValue Extract128BitVector(SDValue Vec,
84 SDValue Idx,
85 SelectionDAG &DAG,
86 DebugLoc dl) {
87 EVT VT = Vec.getValueType();
88 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000089 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000090 int Factor = VT.getSizeInBits()/128;
91 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
92 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000093
94 // Extract from UNDEF is UNDEF.
95 if (Vec.getOpcode() == ISD::UNDEF)
96 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
97
98 if (isa<ConstantSDNode>(Idx)) {
99 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
100
101 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
102 // we can match to VEXTRACTF128.
103 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
104
105 // This is the index of the first element of the 128-bit chunk
106 // we want.
107 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
108 * ElemsPerChunk);
109
110 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000111 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
112 VecIdx);
113
114 return Result;
115 }
116
117 return SDValue();
118}
119
120/// Generate a DAG to put 128-bits into a vector > 128 bits. This
121/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000122/// simple superregister reference. Idx is an index in the 128 bits
123/// we want. It need not be aligned to a 128-bit bounday. That makes
124/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000125static SDValue Insert128BitVector(SDValue Result,
126 SDValue Vec,
127 SDValue Idx,
128 SelectionDAG &DAG,
129 DebugLoc dl) {
130 if (isa<ConstantSDNode>(Idx)) {
131 EVT VT = Vec.getValueType();
132 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
133
134 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000135 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000136 EVT ResultVT = Result.getValueType();
137
138 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000140
141 // This is the index of the first element of the 128-bit chunk
142 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000143 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000144 * ElemsPerChunk);
145
146 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000147 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
148 VecIdx);
149 return Result;
150 }
151
152 return SDValue();
153}
154
Chris Lattnerf0144122009-07-28 03:13:23 +0000155static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000156 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
157 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000158
Evan Cheng2bffee22011-02-01 01:14:13 +0000159 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000160 if (is64Bit)
161 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000162 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000163 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000164
Evan Cheng203576a2011-07-20 19:50:42 +0000165 if (Subtarget->isTargetELF())
166 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000167 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000168 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000169 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000170}
171
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000172X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000173 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000174 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000175 X86ScalarSSEf64 = Subtarget->hasSSE2();
176 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000177 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000178
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000179 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000180 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000181
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000182 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000183 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
185 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000186 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000187 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
188 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000189
Eric Christopherde5e1012011-03-11 01:05:58 +0000190 // For 64-bit since we have so many registers use the ILP scheduler, for
191 // 32-bit code use the register pressure specific scheduling.
192 if (Subtarget->is64Bit())
193 setSchedulingPreference(Sched::ILP);
194 else
195 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000196 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000197
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000198 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000199 // Setup Windows compiler runtime calls.
200 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000202 setLibcallName(RTLIB::SREM_I64, "_allrem");
203 setLibcallName(RTLIB::UREM_I64, "_aullrem");
204 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000205 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000206 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000208 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000209 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
210 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
211 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000212 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
213 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000214 }
215
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000216 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000217 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000218 setUseUnderscoreSetJmp(false);
219 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000220 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000221 // MS runtime is weird: it exports _setjmp, but longjmp!
222 setUseUnderscoreSetJmp(true);
223 setUseUnderscoreLongJmp(false);
224 } else {
225 setUseUnderscoreSetJmp(true);
226 setUseUnderscoreLongJmp(true);
227 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000229 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000231 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000233 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000235
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000237
Scott Michelfdc40a02009-02-17 22:15:04 +0000238 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000240 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000242 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
244 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000245
246 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
248 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
249 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
250 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
251 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
252 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000253
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000254 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
255 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
257 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000259
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000263 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000264 // We have an algorithm for SSE2->double, and we turn this into a
265 // 64-bit FILD followed by conditional FADD for other targets.
266 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000267 // We have an algorithm for SSE2, and we turn this into a 64-bit
268 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000269 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000271
272 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
273 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000277 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000278 // SSE has no i16 to fp conversion, only i32
279 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000281 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000286 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000287 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
289 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000290 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000291
Dale Johannesen73328d12007-09-19 23:55:34 +0000292 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
293 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
295 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000296
Evan Cheng02568ff2006-01-30 22:13:22 +0000297 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
298 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
300 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000301
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000302 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000304 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000306 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
308 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309 }
310
311 // Handle FP_TO_UINT by promoting the destination to a larger signed
312 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
314 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000316
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000320 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000321 // Since AVX is a superset of SSE3, only check for SSE here.
322 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 // Expand FP_TO_UINT into a select.
324 // FIXME: We would like to use a Custom expander here eventually to do
325 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000328 // With SSE3 we can use fisttpll to convert to a signed i64; without
329 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000332
Chris Lattner399610a2006-12-05 18:22:22 +0000333 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000334 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000335 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
336 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000337 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000338 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000339 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000340 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000341 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000342 }
Chris Lattner21f66852005-12-23 05:15:23 +0000343
Dan Gohmanb00ee212008-02-18 19:34:53 +0000344 // Scalar integer divide and remainder are lowered to use operations that
345 // produce two results, to match the available instructions. This exposes
346 // the two-result form to trivial CSE, which is able to combine x/y and x%y
347 // into a single instruction.
348 //
349 // Scalar integer multiply-high is also lowered to use two-result
350 // operations, to match the available instructions. However, plain multiply
351 // (low) operations are left as Legal, as there are single-result
352 // instructions for this in x86. Using the two-result multiply instructions
353 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000354 for (unsigned i = 0, e = 4; i != e; ++i) {
355 MVT VT = IntVTs[i];
356 setOperationAction(ISD::MULHS, VT, Expand);
357 setOperationAction(ISD::MULHU, VT, Expand);
358 setOperationAction(ISD::SDIV, VT, Expand);
359 setOperationAction(ISD::UDIV, VT, Expand);
360 setOperationAction(ISD::SREM, VT, Expand);
361 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000362
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000363 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000364 setOperationAction(ISD::ADDC, VT, Custom);
365 setOperationAction(ISD::ADDE, VT, Custom);
366 setOperationAction(ISD::SUBC, VT, Custom);
367 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000368 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000369
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
371 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
372 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
373 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
376 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
377 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
378 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
379 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
380 setOperationAction(ISD::FREM , MVT::f32 , Expand);
381 setOperationAction(ISD::FREM , MVT::f64 , Expand);
382 setOperationAction(ISD::FREM , MVT::f80 , Expand);
383 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chandler Carruth77821022011-12-24 12:12:34 +0000385 // Promote the i8 variants and force them on up to i32 which has a shorter
386 // encoding.
387 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
388 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
390 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000391 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000392 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
393 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
394 if (Subtarget->is64Bit())
395 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000396 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000397 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
398 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
399 if (Subtarget->is64Bit())
400 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
401 }
Craig Topper37f21672011-10-11 06:44:02 +0000402
403 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000404 // When promoting the i8 variants, force them to i32 for a shorter
405 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000406 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000407 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
409 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000410 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
412 if (Subtarget->is64Bit())
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000414 } else {
415 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
416 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
417 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000418 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
420 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
421 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000422 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000423 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
424 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 }
426
Benjamin Kramer1292c222010-12-04 20:32:23 +0000427 if (Subtarget->hasPOPCNT()) {
428 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
429 } else {
430 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
431 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
432 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
433 if (Subtarget->is64Bit())
434 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
435 }
436
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
438 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000439
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000441 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000442 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000443 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000444 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
446 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
447 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
448 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
449 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000450 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
452 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
453 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
454 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000457 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000458 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000460
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000461 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
463 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
464 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
465 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000466 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
468 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
472 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
473 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
474 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000475 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000476 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000477 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
483 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
484 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000485 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000486
Craig Topper1accb7e2012-01-10 06:54:16 +0000487 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000489
Eric Christopher9a9d2752010-07-22 02:48:34 +0000490 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000491 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000492
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000493 // On X86 and X86-64, atomic operations are lowered to locked instructions.
494 // Locked instructions, in turn, have implicit fence semantics (all memory
495 // operations are flushed before issuing the locked instruction, and they
496 // are not buffered), so we can fold away the common pattern of
497 // fence-atomic-fence.
498 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000499
Mon P Wang63307c32008-05-05 19:05:59 +0000500 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000501 for (unsigned i = 0, e = 4; i != e; ++i) {
502 MVT VT = IntVTs[i];
503 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000505 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000506 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000507
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000508 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000509 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
513 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
514 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
515 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
516 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000517 }
518
Eli Friedman43f51ae2011-08-26 21:21:21 +0000519 if (Subtarget->hasCmpxchg16b()) {
520 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
521 }
522
Evan Cheng3c992d22006-03-07 02:02:57 +0000523 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000524 if (!Subtarget->isTargetDarwin() &&
525 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000526 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000528 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000529
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
531 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
532 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
533 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000534 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000535 setExceptionPointerRegister(X86::RAX);
536 setExceptionSelectorRegister(X86::RDX);
537 } else {
538 setExceptionPointerRegister(X86::EAX);
539 setExceptionSelectorRegister(X86::EDX);
540 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
542 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000543
Duncan Sands4a544a72011-09-06 13:37:06 +0000544 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
545 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000548
Nate Begemanacc398c2006-01-25 18:21:52 +0000549 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VASTART , MVT::Other, Custom);
551 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::VAARG , MVT::Other, Custom);
554 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000555 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::VAARG , MVT::Other, Expand);
557 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000558 }
Evan Chengae642192007-03-02 23:16:35 +0000559
Owen Anderson825b72b2009-08-11 20:47:22 +0000560 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
561 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000562
563 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000566 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000567 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
568 MVT::i64 : MVT::i32, Custom);
569 else
570 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
571 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000572
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000573 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000574 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000575 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
577 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000578
Evan Cheng223547a2006-01-31 22:28:30 +0000579 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FABS , MVT::f64, Custom);
581 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
583 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FNEG , MVT::f64, Custom);
585 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000586
Evan Cheng68c47cb2007-01-05 07:55:56 +0000587 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
589 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000590
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000591 // Lower this to FGETSIGNx86 plus an AND.
592 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
593 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
594
Evan Chengd25e9e82006-02-02 00:28:23 +0000595 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::FSIN , MVT::f64, Expand);
597 setOperationAction(ISD::FCOS , MVT::f64, Expand);
598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000600
Chris Lattnera54aa942006-01-29 06:26:08 +0000601 // Expand FP immediates into loads from the stack, except for the special
602 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603 addLegalFPImmediate(APFloat(+0.0)); // xorpd
604 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000605 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606 // Use SSE for f32, x87 for f64.
607 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
609 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613
614 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
623 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f32, Expand);
625 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000626
Nate Begemane1795842008-02-14 08:57:00 +0000627 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000628 addLegalFPImmediate(APFloat(+0.0f)); // xorps
629 addLegalFPImmediate(APFloat(+0.0)); // FLD0
630 addLegalFPImmediate(APFloat(+1.0)); // FLD1
631 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
632 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
633
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
636 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000637 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000638 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000639 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000640 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
642 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
645 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
646 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
647 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000648
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000649 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
651 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000652 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000653 addLegalFPImmediate(APFloat(+0.0)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000657 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
658 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
659 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
660 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000661 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000662
Cameron Zwarich33390842011-07-08 21:39:21 +0000663 // We don't support FMA.
664 setOperationAction(ISD::FMA, MVT::f64, Expand);
665 setOperationAction(ISD::FMA, MVT::f32, Expand);
666
Dale Johannesen59a58732007-08-05 18:49:15 +0000667 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000668 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
670 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
671 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000672 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000673 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000674 addLegalFPImmediate(TmpFlt); // FLD0
675 TmpFlt.changeSign();
676 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000677
678 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000679 APFloat TmpFlt2(+1.0);
680 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
681 &ignored);
682 addLegalFPImmediate(TmpFlt2); // FLD1
683 TmpFlt2.changeSign();
684 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
685 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000687 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
689 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000690 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000691
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000692 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
693 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
694 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
695 setOperationAction(ISD::FRINT, MVT::f80, Expand);
696 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000697 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000698 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000699
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
702 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
703 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 setOperationAction(ISD::FLOG, MVT::f80, Expand);
706 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
707 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
708 setOperationAction(ISD::FEXP, MVT::f80, Expand);
709 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000710
Mon P Wangf007a8b2008-11-06 05:31:54 +0000711 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000712 // (for widening) or expand (for scalarization). Then we will selectively
713 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000714 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
715 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
716 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000732 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
733 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000748 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000750 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000757 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000767 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000768 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
769 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
770 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
771 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000772 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000773 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
774 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
775 setTruncStoreAction((MVT::SimpleValueType)VT,
776 (MVT::SimpleValueType)InnerVT, Expand);
777 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
778 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
779 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000780 }
781
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
783 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000784 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000785 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000787 }
788
Dale Johannesen0488fb62010-09-30 23:57:10 +0000789 // MMX-sized vectors (other than x86mmx) are expected to be expanded
790 // into smaller operations.
791 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
792 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
793 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
794 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
795 setOperationAction(ISD::AND, MVT::v8i8, Expand);
796 setOperationAction(ISD::AND, MVT::v4i16, Expand);
797 setOperationAction(ISD::AND, MVT::v2i32, Expand);
798 setOperationAction(ISD::AND, MVT::v1i64, Expand);
799 setOperationAction(ISD::OR, MVT::v8i8, Expand);
800 setOperationAction(ISD::OR, MVT::v4i16, Expand);
801 setOperationAction(ISD::OR, MVT::v2i32, Expand);
802 setOperationAction(ISD::OR, MVT::v1i64, Expand);
803 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
804 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
805 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
806 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
808 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
809 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
810 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
811 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
812 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
813 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
814 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
815 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000816 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
817 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
818 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
819 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000820
Craig Topper1accb7e2012-01-10 06:54:16 +0000821 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000823
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
826 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
827 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
828 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
829 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
830 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
831 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
832 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
833 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
834 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000835 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000836 }
837
Craig Topper1accb7e2012-01-10 06:54:16 +0000838 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000840
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000841 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
842 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
844 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
845 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
846 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000847
Owen Anderson825b72b2009-08-11 20:47:22 +0000848 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
849 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
850 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
851 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
852 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
853 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
854 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
855 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
856 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
857 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
858 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
860 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
861 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
862 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
863 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864
Nadav Rotem354efd82011-09-18 14:57:03 +0000865 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000866 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
867 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
868 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000869
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
871 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
872 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
873 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000875
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
878 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
879 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
880 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
881
Evan Cheng2c3ae372006-04-12 21:21:57 +0000882 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
884 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000885 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000886 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000887 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000888 // Do not attempt to custom lower non-128-bit vectors
889 if (!VT.is128BitVector())
890 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 setOperationAction(ISD::BUILD_VECTOR,
892 VT.getSimpleVT().SimpleTy, Custom);
893 setOperationAction(ISD::VECTOR_SHUFFLE,
894 VT.getSimpleVT().SimpleTy, Custom);
895 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
896 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000897 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
900 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
901 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
902 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
903 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
904 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000905
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000909 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000910
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000911 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
913 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000914 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000915
916 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000917 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000918 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000919
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000924 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000926 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000928 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000930 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000933
Evan Cheng2c3ae372006-04-12 21:21:57 +0000934 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000935 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
936 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
937 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
938 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000939
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
941 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000942 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000943
Craig Topperd0a31172012-01-10 06:37:29 +0000944 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000945 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
946 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
947 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
948 setOperationAction(ISD::FRINT, MVT::f32, Legal);
949 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
950 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
951 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
952 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
953 setOperationAction(ISD::FRINT, MVT::f64, Legal);
954 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
955
Nate Begeman14d12ca2008-02-11 04:19:36 +0000956 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000959 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
961 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
962 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
963 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000964
Nate Begeman14d12ca2008-02-11 04:19:36 +0000965 // i8 and i16 vectors are custom , because the source register and source
966 // source memory operand types are not the same width. f32 vectors are
967 // custom since the immediate controlling the insert encodes additional
968 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
970 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
971 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
972 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000973
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
975 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978
Pete Coopera77214a2011-11-14 19:38:42 +0000979 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000980 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000982 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
983 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000984 }
985 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000986
Craig Topper1accb7e2012-01-10 06:54:16 +0000987 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000988 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000992 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000993
Nadav Rotem43012222011-05-11 08:12:09 +0000994 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000995 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000996
997 if (Subtarget->hasAVX2()) {
998 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
1002 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1003
1004 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1005 } else {
1006 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1010 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1011
1012 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1013 }
Nadav Rotem43012222011-05-11 08:12:09 +00001014 }
1015
Craig Topperd0a31172012-01-10 06:37:29 +00001016 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001017 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001018
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001019 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001020 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1021 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1022 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1023 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1024 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1025 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1029 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1041 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1042 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1043 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001044
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1046 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001047 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001048
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1052 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1053 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1054 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1060 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1061
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001062 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001064
Duncan Sands28b77e92011-09-06 19:07:46 +00001065 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1066 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1067 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1068 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001069
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001070 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1071 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1072 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1073
Craig Topperaaa643c2011-11-09 07:28:55 +00001074 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1075 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1076 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1077 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 if (Subtarget->hasAVX2()) {
1080 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1081 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1082 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1083 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001084
Craig Topperaaa643c2011-11-09 07:28:55 +00001085 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1086 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1087 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1088 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001089
Craig Topperaaa643c2011-11-09 07:28:55 +00001090 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1092 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001093 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001094
1095 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001096
1097 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1098 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1099
1100 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1101 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1102
1103 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001104 } else {
1105 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1106 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1107 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1108 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1109
1110 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1111 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1112 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1113 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1114
1115 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1116 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1117 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1118 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001119
1120 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1122
1123 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1124 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1125
1126 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001127 }
Craig Topper13894fa2011-08-24 06:14:18 +00001128
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001129 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001130 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001131 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1132 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1133 EVT VT = SVT;
1134
1135 // Extract subvector is special because the value type
1136 // (result) is 128-bit but the source is 256-bit wide.
1137 if (VT.is128BitVector())
1138 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1139
1140 // Do not attempt to custom lower other non-256-bit vectors
1141 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001142 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001143
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001144 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1145 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1146 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1147 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001148 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001150 }
1151
David Greene54d8eba2011-01-27 22:38:56 +00001152 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1154 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1155 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001156
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001157 // Do not attempt to promote non-256-bit vectors
1158 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001159 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001160
1161 setOperationAction(ISD::AND, SVT, Promote);
1162 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1163 setOperationAction(ISD::OR, SVT, Promote);
1164 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1165 setOperationAction(ISD::XOR, SVT, Promote);
1166 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1167 setOperationAction(ISD::LOAD, SVT, Promote);
1168 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1169 setOperationAction(ISD::SELECT, SVT, Promote);
1170 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001171 }
David Greene9b9838d2009-06-29 16:47:10 +00001172 }
1173
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1175 // of this type with custom code.
1176 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1177 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001178 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1179 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001180 }
1181
Evan Cheng6be2c582006-04-05 23:38:46 +00001182 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001184
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001185
Eli Friedman962f5492010-06-02 19:35:46 +00001186 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1187 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001188 //
Eli Friedman962f5492010-06-02 19:35:46 +00001189 // FIXME: We really should do custom legalization for addition and
1190 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1191 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001192 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1193 // Add/Sub/Mul with overflow operations are custom lowered.
1194 MVT VT = IntVTs[i];
1195 setOperationAction(ISD::SADDO, VT, Custom);
1196 setOperationAction(ISD::UADDO, VT, Custom);
1197 setOperationAction(ISD::SSUBO, VT, Custom);
1198 setOperationAction(ISD::USUBO, VT, Custom);
1199 setOperationAction(ISD::SMULO, VT, Custom);
1200 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001201 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001202
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001203 // There are no 8-bit 3-address imul/mul instructions
1204 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1205 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001206
Evan Chengd54f2d52009-03-31 19:38:51 +00001207 if (!Subtarget->is64Bit()) {
1208 // These libcalls are not available in 32-bit.
1209 setLibcallName(RTLIB::SHL_I128, 0);
1210 setLibcallName(RTLIB::SRL_I128, 0);
1211 setLibcallName(RTLIB::SRA_I128, 0);
1212 }
1213
Evan Cheng206ee9d2006-07-07 08:33:52 +00001214 // We have target-specific dag combine patterns for the following nodes:
1215 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001216 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001217 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001218 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001219 setTargetDAGCombine(ISD::SHL);
1220 setTargetDAGCombine(ISD::SRA);
1221 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001222 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001223 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001224 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001225 setTargetDAGCombine(ISD::FADD);
1226 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001227 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001228 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001229 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001230 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001231 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001232 if (Subtarget->is64Bit())
1233 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001234 if (Subtarget->hasBMI())
1235 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001236
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237 computeRegisterProperties();
1238
Evan Cheng05219282011-01-06 06:52:41 +00001239 // On Darwin, -Os means optimize for size without hurting performance,
1240 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001241 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001242 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001243 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001244 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1245 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1246 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001247 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001248 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001249
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001250 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001251}
1252
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253
Duncan Sands28b77e92011-09-06 19:07:46 +00001254EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1255 if (!VT.isVector()) return MVT::i8;
1256 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001257}
1258
1259
Evan Cheng29286502008-01-23 23:17:41 +00001260/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1261/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 if (MaxAlign == 16)
1264 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001265 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001266 if (VTy->getBitWidth() == 128)
1267 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 unsigned EltAlign = 0;
1270 getMaxByValAlign(ATy->getElementType(), EltAlign);
1271 if (EltAlign > MaxAlign)
1272 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001273 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001274 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1275 unsigned EltAlign = 0;
1276 getMaxByValAlign(STy->getElementType(i), EltAlign);
1277 if (EltAlign > MaxAlign)
1278 MaxAlign = EltAlign;
1279 if (MaxAlign == 16)
1280 break;
1281 }
1282 }
1283 return;
1284}
1285
1286/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1287/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001288/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1289/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001290unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001291 if (Subtarget->is64Bit()) {
1292 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001293 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001294 if (TyAlign > 8)
1295 return TyAlign;
1296 return 8;
1297 }
1298
Evan Cheng29286502008-01-23 23:17:41 +00001299 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001300 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001301 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001302 return Align;
1303}
Chris Lattner2b02a442007-02-25 08:29:00 +00001304
Evan Chengf0df0312008-05-15 08:39:06 +00001305/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001306/// and store operations as a result of memset, memcpy, and memmove
1307/// lowering. If DstAlign is zero that means it's safe to destination
1308/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1309/// means there isn't a need to check it against alignment requirement,
1310/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001311/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001312/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1313/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1314/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001315/// It returns EVT::Other if the type should be determined using generic
1316/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001317EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001318X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1319 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001320 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001321 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001323 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1324 // linux. This is because the stack realignment code can't handle certain
1325 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001326 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001327 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001328 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001330 (Subtarget->isUnalignedMemAccessFast() ||
1331 ((DstAlign == 0 || DstAlign >= 16) &&
1332 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001334 if (Subtarget->getStackAlignment() >= 32) {
1335 if (Subtarget->hasAVX2())
1336 return MVT::v8i32;
1337 if (Subtarget->hasAVX())
1338 return MVT::v8f32;
1339 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001340 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001345 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001347 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001348 // Do not use f64 to lower memcpy if source is string constant. It's
1349 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001350 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001351 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001352 }
Evan Chengf0df0312008-05-15 08:39:06 +00001353 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001354 return MVT::i64;
1355 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001356}
1357
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001358/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1359/// current function. The returned value is a member of the
1360/// MachineJumpTableInfo::JTEntryKind enum.
1361unsigned X86TargetLowering::getJumpTableEncoding() const {
1362 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1363 // symbol.
1364 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1365 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001367
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001368 // Otherwise, use the normal jump table encoding heuristics.
1369 return TargetLowering::getJumpTableEncoding();
1370}
1371
Chris Lattnerc64daab2010-01-26 05:02:42 +00001372const MCExpr *
1373X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1374 const MachineBasicBlock *MBB,
1375 unsigned uid,MCContext &Ctx) const{
1376 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1377 Subtarget->isPICStyleGOT());
1378 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1379 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001380 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1381 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001382}
1383
Evan Chengcc415862007-11-09 01:32:10 +00001384/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1385/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001386SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001387 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001388 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001389 // This doesn't have DebugLoc associated with it, but is not really the
1390 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001391 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001392 return Table;
1393}
1394
Chris Lattner589c6f62010-01-26 06:28:43 +00001395/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1396/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1397/// MCExpr.
1398const MCExpr *X86TargetLowering::
1399getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1400 MCContext &Ctx) const {
1401 // X86-64 uses RIP relative addressing based on the jump table label.
1402 if (Subtarget->isPICStyleRIPRel())
1403 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1404
1405 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001406 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001407}
1408
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001409// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001410std::pair<const TargetRegisterClass*, uint8_t>
1411X86TargetLowering::findRepresentativeClass(EVT VT) const{
1412 const TargetRegisterClass *RRC = 0;
1413 uint8_t Cost = 1;
1414 switch (VT.getSimpleVT().SimpleTy) {
1415 default:
1416 return TargetLowering::findRepresentativeClass(VT);
1417 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1418 RRC = (Subtarget->is64Bit()
1419 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1420 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001421 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001422 RRC = X86::VR64RegisterClass;
1423 break;
1424 case MVT::f32: case MVT::f64:
1425 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1426 case MVT::v4f32: case MVT::v2f64:
1427 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1428 case MVT::v4f64:
1429 RRC = X86::VR128RegisterClass;
1430 break;
1431 }
1432 return std::make_pair(RRC, Cost);
1433}
1434
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001435bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1436 unsigned &Offset) const {
1437 if (!Subtarget->isTargetLinux())
1438 return false;
1439
1440 if (Subtarget->is64Bit()) {
1441 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1442 Offset = 0x28;
1443 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1444 AddressSpace = 256;
1445 else
1446 AddressSpace = 257;
1447 } else {
1448 // %gs:0x14 on i386
1449 Offset = 0x14;
1450 AddressSpace = 256;
1451 }
1452 return true;
1453}
1454
1455
Chris Lattner2b02a442007-02-25 08:29:00 +00001456//===----------------------------------------------------------------------===//
1457// Return Value Calling Convention Implementation
1458//===----------------------------------------------------------------------===//
1459
Chris Lattner59ed56b2007-02-28 04:55:35 +00001460#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001461
Michael J. Spencerec38de22010-10-10 22:04:20 +00001462bool
Eric Christopher471e4222011-06-08 23:55:35 +00001463X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1464 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001465 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001466 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001468 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001469 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001470 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001471}
1472
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473SDValue
1474X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001475 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001477 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001478 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001479 MachineFunction &MF = DAG.getMachineFunction();
1480 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Chris Lattner9774c912007-02-27 05:28:59 +00001482 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001483 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001484 RVLocs, *DAG.getContext());
1485 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Evan Chengdcea1632010-02-04 02:40:39 +00001487 // Add the regs to the liveout set for the function.
1488 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1489 for (unsigned i = 0; i != RVLocs.size(); ++i)
1490 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1491 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001492
Dan Gohman475871a2008-07-27 21:46:04 +00001493 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001494
Dan Gohman475871a2008-07-27 21:46:04 +00001495 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001496 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1497 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001498 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1499 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001500
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001501 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001502 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1503 CCValAssign &VA = RVLocs[i];
1504 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001505 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001506 EVT ValVT = ValToCopy.getValueType();
1507
Dale Johannesenc4510512010-09-24 19:05:48 +00001508 // If this is x86-64, and we disabled SSE, we can't return FP values,
1509 // or SSE or MMX vectors.
1510 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1511 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001512 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001513 report_fatal_error("SSE register return with SSE disabled");
1514 }
1515 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1516 // llvm-gcc has never done it right and no one has noticed, so this
1517 // should be OK for now.
1518 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001519 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001520 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001521
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1523 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (VA.getLocReg() == X86::ST0 ||
1525 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001526 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1527 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001528 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001529 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001530 RetOps.push_back(ValToCopy);
1531 // Don't emit a copytoreg.
1532 continue;
1533 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001534
Evan Cheng242b38b2009-02-23 09:03:22 +00001535 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1536 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001537 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001538 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001541 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1542 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 // If we don't have SSE2 available, convert to v4f32 so the generated
1544 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001545 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001546 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001547 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001548 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001549 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001550
Dale Johannesendd64c412009-02-04 00:33:20 +00001551 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001552 Flag = Chain.getValue(1);
1553 }
Dan Gohman61a92132008-04-21 23:59:07 +00001554
1555 // The x86-64 ABI for returning structs by value requires that we copy
1556 // the sret argument into %rax for the return. We saved the argument into
1557 // a virtual register in the entry block, so now we copy the value out
1558 // and into %rax.
1559 if (Subtarget->is64Bit() &&
1560 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1561 MachineFunction &MF = DAG.getMachineFunction();
1562 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1563 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001564 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001565 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001566 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001567
Dale Johannesendd64c412009-02-04 00:33:20 +00001568 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001570
1571 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001572 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps[0] = Chain; // Update chain.
1576
1577 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001578 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001579 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001580
1581 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001583}
1584
Evan Cheng3d2125c2010-11-30 23:55:39 +00001585bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1586 if (N->getNumValues() != 1)
1587 return false;
1588 if (!N->hasNUsesOfValue(1, 0))
1589 return false;
1590
1591 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 if (Copy->getOpcode() != ISD::CopyToReg &&
1593 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595
1596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605}
1606
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607EVT
1608X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001609 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001611 // TODO: Is this also valid on 32-bit?
1612 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 ReturnMVT = MVT::i8;
1614 else
1615 ReturnMVT = MVT::i32;
1616
1617 EVT MinVT = getRegisterType(Context, ReturnMVT);
1618 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619}
1620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621/// LowerCallResult - Lower the result values of a call into the
1622/// appropriate copies out of appropriate physical registers.
1623///
1624SDValue
1625X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::InputArg> &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001630
Chris Lattnere32bbf62007-02-28 07:09:55 +00001631 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1635 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner3085e152007-02-25 08:59:22 +00001638 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001639 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001640 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001645 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001646 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 }
1648
Evan Cheng79fb3b42009-02-20 20:43:02 +00001649 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650
1651 // If this is a call to a function that returns an fp value on the floating
1652 // point stack, we must guarantee the the value is popped from the stack, so
1653 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 // instead.
1656 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1657 // If we prefer to use the value in xmm registers, copy it out as f80 and
1658 // use a truncate to move it from fp stack reg to xmm reg.
1659 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1662 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 Val = Chain.getValue(0);
1664
1665 // Round the f80 to the right size, which also moves it to the appropriate
1666 // xmm register.
1667 if (CopyVT != VA.getValVT())
1668 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1669 // This truncation won't change the value.
1670 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001671 } else {
1672 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1673 CopyVT, InFlag).getValue(1);
1674 Val = Chain.getValue(0);
1675 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001676 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001678 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001681}
1682
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687// StdCall calling convention seems to be standard for many Windows' API
1688// routines and around. It differs from C calling convention just a little:
1689// callee should clean up the stack, not caller. Symbols should be also
1690// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// For info on fast calling convention see Fast Calling Convention (tail call)
1692// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1697 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001703/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool
1706ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1707 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001711}
1712
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1714/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715/// the specific parameter attribute. The copy will be passed as a byval
1716/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001718CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1720 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001721 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001722
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001724 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001725 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001726}
1727
Chris Lattner29689432010-03-11 00:22:57 +00001728/// IsTailCallConvention - Return true if the calling convention is one that
1729/// supports tail call optimization.
1730static bool IsTailCallConvention(CallingConv::ID CC) {
1731 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1732}
1733
Evan Cheng485fafc2011-03-21 01:19:09 +00001734bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001735 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001736 return false;
1737
1738 CallSite CS(CI);
1739 CallingConv::ID CalleeCC = CS.getCallingConv();
1740 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1741 return false;
1742
1743 return true;
1744}
1745
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1747/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001748static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1749 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001750 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751}
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753SDValue
1754X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg> &Ins,
1757 DebugLoc dl, SelectionDAG &DAG,
1758 const CCValAssign &VA,
1759 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001761 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1764 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001765 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001766 EVT ValVT;
1767
1768 // If value is passed by pointer we have address passed instead of the value
1769 // itself.
1770 if (VA.getLocInfo() == CCValAssign::Indirect)
1771 ValVT = VA.getLocVT();
1772 else
1773 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001774
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001775 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001777 // In case of tail call optimization mark all arguments mutable. Since they
1778 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001779 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001780 unsigned Bytes = Flags.getByValSize();
1781 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1782 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 return DAG.getFrameIndex(FI, getPointerTy());
1784 } else {
1785 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001786 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1788 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001789 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001796 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 bool isVarArg,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl,
1800 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001801 SmallVectorImpl<SDValue> &InVals)
1802 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 const Function* Fn = MF.getFunction();
1807 if (Fn->hasExternalLinkage() &&
1808 Subtarget->isTargetCygMing() &&
1809 Fn->getName() == "main")
1810 FuncInfo->setForceFramePointer(true);
1811
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001814 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001815
Chris Lattner29689432010-03-11 00:22:57 +00001816 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1817 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001818
Chris Lattner638402b2007-02-28 07:00:42 +00001819 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001820 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001821 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001822 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001823
1824 // Allocate shadow area for Win64
1825 if (IsWin64) {
1826 CCInfo.AllocateStack(32, 8);
1827 }
1828
Duncan Sands45907662010-10-31 13:21:44 +00001829 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001830
Chris Lattnerf39f7712007-02-28 05:46:49 +00001831 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001832 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001833 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1834 CCValAssign &VA = ArgLocs[i];
1835 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1836 // places.
1837 assert(VA.getValNo() != LastVal &&
1838 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001839 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001841
Chris Lattnerf39f7712007-02-28 05:46:49 +00001842 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001843 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001844 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001846 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001849 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001850 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001852 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001853 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1854 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001855 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001856 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001857 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001858 RC = X86::VR64RegisterClass;
1859 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001860 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001861
Devang Patel68e6bee2011-02-21 23:21:26 +00001862 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001864
Chris Lattnerf39f7712007-02-28 05:46:49 +00001865 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1866 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1867 // right size.
1868 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001869 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001870 DAG.getValueType(VA.getValVT()));
1871 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001872 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001873 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001875 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001876
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001877 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001878 // Handle MMX values passed in XMM regs.
1879 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001880 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1881 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001882 } else
1883 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001884 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001885 } else {
1886 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001887 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001888 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001889
1890 // If value is passed via pointer - do a load.
1891 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001892 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001893 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001894
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001896 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001897
Dan Gohman61a92132008-04-21 23:59:07 +00001898 // The x86-64 ABI for returning structs by value requires that we copy
1899 // the sret argument into %rax for the return. Save the argument into
1900 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001901 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001902 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1903 unsigned Reg = FuncInfo->getSRetReturnReg();
1904 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001906 FuncInfo->setSRetReturnReg(Reg);
1907 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001908 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001910 }
1911
Chris Lattnerf39f7712007-02-28 05:46:49 +00001912 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001913 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001914 if (FuncIsMadeTailCallSafe(CallConv,
1915 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001916 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001917
Evan Cheng1bc78042006-04-26 01:20:17 +00001918 // If the function takes variable number of arguments, make a frame index for
1919 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001920 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001921 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1922 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001923 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001924 }
1925 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001926 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1927
1928 // FIXME: We should really autogenerate these arrays
1929 static const unsigned GPR64ArgRegsWin64[] = {
1930 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001932 static const unsigned GPR64ArgRegs64Bit[] = {
1933 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1934 };
1935 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001936 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1937 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1938 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001939 const unsigned *GPR64ArgRegs;
1940 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001941
1942 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001943 // The XMM registers which might contain var arg parameters are shadowed
1944 // in their paired GPR. So we only need to save the GPR to their home
1945 // slots.
1946 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001947 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 } else {
1949 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1950 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001951
Chad Rosier30450e82011-12-22 22:35:21 +00001952 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1953 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 }
1955 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1956 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957
Devang Patel578efa92009-06-05 21:57:13 +00001958 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001959 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001960 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001961 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1962 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001963 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001964 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001965 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001966 // Kernel mode asks for SSE to be disabled, so don't push them
1967 // on the stack.
1968 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001969
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001970 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001971 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001972 // Get to the caller-allocated home save location. Add 8 to account
1973 // for the return address.
1974 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001976 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001977 // Fixup to set vararg frame on shadow area (4 x i64).
1978 if (NumIntRegs < 4)
1979 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 } else {
1981 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001982 // registers, then we must store them to their spots on the stack so
1983 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1985 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1986 FuncInfo->setRegSaveFrameIndex(
1987 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001988 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001989 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001990
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001992 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001993 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1994 getPointerTy());
1995 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001996 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001997 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1998 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001999 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002000 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002003 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002004 MachinePointerInfo::getFixedStack(
2005 FuncInfo->getRegSaveFrameIndex(), Offset),
2006 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002007 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002008 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002010
Dan Gohmanface41a2009-08-16 21:24:25 +00002011 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2012 // Now store the XMM (fp + vector) parameter registers.
2013 SmallVector<SDValue, 11> SaveXMMOps;
2014 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015
Devang Patel68e6bee2011-02-21 23:21:26 +00002016 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002017 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2018 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002019
Dan Gohman1e93df62010-04-17 14:41:14 +00002020 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2021 FuncInfo->getRegSaveFrameIndex()));
2022 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2023 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002024
Dan Gohmanface41a2009-08-16 21:24:25 +00002025 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002026 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002027 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002028 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2029 SaveXMMOps.push_back(Val);
2030 }
2031 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2032 MVT::Other,
2033 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002035
2036 if (!MemOps.empty())
2037 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2038 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002039 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002040 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002041
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002043 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2044 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002045 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002046 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002048 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002049 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002051 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002052
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 // RegSaveFrameIndex is X86-64 only.
2055 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002056 if (CallConv == CallingConv::X86_FastCall ||
2057 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002058 // fastcc functions can't have varargs.
2059 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002060 }
Evan Cheng25caf632006-05-23 21:06:34 +00002061
Rafael Espindola76927d752011-08-30 19:39:58 +00002062 FuncInfo->setArgumentStackSize(StackSize);
2063
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002065}
2066
Dan Gohman475871a2008-07-27 21:46:04 +00002067SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002068X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2069 SDValue StackPtr, SDValue Arg,
2070 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002071 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002072 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002073 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002074 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002075 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002076 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002077 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002078
2079 return DAG.getStore(Chain, dl, Arg, PtrOff,
2080 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002081 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002082}
2083
Bill Wendling64e87322009-01-16 19:25:27 +00002084/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002086SDValue
2087X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002088 SDValue &OutRetAddr, SDValue Chain,
2089 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002090 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002092 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002094
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002096 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002097 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002098 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099}
2100
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002101/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002102/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002103static SDValue
2104EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002105 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002106 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002107 // Store the return address to the appropriate stack slot.
2108 if (!FPDiff) return Chain;
2109 // Calculate the new stack slot for the return address.
2110 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002111 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002112 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002115 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002116 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002117 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002118 return Chain;
2119}
2120
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002122X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002123 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002124 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002126 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 const SmallVectorImpl<ISD::InputArg> &Ins,
2128 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002129 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 MachineFunction &MF = DAG.getMachineFunction();
2131 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002132 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002134 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135
Nick Lewycky22de16d2012-01-19 00:34:10 +00002136 if (MF.getTarget().Options.DisableTailCalls)
2137 isTailCall = false;
2138
Evan Cheng5f941932010-02-05 02:21:12 +00002139 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002140 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002141 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2142 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002143 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002144
2145 // Sibcalls are automatically detected tailcalls which do not require
2146 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002147 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002148 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002149
2150 if (isTailCall)
2151 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002152 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002153
Chris Lattner29689432010-03-11 00:22:57 +00002154 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2155 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002156
Chris Lattner638402b2007-02-28 07:00:42 +00002157 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002158 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002159 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002160 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002161
2162 // Allocate shadow area for Win64
2163 if (IsWin64) {
2164 CCInfo.AllocateStack(32, 8);
2165 }
2166
Duncan Sands45907662010-10-31 13:21:44 +00002167 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002168
Chris Lattner423c5f42007-02-28 05:31:48 +00002169 // Get a count of how many bytes are to be pushed on the stack.
2170 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002171 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002172 // This is a sibcall. The memory operands are available in caller's
2173 // own caller's stack.
2174 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002175 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2176 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002177 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002178
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002182 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002183 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2184 FPDiff = NumBytesCallerPushed - NumBytes;
2185
2186 // Set the delta of movement of the returnaddr stackslot.
2187 // But only set if delta is greater than previous delta.
2188 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2189 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2190 }
2191
Evan Chengf22f9b32010-02-06 03:28:46 +00002192 if (!IsSibcall)
2193 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002194
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002196 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002197 if (isTailCall && FPDiff)
2198 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2199 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002200
Dan Gohman475871a2008-07-27 21:46:04 +00002201 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2202 SmallVector<SDValue, 8> MemOpChains;
2203 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002204
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002205 // Walk the register/memloc assignments, inserting copies/loads. In the case
2206 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2208 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002209 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002210 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002211 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002212 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002213
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 // Promote the value if needed.
2215 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002216 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 case CCValAssign::Full: break;
2218 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002219 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 break;
2221 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 break;
2224 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2226 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002227 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002228 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2229 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002230 } else
2231 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2232 break;
2233 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002234 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002235 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002236 case CCValAssign::Indirect: {
2237 // Store the argument.
2238 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002239 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002240 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002241 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002242 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 Arg = SpillSlot;
2244 break;
2245 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002247
Chris Lattner423c5f42007-02-28 05:31:48 +00002248 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002249 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2250 if (isVarArg && IsWin64) {
2251 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2252 // shadow reg if callee is a varargs function.
2253 unsigned ShadowReg = 0;
2254 switch (VA.getLocReg()) {
2255 case X86::XMM0: ShadowReg = X86::RCX; break;
2256 case X86::XMM1: ShadowReg = X86::RDX; break;
2257 case X86::XMM2: ShadowReg = X86::R8; break;
2258 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002259 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002260 if (ShadowReg)
2261 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002262 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002263 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002264 assert(VA.isMemLoc());
2265 if (StackPtr.getNode() == 0)
2266 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2267 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2268 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002269 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002271
Evan Cheng32fe1032006-05-25 00:59:30 +00002272 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002273 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002274 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002275
Evan Cheng347d5f72006-04-28 21:29:37 +00002276 // Build a sequence of copy-to-reg nodes chained together with token chain
2277 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 // Tail call byval lowering might overwrite argument registers so in case of
2280 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002283 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002284 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 InFlag = Chain.getValue(1);
2286 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002287
Chris Lattner88e1fd52009-07-09 04:24:46 +00002288 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002289 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2290 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002291 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2293 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002294 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 InFlag);
2296 InFlag = Chain.getValue(1);
2297 } else {
2298 // If we are tail calling and generating PIC/GOT style code load the
2299 // address of the callee into ECX. The value in ecx is used as target of
2300 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2301 // for tail calls on PIC/GOT architectures. Normally we would just put the
2302 // address of GOT into ebx and then call target@PLT. But for tail calls
2303 // ebx would be restored (since ebx is callee saved) before jumping to the
2304 // target@PLT.
2305
2306 // Note: The actual moving to ECX is done further down.
2307 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2308 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2309 !G->getGlobal()->hasProtectedVisibility())
2310 Callee = LowerGlobalAddress(Callee, DAG);
2311 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002312 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002313 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002314 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002315
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002316 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002317 // From AMD64 ABI document:
2318 // For calls that may call functions that use varargs or stdargs
2319 // (prototype-less calls or calls to functions containing ellipsis (...) in
2320 // the declaration) %al is used as hidden argument to specify the number
2321 // of SSE registers used. The contents of %al do not need to match exactly
2322 // the number of registers, but must be an ubound on the number of SSE
2323 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002324
Gordon Henriksen86737662008-01-05 16:56:59 +00002325 // Count the number of XMM registers allocated.
2326 static const unsigned XMMArgRegs[] = {
2327 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2328 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2329 };
2330 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002331 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002332 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002333
Dale Johannesendd64c412009-02-04 00:33:20 +00002334 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002335 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 InFlag = Chain.getValue(1);
2337 }
2338
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002339
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002340 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002341 if (isTailCall) {
2342 // Force all the incoming stack arguments to be loaded from the stack
2343 // before any new outgoing arguments are stored to the stack, because the
2344 // outgoing stack slots may alias the incoming argument stack slots, and
2345 // the alias isn't otherwise explicit. This is slightly more conservative
2346 // than necessary, because it means that each store effectively depends
2347 // on every argument instead of just those arguments it would clobber.
2348 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2349
Dan Gohman475871a2008-07-27 21:46:04 +00002350 SmallVector<SDValue, 8> MemOpChains2;
2351 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002352 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002353 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002354 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002355 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002356 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2357 CCValAssign &VA = ArgLocs[i];
2358 if (VA.isRegLoc())
2359 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002360 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002361 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002362 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002363 // Create frame index.
2364 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002365 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002366 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002367 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002368
Duncan Sands276dcbd2008-03-21 09:14:45 +00002369 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002370 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002371 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002372 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002373 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002374 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002375 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002376
Dan Gohman98ca4f22009-08-05 01:29:28 +00002377 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2378 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002379 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002381 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002382 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002383 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002384 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002385 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002386 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002387 }
2388 }
2389
2390 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002391 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002392 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002393
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002394 // Copy arguments to their registers.
2395 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002396 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002397 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002398 InFlag = Chain.getValue(1);
2399 }
Dan Gohman475871a2008-07-27 21:46:04 +00002400 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002401
Gordon Henriksen86737662008-01-05 16:56:59 +00002402 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002403 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002404 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002405 }
2406
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002407 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2408 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2409 // In the 64-bit large code model, we have to make all calls
2410 // through a register, since the call instruction's 32-bit
2411 // pc-relative offset may not be large enough to hold the whole
2412 // address.
2413 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002414 // If the callee is a GlobalAddress node (quite common, every direct call
2415 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2416 // it.
2417
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002418 // We should use extra load for direct calls to dllimported functions in
2419 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002420 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002421 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002422 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002423 bool ExtraLoad = false;
2424 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002425
Chris Lattner48a7d022009-07-09 05:02:21 +00002426 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2427 // external symbols most go through the PLT in PIC mode. If the symbol
2428 // has hidden or protected visibility, or if it is static or local, then
2429 // we don't need to use the PLT - we can directly call it.
2430 if (Subtarget->isTargetELF() &&
2431 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002432 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002433 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002434 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002435 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002436 (!Subtarget->getTargetTriple().isMacOSX() ||
2437 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002438 // PC-relative references to external symbols should go through $stub,
2439 // unless we're building with the leopard linker or later, which
2440 // automatically synthesizes these stubs.
2441 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002442 } else if (Subtarget->isPICStyleRIPRel() &&
2443 isa<Function>(GV) &&
2444 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2445 // If the function is marked as non-lazy, generate an indirect call
2446 // which loads from the GOT directly. This avoids runtime overhead
2447 // at the cost of eager binding (and one extra byte of encoding).
2448 OpFlags = X86II::MO_GOTPCREL;
2449 WrapperKind = X86ISD::WrapperRIP;
2450 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002451 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002452
Devang Patel0d881da2010-07-06 22:08:15 +00002453 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002454 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002455
2456 // Add a wrapper if needed.
2457 if (WrapperKind != ISD::DELETED_NODE)
2458 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2459 // Add extra indirection if needed.
2460 if (ExtraLoad)
2461 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2462 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002463 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 }
Bill Wendling056292f2008-09-16 21:48:12 +00002465 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002466 unsigned char OpFlags = 0;
2467
Evan Cheng1bf891a2010-12-01 22:59:46 +00002468 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2469 // external symbols should go through the PLT.
2470 if (Subtarget->isTargetELF() &&
2471 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2472 OpFlags = X86II::MO_PLT;
2473 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002474 (!Subtarget->getTargetTriple().isMacOSX() ||
2475 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002476 // PC-relative references to external symbols should go through $stub,
2477 // unless we're building with the leopard linker or later, which
2478 // automatically synthesizes these stubs.
2479 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002480 }
Eric Christopherfd179292009-08-27 18:07:15 +00002481
Chris Lattner48a7d022009-07-09 05:02:21 +00002482 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2483 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002484 }
2485
Chris Lattnerd96d0722007-02-25 06:40:16 +00002486 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002487 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002488 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002489
Evan Chengf22f9b32010-02-06 03:28:46 +00002490 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002491 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2492 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002493 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002494 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002495
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002496 Ops.push_back(Chain);
2497 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002498
Dan Gohman98ca4f22009-08-05 01:29:28 +00002499 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002501
Gordon Henriksen86737662008-01-05 16:56:59 +00002502 // Add argument registers to the end of the list so that they are known live
2503 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002504 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2505 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2506 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002507
Evan Cheng586ccac2008-03-18 23:36:35 +00002508 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002509 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002510 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2511
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002512 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002513 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002515
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002516 // Experimental: Add a register mask operand representing the call-preserved
2517 // registers.
2518 if (UseRegMask) {
2519 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2520 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2521 Ops.push_back(DAG.getRegisterMask(Mask));
2522 }
2523
Gabor Greifba36cb52008-08-28 21:40:38 +00002524 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002525 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002526
Dan Gohman98ca4f22009-08-05 01:29:28 +00002527 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002528 // We used to do:
2529 //// If this is the first return lowered for this function, add the regs
2530 //// to the liveout set for the function.
2531 // This isn't right, although it's probably harmless on x86; liveouts
2532 // should be computed from returns not tail calls. Consider a void
2533 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002534 return DAG.getNode(X86ISD::TC_RETURN, dl,
2535 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002536 }
2537
Dale Johannesenace16102009-02-03 19:33:06 +00002538 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002539 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002540
Chris Lattner2d297092006-05-23 18:50:38 +00002541 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002542 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002543 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2544 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002545 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002546 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002547 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002548 // pops the hidden struct pointer, so we have to push it back.
2549 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002550 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002551 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002552 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002553
Gordon Henriksenae636f82008-01-03 16:47:34 +00002554 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002555 if (!IsSibcall) {
2556 Chain = DAG.getCALLSEQ_END(Chain,
2557 DAG.getIntPtrConstant(NumBytes, true),
2558 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2559 true),
2560 InFlag);
2561 InFlag = Chain.getValue(1);
2562 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002563
Chris Lattner3085e152007-02-25 08:59:22 +00002564 // Handle result values, copying them out of physregs into vregs that we
2565 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2567 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002568}
2569
Evan Cheng25ab6902006-09-08 06:48:29 +00002570
2571//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002572// Fast Calling Convention (tail call) implementation
2573//===----------------------------------------------------------------------===//
2574
2575// Like std call, callee cleans arguments, convention except that ECX is
2576// reserved for storing the tail called function address. Only 2 registers are
2577// free for argument passing (inreg). Tail call optimization is performed
2578// provided:
2579// * tailcallopt is enabled
2580// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002581// On X86_64 architecture with GOT-style position independent code only local
2582// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002583// To keep the stack aligned according to platform abi the function
2584// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2585// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002586// If a tail called function callee has more arguments than the caller the
2587// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002588// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// original REtADDR, but before the saved framepointer or the spilled registers
2590// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2591// stack layout:
2592// arg1
2593// arg2
2594// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002595// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002596// move area ]
2597// (possible EBP)
2598// ESI
2599// EDI
2600// local1 ..
2601
2602/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2603/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002604unsigned
2605X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2606 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002607 MachineFunction &MF = DAG.getMachineFunction();
2608 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002609 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002611 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002612 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002613 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002614 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2615 // Number smaller than 12 so just add the difference.
2616 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2617 } else {
2618 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002619 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002621 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002622 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002623}
2624
Evan Cheng5f941932010-02-05 02:21:12 +00002625/// MatchingStackOffset - Return true if the given stack call argument is
2626/// already available in the same position (relatively) of the caller's
2627/// incoming argument stack.
2628static
2629bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2630 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2631 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002632 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2633 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002634 if (Arg.getOpcode() == ISD::CopyFromReg) {
2635 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002636 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002637 return false;
2638 MachineInstr *Def = MRI->getVRegDef(VR);
2639 if (!Def)
2640 return false;
2641 if (!Flags.isByVal()) {
2642 if (!TII->isLoadFromStackSlot(Def, FI))
2643 return false;
2644 } else {
2645 unsigned Opcode = Def->getOpcode();
2646 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2647 Def->getOperand(1).isFI()) {
2648 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002649 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002650 } else
2651 return false;
2652 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2654 if (Flags.isByVal())
2655 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002656 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002657 // define @foo(%struct.X* %A) {
2658 // tail call @bar(%struct.X* byval %A)
2659 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002660 return false;
2661 SDValue Ptr = Ld->getBasePtr();
2662 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2663 if (!FINode)
2664 return false;
2665 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002666 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002667 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002668 FI = FINode->getIndex();
2669 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002670 } else
2671 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002672
Evan Cheng4cae1332010-03-05 08:38:04 +00002673 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002674 if (!MFI->isFixedObjectIndex(FI))
2675 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002677}
2678
Dan Gohman98ca4f22009-08-05 01:29:28 +00002679/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2680/// for tail call optimization. Targets which want to do tail call
2681/// optimization should implement this function.
2682bool
2683X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002684 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002685 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002686 bool isCalleeStructRet,
2687 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002688 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002689 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002690 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002692 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002693 CalleeCC != CallingConv::C)
2694 return false;
2695
Evan Cheng7096ae42010-01-29 06:45:59 +00002696 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002697 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002698 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002699 CallingConv::ID CallerCC = CallerF->getCallingConv();
2700 bool CCMatch = CallerCC == CalleeCC;
2701
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002702 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002703 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002704 return true;
2705 return false;
2706 }
2707
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002708 // Look for obvious safe cases to perform tail call optimization that do not
2709 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002710
Evan Cheng2c12cb42010-03-26 16:26:03 +00002711 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2712 // emit a special epilogue.
2713 if (RegInfo->needsStackRealignment(MF))
2714 return false;
2715
Evan Chenga375d472010-03-15 18:54:48 +00002716 // Also avoid sibcall optimization if either caller or callee uses struct
2717 // return semantics.
2718 if (isCalleeStructRet || isCallerStructRet)
2719 return false;
2720
Chad Rosier2416da32011-06-24 21:15:36 +00002721 // An stdcall caller is expected to clean up its arguments; the callee
2722 // isn't going to do that.
2723 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2724 return false;
2725
Chad Rosier871f6642011-05-18 19:59:50 +00002726 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002727 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002728 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002729
2730 // Optimizing for varargs on Win64 is unlikely to be safe without
2731 // additional testing.
2732 if (Subtarget->isTargetWin64())
2733 return false;
2734
Chad Rosier871f6642011-05-18 19:59:50 +00002735 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002736 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2737 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002738
Chad Rosier871f6642011-05-18 19:59:50 +00002739 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2740 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2741 if (!ArgLocs[i].isRegLoc())
2742 return false;
2743 }
2744
Chad Rosier30450e82011-12-22 22:35:21 +00002745 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2746 // stack. Therefore, if it's not used by the call it is not safe to optimize
2747 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002748 bool Unused = false;
2749 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2750 if (!Ins[i].Used) {
2751 Unused = true;
2752 break;
2753 }
2754 }
2755 if (Unused) {
2756 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002757 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2758 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002759 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002760 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002761 CCValAssign &VA = RVLocs[i];
2762 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2763 return false;
2764 }
2765 }
2766
Evan Cheng13617962010-04-30 01:12:32 +00002767 // If the calling conventions do not match, then we'd better make sure the
2768 // results are returned in the same way as what the caller expects.
2769 if (!CCMatch) {
2770 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002771 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2772 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002773 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2774
2775 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002776 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2777 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002778 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2779
2780 if (RVLocs1.size() != RVLocs2.size())
2781 return false;
2782 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2783 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2784 return false;
2785 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2786 return false;
2787 if (RVLocs1[i].isRegLoc()) {
2788 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2789 return false;
2790 } else {
2791 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2792 return false;
2793 }
2794 }
2795 }
2796
Evan Chenga6bff982010-01-30 01:22:00 +00002797 // If the callee takes no arguments then go on to check the results of the
2798 // call.
2799 if (!Outs.empty()) {
2800 // Check if stack adjustment is needed. For now, do not do this if any
2801 // argument is passed on the stack.
2802 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002803 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2804 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002805
2806 // Allocate shadow area for Win64
2807 if (Subtarget->isTargetWin64()) {
2808 CCInfo.AllocateStack(32, 8);
2809 }
2810
Duncan Sands45907662010-10-31 13:21:44 +00002811 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002812 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002813 MachineFunction &MF = DAG.getMachineFunction();
2814 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2815 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002816
2817 // Check if the arguments are already laid out in the right way as
2818 // the caller's fixed stack objects.
2819 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002820 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2821 const X86InstrInfo *TII =
2822 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002823 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2824 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002825 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002826 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002827 if (VA.getLocInfo() == CCValAssign::Indirect)
2828 return false;
2829 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002830 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2831 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002832 return false;
2833 }
2834 }
2835 }
Evan Cheng9c044672010-05-29 01:35:22 +00002836
2837 // If the tailcall address may be in a register, then make sure it's
2838 // possible to register allocate for it. In 32-bit, the call address can
2839 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002840 // callee-saved registers are restored. These happen to be the same
2841 // registers used to pass 'inreg' arguments so watch out for those.
2842 if (!Subtarget->is64Bit() &&
2843 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002844 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002845 unsigned NumInRegs = 0;
2846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2847 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002848 if (!VA.isRegLoc())
2849 continue;
2850 unsigned Reg = VA.getLocReg();
2851 switch (Reg) {
2852 default: break;
2853 case X86::EAX: case X86::EDX: case X86::ECX:
2854 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002855 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002856 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002857 }
2858 }
2859 }
Evan Chenga6bff982010-01-30 01:22:00 +00002860 }
Evan Chengb1712452010-01-27 06:25:16 +00002861
Evan Cheng86809cc2010-02-03 03:28:02 +00002862 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002863}
2864
Dan Gohman3df24e62008-09-03 23:12:08 +00002865FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002866X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2867 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002868}
2869
2870
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002871//===----------------------------------------------------------------------===//
2872// Other Lowering Hooks
2873//===----------------------------------------------------------------------===//
2874
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002875static bool MayFoldLoad(SDValue Op) {
2876 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2877}
2878
2879static bool MayFoldIntoStore(SDValue Op) {
2880 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2881}
2882
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002883static bool isTargetShuffle(unsigned Opcode) {
2884 switch(Opcode) {
2885 default: return false;
2886 case X86ISD::PSHUFD:
2887 case X86ISD::PSHUFHW:
2888 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002889 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002890 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002891 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002892 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002893 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002894 case X86ISD::MOVLPS:
2895 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002896 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002897 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002898 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002899 case X86ISD::MOVSS:
2900 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002901 case X86ISD::UNPCKL:
2902 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002903 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002904 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002905 return true;
2906 }
2907 return false;
2908}
2909
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002910static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002911 SDValue V1, SelectionDAG &DAG) {
2912 switch(Opc) {
2913 default: llvm_unreachable("Unknown x86 shuffle node");
2914 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002915 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002916 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002917 return DAG.getNode(Opc, dl, VT, V1);
2918 }
2919
2920 return SDValue();
2921}
2922
2923static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002924 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002925 switch(Opc) {
2926 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002927 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002928 case X86ISD::PSHUFHW:
2929 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002930 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002931 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2932 }
2933
2934 return SDValue();
2935}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002936
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002937static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2938 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2939 switch(Opc) {
2940 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002941 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002942 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002943 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002944 return DAG.getNode(Opc, dl, VT, V1, V2,
2945 DAG.getConstant(TargetMask, MVT::i8));
2946 }
2947 return SDValue();
2948}
2949
2950static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2951 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2952 switch(Opc) {
2953 default: llvm_unreachable("Unknown x86 shuffle node");
2954 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002955 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002956 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002957 case X86ISD::MOVLPS:
2958 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002959 case X86ISD::MOVSS:
2960 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002961 case X86ISD::UNPCKL:
2962 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002963 return DAG.getNode(Opc, dl, VT, V1, V2);
2964 }
2965 return SDValue();
2966}
2967
Dan Gohmand858e902010-04-17 15:26:15 +00002968SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002969 MachineFunction &MF = DAG.getMachineFunction();
2970 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2971 int ReturnAddrIndex = FuncInfo->getRAIndex();
2972
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002973 if (ReturnAddrIndex == 0) {
2974 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002975 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002976 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002977 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002978 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002979 }
2980
Evan Cheng25ab6902006-09-08 06:48:29 +00002981 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002982}
2983
2984
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002985bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2986 bool hasSymbolicDisplacement) {
2987 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002988 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002989 return false;
2990
2991 // If we don't have a symbolic displacement - we don't have any extra
2992 // restrictions.
2993 if (!hasSymbolicDisplacement)
2994 return true;
2995
2996 // FIXME: Some tweaks might be needed for medium code model.
2997 if (M != CodeModel::Small && M != CodeModel::Kernel)
2998 return false;
2999
3000 // For small code model we assume that latest object is 16MB before end of 31
3001 // bits boundary. We may also accept pretty large negative constants knowing
3002 // that all objects are in the positive half of address space.
3003 if (M == CodeModel::Small && Offset < 16*1024*1024)
3004 return true;
3005
3006 // For kernel code model we know that all object resist in the negative half
3007 // of 32bits address space. We may not accept negative offsets, since they may
3008 // be just off and we may accept pretty large positive ones.
3009 if (M == CodeModel::Kernel && Offset > 0)
3010 return true;
3011
3012 return false;
3013}
3014
Evan Chengef41ff62011-06-23 17:54:54 +00003015/// isCalleePop - Determines whether the callee is required to pop its
3016/// own arguments. Callee pop is necessary to support tail calls.
3017bool X86::isCalleePop(CallingConv::ID CallingConv,
3018 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3019 if (IsVarArg)
3020 return false;
3021
3022 switch (CallingConv) {
3023 default:
3024 return false;
3025 case CallingConv::X86_StdCall:
3026 return !is64Bit;
3027 case CallingConv::X86_FastCall:
3028 return !is64Bit;
3029 case CallingConv::X86_ThisCall:
3030 return !is64Bit;
3031 case CallingConv::Fast:
3032 return TailCallOpt;
3033 case CallingConv::GHC:
3034 return TailCallOpt;
3035 }
3036}
3037
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003038/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3039/// specific condition code, returning the condition code and the LHS/RHS of the
3040/// comparison to make.
3041static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3042 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003043 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003044 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3045 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3046 // X > -1 -> X == 0, jump !sign.
3047 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003048 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003049 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3050 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003051 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003052 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003053 // X < 1 -> X <= 0
3054 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003055 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003056 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003057 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003058
Evan Chengd9558e02006-01-06 00:43:03 +00003059 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003060 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003061 case ISD::SETEQ: return X86::COND_E;
3062 case ISD::SETGT: return X86::COND_G;
3063 case ISD::SETGE: return X86::COND_GE;
3064 case ISD::SETLT: return X86::COND_L;
3065 case ISD::SETLE: return X86::COND_LE;
3066 case ISD::SETNE: return X86::COND_NE;
3067 case ISD::SETULT: return X86::COND_B;
3068 case ISD::SETUGT: return X86::COND_A;
3069 case ISD::SETULE: return X86::COND_BE;
3070 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003071 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003073
Chris Lattner4c78e022008-12-23 23:42:27 +00003074 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003075
Chris Lattner4c78e022008-12-23 23:42:27 +00003076 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003077 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3078 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3080 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003081 }
3082
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 switch (SetCCOpcode) {
3084 default: break;
3085 case ISD::SETOLT:
3086 case ISD::SETOLE:
3087 case ISD::SETUGT:
3088 case ISD::SETUGE:
3089 std::swap(LHS, RHS);
3090 break;
3091 }
3092
3093 // On a floating point condition, the flags are set as follows:
3094 // ZF PF CF op
3095 // 0 | 0 | 0 | X > Y
3096 // 0 | 0 | 1 | X < Y
3097 // 1 | 0 | 0 | X == Y
3098 // 1 | 1 | 1 | unordered
3099 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003100 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003102 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003103 case ISD::SETOLT: // flipped
3104 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003105 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 case ISD::SETOLE: // flipped
3107 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003109 case ISD::SETUGT: // flipped
3110 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003111 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003112 case ISD::SETUGE: // flipped
3113 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003114 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003115 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003116 case ISD::SETNE: return X86::COND_NE;
3117 case ISD::SETUO: return X86::COND_P;
3118 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003119 case ISD::SETOEQ:
3120 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003121 }
Evan Chengd9558e02006-01-06 00:43:03 +00003122}
3123
Evan Cheng4a460802006-01-11 00:33:36 +00003124/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3125/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003126/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003127static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003128 switch (X86CC) {
3129 default:
3130 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003131 case X86::COND_B:
3132 case X86::COND_BE:
3133 case X86::COND_E:
3134 case X86::COND_P:
3135 case X86::COND_A:
3136 case X86::COND_AE:
3137 case X86::COND_NE:
3138 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003139 return true;
3140 }
3141}
3142
Evan Chengeb2f9692009-10-27 19:56:55 +00003143/// isFPImmLegal - Returns true if the target can instruction select the
3144/// specified FP immediate natively. If false, the legalizer will
3145/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003146bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003147 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3148 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3149 return true;
3150 }
3151 return false;
3152}
3153
Nate Begeman9008ca62009-04-27 18:41:29 +00003154/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3155/// the specified range (L, H].
3156static bool isUndefOrInRange(int Val, int Low, int Hi) {
3157 return (Val < 0) || (Val >= Low && Val < Hi);
3158}
3159
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003160/// isUndefOrInRange - Return true if every element in Mask, begining
3161/// from position Pos and ending in Pos+Size, falls within the specified
3162/// range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003163static bool isUndefOrInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003164 int Pos, int Size, int Low, int Hi) {
3165 for (int i = Pos, e = Pos+Size; i != e; ++i)
3166 if (!isUndefOrInRange(Mask[i], Low, Hi))
3167 return false;
3168 return true;
3169}
3170
Nate Begeman9008ca62009-04-27 18:41:29 +00003171/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3172/// specified value.
3173static bool isUndefOrEqual(int Val, int CmpVal) {
3174 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003175 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003177}
3178
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003179/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3180/// from position Pos and ending in Pos+Size, falls within the specified
3181/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003182static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003183 int Pos, int Size, int Low) {
3184 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3185 if (!isUndefOrEqual(Mask[i], Low))
3186 return false;
3187 return true;
3188}
3189
Nate Begeman9008ca62009-04-27 18:41:29 +00003190/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3191/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3192/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003193static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003194 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003196 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 return (Mask[0] < 2 && Mask[1] < 2);
3198 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003199}
3200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003202 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003203}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3206/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003207static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003208 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003209 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003210
Nate Begeman9008ca62009-04-27 18:41:29 +00003211 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003212 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Evan Cheng506d3df2006-03-29 23:07:14 +00003215 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003216 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003217 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003218 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003219
Evan Cheng506d3df2006-03-29 23:07:14 +00003220 return true;
3221}
3222
Nate Begeman9008ca62009-04-27 18:41:29 +00003223bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003224 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003225}
Evan Cheng506d3df2006-03-29 23:07:14 +00003226
Nate Begeman9008ca62009-04-27 18:41:29 +00003227/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3228/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003229static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003231 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003232
Rafael Espindola15684b22009-04-24 12:40:33 +00003233 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003234 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3235 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003236
Rafael Espindola15684b22009-04-24 12:40:33 +00003237 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003238 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003239 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003240 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003241
Rafael Espindola15684b22009-04-24 12:40:33 +00003242 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003243}
3244
Nate Begeman9008ca62009-04-27 18:41:29 +00003245bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003246 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003247}
3248
Nate Begemana09008b2009-10-19 02:17:23 +00003249/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3250/// is suitable for input to PALIGNR.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003251static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT, bool hasSSSE3) {
Nate Begemana09008b2009-10-19 02:17:23 +00003252 int i, e = VT.getVectorNumElements();
Craig Topper1dc0fbc2011-12-05 07:27:14 +00003253 if (VT.getSizeInBits() != 128)
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003254 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003255
Nate Begemana09008b2009-10-19 02:17:23 +00003256 // Do not handle v2i64 / v2f64 shuffles with palignr.
Craig Topperd0a31172012-01-10 06:37:29 +00003257 if (e < 4 || !hasSSSE3)
Nate Begemana09008b2009-10-19 02:17:23 +00003258 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003259
Nate Begemana09008b2009-10-19 02:17:23 +00003260 for (i = 0; i != e; ++i)
3261 if (Mask[i] >= 0)
3262 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003263
Nate Begemana09008b2009-10-19 02:17:23 +00003264 // All undef, not a palignr.
3265 if (i == e)
3266 return false;
3267
Eli Friedman63f8dde2011-07-25 21:36:45 +00003268 // Make sure we're shifting in the right direction.
3269 if (Mask[i] <= i)
3270 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003271
3272 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003273
Nate Begemana09008b2009-10-19 02:17:23 +00003274 // Check the rest of the elements to see if they are consecutive.
3275 for (++i; i != e; ++i) {
3276 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003277 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003278 return false;
3279 }
3280 return true;
3281}
3282
Craig Topper9d7025b2011-11-27 21:41:12 +00003283/// isVSHUFPYMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003284/// specifies a shuffle of elements that is suitable for input to 256-bit
3285/// VSHUFPSY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003286static bool isVSHUFPYMask(ArrayRef<int> Mask, EVT VT,
Craig Topper1ff73d72011-12-06 04:59:07 +00003287 bool HasAVX, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003288 int NumElems = VT.getVectorNumElements();
3289
Craig Topper71c4c122011-11-28 01:14:24 +00003290 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003291 return false;
3292
Craig Topper9d7025b2011-11-27 21:41:12 +00003293 if (NumElems != 4 && NumElems != 8)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003294 return false;
3295
3296 // VSHUFPSY divides the resulting vector into 4 chunks.
3297 // The sources are also splitted into 4 chunks, and each destination
3298 // chunk must come from a different source chunk.
3299 //
3300 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3301 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3302 //
3303 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3304 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3305 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003306 // VSHUFPDY divides the resulting vector into 4 chunks.
3307 // The sources are also splitted into 4 chunks, and each destination
3308 // chunk must come from a different source chunk.
3309 //
3310 // SRC1 => X3 X2 X1 X0
3311 // SRC2 => Y3 Y2 Y1 Y0
3312 //
3313 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3314 //
Craig Topper1ff73d72011-12-06 04:59:07 +00003315 unsigned QuarterSize = NumElems/4;
3316 unsigned HalfSize = QuarterSize*2;
3317 for (unsigned l = 0; l != 2; ++l) {
3318 unsigned LaneStart = l*HalfSize;
3319 for (unsigned s = 0; s != 2; ++s) {
3320 unsigned QuarterStart = s*QuarterSize;
3321 unsigned Src = (Commuted) ? (1-s) : s;
3322 unsigned SrcStart = Src*NumElems + LaneStart;
3323 for (unsigned i = 0; i != QuarterSize; ++i) {
3324 int Idx = Mask[i+QuarterStart+LaneStart];
3325 if (!isUndefOrInRange(Idx, SrcStart, SrcStart+HalfSize))
3326 return false;
Chad Rosier30450e82011-12-22 22:35:21 +00003327 // For VSHUFPSY, the mask of the second half must be the same as the
3328 // first but with the appropriate offsets. This works in the same way as
Craig Topper1ff73d72011-12-06 04:59:07 +00003329 // VPERMILPS works with masks.
3330 if (NumElems == 4 || l == 0 || Mask[i+QuarterStart] < 0)
3331 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003332 if (!isUndefOrEqual(Idx, Mask[i+QuarterStart]+LaneStart))
Craig Topper1ff73d72011-12-06 04:59:07 +00003333 return false;
3334 }
3335 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003336 }
3337
3338 return true;
3339}
3340
Craig Topper9d7025b2011-11-27 21:41:12 +00003341/// getShuffleVSHUFPYImmediate - Return the appropriate immediate to shuffle
3342/// the specified VECTOR_MASK mask with VSHUFPSY/VSHUFPDY instructions.
Craig Topperc612d792012-01-02 09:17:37 +00003343static unsigned getShuffleVSHUFPYImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003344 EVT VT = SVOp->getValueType(0);
Craig Topperc612d792012-01-02 09:17:37 +00003345 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003346
Craig Topper9d7025b2011-11-27 21:41:12 +00003347 assert(VT.getSizeInBits() == 256 && "Only supports 256-bit types");
3348 assert((NumElems == 4 || NumElems == 8) && "Only supports v4 and v8 types");
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003349
Craig Topperc612d792012-01-02 09:17:37 +00003350 unsigned HalfSize = NumElems/2;
Craig Topper9d7025b2011-11-27 21:41:12 +00003351 unsigned Mul = (NumElems == 8) ? 2 : 1;
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003352 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003353 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper9d7025b2011-11-27 21:41:12 +00003354 int Elt = SVOp->getMaskElt(i);
3355 if (Elt < 0)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003356 continue;
Craig Topper9d7025b2011-11-27 21:41:12 +00003357 Elt %= HalfSize;
3358 unsigned Shamt = i;
3359 // For VSHUFPSY, the mask of the first half must be equal to the second one.
3360 if (NumElems == 8) Shamt %= HalfSize;
3361 Mask |= Elt << (Shamt*Mul);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003362 }
3363
3364 return Mask;
3365}
3366
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003367/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3368/// the two vector operands have swapped position.
Craig Topperbeabc6c2011-12-05 06:56:46 +00003369static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3370 unsigned NumElems) {
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003371 for (unsigned i = 0; i != NumElems; ++i) {
3372 int idx = Mask[i];
3373 if (idx < 0)
3374 continue;
3375 else if (idx < (int)NumElems)
3376 Mask[i] = idx + NumElems;
3377 else
3378 Mask[i] = idx - NumElems;
3379 }
3380}
3381
Evan Cheng14aed5e2006-03-24 01:18:28 +00003382/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003383/// specifies a shuffle of elements that is suitable for input to 128-bit
Craig Topper1ff73d72011-12-06 04:59:07 +00003384/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3385/// reverse of what x86 shuffles want.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003386static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool Commuted = false) {
Craig Topper1ff73d72011-12-06 04:59:07 +00003387 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003388
3389 if (VT.getSizeInBits() != 128)
3390 return false;
3391
Nate Begeman9008ca62009-04-27 18:41:29 +00003392 if (NumElems != 2 && NumElems != 4)
3393 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003394
Craig Topper1ff73d72011-12-06 04:59:07 +00003395 unsigned Half = NumElems / 2;
3396 unsigned SrcStart = Commuted ? NumElems : 0;
3397 for (unsigned i = 0; i != Half; ++i)
3398 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003399 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003400 SrcStart = Commuted ? 0 : NumElems;
3401 for (unsigned i = Half; i != NumElems; ++i)
3402 if (!isUndefOrInRange(Mask[i], SrcStart, SrcStart+NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003403 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003404
Evan Cheng14aed5e2006-03-24 01:18:28 +00003405 return true;
3406}
3407
Nate Begeman9008ca62009-04-27 18:41:29 +00003408bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003409 return ::isSHUFPMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003410}
3411
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003412/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3413/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003414bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003415 EVT VT = N->getValueType(0);
3416 unsigned NumElems = VT.getVectorNumElements();
3417
3418 if (VT.getSizeInBits() != 128)
3419 return false;
3420
3421 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003422 return false;
3423
Evan Cheng2064a2b2006-03-28 06:50:32 +00003424 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003425 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3426 isUndefOrEqual(N->getMaskElt(1), 7) &&
3427 isUndefOrEqual(N->getMaskElt(2), 2) &&
3428 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003429}
3430
Nate Begeman0b10b912009-11-07 23:17:15 +00003431/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3432/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3433/// <2, 3, 2, 3>
3434bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003435 EVT VT = N->getValueType(0);
3436 unsigned NumElems = VT.getVectorNumElements();
3437
3438 if (VT.getSizeInBits() != 128)
3439 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003440
Nate Begeman0b10b912009-11-07 23:17:15 +00003441 if (NumElems != 4)
3442 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003443
Nate Begeman0b10b912009-11-07 23:17:15 +00003444 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003445 isUndefOrEqual(N->getMaskElt(1), 3) &&
3446 isUndefOrEqual(N->getMaskElt(2), 2) &&
3447 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003448}
3449
Evan Cheng5ced1d82006-04-06 23:23:56 +00003450/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3451/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003452bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003453 EVT VT = N->getValueType(0);
3454
3455 if (VT.getSizeInBits() != 128)
3456 return false;
3457
Nate Begeman9008ca62009-04-27 18:41:29 +00003458 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003459
Evan Cheng5ced1d82006-04-06 23:23:56 +00003460 if (NumElems != 2 && NumElems != 4)
3461 return false;
3462
Evan Chengc5cdff22006-04-07 21:53:05 +00003463 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003464 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003465 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003466
Evan Chengc5cdff22006-04-07 21:53:05 +00003467 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003468 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003469 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003470
3471 return true;
3472}
3473
Nate Begeman0b10b912009-11-07 23:17:15 +00003474/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3475/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3476bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003478
David Greenea20244d2011-03-02 17:23:43 +00003479 if ((NumElems != 2 && NumElems != 4)
3480 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003481 return false;
3482
Evan Chengc5cdff22006-04-07 21:53:05 +00003483 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003484 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003485 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003486
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 for (unsigned i = 0; i < NumElems/2; ++i)
3488 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003489 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003490
3491 return true;
3492}
3493
Evan Cheng0038e592006-03-28 00:39:58 +00003494/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3495/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003496static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003497 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003498 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003499
3500 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3501 "Unsupported vector type for unpckh");
3502
Craig Topper6347e862011-11-21 06:57:39 +00003503 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003504 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003505 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003506
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003507 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3508 // independently on 128-bit lanes.
3509 unsigned NumLanes = VT.getSizeInBits()/128;
3510 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003511
Craig Topper94438ba2011-12-16 08:06:31 +00003512 for (unsigned l = 0; l != NumLanes; ++l) {
3513 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3514 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003515 i += 2, ++j) {
3516 int BitI = Mask[i];
3517 int BitI1 = Mask[i+1];
3518 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003519 return false;
David Greenea20244d2011-03-02 17:23:43 +00003520 if (V2IsSplat) {
3521 if (!isUndefOrEqual(BitI1, NumElts))
3522 return false;
3523 } else {
3524 if (!isUndefOrEqual(BitI1, j + NumElts))
3525 return false;
3526 }
Evan Cheng39623da2006-04-20 08:58:49 +00003527 }
Evan Cheng0038e592006-03-28 00:39:58 +00003528 }
David Greenea20244d2011-03-02 17:23:43 +00003529
Evan Cheng0038e592006-03-28 00:39:58 +00003530 return true;
3531}
3532
Craig Topper6347e862011-11-21 06:57:39 +00003533bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003534 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003535}
3536
Evan Cheng4fcb9222006-03-28 02:43:26 +00003537/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3538/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003539static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003540 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003541 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003542
3543 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3544 "Unsupported vector type for unpckh");
3545
Craig Topper6347e862011-11-21 06:57:39 +00003546 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003547 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003548 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003549
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003550 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3551 // independently on 128-bit lanes.
3552 unsigned NumLanes = VT.getSizeInBits()/128;
3553 unsigned NumLaneElts = NumElts/NumLanes;
3554
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003555 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003556 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3557 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003558 int BitI = Mask[i];
3559 int BitI1 = Mask[i+1];
3560 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003561 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003562 if (V2IsSplat) {
3563 if (isUndefOrEqual(BitI1, NumElts))
3564 return false;
3565 } else {
3566 if (!isUndefOrEqual(BitI1, j+NumElts))
3567 return false;
3568 }
Evan Cheng39623da2006-04-20 08:58:49 +00003569 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003570 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003571 return true;
3572}
3573
Craig Topper6347e862011-11-21 06:57:39 +00003574bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003575 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003576}
3577
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003578/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3579/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3580/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003581static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003582 bool HasAVX2) {
3583 unsigned NumElts = VT.getVectorNumElements();
3584
3585 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3586 "Unsupported vector type for unpckh");
3587
3588 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3589 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003590 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003591
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003592 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3593 // FIXME: Need a better way to get rid of this, there's no latency difference
3594 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3595 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003596 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003597 return false;
3598
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003599 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3600 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003601 unsigned NumLanes = VT.getSizeInBits()/128;
3602 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003603
Craig Topper94438ba2011-12-16 08:06:31 +00003604 for (unsigned l = 0; l != NumLanes; ++l) {
3605 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3606 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003607 i += 2, ++j) {
3608 int BitI = Mask[i];
3609 int BitI1 = Mask[i+1];
3610
3611 if (!isUndefOrEqual(BitI, j))
3612 return false;
3613 if (!isUndefOrEqual(BitI1, j))
3614 return false;
3615 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003616 }
David Greenea20244d2011-03-02 17:23:43 +00003617
Rafael Espindola15684b22009-04-24 12:40:33 +00003618 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003619}
3620
Craig Topper94438ba2011-12-16 08:06:31 +00003621bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003622 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003623}
3624
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003625/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3626/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3627/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003628static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003629 unsigned NumElts = VT.getVectorNumElements();
3630
3631 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3632 "Unsupported vector type for unpckh");
3633
3634 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3635 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003636 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003637
Craig Topper94438ba2011-12-16 08:06:31 +00003638 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3639 // independently on 128-bit lanes.
3640 unsigned NumLanes = VT.getSizeInBits()/128;
3641 unsigned NumLaneElts = NumElts/NumLanes;
3642
3643 for (unsigned l = 0; l != NumLanes; ++l) {
3644 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3645 i != (l+1)*NumLaneElts; i += 2, ++j) {
3646 int BitI = Mask[i];
3647 int BitI1 = Mask[i+1];
3648 if (!isUndefOrEqual(BitI, j))
3649 return false;
3650 if (!isUndefOrEqual(BitI1, j))
3651 return false;
3652 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003653 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003654 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003655}
3656
Craig Topper94438ba2011-12-16 08:06:31 +00003657bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003658 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003659}
3660
Evan Cheng017dcc62006-04-21 01:05:10 +00003661/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3662/// specifies a shuffle of elements that is suitable for input to MOVSS,
3663/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003664static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003665 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003666 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003667 if (VT.getSizeInBits() == 256)
3668 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003669
Craig Topperc612d792012-01-02 09:17:37 +00003670 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003671
Nate Begeman9008ca62009-04-27 18:41:29 +00003672 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003673 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003674
Craig Topperc612d792012-01-02 09:17:37 +00003675 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003676 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003677 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003678
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003679 return true;
3680}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003681
Nate Begeman9008ca62009-04-27 18:41:29 +00003682bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003683 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003684}
3685
Craig Topper70b883b2011-11-28 10:14:51 +00003686/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003687/// as permutations between 128-bit chunks or halves. As an example: this
3688/// shuffle bellow:
3689/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3690/// The first half comes from the second half of V1 and the second half from the
3691/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003692static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003693 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003694 return false;
3695
3696 // The shuffle result is divided into half A and half B. In total the two
3697 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3698 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003699 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003700 bool MatchA = false, MatchB = false;
3701
3702 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003703 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003704 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3705 MatchA = true;
3706 break;
3707 }
3708 }
3709
3710 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003711 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003712 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3713 MatchB = true;
3714 break;
3715 }
3716 }
3717
3718 return MatchA && MatchB;
3719}
3720
Craig Topper70b883b2011-11-28 10:14:51 +00003721/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3722/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003723static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003724 EVT VT = SVOp->getValueType(0);
3725
Craig Topperc612d792012-01-02 09:17:37 +00003726 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003727
Craig Topperc612d792012-01-02 09:17:37 +00003728 unsigned FstHalf = 0, SndHalf = 0;
3729 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003730 if (SVOp->getMaskElt(i) > 0) {
3731 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3732 break;
3733 }
3734 }
Craig Topperc612d792012-01-02 09:17:37 +00003735 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003736 if (SVOp->getMaskElt(i) > 0) {
3737 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3738 break;
3739 }
3740 }
3741
3742 return (FstHalf | (SndHalf << 4));
3743}
3744
Craig Topper70b883b2011-11-28 10:14:51 +00003745/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003746/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3747/// Note that VPERMIL mask matching is different depending whether theunderlying
3748/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3749/// to the same elements of the low, but to the higher half of the source.
3750/// In VPERMILPD the two lanes could be shuffled independently of each other
3751/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003752static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003753 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003754 return false;
3755
Craig Topperc612d792012-01-02 09:17:37 +00003756 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003757 // Only match 256-bit with 32/64-bit types
3758 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003759 return false;
3760
Craig Topperc612d792012-01-02 09:17:37 +00003761 unsigned NumLanes = VT.getSizeInBits()/128;
3762 unsigned LaneSize = NumElts/NumLanes;
3763 for (unsigned l = 0; l != NumLanes; ++l) {
3764 unsigned LaneStart = l*LaneSize;
3765 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003766 if (!isUndefOrInRange(Mask[i+LaneStart], LaneStart, LaneStart+LaneSize))
3767 return false;
3768 if (NumElts == 4 || l == 0)
3769 continue;
3770 // VPERMILPS handling
3771 if (Mask[i] < 0)
3772 continue;
Craig Topperc612d792012-01-02 09:17:37 +00003773 if (!isUndefOrEqual(Mask[i+LaneStart], Mask[i]+LaneStart))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003774 return false;
3775 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003776 }
3777
3778 return true;
3779}
3780
Craig Topper70b883b2011-11-28 10:14:51 +00003781/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3782/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003783static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003784 EVT VT = SVOp->getValueType(0);
3785
Craig Topperc612d792012-01-02 09:17:37 +00003786 unsigned NumElts = VT.getVectorNumElements();
3787 unsigned NumLanes = VT.getSizeInBits()/128;
3788 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003789
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003790 // Although the mask is equal for both lanes do it twice to get the cases
3791 // where a mask will match because the same mask element is undef on the
3792 // first half but valid on the second. This would get pathological cases
3793 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003794 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003795 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003796 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003797 int MaskElt = SVOp->getMaskElt(i);
3798 if (MaskElt < 0)
3799 continue;
3800 MaskElt %= LaneSize;
3801 unsigned Shamt = i;
3802 // VPERMILPSY, the mask of the first half must be equal to the second one
3803 if (NumElts == 8) Shamt %= LaneSize;
3804 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003805 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003806
3807 return Mask;
3808}
3809
Evan Cheng017dcc62006-04-21 01:05:10 +00003810/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3811/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003812/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003813static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003814 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003815 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003816 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003817 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003818
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003820 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003821
Craig Topperc612d792012-01-02 09:17:37 +00003822 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003823 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3824 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3825 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003826 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003827
Evan Cheng39623da2006-04-20 08:58:49 +00003828 return true;
3829}
3830
Nate Begeman9008ca62009-04-27 18:41:29 +00003831static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003832 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003833 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3834 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003835}
3836
Evan Chengd9539472006-04-14 21:59:03 +00003837/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3838/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003839/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3840bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3841 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003842 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003843 return false;
3844
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003845 // The second vector must be undef
3846 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3847 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003848
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003849 EVT VT = N->getValueType(0);
3850 unsigned NumElems = VT.getVectorNumElements();
3851
3852 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3853 (VT.getSizeInBits() == 256 && NumElems != 8))
3854 return false;
3855
3856 // "i+1" is the value the indexed mask element must have
3857 for (unsigned i = 0; i < NumElems; i += 2)
3858 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3859 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003860 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003861
3862 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003863}
3864
3865/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3866/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003867/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3868bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3869 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003870 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003871 return false;
3872
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003873 // The second vector must be undef
3874 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3875 return false;
3876
3877 EVT VT = N->getValueType(0);
3878 unsigned NumElems = VT.getVectorNumElements();
3879
3880 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3881 (VT.getSizeInBits() == 256 && NumElems != 8))
3882 return false;
3883
3884 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003885 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003886 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3887 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003888 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003889
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003890 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003891}
3892
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003893/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3894/// specifies a shuffle of elements that is suitable for input to 256-bit
3895/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003896static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003897 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003898
Craig Topperbeabc6c2011-12-05 06:56:46 +00003899 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003900 return false;
3901
Craig Topperc612d792012-01-02 09:17:37 +00003902 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003903 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003904 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003905 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003906 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003907 return false;
3908 return true;
3909}
3910
Evan Cheng0b457f02008-09-25 20:50:48 +00003911/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003912/// specifies a shuffle of elements that is suitable for input to 128-bit
3913/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003914bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003915 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003916
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003917 if (VT.getSizeInBits() != 128)
3918 return false;
3919
Craig Topperc612d792012-01-02 09:17:37 +00003920 unsigned e = VT.getVectorNumElements() / 2;
3921 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003923 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003924 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003925 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003926 return false;
3927 return true;
3928}
3929
David Greenec38a03e2011-02-03 15:50:00 +00003930/// isVEXTRACTF128Index - Return true if the specified
3931/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3932/// suitable for input to VEXTRACTF128.
3933bool X86::isVEXTRACTF128Index(SDNode *N) {
3934 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3935 return false;
3936
3937 // The index should be aligned on a 128-bit boundary.
3938 uint64_t Index =
3939 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3940
3941 unsigned VL = N->getValueType(0).getVectorNumElements();
3942 unsigned VBits = N->getValueType(0).getSizeInBits();
3943 unsigned ElSize = VBits / VL;
3944 bool Result = (Index * ElSize) % 128 == 0;
3945
3946 return Result;
3947}
3948
David Greeneccacdc12011-02-04 16:08:29 +00003949/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3950/// operand specifies a subvector insert that is suitable for input to
3951/// VINSERTF128.
3952bool X86::isVINSERTF128Index(SDNode *N) {
3953 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3954 return false;
3955
3956 // The index should be aligned on a 128-bit boundary.
3957 uint64_t Index =
3958 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3959
3960 unsigned VL = N->getValueType(0).getVectorNumElements();
3961 unsigned VBits = N->getValueType(0).getSizeInBits();
3962 unsigned ElSize = VBits / VL;
3963 bool Result = (Index * ElSize) % 128 == 0;
3964
3965 return Result;
3966}
3967
Evan Cheng63d33002006-03-22 08:01:21 +00003968/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003969/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003970unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Craig Topperc612d792012-01-02 09:17:37 +00003972 unsigned NumOperands = SVOp->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003973
Evan Chengb9df0ca2006-03-22 02:53:00 +00003974 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3975 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003976 for (unsigned i = 0; i != NumOperands; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 int Val = SVOp->getMaskElt(NumOperands-i-1);
3978 if (Val < 0) Val = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003979 if (Val >= (int)NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003980 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003981 if (i != NumOperands - 1)
3982 Mask <<= Shift;
3983 }
Evan Cheng63d33002006-03-22 08:01:21 +00003984 return Mask;
3985}
3986
Evan Cheng506d3df2006-03-29 23:07:14 +00003987/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003988/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003989unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003990 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003991 unsigned Mask = 0;
3992 // 8 nodes, but we only care about the last 4.
3993 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 int Val = SVOp->getMaskElt(i);
3995 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003996 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003997 if (i != 4)
3998 Mask <<= 2;
3999 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004000 return Mask;
4001}
4002
4003/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004004/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004005unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004007 unsigned Mask = 0;
4008 // 8 nodes, but we only care about the first 4.
4009 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 int Val = SVOp->getMaskElt(i);
4011 if (Val >= 0)
4012 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004013 if (i != 0)
4014 Mask <<= 2;
4015 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004016 return Mask;
4017}
4018
Nate Begemana09008b2009-10-19 02:17:23 +00004019/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4020/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004021static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4022 EVT VT = SVOp->getValueType(0);
4023 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004024 int Val = 0;
4025
4026 unsigned i, e;
Craig Topperd93e4c32011-12-11 19:12:35 +00004027 for (i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004028 Val = SVOp->getMaskElt(i);
4029 if (Val >= 0)
4030 break;
4031 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004032 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004033 return (Val - i) * EltSize;
4034}
4035
David Greenec38a03e2011-02-03 15:50:00 +00004036/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4037/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4038/// instructions.
4039unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4040 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4041 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4042
4043 uint64_t Index =
4044 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4045
4046 EVT VecVT = N->getOperand(0).getValueType();
4047 EVT ElVT = VecVT.getVectorElementType();
4048
4049 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004050 return Index / NumElemsPerChunk;
4051}
4052
David Greeneccacdc12011-02-04 16:08:29 +00004053/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4054/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4055/// instructions.
4056unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4057 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4058 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4059
4060 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004061 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004062
4063 EVT VecVT = N->getValueType(0);
4064 EVT ElVT = VecVT.getVectorElementType();
4065
4066 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004067 return Index / NumElemsPerChunk;
4068}
4069
Evan Cheng37b73872009-07-30 08:33:02 +00004070/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4071/// constant +0.0.
4072bool X86::isZeroNode(SDValue Elt) {
4073 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004074 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004075 (isa<ConstantFPSDNode>(Elt) &&
4076 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4077}
4078
Nate Begeman9008ca62009-04-27 18:41:29 +00004079/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4080/// their permute mask.
4081static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4082 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004083 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004084 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004085 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004086
Nate Begeman5a5ca152009-04-29 05:20:52 +00004087 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 int idx = SVOp->getMaskElt(i);
4089 if (idx < 0)
4090 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004091 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004093 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004095 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4097 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004098}
4099
Evan Cheng533a0aa2006-04-19 20:35:22 +00004100/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4101/// match movhlps. The lower half elements should come from upper half of
4102/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004103/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004104static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004105 EVT VT = Op->getValueType(0);
4106 if (VT.getSizeInBits() != 128)
4107 return false;
4108 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004109 return false;
4110 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004111 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004112 return false;
4113 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004115 return false;
4116 return true;
4117}
4118
Evan Cheng5ced1d82006-04-06 23:23:56 +00004119/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004120/// is promoted to a vector. It also returns the LoadSDNode by reference if
4121/// required.
4122static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004123 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4124 return false;
4125 N = N->getOperand(0).getNode();
4126 if (!ISD::isNON_EXTLoad(N))
4127 return false;
4128 if (LD)
4129 *LD = cast<LoadSDNode>(N);
4130 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004131}
4132
Dan Gohman65fd6562011-11-03 21:49:52 +00004133// Test whether the given value is a vector value which will be legalized
4134// into a load.
4135static bool WillBeConstantPoolLoad(SDNode *N) {
4136 if (N->getOpcode() != ISD::BUILD_VECTOR)
4137 return false;
4138
4139 // Check for any non-constant elements.
4140 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4141 switch (N->getOperand(i).getNode()->getOpcode()) {
4142 case ISD::UNDEF:
4143 case ISD::ConstantFP:
4144 case ISD::Constant:
4145 break;
4146 default:
4147 return false;
4148 }
4149
4150 // Vectors of all-zeros and all-ones are materialized with special
4151 // instructions rather than being loaded.
4152 return !ISD::isBuildVectorAllZeros(N) &&
4153 !ISD::isBuildVectorAllOnes(N);
4154}
4155
Evan Cheng533a0aa2006-04-19 20:35:22 +00004156/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4157/// match movlp{s|d}. The lower half elements should come from lower half of
4158/// V1 (and in order), and the upper half elements should come from the upper
4159/// half of V2 (and in order). And since V1 will become the source of the
4160/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004161static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4162 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004163 EVT VT = Op->getValueType(0);
4164 if (VT.getSizeInBits() != 128)
4165 return false;
4166
Evan Cheng466685d2006-10-09 20:57:25 +00004167 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004168 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004169 // Is V2 is a vector load, don't do this transformation. We will try to use
4170 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004171 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004172 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004173
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004174 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004175
Evan Cheng533a0aa2006-04-19 20:35:22 +00004176 if (NumElems != 2 && NumElems != 4)
4177 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004178 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004180 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004181 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004183 return false;
4184 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004185}
4186
Evan Cheng39623da2006-04-20 08:58:49 +00004187/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4188/// all the same.
4189static bool isSplatVector(SDNode *N) {
4190 if (N->getOpcode() != ISD::BUILD_VECTOR)
4191 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004192
Dan Gohman475871a2008-07-27 21:46:04 +00004193 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004194 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4195 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004196 return false;
4197 return true;
4198}
4199
Evan Cheng213d2cf2007-05-17 18:45:50 +00004200/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004201/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004202/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004203static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004204 SDValue V1 = N->getOperand(0);
4205 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004206 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4207 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004209 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004211 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4212 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004213 if (Opc != ISD::BUILD_VECTOR ||
4214 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 return false;
4216 } else if (Idx >= 0) {
4217 unsigned Opc = V1.getOpcode();
4218 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4219 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004220 if (Opc != ISD::BUILD_VECTOR ||
4221 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004222 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004223 }
4224 }
4225 return true;
4226}
4227
4228/// getZeroVector - Returns a vector of specified type with all zero elements.
4229///
Craig Topper12216172012-01-13 08:12:35 +00004230static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4231 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004232 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004233
Dale Johannesen0488fb62010-09-30 23:57:10 +00004234 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004235 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004236 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004237 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004238 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004239 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4240 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4241 } else { // SSE1
4242 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4243 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4244 }
4245 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004246 if (HasAVX2) { // AVX2
4247 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4248 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4249 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4250 } else {
4251 // 256-bit logic and arithmetic instructions in AVX are all
4252 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4253 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4254 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4255 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4256 }
Evan Chengf0df0312008-05-15 08:39:06 +00004257 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004258 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004259}
4260
Chris Lattner8a594482007-11-25 00:24:49 +00004261/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004262/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4263/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4264/// Then bitcast to their original type, ensuring they get CSE'd.
4265static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4266 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004267 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004268 assert((VT.is128BitVector() || VT.is256BitVector())
4269 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004270
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004272 SDValue Vec;
4273 if (VT.getSizeInBits() == 256) {
4274 if (HasAVX2) { // AVX2
4275 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4276 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4277 } else { // AVX
4278 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4279 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4280 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4281 Vec = Insert128BitVector(InsV, Vec,
4282 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4283 }
4284 } else {
4285 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004286 }
4287
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004288 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004289}
4290
Evan Cheng39623da2006-04-20 08:58:49 +00004291/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4292/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004293static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004294 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004295 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004296
Evan Cheng39623da2006-04-20 08:58:49 +00004297 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004298 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004299
Nate Begeman5a5ca152009-04-29 05:20:52 +00004300 for (unsigned i = 0; i != NumElems; ++i) {
4301 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 MaskVec[i] = NumElems;
4303 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004304 }
Evan Cheng39623da2006-04-20 08:58:49 +00004305 }
Evan Cheng39623da2006-04-20 08:58:49 +00004306 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004307 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4308 SVOp->getOperand(1), &MaskVec[0]);
4309 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004310}
4311
Evan Cheng017dcc62006-04-21 01:05:10 +00004312/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4313/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004314static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 SDValue V2) {
4316 unsigned NumElems = VT.getVectorNumElements();
4317 SmallVector<int, 8> Mask;
4318 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004319 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004320 Mask.push_back(i);
4321 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004322}
4323
Nate Begeman9008ca62009-04-27 18:41:29 +00004324/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004325static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 SDValue V2) {
4327 unsigned NumElems = VT.getVectorNumElements();
4328 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004329 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 Mask.push_back(i);
4331 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004332 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004334}
4335
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004336/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004337static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004338 SDValue V2) {
4339 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004340 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004341 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004342 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 Mask.push_back(i + Half);
4344 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004345 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004347}
4348
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004349// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004350// a generic shuffle instruction because the target has no such instructions.
4351// Generate shuffles which repeat i16 and i8 several times until they can be
4352// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004353static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004356 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004357
Nate Begeman9008ca62009-04-27 18:41:29 +00004358 while (NumElems > 4) {
4359 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004360 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004361 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004362 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 EltNo -= NumElems/2;
4364 }
4365 NumElems >>= 1;
4366 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004367 return V;
4368}
Eric Christopherfd179292009-08-27 18:07:15 +00004369
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4371static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4372 EVT VT = V.getValueType();
4373 DebugLoc dl = V.getDebugLoc();
4374 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4375 && "Vector size not supported");
4376
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004377 if (VT.getSizeInBits() == 128) {
4378 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004379 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004380 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4381 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004383 // To use VPERMILPS to splat scalars, the second half of indicies must
4384 // refer to the higher part, which is a duplication of the lower one,
4385 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004386 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4387 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004388
4389 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4390 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4391 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 }
4393
4394 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4395}
4396
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004397/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004398static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4399 EVT SrcVT = SV->getValueType(0);
4400 SDValue V1 = SV->getOperand(0);
4401 DebugLoc dl = SV->getDebugLoc();
4402
4403 int EltNo = SV->getSplatIndex();
4404 int NumElems = SrcVT.getVectorNumElements();
4405 unsigned Size = SrcVT.getSizeInBits();
4406
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004407 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4408 "Unknown how to promote splat for type");
4409
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004410 // Extract the 128-bit part containing the splat element and update
4411 // the splat element index when it refers to the higher register.
4412 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004413 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4415 if (Idx > 0)
4416 EltNo -= NumElems/2;
4417 }
4418
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004419 // All i16 and i8 vector types can't be used directly by a generic shuffle
4420 // instruction because the target has no such instruction. Generate shuffles
4421 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004422 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004423 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004424 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004425 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004426
4427 // Recreate the 256-bit vector and place the same 128-bit vector
4428 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004429 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004430 if (Size == 256) {
4431 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4432 DAG.getConstant(0, MVT::i32), DAG, dl);
4433 V1 = Insert128BitVector(InsV, V1,
4434 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4435 }
4436
4437 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004438}
4439
Evan Chengba05f722006-04-21 23:03:30 +00004440/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004441/// vector of zero or undef vector. This produces a shuffle where the low
4442/// element of V2 is swizzled into the zero/undef vector, landing at element
4443/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004444static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004445 bool IsZero,
4446 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004447 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004448 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004449 SDValue V1 = IsZero
4450 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4451 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 unsigned NumElems = VT.getVectorNumElements();
4453 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004454 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 // If this is the insertion idx, put the low elt of V2 here.
4456 MaskVec.push_back(i == Idx ? NumElems : i);
4457 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004458}
4459
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004460/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4461/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004462static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4463 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004464 if (Depth == 6)
4465 return SDValue(); // Limit search depth.
4466
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467 SDValue V = SDValue(N, 0);
4468 EVT VT = V.getValueType();
4469 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004470
4471 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4472 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4473 Index = SV->getMaskElt(Index);
4474
4475 if (Index < 0)
4476 return DAG.getUNDEF(VT.getVectorElementType());
4477
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004478 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004479 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004480 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004481 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004482
4483 // Recurse into target specific vector shuffles to find scalars.
4484 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004485 int NumElems = VT.getVectorNumElements();
4486 SmallVector<unsigned, 16> ShuffleMask;
4487 SDValue ImmN;
4488
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004489 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004490 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004491 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004492 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4493 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004494 break;
Craig Topper34671b82011-12-06 08:21:25 +00004495 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004496 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004497 break;
Craig Topper34671b82011-12-06 08:21:25 +00004498 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004499 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004500 break;
4501 case X86ISD::MOVHLPS:
4502 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4503 break;
4504 case X86ISD::MOVLHPS:
4505 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4506 break;
4507 case X86ISD::PSHUFD:
4508 ImmN = N->getOperand(N->getNumOperands()-1);
4509 DecodePSHUFMask(NumElems,
4510 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4511 ShuffleMask);
4512 break;
4513 case X86ISD::PSHUFHW:
4514 ImmN = N->getOperand(N->getNumOperands()-1);
4515 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4516 ShuffleMask);
4517 break;
4518 case X86ISD::PSHUFLW:
4519 ImmN = N->getOperand(N->getNumOperands()-1);
4520 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4521 ShuffleMask);
4522 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004523 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004524 case X86ISD::MOVSD: {
4525 // The index 0 always comes from the first element of the second source,
4526 // this is why MOVSS and MOVSD are used in the first place. The other
4527 // elements come from the other positions of the first source vector.
4528 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004529 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4530 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004531 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004532 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004533 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004534 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004535 ShuffleMask);
4536 break;
Craig Topperec24e612011-11-30 07:47:51 +00004537 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004538 ImmN = N->getOperand(N->getNumOperands()-1);
4539 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4540 ShuffleMask);
4541 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004542 case X86ISD::MOVDDUP:
4543 case X86ISD::MOVLHPD:
4544 case X86ISD::MOVLPD:
4545 case X86ISD::MOVLPS:
4546 case X86ISD::MOVSHDUP:
4547 case X86ISD::MOVSLDUP:
4548 case X86ISD::PALIGN:
4549 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004550 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004551 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004552 return SDValue();
4553 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004554
4555 Index = ShuffleMask[Index];
4556 if (Index < 0)
4557 return DAG.getUNDEF(VT.getVectorElementType());
4558
4559 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4560 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4561 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004562 }
4563
4564 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004565 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004566 V = V.getOperand(0);
4567 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004568 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004569
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004570 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571 return SDValue();
4572 }
4573
4574 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4575 return (Index == 0) ? V.getOperand(0)
4576 : DAG.getUNDEF(VT.getVectorElementType());
4577
4578 if (V.getOpcode() == ISD::BUILD_VECTOR)
4579 return V.getOperand(Index);
4580
4581 return SDValue();
4582}
4583
4584/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4585/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004586/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004587static
4588unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4589 bool ZerosFromLeft, SelectionDAG &DAG) {
4590 int i = 0;
4591
4592 while (i < NumElems) {
4593 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004594 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004595 if (!(Elt.getNode() &&
4596 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4597 break;
4598 ++i;
4599 }
4600
4601 return i;
4602}
4603
4604/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4605/// MaskE correspond consecutively to elements from one of the vector operands,
4606/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4607static
4608bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4609 int OpIdx, int NumElems, unsigned &OpNum) {
4610 bool SeenV1 = false;
4611 bool SeenV2 = false;
4612
4613 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4614 int Idx = SVOp->getMaskElt(i);
4615 // Ignore undef indicies
4616 if (Idx < 0)
4617 continue;
4618
4619 if (Idx < NumElems)
4620 SeenV1 = true;
4621 else
4622 SeenV2 = true;
4623
4624 // Only accept consecutive elements from the same vector
4625 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4626 return false;
4627 }
4628
4629 OpNum = SeenV1 ? 0 : 1;
4630 return true;
4631}
4632
4633/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4634/// logical left shift of a vector.
4635static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4636 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4637 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4638 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4639 false /* check zeros from right */, DAG);
4640 unsigned OpSrc;
4641
4642 if (!NumZeros)
4643 return false;
4644
4645 // Considering the elements in the mask that are not consecutive zeros,
4646 // check if they consecutively come from only one of the source vectors.
4647 //
4648 // V1 = {X, A, B, C} 0
4649 // \ \ \ /
4650 // vector_shuffle V1, V2 <1, 2, 3, X>
4651 //
4652 if (!isShuffleMaskConsecutive(SVOp,
4653 0, // Mask Start Index
4654 NumElems-NumZeros-1, // Mask End Index
4655 NumZeros, // Where to start looking in the src vector
4656 NumElems, // Number of elements in vector
4657 OpSrc)) // Which source operand ?
4658 return false;
4659
4660 isLeft = false;
4661 ShAmt = NumZeros;
4662 ShVal = SVOp->getOperand(OpSrc);
4663 return true;
4664}
4665
4666/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4667/// logical left shift of a vector.
4668static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4669 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4670 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4671 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4672 true /* check zeros from left */, DAG);
4673 unsigned OpSrc;
4674
4675 if (!NumZeros)
4676 return false;
4677
4678 // Considering the elements in the mask that are not consecutive zeros,
4679 // check if they consecutively come from only one of the source vectors.
4680 //
4681 // 0 { A, B, X, X } = V2
4682 // / \ / /
4683 // vector_shuffle V1, V2 <X, X, 4, 5>
4684 //
4685 if (!isShuffleMaskConsecutive(SVOp,
4686 NumZeros, // Mask Start Index
4687 NumElems-1, // Mask End Index
4688 0, // Where to start looking in the src vector
4689 NumElems, // Number of elements in vector
4690 OpSrc)) // Which source operand ?
4691 return false;
4692
4693 isLeft = true;
4694 ShAmt = NumZeros;
4695 ShVal = SVOp->getOperand(OpSrc);
4696 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004697}
4698
4699/// isVectorShift - Returns true if the shuffle can be implemented as a
4700/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004701static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004702 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004703 // Although the logic below support any bitwidth size, there are no
4704 // shift instructions which handle more than 128-bit vectors.
4705 if (SVOp->getValueType(0).getSizeInBits() > 128)
4706 return false;
4707
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004708 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4709 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4710 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004711
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004712 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004713}
4714
Evan Chengc78d3b42006-04-24 18:01:45 +00004715/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4716///
Dan Gohman475871a2008-07-27 21:46:04 +00004717static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004718 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004719 SelectionDAG &DAG,
4720 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004721 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004722 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004723
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004724 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004725 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004726 bool First = true;
4727 for (unsigned i = 0; i < 16; ++i) {
4728 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4729 if (ThisIsNonZero && First) {
4730 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004731 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4732 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004733 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004735 First = false;
4736 }
4737
4738 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004739 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004740 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4741 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004742 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004743 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004744 }
4745 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4747 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4748 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004749 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004751 } else
4752 ThisElt = LastElt;
4753
Gabor Greifba36cb52008-08-28 21:40:38 +00004754 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004756 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004757 }
4758 }
4759
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004760 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004761}
4762
Bill Wendlinga348c562007-03-22 18:42:45 +00004763/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004764///
Dan Gohman475871a2008-07-27 21:46:04 +00004765static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004766 unsigned NumNonZero, unsigned NumZero,
4767 SelectionDAG &DAG,
4768 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004769 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004770 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004771
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004772 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 bool First = true;
4775 for (unsigned i = 0; i < 8; ++i) {
4776 bool isNonZero = (NonZeros & (1 << i)) != 0;
4777 if (isNonZero) {
4778 if (First) {
4779 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004780 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4781 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004782 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004784 First = false;
4785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004786 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004787 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004788 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004789 }
4790 }
4791
4792 return V;
4793}
4794
Evan Chengf26ffe92008-05-29 08:22:04 +00004795/// getVShift - Return a vector logical shift node.
4796///
Owen Andersone50ed302009-08-10 22:56:29 +00004797static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004798 unsigned NumBits, SelectionDAG &DAG,
4799 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004800 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004801 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004802 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004803 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4804 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004805 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004806 DAG.getConstant(NumBits,
4807 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004808}
4809
Dan Gohman475871a2008-07-27 21:46:04 +00004810SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004811X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004812 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004813
Evan Chengc3630942009-12-09 21:00:30 +00004814 // Check if the scalar load can be widened into a vector load. And if
4815 // the address is "base + cst" see if the cst can be "absorbed" into
4816 // the shuffle mask.
4817 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4818 SDValue Ptr = LD->getBasePtr();
4819 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4820 return SDValue();
4821 EVT PVT = LD->getValueType(0);
4822 if (PVT != MVT::i32 && PVT != MVT::f32)
4823 return SDValue();
4824
4825 int FI = -1;
4826 int64_t Offset = 0;
4827 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4828 FI = FINode->getIndex();
4829 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004830 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004831 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4832 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4833 Offset = Ptr.getConstantOperandVal(1);
4834 Ptr = Ptr.getOperand(0);
4835 } else {
4836 return SDValue();
4837 }
4838
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004839 // FIXME: 256-bit vector instructions don't require a strict alignment,
4840 // improve this code to support it better.
4841 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004842 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004843 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004844 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004846 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004847 // Can't change the alignment. FIXME: It's possible to compute
4848 // the exact stack offset and reference FI + adjust offset instead.
4849 // If someone *really* cares about this. That's the way to implement it.
4850 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004851 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004853 }
4854 }
4855
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004856 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004857 // Ptr + (Offset & ~15).
4858 if (Offset < 0)
4859 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004861 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004862 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004863 if (StartOffset)
4864 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4865 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4866
4867 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004868 int NumElems = VT.getVectorNumElements();
4869
4870 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
4871 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4872 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004873 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004874 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004875
4876 // Canonicalize it to a v4i32 or v8i32 shuffle.
4877 SmallVector<int, 8> Mask;
4878 for (int i = 0; i < NumElems; ++i)
4879 Mask.push_back(EltNo);
4880
4881 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
4882 return DAG.getNode(ISD::BITCAST, dl, NVT,
4883 DAG.getVectorShuffle(CanonVT, dl, V1,
4884 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00004885 }
4886
4887 return SDValue();
4888}
4889
Michael J. Spencerec38de22010-10-10 22:04:20 +00004890/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4891/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004892/// load which has the same value as a build_vector whose operands are 'elts'.
4893///
4894/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004895///
Nate Begeman1449f292010-03-24 22:19:06 +00004896/// FIXME: we'd also like to handle the case where the last elements are zero
4897/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4898/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004899static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004900 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004901 EVT EltVT = VT.getVectorElementType();
4902 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004903
Nate Begemanfdea31a2010-03-24 20:49:50 +00004904 LoadSDNode *LDBase = NULL;
4905 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004906
Nate Begeman1449f292010-03-24 22:19:06 +00004907 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004908 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004909 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004910 for (unsigned i = 0; i < NumElems; ++i) {
4911 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004912
Nate Begemanfdea31a2010-03-24 20:49:50 +00004913 if (!Elt.getNode() ||
4914 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4915 return SDValue();
4916 if (!LDBase) {
4917 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4918 return SDValue();
4919 LDBase = cast<LoadSDNode>(Elt.getNode());
4920 LastLoadedElt = i;
4921 continue;
4922 }
4923 if (Elt.getOpcode() == ISD::UNDEF)
4924 continue;
4925
4926 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4927 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4928 return SDValue();
4929 LastLoadedElt = i;
4930 }
Nate Begeman1449f292010-03-24 22:19:06 +00004931
4932 // If we have found an entire vector of loads and undefs, then return a large
4933 // load of the entire vector width starting at the base pointer. If we found
4934 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004935 if (LastLoadedElt == NumElems - 1) {
4936 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004937 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004938 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004939 LDBase->isVolatile(), LDBase->isNonTemporal(),
4940 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004941 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004942 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004943 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004944 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004945 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4946 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004947 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4948 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004949 SDValue ResNode =
4950 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4951 LDBase->getPointerInfo(),
4952 LDBase->getAlignment(),
4953 false/*isVolatile*/, true/*ReadMem*/,
4954 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004955 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004956 }
4957 return SDValue();
4958}
4959
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004960/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4961/// a vbroadcast node. We support two patterns:
4962/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4963/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4964/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004965/// The scalar load node is returned when a pattern is found,
4966/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004967static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4968 if (!Subtarget->hasAVX())
4969 return SDValue();
4970
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004971 EVT VT = Op.getValueType();
4972 SDValue V = Op;
4973
4974 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4975 V = V.getOperand(0);
4976
4977 //A suspected load to be broadcasted.
4978 SDValue Ld;
4979
4980 switch (V.getOpcode()) {
4981 default:
4982 // Unknown pattern found.
4983 return SDValue();
4984
4985 case ISD::BUILD_VECTOR: {
4986 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004987 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988 return SDValue();
4989
4990 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004991
4992 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004993 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004994 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004995 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004996 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004997 }
4998
4999 case ISD::VECTOR_SHUFFLE: {
5000 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5001
5002 // Shuffles must have a splat mask where the first element is
5003 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005004 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005005 return SDValue();
5006
5007 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005008 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005009 return SDValue();
5010
5011 Ld = Sc.getOperand(0);
5012
5013 // The scalar_to_vector node and the suspected
5014 // load node must have exactly one user.
5015 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5016 return SDValue();
5017 break;
5018 }
5019 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005020
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005022 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005023 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005024
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005025 bool Is256 = VT.getSizeInBits() == 256;
5026 bool Is128 = VT.getSizeInBits() == 128;
5027 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5028
5029 // VBroadcast to YMM
5030 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5031 return Ld;
5032
5033 // VBroadcast to XMM
5034 if (Is128 && (ScalarSize == 32))
5035 return Ld;
5036
Craig Toppera9376332012-01-10 08:23:59 +00005037 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5038 // double since there is vbroadcastsd xmm
5039 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5040 // VBroadcast to YMM
5041 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5042 return Ld;
5043
5044 // VBroadcast to XMM
5045 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5046 return Ld;
5047 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005048
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005049 // Unsupported broadcast.
5050 return SDValue();
5051}
5052
Evan Chengc3630942009-12-09 21:00:30 +00005053SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005054X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005055 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005056
David Greenef125a292011-02-08 19:04:41 +00005057 EVT VT = Op.getValueType();
5058 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005059 unsigned NumElems = Op.getNumOperands();
5060
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005061 // Vectors containing all zeros can be matched by pxor and xorps later
5062 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5063 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5064 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005065 if (Op.getValueType() == MVT::v4i32 ||
5066 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005067 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005068
Craig Topper12216172012-01-13 08:12:35 +00005069 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(),
5070 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005071 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005073 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005074 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5075 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005076 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005077 if (Op.getValueType() == MVT::v4i32 ||
5078 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005079 return Op;
5080
Craig Topper745a86b2011-11-19 22:34:59 +00005081 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005082 }
5083
Craig Toppera9376332012-01-10 08:23:59 +00005084 SDValue LD = isVectorBroadcast(Op, Subtarget);
5085 if (LD.getNode())
5086 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005087
Owen Andersone50ed302009-08-10 22:56:29 +00005088 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 unsigned NumZero = 0;
5091 unsigned NumNonZero = 0;
5092 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005093 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005094 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005095 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005096 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005097 if (Elt.getOpcode() == ISD::UNDEF)
5098 continue;
5099 Values.insert(Elt);
5100 if (Elt.getOpcode() != ISD::Constant &&
5101 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005102 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005103 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005104 NumZero++;
5105 else {
5106 NonZeros |= (1 << i);
5107 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005108 }
5109 }
5110
Chris Lattner97a2a562010-08-26 05:24:29 +00005111 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5112 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005113 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005114
Chris Lattner67f453a2008-03-09 05:42:06 +00005115 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005116 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005117 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005118 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005119
Chris Lattner62098042008-03-09 01:05:04 +00005120 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5121 // the value are obviously zero, truncate the value to i32 and do the
5122 // insertion that way. Only do this if the value is non-constant or if the
5123 // value is a constant being inserted into element 0. It is cheaper to do
5124 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005126 (!IsAllConstants || Idx == 0)) {
5127 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005128 // Handle SSE only.
5129 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5130 EVT VecVT = MVT::v4i32;
5131 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005132
Chris Lattner62098042008-03-09 01:05:04 +00005133 // Truncate the value (which may itself be a constant) to i32, and
5134 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005136 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005137 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005138
Chris Lattner62098042008-03-09 01:05:04 +00005139 // Now we have our 32-bit value zero extended in the low element of
5140 // a vector. If Idx != 0, swizzle it into place.
5141 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005142 SmallVector<int, 4> Mask;
5143 Mask.push_back(Idx);
5144 for (unsigned i = 1; i != VecElts; ++i)
5145 Mask.push_back(i);
5146 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005147 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005148 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005149 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005150 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005151 }
5152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005153
Chris Lattner19f79692008-03-08 22:59:52 +00005154 // If we have a constant or non-constant insertion into the low element of
5155 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5156 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005157 // depending on what the source datatype is.
5158 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005159 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005160 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005161
5162 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005163 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005164 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005165 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5166 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005167 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5168 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005169 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005170 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005171 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5172 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005173 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005174 }
5175
5176 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005178 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005179 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005180 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5181 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005182 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5183 DAG, dl);
5184 } else {
5185 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005186 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005187 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005188 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005189 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005190 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005191
5192 // Is it a vector logical left shift?
5193 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005194 X86::isZeroNode(Op.getOperand(0)) &&
5195 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005196 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005197 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005198 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005199 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005200 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005203 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005204 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005205
Chris Lattner19f79692008-03-08 22:59:52 +00005206 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5207 // is a non-constant being inserted into an element other than the low one,
5208 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5209 // movd/movss) to move this into the low element, then shuffle it into
5210 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005212 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005213
Evan Cheng0db9fe62006-04-25 20:13:52 +00005214 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005215 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005216 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005217 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005218 MaskVec.push_back(i == Idx ? 0 : 1);
5219 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005220 }
5221 }
5222
Chris Lattner67f453a2008-03-09 05:42:06 +00005223 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005224 if (Values.size() == 1) {
5225 if (EVTBits == 32) {
5226 // Instead of a shuffle like this:
5227 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5228 // Check if it's possible to issue this instead.
5229 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5230 unsigned Idx = CountTrailingZeros_32(NonZeros);
5231 SDValue Item = Op.getOperand(Idx);
5232 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5233 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5234 }
Dan Gohman475871a2008-07-27 21:46:04 +00005235 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005237
Dan Gohmana3941172007-07-24 22:55:08 +00005238 // A vector full of immediates; various special cases are already
5239 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005240 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005241 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005242
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005243 // For AVX-length vectors, build the individual 128-bit pieces and use
5244 // shuffles to put them in place.
5245 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5246 SmallVector<SDValue, 32> V;
5247 for (unsigned i = 0; i < NumElems; ++i)
5248 V.push_back(Op.getOperand(i));
5249
5250 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5251
5252 // Build both the lower and upper subvector.
5253 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5254 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5255 NumElems/2);
5256
5257 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005258 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5259 DAG.getConstant(0, MVT::i32), DAG, dl);
5260 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005261 DAG, dl);
5262 }
5263
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005264 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005265 if (EVTBits == 64) {
5266 if (NumNonZero == 1) {
5267 // One half is zero or undef.
5268 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005269 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005270 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005271 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005272 }
Dan Gohman475871a2008-07-27 21:46:04 +00005273 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005274 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275
5276 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005277 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005278 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005279 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005280 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 }
5282
Bill Wendling826f36f2007-03-28 00:57:11 +00005283 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005284 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005285 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005286 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 }
5288
5289 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005290 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005291 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005292 if (NumElems == 4 && NumZero > 0) {
5293 for (unsigned i = 0; i < 4; ++i) {
5294 bool isZero = !(NonZeros & (1 << i));
5295 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005296 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5297 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005298 else
Dale Johannesenace16102009-02-03 19:33:06 +00005299 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300 }
5301
5302 for (unsigned i = 0; i < 2; ++i) {
5303 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5304 default: break;
5305 case 0:
5306 V[i] = V[i*2]; // Must be a zero vector.
5307 break;
5308 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 break;
5311 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005312 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 break;
5314 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005315 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316 break;
5317 }
5318 }
5319
Nate Begeman9008ca62009-04-27 18:41:29 +00005320 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321 bool Reverse = (NonZeros & 0x3) == 2;
5322 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005323 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005324 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5325 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005326 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5327 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005328 }
5329
Nate Begemanfdea31a2010-03-24 20:49:50 +00005330 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5331 // Check for a build vector of consecutive loads.
5332 for (unsigned i = 0; i < NumElems; ++i)
5333 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005334
Nate Begemanfdea31a2010-03-24 20:49:50 +00005335 // Check for elements which are consecutive loads.
5336 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5337 if (LD.getNode())
5338 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005339
5340 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005341 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005342 SDValue Result;
5343 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5344 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5345 else
5346 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005347
Chris Lattner24faf612010-08-28 17:59:08 +00005348 for (unsigned i = 1; i < NumElems; ++i) {
5349 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5350 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005351 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005352 }
5353 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005354 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005355
Chris Lattner6e80e442010-08-28 17:15:43 +00005356 // Otherwise, expand into a number of unpckl*, start by extending each of
5357 // our (non-undef) elements to the full vector width with the element in the
5358 // bottom slot of the vector (which generates no code for SSE).
5359 for (unsigned i = 0; i < NumElems; ++i) {
5360 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5361 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5362 else
5363 V[i] = DAG.getUNDEF(VT);
5364 }
5365
5366 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5368 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5369 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005370 unsigned EltStride = NumElems >> 1;
5371 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005372 for (unsigned i = 0; i < EltStride; ++i) {
5373 // If V[i+EltStride] is undef and this is the first round of mixing,
5374 // then it is safe to just drop this shuffle: V[i] is already in the
5375 // right place, the one element (since it's the first round) being
5376 // inserted as undef can be dropped. This isn't safe for successive
5377 // rounds because they will permute elements within both vectors.
5378 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5379 EltStride == NumElems/2)
5380 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005381
Chris Lattner6e80e442010-08-28 17:15:43 +00005382 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005383 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005384 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005385 }
5386 return V[0];
5387 }
Dan Gohman475871a2008-07-27 21:46:04 +00005388 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005389}
5390
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005391// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5392// them in a MMX register. This is better than doing a stack convert.
5393static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005394 DebugLoc dl = Op.getDebugLoc();
5395 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005396
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005397 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5398 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5399 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005400 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005401 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5402 InVec = Op.getOperand(1);
5403 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5404 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005405 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005406 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5407 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5408 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005409 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005410 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5411 Mask[0] = 0; Mask[1] = 2;
5412 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5413 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005414 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005415}
5416
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005417// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5418// to create 256-bit vectors from two other 128-bit ones.
5419static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5420 DebugLoc dl = Op.getDebugLoc();
5421 EVT ResVT = Op.getValueType();
5422
5423 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5424
5425 SDValue V1 = Op.getOperand(0);
5426 SDValue V2 = Op.getOperand(1);
5427 unsigned NumElems = ResVT.getVectorNumElements();
5428
5429 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5430 DAG.getConstant(0, MVT::i32), DAG, dl);
5431 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5432 DAG, dl);
5433}
5434
5435SDValue
5436X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005437 EVT ResVT = Op.getValueType();
5438
5439 assert(Op.getNumOperands() == 2);
5440 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5441 "Unsupported CONCAT_VECTORS for value type");
5442
5443 // We support concatenate two MMX registers and place them in a MMX register.
5444 // This is better than doing a stack convert.
5445 if (ResVT.is128BitVector())
5446 return LowerMMXCONCAT_VECTORS(Op, DAG);
5447
5448 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5449 // from two other 128-bit ones.
5450 return LowerAVXCONCAT_VECTORS(Op, DAG);
5451}
5452
Nate Begemanb9a47b82009-02-23 08:49:38 +00005453// v8i16 shuffles - Prefer shuffles in the following order:
5454// 1. [all] pshuflw, pshufhw, optional move
5455// 2. [ssse3] 1 x pshufb
5456// 3. [ssse3] 2 x pshufb + 1 x por
5457// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005458SDValue
5459X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5460 SelectionDAG &DAG) const {
5461 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005462 SDValue V1 = SVOp->getOperand(0);
5463 SDValue V2 = SVOp->getOperand(1);
5464 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005465 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005466
Nate Begemanb9a47b82009-02-23 08:49:38 +00005467 // Determine if more than 1 of the words in each of the low and high quadwords
5468 // of the result come from the same quadword of one of the two inputs. Undef
5469 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005470 unsigned LoQuad[] = { 0, 0, 0, 0 };
5471 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 BitVector InputQuads(4);
5473 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005474 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005475 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005476 MaskVals.push_back(EltIdx);
5477 if (EltIdx < 0) {
5478 ++Quad[0];
5479 ++Quad[1];
5480 ++Quad[2];
5481 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005482 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 }
5484 ++Quad[EltIdx / 4];
5485 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005486 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005487
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005489 unsigned MaxQuad = 1;
5490 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 if (LoQuad[i] > MaxQuad) {
5492 BestLoQuad = i;
5493 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005494 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005495 }
5496
Nate Begemanb9a47b82009-02-23 08:49:38 +00005497 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005498 MaxQuad = 1;
5499 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 if (HiQuad[i] > MaxQuad) {
5501 BestHiQuad = i;
5502 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005503 }
5504 }
5505
Nate Begemanb9a47b82009-02-23 08:49:38 +00005506 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005507 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 // single pshufb instruction is necessary. If There are more than 2 input
5509 // quads, disable the next transformation since it does not help SSSE3.
5510 bool V1Used = InputQuads[0] || InputQuads[1];
5511 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005512 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 if (InputQuads.count() == 2 && V1Used && V2Used) {
5514 BestLoQuad = InputQuads.find_first();
5515 BestHiQuad = InputQuads.find_next(BestLoQuad);
5516 }
5517 if (InputQuads.count() > 2) {
5518 BestLoQuad = -1;
5519 BestHiQuad = -1;
5520 }
5521 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005522
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5524 // the shuffle mask. If a quad is scored as -1, that means that it contains
5525 // words from all 4 input quadwords.
5526 SDValue NewV;
5527 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005528 SmallVector<int, 8> MaskV;
5529 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5530 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005531 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005532 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5533 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5534 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005535
Nate Begemanb9a47b82009-02-23 08:49:38 +00005536 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5537 // source words for the shuffle, to aid later transformations.
5538 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005539 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005540 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005541 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005542 if (idx != (int)i)
5543 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005545 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005546 AllWordsInNewV = false;
5547 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005548 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005549
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5551 if (AllWordsInNewV) {
5552 for (int i = 0; i != 8; ++i) {
5553 int idx = MaskVals[i];
5554 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005555 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005556 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 if ((idx != i) && idx < 4)
5558 pshufhw = false;
5559 if ((idx != i) && idx > 3)
5560 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005561 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005562 V1 = NewV;
5563 V2Used = false;
5564 BestLoQuad = 0;
5565 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005566 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005567
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5569 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005570 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005571 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5572 unsigned TargetMask = 0;
5573 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005574 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005575 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5576 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5577 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005578 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005579 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005580 }
Eric Christopherfd179292009-08-27 18:07:15 +00005581
Nate Begemanb9a47b82009-02-23 08:49:38 +00005582 // If we have SSSE3, and all words of the result are from 1 input vector,
5583 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5584 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005585 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005587
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005589 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 // mask, and elements that come from V1 in the V2 mask, so that the two
5591 // results can be OR'd together.
5592 bool TwoInputs = V1Used && V2Used;
5593 for (unsigned i = 0; i != 8; ++i) {
5594 int EltIdx = MaskVals[i] * 2;
5595 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5597 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005598 continue;
5599 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005600 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5601 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005603 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005604 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005605 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005608 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005609
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 // Calculate the shuffle mask for the second input, shuffle it, and
5611 // OR it with the first shuffled input.
5612 pshufbMask.clear();
5613 for (unsigned i = 0; i != 8; ++i) {
5614 int EltIdx = MaskVals[i] * 2;
5615 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5617 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 continue;
5619 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5621 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005623 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005624 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005625 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005626 MVT::v16i8, &pshufbMask[0], 16));
5627 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005628 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 }
5630
5631 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5632 // and update MaskVals with new element order.
5633 BitVector InOrder(8);
5634 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005635 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 for (int i = 0; i != 4; ++i) {
5637 int idx = MaskVals[i];
5638 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005639 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 InOrder.set(i);
5641 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005642 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 InOrder.set(i);
5644 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005645 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 }
5647 }
5648 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005649 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005651 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005652
Craig Topperd0a31172012-01-10 06:37:29 +00005653 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005654 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5655 NewV.getOperand(0),
5656 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5657 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 }
Eric Christopherfd179292009-08-27 18:07:15 +00005659
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5661 // and update MaskVals with the new element order.
5662 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005663 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005665 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005666 for (unsigned i = 4; i != 8; ++i) {
5667 int idx = MaskVals[i];
5668 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005669 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 InOrder.set(i);
5671 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005672 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 InOrder.set(i);
5674 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005675 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 }
5677 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005679 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005680
Craig Topperd0a31172012-01-10 06:37:29 +00005681 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005682 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5683 NewV.getOperand(0),
5684 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5685 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005686 }
Eric Christopherfd179292009-08-27 18:07:15 +00005687
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 // In case BestHi & BestLo were both -1, which means each quadword has a word
5689 // from each of the four input quadwords, calculate the InOrder bitvector now
5690 // before falling through to the insert/extract cleanup.
5691 if (BestLoQuad == -1 && BestHiQuad == -1) {
5692 NewV = V1;
5693 for (int i = 0; i != 8; ++i)
5694 if (MaskVals[i] < 0 || MaskVals[i] == i)
5695 InOrder.set(i);
5696 }
Eric Christopherfd179292009-08-27 18:07:15 +00005697
Nate Begemanb9a47b82009-02-23 08:49:38 +00005698 // The other elements are put in the right place using pextrw and pinsrw.
5699 for (unsigned i = 0; i != 8; ++i) {
5700 if (InOrder[i])
5701 continue;
5702 int EltIdx = MaskVals[i];
5703 if (EltIdx < 0)
5704 continue;
5705 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005707 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 DAG.getIntPtrConstant(i));
5712 }
5713 return NewV;
5714}
5715
5716// v16i8 shuffles - Prefer shuffles in the following order:
5717// 1. [ssse3] 1 x pshufb
5718// 2. [ssse3] 2 x pshufb + 1 x por
5719// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5720static
Nate Begeman9008ca62009-04-27 18:41:29 +00005721SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005722 SelectionDAG &DAG,
5723 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005724 SDValue V1 = SVOp->getOperand(0);
5725 SDValue V2 = SVOp->getOperand(1);
5726 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005727 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005728
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005730 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005731 // present, fall back to case 3.
5732 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5733 bool V1Only = true;
5734 bool V2Only = true;
5735 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005736 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 if (EltIdx < 0)
5738 continue;
5739 if (EltIdx < 16)
5740 V2Only = false;
5741 else
5742 V1Only = false;
5743 }
Eric Christopherfd179292009-08-27 18:07:15 +00005744
Nate Begemanb9a47b82009-02-23 08:49:38 +00005745 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005746 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005748
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005750 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005751 //
5752 // Otherwise, we have elements from both input vectors, and must zero out
5753 // elements that come from V2 in the first mask, and V1 in the second mask
5754 // so that we can OR them together.
5755 bool TwoInputs = !(V1Only || V2Only);
5756 for (unsigned i = 0; i != 16; ++i) {
5757 int EltIdx = MaskVals[i];
5758 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005759 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005760 continue;
5761 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 }
5764 // If all the elements are from V2, assign it to V1 and return after
5765 // building the first pshufb.
5766 if (V2Only)
5767 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005769 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005771 if (!TwoInputs)
5772 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005773
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 // Calculate the shuffle mask for the second input, shuffle it, and
5775 // OR it with the first shuffled input.
5776 pshufbMask.clear();
5777 for (unsigned i = 0; i != 16; ++i) {
5778 int EltIdx = MaskVals[i];
5779 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005781 continue;
5782 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005785 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005786 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 MVT::v16i8, &pshufbMask[0], 16));
5788 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 }
Eric Christopherfd179292009-08-27 18:07:15 +00005790
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 // No SSSE3 - Calculate in place words and then fix all out of place words
5792 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5793 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005794 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5795 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 SDValue NewV = V2Only ? V2 : V1;
5797 for (int i = 0; i != 8; ++i) {
5798 int Elt0 = MaskVals[i*2];
5799 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005800
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 // This word of the result is all undef, skip it.
5802 if (Elt0 < 0 && Elt1 < 0)
5803 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005804
Nate Begemanb9a47b82009-02-23 08:49:38 +00005805 // This word of the result is already in the correct place, skip it.
5806 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5807 continue;
5808 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5809 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005810
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5812 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5813 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005814
5815 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5816 // using a single extract together, load it and store it.
5817 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005818 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005819 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005821 DAG.getIntPtrConstant(i));
5822 continue;
5823 }
5824
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005826 // source byte is not also odd, shift the extracted word left 8 bits
5827 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005828 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 DAG.getIntPtrConstant(Elt1 / 2));
5831 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005833 DAG.getConstant(8,
5834 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005835 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005836 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5837 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005838 }
5839 // If Elt0 is defined, extract it from the appropriate source. If the
5840 // source byte is not also even, shift the extracted word right 8 bits. If
5841 // Elt1 was also defined, OR the extracted values together before
5842 // inserting them in the result.
5843 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005844 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005845 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5846 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005847 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005848 DAG.getConstant(8,
5849 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005850 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5852 DAG.getConstant(0x00FF, MVT::i16));
5853 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005854 : InsElt0;
5855 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005856 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 DAG.getIntPtrConstant(i));
5858 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005859 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005860}
5861
Evan Cheng7a831ce2007-12-15 03:00:47 +00005862/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005863/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005864/// done when every pair / quad of shuffle mask elements point to elements in
5865/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005866/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005867static
Nate Begeman9008ca62009-04-27 18:41:29 +00005868SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005869 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005870 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005871 SDValue V1 = SVOp->getOperand(0);
5872 SDValue V2 = SVOp->getOperand(1);
5873 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005874 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005875 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005877 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005878 case MVT::v4f32: NewVT = MVT::v2f64; break;
5879 case MVT::v4i32: NewVT = MVT::v2i64; break;
5880 case MVT::v8i16: NewVT = MVT::v4i32; break;
5881 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005882 }
5883
Nate Begeman9008ca62009-04-27 18:41:29 +00005884 int Scale = NumElems / NewWidth;
5885 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005886 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005887 int StartIdx = -1;
5888 for (int j = 0; j < Scale; ++j) {
5889 int EltIdx = SVOp->getMaskElt(i+j);
5890 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005891 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005892 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005893 StartIdx = EltIdx - (EltIdx % Scale);
5894 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005895 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005896 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005897 if (StartIdx == -1)
5898 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005899 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005900 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005901 }
5902
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005903 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5904 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005905 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005906}
5907
Evan Chengd880b972008-05-09 21:53:03 +00005908/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005909///
Owen Andersone50ed302009-08-10 22:56:29 +00005910static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005911 SDValue SrcOp, SelectionDAG &DAG,
5912 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005913 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005914 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005915 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005916 LD = dyn_cast<LoadSDNode>(SrcOp);
5917 if (!LD) {
5918 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5919 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005920 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005921 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005922 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005923 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005924 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005925 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005926 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005927 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005928 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5929 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5930 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005931 SrcOp.getOperand(0)
5932 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005933 }
5934 }
5935 }
5936
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005937 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005938 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005939 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005940 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005941}
5942
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005943/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
5944/// shuffle node referes to only one lane in the sources.
5945static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
5946 EVT VT = SVOp->getValueType(0);
5947 int NumElems = VT.getVectorNumElements();
5948 int HalfSize = NumElems/2;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005949 ArrayRef<int> M = SVOp->getMask();
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005950 bool MatchA = false, MatchB = false;
5951
5952 for (int l = 0; l < NumElems*2; l += HalfSize) {
5953 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
5954 MatchA = true;
5955 break;
5956 }
5957 }
5958
5959 for (int l = 0; l < NumElems*2; l += HalfSize) {
5960 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
5961 MatchB = true;
5962 break;
5963 }
5964 }
5965
5966 return MatchA && MatchB;
5967}
5968
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005969/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5970/// which could not be matched by any known target speficic shuffle
5971static SDValue
5972LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005973 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
5974 // If each half of a vector shuffle node referes to only one lane in the
5975 // source vectors, extract each used 128-bit lane and shuffle them using
5976 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
5977 // the work to the legalizer.
5978 DebugLoc dl = SVOp->getDebugLoc();
5979 EVT VT = SVOp->getValueType(0);
5980 int NumElems = VT.getVectorNumElements();
5981 int HalfSize = NumElems/2;
5982
5983 // Extract the reference for each half
5984 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
5985 int FstVecOpNum = 0, SndVecOpNum = 0;
5986 for (int i = 0; i < HalfSize; ++i) {
5987 int Elt = SVOp->getMaskElt(i);
5988 if (SVOp->getMaskElt(i) < 0)
5989 continue;
5990 FstVecOpNum = Elt/NumElems;
5991 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
5992 break;
5993 }
5994 for (int i = HalfSize; i < NumElems; ++i) {
5995 int Elt = SVOp->getMaskElt(i);
5996 if (SVOp->getMaskElt(i) < 0)
5997 continue;
5998 SndVecOpNum = Elt/NumElems;
5999 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6000 break;
6001 }
6002
6003 // Extract the subvectors
6004 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6005 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6006 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6007 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6008
6009 // Generate 128-bit shuffles
6010 SmallVector<int, 16> MaskV1, MaskV2;
6011 for (int i = 0; i < HalfSize; ++i) {
6012 int Elt = SVOp->getMaskElt(i);
6013 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6014 }
6015 for (int i = HalfSize; i < NumElems; ++i) {
6016 int Elt = SVOp->getMaskElt(i);
6017 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6018 }
6019
6020 EVT NVT = V1.getValueType();
6021 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6022 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6023
6024 // Concatenate the result back
6025 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6026 DAG.getConstant(0, MVT::i32), DAG, dl);
6027 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6028 DAG, dl);
6029 }
6030
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006031 return SDValue();
6032}
6033
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006034/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6035/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006036static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006037LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006038 SDValue V1 = SVOp->getOperand(0);
6039 SDValue V2 = SVOp->getOperand(1);
6040 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006041 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006042
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006043 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6044
Evan Chengace3c172008-07-22 21:13:36 +00006045 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006046 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006047 SmallVector<int, 8> Mask1(4U, -1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006048 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006049
Evan Chengace3c172008-07-22 21:13:36 +00006050 unsigned NumHi = 0;
6051 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006052 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006053 int Idx = PermMask[i];
6054 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006055 Locs[i] = std::make_pair(-1, -1);
6056 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006057 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6058 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006059 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006060 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006061 NumLo++;
6062 } else {
6063 Locs[i] = std::make_pair(1, NumHi);
6064 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006065 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006066 NumHi++;
6067 }
6068 }
6069 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006070
Evan Chengace3c172008-07-22 21:13:36 +00006071 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006072 // If no more than two elements come from either vector. This can be
6073 // implemented with two shuffles. First shuffle gather the elements.
6074 // The second shuffle, which takes the first shuffle as both of its
6075 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006076 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006077
Nate Begeman9008ca62009-04-27 18:41:29 +00006078 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006079
Evan Chengace3c172008-07-22 21:13:36 +00006080 for (unsigned i = 0; i != 4; ++i) {
6081 if (Locs[i].first == -1)
6082 continue;
6083 else {
6084 unsigned Idx = (i < 2) ? 0 : 4;
6085 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006087 }
6088 }
6089
Nate Begeman9008ca62009-04-27 18:41:29 +00006090 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006091 } else if (NumLo == 3 || NumHi == 3) {
6092 // Otherwise, we must have three elements from one vector, call it X, and
6093 // one element from the other, call it Y. First, use a shufps to build an
6094 // intermediate vector with the one element from Y and the element from X
6095 // that will be in the same half in the final destination (the indexes don't
6096 // matter). Then, use a shufps to build the final vector, taking the half
6097 // containing the element from Y from the intermediate, and the other half
6098 // from X.
6099 if (NumHi == 3) {
6100 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006101 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006102 std::swap(V1, V2);
6103 }
6104
6105 // Find the element from V2.
6106 unsigned HiIndex;
6107 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006108 int Val = PermMask[HiIndex];
6109 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006110 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006111 if (Val >= 4)
6112 break;
6113 }
6114
Nate Begeman9008ca62009-04-27 18:41:29 +00006115 Mask1[0] = PermMask[HiIndex];
6116 Mask1[1] = -1;
6117 Mask1[2] = PermMask[HiIndex^1];
6118 Mask1[3] = -1;
6119 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006120
6121 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006122 Mask1[0] = PermMask[0];
6123 Mask1[1] = PermMask[1];
6124 Mask1[2] = HiIndex & 1 ? 6 : 4;
6125 Mask1[3] = HiIndex & 1 ? 4 : 6;
6126 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006127 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006128 Mask1[0] = HiIndex & 1 ? 2 : 0;
6129 Mask1[1] = HiIndex & 1 ? 0 : 2;
6130 Mask1[2] = PermMask[2];
6131 Mask1[3] = PermMask[3];
6132 if (Mask1[2] >= 0)
6133 Mask1[2] += 4;
6134 if (Mask1[3] >= 0)
6135 Mask1[3] += 4;
6136 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006137 }
Evan Chengace3c172008-07-22 21:13:36 +00006138 }
6139
6140 // Break it into (shuffle shuffle_hi, shuffle_lo).
6141 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006142 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006143 SmallVector<int,8> LoMask(4U, -1);
6144 SmallVector<int,8> HiMask(4U, -1);
6145
6146 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006147 unsigned MaskIdx = 0;
6148 unsigned LoIdx = 0;
6149 unsigned HiIdx = 2;
6150 for (unsigned i = 0; i != 4; ++i) {
6151 if (i == 2) {
6152 MaskPtr = &HiMask;
6153 MaskIdx = 1;
6154 LoIdx = 0;
6155 HiIdx = 2;
6156 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006157 int Idx = PermMask[i];
6158 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006159 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006160 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006161 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006162 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006163 LoIdx++;
6164 } else {
6165 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006166 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006167 HiIdx++;
6168 }
6169 }
6170
Nate Begeman9008ca62009-04-27 18:41:29 +00006171 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6172 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6173 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006174 for (unsigned i = 0; i != 4; ++i) {
6175 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006176 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006177 } else {
6178 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006179 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006180 }
6181 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006182 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006183}
6184
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006185static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006186 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006187 V = V.getOperand(0);
6188 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6189 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006190 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6191 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6192 // BUILD_VECTOR (load), undef
6193 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006194 if (MayFoldLoad(V))
6195 return true;
6196 return false;
6197}
6198
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006199// FIXME: the version above should always be used. Since there's
6200// a bug where several vector shuffles can't be folded because the
6201// DAG is not updated during lowering and a node claims to have two
6202// uses while it only has one, use this version, and let isel match
6203// another instruction if the load really happens to have more than
6204// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006205// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006206static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006207 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006208 V = V.getOperand(0);
6209 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6210 V = V.getOperand(0);
6211 if (ISD::isNormalLoad(V.getNode()))
6212 return true;
6213 return false;
6214}
6215
6216/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6217/// a vector extract, and if both can be later optimized into a single load.
6218/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6219/// here because otherwise a target specific shuffle node is going to be
6220/// emitted for this shuffle, and the optimization not done.
6221/// FIXME: This is probably not the best approach, but fix the problem
6222/// until the right path is decided.
6223static
6224bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6225 const TargetLowering &TLI) {
6226 EVT VT = V.getValueType();
6227 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6228
6229 // Be sure that the vector shuffle is present in a pattern like this:
6230 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6231 if (!V.hasOneUse())
6232 return false;
6233
6234 SDNode *N = *V.getNode()->use_begin();
6235 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6236 return false;
6237
6238 SDValue EltNo = N->getOperand(1);
6239 if (!isa<ConstantSDNode>(EltNo))
6240 return false;
6241
6242 // If the bit convert changed the number of elements, it is unsafe
6243 // to examine the mask.
6244 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006245 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006246 EVT SrcVT = V.getOperand(0).getValueType();
6247 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6248 return false;
6249 V = V.getOperand(0);
6250 HasShuffleIntoBitcast = true;
6251 }
6252
6253 // Select the input vector, guarding against out of range extract vector.
6254 unsigned NumElems = VT.getVectorNumElements();
6255 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6256 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6257 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6258
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006259 // If we are accessing the upper part of a YMM register
6260 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6261 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6262 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006263 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006264 return false;
6265
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006266 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006267 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006268 V = V.getOperand(0);
6269
Craig Toppera51bb3a2012-01-02 08:46:48 +00006270 if (!ISD::isNormalLoad(V.getNode()))
6271 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006272
Craig Toppera51bb3a2012-01-02 08:46:48 +00006273 // Is the original load suitable?
6274 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006275
Craig Toppera51bb3a2012-01-02 08:46:48 +00006276 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6277 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006278
Craig Toppera51bb3a2012-01-02 08:46:48 +00006279 if (!HasShuffleIntoBitcast)
6280 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006281
Craig Toppera51bb3a2012-01-02 08:46:48 +00006282 // If there's a bitcast before the shuffle, check if the load type and
6283 // alignment is valid.
6284 unsigned Align = LN0->getAlignment();
6285 unsigned NewAlign =
6286 TLI.getTargetData()->getABITypeAlignment(
6287 VT.getTypeForEVT(*DAG.getContext()));
6288
6289 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6290 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006291
6292 return true;
6293}
6294
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006295static
Evan Cheng835580f2010-10-07 20:50:20 +00006296SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6297 EVT VT = Op.getValueType();
6298
6299 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006300 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6301 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006302 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6303 V1, DAG));
6304}
6305
6306static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006307SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006308 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006309 SDValue V1 = Op.getOperand(0);
6310 SDValue V2 = Op.getOperand(1);
6311 EVT VT = Op.getValueType();
6312
6313 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6314
Craig Topper1accb7e2012-01-10 06:54:16 +00006315 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006316 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6317
Evan Cheng0899f5c2011-08-31 02:05:24 +00006318 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6319 return DAG.getNode(ISD::BITCAST, dl, VT,
6320 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6321 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6322 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006323}
6324
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006325static
6326SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6327 SDValue V1 = Op.getOperand(0);
6328 SDValue V2 = Op.getOperand(1);
6329 EVT VT = Op.getValueType();
6330
6331 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6332 "unsupported shuffle type");
6333
6334 if (V2.getOpcode() == ISD::UNDEF)
6335 V2 = V1;
6336
6337 // v4i32 or v4f32
6338 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6339}
6340
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006341static
Craig Topper1accb7e2012-01-10 06:54:16 +00006342SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006343 SDValue V1 = Op.getOperand(0);
6344 SDValue V2 = Op.getOperand(1);
6345 EVT VT = Op.getValueType();
6346 unsigned NumElems = VT.getVectorNumElements();
6347
6348 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6349 // operand of these instructions is only memory, so check if there's a
6350 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6351 // same masks.
6352 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006353
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006354 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006355 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006356 CanFoldLoad = true;
6357
6358 // When V1 is a load, it can be folded later into a store in isel, example:
6359 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6360 // turns into:
6361 // (MOVLPSmr addr:$src1, VR128:$src2)
6362 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006363 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006364 CanFoldLoad = true;
6365
Dan Gohman65fd6562011-11-03 21:49:52 +00006366 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006367 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006368 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006369 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6370
6371 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006372 // If we don't care about the second element, procede to use movss.
6373 if (SVOp->getMaskElt(1) != -1)
6374 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006375 }
6376
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006377 // movl and movlp will both match v2i64, but v2i64 is never matched by
6378 // movl earlier because we make it strict to avoid messing with the movlp load
6379 // folding logic (see the code above getMOVLP call). Match it here then,
6380 // this is horrible, but will stay like this until we move all shuffle
6381 // matching to x86 specific nodes. Note that for the 1st condition all
6382 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006383 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006384 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6385 // as to remove this logic from here, as much as possible
6386 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006387 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006388 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006389 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006390
6391 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6392
6393 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006394 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006395 X86::getShuffleSHUFImmediate(SVOp), DAG);
6396}
6397
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006398static
6399SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006400 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006401 const X86Subtarget *Subtarget) {
6402 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6403 EVT VT = Op.getValueType();
6404 DebugLoc dl = Op.getDebugLoc();
6405 SDValue V1 = Op.getOperand(0);
6406 SDValue V2 = Op.getOperand(1);
6407
6408 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006409 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6410 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006411
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006412 // Handle splat operations
6413 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006414 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006415 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006416 // Special case, this is the only place now where it's allowed to return
6417 // a vector_shuffle operation without using a target specific node, because
6418 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6419 // this be moved to DAGCombine instead?
6420 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006421 return Op;
6422
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006423 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006424 SDValue LD = isVectorBroadcast(Op, Subtarget);
6425 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006426 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006427
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006428 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006429 if ((Size == 128 && NumElem <= 4) ||
6430 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006431 return SDValue();
6432
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006433 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006434 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006435 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006436
6437 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6438 // do it!
6439 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6440 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6441 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006442 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006443 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006444 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006445 // FIXME: Figure out a cleaner way to do this.
6446 // Try to make use of movq to zero out the top part.
6447 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6448 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6449 if (NewOp.getNode()) {
6450 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6451 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6452 DAG, Subtarget, dl);
6453 }
6454 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6455 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6456 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6457 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6458 DAG, Subtarget, dl);
6459 }
6460 }
6461 return SDValue();
6462}
6463
Dan Gohman475871a2008-07-27 21:46:04 +00006464SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006465X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006466 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006467 SDValue V1 = Op.getOperand(0);
6468 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006469 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006470 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006471 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006472 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006473 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006474 bool V1IsSplat = false;
6475 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006476 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006477 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006478 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006479 MachineFunction &MF = DAG.getMachineFunction();
6480 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006481
Craig Topper3426a3e2011-11-14 06:46:21 +00006482 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006483
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006484 if (V1IsUndef && V2IsUndef)
6485 return DAG.getUNDEF(VT);
6486
6487 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006488
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006489 // Vector shuffle lowering takes 3 steps:
6490 //
6491 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6492 // narrowing and commutation of operands should be handled.
6493 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6494 // shuffle nodes.
6495 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6496 // so the shuffle can be broken into other shuffles and the legalizer can
6497 // try the lowering again.
6498 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006499 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006500 // be matched during isel, all of them must be converted to a target specific
6501 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006502
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006503 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6504 // narrowing and commutation of operands should be handled. The actual code
6505 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006506 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006507 if (NewOp.getNode())
6508 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006509
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006510 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6511 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006512 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006513 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006514 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006515 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006516
Craig Topperd0a31172012-01-10 06:37:29 +00006517 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006518 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006519 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006520
Dale Johannesen0488fb62010-09-30 23:57:10 +00006521 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006522 return getMOVHighToLow(Op, dl, DAG);
6523
6524 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006525 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006526 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006527 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006528
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006529 if (X86::isPSHUFDMask(SVOp)) {
6530 // The actual implementation will match the mask in the if above and then
6531 // during isel it can match several different instructions, not only pshufd
6532 // as its name says, sad but true, emulate the behavior for now...
6533 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6534 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6535
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006536 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6537
Craig Topper1accb7e2012-01-10 06:54:16 +00006538 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006539 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6540
Craig Topperb3982da2011-12-31 23:50:21 +00006541 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006542 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006543 }
Eric Christopherfd179292009-08-27 18:07:15 +00006544
Evan Chengf26ffe92008-05-29 08:22:04 +00006545 // Check if this can be converted into a logical shift.
6546 bool isLeft = false;
6547 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006548 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006549 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006550 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006551 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006552 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006553 EVT EltVT = VT.getVectorElementType();
6554 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006555 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006556 }
Eric Christopherfd179292009-08-27 18:07:15 +00006557
Nate Begeman9008ca62009-04-27 18:41:29 +00006558 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006559 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006560 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006561 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006562 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006563 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6564
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006565 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006566 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6567 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006568 }
Eric Christopherfd179292009-08-27 18:07:15 +00006569
Nate Begeman9008ca62009-04-27 18:41:29 +00006570 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006571 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006572 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006573
Dale Johannesen0488fb62010-09-30 23:57:10 +00006574 if (X86::isMOVHLPSMask(SVOp))
6575 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006576
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006577 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006578 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006579
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006580 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006581 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006582
Dale Johannesen0488fb62010-09-30 23:57:10 +00006583 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006584 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006585
Nate Begeman9008ca62009-04-27 18:41:29 +00006586 if (ShouldXformToMOVHLPS(SVOp) ||
6587 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6588 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006589
Evan Chengf26ffe92008-05-29 08:22:04 +00006590 if (isShift) {
6591 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006592 EVT EltVT = VT.getVectorElementType();
6593 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006594 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006595 }
Eric Christopherfd179292009-08-27 18:07:15 +00006596
Evan Cheng9eca5e82006-10-25 21:49:50 +00006597 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006598 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6599 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006600 V1IsSplat = isSplatVector(V1.getNode());
6601 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006602
Chris Lattner8a594482007-11-25 00:24:49 +00006603 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006604 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006605 Op = CommuteVectorShuffle(SVOp, DAG);
6606 SVOp = cast<ShuffleVectorSDNode>(Op);
6607 V1 = SVOp->getOperand(0);
6608 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006609 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006610 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006611 }
6612
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006613 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006614
6615 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006616 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006617 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006618 return V1;
6619 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6620 // the instruction selector will not match, so get a canonical MOVL with
6621 // swapped operands to undo the commute.
6622 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006623 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006624
Craig Topperbeabc6c2011-12-05 06:56:46 +00006625 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006626 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006627
Craig Topperbeabc6c2011-12-05 06:56:46 +00006628 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006629 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006630
Evan Cheng9bbbb982006-10-25 20:48:19 +00006631 if (V2IsSplat) {
6632 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006633 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006634 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006635 SDValue NewMask = NormalizeMask(SVOp, DAG);
6636 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6637 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006638 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006639 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006640 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006641 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006642 }
6643 }
6644 }
6645
Evan Cheng9eca5e82006-10-25 21:49:50 +00006646 if (Commuted) {
6647 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006648 // FIXME: this seems wrong.
6649 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6650 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006651
Craig Topperc0d82852011-11-22 00:44:41 +00006652 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006653 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006654
Craig Topperc0d82852011-11-22 00:44:41 +00006655 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006656 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006657 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006658
Nate Begeman9008ca62009-04-27 18:41:29 +00006659 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1ff73d72011-12-06 04:59:07 +00006660 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true) ||
6661 isVSHUFPYMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006662 return CommuteVectorShuffle(SVOp, DAG);
6663
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006664 // The checks below are all present in isShuffleMaskLegal, but they are
6665 // inlined here right now to enable us to directly emit target specific
6666 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006667
Craig Topperd0a31172012-01-10 06:37:29 +00006668 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006669 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006670 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006671 DAG);
6672
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006673 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6674 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006675 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006676 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006677 }
6678
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006679 if (isPSHUFHWMask(M, VT))
6680 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6681 X86::getShufflePSHUFHWImmediate(SVOp),
6682 DAG);
6683
6684 if (isPSHUFLWMask(M, VT))
6685 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6686 X86::getShufflePSHUFLWImmediate(SVOp),
6687 DAG);
6688
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006689 if (isSHUFPMask(M, VT))
Craig Topperb3982da2011-12-31 23:50:21 +00006690 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006691 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006692
Craig Topper94438ba2011-12-16 08:06:31 +00006693 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006694 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006695 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006696 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006697
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006698 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006699 // Generate target specific nodes for 128 or 256-bit shuffles only
6700 // supported in the AVX instruction set.
6701 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006702
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006703 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006704 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006705 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6706
Craig Topper70b883b2011-11-28 10:14:51 +00006707 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006708 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006709 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006710 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006711
Craig Topper70b883b2011-11-28 10:14:51 +00006712 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006713 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006714 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006715 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006716
Craig Topper70b883b2011-11-28 10:14:51 +00006717 // Handle VSHUFPS/DY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006718 if (isVSHUFPYMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006719 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper9d7025b2011-11-27 21:41:12 +00006720 getShuffleVSHUFPYImmediate(SVOp), DAG);
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006721
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006722 //===--------------------------------------------------------------------===//
6723 // Since no target specific shuffle was selected for this generic one,
6724 // lower it into other known shuffles. FIXME: this isn't true yet, but
6725 // this is the plan.
6726 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006727
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006728 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6729 if (VT == MVT::v8i16) {
6730 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6731 if (NewOp.getNode())
6732 return NewOp;
6733 }
6734
6735 if (VT == MVT::v16i8) {
6736 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6737 if (NewOp.getNode())
6738 return NewOp;
6739 }
6740
6741 // Handle all 128-bit wide vectors with 4 elements, and match them with
6742 // several different shuffle types.
6743 if (NumElems == 4 && VT.getSizeInBits() == 128)
6744 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6745
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006746 // Handle general 256-bit shuffles
6747 if (VT.is256BitVector())
6748 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6749
Dan Gohman475871a2008-07-27 21:46:04 +00006750 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006751}
6752
Dan Gohman475871a2008-07-27 21:46:04 +00006753SDValue
6754X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006755 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006756 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006757 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006758
6759 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6760 return SDValue();
6761
Duncan Sands83ec4b62008-06-06 12:08:01 +00006762 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006764 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006765 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006766 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006767 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006768 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006769 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6770 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6771 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006772 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6773 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006774 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006775 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006776 Op.getOperand(0)),
6777 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006779 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006780 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006781 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006782 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006783 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006784 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6785 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006786 // result has a single use which is a store or a bitcast to i32. And in
6787 // the case of a store, it's not worth it if the index is a constant 0,
6788 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006789 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006790 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006791 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006792 if ((User->getOpcode() != ISD::STORE ||
6793 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6794 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006795 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006796 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006797 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006798 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006799 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006800 Op.getOperand(0)),
6801 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006802 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006803 } else if (VT == MVT::i32 || VT == MVT::i64) {
6804 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006805 if (isa<ConstantSDNode>(Op.getOperand(1)))
6806 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006807 }
Dan Gohman475871a2008-07-27 21:46:04 +00006808 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006809}
6810
6811
Dan Gohman475871a2008-07-27 21:46:04 +00006812SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006813X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6814 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006815 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006816 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006817
David Greene74a579d2011-02-10 16:57:36 +00006818 SDValue Vec = Op.getOperand(0);
6819 EVT VecVT = Vec.getValueType();
6820
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006821 // If this is a 256-bit vector result, first extract the 128-bit vector and
6822 // then extract the element from the 128-bit vector.
6823 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006824 DebugLoc dl = Op.getNode()->getDebugLoc();
6825 unsigned NumElems = VecVT.getVectorNumElements();
6826 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006827 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6828
6829 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006830 bool Upper = IdxVal >= NumElems/2;
6831 Vec = Extract128BitVector(Vec,
6832 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006833
David Greene74a579d2011-02-10 16:57:36 +00006834 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006835 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006836 }
6837
6838 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6839
Craig Topperd0a31172012-01-10 06:37:29 +00006840 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006841 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006842 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006843 return Res;
6844 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006845
Owen Andersone50ed302009-08-10 22:56:29 +00006846 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006847 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006849 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006850 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006851 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006852 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6854 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006855 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006856 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006857 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006859 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006860 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006862 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006864 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006865 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006866 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006867 if (Idx == 0)
6868 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006869
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006871 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006872 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006873 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006874 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006875 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006876 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006877 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006878 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6879 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6880 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006881 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 if (Idx == 0)
6883 return Op;
6884
6885 // UNPCKHPD the element to the lowest double word, then movsd.
6886 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6887 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006888 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006889 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006890 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006891 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006892 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006893 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006894 }
6895
Dan Gohman475871a2008-07-27 21:46:04 +00006896 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006897}
6898
Dan Gohman475871a2008-07-27 21:46:04 +00006899SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006900X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6901 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006902 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006903 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006904 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006905
Dan Gohman475871a2008-07-27 21:46:04 +00006906 SDValue N0 = Op.getOperand(0);
6907 SDValue N1 = Op.getOperand(1);
6908 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006909
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006910 if (VT.getSizeInBits() == 256)
6911 return SDValue();
6912
Dan Gohman8a55ce42009-09-23 21:02:20 +00006913 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006914 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006915 unsigned Opc;
6916 if (VT == MVT::v8i16)
6917 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006918 else if (VT == MVT::v16i8)
6919 Opc = X86ISD::PINSRB;
6920 else
6921 Opc = X86ISD::PINSRB;
6922
Nate Begeman14d12ca2008-02-11 04:19:36 +00006923 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6924 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006925 if (N1.getValueType() != MVT::i32)
6926 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6927 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006928 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006929 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006930 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 // Bits [7:6] of the constant are the source select. This will always be
6932 // zero here. The DAG Combiner may combine an extract_elt index into these
6933 // bits. For example (insert (extract, 3), 2) could be matched by putting
6934 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006935 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006936 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006937 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006938 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006939 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006940 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006941 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006942 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006943 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6944 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006945 // PINSR* works with constant index.
6946 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006947 }
Dan Gohman475871a2008-07-27 21:46:04 +00006948 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006949}
6950
Dan Gohman475871a2008-07-27 21:46:04 +00006951SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006952X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006953 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006954 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006955
David Greene6b381262011-02-09 15:32:06 +00006956 DebugLoc dl = Op.getDebugLoc();
6957 SDValue N0 = Op.getOperand(0);
6958 SDValue N1 = Op.getOperand(1);
6959 SDValue N2 = Op.getOperand(2);
6960
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006961 // If this is a 256-bit vector result, first extract the 128-bit vector,
6962 // insert the element into the extracted half and then place it back.
6963 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006964 if (!isa<ConstantSDNode>(N2))
6965 return SDValue();
6966
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006967 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006968 unsigned NumElems = VT.getVectorNumElements();
6969 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006970 bool Upper = IdxVal >= NumElems/2;
6971 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6972 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006973
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006974 // Insert the element into the desired half.
6975 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6976 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006977
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006978 // Insert the changed part back to the 256-bit vector
6979 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006980 }
6981
Craig Topperd0a31172012-01-10 06:37:29 +00006982 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006983 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6984
Dan Gohman8a55ce42009-09-23 21:02:20 +00006985 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006986 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006987
Dan Gohman8a55ce42009-09-23 21:02:20 +00006988 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006989 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6990 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 if (N1.getValueType() != MVT::i32)
6992 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6993 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006994 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006995 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006996 }
Dan Gohman475871a2008-07-27 21:46:04 +00006997 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998}
6999
Dan Gohman475871a2008-07-27 21:46:04 +00007000SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007001X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007002 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007003 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007004 EVT OpVT = Op.getValueType();
7005
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007006 // If this is a 256-bit vector result, first insert into a 128-bit
7007 // vector and then insert into the 256-bit vector.
7008 if (OpVT.getSizeInBits() > 128) {
7009 // Insert into a 128-bit vector.
7010 EVT VT128 = EVT::getVectorVT(*Context,
7011 OpVT.getVectorElementType(),
7012 OpVT.getVectorNumElements() / 2);
7013
7014 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7015
7016 // Insert the 128-bit vector.
7017 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7018 DAG.getConstant(0, MVT::i32),
7019 DAG, dl);
7020 }
7021
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007022 if (Op.getValueType() == MVT::v1i64 &&
7023 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007024 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007025
Owen Anderson825b72b2009-08-11 20:47:22 +00007026 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007027 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7028 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007029 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007030 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007031}
7032
David Greene91585092011-01-26 15:38:49 +00007033// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7034// a simple subregister reference or explicit instructions to grab
7035// upper bits of a vector.
7036SDValue
7037X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7038 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007039 DebugLoc dl = Op.getNode()->getDebugLoc();
7040 SDValue Vec = Op.getNode()->getOperand(0);
7041 SDValue Idx = Op.getNode()->getOperand(1);
7042
7043 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7044 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7045 return Extract128BitVector(Vec, Idx, DAG, dl);
7046 }
David Greene91585092011-01-26 15:38:49 +00007047 }
7048 return SDValue();
7049}
7050
David Greenecfe33c42011-01-26 19:13:22 +00007051// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7052// simple superregister reference or explicit instructions to insert
7053// the upper bits of a vector.
7054SDValue
7055X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7056 if (Subtarget->hasAVX()) {
7057 DebugLoc dl = Op.getNode()->getDebugLoc();
7058 SDValue Vec = Op.getNode()->getOperand(0);
7059 SDValue SubVec = Op.getNode()->getOperand(1);
7060 SDValue Idx = Op.getNode()->getOperand(2);
7061
7062 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7063 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007064 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007065 }
7066 }
7067 return SDValue();
7068}
7069
Bill Wendling056292f2008-09-16 21:48:12 +00007070// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7071// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7072// one of the above mentioned nodes. It has to be wrapped because otherwise
7073// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7074// be used to form addressing mode. These wrapped nodes will be selected
7075// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007076SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007077X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007078 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007079
Chris Lattner41621a22009-06-26 19:22:52 +00007080 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7081 // global base reg.
7082 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007083 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007084 CodeModel::Model M = getTargetMachine().getCodeModel();
7085
Chris Lattner4f066492009-07-11 20:29:19 +00007086 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007087 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007088 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007089 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007090 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007091 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007092 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007093
Evan Cheng1606e8e2009-03-13 07:51:59 +00007094 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007095 CP->getAlignment(),
7096 CP->getOffset(), OpFlag);
7097 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007098 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007099 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007100 if (OpFlag) {
7101 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007102 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007103 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007104 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007105 }
7106
7107 return Result;
7108}
7109
Dan Gohmand858e902010-04-17 15:26:15 +00007110SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007111 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007112
Chris Lattner18c59872009-06-27 04:16:01 +00007113 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7114 // global base reg.
7115 unsigned char OpFlag = 0;
7116 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007117 CodeModel::Model M = getTargetMachine().getCodeModel();
7118
Chris Lattner4f066492009-07-11 20:29:19 +00007119 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007120 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007121 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007122 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007123 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007124 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007125 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007126
Chris Lattner18c59872009-06-27 04:16:01 +00007127 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7128 OpFlag);
7129 DebugLoc DL = JT->getDebugLoc();
7130 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007131
Chris Lattner18c59872009-06-27 04:16:01 +00007132 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007133 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007134 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7135 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007136 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007137 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007138
Chris Lattner18c59872009-06-27 04:16:01 +00007139 return Result;
7140}
7141
7142SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007143X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007144 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007145
Chris Lattner18c59872009-06-27 04:16:01 +00007146 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7147 // global base reg.
7148 unsigned char OpFlag = 0;
7149 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007150 CodeModel::Model M = getTargetMachine().getCodeModel();
7151
Chris Lattner4f066492009-07-11 20:29:19 +00007152 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007153 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7154 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7155 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007156 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007157 } else if (Subtarget->isPICStyleGOT()) {
7158 OpFlag = X86II::MO_GOT;
7159 } else if (Subtarget->isPICStyleStubPIC()) {
7160 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7161 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7162 OpFlag = X86II::MO_DARWIN_NONLAZY;
7163 }
Eric Christopherfd179292009-08-27 18:07:15 +00007164
Chris Lattner18c59872009-06-27 04:16:01 +00007165 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007166
Chris Lattner18c59872009-06-27 04:16:01 +00007167 DebugLoc DL = Op.getDebugLoc();
7168 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007169
7170
Chris Lattner18c59872009-06-27 04:16:01 +00007171 // With PIC, the address is actually $g + Offset.
7172 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007173 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007174 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7175 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007176 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007177 Result);
7178 }
Eric Christopherfd179292009-08-27 18:07:15 +00007179
Eli Friedman586272d2011-08-11 01:48:05 +00007180 // For symbols that require a load from a stub to get the address, emit the
7181 // load.
7182 if (isGlobalStubReference(OpFlag))
7183 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007184 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007185
Chris Lattner18c59872009-06-27 04:16:01 +00007186 return Result;
7187}
7188
Dan Gohman475871a2008-07-27 21:46:04 +00007189SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007190X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007191 // Create the TargetBlockAddressAddress node.
7192 unsigned char OpFlags =
7193 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007194 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007195 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007196 DebugLoc dl = Op.getDebugLoc();
7197 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7198 /*isTarget=*/true, OpFlags);
7199
Dan Gohmanf705adb2009-10-30 01:28:02 +00007200 if (Subtarget->isPICStyleRIPRel() &&
7201 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007202 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7203 else
7204 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007205
Dan Gohman29cbade2009-11-20 23:18:13 +00007206 // With PIC, the address is actually $g + Offset.
7207 if (isGlobalRelativeToPICBase(OpFlags)) {
7208 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7209 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7210 Result);
7211 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007212
7213 return Result;
7214}
7215
7216SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007217X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007218 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007219 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007220 // Create the TargetGlobalAddress node, folding in the constant
7221 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007222 unsigned char OpFlags =
7223 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007224 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007225 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007226 if (OpFlags == X86II::MO_NO_FLAG &&
7227 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007228 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007229 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007230 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007231 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007232 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007233 }
Eric Christopherfd179292009-08-27 18:07:15 +00007234
Chris Lattner4f066492009-07-11 20:29:19 +00007235 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007236 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007237 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7238 else
7239 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007240
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007241 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007242 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007243 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7244 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007245 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007247
Chris Lattner36c25012009-07-10 07:34:39 +00007248 // For globals that require a load from a stub to get the address, emit the
7249 // load.
7250 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007251 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007252 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007253
Dan Gohman6520e202008-10-18 02:06:02 +00007254 // If there was a non-zero offset that we didn't fold, create an explicit
7255 // addition for it.
7256 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007257 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007258 DAG.getConstant(Offset, getPointerTy()));
7259
Evan Cheng0db9fe62006-04-25 20:13:52 +00007260 return Result;
7261}
7262
Evan Chengda43bcf2008-09-24 00:05:32 +00007263SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007264X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007265 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007266 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007267 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007268}
7269
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007270static SDValue
7271GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007272 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007273 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007274 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007275 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007276 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007277 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007278 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007279 GA->getOffset(),
7280 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007281 if (InFlag) {
7282 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007283 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007284 } else {
7285 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007286 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007287 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007288
7289 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007290 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007291
Rafael Espindola15f1b662009-04-24 12:59:40 +00007292 SDValue Flag = Chain.getValue(1);
7293 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007294}
7295
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007296// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007297static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007298LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007299 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007300 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007301 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7302 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007303 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007304 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007305 InFlag = Chain.getValue(1);
7306
Chris Lattnerb903bed2009-06-26 21:20:29 +00007307 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007308}
7309
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007310// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007311static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007312LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007313 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007314 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7315 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007316}
7317
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007318// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7319// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007320static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007321 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007322 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007323 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007324
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007325 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7326 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7327 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007328
Michael J. Spencerec38de22010-10-10 22:04:20 +00007329 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007330 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007331 MachinePointerInfo(Ptr),
7332 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007333
Chris Lattnerb903bed2009-06-26 21:20:29 +00007334 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007335 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7336 // initialexec.
7337 unsigned WrapperKind = X86ISD::Wrapper;
7338 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007339 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007340 } else if (is64Bit) {
7341 assert(model == TLSModel::InitialExec);
7342 OperandFlags = X86II::MO_GOTTPOFF;
7343 WrapperKind = X86ISD::WrapperRIP;
7344 } else {
7345 assert(model == TLSModel::InitialExec);
7346 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007347 }
Eric Christopherfd179292009-08-27 18:07:15 +00007348
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007349 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7350 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007351 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007352 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007353 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007354 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007355
Rafael Espindola9a580232009-02-27 13:37:18 +00007356 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007357 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007358 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007359
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007360 // The address of the thread local variable is the add of the thread
7361 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007362 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007363}
7364
Dan Gohman475871a2008-07-27 21:46:04 +00007365SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007366X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007367
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007368 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007369 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007370
Eric Christopher30ef0e52010-06-03 04:07:48 +00007371 if (Subtarget->isTargetELF()) {
7372 // TODO: implement the "local dynamic" model
7373 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007374
Eric Christopher30ef0e52010-06-03 04:07:48 +00007375 // If GV is an alias then use the aliasee for determining
7376 // thread-localness.
7377 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7378 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007379
7380 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007381 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007382
Eric Christopher30ef0e52010-06-03 04:07:48 +00007383 switch (model) {
7384 case TLSModel::GeneralDynamic:
7385 case TLSModel::LocalDynamic: // not implemented
7386 if (Subtarget->is64Bit())
7387 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7388 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007389
Eric Christopher30ef0e52010-06-03 04:07:48 +00007390 case TLSModel::InitialExec:
7391 case TLSModel::LocalExec:
7392 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7393 Subtarget->is64Bit());
7394 }
7395 } else if (Subtarget->isTargetDarwin()) {
7396 // Darwin only has one model of TLS. Lower to that.
7397 unsigned char OpFlag = 0;
7398 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7399 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007400
Eric Christopher30ef0e52010-06-03 04:07:48 +00007401 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7402 // global base reg.
7403 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7404 !Subtarget->is64Bit();
7405 if (PIC32)
7406 OpFlag = X86II::MO_TLVP_PIC_BASE;
7407 else
7408 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007409 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007410 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007411 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007412 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007413 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007414
Eric Christopher30ef0e52010-06-03 04:07:48 +00007415 // With PIC32, the address is actually $g + Offset.
7416 if (PIC32)
7417 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7418 DAG.getNode(X86ISD::GlobalBaseReg,
7419 DebugLoc(), getPointerTy()),
7420 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007421
Eric Christopher30ef0e52010-06-03 04:07:48 +00007422 // Lowering the machine isd will make sure everything is in the right
7423 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007424 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007425 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007426 SDValue Args[] = { Chain, Offset };
7427 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007428
Eric Christopher30ef0e52010-06-03 04:07:48 +00007429 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7430 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7431 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007432
Eric Christopher30ef0e52010-06-03 04:07:48 +00007433 // And our return value (tls address) is in the standard call return value
7434 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007435 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007436 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7437 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007438 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007439
Eric Christopher30ef0e52010-06-03 04:07:48 +00007440 assert(false &&
7441 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007442
Torok Edwinc23197a2009-07-14 16:55:14 +00007443 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007444 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007445}
7446
Evan Cheng0db9fe62006-04-25 20:13:52 +00007447
Chad Rosierb90d2a92012-01-03 23:19:12 +00007448/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7449/// and take a 2 x i32 value to shift plus a shift amount.
7450SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007451 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007452 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007453 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007454 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007455 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007456 SDValue ShOpLo = Op.getOperand(0);
7457 SDValue ShOpHi = Op.getOperand(1);
7458 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007459 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007461 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007462
Dan Gohman475871a2008-07-27 21:46:04 +00007463 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007464 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007465 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7466 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007467 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007468 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7469 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007470 }
Evan Chenge3413162006-01-09 18:33:28 +00007471
Owen Anderson825b72b2009-08-11 20:47:22 +00007472 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7473 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007474 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007475 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007476
Dan Gohman475871a2008-07-27 21:46:04 +00007477 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007478 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007479 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7480 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007481
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007482 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007483 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7484 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007485 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007486 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7487 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007488 }
7489
Dan Gohman475871a2008-07-27 21:46:04 +00007490 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007491 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007492}
Evan Chenga3195e82006-01-12 22:54:21 +00007493
Dan Gohmand858e902010-04-17 15:26:15 +00007494SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7495 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007496 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007497
Dale Johannesen0488fb62010-09-30 23:57:10 +00007498 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007499 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007500
Owen Anderson825b72b2009-08-11 20:47:22 +00007501 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007502 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007503
Eli Friedman36df4992009-05-27 00:47:34 +00007504 // These are really Legal; return the operand so the caller accepts it as
7505 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007506 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007507 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007508 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007509 Subtarget->is64Bit()) {
7510 return Op;
7511 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007512
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007513 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007514 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007515 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007516 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007517 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007518 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007519 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007520 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007521 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007522 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7523}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007524
Owen Andersone50ed302009-08-10 22:56:29 +00007525SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007526 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007527 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007528 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007529 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007530 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007531 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007532 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007533 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007534 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007535 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007536
Chris Lattner492a43e2010-09-22 01:28:21 +00007537 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007538
Stuart Hastings84be9582011-06-02 15:57:11 +00007539 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7540 MachineMemOperand *MMO;
7541 if (FI) {
7542 int SSFI = FI->getIndex();
7543 MMO =
7544 DAG.getMachineFunction()
7545 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7546 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7547 } else {
7548 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7549 StackSlot = StackSlot.getOperand(1);
7550 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007551 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007552 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7553 X86ISD::FILD, DL,
7554 Tys, Ops, array_lengthof(Ops),
7555 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007556
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007557 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007558 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007559 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007560
7561 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7562 // shouldn't be necessary except that RFP cannot be live across
7563 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007564 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007565 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7566 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007567 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007568 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007569 SDValue Ops[] = {
7570 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7571 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007572 MachineMemOperand *MMO =
7573 DAG.getMachineFunction()
7574 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007575 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007576
Chris Lattner492a43e2010-09-22 01:28:21 +00007577 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7578 Ops, array_lengthof(Ops),
7579 Op.getValueType(), MMO);
7580 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007581 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007582 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007583 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007584
Evan Cheng0db9fe62006-04-25 20:13:52 +00007585 return Result;
7586}
7587
Bill Wendling8b8a6362009-01-17 03:56:04 +00007588// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007589SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7590 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007591 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007592 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007593 movq %rax, %xmm0
7594 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7595 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7596 #ifdef __SSE3__
7597 haddpd %xmm0, %xmm0
7598 #else
7599 pshufd $0x4e, %xmm0, %xmm1
7600 addpd %xmm1, %xmm0
7601 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007602 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007603
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007604 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007605 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007606
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007607 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007608 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007609 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007610 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007611 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7612 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007613 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007614 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007615
Chad Rosier01d426e2011-12-15 01:16:09 +00007616 SmallVector<Constant*,2> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007617 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007618 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Bill Wendling397ae212012-01-05 02:13:20 +00007619 CV1.push_back(
7620 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007621 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007622 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007623
Bill Wendling397ae212012-01-05 02:13:20 +00007624 // Load the 64-bit value into an XMM register.
7625 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7626 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007627 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007628 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007629 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007630 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7631 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7632 CLod0);
7633
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007635 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007636 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007637 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007638 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007639 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007640
Craig Topperd0a31172012-01-10 06:37:29 +00007641 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007642 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7643 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7644 } else {
7645 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7646 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7647 S2F, 0x4E, DAG);
7648 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7649 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7650 Sub);
7651 }
7652
7653 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007654 DAG.getIntPtrConstant(0));
7655}
7656
Bill Wendling8b8a6362009-01-17 03:56:04 +00007657// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007658SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7659 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007660 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007661 // FP constant to bias correct the final result.
7662 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007663 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007664
7665 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007666 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007667 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007668
Eli Friedmanf3704762011-08-29 21:15:46 +00007669 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007670 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007671
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007673 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007674 DAG.getIntPtrConstant(0));
7675
7676 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007678 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007679 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007680 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007681 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007682 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007683 MVT::v2f64, Bias)));
7684 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007685 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007686 DAG.getIntPtrConstant(0));
7687
7688 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007690
7691 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007692 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007693
Owen Anderson825b72b2009-08-11 20:47:22 +00007694 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007695 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007696 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007697 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007698 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007699 }
7700
7701 // Handle final rounding.
7702 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007703}
7704
Dan Gohmand858e902010-04-17 15:26:15 +00007705SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7706 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007707 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007708 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007709
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007710 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007711 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7712 // the optimization here.
7713 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007714 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007715
Owen Andersone50ed302009-08-10 22:56:29 +00007716 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007717 EVT DstVT = Op.getValueType();
7718 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007719 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007721 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007722 else if (Subtarget->is64Bit() &&
7723 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007724 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007725
7726 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007727 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007728 if (SrcVT == MVT::i32) {
7729 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7730 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7731 getPointerTy(), StackSlot, WordOff);
7732 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007733 StackSlot, MachinePointerInfo(),
7734 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007735 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007736 OffsetSlot, MachinePointerInfo(),
7737 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007738 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7739 return Fild;
7740 }
7741
7742 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7743 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007744 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007745 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007746 // For i64 source, we need to add the appropriate power of 2 if the input
7747 // was negative. This is the same as the optimization in
7748 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7749 // we must be careful to do the computation in x87 extended precision, not
7750 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007751 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7752 MachineMemOperand *MMO =
7753 DAG.getMachineFunction()
7754 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7755 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007756
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007757 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7758 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007759 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7760 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007761
7762 APInt FF(32, 0x5F800000ULL);
7763
7764 // Check whether the sign bit is set.
7765 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7766 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7767 ISD::SETLT);
7768
7769 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7770 SDValue FudgePtr = DAG.getConstantPool(
7771 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7772 getPointerTy());
7773
7774 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7775 SDValue Zero = DAG.getIntPtrConstant(0);
7776 SDValue Four = DAG.getIntPtrConstant(4);
7777 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7778 Zero, Four);
7779 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7780
7781 // Load the value out, extending it from f32 to f80.
7782 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007783 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007784 FudgePtr, MachinePointerInfo::getConstantPool(),
7785 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007786 // Extend everything to 80 bits to force it to be done on x87.
7787 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7788 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007789}
7790
Dan Gohman475871a2008-07-27 21:46:04 +00007791std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007792FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007793 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007794
Owen Andersone50ed302009-08-10 22:56:29 +00007795 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007796
7797 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007798 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7799 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007800 }
7801
Owen Anderson825b72b2009-08-11 20:47:22 +00007802 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7803 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007804 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007805
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007806 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007807 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007808 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007809 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007810 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007811 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007812 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007813 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007814
Evan Cheng87c89352007-10-15 20:11:21 +00007815 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7816 // stack slot.
7817 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007818 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007819 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007820 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007821
Michael J. Spencerec38de22010-10-10 22:04:20 +00007822
7823
Evan Cheng0db9fe62006-04-25 20:13:52 +00007824 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007825 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007826 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007827 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7828 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7829 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007830 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007831
Dan Gohman475871a2008-07-27 21:46:04 +00007832 SDValue Chain = DAG.getEntryNode();
7833 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007834 EVT TheVT = Op.getOperand(0).getValueType();
7835 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007836 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007837 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007838 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007839 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007841 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007842 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007843 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007844
Chris Lattner492a43e2010-09-22 01:28:21 +00007845 MachineMemOperand *MMO =
7846 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7847 MachineMemOperand::MOLoad, MemSize, MemSize);
7848 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7849 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007850 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007851 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007852 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7853 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007854
Chris Lattner07290932010-09-22 01:05:16 +00007855 MachineMemOperand *MMO =
7856 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7857 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007858
Evan Cheng0db9fe62006-04-25 20:13:52 +00007859 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007860 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007861 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7862 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007863
Chris Lattner27a6c732007-11-24 07:07:01 +00007864 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007865}
7866
Dan Gohmand858e902010-04-17 15:26:15 +00007867SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7868 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007869 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007870 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007871
Eli Friedman948e95a2009-05-23 09:59:16 +00007872 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007873 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007874 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7875 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007876
Chris Lattner27a6c732007-11-24 07:07:01 +00007877 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007878 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007879 FIST, StackSlot, MachinePointerInfo(),
7880 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007881}
7882
Dan Gohmand858e902010-04-17 15:26:15 +00007883SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7884 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007885 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7886 SDValue FIST = Vals.first, StackSlot = Vals.second;
7887 assert(FIST.getNode() && "Unexpected failure");
7888
7889 // Load the result.
7890 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007891 FIST, StackSlot, MachinePointerInfo(),
7892 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007893}
7894
Dan Gohmand858e902010-04-17 15:26:15 +00007895SDValue X86TargetLowering::LowerFABS(SDValue Op,
7896 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007897 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007898 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007899 EVT VT = Op.getValueType();
7900 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007901 if (VT.isVector())
7902 EltVT = VT.getVectorElementType();
Chad Rosier01d426e2011-12-15 01:16:09 +00007903 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007904 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007905 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007906 CV.assign(2, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007907 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007908 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Chad Rosier01d426e2011-12-15 01:16:09 +00007909 CV.assign(4, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007910 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007911 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007912 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007913 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007914 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007915 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007916 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007917}
7918
Dan Gohmand858e902010-04-17 15:26:15 +00007919SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007920 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007921 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007922 EVT VT = Op.getValueType();
7923 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007924 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7925 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007926 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007927 NumElts = VT.getVectorNumElements();
7928 }
7929 SmallVector<Constant*,8> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007930 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007931 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Chad Rosiera860b182011-12-15 01:02:25 +00007932 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007933 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007934 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Chad Rosiera860b182011-12-15 01:02:25 +00007935 CV.assign(NumElts, C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007936 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007937 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007938 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007939 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007940 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007941 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007942 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007943 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007944 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007945 DAG.getNode(ISD::XOR, dl, XORVT,
7946 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007947 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007948 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007949 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007950 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007951 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007952}
7953
Dan Gohmand858e902010-04-17 15:26:15 +00007954SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007955 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007956 SDValue Op0 = Op.getOperand(0);
7957 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007958 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007959 EVT VT = Op.getValueType();
7960 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007961
7962 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007963 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007964 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007965 SrcVT = VT;
7966 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007967 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007968 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007969 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007970 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007971 }
7972
7973 // At this point the operands and the result should have the same
7974 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007975
Evan Cheng68c47cb2007-01-05 07:55:56 +00007976 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007977 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007978 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007979 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7980 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007981 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007982 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7983 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7984 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7985 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007986 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007987 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007988 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007989 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007990 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007991 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007992 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007993
7994 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007995 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007996 // Op0 is MVT::f32, Op1 is MVT::f64.
7997 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7998 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7999 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008000 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008001 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008002 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008003 }
8004
Evan Cheng73d6cf12007-01-05 21:37:56 +00008005 // Clear first operand sign bit.
8006 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008007 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008010 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008011 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8012 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8013 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8014 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008015 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008016 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008017 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008018 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008019 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008020 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008021 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008022
8023 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008024 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008025}
8026
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008027SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8028 SDValue N0 = Op.getOperand(0);
8029 DebugLoc dl = Op.getDebugLoc();
8030 EVT VT = Op.getValueType();
8031
8032 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8033 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8034 DAG.getConstant(1, VT));
8035 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8036}
8037
Dan Gohman076aee32009-03-04 19:44:21 +00008038/// Emit nodes that will be selected as "test Op0,Op0", or something
8039/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008040SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008041 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008042 DebugLoc dl = Op.getDebugLoc();
8043
Dan Gohman31125812009-03-07 01:58:32 +00008044 // CF and OF aren't always set the way we want. Determine which
8045 // of these we need.
8046 bool NeedCF = false;
8047 bool NeedOF = false;
8048 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008049 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008050 case X86::COND_A: case X86::COND_AE:
8051 case X86::COND_B: case X86::COND_BE:
8052 NeedCF = true;
8053 break;
8054 case X86::COND_G: case X86::COND_GE:
8055 case X86::COND_L: case X86::COND_LE:
8056 case X86::COND_O: case X86::COND_NO:
8057 NeedOF = true;
8058 break;
Dan Gohman31125812009-03-07 01:58:32 +00008059 }
8060
Dan Gohman076aee32009-03-04 19:44:21 +00008061 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008062 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8063 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008064 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8065 // Emit a CMP with 0, which is the TEST pattern.
8066 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8067 DAG.getConstant(0, Op.getValueType()));
8068
8069 unsigned Opcode = 0;
8070 unsigned NumOperands = 0;
8071 switch (Op.getNode()->getOpcode()) {
8072 case ISD::ADD:
8073 // Due to an isel shortcoming, be conservative if this add is likely to be
8074 // selected as part of a load-modify-store instruction. When the root node
8075 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8076 // uses of other nodes in the match, such as the ADD in this case. This
8077 // leads to the ADD being left around and reselected, with the result being
8078 // two adds in the output. Alas, even if none our users are stores, that
8079 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8080 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8081 // climbing the DAG back to the root, and it doesn't seem to be worth the
8082 // effort.
8083 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008084 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8085 if (UI->getOpcode() != ISD::CopyToReg &&
8086 UI->getOpcode() != ISD::SETCC &&
8087 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008088 goto default_case;
8089
8090 if (ConstantSDNode *C =
8091 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8092 // An add of one will be selected as an INC.
8093 if (C->getAPIntValue() == 1) {
8094 Opcode = X86ISD::INC;
8095 NumOperands = 1;
8096 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008097 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008098
8099 // An add of negative one (subtract of one) will be selected as a DEC.
8100 if (C->getAPIntValue().isAllOnesValue()) {
8101 Opcode = X86ISD::DEC;
8102 NumOperands = 1;
8103 break;
8104 }
Dan Gohman076aee32009-03-04 19:44:21 +00008105 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008106
8107 // Otherwise use a regular EFLAGS-setting add.
8108 Opcode = X86ISD::ADD;
8109 NumOperands = 2;
8110 break;
8111 case ISD::AND: {
8112 // If the primary and result isn't used, don't bother using X86ISD::AND,
8113 // because a TEST instruction will be better.
8114 bool NonFlagUse = false;
8115 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8116 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8117 SDNode *User = *UI;
8118 unsigned UOpNo = UI.getOperandNo();
8119 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8120 // Look pass truncate.
8121 UOpNo = User->use_begin().getOperandNo();
8122 User = *User->use_begin();
8123 }
8124
8125 if (User->getOpcode() != ISD::BRCOND &&
8126 User->getOpcode() != ISD::SETCC &&
8127 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8128 NonFlagUse = true;
8129 break;
8130 }
Dan Gohman076aee32009-03-04 19:44:21 +00008131 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008132
8133 if (!NonFlagUse)
8134 break;
8135 }
8136 // FALL THROUGH
8137 case ISD::SUB:
8138 case ISD::OR:
8139 case ISD::XOR:
8140 // Due to the ISEL shortcoming noted above, be conservative if this op is
8141 // likely to be selected as part of a load-modify-store instruction.
8142 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8143 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8144 if (UI->getOpcode() == ISD::STORE)
8145 goto default_case;
8146
8147 // Otherwise use a regular EFLAGS-setting instruction.
8148 switch (Op.getNode()->getOpcode()) {
8149 default: llvm_unreachable("unexpected operator!");
8150 case ISD::SUB: Opcode = X86ISD::SUB; break;
8151 case ISD::OR: Opcode = X86ISD::OR; break;
8152 case ISD::XOR: Opcode = X86ISD::XOR; break;
8153 case ISD::AND: Opcode = X86ISD::AND; break;
8154 }
8155
8156 NumOperands = 2;
8157 break;
8158 case X86ISD::ADD:
8159 case X86ISD::SUB:
8160 case X86ISD::INC:
8161 case X86ISD::DEC:
8162 case X86ISD::OR:
8163 case X86ISD::XOR:
8164 case X86ISD::AND:
8165 return SDValue(Op.getNode(), 1);
8166 default:
8167 default_case:
8168 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008169 }
8170
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008171 if (Opcode == 0)
8172 // Emit a CMP with 0, which is the TEST pattern.
8173 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8174 DAG.getConstant(0, Op.getValueType()));
8175
8176 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8177 SmallVector<SDValue, 4> Ops;
8178 for (unsigned i = 0; i != NumOperands; ++i)
8179 Ops.push_back(Op.getOperand(i));
8180
8181 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8182 DAG.ReplaceAllUsesWith(Op, New);
8183 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008184}
8185
8186/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8187/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008188SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008189 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008190 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8191 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008192 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008193
8194 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008195 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008196}
8197
Evan Chengd40d03e2010-01-06 19:38:29 +00008198/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8199/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008200SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8201 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008202 SDValue Op0 = And.getOperand(0);
8203 SDValue Op1 = And.getOperand(1);
8204 if (Op0.getOpcode() == ISD::TRUNCATE)
8205 Op0 = Op0.getOperand(0);
8206 if (Op1.getOpcode() == ISD::TRUNCATE)
8207 Op1 = Op1.getOperand(0);
8208
Evan Chengd40d03e2010-01-06 19:38:29 +00008209 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008210 if (Op1.getOpcode() == ISD::SHL)
8211 std::swap(Op0, Op1);
8212 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008213 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8214 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008215 // If we looked past a truncate, check that it's only truncating away
8216 // known zeros.
8217 unsigned BitWidth = Op0.getValueSizeInBits();
8218 unsigned AndBitWidth = And.getValueSizeInBits();
8219 if (BitWidth > AndBitWidth) {
8220 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8221 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8222 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8223 return SDValue();
8224 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008225 LHS = Op1;
8226 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008227 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008228 } else if (Op1.getOpcode() == ISD::Constant) {
8229 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008230 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008231 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008232
8233 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008234 LHS = AndLHS.getOperand(0);
8235 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008236 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008237
8238 // Use BT if the immediate can't be encoded in a TEST instruction.
8239 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8240 LHS = AndLHS;
8241 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8242 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008243 }
Evan Cheng0488db92007-09-25 01:57:46 +00008244
Evan Chengd40d03e2010-01-06 19:38:29 +00008245 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008246 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008247 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008248 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008250 // Also promote i16 to i32 for performance / code size reason.
8251 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008252 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008253 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008254
Evan Chengd40d03e2010-01-06 19:38:29 +00008255 // If the operand types disagree, extend the shift amount to match. Since
8256 // BT ignores high bits (like shifts) we can use anyextend.
8257 if (LHS.getValueType() != RHS.getValueType())
8258 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008259
Evan Chengd40d03e2010-01-06 19:38:29 +00008260 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8261 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8262 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8263 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008264 }
8265
Evan Cheng54de3ea2010-01-05 06:52:31 +00008266 return SDValue();
8267}
8268
Dan Gohmand858e902010-04-17 15:26:15 +00008269SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008270
8271 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8272
Evan Cheng54de3ea2010-01-05 06:52:31 +00008273 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8274 SDValue Op0 = Op.getOperand(0);
8275 SDValue Op1 = Op.getOperand(1);
8276 DebugLoc dl = Op.getDebugLoc();
8277 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8278
8279 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008280 // Lower (X & (1 << N)) == 0 to BT(X, N).
8281 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8282 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008283 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008284 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008285 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008286 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8287 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8288 if (NewSetCC.getNode())
8289 return NewSetCC;
8290 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008291
Chris Lattner481eebc2010-12-19 21:23:48 +00008292 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8293 // these.
8294 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008295 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008296 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8297 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008298
Chris Lattner481eebc2010-12-19 21:23:48 +00008299 // If the input is a setcc, then reuse the input setcc or use a new one with
8300 // the inverted condition.
8301 if (Op0.getOpcode() == X86ISD::SETCC) {
8302 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8303 bool Invert = (CC == ISD::SETNE) ^
8304 cast<ConstantSDNode>(Op1)->isNullValue();
8305 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008306
Evan Cheng2c755ba2010-02-27 07:36:59 +00008307 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008308 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8309 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8310 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008311 }
8312
Evan Chenge5b51ac2010-04-17 06:13:15 +00008313 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008314 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008315 if (X86CC == X86::COND_INVALID)
8316 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008317
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008318 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008319 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008320 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008321}
8322
Craig Topper89af15e2011-09-18 08:03:58 +00008323// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008324// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008325static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008326 EVT VT = Op.getValueType();
8327
Duncan Sands28b77e92011-09-06 19:07:46 +00008328 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008329 "Unsupported value type for operation");
8330
8331 int NumElems = VT.getVectorNumElements();
8332 DebugLoc dl = Op.getDebugLoc();
8333 SDValue CC = Op.getOperand(2);
8334 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8335 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8336
8337 // Extract the LHS vectors
8338 SDValue LHS = Op.getOperand(0);
8339 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8340 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8341
8342 // Extract the RHS vectors
8343 SDValue RHS = Op.getOperand(1);
8344 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8345 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8346
8347 // Issue the operation on the smaller types and concatenate the result back
8348 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8349 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8350 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8351 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8352 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8353}
8354
8355
Dan Gohmand858e902010-04-17 15:26:15 +00008356SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008357 SDValue Cond;
8358 SDValue Op0 = Op.getOperand(0);
8359 SDValue Op1 = Op.getOperand(1);
8360 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008361 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008362 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8363 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008364 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008365
8366 if (isFP) {
8367 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008368 EVT EltVT = Op0.getValueType().getVectorElementType();
8369 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8370
8371 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008372 bool Swap = false;
8373
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008374 // SSE Condition code mapping:
8375 // 0 - EQ
8376 // 1 - LT
8377 // 2 - LE
8378 // 3 - UNORD
8379 // 4 - NEQ
8380 // 5 - NLT
8381 // 6 - NLE
8382 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008383 switch (SetCCOpcode) {
8384 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008385 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008386 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008387 case ISD::SETOGT:
8388 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008389 case ISD::SETLT:
8390 case ISD::SETOLT: SSECC = 1; break;
8391 case ISD::SETOGE:
8392 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 case ISD::SETLE:
8394 case ISD::SETOLE: SSECC = 2; break;
8395 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008396 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008397 case ISD::SETNE: SSECC = 4; break;
8398 case ISD::SETULE: Swap = true;
8399 case ISD::SETUGE: SSECC = 5; break;
8400 case ISD::SETULT: Swap = true;
8401 case ISD::SETUGT: SSECC = 6; break;
8402 case ISD::SETO: SSECC = 7; break;
8403 }
8404 if (Swap)
8405 std::swap(Op0, Op1);
8406
Nate Begemanfb8ead02008-07-25 19:05:58 +00008407 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008408 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008409 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008410 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008411 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8412 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008413 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008414 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008415 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008416 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8417 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008418 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008419 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008420 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008421 }
8422 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008423 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008424 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008425
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008426 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008427 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008428 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008429
Nate Begeman30a0de92008-07-17 16:51:19 +00008430 // We are handling one of the integer comparisons here. Since SSE only has
8431 // GT and EQ comparisons for integer, swapping operands and multiple
8432 // operations may be required for some comparisons.
8433 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8434 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008435
Craig Topper0a150352011-11-09 08:06:13 +00008436 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008437 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008438 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8439 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8440 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8441 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008442 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008443
Nate Begeman30a0de92008-07-17 16:51:19 +00008444 switch (SetCCOpcode) {
8445 default: break;
8446 case ISD::SETNE: Invert = true;
8447 case ISD::SETEQ: Opc = EQOpc; break;
8448 case ISD::SETLT: Swap = true;
8449 case ISD::SETGT: Opc = GTOpc; break;
8450 case ISD::SETGE: Swap = true;
8451 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8452 case ISD::SETULT: Swap = true;
8453 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8454 case ISD::SETUGE: Swap = true;
8455 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8456 }
8457 if (Swap)
8458 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008459
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008460 // Check that the operation in question is available (most are plain SSE2,
8461 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperd0a31172012-01-10 06:37:29 +00008462 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008463 return SDValue();
Craig Topperd0a31172012-01-10 06:37:29 +00008464 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008465 return SDValue();
8466
Nate Begeman30a0de92008-07-17 16:51:19 +00008467 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8468 // bits of the inputs before performing those operations.
8469 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008470 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008471 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8472 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008473 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008474 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8475 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008476 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8477 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008478 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008479
Dale Johannesenace16102009-02-03 19:33:06 +00008480 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008481
8482 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008483 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008484 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008485
Nate Begeman30a0de92008-07-17 16:51:19 +00008486 return Result;
8487}
Evan Cheng0488db92007-09-25 01:57:46 +00008488
Evan Cheng370e5342008-12-03 08:38:43 +00008489// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008490static bool isX86LogicalCmp(SDValue Op) {
8491 unsigned Opc = Op.getNode()->getOpcode();
8492 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8493 return true;
8494 if (Op.getResNo() == 1 &&
8495 (Opc == X86ISD::ADD ||
8496 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008497 Opc == X86ISD::ADC ||
8498 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008499 Opc == X86ISD::SMUL ||
8500 Opc == X86ISD::UMUL ||
8501 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008502 Opc == X86ISD::DEC ||
8503 Opc == X86ISD::OR ||
8504 Opc == X86ISD::XOR ||
8505 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008506 return true;
8507
Chris Lattner9637d5b2010-12-05 07:49:54 +00008508 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8509 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008510
Dan Gohman076aee32009-03-04 19:44:21 +00008511 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008512}
8513
Chris Lattnera2b56002010-12-05 01:23:24 +00008514static bool isZero(SDValue V) {
8515 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8516 return C && C->isNullValue();
8517}
8518
Chris Lattner96908b12010-12-05 02:00:51 +00008519static bool isAllOnes(SDValue V) {
8520 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8521 return C && C->isAllOnesValue();
8522}
8523
Dan Gohmand858e902010-04-17 15:26:15 +00008524SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008525 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008526 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008527 SDValue Op1 = Op.getOperand(1);
8528 SDValue Op2 = Op.getOperand(2);
8529 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008530 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008531
Dan Gohman1a492952009-10-20 16:22:37 +00008532 if (Cond.getOpcode() == ISD::SETCC) {
8533 SDValue NewCond = LowerSETCC(Cond, DAG);
8534 if (NewCond.getNode())
8535 Cond = NewCond;
8536 }
Evan Cheng734503b2006-09-11 02:19:56 +00008537
Chris Lattnera2b56002010-12-05 01:23:24 +00008538 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008539 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008540 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008541 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008542 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008543 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8544 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008545 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008546
Chris Lattnera2b56002010-12-05 01:23:24 +00008547 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008548
8549 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008550 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8551 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008552
8553 SDValue CmpOp0 = Cmp.getOperand(0);
8554 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8555 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008556
Chris Lattner96908b12010-12-05 02:00:51 +00008557 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008558 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8559 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008560
Chris Lattner96908b12010-12-05 02:00:51 +00008561 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8562 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008563
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008564 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008565 if (N2C == 0 || !N2C->isNullValue())
8566 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8567 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008568 }
8569 }
8570
Chris Lattnera2b56002010-12-05 01:23:24 +00008571 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008572 if (Cond.getOpcode() == ISD::AND &&
8573 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8574 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008575 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008576 Cond = Cond.getOperand(0);
8577 }
8578
Evan Cheng3f41d662007-10-08 22:16:29 +00008579 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8580 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008581 unsigned CondOpcode = Cond.getOpcode();
8582 if (CondOpcode == X86ISD::SETCC ||
8583 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008584 CC = Cond.getOperand(0);
8585
Dan Gohman475871a2008-07-27 21:46:04 +00008586 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008587 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008588 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008589
Evan Cheng3f41d662007-10-08 22:16:29 +00008590 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008591 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008592 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008593 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008594
Chris Lattnerd1980a52009-03-12 06:52:53 +00008595 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8596 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008597 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008598 addTest = false;
8599 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008600 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8601 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8602 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8603 Cond.getOperand(0).getValueType() != MVT::i8)) {
8604 SDValue LHS = Cond.getOperand(0);
8605 SDValue RHS = Cond.getOperand(1);
8606 unsigned X86Opcode;
8607 unsigned X86Cond;
8608 SDVTList VTs;
8609 switch (CondOpcode) {
8610 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8611 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8612 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8613 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8614 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8615 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8616 default: llvm_unreachable("unexpected overflowing operator");
8617 }
8618 if (CondOpcode == ISD::UMULO)
8619 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8620 MVT::i32);
8621 else
8622 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8623
8624 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8625
8626 if (CondOpcode == ISD::UMULO)
8627 Cond = X86Op.getValue(2);
8628 else
8629 Cond = X86Op.getValue(1);
8630
8631 CC = DAG.getConstant(X86Cond, MVT::i8);
8632 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008633 }
8634
8635 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008636 // Look pass the truncate.
8637 if (Cond.getOpcode() == ISD::TRUNCATE)
8638 Cond = Cond.getOperand(0);
8639
8640 // We know the result of AND is compared against zero. Try to match
8641 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008642 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008643 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008644 if (NewSetCC.getNode()) {
8645 CC = NewSetCC.getOperand(0);
8646 Cond = NewSetCC.getOperand(1);
8647 addTest = false;
8648 }
8649 }
8650 }
8651
8652 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008653 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008654 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008655 }
8656
Benjamin Kramere915ff32010-12-22 23:09:28 +00008657 // a < b ? -1 : 0 -> RES = ~setcc_carry
8658 // a < b ? 0 : -1 -> RES = setcc_carry
8659 // a >= b ? -1 : 0 -> RES = setcc_carry
8660 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8661 if (Cond.getOpcode() == X86ISD::CMP) {
8662 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8663
8664 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8665 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8666 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8667 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8668 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8669 return DAG.getNOT(DL, Res, Res.getValueType());
8670 return Res;
8671 }
8672 }
8673
Evan Cheng0488db92007-09-25 01:57:46 +00008674 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8675 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008676 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008677 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008678 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008679}
8680
Evan Cheng370e5342008-12-03 08:38:43 +00008681// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8682// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8683// from the AND / OR.
8684static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8685 Opc = Op.getOpcode();
8686 if (Opc != ISD::OR && Opc != ISD::AND)
8687 return false;
8688 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8689 Op.getOperand(0).hasOneUse() &&
8690 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8691 Op.getOperand(1).hasOneUse());
8692}
8693
Evan Cheng961d6d42009-02-02 08:19:07 +00008694// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8695// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008696static bool isXor1OfSetCC(SDValue Op) {
8697 if (Op.getOpcode() != ISD::XOR)
8698 return false;
8699 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8700 if (N1C && N1C->getAPIntValue() == 1) {
8701 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8702 Op.getOperand(0).hasOneUse();
8703 }
8704 return false;
8705}
8706
Dan Gohmand858e902010-04-17 15:26:15 +00008707SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008708 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008709 SDValue Chain = Op.getOperand(0);
8710 SDValue Cond = Op.getOperand(1);
8711 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008712 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008713 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008714 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008715
Dan Gohman1a492952009-10-20 16:22:37 +00008716 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008717 // Check for setcc([su]{add,sub,mul}o == 0).
8718 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8719 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8720 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8721 Cond.getOperand(0).getResNo() == 1 &&
8722 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8723 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8724 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8725 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8726 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8727 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8728 Inverted = true;
8729 Cond = Cond.getOperand(0);
8730 } else {
8731 SDValue NewCond = LowerSETCC(Cond, DAG);
8732 if (NewCond.getNode())
8733 Cond = NewCond;
8734 }
Dan Gohman1a492952009-10-20 16:22:37 +00008735 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008736#if 0
8737 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008738 else if (Cond.getOpcode() == X86ISD::ADD ||
8739 Cond.getOpcode() == X86ISD::SUB ||
8740 Cond.getOpcode() == X86ISD::SMUL ||
8741 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008742 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008743#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008744
Evan Chengad9c0a32009-12-15 00:53:42 +00008745 // Look pass (and (setcc_carry (cmp ...)), 1).
8746 if (Cond.getOpcode() == ISD::AND &&
8747 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8748 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008749 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008750 Cond = Cond.getOperand(0);
8751 }
8752
Evan Cheng3f41d662007-10-08 22:16:29 +00008753 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8754 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008755 unsigned CondOpcode = Cond.getOpcode();
8756 if (CondOpcode == X86ISD::SETCC ||
8757 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008758 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008759
Dan Gohman475871a2008-07-27 21:46:04 +00008760 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008761 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008762 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008763 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008764 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008765 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008766 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008767 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008768 default: break;
8769 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008770 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008771 // These can only come from an arithmetic instruction with overflow,
8772 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008773 Cond = Cond.getNode()->getOperand(1);
8774 addTest = false;
8775 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008776 }
Evan Cheng0488db92007-09-25 01:57:46 +00008777 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008778 }
8779 CondOpcode = Cond.getOpcode();
8780 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8781 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8782 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8783 Cond.getOperand(0).getValueType() != MVT::i8)) {
8784 SDValue LHS = Cond.getOperand(0);
8785 SDValue RHS = Cond.getOperand(1);
8786 unsigned X86Opcode;
8787 unsigned X86Cond;
8788 SDVTList VTs;
8789 switch (CondOpcode) {
8790 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8791 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8792 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8793 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8794 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8795 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8796 default: llvm_unreachable("unexpected overflowing operator");
8797 }
8798 if (Inverted)
8799 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8800 if (CondOpcode == ISD::UMULO)
8801 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8802 MVT::i32);
8803 else
8804 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8805
8806 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8807
8808 if (CondOpcode == ISD::UMULO)
8809 Cond = X86Op.getValue(2);
8810 else
8811 Cond = X86Op.getValue(1);
8812
8813 CC = DAG.getConstant(X86Cond, MVT::i8);
8814 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008815 } else {
8816 unsigned CondOpc;
8817 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8818 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008819 if (CondOpc == ISD::OR) {
8820 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8821 // two branches instead of an explicit OR instruction with a
8822 // separate test.
8823 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008824 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008825 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008826 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008827 Chain, Dest, CC, Cmp);
8828 CC = Cond.getOperand(1).getOperand(0);
8829 Cond = Cmp;
8830 addTest = false;
8831 }
8832 } else { // ISD::AND
8833 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8834 // two branches instead of an explicit AND instruction with a
8835 // separate test. However, we only do this if this block doesn't
8836 // have a fall-through edge, because this requires an explicit
8837 // jmp when the condition is false.
8838 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008839 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008840 Op.getNode()->hasOneUse()) {
8841 X86::CondCode CCode =
8842 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8843 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008844 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008845 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008846 // Look for an unconditional branch following this conditional branch.
8847 // We need this because we need to reverse the successors in order
8848 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008849 if (User->getOpcode() == ISD::BR) {
8850 SDValue FalseBB = User->getOperand(1);
8851 SDNode *NewBR =
8852 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008853 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008854 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008855 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008856
Dale Johannesene4d209d2009-02-03 20:21:25 +00008857 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008858 Chain, Dest, CC, Cmp);
8859 X86::CondCode CCode =
8860 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8861 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008862 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008863 Cond = Cmp;
8864 addTest = false;
8865 }
8866 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008867 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008868 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8869 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8870 // It should be transformed during dag combiner except when the condition
8871 // is set by a arithmetics with overflow node.
8872 X86::CondCode CCode =
8873 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8874 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008875 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008876 Cond = Cond.getOperand(0).getOperand(1);
8877 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008878 } else if (Cond.getOpcode() == ISD::SETCC &&
8879 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8880 // For FCMP_OEQ, we can emit
8881 // two branches instead of an explicit AND instruction with a
8882 // separate test. However, we only do this if this block doesn't
8883 // have a fall-through edge, because this requires an explicit
8884 // jmp when the condition is false.
8885 if (Op.getNode()->hasOneUse()) {
8886 SDNode *User = *Op.getNode()->use_begin();
8887 // Look for an unconditional branch following this conditional branch.
8888 // We need this because we need to reverse the successors in order
8889 // to implement FCMP_OEQ.
8890 if (User->getOpcode() == ISD::BR) {
8891 SDValue FalseBB = User->getOperand(1);
8892 SDNode *NewBR =
8893 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8894 assert(NewBR == User);
8895 (void)NewBR;
8896 Dest = FalseBB;
8897
8898 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8899 Cond.getOperand(0), Cond.getOperand(1));
8900 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8901 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8902 Chain, Dest, CC, Cmp);
8903 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8904 Cond = Cmp;
8905 addTest = false;
8906 }
8907 }
8908 } else if (Cond.getOpcode() == ISD::SETCC &&
8909 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8910 // For FCMP_UNE, we can emit
8911 // two branches instead of an explicit AND instruction with a
8912 // separate test. However, we only do this if this block doesn't
8913 // have a fall-through edge, because this requires an explicit
8914 // jmp when the condition is false.
8915 if (Op.getNode()->hasOneUse()) {
8916 SDNode *User = *Op.getNode()->use_begin();
8917 // Look for an unconditional branch following this conditional branch.
8918 // We need this because we need to reverse the successors in order
8919 // to implement FCMP_UNE.
8920 if (User->getOpcode() == ISD::BR) {
8921 SDValue FalseBB = User->getOperand(1);
8922 SDNode *NewBR =
8923 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8924 assert(NewBR == User);
8925 (void)NewBR;
8926
8927 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8928 Cond.getOperand(0), Cond.getOperand(1));
8929 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8930 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8931 Chain, Dest, CC, Cmp);
8932 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8933 Cond = Cmp;
8934 addTest = false;
8935 Dest = FalseBB;
8936 }
8937 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008938 }
Evan Cheng0488db92007-09-25 01:57:46 +00008939 }
8940
8941 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008942 // Look pass the truncate.
8943 if (Cond.getOpcode() == ISD::TRUNCATE)
8944 Cond = Cond.getOperand(0);
8945
8946 // We know the result of AND is compared against zero. Try to match
8947 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008948 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008949 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8950 if (NewSetCC.getNode()) {
8951 CC = NewSetCC.getOperand(0);
8952 Cond = NewSetCC.getOperand(1);
8953 addTest = false;
8954 }
8955 }
8956 }
8957
8958 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008959 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008960 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008961 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008962 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008963 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008964}
8965
Anton Korobeynikove060b532007-04-17 19:34:00 +00008966
8967// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8968// Calls to _alloca is needed to probe the stack when allocating more than 4k
8969// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8970// that the guard pages used by the OS virtual memory manager are allocated in
8971// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008972SDValue
8973X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008974 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008975 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008976 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008977 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008978 "are being used");
8979 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008980 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008981
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008982 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008983 SDValue Chain = Op.getOperand(0);
8984 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008985 // FIXME: Ensure alignment here
8986
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008987 bool Is64Bit = Subtarget->is64Bit();
8988 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008989
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008990 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008991 MachineFunction &MF = DAG.getMachineFunction();
8992 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008993
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008994 if (Is64Bit) {
8995 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008996 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008997 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008998
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008999 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9000 I != E; I++)
9001 if (I->hasNestAttr())
9002 report_fatal_error("Cannot use segmented stacks with functions that "
9003 "have nested arguments.");
9004 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009005
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009006 const TargetRegisterClass *AddrRegClass =
9007 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9008 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9009 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9010 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9011 DAG.getRegister(Vreg, SPTy));
9012 SDValue Ops1[2] = { Value, Chain };
9013 return DAG.getMergeValues(Ops1, 2, dl);
9014 } else {
9015 SDValue Flag;
9016 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009017
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009018 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9019 Flag = Chain.getValue(1);
9020 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009021
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009022 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9023 Flag = Chain.getValue(1);
9024
9025 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9026
9027 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9028 return DAG.getMergeValues(Ops1, 2, dl);
9029 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009030}
9031
Dan Gohmand858e902010-04-17 15:26:15 +00009032SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009033 MachineFunction &MF = DAG.getMachineFunction();
9034 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9035
Dan Gohman69de1932008-02-06 22:27:42 +00009036 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009037 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009038
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009039 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009040 // vastart just stores the address of the VarArgsFrameIndex slot into the
9041 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009042 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9043 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009044 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9045 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009046 }
9047
9048 // __va_list_tag:
9049 // gp_offset (0 - 6 * 8)
9050 // fp_offset (48 - 48 + 8 * 16)
9051 // overflow_arg_area (point to parameters coming in memory).
9052 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009053 SmallVector<SDValue, 8> MemOps;
9054 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009055 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009056 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009057 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9058 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009059 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009060 MemOps.push_back(Store);
9061
9062 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009063 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009064 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009065 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009066 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9067 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009068 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009069 MemOps.push_back(Store);
9070
9071 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009072 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009073 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009074 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9075 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009076 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9077 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009078 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009079 MemOps.push_back(Store);
9080
9081 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009082 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009083 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009084 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9085 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009086 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9087 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009088 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009089 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009090 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009091}
9092
Dan Gohmand858e902010-04-17 15:26:15 +00009093SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009094 assert(Subtarget->is64Bit() &&
9095 "LowerVAARG only handles 64-bit va_arg!");
9096 assert((Subtarget->isTargetLinux() ||
9097 Subtarget->isTargetDarwin()) &&
9098 "Unhandled target in LowerVAARG");
9099 assert(Op.getNode()->getNumOperands() == 4);
9100 SDValue Chain = Op.getOperand(0);
9101 SDValue SrcPtr = Op.getOperand(1);
9102 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9103 unsigned Align = Op.getConstantOperandVal(3);
9104 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009105
Dan Gohman320afb82010-10-12 18:00:49 +00009106 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009107 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009108 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9109 uint8_t ArgMode;
9110
9111 // Decide which area this value should be read from.
9112 // TODO: Implement the AMD64 ABI in its entirety. This simple
9113 // selection mechanism works only for the basic types.
9114 if (ArgVT == MVT::f80) {
9115 llvm_unreachable("va_arg for f80 not yet implemented");
9116 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9117 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9118 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9119 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9120 } else {
9121 llvm_unreachable("Unhandled argument type in LowerVAARG");
9122 }
9123
9124 if (ArgMode == 2) {
9125 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009126 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009127 !(DAG.getMachineFunction()
9128 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009129 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009130 }
9131
9132 // Insert VAARG_64 node into the DAG
9133 // VAARG_64 returns two values: Variable Argument Address, Chain
9134 SmallVector<SDValue, 11> InstOps;
9135 InstOps.push_back(Chain);
9136 InstOps.push_back(SrcPtr);
9137 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9138 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9139 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9140 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9141 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9142 VTs, &InstOps[0], InstOps.size(),
9143 MVT::i64,
9144 MachinePointerInfo(SV),
9145 /*Align=*/0,
9146 /*Volatile=*/false,
9147 /*ReadMem=*/true,
9148 /*WriteMem=*/true);
9149 Chain = VAARG.getValue(1);
9150
9151 // Load the next argument and return it
9152 return DAG.getLoad(ArgVT, dl,
9153 Chain,
9154 VAARG,
9155 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009156 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009157}
9158
Dan Gohmand858e902010-04-17 15:26:15 +00009159SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009160 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009161 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009162 SDValue Chain = Op.getOperand(0);
9163 SDValue DstPtr = Op.getOperand(1);
9164 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009165 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9166 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009167 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009168
Chris Lattnere72f2022010-09-21 05:40:29 +00009169 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009170 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009171 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009172 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009173}
9174
Dan Gohman475871a2008-07-27 21:46:04 +00009175SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009176X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009177 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009178 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009179 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009180 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009181 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009182 case Intrinsic::x86_sse_comieq_ss:
9183 case Intrinsic::x86_sse_comilt_ss:
9184 case Intrinsic::x86_sse_comile_ss:
9185 case Intrinsic::x86_sse_comigt_ss:
9186 case Intrinsic::x86_sse_comige_ss:
9187 case Intrinsic::x86_sse_comineq_ss:
9188 case Intrinsic::x86_sse_ucomieq_ss:
9189 case Intrinsic::x86_sse_ucomilt_ss:
9190 case Intrinsic::x86_sse_ucomile_ss:
9191 case Intrinsic::x86_sse_ucomigt_ss:
9192 case Intrinsic::x86_sse_ucomige_ss:
9193 case Intrinsic::x86_sse_ucomineq_ss:
9194 case Intrinsic::x86_sse2_comieq_sd:
9195 case Intrinsic::x86_sse2_comilt_sd:
9196 case Intrinsic::x86_sse2_comile_sd:
9197 case Intrinsic::x86_sse2_comigt_sd:
9198 case Intrinsic::x86_sse2_comige_sd:
9199 case Intrinsic::x86_sse2_comineq_sd:
9200 case Intrinsic::x86_sse2_ucomieq_sd:
9201 case Intrinsic::x86_sse2_ucomilt_sd:
9202 case Intrinsic::x86_sse2_ucomile_sd:
9203 case Intrinsic::x86_sse2_ucomigt_sd:
9204 case Intrinsic::x86_sse2_ucomige_sd:
9205 case Intrinsic::x86_sse2_ucomineq_sd: {
9206 unsigned Opc = 0;
9207 ISD::CondCode CC = ISD::SETCC_INVALID;
9208 switch (IntNo) {
9209 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009210 case Intrinsic::x86_sse_comieq_ss:
9211 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009212 Opc = X86ISD::COMI;
9213 CC = ISD::SETEQ;
9214 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009215 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009216 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009217 Opc = X86ISD::COMI;
9218 CC = ISD::SETLT;
9219 break;
9220 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009221 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009222 Opc = X86ISD::COMI;
9223 CC = ISD::SETLE;
9224 break;
9225 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009226 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009227 Opc = X86ISD::COMI;
9228 CC = ISD::SETGT;
9229 break;
9230 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009231 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009232 Opc = X86ISD::COMI;
9233 CC = ISD::SETGE;
9234 break;
9235 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009236 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009237 Opc = X86ISD::COMI;
9238 CC = ISD::SETNE;
9239 break;
9240 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009241 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009242 Opc = X86ISD::UCOMI;
9243 CC = ISD::SETEQ;
9244 break;
9245 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009246 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009247 Opc = X86ISD::UCOMI;
9248 CC = ISD::SETLT;
9249 break;
9250 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009251 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009252 Opc = X86ISD::UCOMI;
9253 CC = ISD::SETLE;
9254 break;
9255 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009256 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009257 Opc = X86ISD::UCOMI;
9258 CC = ISD::SETGT;
9259 break;
9260 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009261 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009262 Opc = X86ISD::UCOMI;
9263 CC = ISD::SETGE;
9264 break;
9265 case Intrinsic::x86_sse_ucomineq_ss:
9266 case Intrinsic::x86_sse2_ucomineq_sd:
9267 Opc = X86ISD::UCOMI;
9268 CC = ISD::SETNE;
9269 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009270 }
Evan Cheng734503b2006-09-11 02:19:56 +00009271
Dan Gohman475871a2008-07-27 21:46:04 +00009272 SDValue LHS = Op.getOperand(1);
9273 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009274 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009275 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009276 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9277 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9278 DAG.getConstant(X86CC, MVT::i8), Cond);
9279 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009280 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009281 // Arithmetic intrinsics.
9282 case Intrinsic::x86_sse3_hadd_ps:
9283 case Intrinsic::x86_sse3_hadd_pd:
9284 case Intrinsic::x86_avx_hadd_ps_256:
9285 case Intrinsic::x86_avx_hadd_pd_256:
9286 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9287 Op.getOperand(1), Op.getOperand(2));
9288 case Intrinsic::x86_sse3_hsub_ps:
9289 case Intrinsic::x86_sse3_hsub_pd:
9290 case Intrinsic::x86_avx_hsub_ps_256:
9291 case Intrinsic::x86_avx_hsub_pd_256:
9292 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9293 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009294 case Intrinsic::x86_avx2_psllv_d:
9295 case Intrinsic::x86_avx2_psllv_q:
9296 case Intrinsic::x86_avx2_psllv_d_256:
9297 case Intrinsic::x86_avx2_psllv_q_256:
9298 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9299 Op.getOperand(1), Op.getOperand(2));
9300 case Intrinsic::x86_avx2_psrlv_d:
9301 case Intrinsic::x86_avx2_psrlv_q:
9302 case Intrinsic::x86_avx2_psrlv_d_256:
9303 case Intrinsic::x86_avx2_psrlv_q_256:
9304 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9305 Op.getOperand(1), Op.getOperand(2));
9306 case Intrinsic::x86_avx2_psrav_d:
9307 case Intrinsic::x86_avx2_psrav_d_256:
9308 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9309 Op.getOperand(1), Op.getOperand(2));
9310
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009311 // ptest and testp intrinsics. The intrinsic these come from are designed to
9312 // return an integer value, not just an instruction so lower it to the ptest
9313 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009314 case Intrinsic::x86_sse41_ptestz:
9315 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009316 case Intrinsic::x86_sse41_ptestnzc:
9317 case Intrinsic::x86_avx_ptestz_256:
9318 case Intrinsic::x86_avx_ptestc_256:
9319 case Intrinsic::x86_avx_ptestnzc_256:
9320 case Intrinsic::x86_avx_vtestz_ps:
9321 case Intrinsic::x86_avx_vtestc_ps:
9322 case Intrinsic::x86_avx_vtestnzc_ps:
9323 case Intrinsic::x86_avx_vtestz_pd:
9324 case Intrinsic::x86_avx_vtestc_pd:
9325 case Intrinsic::x86_avx_vtestnzc_pd:
9326 case Intrinsic::x86_avx_vtestz_ps_256:
9327 case Intrinsic::x86_avx_vtestc_ps_256:
9328 case Intrinsic::x86_avx_vtestnzc_ps_256:
9329 case Intrinsic::x86_avx_vtestz_pd_256:
9330 case Intrinsic::x86_avx_vtestc_pd_256:
9331 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9332 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009333 unsigned X86CC = 0;
9334 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009335 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009336 case Intrinsic::x86_avx_vtestz_ps:
9337 case Intrinsic::x86_avx_vtestz_pd:
9338 case Intrinsic::x86_avx_vtestz_ps_256:
9339 case Intrinsic::x86_avx_vtestz_pd_256:
9340 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009341 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009342 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009343 // ZF = 1
9344 X86CC = X86::COND_E;
9345 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009346 case Intrinsic::x86_avx_vtestc_ps:
9347 case Intrinsic::x86_avx_vtestc_pd:
9348 case Intrinsic::x86_avx_vtestc_ps_256:
9349 case Intrinsic::x86_avx_vtestc_pd_256:
9350 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009351 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009352 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009353 // CF = 1
9354 X86CC = X86::COND_B;
9355 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009356 case Intrinsic::x86_avx_vtestnzc_ps:
9357 case Intrinsic::x86_avx_vtestnzc_pd:
9358 case Intrinsic::x86_avx_vtestnzc_ps_256:
9359 case Intrinsic::x86_avx_vtestnzc_pd_256:
9360 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009361 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009362 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009363 // ZF and CF = 0
9364 X86CC = X86::COND_A;
9365 break;
9366 }
Eric Christopherfd179292009-08-27 18:07:15 +00009367
Eric Christopher71c67532009-07-29 00:28:05 +00009368 SDValue LHS = Op.getOperand(1);
9369 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009370 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9371 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009372 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9373 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9374 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009375 }
Evan Cheng5759f972008-05-04 09:15:50 +00009376
9377 // Fix vector shift instructions where the last operand is a non-immediate
9378 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009379 case Intrinsic::x86_avx2_pslli_w:
9380 case Intrinsic::x86_avx2_pslli_d:
9381 case Intrinsic::x86_avx2_pslli_q:
9382 case Intrinsic::x86_avx2_psrli_w:
9383 case Intrinsic::x86_avx2_psrli_d:
9384 case Intrinsic::x86_avx2_psrli_q:
9385 case Intrinsic::x86_avx2_psrai_w:
9386 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009387 case Intrinsic::x86_sse2_pslli_w:
9388 case Intrinsic::x86_sse2_pslli_d:
9389 case Intrinsic::x86_sse2_pslli_q:
9390 case Intrinsic::x86_sse2_psrli_w:
9391 case Intrinsic::x86_sse2_psrli_d:
9392 case Intrinsic::x86_sse2_psrli_q:
9393 case Intrinsic::x86_sse2_psrai_w:
9394 case Intrinsic::x86_sse2_psrai_d:
9395 case Intrinsic::x86_mmx_pslli_w:
9396 case Intrinsic::x86_mmx_pslli_d:
9397 case Intrinsic::x86_mmx_pslli_q:
9398 case Intrinsic::x86_mmx_psrli_w:
9399 case Intrinsic::x86_mmx_psrli_d:
9400 case Intrinsic::x86_mmx_psrli_q:
9401 case Intrinsic::x86_mmx_psrai_w:
9402 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009403 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009404 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009405 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009406
9407 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009408 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009409 switch (IntNo) {
9410 case Intrinsic::x86_sse2_pslli_w:
9411 NewIntNo = Intrinsic::x86_sse2_psll_w;
9412 break;
9413 case Intrinsic::x86_sse2_pslli_d:
9414 NewIntNo = Intrinsic::x86_sse2_psll_d;
9415 break;
9416 case Intrinsic::x86_sse2_pslli_q:
9417 NewIntNo = Intrinsic::x86_sse2_psll_q;
9418 break;
9419 case Intrinsic::x86_sse2_psrli_w:
9420 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9421 break;
9422 case Intrinsic::x86_sse2_psrli_d:
9423 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9424 break;
9425 case Intrinsic::x86_sse2_psrli_q:
9426 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9427 break;
9428 case Intrinsic::x86_sse2_psrai_w:
9429 NewIntNo = Intrinsic::x86_sse2_psra_w;
9430 break;
9431 case Intrinsic::x86_sse2_psrai_d:
9432 NewIntNo = Intrinsic::x86_sse2_psra_d;
9433 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009434 case Intrinsic::x86_avx2_pslli_w:
9435 NewIntNo = Intrinsic::x86_avx2_psll_w;
9436 break;
9437 case Intrinsic::x86_avx2_pslli_d:
9438 NewIntNo = Intrinsic::x86_avx2_psll_d;
9439 break;
9440 case Intrinsic::x86_avx2_pslli_q:
9441 NewIntNo = Intrinsic::x86_avx2_psll_q;
9442 break;
9443 case Intrinsic::x86_avx2_psrli_w:
9444 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9445 break;
9446 case Intrinsic::x86_avx2_psrli_d:
9447 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9448 break;
9449 case Intrinsic::x86_avx2_psrli_q:
9450 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9451 break;
9452 case Intrinsic::x86_avx2_psrai_w:
9453 NewIntNo = Intrinsic::x86_avx2_psra_w;
9454 break;
9455 case Intrinsic::x86_avx2_psrai_d:
9456 NewIntNo = Intrinsic::x86_avx2_psra_d;
9457 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009458 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009459 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009460 switch (IntNo) {
9461 case Intrinsic::x86_mmx_pslli_w:
9462 NewIntNo = Intrinsic::x86_mmx_psll_w;
9463 break;
9464 case Intrinsic::x86_mmx_pslli_d:
9465 NewIntNo = Intrinsic::x86_mmx_psll_d;
9466 break;
9467 case Intrinsic::x86_mmx_pslli_q:
9468 NewIntNo = Intrinsic::x86_mmx_psll_q;
9469 break;
9470 case Intrinsic::x86_mmx_psrli_w:
9471 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9472 break;
9473 case Intrinsic::x86_mmx_psrli_d:
9474 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9475 break;
9476 case Intrinsic::x86_mmx_psrli_q:
9477 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9478 break;
9479 case Intrinsic::x86_mmx_psrai_w:
9480 NewIntNo = Intrinsic::x86_mmx_psra_w;
9481 break;
9482 case Intrinsic::x86_mmx_psrai_d:
9483 NewIntNo = Intrinsic::x86_mmx_psra_d;
9484 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009485 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009486 }
9487 break;
9488 }
9489 }
Mon P Wangefa42202009-09-03 19:56:25 +00009490
9491 // The vector shift intrinsics with scalars uses 32b shift amounts but
9492 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9493 // to be zero.
9494 SDValue ShOps[4];
9495 ShOps[0] = ShAmt;
9496 ShOps[1] = DAG.getConstant(0, MVT::i32);
9497 if (ShAmtVT == MVT::v4i32) {
9498 ShOps[2] = DAG.getUNDEF(MVT::i32);
9499 ShOps[3] = DAG.getUNDEF(MVT::i32);
9500 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9501 } else {
9502 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009503// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009504 }
9505
Owen Andersone50ed302009-08-10 22:56:29 +00009506 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009507 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009508 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009509 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009510 Op.getOperand(1), ShAmt);
9511 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009512 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009513}
Evan Cheng72261582005-12-20 06:22:03 +00009514
Dan Gohmand858e902010-04-17 15:26:15 +00009515SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9516 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009517 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9518 MFI->setReturnAddressIsTaken(true);
9519
Bill Wendling64e87322009-01-16 19:25:27 +00009520 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009521 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009522
9523 if (Depth > 0) {
9524 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9525 SDValue Offset =
9526 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009528 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009529 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009530 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009531 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009532 }
9533
9534 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009535 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009536 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009537 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009538}
9539
Dan Gohmand858e902010-04-17 15:26:15 +00009540SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009541 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9542 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009543
Owen Andersone50ed302009-08-10 22:56:29 +00009544 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009545 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009546 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9547 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009548 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009549 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009550 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9551 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009552 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009553 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009554}
9555
Dan Gohman475871a2008-07-27 21:46:04 +00009556SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009557 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009558 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009559}
9560
Dan Gohmand858e902010-04-17 15:26:15 +00009561SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009562 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009563 SDValue Chain = Op.getOperand(0);
9564 SDValue Offset = Op.getOperand(1);
9565 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009566 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009567
Dan Gohmand8816272010-08-11 18:14:00 +00009568 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9569 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9570 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009571 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009572
Dan Gohmand8816272010-08-11 18:14:00 +00009573 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9574 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009575 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009576 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9577 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009578 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009579 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009580
Dale Johannesene4d209d2009-02-03 20:21:25 +00009581 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009582 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009583 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009584}
9585
Duncan Sands4a544a72011-09-06 13:37:06 +00009586SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9587 SelectionDAG &DAG) const {
9588 return Op.getOperand(0);
9589}
9590
9591SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9592 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009593 SDValue Root = Op.getOperand(0);
9594 SDValue Trmp = Op.getOperand(1); // trampoline
9595 SDValue FPtr = Op.getOperand(2); // nested function
9596 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009597 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009598
Dan Gohman69de1932008-02-06 22:27:42 +00009599 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009600
9601 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009602 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009603
9604 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009605 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9606 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009607
Evan Cheng0e6a0522011-07-18 20:57:22 +00009608 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9609 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009610
9611 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9612
9613 // Load the pointer to the nested function into R11.
9614 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009615 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009616 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009617 Addr, MachinePointerInfo(TrmpAddr),
9618 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009619
Owen Anderson825b72b2009-08-11 20:47:22 +00009620 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9621 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009622 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9623 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009624 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009625
9626 // Load the 'nest' parameter value into R10.
9627 // R10 is specified in X86CallingConv.td
9628 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009629 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9630 DAG.getConstant(10, MVT::i64));
9631 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009632 Addr, MachinePointerInfo(TrmpAddr, 10),
9633 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009634
Owen Anderson825b72b2009-08-11 20:47:22 +00009635 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9636 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009637 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9638 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009639 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009640
9641 // Jump to the nested function.
9642 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009643 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9644 DAG.getConstant(20, MVT::i64));
9645 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009646 Addr, MachinePointerInfo(TrmpAddr, 20),
9647 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009648
9649 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009650 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9651 DAG.getConstant(22, MVT::i64));
9652 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009653 MachinePointerInfo(TrmpAddr, 22),
9654 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009655
Duncan Sands4a544a72011-09-06 13:37:06 +00009656 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009657 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009658 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009659 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009660 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009661 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009662
9663 switch (CC) {
9664 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009665 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009666 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009667 case CallingConv::X86_StdCall: {
9668 // Pass 'nest' parameter in ECX.
9669 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009670 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009671
9672 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009673 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009674 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009675
Chris Lattner58d74912008-03-12 17:45:29 +00009676 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009677 unsigned InRegCount = 0;
9678 unsigned Idx = 1;
9679
9680 for (FunctionType::param_iterator I = FTy->param_begin(),
9681 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009682 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009683 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009684 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009685
9686 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009687 report_fatal_error("Nest register in use - reduce number of inreg"
9688 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009689 }
9690 }
9691 break;
9692 }
9693 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009694 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009695 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009696 // Pass 'nest' parameter in EAX.
9697 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009698 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009699 break;
9700 }
9701
Dan Gohman475871a2008-07-27 21:46:04 +00009702 SDValue OutChains[4];
9703 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009704
Owen Anderson825b72b2009-08-11 20:47:22 +00009705 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9706 DAG.getConstant(10, MVT::i32));
9707 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009708
Chris Lattnera62fe662010-02-05 19:20:30 +00009709 // This is storing the opcode for MOV32ri.
9710 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009711 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009712 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009713 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009714 Trmp, MachinePointerInfo(TrmpAddr),
9715 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009716
Owen Anderson825b72b2009-08-11 20:47:22 +00009717 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9718 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009719 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9720 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009721 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009722
Chris Lattnera62fe662010-02-05 19:20:30 +00009723 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009724 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9725 DAG.getConstant(5, MVT::i32));
9726 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009727 MachinePointerInfo(TrmpAddr, 5),
9728 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009729
Owen Anderson825b72b2009-08-11 20:47:22 +00009730 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9731 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009732 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9733 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009734 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009735
Duncan Sands4a544a72011-09-06 13:37:06 +00009736 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009737 }
9738}
9739
Dan Gohmand858e902010-04-17 15:26:15 +00009740SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9741 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009742 /*
9743 The rounding mode is in bits 11:10 of FPSR, and has the following
9744 settings:
9745 00 Round to nearest
9746 01 Round to -inf
9747 10 Round to +inf
9748 11 Round to 0
9749
9750 FLT_ROUNDS, on the other hand, expects the following:
9751 -1 Undefined
9752 0 Round to 0
9753 1 Round to nearest
9754 2 Round to +inf
9755 3 Round to -inf
9756
9757 To perform the conversion, we do:
9758 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9759 */
9760
9761 MachineFunction &MF = DAG.getMachineFunction();
9762 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009763 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009764 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009765 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009766 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009767
9768 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009769 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009770 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009771
Michael J. Spencerec38de22010-10-10 22:04:20 +00009772
Chris Lattner2156b792010-09-22 01:11:26 +00009773 MachineMemOperand *MMO =
9774 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9775 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009776
Chris Lattner2156b792010-09-22 01:11:26 +00009777 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9778 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9779 DAG.getVTList(MVT::Other),
9780 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009781
9782 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009783 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009784 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009785
9786 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009787 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009788 DAG.getNode(ISD::SRL, DL, MVT::i16,
9789 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009790 CWD, DAG.getConstant(0x800, MVT::i16)),
9791 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009792 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009793 DAG.getNode(ISD::SRL, DL, MVT::i16,
9794 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009795 CWD, DAG.getConstant(0x400, MVT::i16)),
9796 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009797
Dan Gohman475871a2008-07-27 21:46:04 +00009798 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009799 DAG.getNode(ISD::AND, DL, MVT::i16,
9800 DAG.getNode(ISD::ADD, DL, MVT::i16,
9801 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009802 DAG.getConstant(1, MVT::i16)),
9803 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009804
9805
Duncan Sands83ec4b62008-06-06 12:08:01 +00009806 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009807 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009808}
9809
Dan Gohmand858e902010-04-17 15:26:15 +00009810SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009811 EVT VT = Op.getValueType();
9812 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009813 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009814 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009815
9816 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009817 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009818 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009820 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009821 }
Evan Cheng18efe262007-12-14 02:13:44 +00009822
Evan Cheng152804e2007-12-14 08:30:15 +00009823 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009825 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009826
9827 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009828 SDValue Ops[] = {
9829 Op,
9830 DAG.getConstant(NumBits+NumBits-1, OpVT),
9831 DAG.getConstant(X86::COND_E, MVT::i8),
9832 Op.getValue(1)
9833 };
9834 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009835
9836 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009837 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009838
Owen Anderson825b72b2009-08-11 20:47:22 +00009839 if (VT == MVT::i8)
9840 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009841 return Op;
9842}
9843
Chandler Carruthacc068e2011-12-24 10:55:54 +00009844SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9845 SelectionDAG &DAG) const {
9846 EVT VT = Op.getValueType();
9847 EVT OpVT = VT;
9848 unsigned NumBits = VT.getSizeInBits();
9849 DebugLoc dl = Op.getDebugLoc();
9850
9851 Op = Op.getOperand(0);
9852 if (VT == MVT::i8) {
9853 // Zero extend to i32 since there is not an i8 bsr.
9854 OpVT = MVT::i32;
9855 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9856 }
9857
9858 // Issue a bsr (scan bits in reverse).
9859 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
9860 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
9861
9862 // And xor with NumBits-1.
9863 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
9864
9865 if (VT == MVT::i8)
9866 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
9867 return Op;
9868}
9869
Dan Gohmand858e902010-04-17 15:26:15 +00009870SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009871 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00009872 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009873 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009874 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +00009875
9876 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +00009877 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009878 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009879
9880 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009881 SDValue Ops[] = {
9882 Op,
Chandler Carruth77821022011-12-24 12:12:34 +00009883 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009884 DAG.getConstant(X86::COND_E, MVT::i8),
9885 Op.getValue(1)
9886 };
Chandler Carruth77821022011-12-24 12:12:34 +00009887 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +00009888}
9889
Craig Topper13894fa2011-08-24 06:14:18 +00009890// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
9891// ones, and then concatenate the result back.
9892static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00009893 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +00009894
9895 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
9896 "Unsupported value type for operation");
9897
9898 int NumElems = VT.getVectorNumElements();
9899 DebugLoc dl = Op.getDebugLoc();
9900 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
9901 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
9902
9903 // Extract the LHS vectors
9904 SDValue LHS = Op.getOperand(0);
9905 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
9906 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
9907
9908 // Extract the RHS vectors
9909 SDValue RHS = Op.getOperand(1);
9910 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
9911 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
9912
9913 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9914 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
9915
9916 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9917 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
9918 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
9919}
9920
9921SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
9922 assert(Op.getValueType().getSizeInBits() == 256 &&
9923 Op.getValueType().isInteger() &&
9924 "Only handle AVX 256-bit vector integer operation");
9925 return Lower256IntArith(Op, DAG);
9926}
9927
9928SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
9929 assert(Op.getValueType().getSizeInBits() == 256 &&
9930 Op.getValueType().isInteger() &&
9931 "Only handle AVX 256-bit vector integer operation");
9932 return Lower256IntArith(Op, DAG);
9933}
9934
9935SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
9936 EVT VT = Op.getValueType();
9937
9938 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +00009939 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +00009940 return Lower256IntArith(Op, DAG);
9941
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009942 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00009943
Craig Topperaaa643c2011-11-09 07:28:55 +00009944 SDValue A = Op.getOperand(0);
9945 SDValue B = Op.getOperand(1);
9946
9947 if (VT == MVT::v4i64) {
9948 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
9949
9950 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
9951 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
9952 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
9953 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
9954 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
9955 //
9956 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
9957 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
9958 // return AloBlo + AloBhi + AhiBlo;
9959
9960 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9961 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9962 A, DAG.getConstant(32, MVT::i32));
9963 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9964 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
9965 B, DAG.getConstant(32, MVT::i32));
9966 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9967 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9968 A, B);
9969 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9970 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9971 A, Bhi);
9972 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9973 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
9974 Ahi, B);
9975 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9976 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9977 AloBhi, DAG.getConstant(32, MVT::i32));
9978 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
9979 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
9980 AhiBlo, DAG.getConstant(32, MVT::i32));
9981 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
9982 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
9983 return Res;
9984 }
9985
9986 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
9987
Mon P Wangaf9b9522008-12-18 21:42:19 +00009988 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
9989 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
9990 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
9991 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
9992 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
9993 //
9994 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
9995 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
9996 // return AloBlo + AloBhi + AhiBlo;
9997
Dale Johannesene4d209d2009-02-03 20:21:25 +00009998 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10000 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010001 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10003 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010004 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010006 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010007 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010008 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010009 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010010 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010011 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010012 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010013 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010014 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10015 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010016 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010017 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10018 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010019 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10020 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010021 return Res;
10022}
10023
Nadav Rotem43012222011-05-11 08:12:09 +000010024SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10025
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010026 EVT VT = Op.getValueType();
10027 DebugLoc dl = Op.getDebugLoc();
10028 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010029 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010030 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010031
Craig Topper1accb7e2012-01-10 06:54:16 +000010032 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010033 return SDValue();
10034
Nadav Rotem43012222011-05-11 08:12:09 +000010035 // Optimize shl/srl/sra with constant shift amount.
10036 if (isSplatVector(Amt.getNode())) {
10037 SDValue SclrAmt = Amt->getOperand(0);
10038 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10039 uint64_t ShiftAmt = C->getZExtValue();
10040
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010041 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10042 // Make a large shift.
10043 SDValue SHL =
10044 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10045 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10046 R, DAG.getConstant(ShiftAmt, MVT::i32));
10047 // Zero out the rightmost bits.
10048 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10049 MVT::i8));
10050 return DAG.getNode(ISD::AND, dl, VT, SHL,
10051 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10052 }
10053
Nadav Rotem43012222011-05-11 08:12:09 +000010054 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10055 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10056 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10057 R, DAG.getConstant(ShiftAmt, MVT::i32));
10058
10059 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10060 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10061 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10062 R, DAG.getConstant(ShiftAmt, MVT::i32));
10063
10064 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10065 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10066 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10067 R, DAG.getConstant(ShiftAmt, MVT::i32));
10068
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010069 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10070 // Make a large shift.
10071 SDValue SRL =
10072 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10073 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10074 R, DAG.getConstant(ShiftAmt, MVT::i32));
10075 // Zero out the leftmost bits.
10076 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10077 MVT::i8));
10078 return DAG.getNode(ISD::AND, dl, VT, SRL,
10079 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10080 }
10081
Nadav Rotem43012222011-05-11 08:12:09 +000010082 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10083 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10084 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10085 R, DAG.getConstant(ShiftAmt, MVT::i32));
10086
10087 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10088 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10089 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10090 R, DAG.getConstant(ShiftAmt, MVT::i32));
10091
10092 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10093 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10094 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10095 R, DAG.getConstant(ShiftAmt, MVT::i32));
10096
10097 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10098 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10099 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10100 R, DAG.getConstant(ShiftAmt, MVT::i32));
10101
10102 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10103 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10104 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10105 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010106
10107 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10108 if (ShiftAmt == 7) {
10109 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010110 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10111 /* HasAVX2 */false, DAG, dl);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010112 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10113 }
10114
10115 // R s>> a === ((R u>> a) ^ m) - m
10116 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10117 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10118 MVT::i8));
10119 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10120 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10121 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10122 return Res;
10123 }
Craig Topper46154eb2011-11-11 07:39:23 +000010124
Craig Topper0d86d462011-11-20 00:12:05 +000010125 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10126 if (Op.getOpcode() == ISD::SHL) {
10127 // Make a large shift.
10128 SDValue SHL =
10129 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10130 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10131 R, DAG.getConstant(ShiftAmt, MVT::i32));
10132 // Zero out the rightmost bits.
10133 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10134 MVT::i8));
10135 return DAG.getNode(ISD::AND, dl, VT, SHL,
10136 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010137 }
Craig Topper0d86d462011-11-20 00:12:05 +000010138 if (Op.getOpcode() == ISD::SRL) {
10139 // Make a large shift.
10140 SDValue SRL =
10141 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10142 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10143 R, DAG.getConstant(ShiftAmt, MVT::i32));
10144 // Zero out the leftmost bits.
10145 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10146 MVT::i8));
10147 return DAG.getNode(ISD::AND, dl, VT, SRL,
10148 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10149 }
10150 if (Op.getOpcode() == ISD::SRA) {
10151 if (ShiftAmt == 7) {
10152 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010153 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10154 true /* HasAVX2 */, DAG, dl);
Craig Topper0d86d462011-11-20 00:12:05 +000010155 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10156 }
10157
10158 // R s>> a === ((R u>> a) ^ m) - m
10159 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10160 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10161 MVT::i8));
10162 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10163 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10164 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10165 return Res;
10166 }
10167 }
Nadav Rotem43012222011-05-11 08:12:09 +000010168 }
10169 }
10170
10171 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010172 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010173 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10174 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10175 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10176
10177 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010178
Nate Begeman51409212010-07-28 00:21:48 +000010179 std::vector<Constant*> CV(4, CI);
10180 Constant *C = ConstantVector::get(CV);
10181 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10182 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010183 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010184 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010185
10186 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010187 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010188 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10189 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10190 }
Nadav Rotem43012222011-05-11 08:12:09 +000010191 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010192 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010193
Nate Begeman51409212010-07-28 00:21:48 +000010194 // a = a << 5;
10195 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10196 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10197 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10198
Lang Hames8b99c1e2011-12-17 01:08:46 +000010199 // Turn 'a' into a mask suitable for VSELECT
10200 SDValue VSelM = DAG.getConstant(0x80, VT);
10201 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10202 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10203 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10204 OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010205
Lang Hames8b99c1e2011-12-17 01:08:46 +000010206 SDValue CM1 = DAG.getConstant(0x0f, VT);
10207 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010208
Lang Hames8b99c1e2011-12-17 01:08:46 +000010209 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10210 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Nate Begeman51409212010-07-28 00:21:48 +000010211 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10212 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10213 DAG.getConstant(4, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010214 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10215
Nate Begeman51409212010-07-28 00:21:48 +000010216 // a += a
10217 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010218 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10219 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10220 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10221 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010222
Lang Hames8b99c1e2011-12-17 01:08:46 +000010223 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10224 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Nate Begeman51409212010-07-28 00:21:48 +000010225 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10226 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10227 DAG.getConstant(2, MVT::i32));
Lang Hames8b99c1e2011-12-17 01:08:46 +000010228 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10229
Nate Begeman51409212010-07-28 00:21:48 +000010230 // a += a
10231 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010232 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
10233 OpVSel = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10234 DAG.getConstant(Intrinsic::x86_sse2_pcmpeq_b, MVT::i32),
10235 OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010236
Lang Hames8b99c1e2011-12-17 01:08:46 +000010237 // return VSELECT(r, r+r, a);
10238 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010239 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010240 return R;
10241 }
Craig Topper46154eb2011-11-11 07:39:23 +000010242
10243 // Decompose 256-bit shifts into smaller 128-bit shifts.
10244 if (VT.getSizeInBits() == 256) {
10245 int NumElems = VT.getVectorNumElements();
10246 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10247 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10248
10249 // Extract the two vectors
10250 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10251 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10252 DAG, dl);
10253
10254 // Recreate the shift amount vectors
10255 SDValue Amt1, Amt2;
10256 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10257 // Constant shift amount
10258 SmallVector<SDValue, 4> Amt1Csts;
10259 SmallVector<SDValue, 4> Amt2Csts;
10260 for (int i = 0; i < NumElems/2; ++i)
10261 Amt1Csts.push_back(Amt->getOperand(i));
10262 for (int i = NumElems/2; i < NumElems; ++i)
10263 Amt2Csts.push_back(Amt->getOperand(i));
10264
10265 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10266 &Amt1Csts[0], NumElems/2);
10267 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10268 &Amt2Csts[0], NumElems/2);
10269 } else {
10270 // Variable shift amount
10271 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10272 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10273 DAG, dl);
10274 }
10275
10276 // Issue new vector shifts for the smaller types
10277 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10278 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10279
10280 // Concatenate the result back
10281 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10282 }
10283
Nate Begeman51409212010-07-28 00:21:48 +000010284 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010285}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010286
Dan Gohmand858e902010-04-17 15:26:15 +000010287SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010288 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10289 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010290 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10291 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010292 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010293 SDValue LHS = N->getOperand(0);
10294 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010295 unsigned BaseOp = 0;
10296 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010297 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010298 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010299 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010300 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010301 // A subtract of one will be selected as a INC. Note that INC doesn't
10302 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010303 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10304 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010305 BaseOp = X86ISD::INC;
10306 Cond = X86::COND_O;
10307 break;
10308 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010309 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010310 Cond = X86::COND_O;
10311 break;
10312 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010313 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010314 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010315 break;
10316 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010317 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10318 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10320 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010321 BaseOp = X86ISD::DEC;
10322 Cond = X86::COND_O;
10323 break;
10324 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010325 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010326 Cond = X86::COND_O;
10327 break;
10328 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010329 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010330 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010331 break;
10332 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010333 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010334 Cond = X86::COND_O;
10335 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010336 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10337 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10338 MVT::i32);
10339 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010340
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010341 SDValue SetCC =
10342 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10343 DAG.getConstant(X86::COND_O, MVT::i32),
10344 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010345
Dan Gohman6e5fda22011-07-22 18:45:15 +000010346 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010347 }
Bill Wendling74c37652008-12-09 22:08:41 +000010348 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010349
Bill Wendling61edeb52008-12-02 01:06:39 +000010350 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010351 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010352 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010353
Bill Wendling61edeb52008-12-02 01:06:39 +000010354 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010355 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10356 DAG.getConstant(Cond, MVT::i32),
10357 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010358
Dan Gohman6e5fda22011-07-22 18:45:15 +000010359 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010360}
10361
Chad Rosier30450e82011-12-22 22:35:21 +000010362SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10363 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010364 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010365 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10366 EVT VT = Op.getValueType();
10367
Craig Topper1accb7e2012-01-10 06:54:16 +000010368 if (Subtarget->hasSSE2() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010369 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10370 ExtraVT.getScalarType().getSizeInBits();
10371 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10372
10373 unsigned SHLIntrinsicsID = 0;
10374 unsigned SRAIntrinsicsID = 0;
10375 switch (VT.getSimpleVT().SimpleTy) {
10376 default:
10377 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010378 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010379 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10380 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10381 break;
Craig Toppera124f942011-11-21 01:12:36 +000010382 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010383 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10384 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10385 break;
Craig Toppera124f942011-11-21 01:12:36 +000010386 case MVT::v8i32:
10387 case MVT::v16i16:
10388 if (!Subtarget->hasAVX())
10389 return SDValue();
10390 if (!Subtarget->hasAVX2()) {
10391 // needs to be split
10392 int NumElems = VT.getVectorNumElements();
10393 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10394 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10395
10396 // Extract the LHS vectors
10397 SDValue LHS = Op.getOperand(0);
10398 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10399 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10400
10401 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10402 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10403
10404 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10405 int ExtraNumElems = ExtraVT.getVectorNumElements();
10406 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10407 ExtraNumElems/2);
10408 SDValue Extra = DAG.getValueType(ExtraVT);
10409
10410 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10411 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10412
10413 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10414 }
10415 if (VT == MVT::v8i32) {
10416 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10417 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10418 } else {
10419 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10420 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10421 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010422 }
10423
10424 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10425 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010426 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010427
Nadav Rotema7934dd2011-10-10 19:31:45 +000010428 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10429 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10430 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010431 }
10432
10433 return SDValue();
10434}
10435
10436
Eric Christopher9a9d2752010-07-22 02:48:34 +000010437SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10438 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010439
Eric Christopher77ed1352011-07-08 00:04:56 +000010440 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10441 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010442 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010443 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010444 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010445 SDValue Ops[] = {
10446 DAG.getRegister(X86::ESP, MVT::i32), // Base
10447 DAG.getTargetConstant(1, MVT::i8), // Scale
10448 DAG.getRegister(0, MVT::i32), // Index
10449 DAG.getTargetConstant(0, MVT::i32), // Disp
10450 DAG.getRegister(0, MVT::i32), // Segment.
10451 Zero,
10452 Chain
10453 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010454 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010455 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10456 array_lengthof(Ops));
10457 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010458 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010459
Eric Christopher9a9d2752010-07-22 02:48:34 +000010460 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010461 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010462 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010463
Chris Lattner132929a2010-08-14 17:26:09 +000010464 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10465 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10466 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10467 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010468
Chris Lattner132929a2010-08-14 17:26:09 +000010469 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10470 if (!Op1 && !Op2 && !Op3 && Op4)
10471 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010472
Chris Lattner132929a2010-08-14 17:26:09 +000010473 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10474 if (Op1 && !Op2 && !Op3 && !Op4)
10475 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010476
10477 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010478 // (MFENCE)>;
10479 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010480}
10481
Eli Friedman14648462011-07-27 22:21:52 +000010482SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10483 SelectionDAG &DAG) const {
10484 DebugLoc dl = Op.getDebugLoc();
10485 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10486 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10487 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10488 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10489
10490 // The only fence that needs an instruction is a sequentially-consistent
10491 // cross-thread fence.
10492 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10493 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10494 // no-sse2). There isn't any reason to disable it if the target processor
10495 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010496 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010497 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10498
10499 SDValue Chain = Op.getOperand(0);
10500 SDValue Zero = DAG.getConstant(0, MVT::i32);
10501 SDValue Ops[] = {
10502 DAG.getRegister(X86::ESP, MVT::i32), // Base
10503 DAG.getTargetConstant(1, MVT::i8), // Scale
10504 DAG.getRegister(0, MVT::i32), // Index
10505 DAG.getTargetConstant(0, MVT::i32), // Disp
10506 DAG.getRegister(0, MVT::i32), // Segment.
10507 Zero,
10508 Chain
10509 };
10510 SDNode *Res =
10511 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10512 array_lengthof(Ops));
10513 return SDValue(Res, 0);
10514 }
10515
10516 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10517 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10518}
10519
10520
Dan Gohmand858e902010-04-17 15:26:15 +000010521SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010522 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010523 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010524 unsigned Reg = 0;
10525 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010526 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010527 default:
10528 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010529 case MVT::i8: Reg = X86::AL; size = 1; break;
10530 case MVT::i16: Reg = X86::AX; size = 2; break;
10531 case MVT::i32: Reg = X86::EAX; size = 4; break;
10532 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010533 assert(Subtarget->is64Bit() && "Node not type legal!");
10534 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010535 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010536 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010537 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010538 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010539 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010540 Op.getOperand(1),
10541 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010542 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010543 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010544 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010545 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10546 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10547 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010548 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010549 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010550 return cpOut;
10551}
10552
Duncan Sands1607f052008-12-01 11:39:25 +000010553SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010554 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010555 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010556 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010557 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010558 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010559 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010560 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10561 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010562 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010563 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10564 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010565 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010566 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010567 rdx.getValue(1)
10568 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010569 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010570}
10571
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010572SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010573 SelectionDAG &DAG) const {
10574 EVT SrcVT = Op.getOperand(0).getValueType();
10575 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010576 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010577 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010578 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010579 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010580 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010581 // i64 <=> MMX conversions are Legal.
10582 if (SrcVT==MVT::i64 && DstVT.isVector())
10583 return Op;
10584 if (DstVT==MVT::i64 && SrcVT.isVector())
10585 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010586 // MMX <=> MMX conversions are Legal.
10587 if (SrcVT.isVector() && DstVT.isVector())
10588 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010589 // All other conversions need to be expanded.
10590 return SDValue();
10591}
Chris Lattner5b856542010-12-20 00:59:46 +000010592
Dan Gohmand858e902010-04-17 15:26:15 +000010593SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010594 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010595 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010596 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010597 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010598 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010599 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010600 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010601 Node->getOperand(0),
10602 Node->getOperand(1), negOp,
10603 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010604 cast<AtomicSDNode>(Node)->getAlignment(),
10605 cast<AtomicSDNode>(Node)->getOrdering(),
10606 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010607}
10608
Eli Friedman327236c2011-08-24 20:50:09 +000010609static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10610 SDNode *Node = Op.getNode();
10611 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010612 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010613
10614 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010615 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10616 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10617 // (The only way to get a 16-byte store is cmpxchg16b)
10618 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10619 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10620 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010621 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10622 cast<AtomicSDNode>(Node)->getMemoryVT(),
10623 Node->getOperand(0),
10624 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010625 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010626 cast<AtomicSDNode>(Node)->getOrdering(),
10627 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010628 return Swap.getValue(1);
10629 }
10630 // Other atomic stores have a simple pattern.
10631 return Op;
10632}
10633
Chris Lattner5b856542010-12-20 00:59:46 +000010634static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10635 EVT VT = Op.getNode()->getValueType(0);
10636
10637 // Let legalize expand this if it isn't a legal type yet.
10638 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10639 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010640
Chris Lattner5b856542010-12-20 00:59:46 +000010641 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010642
Chris Lattner5b856542010-12-20 00:59:46 +000010643 unsigned Opc;
10644 bool ExtraOp = false;
10645 switch (Op.getOpcode()) {
10646 default: assert(0 && "Invalid code");
10647 case ISD::ADDC: Opc = X86ISD::ADD; break;
10648 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10649 case ISD::SUBC: Opc = X86ISD::SUB; break;
10650 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10651 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010652
Chris Lattner5b856542010-12-20 00:59:46 +000010653 if (!ExtraOp)
10654 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10655 Op.getOperand(1));
10656 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10657 Op.getOperand(1), Op.getOperand(2));
10658}
10659
Evan Cheng0db9fe62006-04-25 20:13:52 +000010660/// LowerOperation - Provide custom lowering hooks for some operations.
10661///
Dan Gohmand858e902010-04-17 15:26:15 +000010662SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010663 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010664 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010665 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010666 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010667 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010668 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10669 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010670 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010671 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010672 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010673 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10674 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10675 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010676 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010677 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010678 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10679 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10680 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010681 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010682 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010683 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010684 case ISD::SHL_PARTS:
10685 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010686 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010687 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010688 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010689 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010690 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010691 case ISD::FABS: return LowerFABS(Op, DAG);
10692 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010693 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010694 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010695 case ISD::SETCC: return LowerSETCC(Op, DAG);
10696 case ISD::SELECT: return LowerSELECT(Op, DAG);
10697 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010698 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010699 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010700 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010701 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010702 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010703 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10704 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010705 case ISD::FRAME_TO_ARGS_OFFSET:
10706 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010707 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010708 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010709 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10710 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010711 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010712 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010713 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010714 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010715 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010716 case ISD::SRA:
10717 case ISD::SRL:
10718 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010719 case ISD::SADDO:
10720 case ISD::UADDO:
10721 case ISD::SSUBO:
10722 case ISD::USUBO:
10723 case ISD::SMULO:
10724 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010725 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010726 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010727 case ISD::ADDC:
10728 case ISD::ADDE:
10729 case ISD::SUBC:
10730 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010731 case ISD::ADD: return LowerADD(Op, DAG);
10732 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010733 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010734}
10735
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010736static void ReplaceATOMIC_LOAD(SDNode *Node,
10737 SmallVectorImpl<SDValue> &Results,
10738 SelectionDAG &DAG) {
10739 DebugLoc dl = Node->getDebugLoc();
10740 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10741
10742 // Convert wide load -> cmpxchg8b/cmpxchg16b
10743 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10744 // (The only way to get a 16-byte load is cmpxchg16b)
10745 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010746 SDValue Zero = DAG.getConstant(0, VT);
10747 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010748 Node->getOperand(0),
10749 Node->getOperand(1), Zero, Zero,
10750 cast<AtomicSDNode>(Node)->getMemOperand(),
10751 cast<AtomicSDNode>(Node)->getOrdering(),
10752 cast<AtomicSDNode>(Node)->getSynchScope());
10753 Results.push_back(Swap.getValue(0));
10754 Results.push_back(Swap.getValue(1));
10755}
10756
Duncan Sands1607f052008-12-01 11:39:25 +000010757void X86TargetLowering::
10758ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010759 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010760 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010761 assert (Node->getValueType(0) == MVT::i64 &&
10762 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010763
10764 SDValue Chain = Node->getOperand(0);
10765 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010766 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010767 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010768 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010769 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010770 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010771 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010772 SDValue Result =
10773 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10774 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010775 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010776 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010777 Results.push_back(Result.getValue(2));
10778}
10779
Duncan Sands126d9072008-07-04 11:47:58 +000010780/// ReplaceNodeResults - Replace a node with an illegal result type
10781/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010782void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10783 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010784 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010785 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010786 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010787 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010788 assert(false && "Do not know how to custom type legalize this operation!");
10789 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010790 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010791 case ISD::ADDC:
10792 case ISD::ADDE:
10793 case ISD::SUBC:
10794 case ISD::SUBE:
10795 // We don't want to expand or promote these.
10796 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010797 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010798 std::pair<SDValue,SDValue> Vals =
10799 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010800 SDValue FIST = Vals.first, StackSlot = Vals.second;
10801 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010802 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010803 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010804 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010805 MachinePointerInfo(),
10806 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010807 }
10808 return;
10809 }
10810 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010811 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010812 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010813 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010814 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010815 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010816 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010817 eax.getValue(2));
10818 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10819 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010820 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010821 Results.push_back(edx.getValue(1));
10822 return;
10823 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010824 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010825 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010826 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010827 bool Regs64bit = T == MVT::i128;
10828 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010829 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010830 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10831 DAG.getConstant(0, HalfT));
10832 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10833 DAG.getConstant(1, HalfT));
10834 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10835 Regs64bit ? X86::RAX : X86::EAX,
10836 cpInL, SDValue());
10837 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10838 Regs64bit ? X86::RDX : X86::EDX,
10839 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010840 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010841 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10842 DAG.getConstant(0, HalfT));
10843 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10844 DAG.getConstant(1, HalfT));
10845 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10846 Regs64bit ? X86::RBX : X86::EBX,
10847 swapInL, cpInH.getValue(1));
10848 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10849 Regs64bit ? X86::RCX : X86::ECX,
10850 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010851 SDValue Ops[] = { swapInH.getValue(0),
10852 N->getOperand(1),
10853 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010854 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010855 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010856 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10857 X86ISD::LCMPXCHG8_DAG;
10858 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010859 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010860 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10861 Regs64bit ? X86::RAX : X86::EAX,
10862 HalfT, Result.getValue(1));
10863 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10864 Regs64bit ? X86::RDX : X86::EDX,
10865 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010866 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010867 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010868 Results.push_back(cpOutH.getValue(1));
10869 return;
10870 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010871 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010872 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10873 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010874 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010875 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10876 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010877 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010878 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10879 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010880 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010881 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10882 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010883 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010884 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10885 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010886 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010887 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10888 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010889 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010890 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10891 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010892 case ISD::ATOMIC_LOAD:
10893 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010894 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010895}
10896
Evan Cheng72261582005-12-20 06:22:03 +000010897const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10898 switch (Opcode) {
10899 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010900 case X86ISD::BSF: return "X86ISD::BSF";
10901 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010902 case X86ISD::SHLD: return "X86ISD::SHLD";
10903 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010904 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010905 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010906 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010907 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010908 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010909 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010910 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10911 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10912 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010913 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010914 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010915 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010916 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010917 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010918 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010919 case X86ISD::COMI: return "X86ISD::COMI";
10920 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010921 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010922 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010923 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10924 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010925 case X86ISD::CMOV: return "X86ISD::CMOV";
10926 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010927 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010928 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10929 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010930 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010931 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010932 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010933 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010934 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010935 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10936 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010937 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010938 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010939 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010940 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010941 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010942 case X86ISD::HADD: return "X86ISD::HADD";
10943 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010944 case X86ISD::FHADD: return "X86ISD::FHADD";
10945 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010946 case X86ISD::FMAX: return "X86ISD::FMAX";
10947 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010948 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10949 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010950 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010951 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010952 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010953 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010954 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010955 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10956 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010957 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
10958 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
10959 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
10960 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
10961 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
10962 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000010963 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
10964 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000010965 case X86ISD::VSHL: return "X86ISD::VSHL";
10966 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000010967 case X86ISD::CMPPD: return "X86ISD::CMPPD";
10968 case X86ISD::CMPPS: return "X86ISD::CMPPS";
10969 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
10970 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
10971 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
10972 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
10973 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
10974 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
10975 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
10976 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010977 case X86ISD::ADD: return "X86ISD::ADD";
10978 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000010979 case X86ISD::ADC: return "X86ISD::ADC";
10980 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000010981 case X86ISD::SMUL: return "X86ISD::SMUL";
10982 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000010983 case X86ISD::INC: return "X86ISD::INC";
10984 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000010985 case X86ISD::OR: return "X86ISD::OR";
10986 case X86ISD::XOR: return "X86ISD::XOR";
10987 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000010988 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000010989 case X86ISD::BLSI: return "X86ISD::BLSI";
10990 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
10991 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000010992 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000010993 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000010994 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000010995 case X86ISD::PALIGN: return "X86ISD::PALIGN";
10996 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
10997 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
10998 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
10999 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11000 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
Craig Topperb3982da2011-12-31 23:50:21 +000011001 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011002 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011003 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011004 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011005 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11006 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011007 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11008 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11009 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11010 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11011 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11012 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11013 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011014 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11015 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011016 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011017 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011018 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011019 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011020 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011021 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011022 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011023 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011024 }
11025}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011026
Chris Lattnerc9addb72007-03-30 23:15:24 +000011027// isLegalAddressingMode - Return true if the addressing mode represented
11028// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011029bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011030 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011031 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011032 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011033 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011034
Chris Lattnerc9addb72007-03-30 23:15:24 +000011035 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011036 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011037 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011038
Chris Lattnerc9addb72007-03-30 23:15:24 +000011039 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011040 unsigned GVFlags =
11041 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011042
Chris Lattnerdfed4132009-07-10 07:38:24 +000011043 // If a reference to this global requires an extra load, we can't fold it.
11044 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011045 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011046
Chris Lattnerdfed4132009-07-10 07:38:24 +000011047 // If BaseGV requires a register for the PIC base, we cannot also have a
11048 // BaseReg specified.
11049 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011050 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011051
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011052 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011053 if ((M != CodeModel::Small || R != Reloc::Static) &&
11054 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011055 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011056 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011057
Chris Lattnerc9addb72007-03-30 23:15:24 +000011058 switch (AM.Scale) {
11059 case 0:
11060 case 1:
11061 case 2:
11062 case 4:
11063 case 8:
11064 // These scales always work.
11065 break;
11066 case 3:
11067 case 5:
11068 case 9:
11069 // These scales are formed with basereg+scalereg. Only accept if there is
11070 // no basereg yet.
11071 if (AM.HasBaseReg)
11072 return false;
11073 break;
11074 default: // Other stuff never works.
11075 return false;
11076 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011077
Chris Lattnerc9addb72007-03-30 23:15:24 +000011078 return true;
11079}
11080
11081
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011082bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011083 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011084 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011085 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11086 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011087 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011088 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011089 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011090}
11091
Owen Andersone50ed302009-08-10 22:56:29 +000011092bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011093 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011094 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011095 unsigned NumBits1 = VT1.getSizeInBits();
11096 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011097 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011098 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011099 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011100}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011101
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011102bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011103 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011104 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011105}
11106
Owen Andersone50ed302009-08-10 22:56:29 +000011107bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011108 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011109 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011110}
11111
Owen Andersone50ed302009-08-10 22:56:29 +000011112bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011113 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011114 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011115}
11116
Evan Cheng60c07e12006-07-05 22:17:51 +000011117/// isShuffleMaskLegal - Targets can use this to indicate that they only
11118/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11119/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11120/// are assumed to be legal.
11121bool
Eric Christopherfd179292009-08-27 18:07:15 +000011122X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011123 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011124 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011125 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011126 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011127
Nate Begemana09008b2009-10-19 02:17:23 +000011128 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011129 return (VT.getVectorNumElements() == 2 ||
11130 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11131 isMOVLMask(M, VT) ||
11132 isSHUFPMask(M, VT) ||
11133 isPSHUFDMask(M, VT) ||
11134 isPSHUFHWMask(M, VT) ||
11135 isPSHUFLWMask(M, VT) ||
Craig Topperd0a31172012-01-10 06:37:29 +000011136 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011137 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11138 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011139 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11140 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011141}
11142
Dan Gohman7d8143f2008-04-09 20:09:42 +000011143bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011144X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011145 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011146 unsigned NumElts = VT.getVectorNumElements();
11147 // FIXME: This collection of masks seems suspect.
11148 if (NumElts == 2)
11149 return true;
11150 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11151 return (isMOVLMask(Mask, VT) ||
11152 isCommutedMOVLMask(Mask, VT, true) ||
11153 isSHUFPMask(Mask, VT) ||
Craig Topper1ff73d72011-12-06 04:59:07 +000011154 isSHUFPMask(Mask, VT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011155 }
11156 return false;
11157}
11158
11159//===----------------------------------------------------------------------===//
11160// X86 Scheduler Hooks
11161//===----------------------------------------------------------------------===//
11162
Mon P Wang63307c32008-05-05 19:05:59 +000011163// private utility function
11164MachineBasicBlock *
11165X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11166 MachineBasicBlock *MBB,
11167 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011168 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011169 unsigned LoadOpc,
11170 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011171 unsigned notOpc,
11172 unsigned EAXreg,
11173 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011174 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011175 // For the atomic bitwise operator, we generate
11176 // thisMBB:
11177 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011178 // ld t1 = [bitinstr.addr]
11179 // op t2 = t1, [bitinstr.val]
11180 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011181 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11182 // bz newMBB
11183 // fallthrough -->nextMBB
11184 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11185 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011186 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011187 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011188
Mon P Wang63307c32008-05-05 19:05:59 +000011189 /// First build the CFG
11190 MachineFunction *F = MBB->getParent();
11191 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011192 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11193 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11194 F->insert(MBBIter, newMBB);
11195 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011196
Dan Gohman14152b42010-07-06 20:24:04 +000011197 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11198 nextMBB->splice(nextMBB->begin(), thisMBB,
11199 llvm::next(MachineBasicBlock::iterator(bInstr)),
11200 thisMBB->end());
11201 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011202
Mon P Wang63307c32008-05-05 19:05:59 +000011203 // Update thisMBB to fall through to newMBB
11204 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011205
Mon P Wang63307c32008-05-05 19:05:59 +000011206 // newMBB jumps to itself and fall through to nextMBB
11207 newMBB->addSuccessor(nextMBB);
11208 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011209
Mon P Wang63307c32008-05-05 19:05:59 +000011210 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011211 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011212 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011213 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011214 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011215 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011216 int numArgs = bInstr->getNumOperands() - 1;
11217 for (int i=0; i < numArgs; ++i)
11218 argOpers[i] = &bInstr->getOperand(i+1);
11219
11220 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011221 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011222 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011223
Dale Johannesen140be2d2008-08-19 18:47:28 +000011224 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011225 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011226 for (int i=0; i <= lastAddrIndx; ++i)
11227 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011228
Dale Johannesen140be2d2008-08-19 18:47:28 +000011229 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011230 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011231 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011232 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011233 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011234 tt = t1;
11235
Dale Johannesen140be2d2008-08-19 18:47:28 +000011236 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011237 assert((argOpers[valArgIndx]->isReg() ||
11238 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011239 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011240 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011241 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011242 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011243 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011244 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011245 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011246
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011247 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011248 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011249
Dale Johannesene4d209d2009-02-03 20:21:25 +000011250 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011251 for (int i=0; i <= lastAddrIndx; ++i)
11252 (*MIB).addOperand(*argOpers[i]);
11253 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011254 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011255 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11256 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011257
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011258 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011259 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011260
Mon P Wang63307c32008-05-05 19:05:59 +000011261 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011262 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011263
Dan Gohman14152b42010-07-06 20:24:04 +000011264 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011265 return nextMBB;
11266}
11267
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011268// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011269MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011270X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11271 MachineBasicBlock *MBB,
11272 unsigned regOpcL,
11273 unsigned regOpcH,
11274 unsigned immOpcL,
11275 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011276 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011277 // For the atomic bitwise operator, we generate
11278 // thisMBB (instructions are in pairs, except cmpxchg8b)
11279 // ld t1,t2 = [bitinstr.addr]
11280 // newMBB:
11281 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11282 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011283 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011284 // mov ECX, EBX <- t5, t6
11285 // mov EAX, EDX <- t1, t2
11286 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11287 // mov t3, t4 <- EAX, EDX
11288 // bz newMBB
11289 // result in out1, out2
11290 // fallthrough -->nextMBB
11291
11292 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11293 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011294 const unsigned NotOpc = X86::NOT32r;
11295 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11296 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11297 MachineFunction::iterator MBBIter = MBB;
11298 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011299
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011300 /// First build the CFG
11301 MachineFunction *F = MBB->getParent();
11302 MachineBasicBlock *thisMBB = MBB;
11303 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11304 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11305 F->insert(MBBIter, newMBB);
11306 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011307
Dan Gohman14152b42010-07-06 20:24:04 +000011308 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11309 nextMBB->splice(nextMBB->begin(), thisMBB,
11310 llvm::next(MachineBasicBlock::iterator(bInstr)),
11311 thisMBB->end());
11312 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011313
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011314 // Update thisMBB to fall through to newMBB
11315 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011316
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011317 // newMBB jumps to itself and fall through to nextMBB
11318 newMBB->addSuccessor(nextMBB);
11319 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011320
Dale Johannesene4d209d2009-02-03 20:21:25 +000011321 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011322 // Insert instructions into newMBB based on incoming instruction
11323 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011324 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011325 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011326 MachineOperand& dest1Oper = bInstr->getOperand(0);
11327 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011328 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11329 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011330 argOpers[i] = &bInstr->getOperand(i+2);
11331
Dan Gohman71ea4e52010-05-14 21:01:44 +000011332 // We use some of the operands multiple times, so conservatively just
11333 // clear any kill flags that might be present.
11334 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11335 argOpers[i]->setIsKill(false);
11336 }
11337
Evan Chengad5b52f2010-01-08 19:14:57 +000011338 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011339 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011340
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011341 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011342 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011343 for (int i=0; i <= lastAddrIndx; ++i)
11344 (*MIB).addOperand(*argOpers[i]);
11345 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011346 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011347 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011348 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011349 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011350 MachineOperand newOp3 = *(argOpers[3]);
11351 if (newOp3.isImm())
11352 newOp3.setImm(newOp3.getImm()+4);
11353 else
11354 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011355 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011356 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011357
11358 // t3/4 are defined later, at the bottom of the loop
11359 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11360 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011361 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011362 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011363 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11365
Evan Cheng306b4ca2010-01-08 23:41:50 +000011366 // The subsequent operations should be using the destination registers of
11367 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011368 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011369 t1 = F->getRegInfo().createVirtualRegister(RC);
11370 t2 = F->getRegInfo().createVirtualRegister(RC);
11371 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11372 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011373 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011374 t1 = dest1Oper.getReg();
11375 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011376 }
11377
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011378 int valArgIndx = lastAddrIndx + 1;
11379 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011380 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011381 "invalid operand");
11382 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11383 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011384 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011385 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011387 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011388 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011389 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011390 (*MIB).addOperand(*argOpers[valArgIndx]);
11391 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011392 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011393 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011394 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011395 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011396 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011397 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011398 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011399 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011400 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011401 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011403 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011404 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011405 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011406 MIB.addReg(t2);
11407
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011408 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011409 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011410 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011412
Dale Johannesene4d209d2009-02-03 20:21:25 +000011413 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011414 for (int i=0; i <= lastAddrIndx; ++i)
11415 (*MIB).addOperand(*argOpers[i]);
11416
11417 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011418 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11419 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011421 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011422 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011423 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011424 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011425
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011426 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011427 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428
Dan Gohman14152b42010-07-06 20:24:04 +000011429 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430 return nextMBB;
11431}
11432
11433// private utility function
11434MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011435X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11436 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011437 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011438 // For the atomic min/max operator, we generate
11439 // thisMBB:
11440 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011441 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011442 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011443 // cmp t1, t2
11444 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011445 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011446 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11447 // bz newMBB
11448 // fallthrough -->nextMBB
11449 //
11450 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11451 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011452 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011453 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011454
Mon P Wang63307c32008-05-05 19:05:59 +000011455 /// First build the CFG
11456 MachineFunction *F = MBB->getParent();
11457 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011458 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11459 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11460 F->insert(MBBIter, newMBB);
11461 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011462
Dan Gohman14152b42010-07-06 20:24:04 +000011463 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11464 nextMBB->splice(nextMBB->begin(), thisMBB,
11465 llvm::next(MachineBasicBlock::iterator(mInstr)),
11466 thisMBB->end());
11467 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011468
Mon P Wang63307c32008-05-05 19:05:59 +000011469 // Update thisMBB to fall through to newMBB
11470 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011471
Mon P Wang63307c32008-05-05 19:05:59 +000011472 // newMBB jumps to newMBB and fall through to nextMBB
11473 newMBB->addSuccessor(nextMBB);
11474 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011475
Dale Johannesene4d209d2009-02-03 20:21:25 +000011476 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011477 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011478 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011479 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011480 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011481 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011482 int numArgs = mInstr->getNumOperands() - 1;
11483 for (int i=0; i < numArgs; ++i)
11484 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011485
Mon P Wang63307c32008-05-05 19:05:59 +000011486 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011487 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011488 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011489
Mon P Wangab3e7472008-05-05 22:56:23 +000011490 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011491 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011492 for (int i=0; i <= lastAddrIndx; ++i)
11493 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011494
Mon P Wang63307c32008-05-05 19:05:59 +000011495 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011496 assert((argOpers[valArgIndx]->isReg() ||
11497 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011498 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011499
11500 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011501 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011502 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011503 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011504 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011505 (*MIB).addOperand(*argOpers[valArgIndx]);
11506
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011507 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011508 MIB.addReg(t1);
11509
Dale Johannesene4d209d2009-02-03 20:21:25 +000011510 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011511 MIB.addReg(t1);
11512 MIB.addReg(t2);
11513
11514 // Generate movc
11515 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011516 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011517 MIB.addReg(t2);
11518 MIB.addReg(t1);
11519
11520 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011521 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011522 for (int i=0; i <= lastAddrIndx; ++i)
11523 (*MIB).addOperand(*argOpers[i]);
11524 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011525 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011526 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11527 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011528
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011529 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011530 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011531
Mon P Wang63307c32008-05-05 19:05:59 +000011532 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011533 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011534
Dan Gohman14152b42010-07-06 20:24:04 +000011535 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011536 return nextMBB;
11537}
11538
Eric Christopherf83a5de2009-08-27 18:08:16 +000011539// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011540// or XMM0_V32I8 in AVX all of this code can be replaced with that
11541// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011542MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011543X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011544 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011545 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011546 "Target must have SSE4.2 or AVX features enabled");
11547
Eric Christopherb120ab42009-08-18 22:50:32 +000011548 DebugLoc dl = MI->getDebugLoc();
11549 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011550 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011551 if (!Subtarget->hasAVX()) {
11552 if (memArg)
11553 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11554 else
11555 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11556 } else {
11557 if (memArg)
11558 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11559 else
11560 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11561 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011562
Eric Christopher41c902f2010-11-30 08:20:21 +000011563 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011564 for (unsigned i = 0; i < numArgs; ++i) {
11565 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011566 if (!(Op.isReg() && Op.isImplicit()))
11567 MIB.addOperand(Op);
11568 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011569 BuildMI(*BB, MI, dl,
11570 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11571 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011572 .addReg(X86::XMM0);
11573
Dan Gohman14152b42010-07-06 20:24:04 +000011574 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011575 return BB;
11576}
11577
11578MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011579X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011580 DebugLoc dl = MI->getDebugLoc();
11581 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011582
Eric Christopher228232b2010-11-30 07:20:12 +000011583 // Address into RAX/EAX, other two args into ECX, EDX.
11584 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11585 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11586 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11587 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011588 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011589
Eric Christopher228232b2010-11-30 07:20:12 +000011590 unsigned ValOps = X86::AddrNumOperands;
11591 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11592 .addReg(MI->getOperand(ValOps).getReg());
11593 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11594 .addReg(MI->getOperand(ValOps+1).getReg());
11595
11596 // The instruction doesn't actually take any operands though.
11597 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011598
Eric Christopher228232b2010-11-30 07:20:12 +000011599 MI->eraseFromParent(); // The pseudo is gone now.
11600 return BB;
11601}
11602
11603MachineBasicBlock *
11604X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011605 DebugLoc dl = MI->getDebugLoc();
11606 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011607
Eric Christopher228232b2010-11-30 07:20:12 +000011608 // First arg in ECX, the second in EAX.
11609 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11610 .addReg(MI->getOperand(0).getReg());
11611 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11612 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011613
Eric Christopher228232b2010-11-30 07:20:12 +000011614 // The instruction doesn't actually take any operands though.
11615 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011616
Eric Christopher228232b2010-11-30 07:20:12 +000011617 MI->eraseFromParent(); // The pseudo is gone now.
11618 return BB;
11619}
11620
11621MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011622X86TargetLowering::EmitVAARG64WithCustomInserter(
11623 MachineInstr *MI,
11624 MachineBasicBlock *MBB) const {
11625 // Emit va_arg instruction on X86-64.
11626
11627 // Operands to this pseudo-instruction:
11628 // 0 ) Output : destination address (reg)
11629 // 1-5) Input : va_list address (addr, i64mem)
11630 // 6 ) ArgSize : Size (in bytes) of vararg type
11631 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11632 // 8 ) Align : Alignment of type
11633 // 9 ) EFLAGS (implicit-def)
11634
11635 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11636 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11637
11638 unsigned DestReg = MI->getOperand(0).getReg();
11639 MachineOperand &Base = MI->getOperand(1);
11640 MachineOperand &Scale = MI->getOperand(2);
11641 MachineOperand &Index = MI->getOperand(3);
11642 MachineOperand &Disp = MI->getOperand(4);
11643 MachineOperand &Segment = MI->getOperand(5);
11644 unsigned ArgSize = MI->getOperand(6).getImm();
11645 unsigned ArgMode = MI->getOperand(7).getImm();
11646 unsigned Align = MI->getOperand(8).getImm();
11647
11648 // Memory Reference
11649 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11650 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11651 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11652
11653 // Machine Information
11654 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11655 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11656 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11657 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11658 DebugLoc DL = MI->getDebugLoc();
11659
11660 // struct va_list {
11661 // i32 gp_offset
11662 // i32 fp_offset
11663 // i64 overflow_area (address)
11664 // i64 reg_save_area (address)
11665 // }
11666 // sizeof(va_list) = 24
11667 // alignment(va_list) = 8
11668
11669 unsigned TotalNumIntRegs = 6;
11670 unsigned TotalNumXMMRegs = 8;
11671 bool UseGPOffset = (ArgMode == 1);
11672 bool UseFPOffset = (ArgMode == 2);
11673 unsigned MaxOffset = TotalNumIntRegs * 8 +
11674 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11675
11676 /* Align ArgSize to a multiple of 8 */
11677 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11678 bool NeedsAlign = (Align > 8);
11679
11680 MachineBasicBlock *thisMBB = MBB;
11681 MachineBasicBlock *overflowMBB;
11682 MachineBasicBlock *offsetMBB;
11683 MachineBasicBlock *endMBB;
11684
11685 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11686 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11687 unsigned OffsetReg = 0;
11688
11689 if (!UseGPOffset && !UseFPOffset) {
11690 // If we only pull from the overflow region, we don't create a branch.
11691 // We don't need to alter control flow.
11692 OffsetDestReg = 0; // unused
11693 OverflowDestReg = DestReg;
11694
11695 offsetMBB = NULL;
11696 overflowMBB = thisMBB;
11697 endMBB = thisMBB;
11698 } else {
11699 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11700 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11701 // If not, pull from overflow_area. (branch to overflowMBB)
11702 //
11703 // thisMBB
11704 // | .
11705 // | .
11706 // offsetMBB overflowMBB
11707 // | .
11708 // | .
11709 // endMBB
11710
11711 // Registers for the PHI in endMBB
11712 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11713 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11714
11715 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11716 MachineFunction *MF = MBB->getParent();
11717 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11718 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11719 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11720
11721 MachineFunction::iterator MBBIter = MBB;
11722 ++MBBIter;
11723
11724 // Insert the new basic blocks
11725 MF->insert(MBBIter, offsetMBB);
11726 MF->insert(MBBIter, overflowMBB);
11727 MF->insert(MBBIter, endMBB);
11728
11729 // Transfer the remainder of MBB and its successor edges to endMBB.
11730 endMBB->splice(endMBB->begin(), thisMBB,
11731 llvm::next(MachineBasicBlock::iterator(MI)),
11732 thisMBB->end());
11733 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11734
11735 // Make offsetMBB and overflowMBB successors of thisMBB
11736 thisMBB->addSuccessor(offsetMBB);
11737 thisMBB->addSuccessor(overflowMBB);
11738
11739 // endMBB is a successor of both offsetMBB and overflowMBB
11740 offsetMBB->addSuccessor(endMBB);
11741 overflowMBB->addSuccessor(endMBB);
11742
11743 // Load the offset value into a register
11744 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11745 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11746 .addOperand(Base)
11747 .addOperand(Scale)
11748 .addOperand(Index)
11749 .addDisp(Disp, UseFPOffset ? 4 : 0)
11750 .addOperand(Segment)
11751 .setMemRefs(MMOBegin, MMOEnd);
11752
11753 // Check if there is enough room left to pull this argument.
11754 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11755 .addReg(OffsetReg)
11756 .addImm(MaxOffset + 8 - ArgSizeA8);
11757
11758 // Branch to "overflowMBB" if offset >= max
11759 // Fall through to "offsetMBB" otherwise
11760 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11761 .addMBB(overflowMBB);
11762 }
11763
11764 // In offsetMBB, emit code to use the reg_save_area.
11765 if (offsetMBB) {
11766 assert(OffsetReg != 0);
11767
11768 // Read the reg_save_area address.
11769 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11770 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11771 .addOperand(Base)
11772 .addOperand(Scale)
11773 .addOperand(Index)
11774 .addDisp(Disp, 16)
11775 .addOperand(Segment)
11776 .setMemRefs(MMOBegin, MMOEnd);
11777
11778 // Zero-extend the offset
11779 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11780 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11781 .addImm(0)
11782 .addReg(OffsetReg)
11783 .addImm(X86::sub_32bit);
11784
11785 // Add the offset to the reg_save_area to get the final address.
11786 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11787 .addReg(OffsetReg64)
11788 .addReg(RegSaveReg);
11789
11790 // Compute the offset for the next argument
11791 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11792 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11793 .addReg(OffsetReg)
11794 .addImm(UseFPOffset ? 16 : 8);
11795
11796 // Store it back into the va_list.
11797 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11798 .addOperand(Base)
11799 .addOperand(Scale)
11800 .addOperand(Index)
11801 .addDisp(Disp, UseFPOffset ? 4 : 0)
11802 .addOperand(Segment)
11803 .addReg(NextOffsetReg)
11804 .setMemRefs(MMOBegin, MMOEnd);
11805
11806 // Jump to endMBB
11807 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11808 .addMBB(endMBB);
11809 }
11810
11811 //
11812 // Emit code to use overflow area
11813 //
11814
11815 // Load the overflow_area address into a register.
11816 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11817 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11818 .addOperand(Base)
11819 .addOperand(Scale)
11820 .addOperand(Index)
11821 .addDisp(Disp, 8)
11822 .addOperand(Segment)
11823 .setMemRefs(MMOBegin, MMOEnd);
11824
11825 // If we need to align it, do so. Otherwise, just copy the address
11826 // to OverflowDestReg.
11827 if (NeedsAlign) {
11828 // Align the overflow address
11829 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11830 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11831
11832 // aligned_addr = (addr + (align-1)) & ~(align-1)
11833 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11834 .addReg(OverflowAddrReg)
11835 .addImm(Align-1);
11836
11837 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11838 .addReg(TmpReg)
11839 .addImm(~(uint64_t)(Align-1));
11840 } else {
11841 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11842 .addReg(OverflowAddrReg);
11843 }
11844
11845 // Compute the next overflow address after this argument.
11846 // (the overflow address should be kept 8-byte aligned)
11847 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11848 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11849 .addReg(OverflowDestReg)
11850 .addImm(ArgSizeA8);
11851
11852 // Store the new overflow address.
11853 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11854 .addOperand(Base)
11855 .addOperand(Scale)
11856 .addOperand(Index)
11857 .addDisp(Disp, 8)
11858 .addOperand(Segment)
11859 .addReg(NextAddrReg)
11860 .setMemRefs(MMOBegin, MMOEnd);
11861
11862 // If we branched, emit the PHI to the front of endMBB.
11863 if (offsetMBB) {
11864 BuildMI(*endMBB, endMBB->begin(), DL,
11865 TII->get(X86::PHI), DestReg)
11866 .addReg(OffsetDestReg).addMBB(offsetMBB)
11867 .addReg(OverflowDestReg).addMBB(overflowMBB);
11868 }
11869
11870 // Erase the pseudo instruction
11871 MI->eraseFromParent();
11872
11873 return endMBB;
11874}
11875
11876MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011877X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11878 MachineInstr *MI,
11879 MachineBasicBlock *MBB) const {
11880 // Emit code to save XMM registers to the stack. The ABI says that the
11881 // number of registers to save is given in %al, so it's theoretically
11882 // possible to do an indirect jump trick to avoid saving all of them,
11883 // however this code takes a simpler approach and just executes all
11884 // of the stores if %al is non-zero. It's less code, and it's probably
11885 // easier on the hardware branch predictor, and stores aren't all that
11886 // expensive anyway.
11887
11888 // Create the new basic blocks. One block contains all the XMM stores,
11889 // and one block is the final destination regardless of whether any
11890 // stores were performed.
11891 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11892 MachineFunction *F = MBB->getParent();
11893 MachineFunction::iterator MBBIter = MBB;
11894 ++MBBIter;
11895 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11896 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11897 F->insert(MBBIter, XMMSaveMBB);
11898 F->insert(MBBIter, EndMBB);
11899
Dan Gohman14152b42010-07-06 20:24:04 +000011900 // Transfer the remainder of MBB and its successor edges to EndMBB.
11901 EndMBB->splice(EndMBB->begin(), MBB,
11902 llvm::next(MachineBasicBlock::iterator(MI)),
11903 MBB->end());
11904 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11905
Dan Gohmand6708ea2009-08-15 01:38:56 +000011906 // The original block will now fall through to the XMM save block.
11907 MBB->addSuccessor(XMMSaveMBB);
11908 // The XMMSaveMBB will fall through to the end block.
11909 XMMSaveMBB->addSuccessor(EndMBB);
11910
11911 // Now add the instructions.
11912 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11913 DebugLoc DL = MI->getDebugLoc();
11914
11915 unsigned CountReg = MI->getOperand(0).getReg();
11916 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11917 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11918
11919 if (!Subtarget->isTargetWin64()) {
11920 // If %al is 0, branch around the XMM save block.
11921 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011922 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011923 MBB->addSuccessor(EndMBB);
11924 }
11925
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011926 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011927 // In the XMM save block, save all the XMM argument registers.
11928 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11929 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011930 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011931 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011932 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011933 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011934 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011935 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011936 .addFrameIndex(RegSaveFrameIndex)
11937 .addImm(/*Scale=*/1)
11938 .addReg(/*IndexReg=*/0)
11939 .addImm(/*Disp=*/Offset)
11940 .addReg(/*Segment=*/0)
11941 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011942 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011943 }
11944
Dan Gohman14152b42010-07-06 20:24:04 +000011945 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011946
11947 return EndMBB;
11948}
Mon P Wang63307c32008-05-05 19:05:59 +000011949
Evan Cheng60c07e12006-07-05 22:17:51 +000011950MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000011951X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000011952 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000011953 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11954 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000011955
Chris Lattner52600972009-09-02 05:57:00 +000011956 // To "insert" a SELECT_CC instruction, we actually have to insert the
11957 // diamond control-flow pattern. The incoming instruction knows the
11958 // destination vreg to set, the condition code register to branch on, the
11959 // true/false values to select between, and a branch opcode to use.
11960 const BasicBlock *LLVM_BB = BB->getBasicBlock();
11961 MachineFunction::iterator It = BB;
11962 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000011963
Chris Lattner52600972009-09-02 05:57:00 +000011964 // thisMBB:
11965 // ...
11966 // TrueVal = ...
11967 // cmpTY ccX, r1, r2
11968 // bCC copy1MBB
11969 // fallthrough --> copy0MBB
11970 MachineBasicBlock *thisMBB = BB;
11971 MachineFunction *F = BB->getParent();
11972 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
11973 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000011974 F->insert(It, copy0MBB);
11975 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000011976
Bill Wendling730c07e2010-06-25 20:48:10 +000011977 // If the EFLAGS register isn't dead in the terminator, then claim that it's
11978 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000011979 if (!MI->killsRegister(X86::EFLAGS)) {
11980 copy0MBB->addLiveIn(X86::EFLAGS);
11981 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000011982 }
11983
Dan Gohman14152b42010-07-06 20:24:04 +000011984 // Transfer the remainder of BB and its successor edges to sinkMBB.
11985 sinkMBB->splice(sinkMBB->begin(), BB,
11986 llvm::next(MachineBasicBlock::iterator(MI)),
11987 BB->end());
11988 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
11989
11990 // Add the true and fallthrough blocks as its successors.
11991 BB->addSuccessor(copy0MBB);
11992 BB->addSuccessor(sinkMBB);
11993
11994 // Create the conditional branch instruction.
11995 unsigned Opc =
11996 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
11997 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
11998
Chris Lattner52600972009-09-02 05:57:00 +000011999 // copy0MBB:
12000 // %FalseValue = ...
12001 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012002 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012003
Chris Lattner52600972009-09-02 05:57:00 +000012004 // sinkMBB:
12005 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12006 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012007 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12008 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012009 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12010 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12011
Dan Gohman14152b42010-07-06 20:24:04 +000012012 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012013 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012014}
12015
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012016MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012017X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12018 bool Is64Bit) const {
12019 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12020 DebugLoc DL = MI->getDebugLoc();
12021 MachineFunction *MF = BB->getParent();
12022 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12023
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012024 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012025
12026 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12027 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12028
12029 // BB:
12030 // ... [Till the alloca]
12031 // If stacklet is not large enough, jump to mallocMBB
12032 //
12033 // bumpMBB:
12034 // Allocate by subtracting from RSP
12035 // Jump to continueMBB
12036 //
12037 // mallocMBB:
12038 // Allocate by call to runtime
12039 //
12040 // continueMBB:
12041 // ...
12042 // [rest of original BB]
12043 //
12044
12045 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12046 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12047 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12048
12049 MachineRegisterInfo &MRI = MF->getRegInfo();
12050 const TargetRegisterClass *AddrRegClass =
12051 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12052
12053 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12054 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12055 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012056 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012057 sizeVReg = MI->getOperand(1).getReg(),
12058 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12059
12060 MachineFunction::iterator MBBIter = BB;
12061 ++MBBIter;
12062
12063 MF->insert(MBBIter, bumpMBB);
12064 MF->insert(MBBIter, mallocMBB);
12065 MF->insert(MBBIter, continueMBB);
12066
12067 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12068 (MachineBasicBlock::iterator(MI)), BB->end());
12069 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12070
12071 // Add code to the main basic block to check if the stack limit has been hit,
12072 // and if so, jump to mallocMBB otherwise to bumpMBB.
12073 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012074 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012075 .addReg(tmpSPVReg).addReg(sizeVReg);
12076 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012077 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012078 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012079 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12080
12081 // bumpMBB simply decreases the stack pointer, since we know the current
12082 // stacklet has enough space.
12083 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012084 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012085 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012086 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012087 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12088
12089 // Calls into a routine in libgcc to allocate more space from the heap.
12090 if (Is64Bit) {
12091 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12092 .addReg(sizeVReg);
12093 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12094 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12095 } else {
12096 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12097 .addImm(12);
12098 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12099 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12100 .addExternalSymbol("__morestack_allocate_stack_space");
12101 }
12102
12103 if (!Is64Bit)
12104 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12105 .addImm(16);
12106
12107 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12108 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12109 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12110
12111 // Set up the CFG correctly.
12112 BB->addSuccessor(bumpMBB);
12113 BB->addSuccessor(mallocMBB);
12114 mallocMBB->addSuccessor(continueMBB);
12115 bumpMBB->addSuccessor(continueMBB);
12116
12117 // Take care of the PHI nodes.
12118 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12119 MI->getOperand(0).getReg())
12120 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12121 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12122
12123 // Delete the original pseudo instruction.
12124 MI->eraseFromParent();
12125
12126 // And we're done.
12127 return continueMBB;
12128}
12129
12130MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012131X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012132 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012133 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12134 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012135
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012136 assert(!Subtarget->isTargetEnvMacho());
12137
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012138 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12139 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012140
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012141 if (Subtarget->isTargetWin64()) {
12142 if (Subtarget->isTargetCygMing()) {
12143 // ___chkstk(Mingw64):
12144 // Clobbers R10, R11, RAX and EFLAGS.
12145 // Updates RSP.
12146 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12147 .addExternalSymbol("___chkstk")
12148 .addReg(X86::RAX, RegState::Implicit)
12149 .addReg(X86::RSP, RegState::Implicit)
12150 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12151 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12152 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12153 } else {
12154 // __chkstk(MSVCRT): does not update stack pointer.
12155 // Clobbers R10, R11 and EFLAGS.
12156 // FIXME: RAX(allocated size) might be reused and not killed.
12157 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12158 .addExternalSymbol("__chkstk")
12159 .addReg(X86::RAX, RegState::Implicit)
12160 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12161 // RAX has the offset to subtracted from RSP.
12162 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12163 .addReg(X86::RSP)
12164 .addReg(X86::RAX);
12165 }
12166 } else {
12167 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012168 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12169
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012170 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12171 .addExternalSymbol(StackProbeSymbol)
12172 .addReg(X86::EAX, RegState::Implicit)
12173 .addReg(X86::ESP, RegState::Implicit)
12174 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12175 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12176 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12177 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012178
Dan Gohman14152b42010-07-06 20:24:04 +000012179 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012180 return BB;
12181}
Chris Lattner52600972009-09-02 05:57:00 +000012182
12183MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012184X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12185 MachineBasicBlock *BB) const {
12186 // This is pretty easy. We're taking the value that we received from
12187 // our load from the relocation, sticking it in either RDI (x86-64)
12188 // or EAX and doing an indirect call. The return value will then
12189 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012190 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012191 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012192 DebugLoc DL = MI->getDebugLoc();
12193 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012194
12195 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012196 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012197
Eric Christopher30ef0e52010-06-03 04:07:48 +000012198 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012199 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12200 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012201 .addReg(X86::RIP)
12202 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012203 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012204 MI->getOperand(3).getTargetFlags())
12205 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012206 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012207 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012208 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012209 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12210 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012211 .addReg(0)
12212 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012213 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012214 MI->getOperand(3).getTargetFlags())
12215 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012216 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012217 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012218 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012219 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12220 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012221 .addReg(TII->getGlobalBaseReg(F))
12222 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012223 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012224 MI->getOperand(3).getTargetFlags())
12225 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012226 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012227 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012228 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012229
Dan Gohman14152b42010-07-06 20:24:04 +000012230 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012231 return BB;
12232}
12233
12234MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012235X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012236 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012237 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012238 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012239 case X86::TAILJMPd64:
12240 case X86::TAILJMPr64:
12241 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012242 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012243 case X86::TCRETURNdi64:
12244 case X86::TCRETURNri64:
12245 case X86::TCRETURNmi64:
12246 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12247 // On AMD64, additional defs should be added before register allocation.
12248 if (!Subtarget->isTargetWin64()) {
12249 MI->addRegisterDefined(X86::RSI);
12250 MI->addRegisterDefined(X86::RDI);
12251 MI->addRegisterDefined(X86::XMM6);
12252 MI->addRegisterDefined(X86::XMM7);
12253 MI->addRegisterDefined(X86::XMM8);
12254 MI->addRegisterDefined(X86::XMM9);
12255 MI->addRegisterDefined(X86::XMM10);
12256 MI->addRegisterDefined(X86::XMM11);
12257 MI->addRegisterDefined(X86::XMM12);
12258 MI->addRegisterDefined(X86::XMM13);
12259 MI->addRegisterDefined(X86::XMM14);
12260 MI->addRegisterDefined(X86::XMM15);
12261 }
12262 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012263 case X86::WIN_ALLOCA:
12264 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012265 case X86::SEG_ALLOCA_32:
12266 return EmitLoweredSegAlloca(MI, BB, false);
12267 case X86::SEG_ALLOCA_64:
12268 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012269 case X86::TLSCall_32:
12270 case X86::TLSCall_64:
12271 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012272 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012273 case X86::CMOV_FR32:
12274 case X86::CMOV_FR64:
12275 case X86::CMOV_V4F32:
12276 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012277 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012278 case X86::CMOV_V8F32:
12279 case X86::CMOV_V4F64:
12280 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012281 case X86::CMOV_GR16:
12282 case X86::CMOV_GR32:
12283 case X86::CMOV_RFP32:
12284 case X86::CMOV_RFP64:
12285 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012286 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012287
Dale Johannesen849f2142007-07-03 00:53:03 +000012288 case X86::FP32_TO_INT16_IN_MEM:
12289 case X86::FP32_TO_INT32_IN_MEM:
12290 case X86::FP32_TO_INT64_IN_MEM:
12291 case X86::FP64_TO_INT16_IN_MEM:
12292 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012293 case X86::FP64_TO_INT64_IN_MEM:
12294 case X86::FP80_TO_INT16_IN_MEM:
12295 case X86::FP80_TO_INT32_IN_MEM:
12296 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012297 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12298 DebugLoc DL = MI->getDebugLoc();
12299
Evan Cheng60c07e12006-07-05 22:17:51 +000012300 // Change the floating point control register to use "round towards zero"
12301 // mode when truncating to an integer value.
12302 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012303 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012304 addFrameReference(BuildMI(*BB, MI, DL,
12305 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012306
12307 // Load the old value of the high byte of the control word...
12308 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012309 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012310 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012311 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012312
12313 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012314 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012315 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012316
12317 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012318 addFrameReference(BuildMI(*BB, MI, DL,
12319 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012320
12321 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012322 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012323 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012324
12325 // Get the X86 opcode to use.
12326 unsigned Opc;
12327 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012328 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012329 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12330 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12331 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12332 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12333 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12334 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012335 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12336 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12337 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012338 }
12339
12340 X86AddressMode AM;
12341 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012342 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012343 AM.BaseType = X86AddressMode::RegBase;
12344 AM.Base.Reg = Op.getReg();
12345 } else {
12346 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012347 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012348 }
12349 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012350 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012351 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012352 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012353 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012354 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012355 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012356 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012357 AM.GV = Op.getGlobal();
12358 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012359 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012360 }
Dan Gohman14152b42010-07-06 20:24:04 +000012361 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012362 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012363
12364 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012365 addFrameReference(BuildMI(*BB, MI, DL,
12366 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012367
Dan Gohman14152b42010-07-06 20:24:04 +000012368 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012369 return BB;
12370 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012371 // String/text processing lowering.
12372 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012373 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012374 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12375 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012376 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012377 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12378 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012379 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012380 return EmitPCMP(MI, BB, 5, false /* in mem */);
12381 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012382 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012383 return EmitPCMP(MI, BB, 5, true /* in mem */);
12384
Eric Christopher228232b2010-11-30 07:20:12 +000012385 // Thread synchronization.
12386 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012387 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012388 case X86::MWAIT:
12389 return EmitMwait(MI, BB);
12390
Eric Christopherb120ab42009-08-18 22:50:32 +000012391 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012392 case X86::ATOMAND32:
12393 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012394 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012395 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012396 X86::NOT32r, X86::EAX,
12397 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012398 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012399 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12400 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012401 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012402 X86::NOT32r, X86::EAX,
12403 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012404 case X86::ATOMXOR32:
12405 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012406 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012407 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012408 X86::NOT32r, X86::EAX,
12409 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012410 case X86::ATOMNAND32:
12411 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012412 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012413 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012414 X86::NOT32r, X86::EAX,
12415 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012416 case X86::ATOMMIN32:
12417 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12418 case X86::ATOMMAX32:
12419 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12420 case X86::ATOMUMIN32:
12421 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12422 case X86::ATOMUMAX32:
12423 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012424
12425 case X86::ATOMAND16:
12426 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12427 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012428 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012429 X86::NOT16r, X86::AX,
12430 X86::GR16RegisterClass);
12431 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012432 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012433 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012434 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012435 X86::NOT16r, X86::AX,
12436 X86::GR16RegisterClass);
12437 case X86::ATOMXOR16:
12438 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12439 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012440 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012441 X86::NOT16r, X86::AX,
12442 X86::GR16RegisterClass);
12443 case X86::ATOMNAND16:
12444 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12445 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012446 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012447 X86::NOT16r, X86::AX,
12448 X86::GR16RegisterClass, true);
12449 case X86::ATOMMIN16:
12450 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12451 case X86::ATOMMAX16:
12452 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12453 case X86::ATOMUMIN16:
12454 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12455 case X86::ATOMUMAX16:
12456 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12457
12458 case X86::ATOMAND8:
12459 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12460 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012461 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012462 X86::NOT8r, X86::AL,
12463 X86::GR8RegisterClass);
12464 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012465 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012466 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012467 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012468 X86::NOT8r, X86::AL,
12469 X86::GR8RegisterClass);
12470 case X86::ATOMXOR8:
12471 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12472 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012473 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012474 X86::NOT8r, X86::AL,
12475 X86::GR8RegisterClass);
12476 case X86::ATOMNAND8:
12477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12478 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012479 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012480 X86::NOT8r, X86::AL,
12481 X86::GR8RegisterClass, true);
12482 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012483 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012484 case X86::ATOMAND64:
12485 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012486 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012487 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012488 X86::NOT64r, X86::RAX,
12489 X86::GR64RegisterClass);
12490 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012491 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12492 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012493 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012494 X86::NOT64r, X86::RAX,
12495 X86::GR64RegisterClass);
12496 case X86::ATOMXOR64:
12497 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012498 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012499 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012500 X86::NOT64r, X86::RAX,
12501 X86::GR64RegisterClass);
12502 case X86::ATOMNAND64:
12503 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12504 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012505 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012506 X86::NOT64r, X86::RAX,
12507 X86::GR64RegisterClass, true);
12508 case X86::ATOMMIN64:
12509 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12510 case X86::ATOMMAX64:
12511 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12512 case X86::ATOMUMIN64:
12513 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12514 case X86::ATOMUMAX64:
12515 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012516
12517 // This group does 64-bit operations on a 32-bit host.
12518 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012519 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012520 X86::AND32rr, X86::AND32rr,
12521 X86::AND32ri, X86::AND32ri,
12522 false);
12523 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012524 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012525 X86::OR32rr, X86::OR32rr,
12526 X86::OR32ri, X86::OR32ri,
12527 false);
12528 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012529 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012530 X86::XOR32rr, X86::XOR32rr,
12531 X86::XOR32ri, X86::XOR32ri,
12532 false);
12533 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012534 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012535 X86::AND32rr, X86::AND32rr,
12536 X86::AND32ri, X86::AND32ri,
12537 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012538 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012539 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012540 X86::ADD32rr, X86::ADC32rr,
12541 X86::ADD32ri, X86::ADC32ri,
12542 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012543 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012544 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012545 X86::SUB32rr, X86::SBB32rr,
12546 X86::SUB32ri, X86::SBB32ri,
12547 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012548 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012549 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012550 X86::MOV32rr, X86::MOV32rr,
12551 X86::MOV32ri, X86::MOV32ri,
12552 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012553 case X86::VASTART_SAVE_XMM_REGS:
12554 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012555
12556 case X86::VAARG_64:
12557 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012558 }
12559}
12560
12561//===----------------------------------------------------------------------===//
12562// X86 Optimization Hooks
12563//===----------------------------------------------------------------------===//
12564
Dan Gohman475871a2008-07-27 21:46:04 +000012565void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012566 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012567 APInt &KnownZero,
12568 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012569 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012570 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012571 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012572 assert((Opc >= ISD::BUILTIN_OP_END ||
12573 Opc == ISD::INTRINSIC_WO_CHAIN ||
12574 Opc == ISD::INTRINSIC_W_CHAIN ||
12575 Opc == ISD::INTRINSIC_VOID) &&
12576 "Should use MaskedValueIsZero if you don't know whether Op"
12577 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012578
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012579 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012580 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012581 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012582 case X86ISD::ADD:
12583 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012584 case X86ISD::ADC:
12585 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012586 case X86ISD::SMUL:
12587 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012588 case X86ISD::INC:
12589 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012590 case X86ISD::OR:
12591 case X86ISD::XOR:
12592 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012593 // These nodes' second result is a boolean.
12594 if (Op.getResNo() == 0)
12595 break;
12596 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012597 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012598 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12599 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012600 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012601 case ISD::INTRINSIC_WO_CHAIN: {
12602 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12603 unsigned NumLoBits = 0;
12604 switch (IntId) {
12605 default: break;
12606 case Intrinsic::x86_sse_movmsk_ps:
12607 case Intrinsic::x86_avx_movmsk_ps_256:
12608 case Intrinsic::x86_sse2_movmsk_pd:
12609 case Intrinsic::x86_avx_movmsk_pd_256:
12610 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012611 case Intrinsic::x86_sse2_pmovmskb_128:
12612 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012613 // High bits of movmskp{s|d}, pmovmskb are known zero.
12614 switch (IntId) {
12615 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12616 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12617 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12618 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12619 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12620 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012621 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012622 }
12623 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12624 Mask.getBitWidth() - NumLoBits);
12625 break;
12626 }
12627 }
12628 break;
12629 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012630 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012631}
Chris Lattner259e97c2006-01-31 19:43:35 +000012632
Owen Andersonbc146b02010-09-21 20:42:50 +000012633unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12634 unsigned Depth) const {
12635 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12636 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12637 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012638
Owen Andersonbc146b02010-09-21 20:42:50 +000012639 // Fallback case.
12640 return 1;
12641}
12642
Evan Cheng206ee9d2006-07-07 08:33:52 +000012643/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012644/// node is a GlobalAddress + offset.
12645bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012646 const GlobalValue* &GA,
12647 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012648 if (N->getOpcode() == X86ISD::Wrapper) {
12649 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012650 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012651 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012652 return true;
12653 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012654 }
Evan Chengad4196b2008-05-12 19:56:52 +000012655 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012656}
12657
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012658/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12659/// same as extracting the high 128-bit part of 256-bit vector and then
12660/// inserting the result into the low part of a new 256-bit vector
12661static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12662 EVT VT = SVOp->getValueType(0);
12663 int NumElems = VT.getVectorNumElements();
12664
12665 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12666 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12667 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12668 SVOp->getMaskElt(j) >= 0)
12669 return false;
12670
12671 return true;
12672}
12673
12674/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12675/// same as extracting the low 128-bit part of 256-bit vector and then
12676/// inserting the result into the high part of a new 256-bit vector
12677static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12678 EVT VT = SVOp->getValueType(0);
12679 int NumElems = VT.getVectorNumElements();
12680
12681 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12682 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12683 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12684 SVOp->getMaskElt(j) >= 0)
12685 return false;
12686
12687 return true;
12688}
12689
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012690/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12691static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012692 TargetLowering::DAGCombinerInfo &DCI,
12693 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012694 DebugLoc dl = N->getDebugLoc();
12695 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12696 SDValue V1 = SVOp->getOperand(0);
12697 SDValue V2 = SVOp->getOperand(1);
12698 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012699 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012700
12701 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12702 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12703 //
12704 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012705 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012706 // V UNDEF BUILD_VECTOR UNDEF
12707 // \ / \ /
12708 // CONCAT_VECTOR CONCAT_VECTOR
12709 // \ /
12710 // \ /
12711 // RESULT: V + zero extended
12712 //
12713 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12714 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12715 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12716 return SDValue();
12717
12718 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12719 return SDValue();
12720
12721 // To match the shuffle mask, the first half of the mask should
12722 // be exactly the first vector, and all the rest a splat with the
12723 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012724 for (int i = 0; i < NumElems/2; ++i)
12725 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12726 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12727 return SDValue();
12728
Chad Rosier3d1161e2012-01-03 21:05:52 +000012729 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12730 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12731 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12732 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12733 SDValue ResNode =
12734 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12735 Ld->getMemoryVT(),
12736 Ld->getPointerInfo(),
12737 Ld->getAlignment(),
12738 false/*isVolatile*/, true/*ReadMem*/,
12739 false/*WriteMem*/);
12740 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12741 }
12742
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012743 // Emit a zeroed vector and insert the desired subvector on its
12744 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012745 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012746 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12747 DAG.getConstant(0, MVT::i32), DAG, dl);
12748 return DCI.CombineTo(N, InsV);
12749 }
12750
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012751 //===--------------------------------------------------------------------===//
12752 // Combine some shuffles into subvector extracts and inserts:
12753 //
12754
12755 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12756 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12757 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12758 DAG, dl);
12759 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12760 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12761 return DCI.CombineTo(N, InsV);
12762 }
12763
12764 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12765 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12766 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12767 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12768 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12769 return DCI.CombineTo(N, InsV);
12770 }
12771
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012772 return SDValue();
12773}
12774
12775/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012776static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012777 TargetLowering::DAGCombinerInfo &DCI,
12778 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012779 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012780 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012781
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012782 // Don't create instructions with illegal types after legalize types has run.
12783 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12784 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12785 return SDValue();
12786
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012787 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12788 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12789 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012790 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012791
12792 // Only handle 128 wide vector from here on.
12793 if (VT.getSizeInBits() != 128)
12794 return SDValue();
12795
12796 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12797 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12798 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012799 SmallVector<SDValue, 16> Elts;
12800 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012801 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012802
Nate Begemanfdea31a2010-03-24 20:49:50 +000012803 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012804}
Evan Chengd880b972008-05-09 21:53:03 +000012805
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012806/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12807/// generation and convert it from being a bunch of shuffles and extracts
12808/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012809static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12810 const TargetLowering &TLI) {
12811 SDValue InputVector = N->getOperand(0);
12812
12813 // Only operate on vectors of 4 elements, where the alternative shuffling
12814 // gets to be more expensive.
12815 if (InputVector.getValueType() != MVT::v4i32)
12816 return SDValue();
12817
12818 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12819 // single use which is a sign-extend or zero-extend, and all elements are
12820 // used.
12821 SmallVector<SDNode *, 4> Uses;
12822 unsigned ExtractedElements = 0;
12823 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12824 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12825 if (UI.getUse().getResNo() != InputVector.getResNo())
12826 return SDValue();
12827
12828 SDNode *Extract = *UI;
12829 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12830 return SDValue();
12831
12832 if (Extract->getValueType(0) != MVT::i32)
12833 return SDValue();
12834 if (!Extract->hasOneUse())
12835 return SDValue();
12836 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12837 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12838 return SDValue();
12839 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12840 return SDValue();
12841
12842 // Record which element was extracted.
12843 ExtractedElements |=
12844 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12845
12846 Uses.push_back(Extract);
12847 }
12848
12849 // If not all the elements were used, this may not be worthwhile.
12850 if (ExtractedElements != 15)
12851 return SDValue();
12852
12853 // Ok, we've now decided to do the transformation.
12854 DebugLoc dl = InputVector.getDebugLoc();
12855
12856 // Store the value to a temporary stack slot.
12857 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000012858 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
12859 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012860
12861 // Replace each use (extract) with a load of the appropriate element.
12862 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
12863 UE = Uses.end(); UI != UE; ++UI) {
12864 SDNode *Extract = *UI;
12865
Nadav Rotem86694292011-05-17 08:31:57 +000012866 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012867 SDValue Idx = Extract->getOperand(1);
12868 unsigned EltSize =
12869 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
12870 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
12871 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
12872
Nadav Rotem86694292011-05-17 08:31:57 +000012873 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000012874 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012875
12876 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000012877 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000012878 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000012879 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012880
12881 // Replace the exact with the load.
12882 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
12883 }
12884
12885 // The replacement was made in place; don't return anything.
12886 return SDValue();
12887}
12888
Duncan Sands6bcd2192011-09-17 16:49:39 +000012889/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
12890/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000012891static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000012892 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000012893 const X86Subtarget *Subtarget) {
12894 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000012895 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000012896 // Get the LHS/RHS of the select.
12897 SDValue LHS = N->getOperand(1);
12898 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000012899 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000012900
Dan Gohman670e5392009-09-21 18:03:22 +000012901 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000012902 // instructions match the semantics of the common C idiom x<y?x:y but not
12903 // x<=y?x:y, because of how they handle negative zero (which can be
12904 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000012905 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
12906 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000012907 (Subtarget->hasSSE2() ||
12908 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012909 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012910
Chris Lattner47b4ce82009-03-11 05:48:52 +000012911 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000012912 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000012913 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
12914 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012915 switch (CC) {
12916 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012917 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000012918 // Converting this to a min would handle NaNs incorrectly, and swapping
12919 // the operands would cause it to handle comparisons between positive
12920 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012921 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012922 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012923 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12924 break;
12925 std::swap(LHS, RHS);
12926 }
Dan Gohman670e5392009-09-21 18:03:22 +000012927 Opcode = X86ISD::FMIN;
12928 break;
12929 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000012930 // Converting this to a min would handle comparisons between positive
12931 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012932 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012933 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
12934 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012935 Opcode = X86ISD::FMIN;
12936 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012937 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000012938 // Converting this to a min would handle both negative zeros and NaNs
12939 // incorrectly, but we can swap the operands to fix both.
12940 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012941 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012942 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000012943 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012944 Opcode = X86ISD::FMIN;
12945 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012946
Dan Gohman670e5392009-09-21 18:03:22 +000012947 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012948 // Converting this to a max would handle comparisons between positive
12949 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012950 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000012951 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012952 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012953 Opcode = X86ISD::FMAX;
12954 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000012955 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012956 // Converting this to a max would handle NaNs incorrectly, and swapping
12957 // the operands would cause it to handle comparisons between positive
12958 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000012959 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012960 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012961 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
12962 break;
12963 std::swap(LHS, RHS);
12964 }
Dan Gohman670e5392009-09-21 18:03:22 +000012965 Opcode = X86ISD::FMAX;
12966 break;
12967 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012968 // Converting this to a max would handle both negative zeros and NaNs
12969 // incorrectly, but we can swap the operands to fix both.
12970 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000012971 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012972 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000012973 case ISD::SETGE:
12974 Opcode = X86ISD::FMAX;
12975 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000012976 }
Dan Gohman670e5392009-09-21 18:03:22 +000012977 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000012978 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
12979 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000012980 switch (CC) {
12981 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000012982 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000012983 // Converting this to a min would handle comparisons between positive
12984 // and negative zero incorrectly, and swapping the operands would
12985 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012986 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012987 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000012988 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000012989 break;
12990 std::swap(LHS, RHS);
12991 }
Dan Gohman670e5392009-09-21 18:03:22 +000012992 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000012993 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012994 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000012995 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012996 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000012997 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
12998 break;
Dan Gohman670e5392009-09-21 18:03:22 +000012999 Opcode = X86ISD::FMIN;
13000 break;
13001 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013002 // Converting this to a min would handle both negative zeros and NaNs
13003 // incorrectly, but we can swap the operands to fix both.
13004 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013005 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013006 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013007 case ISD::SETGE:
13008 Opcode = X86ISD::FMIN;
13009 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013010
Dan Gohman670e5392009-09-21 18:03:22 +000013011 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013012 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013013 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013014 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013015 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013016 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013017 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013018 // Converting this to a max would handle comparisons between positive
13019 // and negative zero incorrectly, and swapping the operands would
13020 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013021 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013022 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013023 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013024 break;
13025 std::swap(LHS, RHS);
13026 }
Dan Gohman670e5392009-09-21 18:03:22 +000013027 Opcode = X86ISD::FMAX;
13028 break;
13029 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013030 // Converting this to a max would handle both negative zeros and NaNs
13031 // incorrectly, but we can swap the operands to fix both.
13032 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013033 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013034 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013035 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013036 Opcode = X86ISD::FMAX;
13037 break;
13038 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013039 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013040
Chris Lattner47b4ce82009-03-11 05:48:52 +000013041 if (Opcode)
13042 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013043 }
Eric Christopherfd179292009-08-27 18:07:15 +000013044
Chris Lattnerd1980a52009-03-12 06:52:53 +000013045 // If this is a select between two integer constants, try to do some
13046 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013047 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13048 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013049 // Don't do this for crazy integer types.
13050 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13051 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013052 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013053 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013054
Chris Lattnercee56e72009-03-13 05:53:31 +000013055 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013056 // Efficiently invertible.
13057 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13058 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13059 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13060 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013061 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013062 }
Eric Christopherfd179292009-08-27 18:07:15 +000013063
Chris Lattnerd1980a52009-03-12 06:52:53 +000013064 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013065 if (FalseC->getAPIntValue() == 0 &&
13066 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013067 if (NeedsCondInvert) // Invert the condition if needed.
13068 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13069 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013070
Chris Lattnerd1980a52009-03-12 06:52:53 +000013071 // Zero extend the condition if needed.
13072 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013073
Chris Lattnercee56e72009-03-13 05:53:31 +000013074 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013075 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013076 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013077 }
Eric Christopherfd179292009-08-27 18:07:15 +000013078
Chris Lattner97a29a52009-03-13 05:22:11 +000013079 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013080 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013081 if (NeedsCondInvert) // Invert the condition if needed.
13082 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13083 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013084
Chris Lattner97a29a52009-03-13 05:22:11 +000013085 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013086 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13087 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013088 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013089 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013090 }
Eric Christopherfd179292009-08-27 18:07:15 +000013091
Chris Lattnercee56e72009-03-13 05:53:31 +000013092 // Optimize cases that will turn into an LEA instruction. This requires
13093 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013094 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013095 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013096 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013097
Chris Lattnercee56e72009-03-13 05:53:31 +000013098 bool isFastMultiplier = false;
13099 if (Diff < 10) {
13100 switch ((unsigned char)Diff) {
13101 default: break;
13102 case 1: // result = add base, cond
13103 case 2: // result = lea base( , cond*2)
13104 case 3: // result = lea base(cond, cond*2)
13105 case 4: // result = lea base( , cond*4)
13106 case 5: // result = lea base(cond, cond*4)
13107 case 8: // result = lea base( , cond*8)
13108 case 9: // result = lea base(cond, cond*8)
13109 isFastMultiplier = true;
13110 break;
13111 }
13112 }
Eric Christopherfd179292009-08-27 18:07:15 +000013113
Chris Lattnercee56e72009-03-13 05:53:31 +000013114 if (isFastMultiplier) {
13115 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13116 if (NeedsCondInvert) // Invert the condition if needed.
13117 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13118 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013119
Chris Lattnercee56e72009-03-13 05:53:31 +000013120 // Zero extend the condition if needed.
13121 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13122 Cond);
13123 // Scale the condition by the difference.
13124 if (Diff != 1)
13125 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13126 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013127
Chris Lattnercee56e72009-03-13 05:53:31 +000013128 // Add the base if non-zero.
13129 if (FalseC->getAPIntValue() != 0)
13130 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13131 SDValue(FalseC, 0));
13132 return Cond;
13133 }
Eric Christopherfd179292009-08-27 18:07:15 +000013134 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013135 }
13136 }
Eric Christopherfd179292009-08-27 18:07:15 +000013137
Evan Cheng56f582d2012-01-04 01:41:39 +000013138 // Canonicalize max and min:
13139 // (x > y) ? x : y -> (x >= y) ? x : y
13140 // (x < y) ? x : y -> (x <= y) ? x : y
13141 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13142 // the need for an extra compare
13143 // against zero. e.g.
13144 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13145 // subl %esi, %edi
13146 // testl %edi, %edi
13147 // movl $0, %eax
13148 // cmovgl %edi, %eax
13149 // =>
13150 // xorl %eax, %eax
13151 // subl %esi, $edi
13152 // cmovsl %eax, %edi
13153 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13154 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13155 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13156 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13157 switch (CC) {
13158 default: break;
13159 case ISD::SETLT:
13160 case ISD::SETGT: {
13161 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13162 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13163 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13164 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13165 }
13166 }
13167 }
13168
Nadav Rotemcc616562012-01-15 19:27:55 +000013169 // If we know that this node is legal then we know that it is going to be
13170 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13171 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13172 // to simplify previous instructions.
13173 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13174 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13175 !DCI.isBeforeLegalize() &&
13176 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13177 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13178 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13179 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13180
13181 APInt KnownZero, KnownOne;
13182 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13183 DCI.isBeforeLegalizeOps());
13184 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13185 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13186 DCI.CommitTargetLoweringOpt(TLO);
13187 }
13188
Dan Gohman475871a2008-07-27 21:46:04 +000013189 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013190}
13191
Chris Lattnerd1980a52009-03-12 06:52:53 +000013192/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13193static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13194 TargetLowering::DAGCombinerInfo &DCI) {
13195 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013196
Chris Lattnerd1980a52009-03-12 06:52:53 +000013197 // If the flag operand isn't dead, don't touch this CMOV.
13198 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13199 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013200
Evan Chengb5a55d92011-05-24 01:48:22 +000013201 SDValue FalseOp = N->getOperand(0);
13202 SDValue TrueOp = N->getOperand(1);
13203 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13204 SDValue Cond = N->getOperand(3);
13205 if (CC == X86::COND_E || CC == X86::COND_NE) {
13206 switch (Cond.getOpcode()) {
13207 default: break;
13208 case X86ISD::BSR:
13209 case X86ISD::BSF:
13210 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13211 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13212 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13213 }
13214 }
13215
Chris Lattnerd1980a52009-03-12 06:52:53 +000013216 // If this is a select between two integer constants, try to do some
13217 // optimizations. Note that the operands are ordered the opposite of SELECT
13218 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013219 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13220 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013221 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13222 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013223 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13224 CC = X86::GetOppositeBranchCondition(CC);
13225 std::swap(TrueC, FalseC);
13226 }
Eric Christopherfd179292009-08-27 18:07:15 +000013227
Chris Lattnerd1980a52009-03-12 06:52:53 +000013228 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013229 // This is efficient for any integer data type (including i8/i16) and
13230 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013231 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013232 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13233 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013234
Chris Lattnerd1980a52009-03-12 06:52:53 +000013235 // Zero extend the condition if needed.
13236 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013237
Chris Lattnerd1980a52009-03-12 06:52:53 +000013238 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13239 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013240 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013241 if (N->getNumValues() == 2) // Dead flag value?
13242 return DCI.CombineTo(N, Cond, SDValue());
13243 return Cond;
13244 }
Eric Christopherfd179292009-08-27 18:07:15 +000013245
Chris Lattnercee56e72009-03-13 05:53:31 +000013246 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13247 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013248 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013249 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13250 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013251
Chris Lattner97a29a52009-03-13 05:22:11 +000013252 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013253 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13254 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013255 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13256 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013257
Chris Lattner97a29a52009-03-13 05:22:11 +000013258 if (N->getNumValues() == 2) // Dead flag value?
13259 return DCI.CombineTo(N, Cond, SDValue());
13260 return Cond;
13261 }
Eric Christopherfd179292009-08-27 18:07:15 +000013262
Chris Lattnercee56e72009-03-13 05:53:31 +000013263 // Optimize cases that will turn into an LEA instruction. This requires
13264 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013265 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013266 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013267 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013268
Chris Lattnercee56e72009-03-13 05:53:31 +000013269 bool isFastMultiplier = false;
13270 if (Diff < 10) {
13271 switch ((unsigned char)Diff) {
13272 default: break;
13273 case 1: // result = add base, cond
13274 case 2: // result = lea base( , cond*2)
13275 case 3: // result = lea base(cond, cond*2)
13276 case 4: // result = lea base( , cond*4)
13277 case 5: // result = lea base(cond, cond*4)
13278 case 8: // result = lea base( , cond*8)
13279 case 9: // result = lea base(cond, cond*8)
13280 isFastMultiplier = true;
13281 break;
13282 }
13283 }
Eric Christopherfd179292009-08-27 18:07:15 +000013284
Chris Lattnercee56e72009-03-13 05:53:31 +000013285 if (isFastMultiplier) {
13286 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013287 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13288 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013289 // Zero extend the condition if needed.
13290 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13291 Cond);
13292 // Scale the condition by the difference.
13293 if (Diff != 1)
13294 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13295 DAG.getConstant(Diff, Cond.getValueType()));
13296
13297 // Add the base if non-zero.
13298 if (FalseC->getAPIntValue() != 0)
13299 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13300 SDValue(FalseC, 0));
13301 if (N->getNumValues() == 2) // Dead flag value?
13302 return DCI.CombineTo(N, Cond, SDValue());
13303 return Cond;
13304 }
Eric Christopherfd179292009-08-27 18:07:15 +000013305 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013306 }
13307 }
13308 return SDValue();
13309}
13310
13311
Evan Cheng0b0cd912009-03-28 05:57:29 +000013312/// PerformMulCombine - Optimize a single multiply with constant into two
13313/// in order to implement it with two cheaper instructions, e.g.
13314/// LEA + SHL, LEA + LEA.
13315static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13316 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013317 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13318 return SDValue();
13319
Owen Andersone50ed302009-08-10 22:56:29 +000013320 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013321 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013322 return SDValue();
13323
13324 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13325 if (!C)
13326 return SDValue();
13327 uint64_t MulAmt = C->getZExtValue();
13328 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13329 return SDValue();
13330
13331 uint64_t MulAmt1 = 0;
13332 uint64_t MulAmt2 = 0;
13333 if ((MulAmt % 9) == 0) {
13334 MulAmt1 = 9;
13335 MulAmt2 = MulAmt / 9;
13336 } else if ((MulAmt % 5) == 0) {
13337 MulAmt1 = 5;
13338 MulAmt2 = MulAmt / 5;
13339 } else if ((MulAmt % 3) == 0) {
13340 MulAmt1 = 3;
13341 MulAmt2 = MulAmt / 3;
13342 }
13343 if (MulAmt2 &&
13344 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13345 DebugLoc DL = N->getDebugLoc();
13346
13347 if (isPowerOf2_64(MulAmt2) &&
13348 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13349 // If second multiplifer is pow2, issue it first. We want the multiply by
13350 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13351 // is an add.
13352 std::swap(MulAmt1, MulAmt2);
13353
13354 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013355 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013356 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013357 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013358 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013359 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013360 DAG.getConstant(MulAmt1, VT));
13361
Eric Christopherfd179292009-08-27 18:07:15 +000013362 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013363 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013364 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013365 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013366 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013367 DAG.getConstant(MulAmt2, VT));
13368
13369 // Do not add new nodes to DAG combiner worklist.
13370 DCI.CombineTo(N, NewMul, false);
13371 }
13372 return SDValue();
13373}
13374
Evan Chengad9c0a32009-12-15 00:53:42 +000013375static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13376 SDValue N0 = N->getOperand(0);
13377 SDValue N1 = N->getOperand(1);
13378 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13379 EVT VT = N0.getValueType();
13380
13381 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13382 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013383 if (VT.isInteger() && !VT.isVector() &&
13384 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013385 N0.getOperand(1).getOpcode() == ISD::Constant) {
13386 SDValue N00 = N0.getOperand(0);
13387 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13388 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13389 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13390 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13391 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13392 APInt ShAmt = N1C->getAPIntValue();
13393 Mask = Mask.shl(ShAmt);
13394 if (Mask != 0)
13395 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13396 N00, DAG.getConstant(Mask, VT));
13397 }
13398 }
13399
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013400
13401 // Hardware support for vector shifts is sparse which makes us scalarize the
13402 // vector operations in many cases. Also, on sandybridge ADD is faster than
13403 // shl.
13404 // (shl V, 1) -> add V,V
13405 if (isSplatVector(N1.getNode())) {
13406 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13407 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13408 // We shift all of the values by one. In many cases we do not have
13409 // hardware support for this operation. This is better expressed as an ADD
13410 // of two values.
13411 if (N1C && (1 == N1C->getZExtValue())) {
13412 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13413 }
13414 }
13415
Evan Chengad9c0a32009-12-15 00:53:42 +000013416 return SDValue();
13417}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013418
Nate Begeman740ab032009-01-26 00:52:55 +000013419/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13420/// when possible.
13421static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13422 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013423 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013424 if (N->getOpcode() == ISD::SHL) {
13425 SDValue V = PerformSHLCombine(N, DAG);
13426 if (V.getNode()) return V;
13427 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013428
Nate Begeman740ab032009-01-26 00:52:55 +000013429 // On X86 with SSE2 support, we can transform this to a vector shift if
13430 // all elements are shifted by the same amount. We can't do this in legalize
13431 // because the a constant vector is typically transformed to a constant pool
13432 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013433 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013434 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013435
Craig Topper7be5dfd2011-11-12 09:58:49 +000013436 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13437 (!Subtarget->hasAVX2() ||
13438 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013439 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013440
Mon P Wang3becd092009-01-28 08:12:05 +000013441 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013442 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013443 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013444 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013445 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13446 unsigned NumElts = VT.getVectorNumElements();
13447 unsigned i = 0;
13448 for (; i != NumElts; ++i) {
13449 SDValue Arg = ShAmtOp.getOperand(i);
13450 if (Arg.getOpcode() == ISD::UNDEF) continue;
13451 BaseShAmt = Arg;
13452 break;
13453 }
Craig Topper37c26772012-01-17 04:44:50 +000013454 // Handle the case where the build_vector is all undef
13455 // FIXME: Should DAG allow this?
13456 if (i == NumElts)
13457 return SDValue();
13458
Mon P Wang3becd092009-01-28 08:12:05 +000013459 for (; i != NumElts; ++i) {
13460 SDValue Arg = ShAmtOp.getOperand(i);
13461 if (Arg.getOpcode() == ISD::UNDEF) continue;
13462 if (Arg != BaseShAmt) {
13463 return SDValue();
13464 }
13465 }
13466 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013467 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013468 SDValue InVec = ShAmtOp.getOperand(0);
13469 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13470 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13471 unsigned i = 0;
13472 for (; i != NumElts; ++i) {
13473 SDValue Arg = InVec.getOperand(i);
13474 if (Arg.getOpcode() == ISD::UNDEF) continue;
13475 BaseShAmt = Arg;
13476 break;
13477 }
13478 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13479 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013480 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013481 if (C->getZExtValue() == SplatIdx)
13482 BaseShAmt = InVec.getOperand(1);
13483 }
13484 }
13485 if (BaseShAmt.getNode() == 0)
13486 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13487 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013488 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013489 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013490
Mon P Wangefa42202009-09-03 19:56:25 +000013491 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013492 if (EltVT.bitsGT(MVT::i32))
13493 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13494 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013495 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013496
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013497 // The shift amount is identical so we can do a vector shift.
13498 SDValue ValOp = N->getOperand(0);
13499 switch (N->getOpcode()) {
13500 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013501 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013502 break;
13503 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013504 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013505 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013506 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013507 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013508 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013509 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013510 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013511 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013512 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013513 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013514 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013515 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013516 if (VT == MVT::v4i64)
13517 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13518 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13519 ValOp, BaseShAmt);
13520 if (VT == MVT::v8i32)
13521 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13522 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13523 ValOp, BaseShAmt);
13524 if (VT == MVT::v16i16)
13525 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13526 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13527 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013528 break;
13529 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013530 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013531 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013532 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013533 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013534 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013535 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013536 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013537 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013538 if (VT == MVT::v8i32)
13539 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13540 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13541 ValOp, BaseShAmt);
13542 if (VT == MVT::v16i16)
13543 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13544 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13545 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013546 break;
13547 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013548 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013549 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013550 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013551 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013552 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013553 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013554 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013555 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013556 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013557 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013558 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013559 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013560 if (VT == MVT::v4i64)
13561 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13562 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13563 ValOp, BaseShAmt);
13564 if (VT == MVT::v8i32)
13565 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13566 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13567 ValOp, BaseShAmt);
13568 if (VT == MVT::v16i16)
13569 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13570 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13571 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013572 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013573 }
13574 return SDValue();
13575}
13576
Nate Begemanb65c1752010-12-17 22:55:37 +000013577
Stuart Hastings865f0932011-06-03 23:53:54 +000013578// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13579// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13580// and friends. Likewise for OR -> CMPNEQSS.
13581static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13582 TargetLowering::DAGCombinerInfo &DCI,
13583 const X86Subtarget *Subtarget) {
13584 unsigned opcode;
13585
13586 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13587 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013588 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013589 SDValue N0 = N->getOperand(0);
13590 SDValue N1 = N->getOperand(1);
13591 SDValue CMP0 = N0->getOperand(1);
13592 SDValue CMP1 = N1->getOperand(1);
13593 DebugLoc DL = N->getDebugLoc();
13594
13595 // The SETCCs should both refer to the same CMP.
13596 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13597 return SDValue();
13598
13599 SDValue CMP00 = CMP0->getOperand(0);
13600 SDValue CMP01 = CMP0->getOperand(1);
13601 EVT VT = CMP00.getValueType();
13602
13603 if (VT == MVT::f32 || VT == MVT::f64) {
13604 bool ExpectingFlags = false;
13605 // Check for any users that want flags:
13606 for (SDNode::use_iterator UI = N->use_begin(),
13607 UE = N->use_end();
13608 !ExpectingFlags && UI != UE; ++UI)
13609 switch (UI->getOpcode()) {
13610 default:
13611 case ISD::BR_CC:
13612 case ISD::BRCOND:
13613 case ISD::SELECT:
13614 ExpectingFlags = true;
13615 break;
13616 case ISD::CopyToReg:
13617 case ISD::SIGN_EXTEND:
13618 case ISD::ZERO_EXTEND:
13619 case ISD::ANY_EXTEND:
13620 break;
13621 }
13622
13623 if (!ExpectingFlags) {
13624 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13625 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13626
13627 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13628 X86::CondCode tmp = cc0;
13629 cc0 = cc1;
13630 cc1 = tmp;
13631 }
13632
13633 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13634 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13635 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13636 X86ISD::NodeType NTOperator = is64BitFP ?
13637 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13638 // FIXME: need symbolic constants for these magic numbers.
13639 // See X86ATTInstPrinter.cpp:printSSECC().
13640 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13641 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13642 DAG.getConstant(x86cc, MVT::i8));
13643 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13644 OnesOrZeroesF);
13645 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13646 DAG.getConstant(1, MVT::i32));
13647 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13648 return OneBitOfTruth;
13649 }
13650 }
13651 }
13652 }
13653 return SDValue();
13654}
13655
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013656/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13657/// so it can be folded inside ANDNP.
13658static bool CanFoldXORWithAllOnes(const SDNode *N) {
13659 EVT VT = N->getValueType(0);
13660
13661 // Match direct AllOnes for 128 and 256-bit vectors
13662 if (ISD::isBuildVectorAllOnes(N))
13663 return true;
13664
13665 // Look through a bit convert.
13666 if (N->getOpcode() == ISD::BITCAST)
13667 N = N->getOperand(0).getNode();
13668
13669 // Sometimes the operand may come from a insert_subvector building a 256-bit
13670 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013671 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013672 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13673 SDValue V1 = N->getOperand(0);
13674 SDValue V2 = N->getOperand(1);
13675
13676 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13677 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13678 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13679 ISD::isBuildVectorAllOnes(V2.getNode()))
13680 return true;
13681 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013682
13683 return false;
13684}
13685
Nate Begemanb65c1752010-12-17 22:55:37 +000013686static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13687 TargetLowering::DAGCombinerInfo &DCI,
13688 const X86Subtarget *Subtarget) {
13689 if (DCI.isBeforeLegalizeOps())
13690 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013691
Stuart Hastings865f0932011-06-03 23:53:54 +000013692 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13693 if (R.getNode())
13694 return R;
13695
Craig Topper54a11172011-10-14 07:06:56 +000013696 EVT VT = N->getValueType(0);
13697
Craig Topperb4c94572011-10-21 06:55:01 +000013698 // Create ANDN, BLSI, and BLSR instructions
13699 // BLSI is X & (-X)
13700 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013701 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13702 SDValue N0 = N->getOperand(0);
13703 SDValue N1 = N->getOperand(1);
13704 DebugLoc DL = N->getDebugLoc();
13705
13706 // Check LHS for not
13707 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13708 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13709 // Check RHS for not
13710 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13711 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13712
Craig Topperb4c94572011-10-21 06:55:01 +000013713 // Check LHS for neg
13714 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13715 isZero(N0.getOperand(0)))
13716 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13717
13718 // Check RHS for neg
13719 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13720 isZero(N1.getOperand(0)))
13721 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13722
13723 // Check LHS for X-1
13724 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13725 isAllOnes(N0.getOperand(1)))
13726 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13727
13728 // Check RHS for X-1
13729 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13730 isAllOnes(N1.getOperand(1)))
13731 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13732
Craig Topper54a11172011-10-14 07:06:56 +000013733 return SDValue();
13734 }
13735
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013736 // Want to form ANDNP nodes:
13737 // 1) In the hopes of then easily combining them with OR and AND nodes
13738 // to form PBLEND/PSIGN.
13739 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013740 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013741 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013742
Nate Begemanb65c1752010-12-17 22:55:37 +000013743 SDValue N0 = N->getOperand(0);
13744 SDValue N1 = N->getOperand(1);
13745 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013746
Nate Begemanb65c1752010-12-17 22:55:37 +000013747 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013748 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013749 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13750 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013751 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013752
13753 // Check RHS for vnot
13754 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013755 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13756 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013757 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013758
Nate Begemanb65c1752010-12-17 22:55:37 +000013759 return SDValue();
13760}
13761
Evan Cheng760d1942010-01-04 21:22:48 +000013762static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013763 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013764 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013765 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013766 return SDValue();
13767
Stuart Hastings865f0932011-06-03 23:53:54 +000013768 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13769 if (R.getNode())
13770 return R;
13771
Evan Cheng760d1942010-01-04 21:22:48 +000013772 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013773
Evan Cheng760d1942010-01-04 21:22:48 +000013774 SDValue N0 = N->getOperand(0);
13775 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013776
Nate Begemanb65c1752010-12-17 22:55:37 +000013777 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013778 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013779 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013780 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13781 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013782
Craig Topper1666cb62011-11-19 07:07:26 +000013783 // Canonicalize pandn to RHS
13784 if (N0.getOpcode() == X86ISD::ANDNP)
13785 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013786 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013787 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13788 SDValue Mask = N1.getOperand(0);
13789 SDValue X = N1.getOperand(1);
13790 SDValue Y;
13791 if (N0.getOperand(0) == Mask)
13792 Y = N0.getOperand(1);
13793 if (N0.getOperand(1) == Mask)
13794 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013795
Craig Topper1666cb62011-11-19 07:07:26 +000013796 // Check to see if the mask appeared in both the AND and ANDNP and
13797 if (!Y.getNode())
13798 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013799
Craig Topper1666cb62011-11-19 07:07:26 +000013800 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13801 if (Mask.getOpcode() != ISD::BITCAST ||
13802 X.getOpcode() != ISD::BITCAST ||
13803 Y.getOpcode() != ISD::BITCAST)
13804 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013805
Craig Topper1666cb62011-11-19 07:07:26 +000013806 // Look through mask bitcast.
13807 Mask = Mask.getOperand(0);
13808 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013809
Craig Topper1666cb62011-11-19 07:07:26 +000013810 // Validate that the Mask operand is a vector sra node. The sra node
13811 // will be an intrinsic.
13812 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
13813 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013814
Craig Topper1666cb62011-11-19 07:07:26 +000013815 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13816 // there is no psrai.b
13817 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
13818 case Intrinsic::x86_sse2_psrai_w:
13819 case Intrinsic::x86_sse2_psrai_d:
13820 case Intrinsic::x86_avx2_psrai_w:
13821 case Intrinsic::x86_avx2_psrai_d:
13822 break;
13823 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013824 }
Craig Topper1666cb62011-11-19 07:07:26 +000013825
13826 // Check that the SRA is all signbits.
13827 SDValue SraC = Mask.getOperand(2);
13828 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13829 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13830 if ((SraAmt + 1) != EltBits)
13831 return SDValue();
13832
13833 DebugLoc DL = N->getDebugLoc();
13834
13835 // Now we know we at least have a plendvb with the mask val. See if
13836 // we can form a psignb/w/d.
13837 // psign = x.type == y.type == mask.type && y = sub(0, x);
13838 X = X.getOperand(0);
13839 Y = Y.getOperand(0);
13840 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13841 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000013842 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
13843 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
13844 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
13845 Mask.getOperand(1));
13846 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000013847 }
13848 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013849 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013850 return SDValue();
13851
13852 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13853
13854 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13855 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13856 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013857 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013858 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013859 }
13860 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013861
Craig Topper1666cb62011-11-19 07:07:26 +000013862 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13863 return SDValue();
13864
Nate Begemanb65c1752010-12-17 22:55:37 +000013865 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013866 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13867 std::swap(N0, N1);
13868 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13869 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013870 if (!N0.hasOneUse() || !N1.hasOneUse())
13871 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013872
13873 SDValue ShAmt0 = N0.getOperand(1);
13874 if (ShAmt0.getValueType() != MVT::i8)
13875 return SDValue();
13876 SDValue ShAmt1 = N1.getOperand(1);
13877 if (ShAmt1.getValueType() != MVT::i8)
13878 return SDValue();
13879 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13880 ShAmt0 = ShAmt0.getOperand(0);
13881 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13882 ShAmt1 = ShAmt1.getOperand(0);
13883
13884 DebugLoc DL = N->getDebugLoc();
13885 unsigned Opc = X86ISD::SHLD;
13886 SDValue Op0 = N0.getOperand(0);
13887 SDValue Op1 = N1.getOperand(0);
13888 if (ShAmt0.getOpcode() == ISD::SUB) {
13889 Opc = X86ISD::SHRD;
13890 std::swap(Op0, Op1);
13891 std::swap(ShAmt0, ShAmt1);
13892 }
13893
Evan Cheng8b1190a2010-04-28 01:18:01 +000013894 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000013895 if (ShAmt1.getOpcode() == ISD::SUB) {
13896 SDValue Sum = ShAmt1.getOperand(0);
13897 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000013898 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
13899 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
13900 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
13901 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000013902 return DAG.getNode(Opc, DL, VT,
13903 Op0, Op1,
13904 DAG.getNode(ISD::TRUNCATE, DL,
13905 MVT::i8, ShAmt0));
13906 }
13907 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
13908 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
13909 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000013910 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000013911 return DAG.getNode(Opc, DL, VT,
13912 N0.getOperand(0), N1.getOperand(0),
13913 DAG.getNode(ISD::TRUNCATE, DL,
13914 MVT::i8, ShAmt0));
13915 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013916
Evan Cheng760d1942010-01-04 21:22:48 +000013917 return SDValue();
13918}
13919
Craig Topper3738ccd2011-12-27 06:27:23 +000013920// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000013921static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
13922 TargetLowering::DAGCombinerInfo &DCI,
13923 const X86Subtarget *Subtarget) {
13924 if (DCI.isBeforeLegalizeOps())
13925 return SDValue();
13926
13927 EVT VT = N->getValueType(0);
13928
13929 if (VT != MVT::i32 && VT != MVT::i64)
13930 return SDValue();
13931
Craig Topper3738ccd2011-12-27 06:27:23 +000013932 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
13933
Craig Topperb4c94572011-10-21 06:55:01 +000013934 // Create BLSMSK instructions by finding X ^ (X-1)
13935 SDValue N0 = N->getOperand(0);
13936 SDValue N1 = N->getOperand(1);
13937 DebugLoc DL = N->getDebugLoc();
13938
13939 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13940 isAllOnes(N0.getOperand(1)))
13941 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
13942
13943 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13944 isAllOnes(N1.getOperand(1)))
13945 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
13946
13947 return SDValue();
13948}
13949
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013950/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
13951static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
13952 const X86Subtarget *Subtarget) {
13953 LoadSDNode *Ld = cast<LoadSDNode>(N);
13954 EVT RegVT = Ld->getValueType(0);
13955 EVT MemVT = Ld->getMemoryVT();
13956 DebugLoc dl = Ld->getDebugLoc();
13957 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13958
13959 ISD::LoadExtType Ext = Ld->getExtensionType();
13960
Nadav Rotemca6f2962011-09-18 19:00:23 +000013961 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013962 // shuffle. We need SSE4 for the shuffles.
13963 // TODO: It is possible to support ZExt by zeroing the undef values
13964 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000013965 if (RegVT.isVector() && RegVT.isInteger() &&
13966 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013967 assert(MemVT != RegVT && "Cannot extend to the same type");
13968 assert(MemVT.isVector() && "Must load a vector from memory");
13969
13970 unsigned NumElems = RegVT.getVectorNumElements();
13971 unsigned RegSz = RegVT.getSizeInBits();
13972 unsigned MemSz = MemVT.getSizeInBits();
13973 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000013974 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000013975 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
13976
13977 // Attempt to load the original value using a single load op.
13978 // Find a scalar type which is equal to the loaded word size.
13979 MVT SclrLoadTy = MVT::i8;
13980 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
13981 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
13982 MVT Tp = (MVT::SimpleValueType)tp;
13983 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
13984 SclrLoadTy = Tp;
13985 break;
13986 }
13987 }
13988
13989 // Proceed if a load word is found.
13990 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
13991
13992 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
13993 RegSz/SclrLoadTy.getSizeInBits());
13994
13995 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
13996 RegSz/MemVT.getScalarType().getSizeInBits());
13997 // Can't shuffle using an illegal type.
13998 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
13999
14000 // Perform a single load.
14001 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14002 Ld->getBasePtr(),
14003 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014004 Ld->isNonTemporal(), Ld->isInvariant(),
14005 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014006
14007 // Insert the word loaded into a vector.
14008 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14009 LoadUnitVecVT, ScalarLoad);
14010
14011 // Bitcast the loaded value to a vector of the original element type, in
14012 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014013 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14014 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014015 unsigned SizeRatio = RegSz/MemSz;
14016
14017 // Redistribute the loaded elements into the different locations.
14018 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14019 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14020
14021 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14022 DAG.getUNDEF(SlicedVec.getValueType()),
14023 ShuffleVec.data());
14024
14025 // Bitcast to the requested type.
14026 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14027 // Replace the original load with the new sequence
14028 // and return the new chain.
14029 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14030 return SDValue(ScalarLoad.getNode(), 1);
14031 }
14032
14033 return SDValue();
14034}
14035
Chris Lattner149a4e52008-02-22 02:09:43 +000014036/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014037static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014038 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014039 StoreSDNode *St = cast<StoreSDNode>(N);
14040 EVT VT = St->getValue().getValueType();
14041 EVT StVT = St->getMemoryVT();
14042 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014043 SDValue StoredVal = St->getOperand(1);
14044 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14045
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014046 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014047 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14048 // 128-bit ones. If in the future the cost becomes only one memory access the
14049 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014050 if (VT.getSizeInBits() == 256 &&
14051 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14052 StoredVal.getNumOperands() == 2) {
14053
14054 SDValue Value0 = StoredVal.getOperand(0);
14055 SDValue Value1 = StoredVal.getOperand(1);
14056
14057 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14058 SDValue Ptr0 = St->getBasePtr();
14059 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14060
14061 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14062 St->getPointerInfo(), St->isVolatile(),
14063 St->isNonTemporal(), St->getAlignment());
14064 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14065 St->getPointerInfo(), St->isVolatile(),
14066 St->isNonTemporal(), St->getAlignment());
14067 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14068 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014069
14070 // Optimize trunc store (of multiple scalars) to shuffle and store.
14071 // First, pack all of the elements in one place. Next, store to memory
14072 // in fewer chunks.
14073 if (St->isTruncatingStore() && VT.isVector()) {
14074 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14075 unsigned NumElems = VT.getVectorNumElements();
14076 assert(StVT != VT && "Cannot truncate to the same type");
14077 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14078 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14079
14080 // From, To sizes and ElemCount must be pow of two
14081 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014082 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014083 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014084 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014085
Nadav Rotem614061b2011-08-10 19:30:14 +000014086 unsigned SizeRatio = FromSz / ToSz;
14087
14088 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14089
14090 // Create a type on which we perform the shuffle
14091 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14092 StVT.getScalarType(), NumElems*SizeRatio);
14093
14094 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14095
14096 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14097 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14098 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14099
14100 // Can't shuffle using an illegal type
14101 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14102
14103 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14104 DAG.getUNDEF(WideVec.getValueType()),
14105 ShuffleVec.data());
14106 // At this point all of the data is stored at the bottom of the
14107 // register. We now need to save it to mem.
14108
14109 // Find the largest store unit
14110 MVT StoreType = MVT::i8;
14111 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14112 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14113 MVT Tp = (MVT::SimpleValueType)tp;
14114 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14115 StoreType = Tp;
14116 }
14117
14118 // Bitcast the original vector into a vector of store-size units
14119 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14120 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14121 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14122 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14123 SmallVector<SDValue, 8> Chains;
14124 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14125 TLI.getPointerTy());
14126 SDValue Ptr = St->getBasePtr();
14127
14128 // Perform one or more big stores into memory.
14129 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14130 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14131 StoreType, ShuffWide,
14132 DAG.getIntPtrConstant(i));
14133 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14134 St->getPointerInfo(), St->isVolatile(),
14135 St->isNonTemporal(), St->getAlignment());
14136 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14137 Chains.push_back(Ch);
14138 }
14139
14140 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14141 Chains.size());
14142 }
14143
14144
Chris Lattner149a4e52008-02-22 02:09:43 +000014145 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14146 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014147 // A preferable solution to the general problem is to figure out the right
14148 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014149
14150 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014151 if (VT.getSizeInBits() != 64)
14152 return SDValue();
14153
Devang Patel578efa92009-06-05 21:57:13 +000014154 const Function *F = DAG.getMachineFunction().getFunction();
14155 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014156 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014157 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014158 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014159 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014160 isa<LoadSDNode>(St->getValue()) &&
14161 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14162 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014163 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014164 LoadSDNode *Ld = 0;
14165 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014166 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014167 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014168 // Must be a store of a load. We currently handle two cases: the load
14169 // is a direct child, and it's under an intervening TokenFactor. It is
14170 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014171 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014172 Ld = cast<LoadSDNode>(St->getChain());
14173 else if (St->getValue().hasOneUse() &&
14174 ChainVal->getOpcode() == ISD::TokenFactor) {
14175 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014176 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014177 TokenFactorIndex = i;
14178 Ld = cast<LoadSDNode>(St->getValue());
14179 } else
14180 Ops.push_back(ChainVal->getOperand(i));
14181 }
14182 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014183
Evan Cheng536e6672009-03-12 05:59:15 +000014184 if (!Ld || !ISD::isNormalLoad(Ld))
14185 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014186
Evan Cheng536e6672009-03-12 05:59:15 +000014187 // If this is not the MMX case, i.e. we are just turning i64 load/store
14188 // into f64 load/store, avoid the transformation if there are multiple
14189 // uses of the loaded value.
14190 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14191 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014192
Evan Cheng536e6672009-03-12 05:59:15 +000014193 DebugLoc LdDL = Ld->getDebugLoc();
14194 DebugLoc StDL = N->getDebugLoc();
14195 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14196 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14197 // pair instead.
14198 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014199 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014200 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14201 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014202 Ld->isNonTemporal(), Ld->isInvariant(),
14203 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014204 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014205 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014206 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014207 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014208 Ops.size());
14209 }
Evan Cheng536e6672009-03-12 05:59:15 +000014210 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014211 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014212 St->isVolatile(), St->isNonTemporal(),
14213 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014214 }
Evan Cheng536e6672009-03-12 05:59:15 +000014215
14216 // Otherwise, lower to two pairs of 32-bit loads / stores.
14217 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014218 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14219 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014220
Owen Anderson825b72b2009-08-11 20:47:22 +000014221 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014222 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014223 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014224 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014225 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014226 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014227 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014228 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014229 MinAlign(Ld->getAlignment(), 4));
14230
14231 SDValue NewChain = LoLd.getValue(1);
14232 if (TokenFactorIndex != -1) {
14233 Ops.push_back(LoLd);
14234 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014235 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014236 Ops.size());
14237 }
14238
14239 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014240 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14241 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014242
14243 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014244 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014245 St->isVolatile(), St->isNonTemporal(),
14246 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014247 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014248 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014249 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014250 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014251 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014252 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014253 }
Dan Gohman475871a2008-07-27 21:46:04 +000014254 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014255}
14256
Duncan Sands17470be2011-09-22 20:15:48 +000014257/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14258/// and return the operands for the horizontal operation in LHS and RHS. A
14259/// horizontal operation performs the binary operation on successive elements
14260/// of its first operand, then on successive elements of its second operand,
14261/// returning the resulting values in a vector. For example, if
14262/// A = < float a0, float a1, float a2, float a3 >
14263/// and
14264/// B = < float b0, float b1, float b2, float b3 >
14265/// then the result of doing a horizontal operation on A and B is
14266/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14267/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14268/// A horizontal-op B, for some already available A and B, and if so then LHS is
14269/// set to A, RHS to B, and the routine returns 'true'.
14270/// Note that the binary operation should have the property that if one of the
14271/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014272static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014273 // Look for the following pattern: if
14274 // A = < float a0, float a1, float a2, float a3 >
14275 // B = < float b0, float b1, float b2, float b3 >
14276 // and
14277 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14278 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14279 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14280 // which is A horizontal-op B.
14281
14282 // At least one of the operands should be a vector shuffle.
14283 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14284 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14285 return false;
14286
14287 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014288
14289 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14290 "Unsupported vector type for horizontal add/sub");
14291
14292 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14293 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014294 unsigned NumElts = VT.getVectorNumElements();
14295 unsigned NumLanes = VT.getSizeInBits()/128;
14296 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014297 assert((NumLaneElts % 2 == 0) &&
14298 "Vector type should have an even number of elements in each lane");
14299 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014300
14301 // View LHS in the form
14302 // LHS = VECTOR_SHUFFLE A, B, LMask
14303 // If LHS is not a shuffle then pretend it is the shuffle
14304 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14305 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14306 // type VT.
14307 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014308 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014309 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14310 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14311 A = LHS.getOperand(0);
14312 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14313 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014314 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14315 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014316 } else {
14317 if (LHS.getOpcode() != ISD::UNDEF)
14318 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014319 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014320 LMask[i] = i;
14321 }
14322
14323 // Likewise, view RHS in the form
14324 // RHS = VECTOR_SHUFFLE C, D, RMask
14325 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014326 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014327 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14328 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14329 C = RHS.getOperand(0);
14330 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14331 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014332 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14333 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014334 } else {
14335 if (RHS.getOpcode() != ISD::UNDEF)
14336 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014337 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014338 RMask[i] = i;
14339 }
14340
14341 // Check that the shuffles are both shuffling the same vectors.
14342 if (!(A == C && B == D) && !(A == D && B == C))
14343 return false;
14344
14345 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14346 if (!A.getNode() && !B.getNode())
14347 return false;
14348
14349 // If A and B occur in reverse order in RHS, then "swap" them (which means
14350 // rewriting the mask).
14351 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014352 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014353
14354 // At this point LHS and RHS are equivalent to
14355 // LHS = VECTOR_SHUFFLE A, B, LMask
14356 // RHS = VECTOR_SHUFFLE A, B, RMask
14357 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014358 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014359 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014360
Craig Topperf8363302011-12-02 08:18:41 +000014361 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014362 if (LIdx < 0 || RIdx < 0 ||
14363 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14364 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014365 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014366
Craig Topperf8363302011-12-02 08:18:41 +000014367 // Check that successive elements are being operated on. If not, this is
14368 // not a horizontal operation.
14369 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14370 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014371 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014372 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014373 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014374 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014375 }
14376
14377 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14378 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14379 return true;
14380}
14381
14382/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14383static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14384 const X86Subtarget *Subtarget) {
14385 EVT VT = N->getValueType(0);
14386 SDValue LHS = N->getOperand(0);
14387 SDValue RHS = N->getOperand(1);
14388
14389 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014390 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014391 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014392 isHorizontalBinOp(LHS, RHS, true))
14393 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14394 return SDValue();
14395}
14396
14397/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14398static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14399 const X86Subtarget *Subtarget) {
14400 EVT VT = N->getValueType(0);
14401 SDValue LHS = N->getOperand(0);
14402 SDValue RHS = N->getOperand(1);
14403
14404 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014405 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014406 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014407 isHorizontalBinOp(LHS, RHS, false))
14408 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14409 return SDValue();
14410}
14411
Chris Lattner6cf73262008-01-25 06:14:17 +000014412/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14413/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014414static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014415 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14416 // F[X]OR(0.0, x) -> x
14417 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014418 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14419 if (C->getValueAPF().isPosZero())
14420 return N->getOperand(1);
14421 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14422 if (C->getValueAPF().isPosZero())
14423 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014424 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014425}
14426
14427/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014428static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014429 // FAND(0.0, x) -> 0.0
14430 // FAND(x, 0.0) -> 0.0
14431 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14432 if (C->getValueAPF().isPosZero())
14433 return N->getOperand(0);
14434 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14435 if (C->getValueAPF().isPosZero())
14436 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014437 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014438}
14439
Dan Gohmane5af2d32009-01-29 01:59:02 +000014440static SDValue PerformBTCombine(SDNode *N,
14441 SelectionDAG &DAG,
14442 TargetLowering::DAGCombinerInfo &DCI) {
14443 // BT ignores high bits in the bit index operand.
14444 SDValue Op1 = N->getOperand(1);
14445 if (Op1.hasOneUse()) {
14446 unsigned BitWidth = Op1.getValueSizeInBits();
14447 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14448 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014449 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14450 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014451 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014452 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14453 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14454 DCI.CommitTargetLoweringOpt(TLO);
14455 }
14456 return SDValue();
14457}
Chris Lattner83e6c992006-10-04 06:57:07 +000014458
Eli Friedman7a5e5552009-06-07 06:52:44 +000014459static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14460 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014461 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014462 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014463 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014464 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014465 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014466 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014467 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014468 }
14469 return SDValue();
14470}
14471
Evan Cheng2e489c42009-12-16 00:53:11 +000014472static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14473 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14474 // (and (i32 x86isd::setcc_carry), 1)
14475 // This eliminates the zext. This transformation is necessary because
14476 // ISD::SETCC is always legalized to i8.
14477 DebugLoc dl = N->getDebugLoc();
14478 SDValue N0 = N->getOperand(0);
14479 EVT VT = N->getValueType(0);
14480 if (N0.getOpcode() == ISD::AND &&
14481 N0.hasOneUse() &&
14482 N0.getOperand(0).hasOneUse()) {
14483 SDValue N00 = N0.getOperand(0);
14484 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14485 return SDValue();
14486 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14487 if (!C || C->getZExtValue() != 1)
14488 return SDValue();
14489 return DAG.getNode(ISD::AND, dl, VT,
14490 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14491 N00.getOperand(0), N00.getOperand(1)),
14492 DAG.getConstant(1, VT));
14493 }
14494
14495 return SDValue();
14496}
14497
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014498// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14499static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14500 unsigned X86CC = N->getConstantOperandVal(0);
14501 SDValue EFLAG = N->getOperand(1);
14502 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014503
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014504 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14505 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14506 // cases.
14507 if (X86CC == X86::COND_B)
14508 return DAG.getNode(ISD::AND, DL, MVT::i8,
14509 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14510 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14511 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014512
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014513 return SDValue();
14514}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014515
Benjamin Kramer1396c402011-06-18 11:09:41 +000014516static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14517 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014518 SDValue Op0 = N->getOperand(0);
14519 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14520 // a 32-bit target where SSE doesn't support i64->FP operations.
14521 if (Op0.getOpcode() == ISD::LOAD) {
14522 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14523 EVT VT = Ld->getValueType(0);
14524 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14525 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14526 !XTLI->getSubtarget()->is64Bit() &&
14527 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014528 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14529 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014530 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14531 return FILDChain;
14532 }
14533 }
14534 return SDValue();
14535}
14536
Chris Lattner23a01992010-12-20 01:37:09 +000014537// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14538static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14539 X86TargetLowering::DAGCombinerInfo &DCI) {
14540 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14541 // the result is either zero or one (depending on the input carry bit).
14542 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14543 if (X86::isZeroNode(N->getOperand(0)) &&
14544 X86::isZeroNode(N->getOperand(1)) &&
14545 // We don't have a good way to replace an EFLAGS use, so only do this when
14546 // dead right now.
14547 SDValue(N, 1).use_empty()) {
14548 DebugLoc DL = N->getDebugLoc();
14549 EVT VT = N->getValueType(0);
14550 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14551 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14552 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14553 DAG.getConstant(X86::COND_B,MVT::i8),
14554 N->getOperand(2)),
14555 DAG.getConstant(1, VT));
14556 return DCI.CombineTo(N, Res1, CarryOut);
14557 }
14558
14559 return SDValue();
14560}
14561
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014562// fold (add Y, (sete X, 0)) -> adc 0, Y
14563// (add Y, (setne X, 0)) -> sbb -1, Y
14564// (sub (sete X, 0), Y) -> sbb 0, Y
14565// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014566static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014567 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014568
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014569 // Look through ZExts.
14570 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14571 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14572 return SDValue();
14573
14574 SDValue SetCC = Ext.getOperand(0);
14575 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14576 return SDValue();
14577
14578 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14579 if (CC != X86::COND_E && CC != X86::COND_NE)
14580 return SDValue();
14581
14582 SDValue Cmp = SetCC.getOperand(1);
14583 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014584 !X86::isZeroNode(Cmp.getOperand(1)) ||
14585 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014586 return SDValue();
14587
14588 SDValue CmpOp0 = Cmp.getOperand(0);
14589 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14590 DAG.getConstant(1, CmpOp0.getValueType()));
14591
14592 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14593 if (CC == X86::COND_NE)
14594 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14595 DL, OtherVal.getValueType(), OtherVal,
14596 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14597 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14598 DL, OtherVal.getValueType(), OtherVal,
14599 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14600}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014601
Craig Topper54f952a2011-11-19 09:02:40 +000014602/// PerformADDCombine - Do target-specific dag combines on integer adds.
14603static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14604 const X86Subtarget *Subtarget) {
14605 EVT VT = N->getValueType(0);
14606 SDValue Op0 = N->getOperand(0);
14607 SDValue Op1 = N->getOperand(1);
14608
14609 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014610 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014611 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014612 isHorizontalBinOp(Op0, Op1, true))
14613 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14614
14615 return OptimizeConditionalInDecrement(N, DAG);
14616}
14617
14618static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14619 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014620 SDValue Op0 = N->getOperand(0);
14621 SDValue Op1 = N->getOperand(1);
14622
14623 // X86 can't encode an immediate LHS of a sub. See if we can push the
14624 // negation into a preceding instruction.
14625 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014626 // If the RHS of the sub is a XOR with one use and a constant, invert the
14627 // immediate. Then add one to the LHS of the sub so we can turn
14628 // X-Y -> X+~Y+1, saving one register.
14629 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14630 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014631 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014632 EVT VT = Op0.getValueType();
14633 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14634 Op1.getOperand(0),
14635 DAG.getConstant(~XorC, VT));
14636 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014637 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014638 }
14639 }
14640
Craig Topper54f952a2011-11-19 09:02:40 +000014641 // Try to synthesize horizontal adds from adds of shuffles.
14642 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014643 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014644 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14645 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014646 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14647
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014648 return OptimizeConditionalInDecrement(N, DAG);
14649}
14650
Dan Gohman475871a2008-07-27 21:46:04 +000014651SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014652 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014653 SelectionDAG &DAG = DCI.DAG;
14654 switch (N->getOpcode()) {
14655 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014656 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014657 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014658 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014659 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014660 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014661 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14662 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014663 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014664 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014665 case ISD::SHL:
14666 case ISD::SRA:
14667 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014668 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014669 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014670 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014671 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014672 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014673 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014674 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14675 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014676 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014677 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14678 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014679 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014680 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014681 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014682 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014683 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014684 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014685 case X86ISD::UNPCKH:
14686 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014687 case X86ISD::MOVHLPS:
14688 case X86ISD::MOVLHPS:
14689 case X86ISD::PSHUFD:
14690 case X86ISD::PSHUFHW:
14691 case X86ISD::PSHUFLW:
14692 case X86ISD::MOVSS:
14693 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014694 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014695 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014696 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014697 }
14698
Dan Gohman475871a2008-07-27 21:46:04 +000014699 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014700}
14701
Evan Chenge5b51ac2010-04-17 06:13:15 +000014702/// isTypeDesirableForOp - Return true if the target has native support for
14703/// the specified value type and it is 'desirable' to use the type for the
14704/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14705/// instruction encodings are longer and some i16 instructions are slow.
14706bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14707 if (!isTypeLegal(VT))
14708 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014709 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014710 return true;
14711
14712 switch (Opc) {
14713 default:
14714 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014715 case ISD::LOAD:
14716 case ISD::SIGN_EXTEND:
14717 case ISD::ZERO_EXTEND:
14718 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014719 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014720 case ISD::SRL:
14721 case ISD::SUB:
14722 case ISD::ADD:
14723 case ISD::MUL:
14724 case ISD::AND:
14725 case ISD::OR:
14726 case ISD::XOR:
14727 return false;
14728 }
14729}
14730
14731/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014732/// beneficial for dag combiner to promote the specified node. If true, it
14733/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014734bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014735 EVT VT = Op.getValueType();
14736 if (VT != MVT::i16)
14737 return false;
14738
Evan Cheng4c26e932010-04-19 19:29:22 +000014739 bool Promote = false;
14740 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014741 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014742 default: break;
14743 case ISD::LOAD: {
14744 LoadSDNode *LD = cast<LoadSDNode>(Op);
14745 // If the non-extending load has a single use and it's not live out, then it
14746 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014747 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14748 Op.hasOneUse()*/) {
14749 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14750 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14751 // The only case where we'd want to promote LOAD (rather then it being
14752 // promoted as an operand is when it's only use is liveout.
14753 if (UI->getOpcode() != ISD::CopyToReg)
14754 return false;
14755 }
14756 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014757 Promote = true;
14758 break;
14759 }
14760 case ISD::SIGN_EXTEND:
14761 case ISD::ZERO_EXTEND:
14762 case ISD::ANY_EXTEND:
14763 Promote = true;
14764 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014765 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014766 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014767 SDValue N0 = Op.getOperand(0);
14768 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014769 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014770 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014771 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014772 break;
14773 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014774 case ISD::ADD:
14775 case ISD::MUL:
14776 case ISD::AND:
14777 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014778 case ISD::XOR:
14779 Commute = true;
14780 // fallthrough
14781 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014782 SDValue N0 = Op.getOperand(0);
14783 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014784 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014785 return false;
14786 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014787 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014788 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014789 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014790 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014791 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014792 }
14793 }
14794
14795 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014796 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014797}
14798
Evan Cheng60c07e12006-07-05 22:17:51 +000014799//===----------------------------------------------------------------------===//
14800// X86 Inline Assembly Support
14801//===----------------------------------------------------------------------===//
14802
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014803namespace {
14804 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014805 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014806 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014807
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014808 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014809 StringRef piece(*args[i]);
14810 if (!s.startswith(piece)) // Check if the piece matches.
14811 return false;
14812
14813 s = s.substr(piece.size());
14814 StringRef::size_type pos = s.find_first_not_of(" \t");
14815 if (pos == 0) // We matched a prefix.
14816 return false;
14817
14818 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014819 }
14820
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014821 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014822 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014823 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014824}
14825
Chris Lattnerb8105652009-07-20 17:51:36 +000014826bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
14827 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000014828
14829 std::string AsmStr = IA->getAsmString();
14830
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014831 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
14832 if (!Ty || Ty->getBitWidth() % 16 != 0)
14833 return false;
14834
Chris Lattnerb8105652009-07-20 17:51:36 +000014835 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000014836 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000014837 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000014838
14839 switch (AsmPieces.size()) {
14840 default: return false;
14841 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000014842 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014843 // we will turn this bswap into something that will be lowered to logical
14844 // ops instead of emitting the bswap asm. For now, we don't support 486 or
14845 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000014846 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014847 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
14848 matchAsm(AsmPieces[0], "bswapl", "$0") ||
14849 matchAsm(AsmPieces[0], "bswapq", "$0") ||
14850 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
14851 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
14852 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000014853 // No need to check constraints, nothing other than the equivalent of
14854 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000014855 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014856 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014857
Chris Lattnerb8105652009-07-20 17:51:36 +000014858 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000014859 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014860 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014861 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
14862 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000014863 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000014864 const std::string &ConstraintsStr = IA->getConstraintString();
14865 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000014866 std::sort(AsmPieces.begin(), AsmPieces.end());
14867 if (AsmPieces.size() == 4 &&
14868 AsmPieces[0] == "~{cc}" &&
14869 AsmPieces[1] == "~{dirflag}" &&
14870 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014871 AsmPieces[3] == "~{fpsr}")
14872 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014873 }
14874 break;
14875 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000014876 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014877 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014878 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
14879 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
14880 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014881 AsmPieces.clear();
14882 const std::string &ConstraintsStr = IA->getConstraintString();
14883 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
14884 std::sort(AsmPieces.begin(), AsmPieces.end());
14885 if (AsmPieces.size() == 4 &&
14886 AsmPieces[0] == "~{cc}" &&
14887 AsmPieces[1] == "~{dirflag}" &&
14888 AsmPieces[2] == "~{flags}" &&
14889 AsmPieces[3] == "~{fpsr}")
14890 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000014891 }
Evan Cheng55d42002011-01-08 01:24:27 +000014892
14893 if (CI->getType()->isIntegerTy(64)) {
14894 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
14895 if (Constraints.size() >= 2 &&
14896 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
14897 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
14898 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014899 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
14900 matchAsm(AsmPieces[1], "bswap", "%edx") &&
14901 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014902 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000014903 }
14904 }
14905 break;
14906 }
14907 return false;
14908}
14909
14910
14911
Chris Lattnerf4dff842006-07-11 02:54:03 +000014912/// getConstraintType - Given a constraint letter, return the type of
14913/// constraint it is for this target.
14914X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000014915X86TargetLowering::getConstraintType(const std::string &Constraint) const {
14916 if (Constraint.size() == 1) {
14917 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000014918 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000014919 case 'q':
14920 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000014921 case 'f':
14922 case 't':
14923 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000014924 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000014925 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000014926 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000014927 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000014928 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000014929 case 'a':
14930 case 'b':
14931 case 'c':
14932 case 'd':
14933 case 'S':
14934 case 'D':
14935 case 'A':
14936 return C_Register;
14937 case 'I':
14938 case 'J':
14939 case 'K':
14940 case 'L':
14941 case 'M':
14942 case 'N':
14943 case 'G':
14944 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000014945 case 'e':
14946 case 'Z':
14947 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000014948 default:
14949 break;
14950 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000014951 }
Chris Lattner4234f572007-03-25 02:14:49 +000014952 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000014953}
14954
John Thompson44ab89e2010-10-29 17:29:13 +000014955/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000014956/// This object must already have been set up with the operand type
14957/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000014958TargetLowering::ConstraintWeight
14959 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000014960 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000014961 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000014962 Value *CallOperandVal = info.CallOperandVal;
14963 // If we don't have a value, we can't do a match,
14964 // but allow it at the lowest weight.
14965 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000014966 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000014967 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000014968 // Look at the constraint type.
14969 switch (*constraint) {
14970 default:
John Thompson44ab89e2010-10-29 17:29:13 +000014971 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
14972 case 'R':
14973 case 'q':
14974 case 'Q':
14975 case 'a':
14976 case 'b':
14977 case 'c':
14978 case 'd':
14979 case 'S':
14980 case 'D':
14981 case 'A':
14982 if (CallOperandVal->getType()->isIntegerTy())
14983 weight = CW_SpecificReg;
14984 break;
14985 case 'f':
14986 case 't':
14987 case 'u':
14988 if (type->isFloatingPointTy())
14989 weight = CW_SpecificReg;
14990 break;
14991 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000014992 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000014993 weight = CW_SpecificReg;
14994 break;
14995 case 'x':
14996 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000014997 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000014998 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000014999 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015000 break;
15001 case 'I':
15002 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15003 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015004 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015005 }
15006 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015007 case 'J':
15008 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15009 if (C->getZExtValue() <= 63)
15010 weight = CW_Constant;
15011 }
15012 break;
15013 case 'K':
15014 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15015 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15016 weight = CW_Constant;
15017 }
15018 break;
15019 case 'L':
15020 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15021 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15022 weight = CW_Constant;
15023 }
15024 break;
15025 case 'M':
15026 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15027 if (C->getZExtValue() <= 3)
15028 weight = CW_Constant;
15029 }
15030 break;
15031 case 'N':
15032 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15033 if (C->getZExtValue() <= 0xff)
15034 weight = CW_Constant;
15035 }
15036 break;
15037 case 'G':
15038 case 'C':
15039 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15040 weight = CW_Constant;
15041 }
15042 break;
15043 case 'e':
15044 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15045 if ((C->getSExtValue() >= -0x80000000LL) &&
15046 (C->getSExtValue() <= 0x7fffffffLL))
15047 weight = CW_Constant;
15048 }
15049 break;
15050 case 'Z':
15051 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15052 if (C->getZExtValue() <= 0xffffffff)
15053 weight = CW_Constant;
15054 }
15055 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015056 }
15057 return weight;
15058}
15059
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015060/// LowerXConstraint - try to replace an X constraint, which matches anything,
15061/// with another that has more specific requirements based on the type of the
15062/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015063const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015064LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015065 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15066 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015067 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015068 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015069 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015070 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015071 return "x";
15072 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015073
Chris Lattner5e764232008-04-26 23:02:14 +000015074 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015075}
15076
Chris Lattner48884cd2007-08-25 00:47:38 +000015077/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15078/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015079void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015080 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015081 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015082 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015083 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015084
Eric Christopher100c8332011-06-02 23:16:42 +000015085 // Only support length 1 constraints for now.
15086 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015087
Eric Christopher100c8332011-06-02 23:16:42 +000015088 char ConstraintLetter = Constraint[0];
15089 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015090 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015091 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015092 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015093 if (C->getZExtValue() <= 31) {
15094 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015095 break;
15096 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015097 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015098 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015099 case 'J':
15100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015101 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015102 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15103 break;
15104 }
15105 }
15106 return;
15107 case 'K':
15108 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015109 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015110 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15111 break;
15112 }
15113 }
15114 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015115 case 'N':
15116 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015117 if (C->getZExtValue() <= 255) {
15118 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015119 break;
15120 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015121 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015122 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015123 case 'e': {
15124 // 32-bit signed value
15125 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015126 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15127 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015128 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015129 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015130 break;
15131 }
15132 // FIXME gcc accepts some relocatable values here too, but only in certain
15133 // memory models; it's complicated.
15134 }
15135 return;
15136 }
15137 case 'Z': {
15138 // 32-bit unsigned value
15139 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015140 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15141 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015142 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15143 break;
15144 }
15145 }
15146 // FIXME gcc accepts some relocatable values here too, but only in certain
15147 // memory models; it's complicated.
15148 return;
15149 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015150 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015151 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015152 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015153 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015154 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015155 break;
15156 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015157
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015158 // In any sort of PIC mode addresses need to be computed at runtime by
15159 // adding in a register or some sort of table lookup. These can't
15160 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015161 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015162 return;
15163
Chris Lattnerdc43a882007-05-03 16:52:29 +000015164 // If we are in non-pic codegen mode, we allow the address of a global (with
15165 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015166 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015167 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015168
Chris Lattner49921962009-05-08 18:23:14 +000015169 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15170 while (1) {
15171 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15172 Offset += GA->getOffset();
15173 break;
15174 } else if (Op.getOpcode() == ISD::ADD) {
15175 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15176 Offset += C->getZExtValue();
15177 Op = Op.getOperand(0);
15178 continue;
15179 }
15180 } else if (Op.getOpcode() == ISD::SUB) {
15181 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15182 Offset += -C->getZExtValue();
15183 Op = Op.getOperand(0);
15184 continue;
15185 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015186 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015187
Chris Lattner49921962009-05-08 18:23:14 +000015188 // Otherwise, this isn't something we can handle, reject it.
15189 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015190 }
Eric Christopherfd179292009-08-27 18:07:15 +000015191
Dan Gohman46510a72010-04-15 01:51:59 +000015192 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015193 // If we require an extra load to get this address, as in PIC mode, we
15194 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015195 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15196 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015197 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015198
Devang Patel0d881da2010-07-06 22:08:15 +000015199 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15200 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015201 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015202 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015203 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015204
Gabor Greifba36cb52008-08-28 21:40:38 +000015205 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015206 Ops.push_back(Result);
15207 return;
15208 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015209 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015210}
15211
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015212std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015213X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015214 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015215 // First, see if this is a constraint that directly corresponds to an LLVM
15216 // register class.
15217 if (Constraint.size() == 1) {
15218 // GCC Constraint Letters
15219 switch (Constraint[0]) {
15220 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015221 // TODO: Slight differences here in allocation order and leaving
15222 // RIP in the class. Do they matter any more here than they do
15223 // in the normal allocation?
15224 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15225 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015226 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015227 return std::make_pair(0U, X86::GR32RegisterClass);
15228 else if (VT == MVT::i16)
15229 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015230 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015231 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015232 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015233 return std::make_pair(0U, X86::GR64RegisterClass);
15234 break;
15235 }
15236 // 32-bit fallthrough
15237 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015238 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015239 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15240 else if (VT == MVT::i16)
15241 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015242 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015243 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15244 else if (VT == MVT::i64)
15245 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15246 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015247 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015248 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015249 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015250 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015251 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015252 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015253 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015254 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015255 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015256 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015257 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015258 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15259 if (VT == MVT::i16)
15260 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15261 if (VT == MVT::i32 || !Subtarget->is64Bit())
15262 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15263 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015264 case 'f': // FP Stack registers.
15265 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15266 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015267 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015268 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015269 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015270 return std::make_pair(0U, X86::RFP64RegisterClass);
15271 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015272 case 'y': // MMX_REGS if MMX allowed.
15273 if (!Subtarget->hasMMX()) break;
15274 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015275 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015276 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015277 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015278 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015279 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015280
Owen Anderson825b72b2009-08-11 20:47:22 +000015281 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015282 default: break;
15283 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015284 case MVT::f32:
15285 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015286 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015287 case MVT::f64:
15288 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015289 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015290 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015291 case MVT::v16i8:
15292 case MVT::v8i16:
15293 case MVT::v4i32:
15294 case MVT::v2i64:
15295 case MVT::v4f32:
15296 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015297 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015298 // AVX types.
15299 case MVT::v32i8:
15300 case MVT::v16i16:
15301 case MVT::v8i32:
15302 case MVT::v4i64:
15303 case MVT::v8f32:
15304 case MVT::v4f64:
15305 return std::make_pair(0U, X86::VR256RegisterClass);
15306
Chris Lattner0f65cad2007-04-09 05:49:22 +000015307 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015308 break;
15309 }
15310 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015311
Chris Lattnerf76d1802006-07-31 23:26:50 +000015312 // Use the default implementation in TargetLowering to convert the register
15313 // constraint into a member of a register class.
15314 std::pair<unsigned, const TargetRegisterClass*> Res;
15315 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015316
15317 // Not found as a standard register?
15318 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015319 // Map st(0) -> st(7) -> ST0
15320 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15321 tolower(Constraint[1]) == 's' &&
15322 tolower(Constraint[2]) == 't' &&
15323 Constraint[3] == '(' &&
15324 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15325 Constraint[5] == ')' &&
15326 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015327
Chris Lattner56d77c72009-09-13 22:41:48 +000015328 Res.first = X86::ST0+Constraint[4]-'0';
15329 Res.second = X86::RFP80RegisterClass;
15330 return Res;
15331 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015332
Chris Lattner56d77c72009-09-13 22:41:48 +000015333 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015334 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015335 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015336 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015337 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015338 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015339
15340 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015341 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015342 Res.first = X86::EFLAGS;
15343 Res.second = X86::CCRRegisterClass;
15344 return Res;
15345 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015346
Dale Johannesen330169f2008-11-13 21:52:36 +000015347 // 'A' means EAX + EDX.
15348 if (Constraint == "A") {
15349 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015350 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015351 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015352 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015353 return Res;
15354 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015355
Chris Lattnerf76d1802006-07-31 23:26:50 +000015356 // Otherwise, check to see if this is a register class of the wrong value
15357 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15358 // turn into {ax},{dx}.
15359 if (Res.second->hasType(VT))
15360 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015361
Chris Lattnerf76d1802006-07-31 23:26:50 +000015362 // All of the single-register GCC register classes map their values onto
15363 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15364 // really want an 8-bit or 32-bit register, map to the appropriate register
15365 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015366 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015367 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015368 unsigned DestReg = 0;
15369 switch (Res.first) {
15370 default: break;
15371 case X86::AX: DestReg = X86::AL; break;
15372 case X86::DX: DestReg = X86::DL; break;
15373 case X86::CX: DestReg = X86::CL; break;
15374 case X86::BX: DestReg = X86::BL; break;
15375 }
15376 if (DestReg) {
15377 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015378 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015379 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015380 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015381 unsigned DestReg = 0;
15382 switch (Res.first) {
15383 default: break;
15384 case X86::AX: DestReg = X86::EAX; break;
15385 case X86::DX: DestReg = X86::EDX; break;
15386 case X86::CX: DestReg = X86::ECX; break;
15387 case X86::BX: DestReg = X86::EBX; break;
15388 case X86::SI: DestReg = X86::ESI; break;
15389 case X86::DI: DestReg = X86::EDI; break;
15390 case X86::BP: DestReg = X86::EBP; break;
15391 case X86::SP: DestReg = X86::ESP; break;
15392 }
15393 if (DestReg) {
15394 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015395 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015396 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015397 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015398 unsigned DestReg = 0;
15399 switch (Res.first) {
15400 default: break;
15401 case X86::AX: DestReg = X86::RAX; break;
15402 case X86::DX: DestReg = X86::RDX; break;
15403 case X86::CX: DestReg = X86::RCX; break;
15404 case X86::BX: DestReg = X86::RBX; break;
15405 case X86::SI: DestReg = X86::RSI; break;
15406 case X86::DI: DestReg = X86::RDI; break;
15407 case X86::BP: DestReg = X86::RBP; break;
15408 case X86::SP: DestReg = X86::RSP; break;
15409 }
15410 if (DestReg) {
15411 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015412 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015413 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015414 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015415 } else if (Res.second == X86::FR32RegisterClass ||
15416 Res.second == X86::FR64RegisterClass ||
15417 Res.second == X86::VR128RegisterClass) {
15418 // Handle references to XMM physical registers that got mapped into the
15419 // wrong class. This can happen with constraints like {xmm0} where the
15420 // target independent register mapper will just pick the first match it can
15421 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015422 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015423 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015424 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015425 Res.second = X86::FR64RegisterClass;
15426 else if (X86::VR128RegisterClass->hasType(VT))
15427 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015428 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015429
Chris Lattnerf76d1802006-07-31 23:26:50 +000015430 return Res;
15431}