blob: 9f097537bbc982e764487a6342d22954e2fedb06 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Egbert Eiche5868a32013-02-28 04:17:12 -050040static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010050 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050051 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
Daniel Vetter704cfb82013-12-18 09:08:43 +010065static const u32 hpd_status_g4x[] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050066 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
Egbert Eiche5868a32013-02-28 04:17:12 -050074static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
Paulo Zanoni5c502442014-04-01 15:37:11 -030083/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030084#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030085 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
86 POSTING_READ(GEN8_##type##_IMR(which)); \
87 I915_WRITE(GEN8_##type##_IER(which), 0); \
88 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
89 POSTING_READ(GEN8_##type##_IIR(which)); \
90 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
91 POSTING_READ(GEN8_##type##_IIR(which)); \
92} while (0)
93
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030094#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030095 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030096 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -030097 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -030098 I915_WRITE(type##IIR, 0xffffffff); \
99 POSTING_READ(type##IIR); \
100 I915_WRITE(type##IIR, 0xffffffff); \
101 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300102} while (0)
103
Paulo Zanoni337ba012014-04-01 15:37:16 -0300104/*
105 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
106 */
107#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
108 u32 val = I915_READ(reg); \
109 if (val) { \
110 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
111 (reg), val); \
112 I915_WRITE((reg), 0xffffffff); \
113 POSTING_READ(reg); \
114 I915_WRITE((reg), 0xffffffff); \
115 POSTING_READ(reg); \
116 } \
117} while (0)
118
Paulo Zanoni35079892014-04-01 15:37:15 -0300119#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300120 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300121 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
122 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
123 POSTING_READ(GEN8_##type##_IER(which)); \
124} while (0)
125
126#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300127 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300128 I915_WRITE(type##IMR, (imr_val)); \
129 I915_WRITE(type##IER, (ier_val)); \
130 POSTING_READ(type##IER); \
131} while (0)
132
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800133/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +0100134static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300135ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800136{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200137 assert_spin_locked(&dev_priv->irq_lock);
138
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700139 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300140 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300141
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000142 if ((dev_priv->irq_mask & mask) != 0) {
143 dev_priv->irq_mask &= ~mask;
144 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000145 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146 }
147}
148
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300149static void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300150ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800151{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200152 assert_spin_locked(&dev_priv->irq_lock);
153
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300154 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300155 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300156
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000157 if ((dev_priv->irq_mask & mask) != mask) {
158 dev_priv->irq_mask |= mask;
159 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000160 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161 }
162}
163
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300164/**
165 * ilk_update_gt_irq - update GTIMR
166 * @dev_priv: driver private
167 * @interrupt_mask: mask of interrupt bits to update
168 * @enabled_irq_mask: mask of interrupt bits to enable
169 */
170static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
171 uint32_t interrupt_mask,
172 uint32_t enabled_irq_mask)
173{
174 assert_spin_locked(&dev_priv->irq_lock);
175
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700176 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300177 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300178
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300179 dev_priv->gt_irq_mask &= ~interrupt_mask;
180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
181 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
182 POSTING_READ(GTIMR);
183}
184
Daniel Vetter480c8032014-07-16 09:49:40 +0200185void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300186{
187 ilk_update_gt_irq(dev_priv, mask, mask);
188}
189
Daniel Vetter480c8032014-07-16 09:49:40 +0200190void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191{
192 ilk_update_gt_irq(dev_priv, mask, 0);
193}
194
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300195/**
196 * snb_update_pm_irq - update GEN6_PMIMR
197 * @dev_priv: driver private
198 * @interrupt_mask: mask of interrupt bits to update
199 * @enabled_irq_mask: mask of interrupt bits to enable
200 */
201static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
202 uint32_t interrupt_mask,
203 uint32_t enabled_irq_mask)
204{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300205 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300206
207 assert_spin_locked(&dev_priv->irq_lock);
208
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700209 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300210 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300211
Paulo Zanoni605cd252013-08-06 18:57:15 -0300212 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300213 new_val &= ~interrupt_mask;
214 new_val |= (~enabled_irq_mask & interrupt_mask);
215
Paulo Zanoni605cd252013-08-06 18:57:15 -0300216 if (new_val != dev_priv->pm_irq_mask) {
217 dev_priv->pm_irq_mask = new_val;
218 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300219 POSTING_READ(GEN6_PMIMR);
220 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300221}
222
Daniel Vetter480c8032014-07-16 09:49:40 +0200223void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300224{
225 snb_update_pm_irq(dev_priv, mask, mask);
226}
227
Daniel Vetter480c8032014-07-16 09:49:40 +0200228void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300229{
230 snb_update_pm_irq(dev_priv, mask, 0);
231}
232
Paulo Zanoni86642812013-04-12 17:57:57 -0300233static bool ivb_can_enable_err_int(struct drm_device *dev)
234{
235 struct drm_i915_private *dev_priv = dev->dev_private;
236 struct intel_crtc *crtc;
237 enum pipe pipe;
238
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200239 assert_spin_locked(&dev_priv->irq_lock);
240
Damien Lespiau055e3932014-08-18 13:49:10 +0100241 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni86642812013-04-12 17:57:57 -0300242 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
243
244 if (crtc->cpu_fifo_underrun_disabled)
245 return false;
246 }
247
248 return true;
249}
250
Ben Widawsky09610212014-05-15 20:58:08 +0300251/**
252 * bdw_update_pm_irq - update GT interrupt 2
253 * @dev_priv: driver private
254 * @interrupt_mask: mask of interrupt bits to update
255 * @enabled_irq_mask: mask of interrupt bits to enable
256 *
257 * Copied from the snb function, updated with relevant register offsets
258 */
259static void bdw_update_pm_irq(struct drm_i915_private *dev_priv,
260 uint32_t interrupt_mask,
261 uint32_t enabled_irq_mask)
262{
263 uint32_t new_val;
264
265 assert_spin_locked(&dev_priv->irq_lock);
266
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700267 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Ben Widawsky09610212014-05-15 20:58:08 +0300268 return;
269
270 new_val = dev_priv->pm_irq_mask;
271 new_val &= ~interrupt_mask;
272 new_val |= (~enabled_irq_mask & interrupt_mask);
273
274 if (new_val != dev_priv->pm_irq_mask) {
275 dev_priv->pm_irq_mask = new_val;
276 I915_WRITE(GEN8_GT_IMR(2), dev_priv->pm_irq_mask);
277 POSTING_READ(GEN8_GT_IMR(2));
278 }
279}
280
Daniel Vetter480c8032014-07-16 09:49:40 +0200281void gen8_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300282{
283 bdw_update_pm_irq(dev_priv, mask, mask);
284}
285
Daniel Vetter480c8032014-07-16 09:49:40 +0200286void gen8_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Ben Widawsky09610212014-05-15 20:58:08 +0300287{
288 bdw_update_pm_irq(dev_priv, mask, 0);
289}
290
Paulo Zanoni86642812013-04-12 17:57:57 -0300291static bool cpt_can_enable_serr_int(struct drm_device *dev)
292{
293 struct drm_i915_private *dev_priv = dev->dev_private;
294 enum pipe pipe;
295 struct intel_crtc *crtc;
296
Daniel Vetterfee884e2013-07-04 23:35:21 +0200297 assert_spin_locked(&dev_priv->irq_lock);
298
Damien Lespiau055e3932014-08-18 13:49:10 +0100299 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni86642812013-04-12 17:57:57 -0300300 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
301
302 if (crtc->pch_fifo_underrun_disabled)
303 return false;
304 }
305
306 return true;
307}
308
Ville Syrjälä56b80e12014-05-16 19:40:22 +0300309void i9xx_check_fifo_underruns(struct drm_device *dev)
310{
311 struct drm_i915_private *dev_priv = dev->dev_private;
312 struct intel_crtc *crtc;
313 unsigned long flags;
314
315 spin_lock_irqsave(&dev_priv->irq_lock, flags);
316
317 for_each_intel_crtc(dev, crtc) {
318 u32 reg = PIPESTAT(crtc->pipe);
319 u32 pipestat;
320
321 if (crtc->cpu_fifo_underrun_disabled)
322 continue;
323
324 pipestat = I915_READ(reg) & 0xffff0000;
325 if ((pipestat & PIPE_FIFO_UNDERRUN_STATUS) == 0)
326 continue;
327
328 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
329 POSTING_READ(reg);
330
331 DRM_ERROR("pipe %c underrun\n", pipe_name(crtc->pipe));
332 }
333
334 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
335}
336
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300337static void i9xx_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200338 enum pipe pipe,
339 bool enable, bool old)
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
342 u32 reg = PIPESTAT(pipe);
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300343 u32 pipestat = I915_READ(reg) & 0xffff0000;
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200344
345 assert_spin_locked(&dev_priv->irq_lock);
346
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300347 if (enable) {
348 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
349 POSTING_READ(reg);
350 } else {
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200351 if (old && pipestat & PIPE_FIFO_UNDERRUN_STATUS)
Ville Syrjäläe69abff2014-05-16 19:40:21 +0300352 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
353 }
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200354}
355
Paulo Zanoni86642812013-04-12 17:57:57 -0300356static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
357 enum pipe pipe, bool enable)
358{
359 struct drm_i915_private *dev_priv = dev->dev_private;
360 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
361 DE_PIPEB_FIFO_UNDERRUN;
362
363 if (enable)
364 ironlake_enable_display_irq(dev_priv, bit);
365 else
366 ironlake_disable_display_irq(dev_priv, bit);
367}
368
369static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200370 enum pipe pipe,
371 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300372{
373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni86642812013-04-12 17:57:57 -0300374 if (enable) {
Daniel Vetter7336df62013-07-09 22:59:16 +0200375 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
376
Paulo Zanoni86642812013-04-12 17:57:57 -0300377 if (!ivb_can_enable_err_int(dev))
378 return;
379
Paulo Zanoni86642812013-04-12 17:57:57 -0300380 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
381 } else {
382 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
Daniel Vetter7336df62013-07-09 22:59:16 +0200383
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200384 if (old &&
385 I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300386 DRM_ERROR("uncleared fifo underrun on pipe %c\n",
387 pipe_name(pipe));
Daniel Vetter7336df62013-07-09 22:59:16 +0200388 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300389 }
390}
391
Daniel Vetter38d83c962013-11-07 11:05:46 +0100392static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
393 enum pipe pipe, bool enable)
394{
395 struct drm_i915_private *dev_priv = dev->dev_private;
396
397 assert_spin_locked(&dev_priv->irq_lock);
398
399 if (enable)
400 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
401 else
402 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
403 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
404 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
405}
406
Daniel Vetterfee884e2013-07-04 23:35:21 +0200407/**
408 * ibx_display_interrupt_update - update SDEIMR
409 * @dev_priv: driver private
410 * @interrupt_mask: mask of interrupt bits to update
411 * @enabled_irq_mask: mask of interrupt bits to enable
412 */
413static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
414 uint32_t interrupt_mask,
415 uint32_t enabled_irq_mask)
416{
417 uint32_t sdeimr = I915_READ(SDEIMR);
418 sdeimr &= ~interrupt_mask;
419 sdeimr |= (~enabled_irq_mask & interrupt_mask);
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700423 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300424 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300425
Daniel Vetterfee884e2013-07-04 23:35:21 +0200426 I915_WRITE(SDEIMR, sdeimr);
427 POSTING_READ(SDEIMR);
428}
429#define ibx_enable_display_interrupt(dev_priv, bits) \
430 ibx_display_interrupt_update((dev_priv), (bits), (bits))
431#define ibx_disable_display_interrupt(dev_priv, bits) \
432 ibx_display_interrupt_update((dev_priv), (bits), 0)
433
Daniel Vetterde280752013-07-04 23:35:24 +0200434static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
435 enum transcoder pch_transcoder,
Paulo Zanoni86642812013-04-12 17:57:57 -0300436 bool enable)
437{
Paulo Zanoni86642812013-04-12 17:57:57 -0300438 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200439 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
440 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
Paulo Zanoni86642812013-04-12 17:57:57 -0300441
442 if (enable)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200443 ibx_enable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300444 else
Daniel Vetterfee884e2013-07-04 23:35:21 +0200445 ibx_disable_display_interrupt(dev_priv, bit);
Paulo Zanoni86642812013-04-12 17:57:57 -0300446}
447
448static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
449 enum transcoder pch_transcoder,
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200450 bool enable, bool old)
Paulo Zanoni86642812013-04-12 17:57:57 -0300451{
452 struct drm_i915_private *dev_priv = dev->dev_private;
453
454 if (enable) {
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200455 I915_WRITE(SERR_INT,
456 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
457
Paulo Zanoni86642812013-04-12 17:57:57 -0300458 if (!cpt_can_enable_serr_int(dev))
459 return;
460
Daniel Vetterfee884e2013-07-04 23:35:21 +0200461 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Paulo Zanoni86642812013-04-12 17:57:57 -0300462 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +0200463 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200464
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200465 if (old && I915_READ(SERR_INT) &
466 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder)) {
Ville Syrjälä823c6902014-05-16 19:40:23 +0300467 DRM_ERROR("uncleared pch fifo underrun on pch transcoder %c\n",
468 transcoder_name(pch_transcoder));
Daniel Vetter1dd246f2013-07-10 08:30:23 +0200469 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300470 }
Paulo Zanoni86642812013-04-12 17:57:57 -0300471}
472
473/**
474 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
475 * @dev: drm device
476 * @pipe: pipe
477 * @enable: true if we want to report FIFO underrun errors, false otherwise
478 *
479 * This function makes us disable or enable CPU fifo underruns for a specific
480 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
481 * reporting for one pipe may also disable all the other CPU error interruts for
482 * the other pipes, due to the fact that there's just one interrupt mask/enable
483 * bit for all the pipes.
484 *
485 * Returns the previous state of underrun reporting.
486 */
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +0200487static bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
488 enum pipe pipe, bool enable)
Paulo Zanoni86642812013-04-12 17:57:57 -0300489{
490 struct drm_i915_private *dev_priv = dev->dev_private;
491 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
492 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200493 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300494
Imre Deak77961eb2014-03-05 16:20:56 +0200495 assert_spin_locked(&dev_priv->irq_lock);
496
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200497 old = !intel_crtc->cpu_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300498 intel_crtc->cpu_fifo_underrun_disabled = !enable;
499
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +0300500 if (HAS_GMCH_DISPLAY(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200501 i9xx_set_fifo_underrun_reporting(dev, pipe, enable, old);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +0200502 else if (IS_GEN5(dev) || IS_GEN6(dev))
Paulo Zanoni86642812013-04-12 17:57:57 -0300503 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
504 else if (IS_GEN7(dev))
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200505 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable, old);
Daniel Vetter38d83c962013-11-07 11:05:46 +0100506 else if (IS_GEN8(dev))
507 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300508
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200509 return old;
Imre Deakf88d42f2014-03-04 19:23:09 +0200510}
511
512bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
513 enum pipe pipe, bool enable)
514{
515 struct drm_i915_private *dev_priv = dev->dev_private;
516 unsigned long flags;
517 bool ret;
518
519 spin_lock_irqsave(&dev_priv->irq_lock, flags);
520 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300521 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Imre Deakf88d42f2014-03-04 19:23:09 +0200522
Paulo Zanoni86642812013-04-12 17:57:57 -0300523 return ret;
524}
525
Imre Deak91d181d2014-02-10 18:42:49 +0200526static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
527 enum pipe pipe)
528{
529 struct drm_i915_private *dev_priv = dev->dev_private;
530 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
532
533 return !intel_crtc->cpu_fifo_underrun_disabled;
534}
535
Paulo Zanoni86642812013-04-12 17:57:57 -0300536/**
537 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
538 * @dev: drm device
539 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
540 * @enable: true if we want to report FIFO underrun errors, false otherwise
541 *
542 * This function makes us disable or enable PCH fifo underruns for a specific
543 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
544 * underrun reporting for one transcoder may also disable all the other PCH
545 * error interruts for the other transcoders, due to the fact that there's just
546 * one interrupt mask/enable bit for all the transcoders.
547 *
548 * Returns the previous state of underrun reporting.
549 */
550bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
551 enum transcoder pch_transcoder,
552 bool enable)
553{
554 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterde280752013-07-04 23:35:24 +0200555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni86642812013-04-12 17:57:57 -0300557 unsigned long flags;
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200558 bool old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300559
Daniel Vetterde280752013-07-04 23:35:24 +0200560 /*
561 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
562 * has only one pch transcoder A that all pipes can use. To avoid racy
563 * pch transcoder -> pipe lookups from interrupt code simply store the
564 * underrun statistics in crtc A. Since we never expose this anywhere
565 * nor use it outside of the fifo underrun code here using the "wrong"
566 * crtc on LPT won't cause issues.
567 */
Paulo Zanoni86642812013-04-12 17:57:57 -0300568
569 spin_lock_irqsave(&dev_priv->irq_lock, flags);
570
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200571 old = !intel_crtc->pch_fifo_underrun_disabled;
Paulo Zanoni86642812013-04-12 17:57:57 -0300572 intel_crtc->pch_fifo_underrun_disabled = !enable;
573
574 if (HAS_PCH_IBX(dev))
Daniel Vetterde280752013-07-04 23:35:24 +0200575 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
Paulo Zanoni86642812013-04-12 17:57:57 -0300576 else
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200577 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable, old);
Paulo Zanoni86642812013-04-12 17:57:57 -0300578
Paulo Zanoni86642812013-04-12 17:57:57 -0300579 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter2ae2a502014-05-22 17:56:32 +0200580 return old;
Paulo Zanoni86642812013-04-12 17:57:57 -0300581}
582
583
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100584static void
Imre Deak755e9012014-02-10 18:42:47 +0200585__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
586 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800587{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200588 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200589 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800590
Daniel Vetterb79480b2013-06-27 17:52:10 +0200591 assert_spin_locked(&dev_priv->irq_lock);
592
Ville Syrjälä04feced2014-04-03 13:28:33 +0300593 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
594 status_mask & ~PIPESTAT_INT_STATUS_MASK,
595 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
596 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200597 return;
598
599 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200600 return;
601
Imre Deak91d181d2014-02-10 18:42:49 +0200602 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
603
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200604 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200605 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200606 I915_WRITE(reg, pipestat);
607 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800608}
609
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100610static void
Imre Deak755e9012014-02-10 18:42:47 +0200611__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
612 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800613{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200614 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200615 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800616
Daniel Vetterb79480b2013-06-27 17:52:10 +0200617 assert_spin_locked(&dev_priv->irq_lock);
618
Ville Syrjälä04feced2014-04-03 13:28:33 +0300619 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
620 status_mask & ~PIPESTAT_INT_STATUS_MASK,
621 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
622 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200623 return;
624
Imre Deak755e9012014-02-10 18:42:47 +0200625 if ((pipestat & enable_mask) == 0)
626 return;
627
Imre Deak91d181d2014-02-10 18:42:49 +0200628 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
629
Imre Deak755e9012014-02-10 18:42:47 +0200630 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200631 I915_WRITE(reg, pipestat);
632 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800633}
634
Imre Deak10c59c52014-02-10 18:42:48 +0200635static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
636{
637 u32 enable_mask = status_mask << 16;
638
639 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300640 * On pipe A we don't support the PSR interrupt yet,
641 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200642 */
643 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
644 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300645 /*
646 * On pipe B and C we don't support the PSR interrupt yet, on pipe
647 * A the same bit is for perf counters which we don't use either.
648 */
649 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
650 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200651
652 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
653 SPRITE0_FLIP_DONE_INT_EN_VLV |
654 SPRITE1_FLIP_DONE_INT_EN_VLV);
655 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
656 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
657 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
658 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
659
660 return enable_mask;
661}
662
Imre Deak755e9012014-02-10 18:42:47 +0200663void
664i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
665 u32 status_mask)
666{
667 u32 enable_mask;
668
Imre Deak10c59c52014-02-10 18:42:48 +0200669 if (IS_VALLEYVIEW(dev_priv->dev))
670 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
671 status_mask);
672 else
673 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200674 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
675}
676
677void
678i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
679 u32 status_mask)
680{
681 u32 enable_mask;
682
Imre Deak10c59c52014-02-10 18:42:48 +0200683 if (IS_VALLEYVIEW(dev_priv->dev))
684 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
685 status_mask);
686 else
687 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200688 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
689}
690
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000691/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300692 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000693 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300694static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000695{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300696 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000697 unsigned long irqflags;
698
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300699 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
700 return;
701
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000702 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000703
Imre Deak755e9012014-02-10 18:42:47 +0200704 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300705 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200706 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200707 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000708
709 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000710}
711
712/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700713 * i915_pipe_enabled - check if a pipe is enabled
714 * @dev: DRM device
715 * @pipe: pipe to check
716 *
717 * Reading certain registers when the pipe is disabled can hang the chip.
718 * Use this routine to make sure the PLL is running and the pipe is active
719 * before reading such registers if unsure.
720 */
721static int
722i915_pipe_enabled(struct drm_device *dev, int pipe)
723{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300724 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200725
Daniel Vettera01025a2013-05-22 00:50:23 +0200726 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
727 /* Locking is horribly broken here, but whatever. */
728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni71f8ba62013-05-03 12:15:39 -0300730
Daniel Vettera01025a2013-05-22 00:50:23 +0200731 return intel_crtc->active;
732 } else {
733 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
734 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700735}
736
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300737/*
738 * This timing diagram depicts the video signal in and
739 * around the vertical blanking period.
740 *
741 * Assumptions about the fictitious mode used in this example:
742 * vblank_start >= 3
743 * vsync_start = vblank_start + 1
744 * vsync_end = vblank_start + 2
745 * vtotal = vblank_start + 3
746 *
747 * start of vblank:
748 * latch double buffered registers
749 * increment frame counter (ctg+)
750 * generate start of vblank interrupt (gen4+)
751 * |
752 * | frame start:
753 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
754 * | may be shifted forward 1-3 extra lines via PIPECONF
755 * | |
756 * | | start of vsync:
757 * | | generate vsync interrupt
758 * | | |
759 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
760 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
761 * ----va---> <-----------------vb--------------------> <--------va-------------
762 * | | <----vs-----> |
763 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
764 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
765 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
766 * | | |
767 * last visible pixel first visible pixel
768 * | increment frame counter (gen3/4)
769 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
770 *
771 * x = horizontal active
772 * _ = horizontal blanking
773 * hs = horizontal sync
774 * va = vertical active
775 * vb = vertical blanking
776 * vs = vertical sync
777 * vbs = vblank_start (number)
778 *
779 * Summary:
780 * - most events happen at the start of horizontal sync
781 * - frame start happens at the start of horizontal blank, 1-4 lines
782 * (depending on PIPECONF settings) after the start of vblank
783 * - gen3/4 pixel and frame counter are synchronized with the start
784 * of horizontal active on the first line of vertical active
785 */
786
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300787static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
788{
789 /* Gen2 doesn't have a hardware frame counter */
790 return 0;
791}
792
Keith Packard42f52ef2008-10-18 19:39:29 -0700793/* Called from drm generic code, passed a 'crtc', which
794 * we use as a pipe index
795 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700796static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700797{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700799 unsigned long high_frame;
800 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300801 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700802
803 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800804 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800805 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700806 return 0;
807 }
808
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300809 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
810 struct intel_crtc *intel_crtc =
811 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
812 const struct drm_display_mode *mode =
813 &intel_crtc->config.adjusted_mode;
814
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300815 htotal = mode->crtc_htotal;
816 hsync_start = mode->crtc_hsync_start;
817 vbl_start = mode->crtc_vblank_start;
818 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
819 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300820 } else {
Daniel Vettera2d213d2014-02-07 16:34:05 +0100821 enum transcoder cpu_transcoder = (enum transcoder) pipe;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300822
823 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300824 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300825 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300826 if ((I915_READ(PIPECONF(cpu_transcoder)) &
827 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
828 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300829 }
830
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300831 /* Convert to pixel count */
832 vbl_start *= htotal;
833
834 /* Start of vblank event occurs at start of hsync */
835 vbl_start -= htotal - hsync_start;
836
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800837 high_frame = PIPEFRAME(pipe);
838 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100839
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700840 /*
841 * High & low register fields aren't synchronized, so make sure
842 * we get a low value that's stable across two reads of the high
843 * register.
844 */
845 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100846 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300847 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100848 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700849 } while (high1 != high2);
850
Chris Wilson5eddb702010-09-11 13:48:45 +0100851 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300852 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100853 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300854
855 /*
856 * The frame counter increments at beginning of active.
857 * Cook up a vblank counter by also checking the pixel
858 * counter against vblank start.
859 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200860 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700861}
862
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700863static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800864{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800867
868 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800869 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800870 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800871 return 0;
872 }
873
874 return I915_READ(reg);
875}
876
Mario Kleinerad3543e2013-10-30 05:13:08 +0100877/* raw reads, only for fast reads of display block, no need for forcewake etc. */
878#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879
Ville Syrjäläa225f072014-04-29 13:35:45 +0300880static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
881{
882 struct drm_device *dev = crtc->base.dev;
883 struct drm_i915_private *dev_priv = dev->dev_private;
884 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
885 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300886 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300887
Ville Syrjälä80715b22014-05-15 20:23:23 +0300888 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300889 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
890 vtotal /= 2;
891
892 if (IS_GEN2(dev))
893 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
894 else
895 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
896
897 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300898 * See update_scanline_offset() for the details on the
899 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300900 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300901 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300902}
903
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700904static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200905 unsigned int flags, int *vpos, int *hpos,
906 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100907{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300908 struct drm_i915_private *dev_priv = dev->dev_private;
909 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
910 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
911 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300912 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300913 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100914 bool in_vbl = true;
915 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100917
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300918 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100919 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800920 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100921 return 0;
922 }
923
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300924 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300925 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300926 vtotal = mode->crtc_vtotal;
927 vbl_start = mode->crtc_vblank_start;
928 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200930 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
931 vbl_start = DIV_ROUND_UP(vbl_start, 2);
932 vbl_end /= 2;
933 vtotal /= 2;
934 }
935
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300936 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
937
Mario Kleinerad3543e2013-10-30 05:13:08 +0100938 /*
939 * Lock uncore.lock, as we will do multiple timing critical raw
940 * register reads, potentially with preemption disabled, so the
941 * following code must not block on uncore.lock.
942 */
943 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300944
Mario Kleinerad3543e2013-10-30 05:13:08 +0100945 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
946
947 /* Get optional system timestamp before query. */
948 if (stime)
949 *stime = ktime_get();
950
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300951 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100952 /* No obvious pixelcount register. Only query vertical
953 * scanout position from Display scan line register.
954 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956 } else {
957 /* Have access to pixelcount since start of frame.
958 * We can split this into vertical and horizontal
959 * scanout position.
960 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100961 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100962
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300963 /* convert to pixel counts */
964 vbl_start *= htotal;
965 vbl_end *= htotal;
966 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300967
968 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300969 * In interlaced modes, the pixel counter counts all pixels,
970 * so one field will have htotal more pixels. In order to avoid
971 * the reported position from jumping backwards when the pixel
972 * counter is beyond the length of the shorter field, just
973 * clamp the position the length of the shorter field. This
974 * matches how the scanline counter based position works since
975 * the scanline counter doesn't count the two half lines.
976 */
977 if (position >= vtotal)
978 position = vtotal - 1;
979
980 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300981 * Start of vblank interrupt is triggered at start of hsync,
982 * just prior to the first active line of vblank. However we
983 * consider lines to start at the leading edge of horizontal
984 * active. So, should we get here before we've crossed into
985 * the horizontal active of the first line in vblank, we would
986 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
987 * always add htotal-hsync_start to the current pixel position.
988 */
989 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300990 }
991
Mario Kleinerad3543e2013-10-30 05:13:08 +0100992 /* Get optional system timestamp after query. */
993 if (etime)
994 *etime = ktime_get();
995
996 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
997
998 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
999
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001000 in_vbl = position >= vbl_start && position < vbl_end;
1001
1002 /*
1003 * While in vblank, position will be negative
1004 * counting up towards 0 at vbl_end. And outside
1005 * vblank, position will be positive counting
1006 * up since vbl_end.
1007 */
1008 if (position >= vbl_start)
1009 position -= vbl_end;
1010 else
1011 position += vtotal - vbl_end;
1012
Ville Syrjälä7c06b082013-10-11 21:52:43 +03001013 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +03001014 *vpos = position;
1015 *hpos = 0;
1016 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001017 *vpos = position / htotal;
1018 *hpos = position - (*vpos * htotal);
1019 }
1020
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001021 /* In vblank? */
1022 if (in_vbl)
1023 ret |= DRM_SCANOUTPOS_INVBL;
1024
1025 return ret;
1026}
1027
Ville Syrjäläa225f072014-04-29 13:35:45 +03001028int intel_get_crtc_scanline(struct intel_crtc *crtc)
1029{
1030 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1031 unsigned long irqflags;
1032 int position;
1033
1034 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
1035 position = __intel_get_crtc_scanline(crtc);
1036 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
1037
1038 return position;
1039}
1040
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001041static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001042 int *max_error,
1043 struct timeval *vblank_time,
1044 unsigned flags)
1045{
Chris Wilson4041b852011-01-22 10:07:56 +00001046 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001047
Ben Widawsky7eb552a2013-03-13 14:05:41 -07001048 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +00001049 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001050 return -EINVAL;
1051 }
1052
1053 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +00001054 crtc = intel_get_crtc_for_pipe(dev, pipe);
1055 if (crtc == NULL) {
1056 DRM_ERROR("Invalid crtc %d\n", pipe);
1057 return -EINVAL;
1058 }
1059
1060 if (!crtc->enabled) {
1061 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
1062 return -EBUSY;
1063 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001064
1065 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +00001066 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
1067 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +03001068 crtc,
1069 &to_intel_crtc(crtc)->config.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001070}
1071
Jani Nikula67c347f2013-09-17 14:26:34 +03001072static bool intel_hpd_irq_event(struct drm_device *dev,
1073 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +02001074{
1075 enum drm_connector_status old_status;
1076
1077 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1078 old_status = connector->status;
1079
1080 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +03001081 if (old_status == connector->status)
1082 return false;
1083
1084 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +02001085 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03001086 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +03001087 drm_get_connector_status_name(old_status),
1088 drm_get_connector_status_name(connector->status));
1089
1090 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +02001091}
1092
Dave Airlie13cf5502014-06-18 11:29:35 +10001093static void i915_digport_work_func(struct work_struct *work)
1094{
1095 struct drm_i915_private *dev_priv =
1096 container_of(work, struct drm_i915_private, dig_port_work);
1097 unsigned long irqflags;
1098 u32 long_port_mask, short_port_mask;
1099 struct intel_digital_port *intel_dig_port;
1100 int i, ret;
1101 u32 old_bits = 0;
1102
1103 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1104 long_port_mask = dev_priv->long_hpd_port_mask;
1105 dev_priv->long_hpd_port_mask = 0;
1106 short_port_mask = dev_priv->short_hpd_port_mask;
1107 dev_priv->short_hpd_port_mask = 0;
1108 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1109
1110 for (i = 0; i < I915_MAX_PORTS; i++) {
1111 bool valid = false;
1112 bool long_hpd = false;
1113 intel_dig_port = dev_priv->hpd_irq_port[i];
1114 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
1115 continue;
1116
1117 if (long_port_mask & (1 << i)) {
1118 valid = true;
1119 long_hpd = true;
1120 } else if (short_port_mask & (1 << i))
1121 valid = true;
1122
1123 if (valid) {
1124 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
1125 if (ret == true) {
1126 /* if we get true fallback to old school hpd */
1127 old_bits |= (1 << intel_dig_port->base.hpd_pin);
1128 }
1129 }
1130 }
1131
1132 if (old_bits) {
1133 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1134 dev_priv->hpd_event_bits |= old_bits;
1135 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1136 schedule_work(&dev_priv->hotplug_work);
1137 }
1138}
1139
Jesse Barnes5ca58282009-03-31 14:11:15 -07001140/*
1141 * Handle hotplug events outside the interrupt handler proper.
1142 */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001143#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
1144
Jesse Barnes5ca58282009-03-31 14:11:15 -07001145static void i915_hotplug_work_func(struct work_struct *work)
1146{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001147 struct drm_i915_private *dev_priv =
1148 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001149 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -07001150 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001151 struct intel_connector *intel_connector;
1152 struct intel_encoder *intel_encoder;
1153 struct drm_connector *connector;
1154 unsigned long irqflags;
1155 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +02001156 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +02001157 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -07001158
Keith Packarda65e34c2011-07-25 10:04:56 -07001159 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -08001160 DRM_DEBUG_KMS("running encoder hotplug functions\n");
1161
Egbert Eichcd569ae2013-04-16 13:36:57 +02001162 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +02001163
1164 hpd_event_bits = dev_priv->hpd_event_bits;
1165 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001166 list_for_each_entry(connector, &mode_config->connector_list, head) {
1167 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001168 if (!intel_connector->encoder)
1169 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +02001170 intel_encoder = intel_connector->encoder;
1171 if (intel_encoder->hpd_pin > HPD_NONE &&
1172 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
1173 connector->polled == DRM_CONNECTOR_POLL_HPD) {
1174 DRM_INFO("HPD interrupt storm detected on connector %s: "
1175 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001176 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +02001177 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
1178 connector->polled = DRM_CONNECTOR_POLL_CONNECT
1179 | DRM_CONNECTOR_POLL_DISCONNECT;
1180 hpd_disabled = true;
1181 }
Egbert Eich142e2392013-04-11 15:57:57 +02001182 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1183 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03001184 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +02001185 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001186 }
1187 /* if there were no outputs to poll, poll was disabled,
1188 * therefore make sure it's enabled when disabling HPD on
1189 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +02001190 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001191 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +03001192 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
1193 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +02001194 }
Egbert Eichcd569ae2013-04-16 13:36:57 +02001195
1196 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1197
Egbert Eich321a1b32013-04-11 16:00:26 +02001198 list_for_each_entry(connector, &mode_config->connector_list, head) {
1199 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10001200 if (!intel_connector->encoder)
1201 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +02001202 intel_encoder = intel_connector->encoder;
1203 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1204 if (intel_encoder->hot_plug)
1205 intel_encoder->hot_plug(intel_encoder);
1206 if (intel_hpd_irq_event(dev, connector))
1207 changed = true;
1208 }
1209 }
Keith Packard40ee3382011-07-28 15:31:19 -07001210 mutex_unlock(&mode_config->mutex);
1211
Egbert Eich321a1b32013-04-11 16:00:26 +02001212 if (changed)
1213 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -07001214}
1215
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001216static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001217{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001218 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001219 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +02001220 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001221
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001222 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001223
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001224 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1225
Daniel Vetter20e4d402012-08-08 23:35:39 +02001226 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001227
Jesse Barnes7648fa92010-05-20 14:28:11 -07001228 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001229 busy_up = I915_READ(RCPREVBSYTUPAVG);
1230 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001231 max_avg = I915_READ(RCBMAXAVG);
1232 min_avg = I915_READ(RCBMINAVG);
1233
1234 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001235 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001236 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1237 new_delay = dev_priv->ips.cur_delay - 1;
1238 if (new_delay < dev_priv->ips.max_delay)
1239 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001240 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001241 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1242 new_delay = dev_priv->ips.cur_delay + 1;
1243 if (new_delay > dev_priv->ips.min_delay)
1244 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001245 }
1246
Jesse Barnes7648fa92010-05-20 14:28:11 -07001247 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001248 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001249
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001250 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001251
Jesse Barnesf97108d2010-01-29 11:27:07 -08001252 return;
1253}
1254
Chris Wilson549f7362010-10-19 11:19:32 +01001255static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001256 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +01001257{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001258 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +00001259 return;
1260
Chris Wilson814e9b52013-09-23 17:33:19 -03001261 trace_i915_gem_request_complete(ring);
Chris Wilson9862e602011-01-04 22:22:17 +00001262
Sourab Gupta84c33a62014-06-02 16:47:17 +05301263 if (drm_core_check_feature(dev, DRIVER_MODESET))
1264 intel_notify_mmio_flip(ring);
1265
Chris Wilson549f7362010-10-19 11:19:32 +01001266 wake_up_all(&ring->irq_queue);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03001267 i915_queue_hangcheck(dev);
Chris Wilson549f7362010-10-19 11:19:32 +01001268}
1269
Deepak S31685c22014-07-03 17:33:01 -04001270static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001271 struct intel_rps_ei *rps_ei)
Deepak S31685c22014-07-03 17:33:01 -04001272{
1273 u32 cz_ts, cz_freq_khz;
1274 u32 render_count, media_count;
1275 u32 elapsed_render, elapsed_media, elapsed_time;
1276 u32 residency = 0;
1277
1278 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1279 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1280
1281 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1282 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1283
Chris Wilsonbf225f22014-07-10 20:31:18 +01001284 if (rps_ei->cz_clock == 0) {
1285 rps_ei->cz_clock = cz_ts;
1286 rps_ei->render_c0 = render_count;
1287 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001288
1289 return dev_priv->rps.cur_freq;
1290 }
1291
Chris Wilsonbf225f22014-07-10 20:31:18 +01001292 elapsed_time = cz_ts - rps_ei->cz_clock;
1293 rps_ei->cz_clock = cz_ts;
Deepak S31685c22014-07-03 17:33:01 -04001294
Chris Wilsonbf225f22014-07-10 20:31:18 +01001295 elapsed_render = render_count - rps_ei->render_c0;
1296 rps_ei->render_c0 = render_count;
Deepak S31685c22014-07-03 17:33:01 -04001297
Chris Wilsonbf225f22014-07-10 20:31:18 +01001298 elapsed_media = media_count - rps_ei->media_c0;
1299 rps_ei->media_c0 = media_count;
Deepak S31685c22014-07-03 17:33:01 -04001300
1301 /* Convert all the counters into common unit of milli sec */
1302 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1303 elapsed_render /= cz_freq_khz;
1304 elapsed_media /= cz_freq_khz;
1305
1306 /*
1307 * Calculate overall C0 residency percentage
1308 * only if elapsed time is non zero
1309 */
1310 if (elapsed_time) {
1311 residency =
1312 ((max(elapsed_render, elapsed_media) * 100)
1313 / elapsed_time);
1314 }
1315
1316 return residency;
1317}
1318
1319/**
1320 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1321 * busy-ness calculated from C0 counters of render & media power wells
1322 * @dev_priv: DRM device private
1323 *
1324 */
Damien Lespiau4fa79042014-08-08 19:25:57 +01001325static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
Deepak S31685c22014-07-03 17:33:01 -04001326{
1327 u32 residency_C0_up = 0, residency_C0_down = 0;
Damien Lespiau4fa79042014-08-08 19:25:57 +01001328 int new_delay, adj;
Deepak S31685c22014-07-03 17:33:01 -04001329
1330 dev_priv->rps.ei_interrupt_count++;
1331
1332 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1333
1334
Chris Wilsonbf225f22014-07-10 20:31:18 +01001335 if (dev_priv->rps.up_ei.cz_clock == 0) {
1336 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1337 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001338 return dev_priv->rps.cur_freq;
1339 }
1340
1341
1342 /*
1343 * To down throttle, C0 residency should be less than down threshold
1344 * for continous EI intervals. So calculate down EI counters
1345 * once in VLV_INT_COUNT_FOR_DOWN_EI
1346 */
1347 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1348
1349 dev_priv->rps.ei_interrupt_count = 0;
1350
1351 residency_C0_down = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001352 &dev_priv->rps.down_ei);
Deepak S31685c22014-07-03 17:33:01 -04001353 } else {
1354 residency_C0_up = vlv_c0_residency(dev_priv,
Chris Wilsonbf225f22014-07-10 20:31:18 +01001355 &dev_priv->rps.up_ei);
Deepak S31685c22014-07-03 17:33:01 -04001356 }
1357
1358 new_delay = dev_priv->rps.cur_freq;
1359
1360 adj = dev_priv->rps.last_adj;
1361 /* C0 residency is greater than UP threshold. Increase Frequency */
1362 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1363 if (adj > 0)
1364 adj *= 2;
1365 else
1366 adj = 1;
1367
1368 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1369 new_delay = dev_priv->rps.cur_freq + adj;
1370
1371 /*
1372 * For better performance, jump directly
1373 * to RPe if we're below it.
1374 */
1375 if (new_delay < dev_priv->rps.efficient_freq)
1376 new_delay = dev_priv->rps.efficient_freq;
1377
1378 } else if (!dev_priv->rps.ei_interrupt_count &&
1379 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1380 if (adj < 0)
1381 adj *= 2;
1382 else
1383 adj = -1;
1384 /*
1385 * This means, C0 residency is less than down threshold over
1386 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1387 */
1388 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1389 new_delay = dev_priv->rps.cur_freq + adj;
1390 }
1391
1392 return new_delay;
1393}
1394
Ben Widawsky4912d042011-04-25 11:25:20 -07001395static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001396{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001397 struct drm_i915_private *dev_priv =
1398 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001399 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001400 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001401
Daniel Vetter59cdb632013-07-04 23:35:28 +02001402 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001403 pm_iir = dev_priv->rps.pm_iir;
1404 dev_priv->rps.pm_iir = 0;
Damien Lespiau6af257c2014-07-15 09:17:41 +02001405 if (INTEL_INFO(dev_priv->dev)->gen >= 8)
Daniel Vetter480c8032014-07-16 09:49:40 +02001406 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001407 else {
1408 /* Make sure not to corrupt PMIMR state used by ringbuffer */
Daniel Vetter480c8032014-07-16 09:49:40 +02001409 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001410 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001411 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001412
Paulo Zanoni60611c12013-08-15 11:50:01 -03001413 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301414 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001415
Deepak Sa6706b42014-03-15 20:23:22 +05301416 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001417 return;
1418
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001419 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001420
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001421 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001422 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001423 if (adj > 0)
1424 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301425 else {
1426 /* CHV needs even encode values */
1427 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1428 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001429 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001430
1431 /*
1432 * For better performance, jump directly
1433 * to RPe if we're below it.
1434 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001435 if (new_delay < dev_priv->rps.efficient_freq)
1436 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001437 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001438 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1439 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001440 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001441 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001442 adj = 0;
Deepak S31685c22014-07-03 17:33:01 -04001443 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1444 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001445 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1446 if (adj < 0)
1447 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301448 else {
1449 /* CHV needs even encode values */
1450 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1451 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001452 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001453 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001454 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001455 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001456
Ben Widawsky79249632012-09-07 19:43:42 -07001457 /* sysfs frequency interfaces may have snuck in while servicing the
1458 * interrupt
1459 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001460 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001461 dev_priv->rps.min_freq_softlimit,
1462 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301463
Ben Widawskyb39fb292014-03-19 18:31:11 -07001464 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001465
1466 if (IS_VALLEYVIEW(dev_priv->dev))
1467 valleyview_set_rps(dev_priv->dev, new_delay);
1468 else
1469 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001470
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001471 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001472}
1473
Ben Widawskye3689192012-05-25 16:56:22 -07001474
1475/**
1476 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1477 * occurred.
1478 * @work: workqueue struct
1479 *
1480 * Doesn't actually do anything except notify userspace. As a consequence of
1481 * this event, userspace should try to remap the bad rows since statistically
1482 * it is likely the same row is more likely to go bad again.
1483 */
1484static void ivybridge_parity_work(struct work_struct *work)
1485{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001486 struct drm_i915_private *dev_priv =
1487 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001488 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001489 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001490 uint32_t misccpctl;
1491 unsigned long flags;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001492 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001493
1494 /* We must turn off DOP level clock gating to access the L3 registers.
1495 * In order to prevent a get/put style interface, acquire struct mutex
1496 * any time we access those registers.
1497 */
1498 mutex_lock(&dev_priv->dev->struct_mutex);
1499
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001500 /* If we've screwed up tracking, just let the interrupt fire again */
1501 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1502 goto out;
1503
Ben Widawskye3689192012-05-25 16:56:22 -07001504 misccpctl = I915_READ(GEN7_MISCCPCTL);
1505 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1506 POSTING_READ(GEN7_MISCCPCTL);
1507
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001508 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1509 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001510
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001511 slice--;
1512 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1513 break;
1514
1515 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1516
1517 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1518
1519 error_status = I915_READ(reg);
1520 row = GEN7_PARITY_ERROR_ROW(error_status);
1521 bank = GEN7_PARITY_ERROR_BANK(error_status);
1522 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1523
1524 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1525 POSTING_READ(reg);
1526
1527 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1528 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1529 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1530 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1531 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1532 parity_event[5] = NULL;
1533
Dave Airlie5bdebb12013-10-11 14:07:25 +10001534 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001535 KOBJ_CHANGE, parity_event);
1536
1537 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1538 slice, row, bank, subbank);
1539
1540 kfree(parity_event[4]);
1541 kfree(parity_event[3]);
1542 kfree(parity_event[2]);
1543 kfree(parity_event[1]);
1544 }
Ben Widawskye3689192012-05-25 16:56:22 -07001545
1546 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1547
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001548out:
1549 WARN_ON(dev_priv->l3_parity.which_slice);
Ben Widawskye3689192012-05-25 16:56:22 -07001550 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetter480c8032014-07-16 09:49:40 +02001551 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Ben Widawskye3689192012-05-25 16:56:22 -07001552 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1553
1554 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001555}
1556
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001557static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001558{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001559 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001560
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001561 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001562 return;
1563
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001564 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001565 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001566 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001567
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001568 iir &= GT_PARITY_ERROR(dev);
1569 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1570 dev_priv->l3_parity.which_slice |= 1 << 1;
1571
1572 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1573 dev_priv->l3_parity.which_slice |= 1 << 0;
1574
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001575 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001576}
1577
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001578static void ilk_gt_irq_handler(struct drm_device *dev,
1579 struct drm_i915_private *dev_priv,
1580 u32 gt_iir)
1581{
1582 if (gt_iir &
1583 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1584 notify_ring(dev, &dev_priv->ring[RCS]);
1585 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1586 notify_ring(dev, &dev_priv->ring[VCS]);
1587}
1588
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001589static void snb_gt_irq_handler(struct drm_device *dev,
1590 struct drm_i915_private *dev_priv,
1591 u32 gt_iir)
1592{
1593
Ben Widawskycc609d52013-05-28 19:22:29 -07001594 if (gt_iir &
1595 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001596 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001597 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001598 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001599 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001600 notify_ring(dev, &dev_priv->ring[BCS]);
1601
Ben Widawskycc609d52013-05-28 19:22:29 -07001602 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1603 GT_BSD_CS_ERROR_INTERRUPT |
1604 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
Mika Kuoppala58174462014-02-25 17:11:26 +02001605 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1606 gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001607 }
Ben Widawskye3689192012-05-25 16:56:22 -07001608
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001609 if (gt_iir & GT_PARITY_ERROR(dev))
1610 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001611}
1612
Ben Widawsky09610212014-05-15 20:58:08 +03001613static void gen8_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
1614{
1615 if ((pm_iir & dev_priv->pm_rps_events) == 0)
1616 return;
1617
1618 spin_lock(&dev_priv->irq_lock);
1619 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02001620 gen8_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03001621 spin_unlock(&dev_priv->irq_lock);
1622
1623 queue_work(dev_priv->wq, &dev_priv->rps.work);
1624}
1625
Ben Widawskyabd58f02013-11-02 21:07:09 -07001626static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1627 struct drm_i915_private *dev_priv,
1628 u32 master_ctl)
1629{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001630 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001631 u32 rcs, bcs, vcs;
1632 uint32_t tmp = 0;
1633 irqreturn_t ret = IRQ_NONE;
1634
1635 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1636 tmp = I915_READ(GEN8_GT_IIR(0));
1637 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001638 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001639 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001640
Ben Widawskyabd58f02013-11-02 21:07:09 -07001641 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001642 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001643 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001644 notify_ring(dev, ring);
1645 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
1646 intel_execlists_handle_ctx_events(ring);
1647
1648 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1649 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001650 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001651 notify_ring(dev, ring);
1652 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
1653 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001654 } else
1655 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1656 }
1657
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001658 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001659 tmp = I915_READ(GEN8_GT_IIR(1));
1660 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001661 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001662 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001663
Ben Widawskyabd58f02013-11-02 21:07:09 -07001664 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001665 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001666 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001667 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001668 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001669 intel_execlists_handle_ctx_events(ring);
1670
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001671 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001672 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001673 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001674 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001675 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001676 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001677 } else
1678 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1679 }
1680
Ben Widawsky09610212014-05-15 20:58:08 +03001681 if (master_ctl & GEN8_GT_PM_IRQ) {
1682 tmp = I915_READ(GEN8_GT_IIR(2));
1683 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001684 I915_WRITE(GEN8_GT_IIR(2),
1685 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001686 ret = IRQ_HANDLED;
1687 gen8_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001688 } else
1689 DRM_ERROR("The master control interrupt lied (PM)!\n");
1690 }
1691
Ben Widawskyabd58f02013-11-02 21:07:09 -07001692 if (master_ctl & GEN8_GT_VECS_IRQ) {
1693 tmp = I915_READ(GEN8_GT_IIR(3));
1694 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001695 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001696 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001697
Ben Widawskyabd58f02013-11-02 21:07:09 -07001698 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001699 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001700 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001701 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001702 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001703 intel_execlists_handle_ctx_events(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001704 } else
1705 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1706 }
1707
1708 return ret;
1709}
1710
Egbert Eichb543fb02013-04-16 13:36:54 +02001711#define HPD_STORM_DETECT_PERIOD 1000
1712#define HPD_STORM_THRESHOLD 5
1713
Dave Airlie13cf5502014-06-18 11:29:35 +10001714static int ilk_port_to_hotplug_shift(enum port port)
1715{
1716 switch (port) {
1717 case PORT_A:
1718 case PORT_E:
1719 default:
1720 return -1;
1721 case PORT_B:
1722 return 0;
1723 case PORT_C:
1724 return 8;
1725 case PORT_D:
1726 return 16;
1727 }
1728}
1729
1730static int g4x_port_to_hotplug_shift(enum port port)
1731{
1732 switch (port) {
1733 case PORT_A:
1734 case PORT_E:
1735 default:
1736 return -1;
1737 case PORT_B:
1738 return 17;
1739 case PORT_C:
1740 return 19;
1741 case PORT_D:
1742 return 21;
1743 }
1744}
1745
1746static inline enum port get_port_from_pin(enum hpd_pin pin)
1747{
1748 switch (pin) {
1749 case HPD_PORT_B:
1750 return PORT_B;
1751 case HPD_PORT_C:
1752 return PORT_C;
1753 case HPD_PORT_D:
1754 return PORT_D;
1755 default:
1756 return PORT_A; /* no hpd */
1757 }
1758}
1759
Daniel Vetter10a504d2013-06-27 17:52:12 +02001760static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001761 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001762 u32 dig_hotplug_reg,
Daniel Vetter22062db2013-06-27 17:52:11 +02001763 const u32 *hpd)
Egbert Eichb543fb02013-04-16 13:36:54 +02001764{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001765 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001766 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001767 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001768 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001769 bool queue_dig = false, queue_hp = false;
1770 u32 dig_shift;
1771 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001772
Daniel Vetter91d131d2013-06-27 17:52:14 +02001773 if (!hotplug_trigger)
1774 return;
1775
Dave Airlie13cf5502014-06-18 11:29:35 +10001776 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1777 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001778
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001779 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001780 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001781 if (!(hpd[i] & hotplug_trigger))
1782 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001783
Dave Airlie13cf5502014-06-18 11:29:35 +10001784 port = get_port_from_pin(i);
1785 if (port && dev_priv->hpd_irq_port[port]) {
1786 bool long_hpd;
1787
1788 if (IS_G4X(dev)) {
1789 dig_shift = g4x_port_to_hotplug_shift(port);
1790 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1791 } else {
1792 dig_shift = ilk_port_to_hotplug_shift(port);
1793 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
1794 }
1795
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001796 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1797 port_name(port),
1798 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001799 /* for long HPD pulses we want to have the digital queue happen,
1800 but we still want HPD storm detection to function. */
1801 if (long_hpd) {
1802 dev_priv->long_hpd_port_mask |= (1 << port);
1803 dig_port_mask |= hpd[i];
1804 } else {
1805 /* for short HPD just trigger the digital queue */
1806 dev_priv->short_hpd_port_mask |= (1 << port);
1807 hotplug_trigger &= ~hpd[i];
1808 }
1809 queue_dig = true;
1810 }
1811 }
1812
1813 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001814 if (hpd[i] & hotplug_trigger &&
1815 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1816 /*
1817 * On GMCH platforms the interrupt mask bits only
1818 * prevent irq generation, not the setting of the
1819 * hotplug bits itself. So only WARN about unexpected
1820 * interrupts on saner platforms.
1821 */
1822 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1823 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1824 hotplug_trigger, i, hpd[i]);
1825
1826 continue;
1827 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001828
Egbert Eichb543fb02013-04-16 13:36:54 +02001829 if (!(hpd[i] & hotplug_trigger) ||
1830 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1831 continue;
1832
Dave Airlie13cf5502014-06-18 11:29:35 +10001833 if (!(dig_port_mask & hpd[i])) {
1834 dev_priv->hpd_event_bits |= (1 << i);
1835 queue_hp = true;
1836 }
1837
Egbert Eichb543fb02013-04-16 13:36:54 +02001838 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1839 dev_priv->hpd_stats[i].hpd_last_jiffies
1840 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1841 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1842 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001843 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001844 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1845 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001846 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001847 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001848 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001849 } else {
1850 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001851 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1852 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001853 }
1854 }
1855
Daniel Vetter10a504d2013-06-27 17:52:12 +02001856 if (storm_detected)
1857 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001858 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001859
Daniel Vetter645416f2013-09-02 16:22:25 +02001860 /*
1861 * Our hotplug handler can grab modeset locks (by calling down into the
1862 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1863 * queue for otherwise the flush_work in the pageflip code will
1864 * deadlock.
1865 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001866 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001867 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001868 if (queue_hp)
1869 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001870}
1871
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001872static void gmbus_irq_handler(struct drm_device *dev)
1873{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001874 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001875
Daniel Vetter28c70f12012-12-01 13:53:45 +01001876 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001877}
1878
Daniel Vetterce99c252012-12-01 13:53:47 +01001879static void dp_aux_irq_handler(struct drm_device *dev)
1880{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001881 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001882
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001883 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001884}
1885
Shuang He8bf1e9f2013-10-15 18:55:27 +01001886#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001887static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1888 uint32_t crc0, uint32_t crc1,
1889 uint32_t crc2, uint32_t crc3,
1890 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001891{
1892 struct drm_i915_private *dev_priv = dev->dev_private;
1893 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1894 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001895 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001896
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001897 spin_lock(&pipe_crc->lock);
1898
Damien Lespiau0c912c72013-10-15 18:55:37 +01001899 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001900 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001901 DRM_ERROR("spurious interrupt\n");
1902 return;
1903 }
1904
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001905 head = pipe_crc->head;
1906 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001907
1908 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001909 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001910 DRM_ERROR("CRC buffer overflowing\n");
1911 return;
1912 }
1913
1914 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001915
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001916 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001917 entry->crc[0] = crc0;
1918 entry->crc[1] = crc1;
1919 entry->crc[2] = crc2;
1920 entry->crc[3] = crc3;
1921 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001922
1923 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001924 pipe_crc->head = head;
1925
1926 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001927
1928 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001929}
Daniel Vetter277de952013-10-18 16:37:07 +02001930#else
1931static inline void
1932display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1933 uint32_t crc0, uint32_t crc1,
1934 uint32_t crc2, uint32_t crc3,
1935 uint32_t crc4) {}
1936#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001937
Daniel Vetter277de952013-10-18 16:37:07 +02001938
1939static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001940{
1941 struct drm_i915_private *dev_priv = dev->dev_private;
1942
Daniel Vetter277de952013-10-18 16:37:07 +02001943 display_pipe_crc_irq_handler(dev, pipe,
1944 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1945 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001946}
1947
Daniel Vetter277de952013-10-18 16:37:07 +02001948static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001949{
1950 struct drm_i915_private *dev_priv = dev->dev_private;
1951
Daniel Vetter277de952013-10-18 16:37:07 +02001952 display_pipe_crc_irq_handler(dev, pipe,
1953 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1954 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1955 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1956 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1957 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001958}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001959
Daniel Vetter277de952013-10-18 16:37:07 +02001960static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001961{
1962 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001963 uint32_t res1, res2;
1964
1965 if (INTEL_INFO(dev)->gen >= 3)
1966 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1967 else
1968 res1 = 0;
1969
1970 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1971 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1972 else
1973 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001974
Daniel Vetter277de952013-10-18 16:37:07 +02001975 display_pipe_crc_irq_handler(dev, pipe,
1976 I915_READ(PIPE_CRC_RES_RED(pipe)),
1977 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1978 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1979 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001980}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001981
Daisy Sunc76bb612014-08-11 11:08:38 -07001982void gen8_flip_interrupt(struct drm_device *dev)
1983{
1984 struct drm_i915_private *dev_priv = dev->dev_private;
1985
1986 if (!dev_priv->rps.is_bdw_sw_turbo)
1987 return;
1988
1989 if(atomic_read(&dev_priv->rps.sw_turbo.flip_received)) {
1990 mod_timer(&dev_priv->rps.sw_turbo.flip_timer,
1991 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies);
1992 }
1993 else {
1994 dev_priv->rps.sw_turbo.flip_timer.expires =
1995 usecs_to_jiffies(dev_priv->rps.sw_turbo.timeout) + jiffies;
1996 add_timer(&dev_priv->rps.sw_turbo.flip_timer);
1997 atomic_set(&dev_priv->rps.sw_turbo.flip_received, true);
1998 }
1999
2000 bdw_software_turbo(dev);
2001}
2002
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002003/* The RPS events need forcewake, so we add them to a work queue and mask their
2004 * IMR bits until the work is done. Other interrupts can be processed without
2005 * the work queue. */
2006static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07002007{
Deepak Sa6706b42014-03-15 20:23:22 +05302008 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02002009 spin_lock(&dev_priv->irq_lock);
Deepak Sa6706b42014-03-15 20:23:22 +05302010 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Daniel Vetter480c8032014-07-16 09:49:40 +02002011 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02002012 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter2adbee62013-07-04 23:35:27 +02002013
2014 queue_work(dev_priv->wq, &dev_priv->rps.work);
Ben Widawskybaf02a12013-05-28 19:22:24 -07002015 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07002016
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002017 if (HAS_VEBOX(dev_priv->dev)) {
2018 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
2019 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07002020
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002021 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002022 i915_handle_error(dev_priv->dev, false,
2023 "VEBOX CS error interrupt 0x%08x",
2024 pm_iir);
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03002025 }
Ben Widawsky12638c52013-05-28 19:22:31 -07002026 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07002027}
2028
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002029static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
2030{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002031 if (!drm_handle_vblank(dev, pipe))
2032 return false;
2033
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03002034 return true;
2035}
2036
Imre Deakc1874ed2014-02-04 21:35:46 +02002037static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
2038{
2039 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02002040 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02002041 int pipe;
2042
Imre Deak58ead0d2014-02-04 21:35:47 +02002043 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01002044 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02002045 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002046 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02002047
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002048 /*
2049 * PIPESTAT bits get signalled even when the interrupt is
2050 * disabled with the mask bits, and some of the status bits do
2051 * not generate interrupts at all (like the underrun bit). Hence
2052 * we need to be careful that we only handle what we want to
2053 * handle.
2054 */
2055 mask = 0;
2056 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
2057 mask |= PIPE_FIFO_UNDERRUN_STATUS;
2058
2059 switch (pipe) {
2060 case PIPE_A:
2061 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
2062 break;
2063 case PIPE_B:
2064 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
2065 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03002066 case PIPE_C:
2067 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
2068 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002069 }
2070 if (iir & iir_bit)
2071 mask |= dev_priv->pipestat_irq_mask[pipe];
2072
2073 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02002074 continue;
2075
2076 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01002077 mask |= PIPESTAT_INT_ENABLE_MASK;
2078 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02002079
2080 /*
2081 * Clear the PIPE*STAT regs before the IIR
2082 */
Imre Deak91d181d2014-02-10 18:42:49 +02002083 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
2084 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02002085 I915_WRITE(reg, pipe_stats[pipe]);
2086 }
Imre Deak58ead0d2014-02-04 21:35:47 +02002087 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02002088
Damien Lespiau055e3932014-08-18 13:49:10 +01002089 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002090 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
2091 intel_pipe_handle_vblank(dev, pipe))
2092 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02002093
Imre Deak579a9b02014-02-04 21:35:48 +02002094 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02002095 intel_prepare_page_flip(dev, pipe);
2096 intel_finish_page_flip(dev, pipe);
2097 }
2098
2099 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
2100 i9xx_pipe_crc_irq_handler(dev, pipe);
2101
2102 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
2103 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
2104 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2105 }
2106
2107 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
2108 gmbus_irq_handler(dev);
2109}
2110
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002111static void i9xx_hpd_irq_handler(struct drm_device *dev)
2112{
2113 struct drm_i915_private *dev_priv = dev->dev_private;
2114 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2115
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002116 if (hotplug_status) {
2117 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2118 /*
2119 * Make sure hotplug status is cleared before we clear IIR, or else we
2120 * may miss hotplug events.
2121 */
2122 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002123
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002124 if (IS_G4X(dev)) {
2125 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002126
Dave Airlie13cf5502014-06-18 11:29:35 +10002127 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002128 } else {
2129 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
2130
Dave Airlie13cf5502014-06-18 11:29:35 +10002131 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002132 }
2133
2134 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
2135 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
2136 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002137 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03002138}
2139
Daniel Vetterff1f5252012-10-02 15:10:55 +02002140static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002141{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002142 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002143 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002144 u32 iir, gt_iir, pm_iir;
2145 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002146
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002147 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002148 /* Find, clear, then process each source of interrupt */
2149
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002150 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002151 if (gt_iir)
2152 I915_WRITE(GTIIR, gt_iir);
2153
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002154 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002155 if (pm_iir)
2156 I915_WRITE(GEN6_PMIIR, pm_iir);
2157
2158 iir = I915_READ(VLV_IIR);
2159 if (iir) {
2160 /* Consume port before clearing IIR or we'll miss events */
2161 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2162 i9xx_hpd_irq_handler(dev);
2163 I915_WRITE(VLV_IIR, iir);
2164 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002165
2166 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
2167 goto out;
2168
2169 ret = IRQ_HANDLED;
2170
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002171 if (gt_iir)
2172 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03002173 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02002174 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01002175 /* Call regardless, as some status bits might not be
2176 * signalled in iir */
2177 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002178 }
2179
2180out:
2181 return ret;
2182}
2183
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002184static irqreturn_t cherryview_irq_handler(int irq, void *arg)
2185{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002186 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002187 struct drm_i915_private *dev_priv = dev->dev_private;
2188 u32 master_ctl, iir;
2189 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002190
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002191 for (;;) {
2192 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
2193 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03002194
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002195 if (master_ctl == 0 && iir == 0)
2196 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002197
Oscar Mateo27b6c122014-06-16 16:11:00 +01002198 ret = IRQ_HANDLED;
2199
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002200 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002201
Oscar Mateo27b6c122014-06-16 16:11:00 +01002202 /* Find, clear, then process each source of interrupt */
2203
2204 if (iir) {
2205 /* Consume port before clearing IIR or we'll miss events */
2206 if (iir & I915_DISPLAY_PORT_INTERRUPT)
2207 i9xx_hpd_irq_handler(dev);
2208 I915_WRITE(VLV_IIR, iir);
2209 }
2210
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002211 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002212
Oscar Mateo27b6c122014-06-16 16:11:00 +01002213 /* Call regardless, as some status bits might not be
2214 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002215 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002216
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002217 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
2218 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002219 }
2220
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002221 return ret;
2222}
2223
Adam Jackson23e81d62012-06-06 15:45:44 -04002224static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002225{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002226 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002227 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002228 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10002229 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08002230
Dave Airlie13cf5502014-06-18 11:29:35 +10002231 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2232 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2233
2234 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002235
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002236 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2237 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2238 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002239 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002240 port_name(port));
2241 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002242
Daniel Vetterce99c252012-12-01 13:53:47 +01002243 if (pch_iir & SDE_AUX_MASK)
2244 dp_aux_irq_handler(dev);
2245
Jesse Barnes776ad802011-01-04 15:09:39 -08002246 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002247 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08002248
2249 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2250 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2251
2252 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2253 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2254
2255 if (pch_iir & SDE_POISON)
2256 DRM_ERROR("PCH poison interrupt\n");
2257
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002258 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002259 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002260 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2261 pipe_name(pipe),
2262 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002263
2264 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2265 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2266
2267 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2268 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2269
Jesse Barnes776ad802011-01-04 15:09:39 -08002270 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03002271 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2272 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002273 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002274
2275 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
2276 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2277 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002278 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002279}
2280
2281static void ivb_err_int_handler(struct drm_device *dev)
2282{
2283 struct drm_i915_private *dev_priv = dev->dev_private;
2284 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002285 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002286
Paulo Zanonide032bf2013-04-12 17:57:58 -03002287 if (err_int & ERR_INT_POISON)
2288 DRM_ERROR("Poison interrupt\n");
2289
Damien Lespiau055e3932014-08-18 13:49:10 +01002290 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a69b892013-10-16 22:55:52 +02002291 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
2292 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2293 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002294 DRM_ERROR("Pipe %c FIFO underrun\n",
2295 pipe_name(pipe));
Daniel Vetter5a69b892013-10-16 22:55:52 +02002296 }
Paulo Zanoni86642812013-04-12 17:57:57 -03002297
Daniel Vetter5a69b892013-10-16 22:55:52 +02002298 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2299 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002300 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002301 else
Daniel Vetter277de952013-10-18 16:37:07 +02002302 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002303 }
2304 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002305
Paulo Zanoni86642812013-04-12 17:57:57 -03002306 I915_WRITE(GEN7_ERR_INT, err_int);
2307}
2308
2309static void cpt_serr_int_handler(struct drm_device *dev)
2310{
2311 struct drm_i915_private *dev_priv = dev->dev_private;
2312 u32 serr_int = I915_READ(SERR_INT);
2313
Paulo Zanonide032bf2013-04-12 17:57:58 -03002314 if (serr_int & SERR_INT_POISON)
2315 DRM_ERROR("PCH poison interrupt\n");
2316
Paulo Zanoni86642812013-04-12 17:57:57 -03002317 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
2318 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
2319 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002320 DRM_ERROR("PCH transcoder A FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002321
2322 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
2323 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
2324 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002325 DRM_ERROR("PCH transcoder B FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002326
2327 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
2328 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
2329 false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002330 DRM_ERROR("PCH transcoder C FIFO underrun\n");
Paulo Zanoni86642812013-04-12 17:57:57 -03002331
2332 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002333}
2334
Adam Jackson23e81d62012-06-06 15:45:44 -04002335static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2336{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002337 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002338 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002339 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10002340 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04002341
Dave Airlie13cf5502014-06-18 11:29:35 +10002342 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2343 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2344
2345 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002346
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002347 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2348 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2349 SDE_AUDIO_POWER_SHIFT_CPT);
2350 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2351 port_name(port));
2352 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002353
2354 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002355 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002356
2357 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002358 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002359
2360 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2361 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2362
2363 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2364 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2365
2366 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002367 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002368 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2369 pipe_name(pipe),
2370 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002371
2372 if (pch_iir & SDE_ERROR_CPT)
2373 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002374}
2375
Paulo Zanonic008bc62013-07-12 16:35:10 -03002376static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2377{
2378 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c2013-10-21 18:04:36 +02002379 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002380
2381 if (de_iir & DE_AUX_CHANNEL_A)
2382 dp_aux_irq_handler(dev);
2383
2384 if (de_iir & DE_GSE)
2385 intel_opregion_asle_intr(dev);
2386
Paulo Zanonic008bc62013-07-12 16:35:10 -03002387 if (de_iir & DE_POISON)
2388 DRM_ERROR("Poison interrupt\n");
2389
Damien Lespiau055e3932014-08-18 13:49:10 +01002390 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002391 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2392 intel_pipe_handle_vblank(dev, pipe))
2393 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002394
Daniel Vetter40da17c2013-10-21 18:04:36 +02002395 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2396 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02002397 DRM_ERROR("Pipe %c FIFO underrun\n",
2398 pipe_name(pipe));
Paulo Zanonic008bc62013-07-12 16:35:10 -03002399
Daniel Vetter40da17c2013-10-21 18:04:36 +02002400 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2401 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002402
Daniel Vetter40da17c2013-10-21 18:04:36 +02002403 /* plane/pipes map 1:1 on ilk+ */
2404 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2405 intel_prepare_page_flip(dev, pipe);
2406 intel_finish_page_flip_plane(dev, pipe);
2407 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002408 }
2409
2410 /* check event from PCH */
2411 if (de_iir & DE_PCH_EVENT) {
2412 u32 pch_iir = I915_READ(SDEIIR);
2413
2414 if (HAS_PCH_CPT(dev))
2415 cpt_irq_handler(dev, pch_iir);
2416 else
2417 ibx_irq_handler(dev, pch_iir);
2418
2419 /* should clear PCH hotplug event before clear CPU irq */
2420 I915_WRITE(SDEIIR, pch_iir);
2421 }
2422
2423 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2424 ironlake_rps_change_irq_handler(dev);
2425}
2426
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002427static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2428{
2429 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002430 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002431
2432 if (de_iir & DE_ERR_INT_IVB)
2433 ivb_err_int_handler(dev);
2434
2435 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2436 dp_aux_irq_handler(dev);
2437
2438 if (de_iir & DE_GSE_IVB)
2439 intel_opregion_asle_intr(dev);
2440
Damien Lespiau055e3932014-08-18 13:49:10 +01002441 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002442 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2443 intel_pipe_handle_vblank(dev, pipe))
2444 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c2013-10-21 18:04:36 +02002445
2446 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002447 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2448 intel_prepare_page_flip(dev, pipe);
2449 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002450 }
2451 }
2452
2453 /* check event from PCH */
2454 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2455 u32 pch_iir = I915_READ(SDEIIR);
2456
2457 cpt_irq_handler(dev, pch_iir);
2458
2459 /* clear PCH hotplug event before clear CPU irq */
2460 I915_WRITE(SDEIIR, pch_iir);
2461 }
2462}
2463
Oscar Mateo72c90f62014-06-16 16:10:57 +01002464/*
2465 * To handle irqs with the minimum potential races with fresh interrupts, we:
2466 * 1 - Disable Master Interrupt Control.
2467 * 2 - Find the source(s) of the interrupt.
2468 * 3 - Clear the Interrupt Identity bits (IIR).
2469 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2470 * 5 - Re-enable Master Interrupt Control.
2471 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002472static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002473{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002474 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002475 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002476 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002477 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002478
Paulo Zanoni86642812013-04-12 17:57:57 -03002479 /* We get interrupts on unclaimed registers, so check for this before we
2480 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002481 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002482
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002483 /* disable master interrupt before clearing iir */
2484 de_ier = I915_READ(DEIER);
2485 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002486 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002487
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002488 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2489 * interrupts will will be stored on its back queue, and then we'll be
2490 * able to process them after we restore SDEIER (as soon as we restore
2491 * it, we'll get an interrupt if SDEIIR still has something to process
2492 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002493 if (!HAS_PCH_NOP(dev)) {
2494 sde_ier = I915_READ(SDEIER);
2495 I915_WRITE(SDEIER, 0);
2496 POSTING_READ(SDEIER);
2497 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002498
Oscar Mateo72c90f62014-06-16 16:10:57 +01002499 /* Find, clear, then process each source of interrupt */
2500
Chris Wilson0e434062012-05-09 21:45:44 +01002501 gt_iir = I915_READ(GTIIR);
2502 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002503 I915_WRITE(GTIIR, gt_iir);
2504 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002505 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002506 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002507 else
2508 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002509 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002510
2511 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002512 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002513 I915_WRITE(DEIIR, de_iir);
2514 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002515 if (INTEL_INFO(dev)->gen >= 7)
2516 ivb_display_irq_handler(dev, de_iir);
2517 else
2518 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002519 }
2520
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002521 if (INTEL_INFO(dev)->gen >= 6) {
2522 u32 pm_iir = I915_READ(GEN6_PMIIR);
2523 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002524 I915_WRITE(GEN6_PMIIR, pm_iir);
2525 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002526 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002527 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002528 }
2529
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002530 I915_WRITE(DEIER, de_ier);
2531 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002532 if (!HAS_PCH_NOP(dev)) {
2533 I915_WRITE(SDEIER, sde_ier);
2534 POSTING_READ(SDEIER);
2535 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002536
2537 return ret;
2538}
2539
Ben Widawskyabd58f02013-11-02 21:07:09 -07002540static irqreturn_t gen8_irq_handler(int irq, void *arg)
2541{
2542 struct drm_device *dev = arg;
2543 struct drm_i915_private *dev_priv = dev->dev_private;
2544 u32 master_ctl;
2545 irqreturn_t ret = IRQ_NONE;
2546 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002547 enum pipe pipe;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002548
Ben Widawskyabd58f02013-11-02 21:07:09 -07002549 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2550 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2551 if (!master_ctl)
2552 return IRQ_NONE;
2553
2554 I915_WRITE(GEN8_MASTER_IRQ, 0);
2555 POSTING_READ(GEN8_MASTER_IRQ);
2556
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002557 /* Find, clear, then process each source of interrupt */
2558
Ben Widawskyabd58f02013-11-02 21:07:09 -07002559 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2560
2561 if (master_ctl & GEN8_DE_MISC_IRQ) {
2562 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002563 if (tmp) {
2564 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2565 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002566 if (tmp & GEN8_DE_MISC_GSE)
2567 intel_opregion_asle_intr(dev);
2568 else
2569 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002570 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002571 else
2572 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002573 }
2574
Daniel Vetter6d766f02013-11-07 14:49:55 +01002575 if (master_ctl & GEN8_DE_PORT_IRQ) {
2576 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002577 if (tmp) {
2578 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2579 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002580 if (tmp & GEN8_AUX_CHANNEL_A)
2581 dp_aux_irq_handler(dev);
2582 else
2583 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002584 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002585 else
2586 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002587 }
2588
Damien Lespiau055e3932014-08-18 13:49:10 +01002589 for_each_pipe(dev_priv, pipe) {
Daniel Vetterc42664c2013-11-07 11:05:40 +01002590 uint32_t pipe_iir;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591
Daniel Vetterc42664c2013-11-07 11:05:40 +01002592 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2593 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002594
Daniel Vetterc42664c2013-11-07 11:05:40 +01002595 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002596 if (pipe_iir) {
2597 ret = IRQ_HANDLED;
2598 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002599 if (pipe_iir & GEN8_PIPE_VBLANK &&
2600 intel_pipe_handle_vblank(dev, pipe))
2601 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002602
2603 if (pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE) {
2604 intel_prepare_page_flip(dev, pipe);
2605 intel_finish_page_flip_plane(dev, pipe);
2606 }
2607
2608 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2609 hsw_pipe_crc_irq_handler(dev, pipe);
2610
2611 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2612 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2613 false))
2614 DRM_ERROR("Pipe %c FIFO underrun\n",
2615 pipe_name(pipe));
2616 }
2617
2618 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2619 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2620 pipe_name(pipe),
2621 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2622 }
Daniel Vetterc42664c2013-11-07 11:05:40 +01002623 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002624 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2625 }
2626
Daniel Vetter92d03a82013-11-07 11:05:43 +01002627 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2628 /*
2629 * FIXME(BDW): Assume for now that the new interrupt handling
2630 * scheme also closed the SDE interrupt handling race we've seen
2631 * on older pch-split platforms. But this needs testing.
2632 */
2633 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002634 if (pch_iir) {
2635 I915_WRITE(SDEIIR, pch_iir);
2636 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002637 cpt_irq_handler(dev, pch_iir);
2638 } else
2639 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2640
Daniel Vetter92d03a82013-11-07 11:05:43 +01002641 }
2642
Ben Widawskyabd58f02013-11-02 21:07:09 -07002643 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2644 POSTING_READ(GEN8_MASTER_IRQ);
2645
2646 return ret;
2647}
2648
Daniel Vetter17e1df02013-09-08 21:57:13 +02002649static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2650 bool reset_completed)
2651{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002652 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002653 int i;
2654
2655 /*
2656 * Notify all waiters for GPU completion events that reset state has
2657 * been changed, and that they need to restart their wait after
2658 * checking for potential errors (and bail out to drop locks if there is
2659 * a gpu reset pending so that i915_error_work_func can acquire them).
2660 */
2661
2662 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2663 for_each_ring(ring, dev_priv, i)
2664 wake_up_all(&ring->irq_queue);
2665
2666 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2667 wake_up_all(&dev_priv->pending_flip_queue);
2668
2669 /*
2670 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2671 * reset state is cleared.
2672 */
2673 if (reset_completed)
2674 wake_up_all(&dev_priv->gpu_error.reset_queue);
2675}
2676
Jesse Barnes8a905232009-07-11 16:48:03 -04002677/**
2678 * i915_error_work_func - do process context error handling work
2679 * @work: work struct
2680 *
2681 * Fire an error uevent so userspace can see that a hang or error
2682 * was detected.
2683 */
2684static void i915_error_work_func(struct work_struct *work)
2685{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002686 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2687 work);
Jani Nikula2d1013d2014-03-31 14:27:17 +03002688 struct drm_i915_private *dev_priv =
2689 container_of(error, struct drm_i915_private, gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04002690 struct drm_device *dev = dev_priv->dev;
Ben Widawskycce723e2013-07-19 09:16:42 -07002691 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2692 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2693 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002694 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002695
Dave Airlie5bdebb12013-10-11 14:07:25 +10002696 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002697
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002698 /*
2699 * Note that there's only one work item which does gpu resets, so we
2700 * need not worry about concurrent gpu resets potentially incrementing
2701 * error->reset_counter twice. We only need to take care of another
2702 * racing irq/hangcheck declaring the gpu dead for a second time. A
2703 * quick check for that is good enough: schedule_work ensures the
2704 * correct ordering between hang detection and this work item, and since
2705 * the reset in-progress bit is only ever set by code outside of this
2706 * work we don't need to worry about any other races.
2707 */
2708 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002709 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002710 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002711 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002712
Daniel Vetter17e1df02013-09-08 21:57:13 +02002713 /*
Imre Deakf454c692014-04-23 01:09:04 +03002714 * In most cases it's guaranteed that we get here with an RPM
2715 * reference held, for example because there is a pending GPU
2716 * request that won't finish until the reset is done. This
2717 * isn't the case at least when we get here by doing a
2718 * simulated reset via debugs, so get an RPM reference.
2719 */
2720 intel_runtime_pm_get(dev_priv);
2721 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002722 * All state reset _must_ be completed before we update the
2723 * reset counter, for otherwise waiters might miss the reset
2724 * pending state and not properly drop locks, resulting in
2725 * deadlocks with the reset work.
2726 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002727 ret = i915_reset(dev);
2728
Daniel Vetter17e1df02013-09-08 21:57:13 +02002729 intel_display_handle_reset(dev);
2730
Imre Deakf454c692014-04-23 01:09:04 +03002731 intel_runtime_pm_put(dev_priv);
2732
Daniel Vetterf69061b2012-12-06 09:01:42 +01002733 if (ret == 0) {
2734 /*
2735 * After all the gem state is reset, increment the reset
2736 * counter and wake up everyone waiting for the reset to
2737 * complete.
2738 *
2739 * Since unlock operations are a one-sided barrier only,
2740 * we need to insert a barrier here to order any seqno
2741 * updates before
2742 * the counter increment.
2743 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002744 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002745 atomic_inc(&dev_priv->gpu_error.reset_counter);
2746
Dave Airlie5bdebb12013-10-11 14:07:25 +10002747 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002748 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002749 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002750 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002751 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002752
Daniel Vetter17e1df02013-09-08 21:57:13 +02002753 /*
2754 * Note: The wake_up also serves as a memory barrier so that
2755 * waiters see the update value of the reset counter atomic_t.
2756 */
2757 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002758 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002759}
2760
Chris Wilson35aed2e2010-05-27 13:18:12 +01002761static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002762{
2763 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002764 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002765 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002766 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002767
Chris Wilson35aed2e2010-05-27 13:18:12 +01002768 if (!eir)
2769 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002770
Joe Perchesa70491c2012-03-18 13:00:11 -07002771 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002772
Ben Widawskybd9854f2012-08-23 15:18:09 -07002773 i915_get_extra_instdone(dev, instdone);
2774
Jesse Barnes8a905232009-07-11 16:48:03 -04002775 if (IS_G4X(dev)) {
2776 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2777 u32 ipeir = I915_READ(IPEIR_I965);
2778
Joe Perchesa70491c2012-03-18 13:00:11 -07002779 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2780 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002781 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2782 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002783 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002784 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002785 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002786 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002787 }
2788 if (eir & GM45_ERROR_PAGE_TABLE) {
2789 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002790 pr_err("page table error\n");
2791 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002792 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002793 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002794 }
2795 }
2796
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002797 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002798 if (eir & I915_ERROR_PAGE_TABLE) {
2799 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002800 pr_err("page table error\n");
2801 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002802 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002803 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002804 }
2805 }
2806
2807 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002808 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002809 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002810 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002811 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002812 /* pipestat has already been acked */
2813 }
2814 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002815 pr_err("instruction error\n");
2816 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002817 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2818 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002819 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002820 u32 ipeir = I915_READ(IPEIR);
2821
Joe Perchesa70491c2012-03-18 13:00:11 -07002822 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2823 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002824 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002825 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002826 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002827 } else {
2828 u32 ipeir = I915_READ(IPEIR_I965);
2829
Joe Perchesa70491c2012-03-18 13:00:11 -07002830 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2831 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002832 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002833 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002834 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002835 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002836 }
2837 }
2838
2839 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002840 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002841 eir = I915_READ(EIR);
2842 if (eir) {
2843 /*
2844 * some errors might have become stuck,
2845 * mask them.
2846 */
2847 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2848 I915_WRITE(EMR, I915_READ(EMR) | eir);
2849 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2850 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002851}
2852
2853/**
2854 * i915_handle_error - handle an error interrupt
2855 * @dev: drm device
2856 *
2857 * Do some basic checking of regsiter state at error interrupt time and
2858 * dump it to the syslog. Also call i915_capture_error_state() to make
2859 * sure we get a record and make it available in debugfs. Fire a uevent
2860 * so userspace knows something bad happened (should trigger collection
2861 * of a ring dump etc.).
2862 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002863void i915_handle_error(struct drm_device *dev, bool wedged,
2864 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002865{
2866 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002867 va_list args;
2868 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002869
Mika Kuoppala58174462014-02-25 17:11:26 +02002870 va_start(args, fmt);
2871 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2872 va_end(args);
2873
2874 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002875 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002876
Ben Gamariba1234d2009-09-14 17:48:47 -04002877 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002878 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2879 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002880
Ben Gamari11ed50e2009-09-14 17:48:45 -04002881 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002882 * Wakeup waiting processes so that the reset work function
2883 * i915_error_work_func doesn't deadlock trying to grab various
2884 * locks. By bumping the reset counter first, the woken
2885 * processes will see a reset in progress and back off,
2886 * releasing their locks and then wait for the reset completion.
2887 * We must do this for _all_ gpu waiters that might hold locks
2888 * that the reset work needs to acquire.
2889 *
2890 * Note: The wake_up serves as the required memory barrier to
2891 * ensure that the waiters see the updated value of the reset
2892 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002893 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002894 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002895 }
2896
Daniel Vetter122f46b2013-09-04 17:36:14 +02002897 /*
2898 * Our reset work can grab modeset locks (since it needs to reset the
2899 * state of outstanding pagelips). Hence it must not be run on our own
2900 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2901 * code will deadlock.
2902 */
2903 schedule_work(&dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002904}
2905
Keith Packard42f52ef2008-10-18 19:39:29 -07002906/* Called from drm generic code, passed 'crtc' which
2907 * we use as a pipe index
2908 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002909static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002910{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002911 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002912 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002913
Chris Wilson5eddb702010-09-11 13:48:45 +01002914 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002915 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002916
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002917 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002918 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002919 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002920 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002921 else
Keith Packard7c463582008-11-04 02:03:27 -08002922 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002923 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002924 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002925
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002926 return 0;
2927}
2928
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002929static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002930{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002931 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002932 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002933 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002934 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002935
2936 if (!i915_pipe_enabled(dev, pipe))
2937 return -EINVAL;
2938
2939 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002940 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002941 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2942
2943 return 0;
2944}
2945
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002946static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2947{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002948 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002949 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002950
2951 if (!i915_pipe_enabled(dev, pipe))
2952 return -EINVAL;
2953
2954 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002955 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002956 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002957 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2958
2959 return 0;
2960}
2961
Ben Widawskyabd58f02013-11-02 21:07:09 -07002962static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2963{
2964 struct drm_i915_private *dev_priv = dev->dev_private;
2965 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002966
2967 if (!i915_pipe_enabled(dev, pipe))
2968 return -EINVAL;
2969
2970 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002971 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2972 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2973 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002974 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2975 return 0;
2976}
2977
Keith Packard42f52ef2008-10-18 19:39:29 -07002978/* Called from drm generic code, passed 'crtc' which
2979 * we use as a pipe index
2980 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002981static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002982{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002983 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002984 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002985
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002986 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002987 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002988 PIPE_VBLANK_INTERRUPT_STATUS |
2989 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002990 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2991}
2992
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002993static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002994{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002995 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002996 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002997 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c2013-10-21 18:04:36 +02002998 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002999
3000 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03003001 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003002 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3003}
3004
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003005static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
3006{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003007 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003008 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003009
3010 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003011 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003012 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003013 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3014}
3015
Ben Widawskyabd58f02013-11-02 21:07:09 -07003016static void gen8_disable_vblank(struct drm_device *dev, int pipe)
3017{
3018 struct drm_i915_private *dev_priv = dev->dev_private;
3019 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003020
3021 if (!i915_pipe_enabled(dev, pipe))
3022 return;
3023
3024 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01003025 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
3026 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3027 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07003028 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3029}
3030
Chris Wilson893eead2010-10-27 14:44:35 +01003031static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003032ring_last_seqno(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08003033{
Chris Wilson893eead2010-10-27 14:44:35 +01003034 return list_entry(ring->request_list.prev,
3035 struct drm_i915_gem_request, list)->seqno;
3036}
3037
Chris Wilson9107e9d2013-06-10 11:20:20 +01003038static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003039ring_idle(struct intel_engine_cs *ring, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01003040{
Chris Wilson9107e9d2013-06-10 11:20:20 +01003041 return (list_empty(&ring->request_list) ||
3042 i915_seqno_passed(seqno, ring_last_seqno(ring)));
Ben Gamarif65d9422009-09-14 17:48:44 -04003043}
3044
Daniel Vettera028c4b2014-03-15 00:08:56 +01003045static bool
3046ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
3047{
3048 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003049 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01003050 } else {
3051 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
3052 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
3053 MI_SEMAPHORE_REGISTER);
3054 }
3055}
3056
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003057static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003058semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01003059{
3060 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003061 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01003062 int i;
3063
3064 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003065 for_each_ring(signaller, dev_priv, i) {
3066 if (ring == signaller)
3067 continue;
3068
3069 if (offset == signaller->semaphore.signal_ggtt[ring->id])
3070 return signaller;
3071 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01003072 } else {
3073 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
3074
3075 for_each_ring(signaller, dev_priv, i) {
3076 if(ring == signaller)
3077 continue;
3078
Ben Widawskyebc348b2014-04-29 14:52:28 -07003079 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01003080 return signaller;
3081 }
3082 }
3083
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003084 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
3085 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01003086
3087 return NULL;
3088}
3089
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003090static struct intel_engine_cs *
3091semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02003092{
3093 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003094 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003095 u64 offset = 0;
3096 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003097
3098 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01003099 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01003100 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02003101
Daniel Vetter88fe4292014-03-15 00:08:55 +01003102 /*
3103 * HEAD is likely pointing to the dword after the actual command,
3104 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003105 * or 4 dwords depending on the semaphore wait command size.
3106 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01003107 * point at at batch, and semaphores are always emitted into the
3108 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02003109 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01003110 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003111 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003112
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003113 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01003114 /*
3115 * Be paranoid and presume the hw has gone off into the wild -
3116 * our ring is smaller than what the hardware (and hence
3117 * HEAD_ADDR) allows. Also handles wrap-around.
3118 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003119 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01003120
3121 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003122 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003123 if (cmd == ipehr)
3124 break;
3125
Daniel Vetter88fe4292014-03-15 00:08:55 +01003126 head -= 4;
3127 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003128
Daniel Vetter88fe4292014-03-15 00:08:55 +01003129 if (!i)
3130 return NULL;
3131
Oscar Mateoee1b1e52014-05-22 14:13:35 +01003132 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07003133 if (INTEL_INFO(ring->dev)->gen >= 8) {
3134 offset = ioread32(ring->buffer->virtual_start + head + 12);
3135 offset <<= 32;
3136 offset = ioread32(ring->buffer->virtual_start + head + 8);
3137 }
3138 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02003139}
3140
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003141static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01003142{
3143 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003144 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01003145 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01003146
Chris Wilson4be17382014-06-06 10:22:29 +01003147 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01003148
3149 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01003150 if (signaller == NULL)
3151 return -1;
3152
3153 /* Prevent pathological recursion due to driver bugs */
3154 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01003155 return -1;
3156
Chris Wilson4be17382014-06-06 10:22:29 +01003157 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
3158 return 1;
3159
Chris Wilsona0d036b2014-07-19 12:40:42 +01003160 /* cursory check for an unkickable deadlock */
3161 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
3162 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01003163 return -1;
3164
3165 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003166}
3167
3168static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3169{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003170 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01003171 int i;
3172
3173 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01003174 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003175}
3176
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003177static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003178ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003179{
3180 struct drm_device *dev = ring->dev;
3181 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003182 u32 tmp;
3183
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003184 if (acthd != ring->hangcheck.acthd) {
3185 if (acthd > ring->hangcheck.max_acthd) {
3186 ring->hangcheck.max_acthd = acthd;
3187 return HANGCHECK_ACTIVE;
3188 }
3189
3190 return HANGCHECK_ACTIVE_LOOP;
3191 }
Chris Wilson6274f212013-06-10 11:20:21 +01003192
Chris Wilson9107e9d2013-06-10 11:20:20 +01003193 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003194 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003195
3196 /* Is the chip hanging on a WAIT_FOR_EVENT?
3197 * If so we can simply poke the RB_WAIT bit
3198 * and break the hang. This should work on
3199 * all but the second generation chipsets.
3200 */
3201 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003202 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02003203 i915_handle_error(dev, false,
3204 "Kicking stuck wait on %s",
3205 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003206 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003207 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003208 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003209
Chris Wilson6274f212013-06-10 11:20:21 +01003210 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
3211 switch (semaphore_passed(ring)) {
3212 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003213 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003214 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02003215 i915_handle_error(dev, false,
3216 "Kicking stuck semaphore on %s",
3217 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01003218 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003219 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003220 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003221 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003222 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003223 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003224
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003225 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003226}
3227
Ben Gamarif65d9422009-09-14 17:48:44 -04003228/**
3229 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003230 * batchbuffers in a long time. We keep track per ring seqno progress and
3231 * if there are no progress, hangcheck score for that ring is increased.
3232 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3233 * we kick the ring. If we see no progress on three subsequent calls
3234 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003235 */
Damien Lespiaua658b5d2013-08-08 22:28:56 +01003236static void i915_hangcheck_elapsed(unsigned long data)
Ben Gamarif65d9422009-09-14 17:48:44 -04003237{
3238 struct drm_device *dev = (struct drm_device *)data;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003239 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003240 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01003241 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003242 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003243 bool stuck[I915_NUM_RINGS] = { 0 };
3244#define BUSY 1
3245#define KICK 5
3246#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01003247
Jani Nikulad330a952014-01-21 11:24:25 +02003248 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003249 return;
3250
Chris Wilsonb4519512012-05-11 14:29:30 +01003251 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00003252 u64 acthd;
3253 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003254 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003255
Chris Wilson6274f212013-06-10 11:20:21 +01003256 semaphore_clear_deadlocks(dev_priv);
3257
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003258 seqno = ring->get_seqno(ring, false);
3259 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003260
Chris Wilson9107e9d2013-06-10 11:20:20 +01003261 if (ring->hangcheck.seqno == seqno) {
3262 if (ring_idle(ring, seqno)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003263 ring->hangcheck.action = HANGCHECK_IDLE;
3264
Chris Wilson9107e9d2013-06-10 11:20:20 +01003265 if (waitqueue_active(&ring->irq_queue)) {
3266 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01003267 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003268 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3269 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3270 ring->name);
3271 else
3272 DRM_INFO("Fake missed irq on %s\n",
3273 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01003274 wake_up_all(&ring->irq_queue);
3275 }
3276 /* Safeguard against driver failure */
3277 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003278 } else
3279 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003280 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003281 /* We always increment the hangcheck score
3282 * if the ring is busy and still processing
3283 * the same request, so that no single request
3284 * can run indefinitely (such as a chain of
3285 * batches). The only time we do not increment
3286 * the hangcheck score on this ring, if this
3287 * ring is in a legitimate wait for another
3288 * ring. In that case the waiting ring is a
3289 * victim and we want to be sure we catch the
3290 * right culprit. Then every time we do kick
3291 * the ring, add a small increment to the
3292 * score so that we can catch a batch that is
3293 * being repeatedly kicked and so responsible
3294 * for stalling the machine.
3295 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003296 ring->hangcheck.action = ring_stuck(ring,
3297 acthd);
3298
3299 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003300 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003301 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003302 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003303 break;
3304 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003305 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003306 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003307 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003308 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003309 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003310 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03003311 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003312 stuck[i] = true;
3313 break;
3314 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003315 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003316 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03003317 ring->hangcheck.action = HANGCHECK_ACTIVE;
3318
Chris Wilson9107e9d2013-06-10 11:20:20 +01003319 /* Gradually reduce the count so that we catch DoS
3320 * attempts across multiple batches.
3321 */
3322 if (ring->hangcheck.score > 0)
3323 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003324
3325 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01003326 }
3327
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003328 ring->hangcheck.seqno = seqno;
3329 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003330 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003331 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003332
Mika Kuoppala92cab732013-05-24 17:16:07 +03003333 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003334 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003335 DRM_INFO("%s on %s\n",
3336 stuck[i] ? "stuck" : "no progress",
3337 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01003338 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03003339 }
3340 }
3341
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003342 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02003343 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04003344
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003345 if (busy_count)
3346 /* Reset timer case chip hangs without another request
3347 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003348 i915_queue_hangcheck(dev);
3349}
3350
3351void i915_queue_hangcheck(struct drm_device *dev)
3352{
3353 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulad330a952014-01-21 11:24:25 +02003354 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003355 return;
3356
3357 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
3358 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003359}
3360
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003361static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003362{
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364
3365 if (HAS_PCH_NOP(dev))
3366 return;
3367
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003368 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003369
3370 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3371 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003372}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003373
Paulo Zanoni622364b2014-04-01 15:37:22 -03003374/*
3375 * SDEIER is also touched by the interrupt handler to work around missed PCH
3376 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3377 * instead we unconditionally enable all PCH interrupt sources here, but then
3378 * only unmask them as needed with SDEIMR.
3379 *
3380 * This function needs to be called before interrupts are enabled.
3381 */
3382static void ibx_irq_pre_postinstall(struct drm_device *dev)
3383{
3384 struct drm_i915_private *dev_priv = dev->dev_private;
3385
3386 if (HAS_PCH_NOP(dev))
3387 return;
3388
3389 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003390 I915_WRITE(SDEIER, 0xffffffff);
3391 POSTING_READ(SDEIER);
3392}
3393
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003394static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003395{
3396 struct drm_i915_private *dev_priv = dev->dev_private;
3397
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003398 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003399 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003400 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003401}
3402
Linus Torvalds1da177e2005-04-16 15:20:36 -07003403/* drm_dma.h hooks
3404*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003405static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003406{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003407 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003408
Paulo Zanoni0c841212014-04-01 15:37:27 -03003409 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003410
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003411 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003412 if (IS_GEN7(dev))
3413 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003414
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003415 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003416
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003417 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003418}
3419
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003420static void valleyview_irq_preinstall(struct drm_device *dev)
3421{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003422 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003423 int pipe;
3424
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003425 /* VLV magic */
3426 I915_WRITE(VLV_IMR, 0);
3427 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3428 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3429 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3430
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003431 /* and GT */
3432 I915_WRITE(GTIIR, I915_READ(GTIIR));
3433 I915_WRITE(GTIIR, I915_READ(GTIIR));
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003434
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003435 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003436
3437 I915_WRITE(DPINVGTT, 0xff);
3438
3439 I915_WRITE(PORT_HOTPLUG_EN, 0);
3440 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Damien Lespiau055e3932014-08-18 13:49:10 +01003441 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003442 I915_WRITE(PIPESTAT(pipe), 0xffff);
3443 I915_WRITE(VLV_IIR, 0xffffffff);
3444 I915_WRITE(VLV_IMR, 0xffffffff);
3445 I915_WRITE(VLV_IER, 0x0);
3446 POSTING_READ(VLV_IER);
3447}
3448
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003449static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3450{
3451 GEN8_IRQ_RESET_NDX(GT, 0);
3452 GEN8_IRQ_RESET_NDX(GT, 1);
3453 GEN8_IRQ_RESET_NDX(GT, 2);
3454 GEN8_IRQ_RESET_NDX(GT, 3);
3455}
3456
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003457static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003458{
3459 struct drm_i915_private *dev_priv = dev->dev_private;
3460 int pipe;
3461
Ben Widawskyabd58f02013-11-02 21:07:09 -07003462 I915_WRITE(GEN8_MASTER_IRQ, 0);
3463 POSTING_READ(GEN8_MASTER_IRQ);
3464
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003465 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003466
Damien Lespiau055e3932014-08-18 13:49:10 +01003467 for_each_pipe(dev_priv, pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003468 if (intel_display_power_enabled(dev_priv,
3469 POWER_DOMAIN_PIPE(pipe)))
3470 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003471
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003472 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3473 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3474 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003475
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003476 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003477}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003478
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003479void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3480{
3481 unsigned long irqflags;
3482
3483 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3484 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
3485 ~dev_priv->de_irq_mask[PIPE_B]);
3486 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
3487 ~dev_priv->de_irq_mask[PIPE_C]);
3488 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3489}
3490
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003491static void cherryview_irq_preinstall(struct drm_device *dev)
3492{
3493 struct drm_i915_private *dev_priv = dev->dev_private;
3494 int pipe;
3495
3496 I915_WRITE(GEN8_MASTER_IRQ, 0);
3497 POSTING_READ(GEN8_MASTER_IRQ);
3498
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003499 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003500
3501 GEN5_IRQ_RESET(GEN8_PCU_);
3502
3503 POSTING_READ(GEN8_PCU_IIR);
3504
3505 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3506
3507 I915_WRITE(PORT_HOTPLUG_EN, 0);
3508 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3509
Damien Lespiau055e3932014-08-18 13:49:10 +01003510 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003511 I915_WRITE(PIPESTAT(pipe), 0xffff);
3512
3513 I915_WRITE(VLV_IMR, 0xffffffff);
3514 I915_WRITE(VLV_IER, 0x0);
3515 I915_WRITE(VLV_IIR, 0xffffffff);
3516 POSTING_READ(VLV_IIR);
3517}
3518
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003519static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003520{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003522 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003523 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003524
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003525 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003526 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003527 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003528 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003529 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003530 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003531 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003532 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003533 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003534 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003535 }
3536
Daniel Vetterfee884e2013-07-04 23:35:21 +02003537 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003538
3539 /*
3540 * Enable digital hotplug on the PCH, and configure the DP short pulse
3541 * duration to 2ms (which is the minimum in the Display Port spec)
3542 *
3543 * This register is the same on all known PCH chips.
3544 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003545 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3546 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3547 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3548 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3549 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3550 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3551}
3552
Paulo Zanonid46da432013-02-08 17:35:15 -02003553static void ibx_irq_postinstall(struct drm_device *dev)
3554{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003555 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003556 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003557
Daniel Vetter692a04c2013-05-29 21:43:05 +02003558 if (HAS_PCH_NOP(dev))
3559 return;
3560
Paulo Zanoni105b1222014-04-01 15:37:17 -03003561 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003562 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003563 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003564 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003565
Paulo Zanoni337ba012014-04-01 15:37:16 -03003566 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003567 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003568}
3569
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003570static void gen5_gt_irq_postinstall(struct drm_device *dev)
3571{
3572 struct drm_i915_private *dev_priv = dev->dev_private;
3573 u32 pm_irqs, gt_irqs;
3574
3575 pm_irqs = gt_irqs = 0;
3576
3577 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003578 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003579 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003580 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3581 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003582 }
3583
3584 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3585 if (IS_GEN5(dev)) {
3586 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3587 ILK_BSD_USER_INTERRUPT;
3588 } else {
3589 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3590 }
3591
Paulo Zanoni35079892014-04-01 15:37:15 -03003592 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003593
3594 if (INTEL_INFO(dev)->gen >= 6) {
Deepak Sa6706b42014-03-15 20:23:22 +05303595 pm_irqs |= dev_priv->pm_rps_events;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003596
3597 if (HAS_VEBOX(dev))
3598 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3599
Paulo Zanoni605cd252013-08-06 18:57:15 -03003600 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003601 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003602 }
3603}
3604
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003605static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003606{
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003607 unsigned long irqflags;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003608 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003609 u32 display_mask, extra_mask;
3610
3611 if (INTEL_INFO(dev)->gen >= 7) {
3612 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3613 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3614 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003615 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003616 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003617 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003618 } else {
3619 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3620 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003621 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003622 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3623 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003624 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3625 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003626 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003627
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003628 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003629
Paulo Zanoni0c841212014-04-01 15:37:27 -03003630 I915_WRITE(HWSTAM, 0xeffe);
3631
Paulo Zanoni622364b2014-04-01 15:37:22 -03003632 ibx_irq_pre_postinstall(dev);
3633
Paulo Zanoni35079892014-04-01 15:37:15 -03003634 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003635
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003636 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003637
Paulo Zanonid46da432013-02-08 17:35:15 -02003638 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003639
Jesse Barnesf97108d2010-01-29 11:27:07 -08003640 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003641 /* Enable PCU event interrupts
3642 *
3643 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003644 * setup is guaranteed to run in single-threaded context. But we
3645 * need it to make the assert_spin_locked happy. */
3646 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003647 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003648 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003649 }
3650
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003651 return 0;
3652}
3653
Imre Deakf8b79e52014-03-04 19:23:07 +02003654static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3655{
3656 u32 pipestat_mask;
3657 u32 iir_mask;
3658
3659 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3660 PIPE_FIFO_UNDERRUN_STATUS;
3661
3662 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3663 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3664 POSTING_READ(PIPESTAT(PIPE_A));
3665
3666 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3667 PIPE_CRC_DONE_INTERRUPT_STATUS;
3668
3669 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3670 PIPE_GMBUS_INTERRUPT_STATUS);
3671 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3672
3673 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3674 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3675 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3676 dev_priv->irq_mask &= ~iir_mask;
3677
3678 I915_WRITE(VLV_IIR, iir_mask);
3679 I915_WRITE(VLV_IIR, iir_mask);
3680 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3681 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3682 POSTING_READ(VLV_IER);
3683}
3684
3685static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3686{
3687 u32 pipestat_mask;
3688 u32 iir_mask;
3689
3690 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3691 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003692 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003693
3694 dev_priv->irq_mask |= iir_mask;
3695 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3696 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3697 I915_WRITE(VLV_IIR, iir_mask);
3698 I915_WRITE(VLV_IIR, iir_mask);
3699 POSTING_READ(VLV_IIR);
3700
3701 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3702 PIPE_CRC_DONE_INTERRUPT_STATUS;
3703
3704 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3705 PIPE_GMBUS_INTERRUPT_STATUS);
3706 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3707
3708 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3709 PIPE_FIFO_UNDERRUN_STATUS;
3710 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3711 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3712 POSTING_READ(PIPESTAT(PIPE_A));
3713}
3714
3715void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3716{
3717 assert_spin_locked(&dev_priv->irq_lock);
3718
3719 if (dev_priv->display_irqs_enabled)
3720 return;
3721
3722 dev_priv->display_irqs_enabled = true;
3723
3724 if (dev_priv->dev->irq_enabled)
3725 valleyview_display_irqs_install(dev_priv);
3726}
3727
3728void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3729{
3730 assert_spin_locked(&dev_priv->irq_lock);
3731
3732 if (!dev_priv->display_irqs_enabled)
3733 return;
3734
3735 dev_priv->display_irqs_enabled = false;
3736
3737 if (dev_priv->dev->irq_enabled)
3738 valleyview_display_irqs_uninstall(dev_priv);
3739}
3740
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003741static int valleyview_irq_postinstall(struct drm_device *dev)
3742{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003743 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb79480b2013-06-27 17:52:10 +02003744 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003745
Imre Deakf8b79e52014-03-04 19:23:07 +02003746 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003747
Daniel Vetter20afbda2012-12-11 14:05:07 +01003748 I915_WRITE(PORT_HOTPLUG_EN, 0);
3749 POSTING_READ(PORT_HOTPLUG_EN);
3750
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003751 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003752 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003753 I915_WRITE(VLV_IIR, 0xffffffff);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003754 POSTING_READ(VLV_IER);
3755
Daniel Vetterb79480b2013-06-27 17:52:10 +02003756 /* Interrupt setup is already guaranteed to be single-threaded, this is
3757 * just to make the assert_spin_locked check happy. */
3758 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deakf8b79e52014-03-04 19:23:07 +02003759 if (dev_priv->display_irqs_enabled)
3760 valleyview_display_irqs_install(dev_priv);
Daniel Vetterb79480b2013-06-27 17:52:10 +02003761 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07003762
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003763 I915_WRITE(VLV_IIR, 0xffffffff);
3764 I915_WRITE(VLV_IIR, 0xffffffff);
3765
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003766 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003767
3768 /* ack & enable invalid PTE error interrupts */
3769#if 0 /* FIXME: add support to irq handler for checking these bits */
3770 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3771 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3772#endif
3773
3774 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003775
3776 return 0;
3777}
3778
Ben Widawskyabd58f02013-11-02 21:07:09 -07003779static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3780{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003781 /* These are interrupts we'll toggle with the ring mask register */
3782 uint32_t gt_interrupts[] = {
3783 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003784 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003785 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003786 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3787 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003788 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003789 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3790 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3791 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003792 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003793 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3794 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003795 };
3796
Ben Widawsky09610212014-05-15 20:58:08 +03003797 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303798 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3799 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
3800 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, dev_priv->pm_rps_events);
3801 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003802}
3803
3804static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3805{
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01003806 uint32_t de_pipe_masked = GEN8_PIPE_PRIMARY_FLIP_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003807 GEN8_PIPE_CDCLK_CRC_DONE |
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003808 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Daniel Vetter5c673b62014-03-07 20:34:46 +01003809 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3810 GEN8_PIPE_FIFO_UNDERRUN;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003811 int pipe;
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003812 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3813 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3814 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003815
Damien Lespiau055e3932014-08-18 13:49:10 +01003816 for_each_pipe(dev_priv, pipe)
Paulo Zanoni813bde42014-07-04 11:50:29 -03003817 if (intel_display_power_enabled(dev_priv,
3818 POWER_DOMAIN_PIPE(pipe)))
3819 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3820 dev_priv->de_irq_mask[pipe],
3821 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003822
Paulo Zanoni35079892014-04-01 15:37:15 -03003823 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~GEN8_AUX_CHANNEL_A, GEN8_AUX_CHANNEL_A);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003824}
3825
3826static int gen8_irq_postinstall(struct drm_device *dev)
3827{
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829
Paulo Zanoni622364b2014-04-01 15:37:22 -03003830 ibx_irq_pre_postinstall(dev);
3831
Ben Widawskyabd58f02013-11-02 21:07:09 -07003832 gen8_gt_irq_postinstall(dev_priv);
3833 gen8_de_irq_postinstall(dev_priv);
3834
3835 ibx_irq_postinstall(dev);
3836
3837 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3838 POSTING_READ(GEN8_MASTER_IRQ);
3839
3840 return 0;
3841}
3842
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003843static int cherryview_irq_postinstall(struct drm_device *dev)
3844{
3845 struct drm_i915_private *dev_priv = dev->dev_private;
3846 u32 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3847 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003848 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Ville Syrjälä3278f672014-04-09 13:28:49 +03003849 I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
3850 u32 pipestat_enable = PLANE_FLIP_DONE_INT_STATUS_VLV |
3851 PIPE_CRC_DONE_INTERRUPT_STATUS;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003852 unsigned long irqflags;
3853 int pipe;
3854
3855 /*
3856 * Leave vblank interrupts masked initially. enable/disable will
3857 * toggle them based on usage.
3858 */
Ville Syrjälä3278f672014-04-09 13:28:49 +03003859 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003860
Damien Lespiau055e3932014-08-18 13:49:10 +01003861 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003862 I915_WRITE(PIPESTAT(pipe), 0xffff);
3863
3864 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä3278f672014-04-09 13:28:49 +03003865 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
Damien Lespiau055e3932014-08-18 13:49:10 +01003866 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003867 i915_enable_pipestat(dev_priv, pipe, pipestat_enable);
3868 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3869
3870 I915_WRITE(VLV_IIR, 0xffffffff);
3871 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3872 I915_WRITE(VLV_IER, enable_mask);
3873
3874 gen8_gt_irq_postinstall(dev_priv);
3875
3876 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3877 POSTING_READ(GEN8_MASTER_IRQ);
3878
3879 return 0;
3880}
3881
Ben Widawskyabd58f02013-11-02 21:07:09 -07003882static void gen8_irq_uninstall(struct drm_device *dev)
3883{
3884 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003885
3886 if (!dev_priv)
3887 return;
3888
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003889 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003890}
3891
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003892static void valleyview_irq_uninstall(struct drm_device *dev)
3893{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003894 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakf8b79e52014-03-04 19:23:07 +02003895 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003896 int pipe;
3897
3898 if (!dev_priv)
3899 return;
3900
Imre Deak843d0e72014-04-14 20:24:23 +03003901 I915_WRITE(VLV_MASTER_IER, 0);
3902
Damien Lespiau055e3932014-08-18 13:49:10 +01003903 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003904 I915_WRITE(PIPESTAT(pipe), 0xffff);
3905
3906 I915_WRITE(HWSTAM, 0xffffffff);
3907 I915_WRITE(PORT_HOTPLUG_EN, 0);
3908 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Imre Deakf8b79e52014-03-04 19:23:07 +02003909
3910 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3911 if (dev_priv->display_irqs_enabled)
3912 valleyview_display_irqs_uninstall(dev_priv);
3913 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3914
3915 dev_priv->irq_mask = 0;
3916
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003917 I915_WRITE(VLV_IIR, 0xffffffff);
3918 I915_WRITE(VLV_IMR, 0xffffffff);
3919 I915_WRITE(VLV_IER, 0x0);
3920 POSTING_READ(VLV_IER);
3921}
3922
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003923static void cherryview_irq_uninstall(struct drm_device *dev)
3924{
3925 struct drm_i915_private *dev_priv = dev->dev_private;
3926 int pipe;
3927
3928 if (!dev_priv)
3929 return;
3930
3931 I915_WRITE(GEN8_MASTER_IRQ, 0);
3932 POSTING_READ(GEN8_MASTER_IRQ);
3933
3934#define GEN8_IRQ_FINI_NDX(type, which) \
3935do { \
3936 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3937 I915_WRITE(GEN8_##type##_IER(which), 0); \
3938 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3939 POSTING_READ(GEN8_##type##_IIR(which)); \
3940 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3941} while (0)
3942
3943#define GEN8_IRQ_FINI(type) \
3944do { \
3945 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3946 I915_WRITE(GEN8_##type##_IER, 0); \
3947 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3948 POSTING_READ(GEN8_##type##_IIR); \
3949 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3950} while (0)
3951
3952 GEN8_IRQ_FINI_NDX(GT, 0);
3953 GEN8_IRQ_FINI_NDX(GT, 1);
3954 GEN8_IRQ_FINI_NDX(GT, 2);
3955 GEN8_IRQ_FINI_NDX(GT, 3);
3956
3957 GEN8_IRQ_FINI(PCU);
3958
3959#undef GEN8_IRQ_FINI
3960#undef GEN8_IRQ_FINI_NDX
3961
3962 I915_WRITE(PORT_HOTPLUG_EN, 0);
3963 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3964
Damien Lespiau055e3932014-08-18 13:49:10 +01003965 for_each_pipe(dev_priv, pipe)
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003966 I915_WRITE(PIPESTAT(pipe), 0xffff);
3967
3968 I915_WRITE(VLV_IMR, 0xffffffff);
3969 I915_WRITE(VLV_IER, 0x0);
3970 I915_WRITE(VLV_IIR, 0xffffffff);
3971 POSTING_READ(VLV_IIR);
3972}
3973
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003974static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003975{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003976 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003977
3978 if (!dev_priv)
3979 return;
3980
Paulo Zanonibe30b292014-04-01 15:37:25 -03003981 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003982}
3983
Chris Wilsonc2798b12012-04-22 21:13:57 +01003984static void i8xx_irq_preinstall(struct drm_device * dev)
3985{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003986 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003987 int pipe;
3988
Damien Lespiau055e3932014-08-18 13:49:10 +01003989 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003990 I915_WRITE(PIPESTAT(pipe), 0);
3991 I915_WRITE16(IMR, 0xffff);
3992 I915_WRITE16(IER, 0x0);
3993 POSTING_READ16(IER);
3994}
3995
3996static int i8xx_irq_postinstall(struct drm_device *dev)
3997{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003998 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter379ef822013-10-16 22:55:56 +02003999 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004000
Chris Wilsonc2798b12012-04-22 21:13:57 +01004001 I915_WRITE16(EMR,
4002 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4003
4004 /* Unmask the interrupts that we always want on. */
4005 dev_priv->irq_mask =
4006 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4007 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4008 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4009 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4010 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4011 I915_WRITE16(IMR, dev_priv->irq_mask);
4012
4013 I915_WRITE16(IER,
4014 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4015 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4016 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4017 I915_USER_INTERRUPT);
4018 POSTING_READ16(IER);
4019
Daniel Vetter379ef822013-10-16 22:55:56 +02004020 /* Interrupt setup is already guaranteed to be single-threaded, this is
4021 * just to make the assert_spin_locked check happy. */
4022 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004023 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4024 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004025 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4026
Chris Wilsonc2798b12012-04-22 21:13:57 +01004027 return 0;
4028}
4029
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004030/*
4031 * Returns true when a page flip has completed.
4032 */
4033static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004034 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004035{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004036 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004037 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004038
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004039 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004040 return false;
4041
4042 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004043 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004044
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004045 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004046
4047 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4048 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4049 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4050 * the flip is completed (no longer pending). Since this doesn't raise
4051 * an interrupt per se, we watch for the change at vblank.
4052 */
4053 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004054 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004055
4056 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004057 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004058
4059check_page_flip:
4060 intel_check_page_flip(dev, pipe);
4061 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004062}
4063
Daniel Vetterff1f5252012-10-02 15:10:55 +02004064static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004065{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004066 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004067 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004068 u16 iir, new_iir;
4069 u32 pipe_stats[2];
4070 unsigned long irqflags;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004071 int pipe;
4072 u16 flip_mask =
4073 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4074 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
4075
Chris Wilsonc2798b12012-04-22 21:13:57 +01004076 iir = I915_READ16(IIR);
4077 if (iir == 0)
4078 return IRQ_NONE;
4079
4080 while (iir & ~flip_mask) {
4081 /* Can't rely on pipestat interrupt bit in iir as it might
4082 * have been cleared after the pipestat interrupt was received.
4083 * It doesn't set the bit in iir again, but it still produces
4084 * interrupts (for non-MSI).
4085 */
4086 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4087 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004088 i915_handle_error(dev, false,
4089 "Command parser error, iir 0x%08x",
4090 iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004091
Damien Lespiau055e3932014-08-18 13:49:10 +01004092 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004093 int reg = PIPESTAT(pipe);
4094 pipe_stats[pipe] = I915_READ(reg);
4095
4096 /*
4097 * Clear the PIPE*STAT regs before the IIR
4098 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004099 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004100 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004101 }
4102 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4103
4104 I915_WRITE16(IIR, iir & ~flip_mask);
4105 new_iir = I915_READ16(IIR); /* Flush posted writes */
4106
Daniel Vetterd05c6172012-04-26 23:28:09 +02004107 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004108
4109 if (iir & I915_USER_INTERRUPT)
4110 notify_ring(dev, &dev_priv->ring[RCS]);
4111
Damien Lespiau055e3932014-08-18 13:49:10 +01004112 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004113 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004114 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004115 plane = !plane;
4116
Daniel Vetter4356d582013-10-16 22:55:55 +02004117 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004118 i8xx_handle_vblank(dev, plane, pipe, iir))
4119 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004120
Daniel Vetter4356d582013-10-16 22:55:55 +02004121 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004122 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004123
4124 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4125 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004126 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Daniel Vetter4356d582013-10-16 22:55:55 +02004127 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004128
4129 iir = new_iir;
4130 }
4131
4132 return IRQ_HANDLED;
4133}
4134
4135static void i8xx_irq_uninstall(struct drm_device * dev)
4136{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004137 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004138 int pipe;
4139
Damien Lespiau055e3932014-08-18 13:49:10 +01004140 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004141 /* Clear enable bits; then clear status bits */
4142 I915_WRITE(PIPESTAT(pipe), 0);
4143 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4144 }
4145 I915_WRITE16(IMR, 0xffff);
4146 I915_WRITE16(IER, 0x0);
4147 I915_WRITE16(IIR, I915_READ16(IIR));
4148}
4149
Chris Wilsona266c7d2012-04-24 22:59:44 +01004150static void i915_irq_preinstall(struct drm_device * dev)
4151{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004152 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004153 int pipe;
4154
Chris Wilsona266c7d2012-04-24 22:59:44 +01004155 if (I915_HAS_HOTPLUG(dev)) {
4156 I915_WRITE(PORT_HOTPLUG_EN, 0);
4157 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4158 }
4159
Chris Wilson00d98eb2012-04-24 22:59:48 +01004160 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004161 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004162 I915_WRITE(PIPESTAT(pipe), 0);
4163 I915_WRITE(IMR, 0xffffffff);
4164 I915_WRITE(IER, 0x0);
4165 POSTING_READ(IER);
4166}
4167
4168static int i915_irq_postinstall(struct drm_device *dev)
4169{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004170 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004171 u32 enable_mask;
Daniel Vetter379ef822013-10-16 22:55:56 +02004172 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004173
Chris Wilson38bde182012-04-24 22:59:50 +01004174 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4175
4176 /* Unmask the interrupts that we always want on. */
4177 dev_priv->irq_mask =
4178 ~(I915_ASLE_INTERRUPT |
4179 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4180 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4181 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4182 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4183 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4184
4185 enable_mask =
4186 I915_ASLE_INTERRUPT |
4187 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4188 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4189 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
4190 I915_USER_INTERRUPT;
4191
Chris Wilsona266c7d2012-04-24 22:59:44 +01004192 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01004193 I915_WRITE(PORT_HOTPLUG_EN, 0);
4194 POSTING_READ(PORT_HOTPLUG_EN);
4195
Chris Wilsona266c7d2012-04-24 22:59:44 +01004196 /* Enable in IER... */
4197 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4198 /* and unmask in IMR */
4199 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4200 }
4201
Chris Wilsona266c7d2012-04-24 22:59:44 +01004202 I915_WRITE(IMR, dev_priv->irq_mask);
4203 I915_WRITE(IER, enable_mask);
4204 POSTING_READ(IER);
4205
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004206 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004207
Daniel Vetter379ef822013-10-16 22:55:56 +02004208 /* Interrupt setup is already guaranteed to be single-threaded, this is
4209 * just to make the assert_spin_locked check happy. */
4210 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004211 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4212 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetter379ef822013-10-16 22:55:56 +02004213 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4214
Daniel Vetter20afbda2012-12-11 14:05:07 +01004215 return 0;
4216}
4217
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004218/*
4219 * Returns true when a page flip has completed.
4220 */
4221static bool i915_handle_vblank(struct drm_device *dev,
4222 int plane, int pipe, u32 iir)
4223{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004224 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004225 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4226
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004227 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004228 return false;
4229
4230 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004231 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004232
4233 intel_prepare_page_flip(dev, plane);
4234
4235 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4236 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4237 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4238 * the flip is completed (no longer pending). Since this doesn't raise
4239 * an interrupt per se, we watch for the change at vblank.
4240 */
4241 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004242 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004243
4244 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004245 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004246
4247check_page_flip:
4248 intel_check_page_flip(dev, pipe);
4249 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004250}
4251
Daniel Vetterff1f5252012-10-02 15:10:55 +02004252static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004253{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004254 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004255 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004256 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01004258 u32 flip_mask =
4259 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4260 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004261 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004262
Chris Wilsona266c7d2012-04-24 22:59:44 +01004263 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004264 do {
4265 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004266 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004267
4268 /* Can't rely on pipestat interrupt bit in iir as it might
4269 * have been cleared after the pipestat interrupt was received.
4270 * It doesn't set the bit in iir again, but it still produces
4271 * interrupts (for non-MSI).
4272 */
4273 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4274 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004275 i915_handle_error(dev, false,
4276 "Command parser error, iir 0x%08x",
4277 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004278
Damien Lespiau055e3932014-08-18 13:49:10 +01004279 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280 int reg = PIPESTAT(pipe);
4281 pipe_stats[pipe] = I915_READ(reg);
4282
Chris Wilson38bde182012-04-24 22:59:50 +01004283 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004284 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004285 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004286 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004287 }
4288 }
4289 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4290
4291 if (!irq_received)
4292 break;
4293
Chris Wilsona266c7d2012-04-24 22:59:44 +01004294 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004295 if (I915_HAS_HOTPLUG(dev) &&
4296 iir & I915_DISPLAY_PORT_INTERRUPT)
4297 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004298
Chris Wilson38bde182012-04-24 22:59:50 +01004299 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004300 new_iir = I915_READ(IIR); /* Flush posted writes */
4301
Chris Wilsona266c7d2012-04-24 22:59:44 +01004302 if (iir & I915_USER_INTERRUPT)
4303 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004304
Damien Lespiau055e3932014-08-18 13:49:10 +01004305 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004306 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004307 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004308 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004309
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004310 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4311 i915_handle_vblank(dev, plane, pipe, iir))
4312 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004313
4314 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4315 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004316
4317 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004318 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004319
4320 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4321 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004322 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004323 }
4324
Chris Wilsona266c7d2012-04-24 22:59:44 +01004325 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4326 intel_opregion_asle_intr(dev);
4327
4328 /* With MSI, interrupts are only generated when iir
4329 * transitions from zero to nonzero. If another bit got
4330 * set while we were handling the existing iir bits, then
4331 * we would never get another interrupt.
4332 *
4333 * This is fine on non-MSI as well, as if we hit this path
4334 * we avoid exiting the interrupt handler only to generate
4335 * another one.
4336 *
4337 * Note that for MSI this could cause a stray interrupt report
4338 * if an interrupt landed in the time between writing IIR and
4339 * the posting read. This should be rare enough to never
4340 * trigger the 99% of 100,000 interrupts test for disabling
4341 * stray interrupts.
4342 */
Chris Wilson38bde182012-04-24 22:59:50 +01004343 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004344 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004345 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004346
Daniel Vetterd05c6172012-04-26 23:28:09 +02004347 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01004348
Chris Wilsona266c7d2012-04-24 22:59:44 +01004349 return ret;
4350}
4351
4352static void i915_irq_uninstall(struct drm_device * dev)
4353{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004354 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004355 int pipe;
4356
Chris Wilsona266c7d2012-04-24 22:59:44 +01004357 if (I915_HAS_HOTPLUG(dev)) {
4358 I915_WRITE(PORT_HOTPLUG_EN, 0);
4359 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4360 }
4361
Chris Wilson00d98eb2012-04-24 22:59:48 +01004362 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004363 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004364 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004365 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004366 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4367 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004368 I915_WRITE(IMR, 0xffffffff);
4369 I915_WRITE(IER, 0x0);
4370
Chris Wilsona266c7d2012-04-24 22:59:44 +01004371 I915_WRITE(IIR, I915_READ(IIR));
4372}
4373
4374static void i965_irq_preinstall(struct drm_device * dev)
4375{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004377 int pipe;
4378
Chris Wilsonadca4732012-05-11 18:01:31 +01004379 I915_WRITE(PORT_HOTPLUG_EN, 0);
4380 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004381
4382 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004383 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004384 I915_WRITE(PIPESTAT(pipe), 0);
4385 I915_WRITE(IMR, 0xffffffff);
4386 I915_WRITE(IER, 0x0);
4387 POSTING_READ(IER);
4388}
4389
4390static int i965_irq_postinstall(struct drm_device *dev)
4391{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004392 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004393 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004394 u32 error_mask;
Daniel Vetterb79480b2013-06-27 17:52:10 +02004395 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004396
Chris Wilsona266c7d2012-04-24 22:59:44 +01004397 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004398 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004399 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004400 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4401 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4402 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4403 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4404 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4405
4406 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004407 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4408 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004409 enable_mask |= I915_USER_INTERRUPT;
4410
4411 if (IS_G4X(dev))
4412 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004413
Daniel Vetterb79480b2013-06-27 17:52:10 +02004414 /* Interrupt setup is already guaranteed to be single-threaded, this is
4415 * just to make the assert_spin_locked check happy. */
4416 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Imre Deak755e9012014-02-10 18:42:47 +02004417 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4418 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4419 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterb79480b2013-06-27 17:52:10 +02004420 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004421
Chris Wilsona266c7d2012-04-24 22:59:44 +01004422 /*
4423 * Enable some error detection, note the instruction error mask
4424 * bit is reserved, so we leave it masked.
4425 */
4426 if (IS_G4X(dev)) {
4427 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4428 GM45_ERROR_MEM_PRIV |
4429 GM45_ERROR_CP_PRIV |
4430 I915_ERROR_MEMORY_REFRESH);
4431 } else {
4432 error_mask = ~(I915_ERROR_PAGE_TABLE |
4433 I915_ERROR_MEMORY_REFRESH);
4434 }
4435 I915_WRITE(EMR, error_mask);
4436
4437 I915_WRITE(IMR, dev_priv->irq_mask);
4438 I915_WRITE(IER, enable_mask);
4439 POSTING_READ(IER);
4440
Daniel Vetter20afbda2012-12-11 14:05:07 +01004441 I915_WRITE(PORT_HOTPLUG_EN, 0);
4442 POSTING_READ(PORT_HOTPLUG_EN);
4443
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004444 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004445
4446 return 0;
4447}
4448
Egbert Eichbac56d52013-02-25 12:06:51 -05004449static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004450{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004451 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004452 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004453 u32 hotplug_en;
4454
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004455 assert_spin_locked(&dev_priv->irq_lock);
4456
Egbert Eichbac56d52013-02-25 12:06:51 -05004457 if (I915_HAS_HOTPLUG(dev)) {
4458 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4459 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4460 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05004461 /* enable bits are the same for all generations */
Damien Lespiaub2784e12014-08-05 11:29:37 +01004462 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02004463 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4464 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05004465 /* Programming the CRT detection parameters tends
4466 to generate a spurious hotplug event about three
4467 seconds later. So just do it once.
4468 */
4469 if (IS_G4X(dev))
4470 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01004471 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05004472 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004473
Egbert Eichbac56d52013-02-25 12:06:51 -05004474 /* Ignore TV since it's buggy */
4475 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
4476 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004477}
4478
Daniel Vetterff1f5252012-10-02 15:10:55 +02004479static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004480{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004481 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004482 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004483 u32 iir, new_iir;
4484 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004485 unsigned long irqflags;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004486 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004487 u32 flip_mask =
4488 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4489 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004490
Chris Wilsona266c7d2012-04-24 22:59:44 +01004491 iir = I915_READ(IIR);
4492
Chris Wilsona266c7d2012-04-24 22:59:44 +01004493 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004494 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004495 bool blc_event = false;
4496
Chris Wilsona266c7d2012-04-24 22:59:44 +01004497 /* Can't rely on pipestat interrupt bit in iir as it might
4498 * have been cleared after the pipestat interrupt was received.
4499 * It doesn't set the bit in iir again, but it still produces
4500 * interrupts (for non-MSI).
4501 */
4502 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4503 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Mika Kuoppala58174462014-02-25 17:11:26 +02004504 i915_handle_error(dev, false,
4505 "Command parser error, iir 0x%08x",
4506 iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004507
Damien Lespiau055e3932014-08-18 13:49:10 +01004508 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004509 int reg = PIPESTAT(pipe);
4510 pipe_stats[pipe] = I915_READ(reg);
4511
4512 /*
4513 * Clear the PIPE*STAT regs before the IIR
4514 */
4515 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004516 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004517 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004518 }
4519 }
4520 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4521
4522 if (!irq_received)
4523 break;
4524
4525 ret = IRQ_HANDLED;
4526
4527 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004528 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4529 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004530
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004531 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004532 new_iir = I915_READ(IIR); /* Flush posted writes */
4533
Chris Wilsona266c7d2012-04-24 22:59:44 +01004534 if (iir & I915_USER_INTERRUPT)
4535 notify_ring(dev, &dev_priv->ring[RCS]);
4536 if (iir & I915_BSD_USER_INTERRUPT)
4537 notify_ring(dev, &dev_priv->ring[VCS]);
4538
Damien Lespiau055e3932014-08-18 13:49:10 +01004539 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004540 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004541 i915_handle_vblank(dev, pipe, pipe, iir))
4542 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004543
4544 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4545 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004546
4547 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004548 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004549
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004550 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
4551 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
Ville Syrjäläfc2c8072014-01-17 11:44:32 +02004552 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004553 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004554
4555 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4556 intel_opregion_asle_intr(dev);
4557
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004558 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4559 gmbus_irq_handler(dev);
4560
Chris Wilsona266c7d2012-04-24 22:59:44 +01004561 /* With MSI, interrupts are only generated when iir
4562 * transitions from zero to nonzero. If another bit got
4563 * set while we were handling the existing iir bits, then
4564 * we would never get another interrupt.
4565 *
4566 * This is fine on non-MSI as well, as if we hit this path
4567 * we avoid exiting the interrupt handler only to generate
4568 * another one.
4569 *
4570 * Note that for MSI this could cause a stray interrupt report
4571 * if an interrupt landed in the time between writing IIR and
4572 * the posting read. This should be rare enough to never
4573 * trigger the 99% of 100,000 interrupts test for disabling
4574 * stray interrupts.
4575 */
4576 iir = new_iir;
4577 }
4578
Daniel Vetterd05c6172012-04-26 23:28:09 +02004579 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01004580
Chris Wilsona266c7d2012-04-24 22:59:44 +01004581 return ret;
4582}
4583
4584static void i965_irq_uninstall(struct drm_device * dev)
4585{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004586 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004587 int pipe;
4588
4589 if (!dev_priv)
4590 return;
4591
Chris Wilsonadca4732012-05-11 18:01:31 +01004592 I915_WRITE(PORT_HOTPLUG_EN, 0);
4593 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004594
4595 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004596 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004597 I915_WRITE(PIPESTAT(pipe), 0);
4598 I915_WRITE(IMR, 0xffffffff);
4599 I915_WRITE(IER, 0x0);
4600
Damien Lespiau055e3932014-08-18 13:49:10 +01004601 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004602 I915_WRITE(PIPESTAT(pipe),
4603 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4604 I915_WRITE(IIR, I915_READ(IIR));
4605}
4606
Imre Deak63237512014-08-18 15:37:02 +03004607static void intel_hpd_irq_reenable(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004608{
Imre Deak63237512014-08-18 15:37:02 +03004609 struct drm_i915_private *dev_priv =
4610 container_of(work, typeof(*dev_priv),
4611 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004612 struct drm_device *dev = dev_priv->dev;
4613 struct drm_mode_config *mode_config = &dev->mode_config;
4614 unsigned long irqflags;
4615 int i;
4616
Imre Deak63237512014-08-18 15:37:02 +03004617 intel_runtime_pm_get(dev_priv);
4618
Egbert Eichac4c16c2013-04-16 13:36:58 +02004619 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4620 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4621 struct drm_connector *connector;
4622
4623 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4624 continue;
4625
4626 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4627
4628 list_for_each_entry(connector, &mode_config->connector_list, head) {
4629 struct intel_connector *intel_connector = to_intel_connector(connector);
4630
4631 if (intel_connector->encoder->hpd_pin == i) {
4632 if (connector->polled != intel_connector->polled)
4633 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004634 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004635 connector->polled = intel_connector->polled;
4636 if (!connector->polled)
4637 connector->polled = DRM_CONNECTOR_POLL_HPD;
4638 }
4639 }
4640 }
4641 if (dev_priv->display.hpd_irq_setup)
4642 dev_priv->display.hpd_irq_setup(dev);
4643 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Imre Deak63237512014-08-18 15:37:02 +03004644
4645 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004646}
4647
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004648void intel_irq_init(struct drm_device *dev)
4649{
Chris Wilson8b2e3262012-04-24 22:59:41 +01004650 struct drm_i915_private *dev_priv = dev->dev_private;
4651
4652 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004653 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01004654 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004655 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004656 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004657
Deepak Sa6706b42014-03-15 20:23:22 +05304658 /* Let's track the enabled rps events */
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004659 if (IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))
4660 /* WaGsvRC0ResidencyMethod:vlv */
Deepak S31685c22014-07-03 17:33:01 -04004661 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4662 else
4663 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304664
Daniel Vetter99584db2012-11-14 17:14:04 +01004665 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4666 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01004667 (unsigned long) dev);
Imre Deak63237512014-08-18 15:37:02 +03004668 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4669 intel_hpd_irq_reenable);
Daniel Vetter61bac782012-12-01 21:03:21 +01004670
Tomas Janousek97a19a22012-12-08 13:48:13 +01004671 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004672
Jesse Barnes95f25be2014-06-20 09:29:22 -07004673 /* Haven't installed the IRQ handler yet */
4674 dev_priv->pm._irqs_disabled = true;
4675
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004676 if (IS_GEN2(dev)) {
4677 dev->max_vblank_count = 0;
4678 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4679 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004680 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4681 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004682 } else {
4683 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4684 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004685 }
4686
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004687 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
Keith Packardc3613de2011-08-12 17:05:54 -07004688 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +03004689 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4690 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004691
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004692 if (IS_CHERRYVIEW(dev)) {
4693 dev->driver->irq_handler = cherryview_irq_handler;
4694 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4695 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4696 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4697 dev->driver->enable_vblank = valleyview_enable_vblank;
4698 dev->driver->disable_vblank = valleyview_disable_vblank;
4699 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
4700 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004701 dev->driver->irq_handler = valleyview_irq_handler;
4702 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4703 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4704 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4705 dev->driver->enable_vblank = valleyview_enable_vblank;
4706 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004707 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004708 } else if (IS_GEN8(dev)) {
4709 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004710 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004711 dev->driver->irq_postinstall = gen8_irq_postinstall;
4712 dev->driver->irq_uninstall = gen8_irq_uninstall;
4713 dev->driver->enable_vblank = gen8_enable_vblank;
4714 dev->driver->disable_vblank = gen8_disable_vblank;
4715 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004716 } else if (HAS_PCH_SPLIT(dev)) {
4717 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004718 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004719 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4720 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4721 dev->driver->enable_vblank = ironlake_enable_vblank;
4722 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004723 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004724 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004725 if (INTEL_INFO(dev)->gen == 2) {
4726 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4727 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4728 dev->driver->irq_handler = i8xx_irq_handler;
4729 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004730 } else if (INTEL_INFO(dev)->gen == 3) {
4731 dev->driver->irq_preinstall = i915_irq_preinstall;
4732 dev->driver->irq_postinstall = i915_irq_postinstall;
4733 dev->driver->irq_uninstall = i915_irq_uninstall;
4734 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004735 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004736 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004737 dev->driver->irq_preinstall = i965_irq_preinstall;
4738 dev->driver->irq_postinstall = i965_irq_postinstall;
4739 dev->driver->irq_uninstall = i965_irq_uninstall;
4740 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05004741 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004742 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004743 dev->driver->enable_vblank = i915_enable_vblank;
4744 dev->driver->disable_vblank = i915_disable_vblank;
4745 }
4746}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004747
4748void intel_hpd_init(struct drm_device *dev)
4749{
4750 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02004751 struct drm_mode_config *mode_config = &dev->mode_config;
4752 struct drm_connector *connector;
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004753 unsigned long irqflags;
Egbert Eich821450c2013-04-16 13:36:55 +02004754 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004755
Egbert Eich821450c2013-04-16 13:36:55 +02004756 for (i = 1; i < HPD_NUM_PINS; i++) {
4757 dev_priv->hpd_stats[i].hpd_cnt = 0;
4758 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4759 }
4760 list_for_each_entry(connector, &mode_config->connector_list, head) {
4761 struct intel_connector *intel_connector = to_intel_connector(connector);
4762 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004763 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4764 connector->polled = DRM_CONNECTOR_POLL_HPD;
4765 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004766 connector->polled = DRM_CONNECTOR_POLL_HPD;
4767 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004768
4769 /* Interrupt setup is already guaranteed to be single-threaded, this is
4770 * just to make the assert_spin_locked checks happy. */
4771 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004772 if (dev_priv->display.hpd_irq_setup)
4773 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004774 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004775}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004776
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004777/* Disable interrupts so we can allow runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004778void intel_runtime_pm_disable_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004779{
4780 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004781
Paulo Zanoni730488b2014-03-07 20:12:32 -03004782 dev->driver->irq_uninstall(dev);
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004783 dev_priv->pm._irqs_disabled = true;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004784}
4785
Paulo Zanoni5d584b22014-03-07 20:08:15 -03004786/* Restore interrupts so we can recover from runtime PM. */
Paulo Zanoni730488b2014-03-07 20:12:32 -03004787void intel_runtime_pm_restore_interrupts(struct drm_device *dev)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004788{
4789 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic67a4702013-08-19 13:18:09 -03004790
Jesse Barnes9df7575f2014-06-20 09:29:20 -07004791 dev_priv->pm._irqs_disabled = false;
Paulo Zanoni730488b2014-03-07 20:12:32 -03004792 dev->driver->irq_preinstall(dev);
4793 dev->driver->irq_postinstall(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004794}