blob: 27ef10e4923e2a5c76ca0f50f5ee5bf03e36e064 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
67insert_mappable_node(struct drm_i915_private *i915,
68 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
72 size, 0, 0, 0,
73 i915->ggtt.mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
86 size_t size)
87{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
95 size_t size)
96{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilsond98c52c2016-04-13 17:35:05 +0100108 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return 0;
110
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 /*
112 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
113 * userspace. If it takes that long something really bad is going on and
114 * we should simply try to bail out and fail as gracefully as possible.
115 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 if (ret == 0) {
120 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
121 return -EIO;
122 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100124 } else {
125 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100131 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Eric Anholt5a125c32008-10-22 21:40:13 -0700152 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300166 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Al Viro93c76a32015-12-04 23:45:44 -0500175 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300197 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 vaddr += PAGE_SIZE;
199 }
200
Chris Wilsonc0336662016-05-06 15:40:21 +0100201 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
229
230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100231 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
236 }
237
238 if (obj->madv == I915_MADV_DONTNEED)
239 obj->dirty = 0;
240
241 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500242 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100244 int i;
245
246 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 struct page *page;
248 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100249
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250 page = shmem_read_mapping_page(mapping, i);
251 if (IS_ERR(page))
252 continue;
253
254 dst = kmap_atomic(page);
255 drm_clflush_virt_range(vaddr, PAGE_SIZE);
256 memcpy(dst, vaddr, PAGE_SIZE);
257 kunmap_atomic(dst);
258
259 set_page_dirty(page);
260 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100261 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300262 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100263 vaddr += PAGE_SIZE;
264 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100266 }
267
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268 sg_free_table(obj->pages);
269 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000291 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300343 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100371 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700374 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100380 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100386 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100405 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100406 if (IS_ERR(obj))
407 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000436 */
437int
438i915_gem_create_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *file)
440{
441 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000444 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000445}
446
Daniel Vetter8c599672011-12-14 13:57:31 +0100447static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100448__copy_to_user_swizzled(char __user *cpu_vaddr,
449 const char *gpu_vaddr, int gpu_offset,
450 int length)
451{
452 int ret, cpu_offset = 0;
453
454 while (length > 0) {
455 int cacheline_end = ALIGN(gpu_offset + 1, 64);
456 int this_length = min(cacheline_end - gpu_offset, length);
457 int swizzled_gpu_offset = gpu_offset ^ 64;
458
459 ret = __copy_to_user(cpu_vaddr + cpu_offset,
460 gpu_vaddr + swizzled_gpu_offset,
461 this_length);
462 if (ret)
463 return ret + length;
464
465 cpu_offset += this_length;
466 gpu_offset += this_length;
467 length -= this_length;
468 }
469
470 return 0;
471}
472
473static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700474__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
475 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100476 int length)
477{
478 int ret, cpu_offset = 0;
479
480 while (length > 0) {
481 int cacheline_end = ALIGN(gpu_offset + 1, 64);
482 int this_length = min(cacheline_end - gpu_offset, length);
483 int swizzled_gpu_offset = gpu_offset ^ 64;
484
485 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
486 cpu_vaddr + cpu_offset,
487 this_length);
488 if (ret)
489 return ret + length;
490
491 cpu_offset += this_length;
492 gpu_offset += this_length;
493 length -= this_length;
494 }
495
496 return 0;
497}
498
Brad Volkin4c914c02014-02-18 10:15:45 -0800499/*
500 * Pins the specified object's pages and synchronizes the object with
501 * GPU accesses. Sets needs_clflush to non-zero if the caller should
502 * flush the object from the CPU cache.
503 */
504int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
505 int *needs_clflush)
506{
507 int ret;
508
509 *needs_clflush = 0;
510
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100511 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800512 return -EINVAL;
513
514 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
515 /* If we're not in the cpu read domain, set ourself into the gtt
516 * read domain and manually flush cachelines (if required). This
517 * optimizes for the case when the gpu will dirty the data
518 * anyway again before the next pread happens. */
519 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
520 obj->cache_level);
521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524 }
525
526 ret = i915_gem_object_get_pages(obj);
527 if (ret)
528 return ret;
529
530 i915_gem_object_pin_pages(obj);
531
532 return ret;
533}
534
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535/* Per-page copy function for the shmem pread fastpath.
536 * Flushes invalid cachelines before reading the target if
537 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700538static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200539shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
540 char __user *user_data,
541 bool page_do_bit17_swizzling, bool needs_clflush)
542{
543 char *vaddr;
544 int ret;
545
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547 return -EINVAL;
548
549 vaddr = kmap_atomic(page);
550 if (needs_clflush)
551 drm_clflush_virt_range(vaddr + shmem_page_offset,
552 page_length);
553 ret = __copy_to_user_inatomic(user_data,
554 vaddr + shmem_page_offset,
555 page_length);
556 kunmap_atomic(vaddr);
557
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100558 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559}
560
Daniel Vetter23c18c72012-03-25 19:47:42 +0200561static void
562shmem_clflush_swizzled_range(char *addr, unsigned long length,
563 bool swizzled)
564{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200565 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200566 unsigned long start = (unsigned long) addr;
567 unsigned long end = (unsigned long) addr + length;
568
569 /* For swizzling simply ensure that we always flush both
570 * channels. Lame, but simple and it works. Swizzled
571 * pwrite/pread is far from a hotpath - current userspace
572 * doesn't use it at all. */
573 start = round_down(start, 128);
574 end = round_up(end, 128);
575
576 drm_clflush_virt_range((void *)start, end - start);
577 } else {
578 drm_clflush_virt_range(addr, length);
579 }
580
581}
582
Daniel Vetterd174bd62012-03-25 19:47:40 +0200583/* Only difference to the fast-path function is that this can handle bit17
584 * and uses non-atomic copy and kmap functions. */
585static int
586shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
587 char __user *user_data,
588 bool page_do_bit17_swizzling, bool needs_clflush)
589{
590 char *vaddr;
591 int ret;
592
593 vaddr = kmap(page);
594 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200595 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
596 page_length,
597 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200598
599 if (page_do_bit17_swizzling)
600 ret = __copy_to_user_swizzled(user_data,
601 vaddr, shmem_page_offset,
602 page_length);
603 else
604 ret = __copy_to_user(user_data,
605 vaddr + shmem_page_offset,
606 page_length);
607 kunmap(page);
608
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200610}
611
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530612static inline unsigned long
613slow_user_access(struct io_mapping *mapping,
614 uint64_t page_base, int page_offset,
615 char __user *user_data,
616 unsigned long length, bool pwrite)
617{
618 void __iomem *ioaddr;
619 void *vaddr;
620 uint64_t unwritten;
621
622 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
623 /* We can use the cpu mem copy function because this is X86. */
624 vaddr = (void __force *)ioaddr + page_offset;
625 if (pwrite)
626 unwritten = __copy_from_user(vaddr, user_data, length);
627 else
628 unwritten = __copy_to_user(user_data, vaddr, length);
629
630 io_mapping_unmap(ioaddr);
631 return unwritten;
632}
633
634static int
635i915_gem_gtt_pread(struct drm_device *dev,
636 struct drm_i915_gem_object *obj, uint64_t size,
637 uint64_t data_offset, uint64_t data_ptr)
638{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100639 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530640 struct i915_ggtt *ggtt = &dev_priv->ggtt;
641 struct drm_mm_node node;
642 char __user *user_data;
643 uint64_t remain;
644 uint64_t offset;
645 int ret;
646
647 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
648 if (ret) {
649 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
650 if (ret)
651 goto out;
652
653 ret = i915_gem_object_get_pages(obj);
654 if (ret) {
655 remove_mappable_node(&node);
656 goto out;
657 }
658
659 i915_gem_object_pin_pages(obj);
660 } else {
661 node.start = i915_gem_obj_ggtt_offset(obj);
662 node.allocated = false;
663 ret = i915_gem_object_put_fence(obj);
664 if (ret)
665 goto out_unpin;
666 }
667
668 ret = i915_gem_object_set_to_gtt_domain(obj, false);
669 if (ret)
670 goto out_unpin;
671
672 user_data = u64_to_user_ptr(data_ptr);
673 remain = size;
674 offset = data_offset;
675
676 mutex_unlock(&dev->struct_mutex);
677 if (likely(!i915.prefault_disable)) {
678 ret = fault_in_multipages_writeable(user_data, remain);
679 if (ret) {
680 mutex_lock(&dev->struct_mutex);
681 goto out_unpin;
682 }
683 }
684
685 while (remain > 0) {
686 /* Operation in this page
687 *
688 * page_base = page offset within aperture
689 * page_offset = offset within page
690 * page_length = bytes to copy for this page
691 */
692 u32 page_base = node.start;
693 unsigned page_offset = offset_in_page(offset);
694 unsigned page_length = PAGE_SIZE - page_offset;
695 page_length = remain < page_length ? remain : page_length;
696 if (node.allocated) {
697 wmb();
698 ggtt->base.insert_page(&ggtt->base,
699 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
700 node.start,
701 I915_CACHE_NONE, 0);
702 wmb();
703 } else {
704 page_base += offset & PAGE_MASK;
705 }
706 /* This is a slow read/write as it tries to read from
707 * and write to user memory which may result into page
708 * faults, and so we cannot perform this under struct_mutex.
709 */
710 if (slow_user_access(ggtt->mappable, page_base,
711 page_offset, user_data,
712 page_length, false)) {
713 ret = -EFAULT;
714 break;
715 }
716
717 remain -= page_length;
718 user_data += page_length;
719 offset += page_length;
720 }
721
722 mutex_lock(&dev->struct_mutex);
723 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
724 /* The user has modified the object whilst we tried
725 * reading from it, and we now have no idea what domain
726 * the pages should be in. As we have just been touching
727 * them directly, flush everything back to the GTT
728 * domain.
729 */
730 ret = i915_gem_object_set_to_gtt_domain(obj, false);
731 }
732
733out_unpin:
734 if (node.allocated) {
735 wmb();
736 ggtt->base.clear_range(&ggtt->base,
737 node.start, node.size,
738 true);
739 i915_gem_object_unpin_pages(obj);
740 remove_mappable_node(&node);
741 } else {
742 i915_gem_object_ggtt_unpin(obj);
743 }
744out:
745 return ret;
746}
747
Eric Anholteb014592009-03-10 11:44:52 -0700748static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200749i915_gem_shmem_pread(struct drm_device *dev,
750 struct drm_i915_gem_object *obj,
751 struct drm_i915_gem_pread *args,
752 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700753{
Daniel Vetter8461d222011-12-14 13:57:32 +0100754 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700755 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100756 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100757 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100758 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200759 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200760 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200761 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700762
Chris Wilson6eae0052016-06-20 15:05:52 +0100763 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530764 return -ENODEV;
765
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300766 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700767 remain = args->size;
768
Daniel Vetter8461d222011-12-14 13:57:32 +0100769 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700770
Brad Volkin4c914c02014-02-18 10:15:45 -0800771 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100772 if (ret)
773 return ret;
774
Eric Anholteb014592009-03-10 11:44:52 -0700775 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100776
Imre Deak67d5a502013-02-18 19:28:02 +0200777 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
778 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200779 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100780
781 if (remain <= 0)
782 break;
783
Eric Anholteb014592009-03-10 11:44:52 -0700784 /* Operation in this page
785 *
Eric Anholteb014592009-03-10 11:44:52 -0700786 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700787 * page_length = bytes to copy for this page
788 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100789 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700793
Daniel Vetter8461d222011-12-14 13:57:32 +0100794 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
795 (page_to_phys(page) & (1 << 17)) != 0;
796
Daniel Vetterd174bd62012-03-25 19:47:40 +0200797 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 needs_clflush);
800 if (ret == 0)
801 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700802
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200803 mutex_unlock(&dev->struct_mutex);
804
Jani Nikulad330a952014-01-21 11:24:25 +0200805 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200806 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200807 /* Userspace is tricking us, but we've already clobbered
808 * its pages with the prefault and promised to write the
809 * data up to the first fault. Hence ignore any errors
810 * and just continue. */
811 (void)ret;
812 prefaulted = 1;
813 }
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700818
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100820
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100821 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100822 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100823
Chris Wilson17793c92014-03-07 08:30:36 +0000824next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700825 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100826 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700827 offset += page_length;
828 }
829
Chris Wilson4f27b752010-10-14 15:26:45 +0100830out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100831 i915_gem_object_unpin_pages(obj);
832
Eric Anholteb014592009-03-10 11:44:52 -0700833 return ret;
834}
835
Eric Anholt673a3942008-07-30 12:06:12 -0700836/**
837 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100838 * @dev: drm device pointer
839 * @data: ioctl data blob
840 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700841 *
842 * On error, the contents of *data are undefined.
843 */
844int
845i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000846 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700847{
848 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100850 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700851
Chris Wilson51311d02010-11-17 09:10:42 +0000852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300856 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000857 args->size))
858 return -EFAULT;
859
Chris Wilson4f27b752010-10-14 15:26:45 +0100860 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100861 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000865 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = -ENOENT;
867 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson7dcd2492010-09-26 20:21:44 +0100870 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000871 if (args->offset > obj->base.size ||
872 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100873 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100874 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100875 }
876
Chris Wilsondb53a302011-02-03 11:57:46 +0000877 trace_i915_gem_object_pread(obj, args->offset, args->size);
878
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200879 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530881 /* pread for non shmem backed objects */
882 if (ret == -EFAULT || ret == -ENODEV)
883 ret = i915_gem_gtt_pread(dev, obj, args->size,
884 args->offset, args->data_ptr);
885
Chris Wilson35b62a82010-09-26 20:23:38 +0100886out:
Chris Wilson05394f32010-11-08 19:18:58 +0000887 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100888unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100889 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700890 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700891}
892
Keith Packard0839ccb2008-10-30 19:38:48 -0700893/* This is the fast write path which cannot handle
894 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700895 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700896
Keith Packard0839ccb2008-10-30 19:38:48 -0700897static inline int
898fast_user_write(struct io_mapping *mapping,
899 loff_t page_base, int page_offset,
900 char __user *user_data,
901 int length)
902{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700903 void __iomem *vaddr_atomic;
904 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700905 unsigned long unwritten;
906
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700907 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700908 /* We can use the cpu mem copy function because this is X86. */
909 vaddr = (void __force*)vaddr_atomic + page_offset;
910 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700911 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700912 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700914}
915
Eric Anholt3de09aa2009-03-09 09:42:23 -0700916/**
917 * This is the fast pwrite path, where we copy the data directly from the
918 * user into the GTT, uncached.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100919 * @dev: drm device pointer
920 * @obj: i915 gem object
921 * @args: pwrite arguments structure
922 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700923 */
Eric Anholt673a3942008-07-30 12:06:12 -0700924static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530925i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000926 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000928 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700929{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530930 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530931 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530932 struct drm_mm_node node;
933 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700934 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530935 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530936 bool hit_slow_path = false;
937
938 if (obj->tiling_mode != I915_TILING_NONE)
939 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200940
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100941 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530942 if (ret) {
943 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
944 if (ret)
945 goto out;
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret) {
949 remove_mappable_node(&node);
950 goto out;
951 }
952
953 i915_gem_object_pin_pages(obj);
954 } else {
955 node.start = i915_gem_obj_ggtt_offset(obj);
956 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530957 ret = i915_gem_object_put_fence(obj);
958 if (ret)
959 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530960 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200961
962 ret = i915_gem_object_set_to_gtt_domain(obj, true);
963 if (ret)
964 goto out_unpin;
965
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700966 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530967 obj->dirty = true;
Eric Anholt673a3942008-07-30 12:06:12 -0700968
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300969 user_data = u64_to_user_ptr(args->data_ptr);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530970 offset = args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700971 remain = args->size;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530972 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700973 /* Operation in this page
974 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700975 * page_base = page offset within aperture
976 * page_offset = offset within page
977 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530979 u32 page_base = node.start;
980 unsigned page_offset = offset_in_page(offset);
981 unsigned page_length = PAGE_SIZE - page_offset;
982 page_length = remain < page_length ? remain : page_length;
983 if (node.allocated) {
984 wmb(); /* flush the write before we modify the GGTT */
985 ggtt->base.insert_page(&ggtt->base,
986 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
987 node.start, I915_CACHE_NONE, 0);
988 wmb(); /* flush modifications to the GGTT (insert_page) */
989 } else {
990 page_base += offset & PAGE_MASK;
991 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700992 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700993 * source page isn't available. Return the error and we'll
994 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 * If the object is non-shmem backed, we retry again with the
996 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -0700997 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300998 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200999 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 hit_slow_path = true;
1001 mutex_unlock(&dev->struct_mutex);
1002 if (slow_user_access(ggtt->mappable,
1003 page_base,
1004 page_offset, user_data,
1005 page_length, true)) {
1006 ret = -EFAULT;
1007 mutex_lock(&dev->struct_mutex);
1008 goto out_flush;
1009 }
1010
1011 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001012 }
Eric Anholt673a3942008-07-30 12:06:12 -07001013
Keith Packard0839ccb2008-10-30 19:38:48 -07001014 remain -= page_length;
1015 user_data += page_length;
1016 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001017 }
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001019out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 if (hit_slow_path) {
1021 if (ret == 0 &&
1022 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1023 /* The user has modified the object whilst we tried
1024 * reading from it, and we now have no idea what domain
1025 * the pages should be in. As we have just been touching
1026 * them directly, flush everything back to the GTT
1027 * domain.
1028 */
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 }
1031 }
1032
Rodrigo Vivide152b62015-07-07 16:28:51 -07001033 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001034out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301035 if (node.allocated) {
1036 wmb();
1037 ggtt->base.clear_range(&ggtt->base,
1038 node.start, node.size,
1039 true);
1040 i915_gem_object_unpin_pages(obj);
1041 remove_mappable_node(&node);
1042 } else {
1043 i915_gem_object_ggtt_unpin(obj);
1044 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001046 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001047}
1048
Daniel Vetterd174bd62012-03-25 19:47:40 +02001049/* Per-page copy function for the shmem pwrite fastpath.
1050 * Flushes invalid cachelines before writing to the target if
1051 * needs_clflush_before is set and flushes out any written cachelines after
1052 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001053static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001054shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1055 char __user *user_data,
1056 bool page_do_bit17_swizzling,
1057 bool needs_clflush_before,
1058 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001059{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001061 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001062
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001063 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001064 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001065
Daniel Vetterd174bd62012-03-25 19:47:40 +02001066 vaddr = kmap_atomic(page);
1067 if (needs_clflush_before)
1068 drm_clflush_virt_range(vaddr + shmem_page_offset,
1069 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001070 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1071 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 if (needs_clflush_after)
1073 drm_clflush_virt_range(vaddr + shmem_page_offset,
1074 page_length);
1075 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Chris Wilson755d2212012-09-04 21:02:55 +01001077 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001078}
1079
Daniel Vetterd174bd62012-03-25 19:47:40 +02001080/* Only difference to the fast-path function is that this can handle bit17
1081 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001082static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1084 char __user *user_data,
1085 bool page_do_bit17_swizzling,
1086 bool needs_clflush_before,
1087 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001088{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001089 char *vaddr;
1090 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001091
Daniel Vetterd174bd62012-03-25 19:47:40 +02001092 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001093 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001094 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1095 page_length,
1096 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001097 if (page_do_bit17_swizzling)
1098 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001099 user_data,
1100 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001101 else
1102 ret = __copy_from_user(vaddr + shmem_page_offset,
1103 user_data,
1104 page_length);
1105 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001106 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1107 page_length,
1108 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001109 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110
Chris Wilson755d2212012-09-04 21:02:55 +01001111 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001112}
1113
Eric Anholt40123c12009-03-09 13:42:30 -07001114static int
Daniel Vettere244a442012-03-25 19:47:28 +02001115i915_gem_shmem_pwrite(struct drm_device *dev,
1116 struct drm_i915_gem_object *obj,
1117 struct drm_i915_gem_pwrite *args,
1118 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001119{
Eric Anholt40123c12009-03-09 13:42:30 -07001120 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001121 loff_t offset;
1122 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001123 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001124 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001125 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001126 int needs_clflush_after = 0;
1127 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001128 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001129
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001130 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001131 remain = args->size;
1132
Daniel Vetter8c599672011-12-14 13:57:31 +01001133 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001134
Daniel Vetter58642882012-03-25 19:47:37 +02001135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1136 /* If we're not in the cpu write domain, set ourself into the gtt
1137 * write domain and manually flush cachelines (if required). This
1138 * optimizes for the case when the gpu will use the data
1139 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001140 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -07001141 ret = i915_gem_object_wait_rendering(obj, false);
1142 if (ret)
1143 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +02001144 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001145 /* Same trick applies to invalidate partially written cachelines read
1146 * before writing. */
1147 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1148 needs_clflush_before =
1149 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001150
Chris Wilson755d2212012-09-04 21:02:55 +01001151 ret = i915_gem_object_get_pages(obj);
1152 if (ret)
1153 return ret;
1154
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001155 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001156
Chris Wilson755d2212012-09-04 21:02:55 +01001157 i915_gem_object_pin_pages(obj);
1158
Eric Anholt40123c12009-03-09 13:42:30 -07001159 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001160 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001161
Imre Deak67d5a502013-02-18 19:28:02 +02001162 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1163 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001164 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001165 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001166
Chris Wilson9da3da62012-06-01 15:20:22 +01001167 if (remain <= 0)
1168 break;
1169
Eric Anholt40123c12009-03-09 13:42:30 -07001170 /* Operation in this page
1171 *
Eric Anholt40123c12009-03-09 13:42:30 -07001172 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001173 * page_length = bytes to copy for this page
1174 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001175 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001176
1177 page_length = remain;
1178 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1179 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001180
Daniel Vetter58642882012-03-25 19:47:37 +02001181 /* If we don't overwrite a cacheline completely we need to be
1182 * careful to have up-to-date data by first clflushing. Don't
1183 * overcomplicate things and flush the entire patch. */
1184 partial_cacheline_write = needs_clflush_before &&
1185 ((shmem_page_offset | page_length)
1186 & (boot_cpu_data.x86_clflush_size - 1));
1187
Daniel Vetter8c599672011-12-14 13:57:31 +01001188 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1189 (page_to_phys(page) & (1 << 17)) != 0;
1190
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1192 user_data, page_do_bit17_swizzling,
1193 partial_cacheline_write,
1194 needs_clflush_after);
1195 if (ret == 0)
1196 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001197
Daniel Vettere244a442012-03-25 19:47:28 +02001198 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001199 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001204
Daniel Vettere244a442012-03-25 19:47:28 +02001205 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001206
Chris Wilson755d2212012-09-04 21:02:55 +01001207 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001208 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001209
Chris Wilson17793c92014-03-07 08:30:36 +00001210next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001211 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001213 offset += page_length;
1214 }
1215
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001216out:
Chris Wilson755d2212012-09-04 21:02:55 +01001217 i915_gem_object_unpin_pages(obj);
1218
Daniel Vettere244a442012-03-25 19:47:28 +02001219 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001220 /*
1221 * Fixup: Flush cpu caches in case we didn't flush the dirty
1222 * cachelines in-line while writing and the object moved
1223 * out of the cpu write domain while we've dropped the lock.
1224 */
1225 if (!needs_clflush_after &&
1226 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001227 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001228 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001229 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001230 }
Eric Anholt40123c12009-03-09 13:42:30 -07001231
Daniel Vetter58642882012-03-25 19:47:37 +02001232 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001234 else
1235 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001236
Rodrigo Vivide152b62015-07-07 16:28:51 -07001237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
1241/**
1242 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001243 * @dev: drm device
1244 * @data: ioctl data blob
1245 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001246 *
1247 * On error, the contents of the buffer that were to be modified are undefined.
1248 */
1249int
1250i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001251 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001253 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001254 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001256 int ret;
1257
1258 if (args->size == 0)
1259 return 0;
1260
1261 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001262 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001263 args->size))
1264 return -EFAULT;
1265
Jani Nikulad330a952014-01-21 11:24:25 +02001266 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001267 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001268 args->size);
1269 if (ret)
1270 return -EFAULT;
1271 }
Eric Anholt673a3942008-07-30 12:06:12 -07001272
Imre Deak5d77d9c2014-11-12 16:40:35 +02001273 intel_runtime_pm_get(dev_priv);
1274
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001275 ret = i915_mutex_lock_interruptible(dev);
1276 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001277 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001278
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001280 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001281 ret = -ENOENT;
1282 goto unlock;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Chris Wilson7dcd2492010-09-26 20:21:44 +01001285 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001286 if (args->offset > obj->base.size ||
1287 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001288 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001289 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001290 }
1291
Chris Wilsondb53a302011-02-03 11:57:46 +00001292 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1293
Daniel Vetter935aaa62012-03-25 19:47:35 +02001294 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001295 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1296 * it would end up going through the fenced access, and we'll get
1297 * different detiling behavior between reading and writing.
1298 * pread/pwrite currently are reading and writing from the CPU
1299 * perspective, requiring manual detiling by the client.
1300 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001301 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson2c225692013-08-09 12:26:45 +01001302 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301303 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304 /* Note that the gtt paths might fail with non-page-backed user
1305 * pointers (e.g. gtt mappings when moving data between
1306 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001307 }
Eric Anholt673a3942008-07-30 12:06:12 -07001308
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301309 if (ret == -EFAULT) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001310 if (obj->phys_handle)
1311 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001312 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001313 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301314 else
1315 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001316 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001317
Chris Wilson35b62a82010-09-26 20:23:38 +01001318out:
Chris Wilson05394f32010-11-08 19:18:58 +00001319 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001321 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001322put_rpm:
1323 intel_runtime_pm_put(dev_priv);
1324
Eric Anholt673a3942008-07-30 12:06:12 -07001325 return ret;
1326}
1327
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001328static int
1329i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001330{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001331 if (__i915_terminally_wedged(reset_counter))
1332 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001333
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001334 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001335 /* Non-interruptible callers can't handle -EAGAIN, hence return
1336 * -EIO unconditionally for these. */
1337 if (!interruptible)
1338 return -EIO;
1339
Chris Wilsond98c52c2016-04-13 17:35:05 +01001340 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001341 }
1342
1343 return 0;
1344}
1345
Chris Wilsonca5b7212015-12-11 11:32:58 +00001346static unsigned long local_clock_us(unsigned *cpu)
1347{
1348 unsigned long t;
1349
1350 /* Cheaply and approximately convert from nanoseconds to microseconds.
1351 * The result and subsequent calculations are also defined in the same
1352 * approximate microseconds units. The principal source of timing
1353 * error here is from the simple truncation.
1354 *
1355 * Note that local_clock() is only defined wrt to the current CPU;
1356 * the comparisons are no longer valid if we switch CPUs. Instead of
1357 * blocking preemption for the entire busywait, we can detect the CPU
1358 * switch and use that as indicator of system load and a reason to
1359 * stop busywaiting, see busywait_stop().
1360 */
1361 *cpu = get_cpu();
1362 t = local_clock() >> 10;
1363 put_cpu();
1364
1365 return t;
1366}
1367
1368static bool busywait_stop(unsigned long timeout, unsigned cpu)
1369{
1370 unsigned this_cpu;
1371
1372 if (time_after(local_clock_us(&this_cpu), timeout))
1373 return true;
1374
1375 return this_cpu != cpu;
1376}
1377
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001378bool __i915_spin_request(const struct drm_i915_gem_request *req,
1379 int state, unsigned long timeout_us)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001380{
Chris Wilsonca5b7212015-12-11 11:32:58 +00001381 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001382
Chris Wilsonca5b7212015-12-11 11:32:58 +00001383 /* When waiting for high frequency requests, e.g. during synchronous
1384 * rendering split between the CPU and GPU, the finite amount of time
1385 * required to set up the irq and wait upon it limits the response
1386 * rate. By busywaiting on the request completion for a short while we
1387 * can service the high frequency waits as quick as possible. However,
1388 * if it is a slow request, we want to sleep as quickly as possible.
1389 * The tradeoff between waiting and sleeping is roughly the time it
1390 * takes to sleep on a request, on the order of a microsecond.
1391 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001392
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001393 timeout_us += local_clock_us(&cpu);
Chris Wilson688e6c72016-07-01 17:23:15 +01001394 do {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001395 if (i915_gem_request_completed(req))
Chris Wilson688e6c72016-07-01 17:23:15 +01001396 return true;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001397
Chris Wilson91b0c352015-12-11 11:32:57 +00001398 if (signal_pending_state(state, current))
1399 break;
1400
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001401 if (busywait_stop(timeout_us, cpu))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001402 break;
1403
1404 cpu_relax_lowlatency();
Chris Wilson688e6c72016-07-01 17:23:15 +01001405 } while (!need_resched());
Chris Wilson821485d2015-12-11 11:32:59 +00001406
Chris Wilson688e6c72016-07-01 17:23:15 +01001407 return false;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001408}
1409
Chris Wilsonb3612372012-08-24 09:35:08 +01001410/**
John Harrison9c654812014-11-24 18:49:35 +00001411 * __i915_wait_request - wait until execution of request has finished
1412 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001413 * @interruptible: do an interruptible wait (normally yes)
1414 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001415 * @rps: RPS client
Chris Wilsonb3612372012-08-24 09:35:08 +01001416 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001417 * Note: It is of utmost importance that the passed in seqno and reset_counter
1418 * values have been read by the caller in an smp safe manner. Where read-side
1419 * locks are involved, it is sufficient to read the reset_counter before
1420 * unlocking the lock that protects the seqno. For lockless tricks, the
1421 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1422 * inserted.
1423 *
John Harrison9c654812014-11-24 18:49:35 +00001424 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001425 * errno with remaining time filled in timeout argument.
1426 */
John Harrison9c654812014-11-24 18:49:35 +00001427int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001428 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001429 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001430 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001431{
Chris Wilson91b0c352015-12-11 11:32:57 +00001432 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson1f15b762016-07-01 17:23:14 +01001433 DEFINE_WAIT(reset);
Chris Wilson688e6c72016-07-01 17:23:15 +01001434 struct intel_wait wait;
1435 unsigned long timeout_remain;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001436 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001437 int ret = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001438
Chris Wilson688e6c72016-07-01 17:23:15 +01001439 might_sleep();
Paulo Zanonic67a4702013-08-19 13:18:09 -03001440
Chris Wilsonb4716182015-04-27 13:41:17 +01001441 if (list_empty(&req->list))
1442 return 0;
1443
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001444 if (i915_gem_request_completed(req))
Chris Wilsonb3612372012-08-24 09:35:08 +01001445 return 0;
1446
Chris Wilson688e6c72016-07-01 17:23:15 +01001447 timeout_remain = MAX_SCHEDULE_TIMEOUT;
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001448 if (timeout) {
1449 if (WARN_ON(*timeout < 0))
1450 return -EINVAL;
1451
1452 if (*timeout == 0)
1453 return -ETIME;
1454
Chris Wilson688e6c72016-07-01 17:23:15 +01001455 timeout_remain = nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001456
1457 /*
1458 * Record current time in case interrupted by signal, or wedged.
1459 */
1460 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001461 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001462
John Harrison74328ee2014-11-24 18:49:38 +00001463 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001464
Chris Wilsondf4ba502016-07-04 08:08:35 +01001465 /* This client is about to stall waiting for the GPU. In many cases
1466 * this is undesirable and limits the throughput of the system, as
1467 * many clients cannot continue processing user input/output whilst
1468 * blocked. RPS autotuning may take tens of milliseconds to respond
1469 * to the GPU load and thus incurs additional latency for the client.
1470 * We can circumvent that by promoting the GPU frequency to maximum
1471 * before we wait. This makes the GPU throttle up much more quickly
1472 * (good for benchmarks and user experience, e.g. window animations),
1473 * but at a cost of spending more power processing the workload
1474 * (bad for battery). Not all clients even want their results
1475 * immediately and for them we should just let the GPU select its own
1476 * frequency to maximise efficiency. To prevent a single client from
1477 * forcing the clocks too high for the whole system, we only allow
1478 * each client to waitboost once in a busy period.
1479 */
Chris Wilson688e6c72016-07-01 17:23:15 +01001480 if (INTEL_INFO(req->i915)->gen >= 6)
1481 gen6_rps_boost(req->i915, rps, req->emitted_jiffies);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001482
Chris Wilson688e6c72016-07-01 17:23:15 +01001483 /* Optimistic spin for the next ~jiffie before touching IRQs */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001484 if (i915_spin_request(req, state, 5))
Chris Wilson688e6c72016-07-01 17:23:15 +01001485 goto complete;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001486
Chris Wilson688e6c72016-07-01 17:23:15 +01001487 set_current_state(state);
1488 add_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
Chris Wilsonb3612372012-08-24 09:35:08 +01001489
Chris Wilson688e6c72016-07-01 17:23:15 +01001490 intel_wait_init(&wait, req->seqno);
1491 if (intel_engine_add_wait(req->engine, &wait))
1492 /* In order to check that we haven't missed the interrupt
1493 * as we enabled it, we need to kick ourselves to do a
1494 * coherent check on the seqno before we sleep.
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001495 */
Chris Wilson688e6c72016-07-01 17:23:15 +01001496 goto wakeup;
Chris Wilsonb3612372012-08-24 09:35:08 +01001497
1498 for (;;) {
Chris Wilson91b0c352015-12-11 11:32:57 +00001499 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001500 ret = -ERESTARTSYS;
1501 break;
1502 }
1503
Chris Wilson688e6c72016-07-01 17:23:15 +01001504 timeout_remain = io_schedule_timeout(timeout_remain);
1505 if (timeout_remain == 0) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001506 ret = -ETIME;
1507 break;
1508 }
1509
Chris Wilson688e6c72016-07-01 17:23:15 +01001510 if (intel_wait_complete(&wait))
1511 break;
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001512
Chris Wilson688e6c72016-07-01 17:23:15 +01001513 set_current_state(state);
Chris Wilson094f9a52013-09-25 17:34:55 +01001514
Chris Wilson688e6c72016-07-01 17:23:15 +01001515wakeup:
1516 /* Carefully check if the request is complete, giving time
1517 * for the seqno to be visible following the interrupt.
1518 * We also have to check in case we are kicked by the GPU
1519 * reset in order to drop the struct_mutex.
1520 */
1521 if (__i915_request_irq_complete(req))
1522 break;
Chris Wilson094f9a52013-09-25 17:34:55 +01001523
Chris Wilsonf69a02c2016-07-01 17:23:16 +01001524 /* Only spin if we know the GPU is processing this request */
1525 if (i915_spin_request(req, state, 2))
1526 break;
Chris Wilson094f9a52013-09-25 17:34:55 +01001527 }
Chris Wilson688e6c72016-07-01 17:23:15 +01001528 remove_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
Chris Wilson094f9a52013-09-25 17:34:55 +01001529
Chris Wilson688e6c72016-07-01 17:23:15 +01001530 intel_engine_remove_wait(req->engine, &wait);
1531 __set_current_state(TASK_RUNNING);
1532complete:
Chris Wilson2def4ad92015-04-07 16:20:41 +01001533 trace_i915_gem_request_wait_end(req);
1534
Chris Wilsonb3612372012-08-24 09:35:08 +01001535 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001536 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001537
1538 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001539
1540 /*
1541 * Apparently ktime isn't accurate enough and occasionally has a
1542 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1543 * things up to make the test happy. We allow up to 1 jiffy.
1544 *
1545 * This is a regrssion from the timespec->ktime conversion.
1546 */
1547 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1548 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001549 }
1550
Chris Wilson0e6883b2016-07-04 08:08:34 +01001551 if (rps && req->seqno == req->engine->last_submitted_seqno) {
1552 /* The GPU is now idle and this client has stalled.
1553 * Since no other client has submitted a request in the
1554 * meantime, assume that this client is the only one
1555 * supplying work to the GPU but is unable to keep that
1556 * work supplied because it is waiting. Since the GPU is
1557 * then never kept fully busy, RPS autoclocking will
1558 * keep the clocks relatively low, causing further delays.
1559 * Compensate by giving the synchronous client credit for
1560 * a waitboost next time.
1561 */
1562 spin_lock(&req->i915->rps.client_lock);
1563 list_del_init(&rps->link);
1564 spin_unlock(&req->i915->rps.client_lock);
1565 }
1566
Chris Wilson094f9a52013-09-25 17:34:55 +01001567 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001568}
1569
John Harrisonfcfa423c2015-05-29 17:44:12 +01001570int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1571 struct drm_file *file)
1572{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001573 struct drm_i915_file_private *file_priv;
1574
1575 WARN_ON(!req || !file || req->file_priv);
1576
1577 if (!req || !file)
1578 return -EINVAL;
1579
1580 if (req->file_priv)
1581 return -EINVAL;
1582
John Harrisonfcfa423c2015-05-29 17:44:12 +01001583 file_priv = file->driver_priv;
1584
1585 spin_lock(&file_priv->mm.lock);
1586 req->file_priv = file_priv;
1587 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1588 spin_unlock(&file_priv->mm.lock);
1589
1590 req->pid = get_pid(task_pid(current));
1591
1592 return 0;
1593}
1594
Chris Wilsonb4716182015-04-27 13:41:17 +01001595static inline void
1596i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1597{
1598 struct drm_i915_file_private *file_priv = request->file_priv;
1599
1600 if (!file_priv)
1601 return;
1602
1603 spin_lock(&file_priv->mm.lock);
1604 list_del(&request->client_list);
1605 request->file_priv = NULL;
1606 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001607
1608 put_pid(request->pid);
1609 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001610}
1611
1612static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1613{
1614 trace_i915_gem_request_retire(request);
1615
1616 /* We know the GPU must have read the request to have
1617 * sent us the seqno + interrupt, so use the position
1618 * of tail of the request to update the last known position
1619 * of the GPU head.
1620 *
1621 * Note this requires that we are always called in request
1622 * completion order.
1623 */
1624 request->ringbuf->last_retired_head = request->postfix;
1625
1626 list_del_init(&request->list);
1627 i915_gem_request_remove_from_client(request);
1628
Chris Wilsona16a4052016-04-28 09:56:56 +01001629 if (request->previous_context) {
Chris Wilson73db04c2016-04-28 09:56:55 +01001630 if (i915.enable_execlists)
Chris Wilsona16a4052016-04-28 09:56:56 +01001631 intel_lr_context_unpin(request->previous_context,
1632 request->engine);
Chris Wilson73db04c2016-04-28 09:56:55 +01001633 }
1634
Chris Wilsona16a4052016-04-28 09:56:56 +01001635 i915_gem_context_unreference(request->ctx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001636 i915_gem_request_unreference(request);
1637}
1638
1639static void
1640__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1641{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001642 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001643 struct drm_i915_gem_request *tmp;
1644
Chris Wilson91c8a322016-07-05 10:40:23 +01001645 lockdep_assert_held(&engine->i915->drm.struct_mutex);
Chris Wilsonb4716182015-04-27 13:41:17 +01001646
1647 if (list_empty(&req->list))
1648 return;
1649
1650 do {
1651 tmp = list_first_entry(&engine->request_list,
1652 typeof(*tmp), list);
1653
1654 i915_gem_request_retire(tmp);
1655 } while (tmp != req);
1656
1657 WARN_ON(i915_verify_lists(engine->dev));
1658}
1659
Chris Wilsonb3612372012-08-24 09:35:08 +01001660/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001661 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001662 * request and object lists appropriately for that event.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001663 * @req: request to wait on
Chris Wilsonb3612372012-08-24 09:35:08 +01001664 */
1665int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001666i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001667{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001668 struct drm_i915_private *dev_priv = req->i915;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001669 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001670 int ret;
1671
Daniel Vettera4b3a572014-11-26 14:17:05 +01001672 interruptible = dev_priv->mm.interruptible;
1673
Chris Wilson91c8a322016-07-05 10:40:23 +01001674 BUG_ON(!mutex_is_locked(&dev_priv->drm.struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001675
Chris Wilson299259a2016-04-13 17:35:06 +01001676 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001677 if (ret)
1678 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001679
Chris Wilson157d2c72016-05-13 11:57:22 +01001680 /* If the GPU hung, we want to keep the requests to find the guilty. */
Chris Wilson0c5eed62016-06-29 15:51:14 +01001681 if (!i915_reset_in_progress(&dev_priv->gpu_error))
Chris Wilson157d2c72016-05-13 11:57:22 +01001682 __i915_gem_request_retire__upto(req);
1683
Chris Wilsond26e3af2013-06-29 22:05:26 +01001684 return 0;
1685}
1686
Chris Wilsonb3612372012-08-24 09:35:08 +01001687/**
1688 * Ensures that all rendering to the object has completed and the object is
1689 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001690 * @obj: i915 gem object
1691 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001692 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001693int
Chris Wilsonb3612372012-08-24 09:35:08 +01001694i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1695 bool readonly)
1696{
Chris Wilsonb4716182015-04-27 13:41:17 +01001697 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001698
Chris Wilsonb4716182015-04-27 13:41:17 +01001699 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001700 return 0;
1701
Chris Wilsonb4716182015-04-27 13:41:17 +01001702 if (readonly) {
1703 if (obj->last_write_req != NULL) {
1704 ret = i915_wait_request(obj->last_write_req);
1705 if (ret)
1706 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001707
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001708 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001709 if (obj->last_read_req[i] == obj->last_write_req)
1710 i915_gem_object_retire__read(obj, i);
1711 else
1712 i915_gem_object_retire__write(obj);
1713 }
1714 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001715 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001716 if (obj->last_read_req[i] == NULL)
1717 continue;
1718
1719 ret = i915_wait_request(obj->last_read_req[i]);
1720 if (ret)
1721 return ret;
1722
1723 i915_gem_object_retire__read(obj, i);
1724 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001725 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001726 }
1727
1728 return 0;
1729}
1730
1731static void
1732i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1733 struct drm_i915_gem_request *req)
1734{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001735 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001736
1737 if (obj->last_read_req[ring] == req)
1738 i915_gem_object_retire__read(obj, ring);
1739 else if (obj->last_write_req == req)
1740 i915_gem_object_retire__write(obj);
1741
Chris Wilson0c5eed62016-06-29 15:51:14 +01001742 if (!i915_reset_in_progress(&req->i915->gpu_error))
Chris Wilson157d2c72016-05-13 11:57:22 +01001743 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001744}
1745
Chris Wilson3236f572012-08-24 09:35:09 +01001746/* A nonblocking variant of the above wait. This is a highly dangerous routine
1747 * as the object state may change during this call.
1748 */
1749static __must_check int
1750i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001751 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001752 bool readonly)
1753{
1754 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001755 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001756 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001757 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001758
1759 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1760 BUG_ON(!dev_priv->mm.interruptible);
1761
Chris Wilsonb4716182015-04-27 13:41:17 +01001762 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001763 return 0;
1764
Chris Wilsonb4716182015-04-27 13:41:17 +01001765 if (readonly) {
1766 struct drm_i915_gem_request *req;
1767
1768 req = obj->last_write_req;
1769 if (req == NULL)
1770 return 0;
1771
Chris Wilsonb4716182015-04-27 13:41:17 +01001772 requests[n++] = i915_gem_request_reference(req);
1773 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001774 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001775 struct drm_i915_gem_request *req;
1776
1777 req = obj->last_read_req[i];
1778 if (req == NULL)
1779 continue;
1780
Chris Wilsonb4716182015-04-27 13:41:17 +01001781 requests[n++] = i915_gem_request_reference(req);
1782 }
1783 }
1784
1785 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001786 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001787 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001788 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001789 mutex_lock(&dev->struct_mutex);
1790
Chris Wilsonb4716182015-04-27 13:41:17 +01001791 for (i = 0; i < n; i++) {
1792 if (ret == 0)
1793 i915_gem_object_retire_request(obj, requests[i]);
1794 i915_gem_request_unreference(requests[i]);
1795 }
1796
1797 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001798}
1799
Chris Wilson2e1b8732015-04-27 13:41:22 +01001800static struct intel_rps_client *to_rps_client(struct drm_file *file)
1801{
1802 struct drm_i915_file_private *fpriv = file->driver_priv;
1803 return &fpriv->rps;
1804}
1805
Chris Wilsonaeecc962016-06-17 14:46:39 -03001806static enum fb_op_origin
1807write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1808{
1809 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1810 ORIGIN_GTT : ORIGIN_CPU;
1811}
1812
Eric Anholt673a3942008-07-30 12:06:12 -07001813/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001814 * Called when user space prepares to use an object with the CPU, either
1815 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001816 * @dev: drm device
1817 * @data: ioctl data blob
1818 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001819 */
1820int
1821i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001822 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001823{
1824 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001825 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001826 uint32_t read_domains = args->read_domains;
1827 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001828 int ret;
1829
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001830 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001831 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001832 return -EINVAL;
1833
Chris Wilson21d509e2009-06-06 09:46:02 +01001834 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001835 return -EINVAL;
1836
1837 /* Having something in the write domain implies it's in the read
1838 * domain, and only that read domain. Enforce that in the request.
1839 */
1840 if (write_domain != 0 && read_domains != write_domain)
1841 return -EINVAL;
1842
Chris Wilson76c1dec2010-09-25 11:22:51 +01001843 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001844 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001845 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001846
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001847 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001848 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001849 ret = -ENOENT;
1850 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001851 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001852
Chris Wilson3236f572012-08-24 09:35:09 +01001853 /* Try to flush the object off the GPU without holding the lock.
1854 * We will repeat the flush holding the lock in the normal manner
1855 * to catch cases where we are gazumped.
1856 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001857 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001858 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001859 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001860 if (ret)
1861 goto unref;
1862
Chris Wilson43566de2015-01-02 16:29:29 +05301863 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001864 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301865 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001866 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001867
Daniel Vetter031b6982015-06-26 19:35:16 +02001868 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001869 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001870
Chris Wilson3236f572012-08-24 09:35:09 +01001871unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001872 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001873unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001874 mutex_unlock(&dev->struct_mutex);
1875 return ret;
1876}
1877
1878/**
1879 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001880 * @dev: drm device
1881 * @data: ioctl data blob
1882 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001883 */
1884int
1885i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001887{
1888 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001889 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001890 int ret = 0;
1891
Chris Wilson76c1dec2010-09-25 11:22:51 +01001892 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001893 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001894 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001895
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001896 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001897 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001898 ret = -ENOENT;
1899 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001900 }
1901
Eric Anholt673a3942008-07-30 12:06:12 -07001902 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001903 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001904 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001905
Chris Wilson05394f32010-11-08 19:18:58 +00001906 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001907unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001908 mutex_unlock(&dev->struct_mutex);
1909 return ret;
1910}
1911
1912/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001913 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1914 * it is mapped to.
1915 * @dev: drm device
1916 * @data: ioctl data blob
1917 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001918 *
1919 * While the mapping holds a reference on the contents of the object, it doesn't
1920 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001921 *
1922 * IMPORTANT:
1923 *
1924 * DRM driver writers who look a this function as an example for how to do GEM
1925 * mmap support, please don't implement mmap support like here. The modern way
1926 * to implement DRM mmap support is with an mmap offset ioctl (like
1927 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1928 * That way debug tooling like valgrind will understand what's going on, hiding
1929 * the mmap call in a driver private ioctl will break that. The i915 driver only
1930 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001931 */
1932int
1933i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001934 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001935{
1936 struct drm_i915_gem_mmap *args = data;
1937 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001938 unsigned long addr;
1939
Akash Goel1816f922015-01-02 16:29:30 +05301940 if (args->flags & ~(I915_MMAP_WC))
1941 return -EINVAL;
1942
Borislav Petkov568a58e2016-03-29 17:42:01 +02001943 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301944 return -ENODEV;
1945
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001946 obj = drm_gem_object_lookup(file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001947 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001948 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001949
Daniel Vetter1286ff72012-05-10 15:25:09 +02001950 /* prime objects have no backing filp to GEM mmap
1951 * pages from.
1952 */
1953 if (!obj->filp) {
1954 drm_gem_object_unreference_unlocked(obj);
1955 return -EINVAL;
1956 }
1957
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001958 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001959 PROT_READ | PROT_WRITE, MAP_SHARED,
1960 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301961 if (args->flags & I915_MMAP_WC) {
1962 struct mm_struct *mm = current->mm;
1963 struct vm_area_struct *vma;
1964
Michal Hocko80a89a52016-05-23 16:26:11 -07001965 if (down_write_killable(&mm->mmap_sem)) {
1966 drm_gem_object_unreference_unlocked(obj);
1967 return -EINTR;
1968 }
Akash Goel1816f922015-01-02 16:29:30 +05301969 vma = find_vma(mm, addr);
1970 if (vma)
1971 vma->vm_page_prot =
1972 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1973 else
1974 addr = -ENOMEM;
1975 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001976
1977 /* This may race, but that's ok, it only gets set */
1978 WRITE_ONCE(to_intel_bo(obj)->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301979 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001980 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001981 if (IS_ERR((void *)addr))
1982 return addr;
1983
1984 args->addr_ptr = (uint64_t) addr;
1985
1986 return 0;
1987}
1988
Jesse Barnesde151cf2008-11-12 10:03:55 -08001989/**
1990 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001991 * @vma: VMA in question
1992 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001993 *
1994 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1995 * from userspace. The fault handler takes care of binding the object to
1996 * the GTT (if needed), allocating and programming a fence register (again,
1997 * only if needed based on whether the old reg is still valid or the object
1998 * is tiled) and inserting a new PTE into the faulting process.
1999 *
2000 * Note that the faulting process may involve evicting existing objects
2001 * from the GTT and/or fence registers to make room. So performance may
2002 * suffer if the GTT working set is large or there are few fence registers
2003 * left.
2004 */
2005int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
2006{
Chris Wilson05394f32010-11-08 19:18:58 +00002007 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
2008 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002009 struct drm_i915_private *dev_priv = to_i915(dev);
2010 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002011 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002012 pgoff_t page_offset;
2013 unsigned long pfn;
2014 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002015 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002016
Paulo Zanonif65c9162013-11-27 18:20:34 -02002017 intel_runtime_pm_get(dev_priv);
2018
Jesse Barnesde151cf2008-11-12 10:03:55 -08002019 /* We don't use vmf->pgoff since that has the fake offset */
2020 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
2021 PAGE_SHIFT;
2022
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002023 ret = i915_mutex_lock_interruptible(dev);
2024 if (ret)
2025 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002026
Chris Wilsondb53a302011-02-03 11:57:46 +00002027 trace_i915_gem_object_fault(obj, page_offset, true, write);
2028
Chris Wilson6e4930f2014-02-07 18:37:06 -02002029 /* Try to flush the object off the GPU first without holding the lock.
2030 * Upon reacquiring the lock, we will perform our sanity checks and then
2031 * repeat the flush holding the lock in the normal manner to catch cases
2032 * where we are gazumped.
2033 */
2034 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
2035 if (ret)
2036 goto unlock;
2037
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002038 /* Access to snoopable pages through the GTT is incoherent. */
2039 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01002040 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002041 goto unlock;
2042 }
2043
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002044 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002045 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002046 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002047 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002048
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002049 memset(&view, 0, sizeof(view));
2050 view.type = I915_GGTT_VIEW_PARTIAL;
2051 view.params.partial.offset = rounddown(page_offset, chunk_size);
2052 view.params.partial.size =
2053 min_t(unsigned int,
2054 chunk_size,
2055 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
2056 view.params.partial.offset);
2057 }
2058
2059 /* Now pin it into the GTT if needed */
2060 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002061 if (ret)
2062 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002063
Chris Wilsonc9839302012-11-20 10:45:17 +00002064 ret = i915_gem_object_set_to_gtt_domain(obj, write);
2065 if (ret)
2066 goto unpin;
2067
2068 ret = i915_gem_object_get_fence(obj);
2069 if (ret)
2070 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01002071
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002072 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002073 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002074 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002075 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002076
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002077 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
2078 /* Overriding existing pages in partial view does not cause
2079 * us any trouble as TLBs are still valid because the fault
2080 * is due to userspace losing part of the mapping or never
2081 * having accessed it before (at this partials' range).
2082 */
2083 unsigned long base = vma->vm_start +
2084 (view.params.partial.offset << PAGE_SHIFT);
2085 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002086
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002087 for (i = 0; i < view.params.partial.size; i++) {
2088 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002089 if (ret)
2090 break;
2091 }
2092
2093 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002094 } else {
2095 if (!obj->fault_mappable) {
2096 unsigned long size = min_t(unsigned long,
2097 vma->vm_end - vma->vm_start,
2098 obj->base.size);
2099 int i;
2100
2101 for (i = 0; i < size >> PAGE_SHIFT; i++) {
2102 ret = vm_insert_pfn(vma,
2103 (unsigned long)vma->vm_start + i * PAGE_SIZE,
2104 pfn + i);
2105 if (ret)
2106 break;
2107 }
2108
2109 obj->fault_mappable = true;
2110 } else
2111 ret = vm_insert_pfn(vma,
2112 (unsigned long)vmf->virtual_address,
2113 pfn + page_offset);
2114 }
Chris Wilsonc9839302012-11-20 10:45:17 +00002115unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002116 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01002117unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002118 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002119out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002120 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002121 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02002122 /*
2123 * We eat errors when the gpu is terminally wedged to avoid
2124 * userspace unduly crashing (gl has no provisions for mmaps to
2125 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2126 * and so needs to be reported.
2127 */
2128 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02002129 ret = VM_FAULT_SIGBUS;
2130 break;
2131 }
Chris Wilson045e7692010-11-07 09:18:22 +00002132 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002133 /*
2134 * EAGAIN means the gpu is hung and we'll wait for the error
2135 * handler to reset everything when re-faulting in
2136 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002137 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002138 case 0:
2139 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002140 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002141 case -EBUSY:
2142 /*
2143 * EBUSY is ok: this just means that another thread
2144 * already did the job.
2145 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002146 ret = VM_FAULT_NOPAGE;
2147 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002148 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002149 ret = VM_FAULT_OOM;
2150 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002151 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002152 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002153 ret = VM_FAULT_SIGBUS;
2154 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002155 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002156 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002157 ret = VM_FAULT_SIGBUS;
2158 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002159 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002160
2161 intel_runtime_pm_put(dev_priv);
2162 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002163}
2164
2165/**
Chris Wilson901782b2009-07-10 08:18:50 +01002166 * i915_gem_release_mmap - remove physical page mappings
2167 * @obj: obj in question
2168 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002169 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002170 * relinquish ownership of the pages back to the system.
2171 *
2172 * It is vital that we remove the page mapping if we have mapped a tiled
2173 * object through the GTT and then lose the fence register due to
2174 * resource pressure. Similarly if the object has been moved out of the
2175 * aperture, than pages mapped into userspace must be revoked. Removing the
2176 * mapping will then trigger a page fault on the next user access, allowing
2177 * fixup by i915_gem_fault().
2178 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002179void
Chris Wilson05394f32010-11-08 19:18:58 +00002180i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002181{
Chris Wilson349f2cc2016-04-13 17:35:12 +01002182 /* Serialisation between user GTT access and our code depends upon
2183 * revoking the CPU's PTE whilst the mutex is held. The next user
2184 * pagefault then has to wait until we release the mutex.
2185 */
2186 lockdep_assert_held(&obj->base.dev->struct_mutex);
2187
Chris Wilson6299f992010-11-24 12:23:44 +00002188 if (!obj->fault_mappable)
2189 return;
Chris Wilson901782b2009-07-10 08:18:50 +01002190
David Herrmann6796cb12014-01-03 14:24:19 +01002191 drm_vma_node_unmap(&obj->base.vma_node,
2192 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002193
2194 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2195 * memory transactions from userspace before we return. The TLB
2196 * flushing implied above by changing the PTE above *should* be
2197 * sufficient, an extra barrier here just provides us with a bit
2198 * of paranoid documentation about our requirement to serialise
2199 * memory writes before touching registers / GSM.
2200 */
2201 wmb();
2202
Chris Wilson6299f992010-11-24 12:23:44 +00002203 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01002204}
2205
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002206void
2207i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
2208{
2209 struct drm_i915_gem_object *obj;
2210
2211 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
2212 i915_gem_release_mmap(obj);
2213}
2214
Imre Deak0fa87792013-01-07 21:47:35 +02002215uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07002216i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002217{
Chris Wilsone28f8712011-07-18 13:11:49 -07002218 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002219
2220 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002221 tiling_mode == I915_TILING_NONE)
2222 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002223
2224 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002225 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07002226 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002227 else
Chris Wilsone28f8712011-07-18 13:11:49 -07002228 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002229
Chris Wilsone28f8712011-07-18 13:11:49 -07002230 while (gtt_size < size)
2231 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002232
Chris Wilsone28f8712011-07-18 13:11:49 -07002233 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002234}
2235
Jesse Barnesde151cf2008-11-12 10:03:55 -08002236/**
2237 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002238 * @dev: drm device
2239 * @size: object size
2240 * @tiling_mode: tiling mode
2241 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002242 *
2243 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002244 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002245 */
Imre Deakd8651102013-01-07 21:47:33 +02002246uint32_t
2247i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2248 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002249{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002250 /*
2251 * Minimum alignment is 4k (GTT page size), but might be greater
2252 * if a fence register is needed for the object.
2253 */
Imre Deakd8651102013-01-07 21:47:33 +02002254 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002255 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002256 return 4096;
2257
2258 /*
2259 * Previous chips need to be aligned to the size of the smallest
2260 * fence register that can contain the object.
2261 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002262 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002263}
2264
Chris Wilsond8cb5082012-08-11 15:41:03 +01002265static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2266{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002267 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002268 int ret;
2269
Daniel Vetterda494d72012-12-20 15:11:16 +01002270 dev_priv->mm.shrinker_no_lock_stealing = true;
2271
Chris Wilsond8cb5082012-08-11 15:41:03 +01002272 ret = drm_gem_create_mmap_offset(&obj->base);
2273 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002274 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002275
2276 /* Badly fragmented mmap space? The only way we can recover
2277 * space is by destroying unwanted objects. We can't randomly release
2278 * mmap_offsets as userspace expects them to be persistent for the
2279 * lifetime of the objects. The closest we can is to release the
2280 * offsets on purgeable objects by truncating it and marking it purged,
2281 * which prevents userspace from ever using that object again.
2282 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002283 i915_gem_shrink(dev_priv,
2284 obj->base.size >> PAGE_SHIFT,
2285 I915_SHRINK_BOUND |
2286 I915_SHRINK_UNBOUND |
2287 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002288 ret = drm_gem_create_mmap_offset(&obj->base);
2289 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002290 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002291
2292 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002293 ret = drm_gem_create_mmap_offset(&obj->base);
2294out:
2295 dev_priv->mm.shrinker_no_lock_stealing = false;
2296
2297 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002298}
2299
2300static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2301{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002302 drm_gem_free_mmap_offset(&obj->base);
2303}
2304
Dave Airlieda6b51d2014-12-24 13:11:17 +10002305int
Dave Airlieff72145b2011-02-07 12:16:14 +10002306i915_gem_mmap_gtt(struct drm_file *file,
2307 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002308 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002309 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002310{
Chris Wilson05394f32010-11-08 19:18:58 +00002311 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002312 int ret;
2313
Chris Wilson76c1dec2010-09-25 11:22:51 +01002314 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002315 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002316 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01002318 obj = to_intel_bo(drm_gem_object_lookup(file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002319 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002320 ret = -ENOENT;
2321 goto unlock;
2322 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002323
Chris Wilson05394f32010-11-08 19:18:58 +00002324 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002325 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002326 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002327 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002328 }
2329
Chris Wilsond8cb5082012-08-11 15:41:03 +01002330 ret = i915_gem_object_create_mmap_offset(obj);
2331 if (ret)
2332 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002333
David Herrmann0de23972013-07-24 21:07:52 +02002334 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002335
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002336out:
Chris Wilson05394f32010-11-08 19:18:58 +00002337 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002338unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002339 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002340 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002341}
2342
Dave Airlieff72145b2011-02-07 12:16:14 +10002343/**
2344 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2345 * @dev: DRM device
2346 * @data: GTT mapping ioctl data
2347 * @file: GEM object info
2348 *
2349 * Simply returns the fake offset to userspace so it can mmap it.
2350 * The mmap call will end up in drm_gem_mmap(), which will set things
2351 * up so we can get faults in the handler above.
2352 *
2353 * The fault handler will take care of binding the object into the GTT
2354 * (since it may have been evicted to make room for something), allocating
2355 * a fence register, and mapping the appropriate aperture address into
2356 * userspace.
2357 */
2358int
2359i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file)
2361{
2362 struct drm_i915_gem_mmap_gtt *args = data;
2363
Dave Airlieda6b51d2014-12-24 13:11:17 +10002364 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002365}
2366
Daniel Vetter225067e2012-08-20 10:23:20 +02002367/* Immediately discard the backing storage */
2368static void
2369i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002370{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002371 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002372
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002373 if (obj->base.filp == NULL)
2374 return;
2375
Daniel Vetter225067e2012-08-20 10:23:20 +02002376 /* Our goal here is to return as much of the memory as
2377 * is possible back to the system as we are called from OOM.
2378 * To do this we must instruct the shmfs to drop all of its
2379 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002380 */
Chris Wilson55372522014-03-25 13:23:06 +00002381 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002382 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002383}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002384
Chris Wilson55372522014-03-25 13:23:06 +00002385/* Try to discard unwanted pages */
2386static void
2387i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002388{
Chris Wilson55372522014-03-25 13:23:06 +00002389 struct address_space *mapping;
2390
2391 switch (obj->madv) {
2392 case I915_MADV_DONTNEED:
2393 i915_gem_object_truncate(obj);
2394 case __I915_MADV_PURGED:
2395 return;
2396 }
2397
2398 if (obj->base.filp == NULL)
2399 return;
2400
Al Viro93c76a32015-12-04 23:45:44 -05002401 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002402 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002403}
2404
Chris Wilson5cdf5882010-09-27 15:51:07 +01002405static void
Chris Wilson05394f32010-11-08 19:18:58 +00002406i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002407{
Dave Gordon85d12252016-05-20 11:54:06 +01002408 struct sgt_iter sgt_iter;
2409 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002410 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002411
Chris Wilson05394f32010-11-08 19:18:58 +00002412 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002413
Chris Wilson6c085a72012-08-20 11:40:46 +02002414 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002415 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002416 /* In the event of a disaster, abandon all caches and
2417 * hope for the best.
2418 */
Chris Wilson2c225692013-08-09 12:26:45 +01002419 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002420 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2421 }
2422
Imre Deake2273302015-07-09 12:59:05 +03002423 i915_gem_gtt_finish_object(obj);
2424
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002425 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002426 i915_gem_object_save_bit_17_swizzle(obj);
2427
Chris Wilson05394f32010-11-08 19:18:58 +00002428 if (obj->madv == I915_MADV_DONTNEED)
2429 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002430
Dave Gordon85d12252016-05-20 11:54:06 +01002431 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002432 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002433 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002434
Chris Wilson05394f32010-11-08 19:18:58 +00002435 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002436 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002437
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002438 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002439 }
Chris Wilson05394f32010-11-08 19:18:58 +00002440 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002441
Chris Wilson9da3da62012-06-01 15:20:22 +01002442 sg_free_table(obj->pages);
2443 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002444}
2445
Chris Wilsondd624af2013-01-15 12:39:35 +00002446int
Chris Wilson37e680a2012-06-07 15:38:42 +01002447i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2448{
2449 const struct drm_i915_gem_object_ops *ops = obj->ops;
2450
Chris Wilson2f745ad2012-09-04 21:02:58 +01002451 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002452 return 0;
2453
Chris Wilsona5570172012-09-04 21:02:54 +01002454 if (obj->pages_pin_count)
2455 return -EBUSY;
2456
Ben Widawsky98438772013-07-31 17:00:12 -07002457 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002458
Chris Wilsona2165e32012-12-03 11:49:00 +00002459 /* ->put_pages might need to allocate memory for the bit17 swizzle
2460 * array, hence protect them from being reaped by removing them from gtt
2461 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002462 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002463
Chris Wilson0a798eb2016-04-08 12:11:11 +01002464 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002465 if (is_vmalloc_addr(obj->mapping))
2466 vunmap(obj->mapping);
2467 else
2468 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002469 obj->mapping = NULL;
2470 }
2471
Chris Wilson37e680a2012-06-07 15:38:42 +01002472 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002473 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002474
Chris Wilson55372522014-03-25 13:23:06 +00002475 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002476
2477 return 0;
2478}
2479
Chris Wilson37e680a2012-06-07 15:38:42 +01002480static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002481i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002482{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002483 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002484 int page_count, i;
2485 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002486 struct sg_table *st;
2487 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002488 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002489 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002490 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002491 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002492 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002493
Chris Wilson6c085a72012-08-20 11:40:46 +02002494 /* Assert that the object is not currently in any GPU domain. As it
2495 * wasn't in the GTT, there shouldn't be any way it could have been in
2496 * a GPU cache
2497 */
2498 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2499 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2500
Chris Wilson9da3da62012-06-01 15:20:22 +01002501 st = kmalloc(sizeof(*st), GFP_KERNEL);
2502 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002503 return -ENOMEM;
2504
Chris Wilson9da3da62012-06-01 15:20:22 +01002505 page_count = obj->base.size / PAGE_SIZE;
2506 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002507 kfree(st);
2508 return -ENOMEM;
2509 }
2510
2511 /* Get the list of pages out of our struct file. They'll be pinned
2512 * at this point until we release them.
2513 *
2514 * Fail silently without starting the shrinker
2515 */
Al Viro93c76a32015-12-04 23:45:44 -05002516 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002517 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002518 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002519 sg = st->sgl;
2520 st->nents = 0;
2521 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002522 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2523 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002524 i915_gem_shrink(dev_priv,
2525 page_count,
2526 I915_SHRINK_BOUND |
2527 I915_SHRINK_UNBOUND |
2528 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002529 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2530 }
2531 if (IS_ERR(page)) {
2532 /* We've tried hard to allocate the memory by reaping
2533 * our own buffer, now let the real VM do its job and
2534 * go down in flames if truly OOM.
2535 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002536 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002537 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002538 if (IS_ERR(page)) {
2539 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002540 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002541 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002542 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002543#ifdef CONFIG_SWIOTLB
2544 if (swiotlb_nr_tbl()) {
2545 st->nents++;
2546 sg_set_page(sg, page, PAGE_SIZE, 0);
2547 sg = sg_next(sg);
2548 continue;
2549 }
2550#endif
Imre Deak90797e62013-02-18 19:28:03 +02002551 if (!i || page_to_pfn(page) != last_pfn + 1) {
2552 if (i)
2553 sg = sg_next(sg);
2554 st->nents++;
2555 sg_set_page(sg, page, PAGE_SIZE, 0);
2556 } else {
2557 sg->length += PAGE_SIZE;
2558 }
2559 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002560
2561 /* Check that the i965g/gm workaround works. */
2562 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002563 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002564#ifdef CONFIG_SWIOTLB
2565 if (!swiotlb_nr_tbl())
2566#endif
2567 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002568 obj->pages = st;
2569
Imre Deake2273302015-07-09 12:59:05 +03002570 ret = i915_gem_gtt_prepare_object(obj);
2571 if (ret)
2572 goto err_pages;
2573
Eric Anholt673a3942008-07-30 12:06:12 -07002574 if (i915_gem_object_needs_bit17_swizzle(obj))
2575 i915_gem_object_do_bit_17_swizzle(obj);
2576
Daniel Vetter656bfa32014-11-20 09:26:30 +01002577 if (obj->tiling_mode != I915_TILING_NONE &&
2578 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2579 i915_gem_object_pin_pages(obj);
2580
Eric Anholt673a3942008-07-30 12:06:12 -07002581 return 0;
2582
2583err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002584 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002585 for_each_sgt_page(page, sgt_iter, st)
2586 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002587 sg_free_table(st);
2588 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002589
2590 /* shmemfs first checks if there is enough memory to allocate the page
2591 * and reports ENOSPC should there be insufficient, along with the usual
2592 * ENOMEM for a genuine allocation failure.
2593 *
2594 * We use ENOSPC in our driver to mean that we have run out of aperture
2595 * space and so want to translate the error from shmemfs back to our
2596 * usual understanding of ENOMEM.
2597 */
Imre Deake2273302015-07-09 12:59:05 +03002598 if (ret == -ENOSPC)
2599 ret = -ENOMEM;
2600
2601 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002602}
2603
Chris Wilson37e680a2012-06-07 15:38:42 +01002604/* Ensure that the associated pages are gathered from the backing storage
2605 * and pinned into our object. i915_gem_object_get_pages() may be called
2606 * multiple times before they are released by a single call to
2607 * i915_gem_object_put_pages() - once the pages are no longer referenced
2608 * either as a result of memory pressure (reaping pages under the shrinker)
2609 * or as the object is itself released.
2610 */
2611int
2612i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2613{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002614 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002615 const struct drm_i915_gem_object_ops *ops = obj->ops;
2616 int ret;
2617
Chris Wilson2f745ad2012-09-04 21:02:58 +01002618 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002619 return 0;
2620
Chris Wilson43e28f02013-01-08 10:53:09 +00002621 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002622 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002623 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002624 }
2625
Chris Wilsona5570172012-09-04 21:02:54 +01002626 BUG_ON(obj->pages_pin_count);
2627
Chris Wilson37e680a2012-06-07 15:38:42 +01002628 ret = ops->get_pages(obj);
2629 if (ret)
2630 return ret;
2631
Ben Widawsky35c20a62013-05-31 11:28:48 -07002632 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002633
2634 obj->get_page.sg = obj->pages->sgl;
2635 obj->get_page.last = 0;
2636
Chris Wilson37e680a2012-06-07 15:38:42 +01002637 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002638}
2639
Dave Gordondd6034c2016-05-20 11:54:04 +01002640/* The 'mapping' part of i915_gem_object_pin_map() below */
2641static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2642{
2643 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2644 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002645 struct sgt_iter sgt_iter;
2646 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002647 struct page *stack_pages[32];
2648 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002649 unsigned long i = 0;
2650 void *addr;
2651
2652 /* A single page can always be kmapped */
2653 if (n_pages == 1)
2654 return kmap(sg_page(sgt->sgl));
2655
Dave Gordonb338fa42016-05-20 11:54:05 +01002656 if (n_pages > ARRAY_SIZE(stack_pages)) {
2657 /* Too big for stack -- allocate temporary array instead */
2658 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2659 if (!pages)
2660 return NULL;
2661 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002662
Dave Gordon85d12252016-05-20 11:54:06 +01002663 for_each_sgt_page(page, sgt_iter, sgt)
2664 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002665
2666 /* Check that we have the expected number of pages */
2667 GEM_BUG_ON(i != n_pages);
2668
2669 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2670
Dave Gordonb338fa42016-05-20 11:54:05 +01002671 if (pages != stack_pages)
2672 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002673
2674 return addr;
2675}
2676
2677/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002678void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2679{
2680 int ret;
2681
2682 lockdep_assert_held(&obj->base.dev->struct_mutex);
2683
2684 ret = i915_gem_object_get_pages(obj);
2685 if (ret)
2686 return ERR_PTR(ret);
2687
2688 i915_gem_object_pin_pages(obj);
2689
Dave Gordondd6034c2016-05-20 11:54:04 +01002690 if (!obj->mapping) {
2691 obj->mapping = i915_gem_object_map(obj);
2692 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002693 i915_gem_object_unpin_pages(obj);
2694 return ERR_PTR(-ENOMEM);
2695 }
2696 }
2697
2698 return obj->mapping;
2699}
2700
Ben Widawskye2d05a82013-09-24 09:57:58 -07002701void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002702 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002703{
Chris Wilsonb4716182015-04-27 13:41:17 +01002704 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002705 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002706
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002707 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002708
2709 /* Add a reference if we're newly entering the active list. */
2710 if (obj->active == 0)
2711 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002712 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002713
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002714 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002715 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002716
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002717 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002718}
2719
Chris Wilsoncaea7472010-11-12 13:53:37 +00002720static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002721i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2722{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002723 GEM_BUG_ON(obj->last_write_req == NULL);
2724 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002725
2726 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002727 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002728}
2729
2730static void
2731i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002732{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002733 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002734
Chris Wilsond501b1d2016-04-13 17:35:02 +01002735 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2736 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002737
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002738 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002739 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2740
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002741 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002742 i915_gem_object_retire__write(obj);
2743
2744 obj->active &= ~(1 << ring);
2745 if (obj->active)
2746 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002747
Chris Wilson6c246952015-07-27 10:26:26 +01002748 /* Bump our place on the bound list to keep it roughly in LRU order
2749 * so that we don't steal from recently used but inactive objects
2750 * (unless we are forced to ofc!)
2751 */
2752 list_move_tail(&obj->global_list,
2753 &to_i915(obj->base.dev)->mm.bound_list);
2754
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002755 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2756 if (!list_empty(&vma->vm_link))
2757 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002758 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002759
John Harrison97b2a6a2014-11-24 18:49:26 +00002760 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002761 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002762}
2763
Chris Wilson9d7730912012-11-27 16:22:52 +00002764static int
Chris Wilsonc0336662016-05-06 15:40:21 +01002765i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002766{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002767 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002768 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002769
Chris Wilson107f27a52012-12-10 13:56:17 +02002770 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002771 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002772 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002773 if (ret)
2774 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002775 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002776 i915_gem_retire_requests(dev_priv);
Chris Wilson107f27a52012-12-10 13:56:17 +02002777
Chris Wilson688e6c72016-07-01 17:23:15 +01002778 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
2779 if (!i915_seqno_passed(seqno, dev_priv->next_seqno)) {
Chris Wilsonc81d4612016-07-01 17:23:25 +01002780 while (intel_kick_waiters(dev_priv) ||
2781 intel_kick_signalers(dev_priv))
Chris Wilson688e6c72016-07-01 17:23:15 +01002782 yield();
2783 }
Chris Wilson107f27a52012-12-10 13:56:17 +02002784
2785 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002786 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002787 intel_ring_init_seqno(engine, seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00002788
2789 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002790}
2791
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002792int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2793{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002794 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002795 int ret;
2796
2797 if (seqno == 0)
2798 return -EINVAL;
2799
2800 /* HWS page needs to be set less than what we
2801 * will inject to ring
2802 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002803 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002804 if (ret)
2805 return ret;
2806
2807 /* Carefully set the last_seqno value so that wrap
2808 * detection still works
2809 */
2810 dev_priv->next_seqno = seqno;
2811 dev_priv->last_seqno = seqno - 1;
2812 if (dev_priv->last_seqno == 0)
2813 dev_priv->last_seqno--;
2814
2815 return 0;
2816}
2817
Chris Wilson9d7730912012-11-27 16:22:52 +00002818int
Chris Wilsonc0336662016-05-06 15:40:21 +01002819i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002820{
Chris Wilson9d7730912012-11-27 16:22:52 +00002821 /* reserve 0 for non-seqno */
2822 if (dev_priv->next_seqno == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002823 int ret = i915_gem_init_seqno(dev_priv, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002824 if (ret)
2825 return ret;
2826
2827 dev_priv->next_seqno = 1;
2828 }
2829
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002830 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002831 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002832}
2833
Chris Wilson67d97da2016-07-04 08:08:31 +01002834static void i915_gem_mark_busy(const struct intel_engine_cs *engine)
2835{
2836 struct drm_i915_private *dev_priv = engine->i915;
2837
2838 dev_priv->gt.active_engines |= intel_engine_flag(engine);
2839 if (dev_priv->gt.awake)
2840 return;
2841
2842 intel_runtime_pm_get_noresume(dev_priv);
2843 dev_priv->gt.awake = true;
2844
2845 i915_update_gfx_val(dev_priv);
2846 if (INTEL_GEN(dev_priv) >= 6)
2847 gen6_rps_busy(dev_priv);
2848
2849 queue_delayed_work(dev_priv->wq,
2850 &dev_priv->gt.retire_work,
2851 round_jiffies_up_relative(HZ));
2852}
2853
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002854/*
2855 * NB: This function is not allowed to fail. Doing so would mean the the
2856 * request is not being tracked for completion but the work itself is
2857 * going to happen on the hardware. This would be a Bad Thing(tm).
2858 */
John Harrison75289872015-05-29 17:43:49 +01002859void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002860 struct drm_i915_gem_object *obj,
2861 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002862{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002863 struct intel_engine_cs *engine;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002864 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002865 u32 request_start;
Chris Wilson0251a962016-04-28 09:56:47 +01002866 u32 reserved_tail;
Chris Wilson3cce4692010-10-27 16:11:02 +01002867 int ret;
2868
Oscar Mateo48e29f52014-07-24 17:04:29 +01002869 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002870 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002871
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002872 engine = request->engine;
John Harrison75289872015-05-29 17:43:49 +01002873 ringbuf = request->ringbuf;
2874
John Harrison29b1b412015-06-18 13:10:09 +01002875 /*
2876 * To ensure that this call will not fail, space for its emissions
2877 * should already have been reserved in the ring buffer. Let the ring
2878 * know that it is time to use that space up.
2879 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002880 request_start = intel_ring_get_tail(ringbuf);
Chris Wilson0251a962016-04-28 09:56:47 +01002881 reserved_tail = request->reserved_space;
2882 request->reserved_space = 0;
2883
Daniel Vettercc889e02012-06-13 20:45:19 +02002884 /*
2885 * Emit any outstanding flushes - execbuf can fail to emit the flush
2886 * after having emitted the batchbuffer command. Hence we need to fix
2887 * things up similar to emitting the lazy request. The difference here
2888 * is that the flush _must_ happen before the next request, no matter
2889 * what.
2890 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002891 if (flush_caches) {
2892 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002893 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002894 else
John Harrison4866d722015-05-29 17:43:55 +01002895 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002896 /* Not allowed to fail! */
2897 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2898 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002899
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002900 trace_i915_gem_request_add(request);
Eric Anholt673a3942008-07-30 12:06:12 -07002901
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002902 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002903
2904 /* Whilst this request exists, batch_obj will be on the
2905 * active_list, and so will hold the active reference. Only when this
2906 * request is retired will the the batch_obj be moved onto the
2907 * inactive_list and lose its active reference. Hence we do not need
2908 * to explicitly hold another reference here.
2909 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002910 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002911
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002912 /* Seal the request and mark it as pending execution. Note that
2913 * we may inspect this state, without holding any locks, during
2914 * hangcheck. Hence we apply the barrier to ensure that we do not
2915 * see a more recent value in the hws than we are tracking.
2916 */
Eric Anholt673a3942008-07-30 12:06:12 -07002917 request->emitted_jiffies = jiffies;
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002918 request->previous_seqno = engine->last_submitted_seqno;
2919 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2920 list_add_tail(&request->list, &engine->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002921
Eric Anholt673a3942008-07-30 12:06:12 -07002922 /* Record the position of the start of the request so that
2923 * should we detect the updated seqno part-way through the
2924 * GPU processing the request, we never over-estimate the
2925 * position of the head.
2926 */
2927 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsondb53a302011-02-03 11:57:46 +00002928
Eric Anholt673a3942008-07-30 12:06:12 -07002929 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002930 ret = engine->emit_request(request);
Eric Anholt673a3942008-07-30 12:06:12 -07002931 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002932 ret = engine->add_request(request);
Eric Anholt673a3942008-07-30 12:06:12 -07002933
2934 request->tail = intel_ring_get_tail(ringbuf);
2935 }
2936 /* Not allowed to fail! */
2937 WARN(ret, "emit|add_request failed: %d!\n", ret);
John Harrison29b1b412015-06-18 13:10:09 +01002938 /* Sanity check that the reserved size was large enough. */
Chris Wilson0251a962016-04-28 09:56:47 +01002939 ret = intel_ring_get_tail(ringbuf) - request_start;
2940 if (ret < 0)
2941 ret += ringbuf->size;
2942 WARN_ONCE(ret > reserved_tail,
2943 "Not enough space reserved (%d bytes) "
2944 "for adding the request (%d bytes)\n",
2945 reserved_tail, ret);
Chris Wilson67d97da2016-07-04 08:08:31 +01002946
2947 i915_gem_mark_busy(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002948}
2949
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002950static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002951{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002952 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002953
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002954 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002955 return true;
2956
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002957 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002958 if (ctx->hang_stats.ban_period_seconds &&
2959 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002960 DRM_DEBUG("context hanging too fast, banning!\n");
2961 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002962 }
2963
2964 return false;
2965}
2966
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002967static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002968 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002969{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002970 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002971
2972 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002973 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002974 hs->batch_active++;
2975 hs->guilty_ts = get_seconds();
2976 } else {
2977 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002978 }
2979}
2980
John Harrisonabfe2622014-11-24 18:49:24 +00002981void i915_gem_request_free(struct kref *req_ref)
2982{
2983 struct drm_i915_gem_request *req = container_of(req_ref,
2984 typeof(*req), ref);
Chris Wilsonefab6d82015-04-07 16:20:57 +01002985 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002986}
2987
Dave Gordon26827082016-01-19 19:02:53 +00002988static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002989__i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01002990 struct i915_gem_context *ctx,
Dave Gordon26827082016-01-19 19:02:53 +00002991 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002992{
Chris Wilsonc0336662016-05-06 15:40:21 +01002993 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson299259a2016-04-13 17:35:06 +01002994 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02002995 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002996 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002997
John Harrison217e46b2015-05-29 17:43:29 +01002998 if (!req_out)
2999 return -EINVAL;
3000
John Harrisonbccca492015-05-29 17:44:11 +01003001 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00003002
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003003 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
3004 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
3005 * and restart.
3006 */
3007 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01003008 if (ret)
3009 return ret;
3010
Daniel Vettereed29a52015-05-21 14:21:25 +02003011 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
3012 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00003013 return -ENOMEM;
3014
Chris Wilsonc0336662016-05-06 15:40:21 +01003015 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003016 if (ret)
3017 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00003018
John Harrison40e895c2015-05-29 17:43:26 +01003019 kref_init(&req->ref);
3020 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003021 req->engine = engine;
John Harrison40e895c2015-05-29 17:43:26 +01003022 req->ctx = ctx;
3023 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00003024
John Harrison29b1b412015-06-18 13:10:09 +01003025 /*
3026 * Reserve space in the ring buffer for all the commands required to
3027 * eventually emit this request. This is to guarantee that the
3028 * i915_add_request() call can't fail. Note that the reserve may need
3029 * to be redone if the request is not actually submitted straight
3030 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01003031 */
Chris Wilson0251a962016-04-28 09:56:47 +01003032 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +01003033
John Harrisonccd98fe2015-05-29 17:44:09 +01003034 if (i915.enable_execlists)
Chris Wilsonbfa01202016-04-28 09:56:48 +01003035 ret = intel_logical_ring_alloc_request_extras(req);
John Harrisonccd98fe2015-05-29 17:44:09 +01003036 else
Chris Wilsonbfa01202016-04-28 09:56:48 +01003037 ret = intel_ring_alloc_request_extras(req);
3038 if (ret)
3039 goto err_ctx;
John Harrison29b1b412015-06-18 13:10:09 +01003040
John Harrisonbccca492015-05-29 17:44:11 +01003041 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00003042 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003043
Chris Wilsonbfa01202016-04-28 09:56:48 +01003044err_ctx:
3045 i915_gem_context_unreference(ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003046err:
3047 kmem_cache_free(dev_priv->requests, req);
3048 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003049}
3050
Dave Gordon26827082016-01-19 19:02:53 +00003051/**
3052 * i915_gem_request_alloc - allocate a request structure
3053 *
3054 * @engine: engine that we wish to issue the request on.
3055 * @ctx: context that the request will be associated with.
3056 * This can be NULL if the request is not directly related to
3057 * any specific user context, in which case this function will
3058 * choose an appropriate context to use.
3059 *
3060 * Returns a pointer to the allocated request if successful,
3061 * or an error code if not.
3062 */
3063struct drm_i915_gem_request *
3064i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01003065 struct i915_gem_context *ctx)
Dave Gordon26827082016-01-19 19:02:53 +00003066{
3067 struct drm_i915_gem_request *req;
3068 int err;
3069
3070 if (ctx == NULL)
Chris Wilsonc0336662016-05-06 15:40:21 +01003071 ctx = engine->i915->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00003072 err = __i915_gem_request_alloc(engine, ctx, &req);
3073 return err ? ERR_PTR(err) : req;
3074}
3075
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003076struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003077i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01003078{
Chris Wilson4db080f2013-12-04 11:37:09 +00003079 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003080
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003081 /* We are called by the error capture and reset at a random
3082 * point in time. In particular, note that neither is crucially
3083 * ordered with an interrupt. After a hang, the GPU is dead and we
3084 * assume that no more writes can happen (we waited long enough for
3085 * all writes that were in transaction to be flushed) - adding an
3086 * extra delay for a recent interrupt is pointless. Hence, we do
3087 * not need an engine->irq_seqno_barrier() before the seqno reads.
3088 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003089 list_for_each_entry(request, &engine->request_list, list) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003090 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00003091 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003092
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003093 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00003094 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003095
3096 return NULL;
3097}
3098
Chris Wilson7b4d3a12016-07-04 08:08:37 +01003099static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003100{
3101 struct drm_i915_gem_request *request;
3102 bool ring_hung;
3103
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003104 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003105 if (request == NULL)
3106 return;
3107
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003108 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003109
Chris Wilson7b4d3a12016-07-04 08:08:37 +01003110 i915_set_reset_status(request->ctx, ring_hung);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003111 list_for_each_entry_continue(request, &engine->request_list, list)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01003112 i915_set_reset_status(request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00003113}
3114
Chris Wilson7b4d3a12016-07-04 08:08:37 +01003115static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00003116{
Chris Wilson608c1a52015-09-03 13:01:40 +01003117 struct intel_ringbuffer *buffer;
3118
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003119 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00003120 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003121
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003122 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00003123 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003124 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07003125
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003126 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07003127 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003128
3129 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003130 * Clear the execlists queue up before freeing the requests, as those
3131 * are the ones that keep the context and ringbuffer backing objects
3132 * pinned in place.
3133 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003134
Tomas Elf7de16912015-10-19 16:32:32 +01003135 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003136 /* Ensure irq handler finishes or is cancelled. */
3137 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02003138
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01003139 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003140 }
3141
3142 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003143 * We must free the requests after all the corresponding objects have
3144 * been moved off active lists. Which is the same order as the normal
3145 * retire_requests function does. This is important if object hold
3146 * implicit references on things like e.g. ppgtt address spaces through
3147 * the request.
3148 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003149 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003150 struct drm_i915_gem_request *request;
3151
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003152 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003153 struct drm_i915_gem_request,
3154 list);
3155
Chris Wilsonb4716182015-04-27 13:41:17 +01003156 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003157 }
Chris Wilson608c1a52015-09-03 13:01:40 +01003158
3159 /* Having flushed all requests from all queues, we know that all
3160 * ringbuffers must now be empty. However, since we do not reclaim
3161 * all space when retiring the request (to prevent HEADs colliding
3162 * with rapid ringbuffer wraparound) the amount of available space
3163 * upon reset is less than when we start. Do one more pass over
3164 * all the ringbuffers to reset last_retired_head.
3165 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003166 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01003167 buffer->last_retired_head = buffer->tail;
3168 intel_ring_update_space(buffer);
3169 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01003170
3171 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonb06bc7e2016-07-13 09:10:31 +01003172
3173 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07003174}
3175
Chris Wilson069efc12010-09-30 16:53:18 +01003176void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07003177{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003178 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003179 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07003180
Chris Wilson4db080f2013-12-04 11:37:09 +00003181 /*
3182 * Before we free the objects from the requests, we need to inspect
3183 * them for finding the guilty party. As the requests only borrow
3184 * their reference to the objects, the inspection must be done first.
3185 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003186 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01003187 i915_gem_reset_engine_status(engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00003188
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003189 for_each_engine(engine, dev_priv)
Chris Wilson7b4d3a12016-07-04 08:08:37 +01003190 i915_gem_reset_engine_cleanup(engine);
Chris Wilsonb06bc7e2016-07-13 09:10:31 +01003191 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01003192
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003193 i915_gem_context_reset(dev);
3194
Chris Wilson19b2dbd2013-06-12 10:15:12 +01003195 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003196
3197 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003198}
3199
3200/**
3201 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003202 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07003203 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01003204void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003205i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07003206{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003207 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003208
Chris Wilson832a3aa2015-03-18 18:19:22 +00003209 /* Retire requests first as we use it above for the early return.
3210 * If we retire requests last, we may use a later seqno and so clear
3211 * the requests lists without clearing the active list, leading to
3212 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00003213 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003214 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003215 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07003216
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003217 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003218 struct drm_i915_gem_request,
3219 list);
Eric Anholt673a3942008-07-30 12:06:12 -07003220
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003221 if (!i915_gem_request_completed(request))
Eric Anholt673a3942008-07-30 12:06:12 -07003222 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003223
Chris Wilsonb4716182015-04-27 13:41:17 +01003224 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003225 }
3226
Chris Wilson832a3aa2015-03-18 18:19:22 +00003227 /* Move any buffers on the active list that are no longer referenced
3228 * by the ringbuffer to the flushing/inactive lists as appropriate,
3229 * before we free the context associated with the requests.
3230 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003231 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00003232 struct drm_i915_gem_object *obj;
3233
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003234 obj = list_first_entry(&engine->active_list,
3235 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003236 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003237
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003238 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00003239 break;
3240
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003241 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003242 }
3243
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003244 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003245}
3246
Chris Wilson67d97da2016-07-04 08:08:31 +01003247void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003248{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003249 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01003250
Chris Wilson91c8a322016-07-05 10:40:23 +01003251 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson67d97da2016-07-04 08:08:31 +01003252
3253 if (dev_priv->gt.active_engines == 0)
3254 return;
3255
3256 GEM_BUG_ON(!dev_priv->gt.awake);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003257
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003258 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003259 i915_gem_retire_requests_ring(engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01003260 if (list_empty(&engine->request_list))
3261 dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003262 }
3263
Chris Wilson67d97da2016-07-04 08:08:31 +01003264 if (dev_priv->gt.active_engines == 0)
Chris Wilson1b51bce2016-07-04 08:08:32 +01003265 queue_delayed_work(dev_priv->wq,
3266 &dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003267 msecs_to_jiffies(100));
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003268}
3269
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003270static void
Eric Anholt673a3942008-07-30 12:06:12 -07003271i915_gem_retire_work_handler(struct work_struct *work)
3272{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003273 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003274 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003275 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07003276
Chris Wilson891b48c2010-09-29 12:26:37 +01003277 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003278 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01003279 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003280 mutex_unlock(&dev->struct_mutex);
3281 }
Chris Wilson67d97da2016-07-04 08:08:31 +01003282
3283 /* Keep the retire handler running until we are finally idle.
3284 * We do not need to do this test under locking as in the worst-case
3285 * we queue the retire worker once too often.
3286 */
Chris Wilsonb1379d42016-07-05 08:54:36 +01003287 if (READ_ONCE(dev_priv->gt.awake))
Chris Wilson67d97da2016-07-04 08:08:31 +01003288 queue_delayed_work(dev_priv->wq,
3289 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01003290 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003291}
Chris Wilson891b48c2010-09-29 12:26:37 +01003292
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003293static void
3294i915_gem_idle_work_handler(struct work_struct *work)
3295{
3296 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01003297 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01003298 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003299 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01003300 unsigned int stuck_engines;
3301 bool rearm_hangcheck;
3302
3303 if (!READ_ONCE(dev_priv->gt.awake))
3304 return;
3305
3306 if (READ_ONCE(dev_priv->gt.active_engines))
3307 return;
3308
3309 rearm_hangcheck =
3310 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3311
3312 if (!mutex_trylock(&dev->struct_mutex)) {
3313 /* Currently busy, come back later */
3314 mod_delayed_work(dev_priv->wq,
3315 &dev_priv->gt.idle_work,
3316 msecs_to_jiffies(50));
3317 goto out_rearm;
3318 }
3319
3320 if (dev_priv->gt.active_engines)
3321 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003322
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003323 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01003324 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08003325
Chris Wilson67d97da2016-07-04 08:08:31 +01003326 GEM_BUG_ON(!dev_priv->gt.awake);
3327 dev_priv->gt.awake = false;
3328 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01003329
Chris Wilson67d97da2016-07-04 08:08:31 +01003330 stuck_engines = intel_kick_waiters(dev_priv);
3331 if (unlikely(stuck_engines)) {
3332 DRM_DEBUG_DRIVER("kicked stuck waiters...missed irq\n");
3333 dev_priv->gpu_error.missed_irq_rings |= stuck_engines;
3334 }
Chris Wilson35c94182015-04-07 16:20:37 +01003335
Chris Wilson67d97da2016-07-04 08:08:31 +01003336 if (INTEL_GEN(dev_priv) >= 6)
3337 gen6_rps_idle(dev_priv);
3338 intel_runtime_pm_put(dev_priv);
3339out_unlock:
3340 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01003341
Chris Wilson67d97da2016-07-04 08:08:31 +01003342out_rearm:
3343 if (rearm_hangcheck) {
3344 GEM_BUG_ON(!dev_priv->gt.awake);
3345 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003346 }
Eric Anholt673a3942008-07-30 12:06:12 -07003347}
3348
Ben Widawsky5816d642012-04-11 11:18:19 -07003349/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003350 * Ensures that an object will eventually get non-busy by flushing any required
3351 * write domains, emitting any outstanding lazy request and retiring and
3352 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003353 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003354 */
3355static int
3356i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3357{
John Harrisona5ac0f92015-05-29 17:44:15 +01003358 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003359
Chris Wilsonb4716182015-04-27 13:41:17 +01003360 if (!obj->active)
3361 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003362
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003363 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003364 struct drm_i915_gem_request *req;
3365
3366 req = obj->last_read_req[i];
3367 if (req == NULL)
3368 continue;
3369
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003370 if (i915_gem_request_completed(req))
Chris Wilsonb4716182015-04-27 13:41:17 +01003371 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003372 }
3373
3374 return 0;
3375}
3376
3377/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003378 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003379 * @dev: drm device pointer
3380 * @data: ioctl data blob
3381 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003382 *
3383 * Returns 0 if successful, else an error is returned with the remaining time in
3384 * the timeout parameter.
3385 * -ETIME: object is still busy after timeout
3386 * -ERESTARTSYS: signal interrupted the wait
3387 * -ENONENT: object doesn't exist
3388 * Also possible, but rare:
3389 * -EAGAIN: GPU wedged
3390 * -ENOMEM: damn
3391 * -ENODEV: Internal IRQ fail
3392 * -E?: The add request failed
3393 *
3394 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3395 * non-zero timeout parameter the wait ioctl will wait for the given number of
3396 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3397 * without holding struct_mutex the object may become re-busied before this
3398 * function completes. A similar but shorter * race condition exists in the busy
3399 * ioctl
3400 */
3401int
3402i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3403{
3404 struct drm_i915_gem_wait *args = data;
3405 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003406 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003407 int i, n = 0;
3408 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003409
Daniel Vetter11b5d512014-09-29 15:31:26 +02003410 if (args->flags != 0)
3411 return -EINVAL;
3412
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003413 ret = i915_mutex_lock_interruptible(dev);
3414 if (ret)
3415 return ret;
3416
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01003417 obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle));
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003418 if (&obj->base == NULL) {
3419 mutex_unlock(&dev->struct_mutex);
3420 return -ENOENT;
3421 }
3422
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003423 /* Need to make sure the object gets inactive eventually. */
3424 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003425 if (ret)
3426 goto out;
3427
Chris Wilsonb4716182015-04-27 13:41:17 +01003428 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003429 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003430
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003431 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003432 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003433 */
Chris Wilson762e4582015-03-04 18:09:26 +00003434 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003435 ret = -ETIME;
3436 goto out;
3437 }
3438
3439 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003440
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003441 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003442 if (obj->last_read_req[i] == NULL)
3443 continue;
3444
3445 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3446 }
3447
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003448 mutex_unlock(&dev->struct_mutex);
3449
Chris Wilsonb4716182015-04-27 13:41:17 +01003450 for (i = 0; i < n; i++) {
3451 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003452 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003453 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003454 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01003455 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01003456 }
John Harrisonff865882014-11-24 18:49:28 +00003457 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003458
3459out:
3460 drm_gem_object_unreference(&obj->base);
3461 mutex_unlock(&dev->struct_mutex);
3462 return ret;
3463}
3464
Chris Wilsonb4716182015-04-27 13:41:17 +01003465static int
3466__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3467 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003468 struct drm_i915_gem_request *from_req,
3469 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003470{
3471 struct intel_engine_cs *from;
3472 int ret;
3473
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003474 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003475 if (to == from)
3476 return 0;
3477
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003478 if (i915_gem_request_completed(from_req))
Chris Wilsonb4716182015-04-27 13:41:17 +01003479 return 0;
3480
Chris Wilsonc0336662016-05-06 15:40:21 +01003481 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003482 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003483 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003484 i915->mm.interruptible,
3485 NULL,
3486 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003487 if (ret)
3488 return ret;
3489
John Harrison91af1272015-06-18 13:14:56 +01003490 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003491 } else {
3492 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003493 u32 seqno = i915_gem_request_get_seqno(from_req);
3494
3495 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003496
3497 if (seqno <= from->semaphore.sync_seqno[idx])
3498 return 0;
3499
John Harrison91af1272015-06-18 13:14:56 +01003500 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003501 struct drm_i915_gem_request *req;
3502
3503 req = i915_gem_request_alloc(to, NULL);
3504 if (IS_ERR(req))
3505 return PTR_ERR(req);
3506
3507 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003508 }
3509
John Harrison599d9242015-05-29 17:44:04 +01003510 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3511 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003512 if (ret)
3513 return ret;
3514
3515 /* We use last_read_req because sync_to()
3516 * might have just caused seqno wrap under
3517 * the radar.
3518 */
3519 from->semaphore.sync_seqno[idx] =
3520 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3521 }
3522
3523 return 0;
3524}
3525
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003526/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003527 * i915_gem_object_sync - sync an object to a ring.
3528 *
3529 * @obj: object which may be in use on another ring.
3530 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003531 * @to_req: request we wish to use the object for. See below.
3532 * This will be allocated and returned if a request is
3533 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003534 *
3535 * This code is meant to abstract object synchronization with the GPU.
3536 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003537 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003538 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003539 * into a buffer at any time, but multiple readers. To ensure each has
3540 * a coherent view of memory, we must:
3541 *
3542 * - If there is an outstanding write request to the object, the new
3543 * request must wait for it to complete (either CPU or in hw, requests
3544 * on the same ring will be naturally ordered).
3545 *
3546 * - If we are a write request (pending_write_domain is set), the new
3547 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003548 *
John Harrison91af1272015-06-18 13:14:56 +01003549 * For CPU synchronisation (NULL to) no request is required. For syncing with
3550 * rings to_req must be non-NULL. However, a request does not have to be
3551 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3552 * request will be allocated automatically and returned through *to_req. Note
3553 * that it is not guaranteed that commands will be emitted (because the system
3554 * might already be idle). Hence there is no need to create a request that
3555 * might never have any work submitted. Note further that if a request is
3556 * returned in *to_req, it is the responsibility of the caller to submit
3557 * that request (after potentially adding more work to it).
3558 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003559 * Returns 0 if successful, else propagates up the lower layer error.
3560 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003561int
3562i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003563 struct intel_engine_cs *to,
3564 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003565{
Chris Wilsonb4716182015-04-27 13:41:17 +01003566 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003567 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003568 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003569
Chris Wilsonb4716182015-04-27 13:41:17 +01003570 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003571 return 0;
3572
Chris Wilsonb4716182015-04-27 13:41:17 +01003573 if (to == NULL)
3574 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003575
Chris Wilsonb4716182015-04-27 13:41:17 +01003576 n = 0;
3577 if (readonly) {
3578 if (obj->last_write_req)
3579 req[n++] = obj->last_write_req;
3580 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003581 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003582 if (obj->last_read_req[i])
3583 req[n++] = obj->last_read_req[i];
3584 }
3585 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003586 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003587 if (ret)
3588 return ret;
3589 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003590
Chris Wilsonb4716182015-04-27 13:41:17 +01003591 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003592}
3593
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003594static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3595{
3596 u32 old_write_domain, old_read_domains;
3597
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003598 /* Force a pagefault for domain tracking on next user access */
3599 i915_gem_release_mmap(obj);
3600
Keith Packardb97c3d92011-06-24 21:02:59 -07003601 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3602 return;
3603
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003604 old_read_domains = obj->base.read_domains;
3605 old_write_domain = obj->base.write_domain;
3606
3607 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3608 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3609
3610 trace_i915_gem_object_change_domain(obj,
3611 old_read_domains,
3612 old_write_domain);
3613}
3614
Chris Wilson8ef85612016-04-28 09:56:39 +01003615static void __i915_vma_iounmap(struct i915_vma *vma)
3616{
3617 GEM_BUG_ON(vma->pin_count);
3618
3619 if (vma->iomap == NULL)
3620 return;
3621
3622 io_mapping_unmap(vma->iomap);
3623 vma->iomap = NULL;
3624}
3625
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003626static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003627{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003628 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003629 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson43e28f02013-01-08 10:53:09 +00003630 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003631
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003632 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003633 return 0;
3634
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003635 if (!drm_mm_node_allocated(&vma->node)) {
3636 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003637 return 0;
3638 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003639
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003640 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003641 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003642
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003643 BUG_ON(obj->pages == NULL);
3644
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003645 if (wait) {
3646 ret = i915_gem_object_wait_rendering(obj, false);
3647 if (ret)
3648 return ret;
3649 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003650
Chris Wilson596c5922016-02-26 11:03:20 +00003651 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003652 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003653
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003654 /* release the fence reg _after_ flushing */
3655 ret = i915_gem_object_put_fence(obj);
3656 if (ret)
3657 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003658
3659 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003660 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003661
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003662 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003663
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003664 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003665 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003666
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003667 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003668 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003669 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3670 obj->map_and_fenceable = false;
3671 } else if (vma->ggtt_view.pages) {
3672 sg_free_table(vma->ggtt_view.pages);
3673 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003674 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003675 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003676 }
Eric Anholt673a3942008-07-30 12:06:12 -07003677
Ben Widawsky2f633152013-07-17 12:19:03 -07003678 drm_mm_remove_node(&vma->node);
3679 i915_gem_vma_destroy(vma);
3680
3681 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003682 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003683 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003684 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003685
Chris Wilson70903c32013-12-04 09:59:09 +00003686 /* And finally now the object is completely decoupled from this vma,
3687 * we can drop its hold on the backing storage and allow it to be
3688 * reaped by the shrinker.
3689 */
3690 i915_gem_object_unpin_pages(obj);
3691
Chris Wilson88241782011-01-07 17:09:48 +00003692 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003693}
3694
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003695int i915_vma_unbind(struct i915_vma *vma)
3696{
3697 return __i915_vma_unbind(vma, true);
3698}
3699
3700int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3701{
3702 return __i915_vma_unbind(vma, false);
3703}
3704
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003705int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003706{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003707 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003708 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003709
Chris Wilson91c8a322016-07-05 10:40:23 +01003710 lockdep_assert_held(&dev_priv->drm.struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003711
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003712 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01003713 if (engine->last_context == NULL)
3714 continue;
Ben Widawskyb6c74882012-08-14 14:35:14 -07003715
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003716 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003717 if (ret)
3718 return ret;
3719 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003720
Chris Wilsonb4716182015-04-27 13:41:17 +01003721 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003722 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003723}
3724
Chris Wilson4144f9b2014-09-11 08:43:48 +01003725static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003726 unsigned long cache_level)
3727{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003728 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003729 struct drm_mm_node *other;
3730
Chris Wilson4144f9b2014-09-11 08:43:48 +01003731 /*
3732 * On some machines we have to be careful when putting differing types
3733 * of snoopable memory together to avoid the prefetcher crossing memory
3734 * domains and dying. During vm initialisation, we decide whether or not
3735 * these constraints apply and set the drm_mm.color_adjust
3736 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003737 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003738 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003739 return true;
3740
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003741 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003742 return true;
3743
3744 if (list_empty(&gtt_space->node_list))
3745 return true;
3746
3747 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3748 if (other->allocated && !other->hole_follows && other->color != cache_level)
3749 return false;
3750
3751 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3752 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3753 return false;
3754
3755 return true;
3756}
3757
Jesse Barnesde151cf2008-11-12 10:03:55 -08003758/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003759 * Finds free space in the GTT aperture and binds the object or a view of it
3760 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003761 * @obj: object to bind
3762 * @vm: address space to bind into
3763 * @ggtt_view: global gtt view if applicable
3764 * @alignment: requested alignment
3765 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003766 */
Daniel Vetter262de142014-02-14 14:01:20 +01003767static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003768i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3769 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003770 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003771 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003772 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003773{
Chris Wilson05394f32010-11-08 19:18:58 +00003774 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003775 struct drm_i915_private *dev_priv = to_i915(dev);
3776 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003777 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003778 u32 search_flag, alloc_flag;
3779 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003780 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003781 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003782 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003783
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003784 if (i915_is_ggtt(vm)) {
3785 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003786
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003787 if (WARN_ON(!ggtt_view))
3788 return ERR_PTR(-EINVAL);
3789
3790 view_size = i915_ggtt_view_size(obj, ggtt_view);
3791
3792 fence_size = i915_gem_get_gtt_size(dev,
3793 view_size,
3794 obj->tiling_mode);
3795 fence_alignment = i915_gem_get_gtt_alignment(dev,
3796 view_size,
3797 obj->tiling_mode,
3798 true);
3799 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3800 view_size,
3801 obj->tiling_mode,
3802 false);
3803 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3804 } else {
3805 fence_size = i915_gem_get_gtt_size(dev,
3806 obj->base.size,
3807 obj->tiling_mode);
3808 fence_alignment = i915_gem_get_gtt_alignment(dev,
3809 obj->base.size,
3810 obj->tiling_mode,
3811 true);
3812 unfenced_alignment =
3813 i915_gem_get_gtt_alignment(dev,
3814 obj->base.size,
3815 obj->tiling_mode,
3816 false);
3817 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3818 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003819
Michel Thierry101b5062015-10-01 13:33:57 +01003820 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3821 end = vm->total;
3822 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003823 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003824 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003825 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003826
Eric Anholt673a3942008-07-30 12:06:12 -07003827 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003828 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003829 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003830 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003831 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3832 ggtt_view ? ggtt_view->type : 0,
3833 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003834 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003835 }
3836
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003837 /* If binding the object/GGTT view requires more space than the entire
3838 * aperture has, reject it early before evicting everything in a vain
3839 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003840 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003841 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003842 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003843 ggtt_view ? ggtt_view->type : 0,
3844 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003845 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003846 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003847 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003848 }
3849
Chris Wilson37e680a2012-06-07 15:38:42 +01003850 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003851 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003852 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003853
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003854 i915_gem_object_pin_pages(obj);
3855
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003856 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3857 i915_gem_obj_lookup_or_create_vma(obj, vm);
3858
Daniel Vetter262de142014-02-14 14:01:20 +01003859 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003860 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003861
Chris Wilson506a8e82015-12-08 11:55:07 +00003862 if (flags & PIN_OFFSET_FIXED) {
3863 uint64_t offset = flags & PIN_OFFSET_MASK;
3864
3865 if (offset & (alignment - 1) || offset + size > end) {
3866 ret = -EINVAL;
3867 goto err_free_vma;
3868 }
3869 vma->node.start = offset;
3870 vma->node.size = size;
3871 vma->node.color = obj->cache_level;
3872 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3873 if (ret) {
3874 ret = i915_gem_evict_for_vma(vma);
3875 if (ret == 0)
3876 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3877 }
3878 if (ret)
3879 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003880 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003881 if (flags & PIN_HIGH) {
3882 search_flag = DRM_MM_SEARCH_BELOW;
3883 alloc_flag = DRM_MM_CREATE_TOP;
3884 } else {
3885 search_flag = DRM_MM_SEARCH_DEFAULT;
3886 alloc_flag = DRM_MM_CREATE_DEFAULT;
3887 }
Michel Thierry101b5062015-10-01 13:33:57 +01003888
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003889search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003890 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3891 size, alignment,
3892 obj->cache_level,
3893 start, end,
3894 search_flag,
3895 alloc_flag);
3896 if (ret) {
3897 ret = i915_gem_evict_something(dev, vm, size, alignment,
3898 obj->cache_level,
3899 start, end,
3900 flags);
3901 if (ret == 0)
3902 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003903
Chris Wilson506a8e82015-12-08 11:55:07 +00003904 goto err_free_vma;
3905 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003906 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003907 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003908 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003909 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003910 }
3911
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003912 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003913 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003914 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003915 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003916
Ben Widawsky35c20a62013-05-31 11:28:48 -07003917 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003918 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003919
Daniel Vetter262de142014-02-14 14:01:20 +01003920 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003921
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003922err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003923 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003924err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003925 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003926 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003927err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003928 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003929 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003930}
3931
Chris Wilson000433b2013-08-08 14:41:09 +01003932bool
Chris Wilson2c225692013-08-09 12:26:45 +01003933i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3934 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003935{
Eric Anholt673a3942008-07-30 12:06:12 -07003936 /* If we don't have a page list set up, then we're not pinned
3937 * to GPU, and we can ignore the cache flush because it'll happen
3938 * again at bind time.
3939 */
Chris Wilson05394f32010-11-08 19:18:58 +00003940 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003941 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003942
Imre Deak769ce462013-02-13 21:56:05 +02003943 /*
3944 * Stolen memory is always coherent with the GPU as it is explicitly
3945 * marked as wc by the system, or the system is cache-coherent.
3946 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003947 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003948 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003949
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003950 /* If the GPU is snooping the contents of the CPU cache,
3951 * we do not need to manually clear the CPU cache lines. However,
3952 * the caches are only snooped when the render cache is
3953 * flushed/invalidated. As we always have to emit invalidations
3954 * and flushes when moving into and out of the RENDER domain, correct
3955 * snooping behaviour occurs naturally as the result of our domain
3956 * tracking.
3957 */
Chris Wilson0f719792015-01-13 13:32:52 +00003958 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3959 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003960 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003961 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003962
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003963 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003964 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003965 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003966
3967 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003968}
3969
3970/** Flushes the GTT write domain for the object if it's dirty. */
3971static void
Chris Wilson05394f32010-11-08 19:18:58 +00003972i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003973{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003974 uint32_t old_write_domain;
3975
Chris Wilson05394f32010-11-08 19:18:58 +00003976 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003977 return;
3978
Chris Wilson63256ec2011-01-04 18:42:07 +00003979 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003980 * to it immediately go to main memory as far as we know, so there's
3981 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003982 *
3983 * However, we do have to enforce the order so that all writes through
3984 * the GTT land before any writes to the device, such as updates to
3985 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003986 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003987 wmb();
3988
Chris Wilson05394f32010-11-08 19:18:58 +00003989 old_write_domain = obj->base.write_domain;
3990 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003991
Rodrigo Vivide152b62015-07-07 16:28:51 -07003992 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003993
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003994 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003995 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003996 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003997}
3998
3999/** Flushes the CPU write domain for the object if it's dirty. */
4000static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01004001i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08004002{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004003 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08004004
Chris Wilson05394f32010-11-08 19:18:58 +00004005 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08004006 return;
4007
Daniel Vettere62b59e2015-01-21 14:53:48 +01004008 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01004009 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01004010
Chris Wilson05394f32010-11-08 19:18:58 +00004011 old_write_domain = obj->base.write_domain;
4012 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004013
Rodrigo Vivide152b62015-07-07 16:28:51 -07004014 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004015
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004016 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00004017 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004018 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08004019}
4020
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004021/**
4022 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004023 * @obj: object to act on
4024 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004025 *
4026 * This function returns when the move is complete, including waiting on
4027 * flushes to occur.
4028 */
Jesse Barnes79e53942008-11-07 14:24:08 -08004029int
Chris Wilson20217462010-11-23 15:26:33 +00004030i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004031{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004032 struct drm_device *dev = obj->base.dev;
4033 struct drm_i915_private *dev_priv = to_i915(dev);
4034 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004035 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05304036 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08004037 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004038
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004039 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
4040 return 0;
4041
Chris Wilson0201f1e2012-07-20 12:41:01 +01004042 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004043 if (ret)
4044 return ret;
4045
Chris Wilson43566de2015-01-02 16:29:29 +05304046 /* Flush and acquire obj->pages so that we are coherent through
4047 * direct access in memory with previous cached writes through
4048 * shmemfs and that our cache domain tracking remains valid.
4049 * For example, if the obj->filp was moved to swap without us
4050 * being notified and releasing the pages, we would mistakenly
4051 * continue to assume that the obj remained out of the CPU cached
4052 * domain.
4053 */
4054 ret = i915_gem_object_get_pages(obj);
4055 if (ret)
4056 return ret;
4057
Daniel Vettere62b59e2015-01-21 14:53:48 +01004058 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004059
Chris Wilsond0a57782012-10-09 19:24:37 +01004060 /* Serialise direct access to this object with the barriers for
4061 * coherent writes from the GPU, by effectively invalidating the
4062 * GTT domain upon first access.
4063 */
4064 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
4065 mb();
4066
Chris Wilson05394f32010-11-08 19:18:58 +00004067 old_write_domain = obj->base.write_domain;
4068 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004069
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004070 /* It should now be out of any other write domains, and we can update
4071 * the domain values for our changes.
4072 */
Chris Wilson05394f32010-11-08 19:18:58 +00004073 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4074 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004075 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004076 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4077 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4078 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08004079 }
4080
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004081 trace_i915_gem_object_change_domain(obj,
4082 old_read_domains,
4083 old_write_domain);
4084
Chris Wilson8325a092012-04-24 15:52:35 +01004085 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304086 vma = i915_gem_obj_to_ggtt(obj);
4087 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004088 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004089 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004090
Eric Anholte47c68e2008-11-14 13:35:19 -08004091 return 0;
4092}
4093
Chris Wilsonef55f922015-10-09 14:11:27 +01004094/**
4095 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004096 * @obj: object to act on
4097 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01004098 *
4099 * After this function returns, the object will be in the new cache-level
4100 * across all GTT and the contents of the backing storage will be coherent,
4101 * with respect to the new cache-level. In order to keep the backing storage
4102 * coherent for all users, we only allow a single cache level to be set
4103 * globally on the object and prevent it from being changed whilst the
4104 * hardware is reading from the object. That is if the object is currently
4105 * on the scanout it will be set to uncached (or equivalent display
4106 * cache coherency) and all non-MOCS GPU access will also be uncached so
4107 * that all direct access to the scanout remains coherent.
4108 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004109int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4110 enum i915_cache_level cache_level)
4111{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004112 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004113 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01004114 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03004115 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004116
4117 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03004118 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004119
Chris Wilsonef55f922015-10-09 14:11:27 +01004120 /* Inspect the list of currently bound VMA and unbind any that would
4121 * be invalid given the new cache-level. This is principally to
4122 * catch the issue of the CS prefetch crossing page boundaries and
4123 * reading an invalid PTE on older architectures.
4124 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004125 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004126 if (!drm_mm_node_allocated(&vma->node))
4127 continue;
4128
4129 if (vma->pin_count) {
4130 DRM_DEBUG("can not change the cache level of pinned objects\n");
4131 return -EBUSY;
4132 }
4133
Chris Wilson4144f9b2014-09-11 08:43:48 +01004134 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004135 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004136 if (ret)
4137 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004138 } else
4139 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01004140 }
4141
Chris Wilsonef55f922015-10-09 14:11:27 +01004142 /* We can reuse the existing drm_mm nodes but need to change the
4143 * cache-level on the PTE. We could simply unbind them all and
4144 * rebind with the correct cache-level on next use. However since
4145 * we already have a valid slot, dma mapping, pages etc, we may as
4146 * rewrite the PTE in the belief that doing so tramples upon less
4147 * state and so involves less work.
4148 */
4149 if (bound) {
4150 /* Before we change the PTE, the GPU must not be accessing it.
4151 * If we wait upon the object, we know that all the bound
4152 * VMA are no longer active.
4153 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01004154 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004155 if (ret)
4156 return ret;
4157
Chris Wilsonef55f922015-10-09 14:11:27 +01004158 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
4159 /* Access to snoopable pages through the GTT is
4160 * incoherent and on some machines causes a hard
4161 * lockup. Relinquish the CPU mmaping to force
4162 * userspace to refault in the pages and we can
4163 * then double check if the GTT mapping is still
4164 * valid for that pointer access.
4165 */
4166 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004167
Chris Wilsonef55f922015-10-09 14:11:27 +01004168 /* As we no longer need a fence for GTT access,
4169 * we can relinquish it now (and so prevent having
4170 * to steal a fence from someone else on the next
4171 * fence request). Note GPU activity would have
4172 * dropped the fence as all snoopable access is
4173 * supposed to be linear.
4174 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004175 ret = i915_gem_object_put_fence(obj);
4176 if (ret)
4177 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004178 } else {
4179 /* We either have incoherent backing store and
4180 * so no GTT access or the architecture is fully
4181 * coherent. In such cases, existing GTT mmaps
4182 * ignore the cache bit in the PTE and we can
4183 * rewrite it without confusing the GPU or having
4184 * to force userspace to fault back in its mmaps.
4185 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004186 }
4187
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004188 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004189 if (!drm_mm_node_allocated(&vma->node))
4190 continue;
4191
4192 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
4193 if (ret)
4194 return ret;
4195 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004196 }
4197
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004198 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01004199 vma->node.color = cache_level;
4200 obj->cache_level = cache_level;
4201
Ville Syrjäläed75a552015-08-11 19:47:10 +03004202out:
Chris Wilsonef55f922015-10-09 14:11:27 +01004203 /* Flush the dirty CPU caches to the backing storage so that the
4204 * object is now coherent at its new cache level (with respect
4205 * to the access domain).
4206 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05304207 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00004208 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01004209 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01004210 }
4211
Chris Wilsone4ffd172011-04-04 09:44:39 +01004212 return 0;
4213}
4214
Ben Widawsky199adf42012-09-21 17:01:20 -07004215int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4216 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004217{
Ben Widawsky199adf42012-09-21 17:01:20 -07004218 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004219 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004220
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004221 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004222 if (&obj->base == NULL)
4223 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004224
Chris Wilson651d7942013-08-08 14:41:10 +01004225 switch (obj->cache_level) {
4226 case I915_CACHE_LLC:
4227 case I915_CACHE_L3_LLC:
4228 args->caching = I915_CACHING_CACHED;
4229 break;
4230
Chris Wilson4257d3b2013-08-08 14:41:11 +01004231 case I915_CACHE_WT:
4232 args->caching = I915_CACHING_DISPLAY;
4233 break;
4234
Chris Wilson651d7942013-08-08 14:41:10 +01004235 default:
4236 args->caching = I915_CACHING_NONE;
4237 break;
4238 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004239
Chris Wilson432be692015-05-07 12:14:55 +01004240 drm_gem_object_unreference_unlocked(&obj->base);
4241 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004242}
4243
Ben Widawsky199adf42012-09-21 17:01:20 -07004244int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4245 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004246{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004247 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07004248 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004249 struct drm_i915_gem_object *obj;
4250 enum i915_cache_level level;
4251 int ret;
4252
Ben Widawsky199adf42012-09-21 17:01:20 -07004253 switch (args->caching) {
4254 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004255 level = I915_CACHE_NONE;
4256 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004257 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03004258 /*
4259 * Due to a HW issue on BXT A stepping, GPU stores via a
4260 * snooped mapping may leave stale data in a corresponding CPU
4261 * cacheline, whereas normally such cachelines would get
4262 * invalidated.
4263 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00004264 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03004265 return -ENODEV;
4266
Chris Wilsone6994ae2012-07-10 10:27:08 +01004267 level = I915_CACHE_LLC;
4268 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004269 case I915_CACHING_DISPLAY:
4270 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4271 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004272 default:
4273 return -EINVAL;
4274 }
4275
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004276 intel_runtime_pm_get(dev_priv);
4277
Ben Widawsky3bc29132012-09-26 16:15:20 -07004278 ret = i915_mutex_lock_interruptible(dev);
4279 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004280 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07004281
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004282 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsone6994ae2012-07-10 10:27:08 +01004283 if (&obj->base == NULL) {
4284 ret = -ENOENT;
4285 goto unlock;
4286 }
4287
4288 ret = i915_gem_object_set_cache_level(obj, level);
4289
4290 drm_gem_object_unreference(&obj->base);
4291unlock:
4292 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004293rpm_put:
4294 intel_runtime_pm_put(dev_priv);
4295
Chris Wilsone6994ae2012-07-10 10:27:08 +01004296 return ret;
4297}
4298
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004299/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004300 * Prepare buffer for display plane (scanout, cursors, etc).
4301 * Can be called from an uninterruptible phase (modesetting) and allows
4302 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004303 */
4304int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004305i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4306 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004307 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004308{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004309 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004310 int ret;
4311
Chris Wilsoncc98b412013-08-09 12:25:09 +01004312 /* Mark the pin_display early so that we account for the
4313 * display coherency whilst setting up the cache domains.
4314 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004315 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004316
Eric Anholta7ef0642011-03-29 16:59:54 -07004317 /* The display engine is not coherent with the LLC cache on gen6. As
4318 * a result, we make sure that the pinning that is about to occur is
4319 * done with uncached PTEs. This is lowest common denominator for all
4320 * chipsets.
4321 *
4322 * However for gen6+, we could do better by using the GFDT bit instead
4323 * of uncaching, which would allow us to flush all the LLC-cached data
4324 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4325 */
Chris Wilson651d7942013-08-08 14:41:10 +01004326 ret = i915_gem_object_set_cache_level(obj,
4327 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004328 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004329 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004330
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004331 /* As the user may map the buffer once pinned in the display plane
4332 * (e.g. libkms for the bootup splash), we have to ensure that we
4333 * always use map_and_fenceable for all scanout buffers.
4334 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004335 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4336 view->type == I915_GGTT_VIEW_NORMAL ?
4337 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004338 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004339 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004340
Daniel Vettere62b59e2015-01-21 14:53:48 +01004341 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004342
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004343 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004344 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004345
4346 /* It should now be out of any other write domains, and we can update
4347 * the domain values for our changes.
4348 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004349 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004350 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004351
4352 trace_i915_gem_object_change_domain(obj,
4353 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004354 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004355
4356 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004357
4358err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004359 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004360 return ret;
4361}
4362
4363void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004364i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4365 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004366{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004367 if (WARN_ON(obj->pin_display == 0))
4368 return;
4369
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004370 i915_gem_object_ggtt_unpin_view(obj, view);
4371
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004372 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004373}
4374
Eric Anholte47c68e2008-11-14 13:35:19 -08004375/**
4376 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004377 * @obj: object to act on
4378 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08004379 *
4380 * This function returns when the move is complete, including waiting on
4381 * flushes to occur.
4382 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004383int
Chris Wilson919926a2010-11-12 13:42:53 +00004384i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004385{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004386 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004387 int ret;
4388
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004389 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4390 return 0;
4391
Chris Wilson0201f1e2012-07-20 12:41:01 +01004392 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004393 if (ret)
4394 return ret;
4395
Eric Anholte47c68e2008-11-14 13:35:19 -08004396 i915_gem_object_flush_gtt_write_domain(obj);
4397
Chris Wilson05394f32010-11-08 19:18:58 +00004398 old_write_domain = obj->base.write_domain;
4399 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004400
Eric Anholte47c68e2008-11-14 13:35:19 -08004401 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004402 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004403 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004404
Chris Wilson05394f32010-11-08 19:18:58 +00004405 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004406 }
4407
4408 /* It should now be out of any other write domains, and we can update
4409 * the domain values for our changes.
4410 */
Chris Wilson05394f32010-11-08 19:18:58 +00004411 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004412
4413 /* If we're writing through the CPU, then the GPU read domains will
4414 * need to be invalidated at next use.
4415 */
4416 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004417 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4418 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004419 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004420
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004421 trace_i915_gem_object_change_domain(obj,
4422 old_read_domains,
4423 old_write_domain);
4424
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004425 return 0;
4426}
4427
Eric Anholt673a3942008-07-30 12:06:12 -07004428/* Throttle our rendering by waiting until the ring has completed our requests
4429 * emitted over 20 msec ago.
4430 *
Eric Anholtb9624422009-06-03 07:27:35 +00004431 * Note that if we were to use the current jiffies each time around the loop,
4432 * we wouldn't escape the function with any frames outstanding if the time to
4433 * render a frame was over 20ms.
4434 *
Eric Anholt673a3942008-07-30 12:06:12 -07004435 * This should get us reasonable parallelism between CPU and GPU but also
4436 * relatively low latency when blocking on a particular request to finish.
4437 */
4438static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004439i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004440{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004441 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004442 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004443 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004444 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004445 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004446
Daniel Vetter308887a2012-11-14 17:14:06 +01004447 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4448 if (ret)
4449 return ret;
4450
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004451 /* ABI: return -EIO if already wedged */
4452 if (i915_terminally_wedged(&dev_priv->gpu_error))
4453 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004454
Chris Wilson1c255952010-09-26 11:03:27 +01004455 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004456 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004457 if (time_after_eq(request->emitted_jiffies, recent_enough))
4458 break;
4459
John Harrisonfcfa423c2015-05-29 17:44:12 +01004460 /*
4461 * Note that the request might not have been submitted yet.
4462 * In which case emitted_jiffies will be zero.
4463 */
4464 if (!request->emitted_jiffies)
4465 continue;
4466
John Harrison54fb2412014-11-24 18:49:27 +00004467 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004468 }
John Harrisonff865882014-11-24 18:49:28 +00004469 if (target)
4470 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004471 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004472
John Harrison54fb2412014-11-24 18:49:27 +00004473 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004474 return 0;
4475
Chris Wilson299259a2016-04-13 17:35:06 +01004476 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilson73db04c2016-04-28 09:56:55 +01004477 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00004478
Eric Anholt673a3942008-07-30 12:06:12 -07004479 return ret;
4480}
4481
Chris Wilsond23db882014-05-23 08:48:08 +02004482static bool
4483i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4484{
4485 struct drm_i915_gem_object *obj = vma->obj;
4486
4487 if (alignment &&
4488 vma->node.start & (alignment - 1))
4489 return true;
4490
4491 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4492 return true;
4493
4494 if (flags & PIN_OFFSET_BIAS &&
4495 vma->node.start < (flags & PIN_OFFSET_MASK))
4496 return true;
4497
Chris Wilson506a8e82015-12-08 11:55:07 +00004498 if (flags & PIN_OFFSET_FIXED &&
4499 vma->node.start != (flags & PIN_OFFSET_MASK))
4500 return true;
4501
Chris Wilsond23db882014-05-23 08:48:08 +02004502 return false;
4503}
4504
Chris Wilsond0710ab2015-11-20 14:16:39 +00004505void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4506{
4507 struct drm_i915_gem_object *obj = vma->obj;
4508 bool mappable, fenceable;
4509 u32 fence_size, fence_alignment;
4510
4511 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4512 obj->base.size,
4513 obj->tiling_mode);
4514 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4515 obj->base.size,
4516 obj->tiling_mode,
4517 true);
4518
4519 fenceable = (vma->node.size == fence_size &&
4520 (vma->node.start & (fence_alignment - 1)) == 0);
4521
4522 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004523 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004524
4525 obj->map_and_fenceable = mappable && fenceable;
4526}
4527
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004528static int
4529i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4530 struct i915_address_space *vm,
4531 const struct i915_ggtt_view *ggtt_view,
4532 uint32_t alignment,
4533 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004534{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004535 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004536 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004537 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004538 int ret;
4539
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004540 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4541 return -ENODEV;
4542
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004543 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004544 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004545
Chris Wilsonc826c442014-10-31 13:53:53 +00004546 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4547 return -EINVAL;
4548
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004549 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4550 return -EINVAL;
4551
4552 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4553 i915_gem_obj_to_vma(obj, vm);
4554
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004555 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004556 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4557 return -EBUSY;
4558
Chris Wilsond23db882014-05-23 08:48:08 +02004559 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004560 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004561 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004562 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004563 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004564 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004565 upper_32_bits(vma->node.start),
4566 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004567 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004568 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004569 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004570 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004571 if (ret)
4572 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004573
4574 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004575 }
4576 }
4577
Chris Wilsonef79e172014-10-31 13:53:52 +00004578 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004579 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004580 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4581 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004582 if (IS_ERR(vma))
4583 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004584 } else {
4585 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004586 if (ret)
4587 return ret;
4588 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004589
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004590 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4591 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004592 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004593 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4594 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004595
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004596 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004597 return 0;
4598}
4599
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004600int
4601i915_gem_object_pin(struct drm_i915_gem_object *obj,
4602 struct i915_address_space *vm,
4603 uint32_t alignment,
4604 uint64_t flags)
4605{
4606 return i915_gem_object_do_pin(obj, vm,
4607 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4608 alignment, flags);
4609}
4610
4611int
4612i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4613 const struct i915_ggtt_view *view,
4614 uint32_t alignment,
4615 uint64_t flags)
4616{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004617 struct drm_device *dev = obj->base.dev;
4618 struct drm_i915_private *dev_priv = to_i915(dev);
4619 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004620
Matthew Auldade7daa2016-03-24 15:54:20 +00004621 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004622
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004623 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004624 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004625}
4626
Eric Anholt673a3942008-07-30 12:06:12 -07004627void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004628i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4629 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004630{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004631 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004632
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004633 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004634 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004635
Chris Wilson30154652015-04-07 17:28:24 +01004636 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004637}
4638
4639int
Eric Anholt673a3942008-07-30 12:06:12 -07004640i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004641 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004642{
4643 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004644 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004645 int ret;
4646
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004647 ret = i915_mutex_lock_interruptible(dev);
4648 if (ret)
4649 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004650
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004651 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004652 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004653 ret = -ENOENT;
4654 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004655 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004656
Chris Wilson0be555b2010-08-04 15:36:30 +01004657 /* Count all active objects as busy, even if they are currently not used
4658 * by the gpu. Users of this interface expect objects to eventually
4659 * become non-busy without any further actions, therefore emit any
4660 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004661 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004662 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004663 if (ret)
4664 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004665
Chris Wilson426960b2016-01-15 16:51:46 +00004666 args->busy = 0;
4667 if (obj->active) {
4668 int i;
4669
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004670 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004671 struct drm_i915_gem_request *req;
4672
4673 req = obj->last_read_req[i];
4674 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004675 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004676 }
4677 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004678 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004679 }
Eric Anholt673a3942008-07-30 12:06:12 -07004680
Chris Wilsonb4716182015-04-27 13:41:17 +01004681unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004682 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004683unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004684 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004685 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004686}
4687
4688int
4689i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4690 struct drm_file *file_priv)
4691{
Akshay Joshi0206e352011-08-16 15:34:10 -04004692 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004693}
4694
Chris Wilson3ef94da2009-09-14 16:50:29 +01004695int
4696i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4697 struct drm_file *file_priv)
4698{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004699 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004700 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004701 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004702 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004703
4704 switch (args->madv) {
4705 case I915_MADV_DONTNEED:
4706 case I915_MADV_WILLNEED:
4707 break;
4708 default:
4709 return -EINVAL;
4710 }
4711
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004712 ret = i915_mutex_lock_interruptible(dev);
4713 if (ret)
4714 return ret;
4715
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004716 obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004717 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004718 ret = -ENOENT;
4719 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004720 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004721
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004722 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004723 ret = -EINVAL;
4724 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004725 }
4726
Daniel Vetter656bfa32014-11-20 09:26:30 +01004727 if (obj->pages &&
4728 obj->tiling_mode != I915_TILING_NONE &&
4729 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4730 if (obj->madv == I915_MADV_WILLNEED)
4731 i915_gem_object_unpin_pages(obj);
4732 if (args->madv == I915_MADV_WILLNEED)
4733 i915_gem_object_pin_pages(obj);
4734 }
4735
Chris Wilson05394f32010-11-08 19:18:58 +00004736 if (obj->madv != __I915_MADV_PURGED)
4737 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004738
Chris Wilson6c085a72012-08-20 11:40:46 +02004739 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004740 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004741 i915_gem_object_truncate(obj);
4742
Chris Wilson05394f32010-11-08 19:18:58 +00004743 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004744
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004745out:
Chris Wilson05394f32010-11-08 19:18:58 +00004746 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004747unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004748 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004749 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004750}
4751
Chris Wilson37e680a2012-06-07 15:38:42 +01004752void i915_gem_object_init(struct drm_i915_gem_object *obj,
4753 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004754{
Chris Wilsonb4716182015-04-27 13:41:17 +01004755 int i;
4756
Ben Widawsky35c20a62013-05-31 11:28:48 -07004757 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004758 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004759 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004760 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004761 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004762 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004763
Chris Wilson37e680a2012-06-07 15:38:42 +01004764 obj->ops = ops;
4765
Chris Wilson0327d6b2012-08-11 15:41:06 +01004766 obj->fence_reg = I915_FENCE_REG_NONE;
4767 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004768
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004769 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004770}
4771
Chris Wilson37e680a2012-06-07 15:38:42 +01004772static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004773 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004774 .get_pages = i915_gem_object_get_pages_gtt,
4775 .put_pages = i915_gem_object_put_pages_gtt,
4776};
4777
Dave Gordond37cd8a2016-04-22 19:14:32 +01004778struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004779 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004780{
Daniel Vetterc397b902010-04-09 19:05:07 +00004781 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004782 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004783 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004784 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004785
Chris Wilson42dcedd2012-11-15 11:32:30 +00004786 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004787 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004788 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004789
Chris Wilsonfe3db792016-04-25 13:32:13 +01004790 ret = drm_gem_object_init(dev, &obj->base, size);
4791 if (ret)
4792 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004793
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004794 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4795 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4796 /* 965gm cannot relocate objects above 4GiB. */
4797 mask &= ~__GFP_HIGHMEM;
4798 mask |= __GFP_DMA32;
4799 }
4800
Al Viro93c76a32015-12-04 23:45:44 -05004801 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004802 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004803
Chris Wilson37e680a2012-06-07 15:38:42 +01004804 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004805
Daniel Vetterc397b902010-04-09 19:05:07 +00004806 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4807 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4808
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004809 if (HAS_LLC(dev)) {
4810 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004811 * cache) for about a 10% performance improvement
4812 * compared to uncached. Graphics requests other than
4813 * display scanout are coherent with the CPU in
4814 * accessing this cache. This means in this mode we
4815 * don't need to clflush on the CPU side, and on the
4816 * GPU side we only need to flush internal caches to
4817 * get data visible to the CPU.
4818 *
4819 * However, we maintain the display planes as UC, and so
4820 * need to rebind when first used as such.
4821 */
4822 obj->cache_level = I915_CACHE_LLC;
4823 } else
4824 obj->cache_level = I915_CACHE_NONE;
4825
Daniel Vetterd861e332013-07-24 23:25:03 +02004826 trace_i915_gem_object_create(obj);
4827
Chris Wilson05394f32010-11-08 19:18:58 +00004828 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004829
4830fail:
4831 i915_gem_object_free(obj);
4832
4833 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004834}
4835
Chris Wilson340fbd82014-05-22 09:16:52 +01004836static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4837{
4838 /* If we are the last user of the backing storage (be it shmemfs
4839 * pages or stolen etc), we know that the pages are going to be
4840 * immediately released. In this case, we can then skip copying
4841 * back the contents from the GPU.
4842 */
4843
4844 if (obj->madv != I915_MADV_WILLNEED)
4845 return false;
4846
4847 if (obj->base.filp == NULL)
4848 return true;
4849
4850 /* At first glance, this looks racy, but then again so would be
4851 * userspace racing mmap against close. However, the first external
4852 * reference to the filp can only be obtained through the
4853 * i915_gem_mmap_ioctl() which safeguards us against the user
4854 * acquiring such a reference whilst we are in the middle of
4855 * freeing the object.
4856 */
4857 return atomic_long_read(&obj->base.filp->f_count) == 1;
4858}
4859
Chris Wilson1488fc02012-04-24 15:47:31 +01004860void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004861{
Chris Wilson1488fc02012-04-24 15:47:31 +01004862 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004863 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004864 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004865 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004866
Paulo Zanonif65c9162013-11-27 18:20:34 -02004867 intel_runtime_pm_get(dev_priv);
4868
Chris Wilson26e12f892011-03-20 11:20:19 +00004869 trace_i915_gem_object_destroy(obj);
4870
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004871 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004872 int ret;
4873
4874 vma->pin_count = 0;
4875 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004876 if (WARN_ON(ret == -ERESTARTSYS)) {
4877 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004878
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004879 was_interruptible = dev_priv->mm.interruptible;
4880 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004881
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004882 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004883
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004884 dev_priv->mm.interruptible = was_interruptible;
4885 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004886 }
4887
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004888 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4889 * before progressing. */
4890 if (obj->stolen)
4891 i915_gem_object_unpin_pages(obj);
4892
Daniel Vettera071fa02014-06-18 23:28:09 +02004893 WARN_ON(obj->frontbuffer_bits);
4894
Daniel Vetter656bfa32014-11-20 09:26:30 +01004895 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4896 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4897 obj->tiling_mode != I915_TILING_NONE)
4898 i915_gem_object_unpin_pages(obj);
4899
Ben Widawsky401c29f2013-05-31 11:28:47 -07004900 if (WARN_ON(obj->pages_pin_count))
4901 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004902 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004903 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004904 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004905 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004906
Chris Wilson9da3da62012-06-01 15:20:22 +01004907 BUG_ON(obj->pages);
4908
Chris Wilson2f745ad2012-09-04 21:02:58 +01004909 if (obj->base.import_attach)
4910 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004911
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004912 if (obj->ops->release)
4913 obj->ops->release(obj);
4914
Chris Wilson05394f32010-11-08 19:18:58 +00004915 drm_gem_object_release(&obj->base);
4916 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004917
Chris Wilson05394f32010-11-08 19:18:58 +00004918 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004919 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004920
4921 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004922}
4923
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004924struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4925 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004926{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004927 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004928 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004929 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4930 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004931 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004932 }
4933 return NULL;
4934}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004935
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004936struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4937 const struct i915_ggtt_view *view)
4938{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004939 struct i915_vma *vma;
4940
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004941 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004942
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004943 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004944 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004945 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004946 return NULL;
4947}
4948
Ben Widawsky2f633152013-07-17 12:19:03 -07004949void i915_gem_vma_destroy(struct i915_vma *vma)
4950{
4951 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004952
4953 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4954 if (!list_empty(&vma->exec_list))
4955 return;
4956
Chris Wilson596c5922016-02-26 11:03:20 +00004957 if (!vma->is_ggtt)
4958 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004959
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004960 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004961
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004962 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004963}
4964
Chris Wilsone3efda42014-04-09 09:19:41 +01004965static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004966i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004967{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004968 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004969 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004970
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004971 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004972 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004973}
4974
Jesse Barnes5669fca2009-02-17 15:13:31 -08004975int
Chris Wilson45c5f202013-10-16 11:50:01 +01004976i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004977{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004978 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004979 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004980
Chris Wilson45c5f202013-10-16 11:50:01 +01004981 mutex_lock(&dev->struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004982 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004983 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004984 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004985
Chris Wilsonc0336662016-05-06 15:40:21 +01004986 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004987
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004988 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004989 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004990 mutex_unlock(&dev->struct_mutex);
4991
Chris Wilson737b1502015-01-26 18:03:03 +02004992 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004993 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4994 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004995
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004996 /* Assert that we sucessfully flushed all the work and
4997 * reset the GPU back to its idle, low power state.
4998 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004999 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00005000
Eric Anholt673a3942008-07-30 12:06:12 -07005001 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01005002
5003err:
5004 mutex_unlock(&dev->struct_mutex);
5005 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07005006}
5007
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005008void i915_gem_init_swizzling(struct drm_device *dev)
5009{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005010 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005011
Daniel Vetter11782b02012-01-31 16:47:55 +01005012 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005013 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
5014 return;
5015
5016 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
5017 DISP_TILE_SURFACE_SWIZZLING);
5018
Daniel Vetter11782b02012-01-31 16:47:55 +01005019 if (IS_GEN5(dev))
5020 return;
5021
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005022 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
5023 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005024 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08005025 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02005026 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07005027 else if (IS_GEN8(dev))
5028 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08005029 else
5030 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005031}
Daniel Vettere21af882012-02-09 20:53:27 +01005032
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005033static void init_unused_ring(struct drm_device *dev, u32 base)
5034{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005035 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005036
5037 I915_WRITE(RING_CTL(base), 0);
5038 I915_WRITE(RING_HEAD(base), 0);
5039 I915_WRITE(RING_TAIL(base), 0);
5040 I915_WRITE(RING_START(base), 0);
5041}
5042
5043static void init_unused_rings(struct drm_device *dev)
5044{
5045 if (IS_I830(dev)) {
5046 init_unused_ring(dev, PRB1_BASE);
5047 init_unused_ring(dev, SRB0_BASE);
5048 init_unused_ring(dev, SRB1_BASE);
5049 init_unused_ring(dev, SRB2_BASE);
5050 init_unused_ring(dev, SRB3_BASE);
5051 } else if (IS_GEN2(dev)) {
5052 init_unused_ring(dev, SRB0_BASE);
5053 init_unused_ring(dev, SRB1_BASE);
5054 } else if (IS_GEN3(dev)) {
5055 init_unused_ring(dev, PRB1_BASE);
5056 init_unused_ring(dev, PRB2_BASE);
5057 }
5058}
5059
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005060int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005061{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005062 struct drm_i915_private *dev_priv = to_i915(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005063 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005064
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005065 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005066 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00005067 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005068
5069 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005070 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005071 if (ret)
5072 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08005073 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01005074
Jani Nikulad39398f2015-10-07 11:17:44 +03005075 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01005076 ret = intel_init_blt_ring_buffer(dev);
5077 if (ret)
5078 goto cleanup_bsd_ring;
5079 }
5080
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005081 if (HAS_VEBOX(dev)) {
5082 ret = intel_init_vebox_ring_buffer(dev);
5083 if (ret)
5084 goto cleanup_blt_ring;
5085 }
5086
Zhao Yakui845f74a2014-04-17 10:37:37 +08005087 if (HAS_BSD2(dev)) {
5088 ret = intel_init_bsd2_ring_buffer(dev);
5089 if (ret)
5090 goto cleanup_vebox_ring;
5091 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005092
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005093 return 0;
5094
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005095cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005096 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005097cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005098 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005099cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005100 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005101cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005102 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005103
5104 return ret;
5105}
5106
5107int
5108i915_gem_init_hw(struct drm_device *dev)
5109{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005110 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005111 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01005112 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005113
Chris Wilson5e4f5182015-02-13 14:35:59 +00005114 /* Double layer security blanket, see i915_gem_init() */
5115 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5116
Mika Kuoppala3accaf72016-04-13 17:26:43 +03005117 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005118 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005119
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005120 if (IS_HASWELL(dev))
5121 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5122 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005123
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005124 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005125 if (IS_IVYBRIDGE(dev)) {
5126 u32 temp = I915_READ(GEN7_MSG_CTL);
5127 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5128 I915_WRITE(GEN7_MSG_CTL, temp);
5129 } else if (INTEL_INFO(dev)->gen >= 7) {
5130 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5131 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5132 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5133 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005134 }
5135
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005136 i915_gem_init_swizzling(dev);
5137
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005138 /*
5139 * At least 830 can leave some of the unused rings
5140 * "active" (ie. head != tail) after resume which
5141 * will prevent c3 entry. Makes sure all unused rings
5142 * are totally idle.
5143 */
5144 init_unused_rings(dev);
5145
Dave Gordoned54c1a2016-01-19 19:02:54 +00005146 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01005147
John Harrison4ad2fd82015-06-18 13:11:20 +01005148 ret = i915_ppgtt_init_hw(dev);
5149 if (ret) {
5150 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5151 goto out;
5152 }
5153
5154 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005155 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005156 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005157 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005158 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005159 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005160
Peter Antoine0ccdacf2016-04-13 15:03:25 +01005161 intel_mocs_init_l3cc_table(dev);
5162
Alex Dai33a732f2015-08-12 15:43:36 +01005163 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01005164 ret = intel_guc_setup(dev);
Nick Hoathe84fe802015-09-11 12:53:46 +01005165 if (ret)
5166 goto out;
5167
Chris Wilson5e4f5182015-02-13 14:35:59 +00005168out:
5169 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005170 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005171}
5172
Chris Wilson1070a422012-04-24 15:47:41 +01005173int i915_gem_init(struct drm_device *dev)
5174{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005175 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01005176 int ret;
5177
Chris Wilson1070a422012-04-24 15:47:41 +01005178 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005179
Oscar Mateoa83014d2014-07-24 17:04:21 +01005180 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005181 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005182 dev_priv->gt.init_engines = i915_gem_init_engines;
5183 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
5184 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005185 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005186 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005187 dev_priv->gt.init_engines = intel_logical_rings_init;
5188 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
5189 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005190 }
5191
Chris Wilson5e4f5182015-02-13 14:35:59 +00005192 /* This is just a security blanket to placate dragons.
5193 * On some systems, we very sporadically observe that the first TLBs
5194 * used by the CS may be stale, despite us poking the TLB reset. If
5195 * we hold the forcewake during initialisation these problems
5196 * just magically go away.
5197 */
5198 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5199
Chris Wilson72778cb2016-05-19 16:17:16 +01005200 i915_gem_init_userptr(dev_priv);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02005201 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005202
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005203 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005204 if (ret)
5205 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005206
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005207 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005208 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005209 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005210
5211 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005212 if (ret == -EIO) {
5213 /* Allow ring initialisation to fail by marking the GPU as
5214 * wedged. But we only want to do this where the GPU is angry,
5215 * for all other failure, such as an allocation failure, bail.
5216 */
5217 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005218 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005219 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005220 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005221
5222out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005223 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005224 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005225
Chris Wilson60990322014-04-09 09:19:42 +01005226 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005227}
5228
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005229void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005230i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005231{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005232 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005233 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005234
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005235 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005236 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005237}
5238
Chris Wilson64193402010-10-24 12:38:05 +01005239static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005240init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005241{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005242 INIT_LIST_HEAD(&engine->active_list);
5243 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005244}
5245
Eric Anholt673a3942008-07-30 12:06:12 -07005246void
Imre Deak40ae4e12016-03-16 14:54:03 +02005247i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5248{
Chris Wilson91c8a322016-07-05 10:40:23 +01005249 struct drm_device *dev = &dev_priv->drm;
Imre Deak40ae4e12016-03-16 14:54:03 +02005250
5251 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5252 !IS_CHERRYVIEW(dev_priv))
5253 dev_priv->num_fence_regs = 32;
5254 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5255 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5256 dev_priv->num_fence_regs = 16;
5257 else
5258 dev_priv->num_fence_regs = 8;
5259
Chris Wilsonc0336662016-05-06 15:40:21 +01005260 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005261 dev_priv->num_fence_regs =
5262 I915_READ(vgtif_reg(avail_rs.fence_num));
5263
5264 /* Initialize fence registers to zero */
5265 i915_gem_restore_fences(dev);
5266
5267 i915_gem_detect_bit_6_swizzle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07005268}
5269
5270void
Imre Deakd64aa092016-01-19 15:26:29 +02005271i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005272{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005273 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00005274 int i;
5275
Chris Wilsonefab6d82015-04-07 16:20:57 +01005276 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005277 kmem_cache_create("i915_gem_object",
5278 sizeof(struct drm_i915_gem_object), 0,
5279 SLAB_HWCACHE_ALIGN,
5280 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005281 dev_priv->vmas =
5282 kmem_cache_create("i915_gem_vma",
5283 sizeof(struct i915_vma), 0,
5284 SLAB_HWCACHE_ALIGN,
5285 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005286 dev_priv->requests =
5287 kmem_cache_create("i915_gem_request",
5288 sizeof(struct drm_i915_gem_request), 0,
5289 SLAB_HWCACHE_ALIGN,
5290 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005291
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005292 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005293 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005294 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5295 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005296 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005297 for (i = 0; i < I915_NUM_ENGINES; i++)
5298 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005299 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005300 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01005301 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07005302 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01005303 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005304 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01005305 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005306 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005307
Chris Wilson72bfa192010-12-19 11:42:05 +00005308 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5309
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005310 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005311
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005312 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005313
Chris Wilsonce453d82011-02-21 14:43:56 +00005314 dev_priv->mm.interruptible = true;
5315
Daniel Vetterf99d7062014-06-19 16:01:59 +02005316 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005317}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005318
Imre Deakd64aa092016-01-19 15:26:29 +02005319void i915_gem_load_cleanup(struct drm_device *dev)
5320{
5321 struct drm_i915_private *dev_priv = to_i915(dev);
5322
5323 kmem_cache_destroy(dev_priv->requests);
5324 kmem_cache_destroy(dev_priv->vmas);
5325 kmem_cache_destroy(dev_priv->objects);
5326}
5327
Chris Wilson461fb992016-05-14 07:26:33 +01005328int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5329{
5330 struct drm_i915_gem_object *obj;
5331
5332 /* Called just before we write the hibernation image.
5333 *
5334 * We need to update the domain tracking to reflect that the CPU
5335 * will be accessing all the pages to create and restore from the
5336 * hibernation, and so upon restoration those pages will be in the
5337 * CPU domain.
5338 *
5339 * To make sure the hibernation image contains the latest state,
5340 * we update that state just before writing out the image.
5341 */
5342
5343 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5344 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5345 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5346 }
5347
5348 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5349 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5350 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5351 }
5352
5353 return 0;
5354}
5355
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005356void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005357{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005358 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005359
5360 /* Clean up our request list when the client is going away, so that
5361 * later retire_requests won't dereference our soon-to-be-gone
5362 * file_priv.
5363 */
Chris Wilson1c255952010-09-26 11:03:27 +01005364 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005365 while (!list_empty(&file_priv->mm.request_list)) {
5366 struct drm_i915_gem_request *request;
5367
5368 request = list_first_entry(&file_priv->mm.request_list,
5369 struct drm_i915_gem_request,
5370 client_list);
5371 list_del(&request->client_list);
5372 request->file_priv = NULL;
5373 }
Chris Wilson1c255952010-09-26 11:03:27 +01005374 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005375
Chris Wilson2e1b8732015-04-27 13:41:22 +01005376 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005377 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005378 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005379 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005380 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005381}
5382
5383int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5384{
5385 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005386 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005387
5388 DRM_DEBUG_DRIVER("\n");
5389
5390 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5391 if (!file_priv)
5392 return -ENOMEM;
5393
5394 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01005395 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005396 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005397 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005398
5399 spin_lock_init(&file_priv->mm.lock);
5400 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005401
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005402 file_priv->bsd_ring = -1;
5403
Ben Widawskye422b882013-12-06 14:10:58 -08005404 ret = i915_gem_context_open(dev, file);
5405 if (ret)
5406 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005407
Ben Widawskye422b882013-12-06 14:10:58 -08005408 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005409}
5410
Daniel Vetterb680c372014-09-19 18:27:27 +02005411/**
5412 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005413 * @old: current GEM buffer for the frontbuffer slots
5414 * @new: new GEM buffer for the frontbuffer slots
5415 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005416 *
5417 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5418 * from @old and setting them in @new. Both @old and @new can be NULL.
5419 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005420void i915_gem_track_fb(struct drm_i915_gem_object *old,
5421 struct drm_i915_gem_object *new,
5422 unsigned frontbuffer_bits)
5423{
5424 if (old) {
5425 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5426 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5427 old->frontbuffer_bits &= ~frontbuffer_bits;
5428 }
5429
5430 if (new) {
5431 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5432 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5433 new->frontbuffer_bits |= frontbuffer_bits;
5434 }
5435}
5436
Ben Widawskya70a3142013-07-31 16:59:56 -07005437/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005438u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5439 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005440{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005441 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
Ben Widawskya70a3142013-07-31 16:59:56 -07005442 struct i915_vma *vma;
5443
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005444 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005445
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005446 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005447 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005448 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5449 continue;
5450 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005451 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005452 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005453
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005454 WARN(1, "%s vma for this object not found.\n",
5455 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005456 return -1;
5457}
5458
Michel Thierry088e0df2015-08-07 17:40:17 +01005459u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5460 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005461{
5462 struct i915_vma *vma;
5463
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005464 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01005465 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005466 return vma->node.start;
5467
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005468 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005469 return -1;
5470}
5471
5472bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5473 struct i915_address_space *vm)
5474{
5475 struct i915_vma *vma;
5476
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005477 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005478 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005479 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5480 continue;
5481 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5482 return true;
5483 }
5484
5485 return false;
5486}
5487
5488bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005489 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005490{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005491 struct i915_vma *vma;
5492
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005493 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01005494 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005495 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005496 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005497 return true;
5498
5499 return false;
5500}
5501
5502bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5503{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005504 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005505
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005506 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005507 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005508 return true;
5509
5510 return false;
5511}
5512
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005513unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07005514{
Ben Widawskya70a3142013-07-31 16:59:56 -07005515 struct i915_vma *vma;
5516
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005517 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07005518
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005519 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005520 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005521 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07005522 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005523 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005524
Ben Widawskya70a3142013-07-31 16:59:56 -07005525 return 0;
5526}
5527
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005528bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005529{
5530 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005531 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005532 if (vma->pin_count > 0)
5533 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005534
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005535 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005536}
Dave Gordonea702992015-07-09 19:29:02 +01005537
Dave Gordon033908a2015-12-10 18:51:23 +00005538/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5539struct page *
5540i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5541{
5542 struct page *page;
5543
5544 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01005545 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00005546 return NULL;
5547
5548 page = i915_gem_object_get_page(obj, n);
5549 set_page_dirty(page);
5550 return page;
5551}
5552
Dave Gordonea702992015-07-09 19:29:02 +01005553/* Allocate a new GEM object and fill it with the supplied data */
5554struct drm_i915_gem_object *
5555i915_gem_object_create_from_data(struct drm_device *dev,
5556 const void *data, size_t size)
5557{
5558 struct drm_i915_gem_object *obj;
5559 struct sg_table *sg;
5560 size_t bytes;
5561 int ret;
5562
Dave Gordond37cd8a2016-04-22 19:14:32 +01005563 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005564 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005565 return obj;
5566
5567 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5568 if (ret)
5569 goto fail;
5570
5571 ret = i915_gem_object_get_pages(obj);
5572 if (ret)
5573 goto fail;
5574
5575 i915_gem_object_pin_pages(obj);
5576 sg = obj->pages;
5577 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005578 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005579 i915_gem_object_unpin_pages(obj);
5580
5581 if (WARN_ON(bytes != size)) {
5582 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5583 ret = -EFAULT;
5584 goto fail;
5585 }
5586
5587 return obj;
5588
5589fail:
5590 drm_gem_object_unreference(&obj->base);
5591 return ERR_PTR(ret);
5592}