blob: 32e6aade62238be511237c9ffad1933e18e561cb [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
53 return HAS_LLC(dev) || level != I915_CACHE_NONE;
54}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
58 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Chris Wilson73aa8082010-09-30 11:46:12 +010064/* some bookkeeping */
65static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
Daniel Vetterc20e8352013-07-24 22:40:23 +020068 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010069 dev_priv->mm.object_count++;
70 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020071 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010072}
73
74static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
Daniel Vetterc20e8352013-07-24 22:40:23 +020077 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010078 dev_priv->mm.object_count--;
79 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081}
82
Chris Wilson21dd3732011-01-26 15:55:56 +000083static int
Daniel Vetter33196de2012-11-14 17:14:05 +010084i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010086 int ret;
87
Daniel Vetter7abb6902013-05-24 21:29:32 +020088#define EXIT_COND (!i915_reset_in_progress(error) || \
89 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010090 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091 return 0;
92
Daniel Vetter0a6759c2012-07-04 22:18:41 +020093 /*
94 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
95 * userspace. If it takes that long something really bad is going on and
96 * we should simply try to bail out and fail as gracefully as possible.
97 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 ret = wait_event_interruptible_timeout(error->reset_queue,
99 EXIT_COND,
100 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 if (ret == 0) {
102 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
103 return -EIO;
104 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108
Chris Wilson21dd3732011-01-26 15:55:56 +0000109 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110}
111
Chris Wilson54cf91d2010-11-25 18:00:26 +0000112int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113{
Daniel Vetter33196de2012-11-14 17:14:05 +0100114 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100115 int ret;
116
Daniel Vetter33196de2012-11-14 17:14:05 +0100117 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 if (ret)
119 return ret;
120
121 ret = mutex_lock_interruptible(&dev->struct_mutex);
122 if (ret)
123 return ret;
124
Chris Wilson23bc5982010-09-29 16:10:57 +0100125 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 return 0;
127}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100128
Eric Anholt673a3942008-07-30 12:06:12 -0700129int
Eric Anholt5a125c32008-10-22 21:40:13 -0700130i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000131 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700132{
Chris Wilson73aa8082010-09-30 11:46:12 +0100133 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100135 struct i915_gtt *ggtt = &dev_priv->gtt;
136 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000137 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700138
Chris Wilson6299f992010-11-24 12:23:44 +0000139 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100141 list_for_each_entry(vma, &ggtt->base.active_list, mm_list)
142 if (vma->pin_count)
143 pinned += vma->node.size;
144 list_for_each_entry(vma, &ggtt->base.inactive_list, mm_list)
145 if (vma->pin_count)
146 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100147 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700149 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000151
Eric Anholt5a125c32008-10-22 21:40:13 -0700152 return 0;
153}
154
Chris Wilson6a2c4232014-11-04 04:51:40 -0800155static int
156i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100157{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800158 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
159 char *vaddr = obj->phys_handle->vaddr;
160 struct sg_table *st;
161 struct scatterlist *sg;
162 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100163
Chris Wilson6a2c4232014-11-04 04:51:40 -0800164 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
165 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100166
Chris Wilson6a2c4232014-11-04 04:51:40 -0800167 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
168 struct page *page;
169 char *src;
170
171 page = shmem_read_mapping_page(mapping, i);
172 if (IS_ERR(page))
173 return PTR_ERR(page);
174
175 src = kmap_atomic(page);
176 memcpy(vaddr, src, PAGE_SIZE);
177 drm_clflush_virt_range(vaddr, PAGE_SIZE);
178 kunmap_atomic(src);
179
180 page_cache_release(page);
181 vaddr += PAGE_SIZE;
182 }
183
184 i915_gem_chipset_flush(obj->base.dev);
185
186 st = kmalloc(sizeof(*st), GFP_KERNEL);
187 if (st == NULL)
188 return -ENOMEM;
189
190 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
191 kfree(st);
192 return -ENOMEM;
193 }
194
195 sg = st->sgl;
196 sg->offset = 0;
197 sg->length = obj->base.size;
198
199 sg_dma_address(sg) = obj->phys_handle->busaddr;
200 sg_dma_len(sg) = obj->base.size;
201
202 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203 return 0;
204}
205
206static void
207i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
208{
209 int ret;
210
211 BUG_ON(obj->madv == __I915_MADV_PURGED);
212
213 ret = i915_gem_object_set_to_cpu_domain(obj, true);
214 if (ret) {
215 /* In the event of a disaster, abandon all caches and
216 * hope for the best.
217 */
218 WARN_ON(ret != -EIO);
219 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
220 }
221
222 if (obj->madv == I915_MADV_DONTNEED)
223 obj->dirty = 0;
224
225 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100226 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100228 int i;
229
230 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231 struct page *page;
232 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100233
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 page = shmem_read_mapping_page(mapping, i);
235 if (IS_ERR(page))
236 continue;
237
238 dst = kmap_atomic(page);
239 drm_clflush_virt_range(vaddr, PAGE_SIZE);
240 memcpy(dst, vaddr, PAGE_SIZE);
241 kunmap_atomic(dst);
242
243 set_page_dirty(page);
244 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100245 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800246 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100247 vaddr += PAGE_SIZE;
248 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100250 }
251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 sg_free_table(obj->pages);
253 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254}
255
256static void
257i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
258{
259 drm_pci_free(obj->base.dev, obj->phys_handle);
260}
261
262static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
263 .get_pages = i915_gem_object_get_pages_phys,
264 .put_pages = i915_gem_object_put_pages_phys,
265 .release = i915_gem_object_release_phys,
266};
267
268static int
269drop_pages(struct drm_i915_gem_object *obj)
270{
271 struct i915_vma *vma, *next;
272 int ret;
273
274 drm_gem_object_reference(&obj->base);
275 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
276 if (i915_vma_unbind(vma))
277 break;
278
279 ret = i915_gem_object_put_pages(obj);
280 drm_gem_object_unreference(&obj->base);
281
282 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100283}
284
285int
286i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
287 int align)
288{
289 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800290 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100291
292 if (obj->phys_handle) {
293 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
294 return -EBUSY;
295
296 return 0;
297 }
298
299 if (obj->madv != I915_MADV_WILLNEED)
300 return -EFAULT;
301
302 if (obj->base.filp == NULL)
303 return -EINVAL;
304
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305 ret = drop_pages(obj);
306 if (ret)
307 return ret;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 /* create a new object */
310 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
311 if (!phys)
312 return -ENOMEM;
313
Chris Wilson00731152014-05-21 12:42:56 +0100314 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800315 obj->ops = &i915_gem_phys_ops;
316
317 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100318}
319
320static int
321i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
322 struct drm_i915_gem_pwrite *args,
323 struct drm_file *file_priv)
324{
325 struct drm_device *dev = obj->base.dev;
326 void *vaddr = obj->phys_handle->vaddr + args->offset;
327 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200328 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329
330 /* We manually control the domain here and pretend that it
331 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
332 */
333 ret = i915_gem_object_wait_rendering(obj, false);
334 if (ret)
335 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100336
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700337 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100338 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
339 unsigned long unwritten;
340
341 /* The physical object once assigned is fixed for the lifetime
342 * of the obj, so we can safely drop the lock and continue
343 * to access vaddr.
344 */
345 mutex_unlock(&dev->struct_mutex);
346 unwritten = copy_from_user(vaddr, user_data, args->size);
347 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200348 if (unwritten) {
349 ret = -EFAULT;
350 goto out;
351 }
Chris Wilson00731152014-05-21 12:42:56 +0100352 }
353
Chris Wilson6a2c4232014-11-04 04:51:40 -0800354 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100355 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200356
357out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700358 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200359 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100360}
361
Chris Wilson42dcedd2012-11-15 11:32:30 +0000362void *i915_gem_object_alloc(struct drm_device *dev)
363{
364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100365 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000366}
367
368void i915_gem_object_free(struct drm_i915_gem_object *obj)
369{
370 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100371 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374static int
375i915_gem_create(struct drm_file *file,
376 struct drm_device *dev,
377 uint64_t size,
378 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700379{
Chris Wilson05394f32010-11-08 19:18:58 +0000380 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300381 int ret;
382 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700383
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200385 if (size == 0)
386 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700387
388 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000389 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700390 if (obj == NULL)
391 return -ENOMEM;
392
Chris Wilson05394f32010-11-08 19:18:58 +0000393 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100394 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200395 drm_gem_object_unreference_unlocked(&obj->base);
396 if (ret)
397 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100398
Dave Airlieff72145b2011-02-07 12:16:14 +1000399 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700400 return 0;
401}
402
Dave Airlieff72145b2011-02-07 12:16:14 +1000403int
404i915_gem_dumb_create(struct drm_file *file,
405 struct drm_device *dev,
406 struct drm_mode_create_dumb *args)
407{
408 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300409 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000410 args->size = args->pitch * args->height;
411 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000412 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000413}
414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415/**
416 * Creates a new mm object and returns a handle to it.
417 */
418int
419i915_gem_create_ioctl(struct drm_device *dev, void *data,
420 struct drm_file *file)
421{
422 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200423
Dave Airlieff72145b2011-02-07 12:16:14 +1000424 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000425 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426}
427
Daniel Vetter8c599672011-12-14 13:57:31 +0100428static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100429__copy_to_user_swizzled(char __user *cpu_vaddr,
430 const char *gpu_vaddr, int gpu_offset,
431 int length)
432{
433 int ret, cpu_offset = 0;
434
435 while (length > 0) {
436 int cacheline_end = ALIGN(gpu_offset + 1, 64);
437 int this_length = min(cacheline_end - gpu_offset, length);
438 int swizzled_gpu_offset = gpu_offset ^ 64;
439
440 ret = __copy_to_user(cpu_vaddr + cpu_offset,
441 gpu_vaddr + swizzled_gpu_offset,
442 this_length);
443 if (ret)
444 return ret + length;
445
446 cpu_offset += this_length;
447 gpu_offset += this_length;
448 length -= this_length;
449 }
450
451 return 0;
452}
453
454static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700455__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
456 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
467 cpu_vaddr + cpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
Brad Volkin4c914c02014-02-18 10:15:45 -0800480/*
481 * Pins the specified object's pages and synchronizes the object with
482 * GPU accesses. Sets needs_clflush to non-zero if the caller should
483 * flush the object from the CPU cache.
484 */
485int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
486 int *needs_clflush)
487{
488 int ret;
489
490 *needs_clflush = 0;
491
492 if (!obj->base.filp)
493 return -EINVAL;
494
495 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
496 /* If we're not in the cpu read domain, set ourself into the gtt
497 * read domain and manually flush cachelines (if required). This
498 * optimizes for the case when the gpu will dirty the data
499 * anyway again before the next pread happens. */
500 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
501 obj->cache_level);
502 ret = i915_gem_object_wait_rendering(obj, true);
503 if (ret)
504 return ret;
505 }
506
507 ret = i915_gem_object_get_pages(obj);
508 if (ret)
509 return ret;
510
511 i915_gem_object_pin_pages(obj);
512
513 return ret;
514}
515
Daniel Vetterd174bd62012-03-25 19:47:40 +0200516/* Per-page copy function for the shmem pread fastpath.
517 * Flushes invalid cachelines before reading the target if
518 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700519static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200520shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
521 char __user *user_data,
522 bool page_do_bit17_swizzling, bool needs_clflush)
523{
524 char *vaddr;
525 int ret;
526
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200527 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200528 return -EINVAL;
529
530 vaddr = kmap_atomic(page);
531 if (needs_clflush)
532 drm_clflush_virt_range(vaddr + shmem_page_offset,
533 page_length);
534 ret = __copy_to_user_inatomic(user_data,
535 vaddr + shmem_page_offset,
536 page_length);
537 kunmap_atomic(vaddr);
538
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100539 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540}
541
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542static void
543shmem_clflush_swizzled_range(char *addr, unsigned long length,
544 bool swizzled)
545{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200547 unsigned long start = (unsigned long) addr;
548 unsigned long end = (unsigned long) addr + length;
549
550 /* For swizzling simply ensure that we always flush both
551 * channels. Lame, but simple and it works. Swizzled
552 * pwrite/pread is far from a hotpath - current userspace
553 * doesn't use it at all. */
554 start = round_down(start, 128);
555 end = round_up(end, 128);
556
557 drm_clflush_virt_range((void *)start, end - start);
558 } else {
559 drm_clflush_virt_range(addr, length);
560 }
561
562}
563
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564/* Only difference to the fast-path function is that this can handle bit17
565 * and uses non-atomic copy and kmap functions. */
566static int
567shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
568 char __user *user_data,
569 bool page_do_bit17_swizzling, bool needs_clflush)
570{
571 char *vaddr;
572 int ret;
573
574 vaddr = kmap(page);
575 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200576 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
577 page_length,
578 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200579
580 if (page_do_bit17_swizzling)
581 ret = __copy_to_user_swizzled(user_data,
582 vaddr, shmem_page_offset,
583 page_length);
584 else
585 ret = __copy_to_user(user_data,
586 vaddr + shmem_page_offset,
587 page_length);
588 kunmap(page);
589
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100590 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591}
592
Eric Anholteb014592009-03-10 11:44:52 -0700593static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200594i915_gem_shmem_pread(struct drm_device *dev,
595 struct drm_i915_gem_object *obj,
596 struct drm_i915_gem_pread *args,
597 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700598{
Daniel Vetter8461d222011-12-14 13:57:32 +0100599 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700600 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100601 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100602 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100603 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200604 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200605 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200606 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700607
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200608 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700609 remain = args->size;
610
Daniel Vetter8461d222011-12-14 13:57:32 +0100611 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700612
Brad Volkin4c914c02014-02-18 10:15:45 -0800613 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100614 if (ret)
615 return ret;
616
Eric Anholteb014592009-03-10 11:44:52 -0700617 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100618
Imre Deak67d5a502013-02-18 19:28:02 +0200619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
620 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200621 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100622
623 if (remain <= 0)
624 break;
625
Eric Anholteb014592009-03-10 11:44:52 -0700626 /* Operation in this page
627 *
Eric Anholteb014592009-03-10 11:44:52 -0700628 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700629 * page_length = bytes to copy for this page
630 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100631 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700632 page_length = remain;
633 if ((shmem_page_offset + page_length) > PAGE_SIZE)
634 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700635
Daniel Vetter8461d222011-12-14 13:57:32 +0100636 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
637 (page_to_phys(page) & (1 << 17)) != 0;
638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
640 user_data, page_do_bit17_swizzling,
641 needs_clflush);
642 if (ret == 0)
643 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700644
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200645 mutex_unlock(&dev->struct_mutex);
646
Jani Nikulad330a952014-01-21 11:24:25 +0200647 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200648 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200649 /* Userspace is tricking us, but we've already clobbered
650 * its pages with the prefault and promised to write the
651 * data up to the first fault. Hence ignore any errors
652 * and just continue. */
653 (void)ret;
654 prefaulted = 1;
655 }
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100662
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100663 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100664 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100665
Chris Wilson17793c92014-03-07 08:30:36 +0000666next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700667 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100668 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700669 offset += page_length;
670 }
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100673 i915_gem_object_unpin_pages(obj);
674
Eric Anholteb014592009-03-10 11:44:52 -0700675 return ret;
676}
677
Eric Anholt673a3942008-07-30 12:06:12 -0700678/**
679 * Reads data from the object referenced by handle.
680 *
681 * On error, the contents of *data are undefined.
682 */
683int
684i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000685 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700686{
687 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000688 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100689 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
Chris Wilson51311d02010-11-17 09:10:42 +0000691 if (args->size == 0)
692 return 0;
693
694 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200695 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000696 args->size))
697 return -EFAULT;
698
Chris Wilson4f27b752010-10-14 15:26:45 +0100699 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700702
Chris Wilson05394f32010-11-08 19:18:58 +0000703 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000704 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100705 ret = -ENOENT;
706 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100707 }
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson7dcd2492010-09-26 20:21:44 +0100709 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000710 if (args->offset > obj->base.size ||
711 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100712 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100713 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100714 }
715
Daniel Vetter1286ff72012-05-10 15:25:09 +0200716 /* prime objects have no backing filp to GEM pread/pwrite
717 * pages from.
718 */
719 if (!obj->base.filp) {
720 ret = -EINVAL;
721 goto out;
722 }
723
Chris Wilsondb53a302011-02-03 11:57:46 +0000724 trace_i915_gem_object_pread(obj, args->offset, args->size);
725
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200726 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700727
Chris Wilson35b62a82010-09-26 20:23:38 +0100728out:
Chris Wilson05394f32010-11-08 19:18:58 +0000729 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700732 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700733}
734
Keith Packard0839ccb2008-10-30 19:38:48 -0700735/* This is the fast write path which cannot handle
736 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700737 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700738
Keith Packard0839ccb2008-10-30 19:38:48 -0700739static inline int
740fast_user_write(struct io_mapping *mapping,
741 loff_t page_base, int page_offset,
742 char __user *user_data,
743 int length)
744{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 void __iomem *vaddr_atomic;
746 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700747 unsigned long unwritten;
748
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750 /* We can use the cpu mem copy function because this is X86. */
751 vaddr = (void __force*)vaddr_atomic + page_offset;
752 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700753 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700754 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700756}
757
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758/**
759 * This is the fast pwrite path, where we copy the data directly from the
760 * user into the GTT, uncached.
761 */
Eric Anholt673a3942008-07-30 12:06:12 -0700762static int
Chris Wilson05394f32010-11-08 19:18:58 +0000763i915_gem_gtt_pwrite_fast(struct drm_device *dev,
764 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700767{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300768 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700769 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700770 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700771 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200772 int page_offset, page_length, ret;
773
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100774 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200775 if (ret)
776 goto out;
777
778 ret = i915_gem_object_set_to_gtt_domain(obj, true);
779 if (ret)
780 goto out_unpin;
781
782 ret = i915_gem_object_put_fence(obj);
783 if (ret)
784 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200786 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700787 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700788
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700789 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700790
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700791 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200792
Eric Anholt673a3942008-07-30 12:06:12 -0700793 while (remain > 0) {
794 /* Operation in this page
795 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700796 * page_base = page offset within aperture
797 * page_offset = offset within page
798 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700799 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100800 page_base = offset & PAGE_MASK;
801 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 page_length = remain;
803 if ((page_offset + remain) > PAGE_SIZE)
804 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700805
Keith Packard0839ccb2008-10-30 19:38:48 -0700806 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807 * source page isn't available. Return the error and we'll
808 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700809 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800810 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200811 page_offset, user_data, page_length)) {
812 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200813 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200814 }
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Keith Packard0839ccb2008-10-30 19:38:48 -0700816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700819 }
Eric Anholt673a3942008-07-30 12:06:12 -0700820
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200821out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700822 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200823out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800824 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200825out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Per-page copy function for the shmem pwrite fastpath.
830 * Flushes invalid cachelines before writing to the target if
831 * needs_clflush_before is set and flushes out any written cachelines after
832 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700833static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200834shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
835 char __user *user_data,
836 bool page_do_bit17_swizzling,
837 bool needs_clflush_before,
838 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700839{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200844 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700845
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 vaddr = kmap_atomic(page);
847 if (needs_clflush_before)
848 drm_clflush_virt_range(vaddr + shmem_page_offset,
849 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000850 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
851 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852 if (needs_clflush_after)
853 drm_clflush_virt_range(vaddr + shmem_page_offset,
854 page_length);
855 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700856
Chris Wilson755d2212012-09-04 21:02:55 +0100857 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858}
859
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860/* Only difference to the fast-path function is that this can handle bit17
861 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700862static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200863shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
864 char __user *user_data,
865 bool page_do_bit17_swizzling,
866 bool needs_clflush_before,
867 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700868{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200869 char *vaddr;
870 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200873 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200874 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
875 page_length,
876 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 if (page_do_bit17_swizzling)
878 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100879 user_data,
880 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881 else
882 ret = __copy_from_user(vaddr + shmem_page_offset,
883 user_data,
884 page_length);
885 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200886 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
887 page_length,
888 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100890
Chris Wilson755d2212012-09-04 21:02:55 +0100891 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700892}
893
Eric Anholt40123c12009-03-09 13:42:30 -0700894static int
Daniel Vettere244a442012-03-25 19:47:28 +0200895i915_gem_shmem_pwrite(struct drm_device *dev,
896 struct drm_i915_gem_object *obj,
897 struct drm_i915_gem_pwrite *args,
898 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700899{
Eric Anholt40123c12009-03-09 13:42:30 -0700900 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100901 loff_t offset;
902 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100903 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100904 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200905 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200906 int needs_clflush_after = 0;
907 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200908 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700909
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200910 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700911 remain = args->size;
912
Daniel Vetter8c599672011-12-14 13:57:31 +0100913 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700914
Daniel Vetter58642882012-03-25 19:47:37 +0200915 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
916 /* If we're not in the cpu write domain, set ourself into the gtt
917 * write domain and manually flush cachelines (if required). This
918 * optimizes for the case when the gpu will use the data
919 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100920 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700921 ret = i915_gem_object_wait_rendering(obj, false);
922 if (ret)
923 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100925 /* Same trick applies to invalidate partially written cachelines read
926 * before writing. */
927 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
928 needs_clflush_before =
929 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200930
Chris Wilson755d2212012-09-04 21:02:55 +0100931 ret = i915_gem_object_get_pages(obj);
932 if (ret)
933 return ret;
934
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700935 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200936
Chris Wilson755d2212012-09-04 21:02:55 +0100937 i915_gem_object_pin_pages(obj);
938
Eric Anholt40123c12009-03-09 13:42:30 -0700939 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000940 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700941
Imre Deak67d5a502013-02-18 19:28:02 +0200942 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
943 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200944 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200945 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100946
Chris Wilson9da3da62012-06-01 15:20:22 +0100947 if (remain <= 0)
948 break;
949
Eric Anholt40123c12009-03-09 13:42:30 -0700950 /* Operation in this page
951 *
Eric Anholt40123c12009-03-09 13:42:30 -0700952 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700953 * page_length = bytes to copy for this page
954 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100955 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700956
957 page_length = remain;
958 if ((shmem_page_offset + page_length) > PAGE_SIZE)
959 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700960
Daniel Vetter58642882012-03-25 19:47:37 +0200961 /* If we don't overwrite a cacheline completely we need to be
962 * careful to have up-to-date data by first clflushing. Don't
963 * overcomplicate things and flush the entire patch. */
964 partial_cacheline_write = needs_clflush_before &&
965 ((shmem_page_offset | page_length)
966 & (boot_cpu_data.x86_clflush_size - 1));
967
Daniel Vetter8c599672011-12-14 13:57:31 +0100968 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
969 (page_to_phys(page) & (1 << 17)) != 0;
970
Daniel Vetterd174bd62012-03-25 19:47:40 +0200971 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
972 user_data, page_do_bit17_swizzling,
973 partial_cacheline_write,
974 needs_clflush_after);
975 if (ret == 0)
976 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700977
Daniel Vettere244a442012-03-25 19:47:28 +0200978 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200979 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200980 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
981 user_data, page_do_bit17_swizzling,
982 partial_cacheline_write,
983 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700984
Daniel Vettere244a442012-03-25 19:47:28 +0200985 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100986
Chris Wilson755d2212012-09-04 21:02:55 +0100987 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100989
Chris Wilson17793c92014-03-07 08:30:36 +0000990next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700991 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100992 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700993 offset += page_length;
994 }
995
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100996out:
Chris Wilson755d2212012-09-04 21:02:55 +0100997 i915_gem_object_unpin_pages(obj);
998
Daniel Vettere244a442012-03-25 19:47:28 +0200999 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001000 /*
1001 * Fixup: Flush cpu caches in case we didn't flush the dirty
1002 * cachelines in-line while writing and the object moved
1003 * out of the cpu write domain while we've dropped the lock.
1004 */
1005 if (!needs_clflush_after &&
1006 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001007 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001008 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001009 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001010 }
Eric Anholt40123c12009-03-09 13:42:30 -07001011
Daniel Vetter58642882012-03-25 19:47:37 +02001012 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001013 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001014 else
1015 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001016
Rodrigo Vivide152b62015-07-07 16:28:51 -07001017 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001019}
1020
1021/**
1022 * Writes data to the object referenced by handle.
1023 *
1024 * On error, the contents of the buffer that were to be modified are undefined.
1025 */
1026int
1027i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001028 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001029{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001030 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001031 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001032 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001033 int ret;
1034
1035 if (args->size == 0)
1036 return 0;
1037
1038 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001039 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001040 args->size))
1041 return -EFAULT;
1042
Jani Nikulad330a952014-01-21 11:24:25 +02001043 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001044 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1045 args->size);
1046 if (ret)
1047 return -EFAULT;
1048 }
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 intel_runtime_pm_get(dev_priv);
1051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001052 ret = i915_mutex_lock_interruptible(dev);
1053 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001054 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001055
Chris Wilson05394f32010-11-08 19:18:58 +00001056 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001057 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001058 ret = -ENOENT;
1059 goto unlock;
1060 }
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Chris Wilson7dcd2492010-09-26 20:21:44 +01001062 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001063 if (args->offset > obj->base.size ||
1064 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001065 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001066 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001067 }
1068
Daniel Vetter1286ff72012-05-10 15:25:09 +02001069 /* prime objects have no backing filp to GEM pread/pwrite
1070 * pages from.
1071 */
1072 if (!obj->base.filp) {
1073 ret = -EINVAL;
1074 goto out;
1075 }
1076
Chris Wilsondb53a302011-02-03 11:57:46 +00001077 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1078
Daniel Vetter935aaa62012-03-25 19:47:35 +02001079 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001080 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1081 * it would end up going through the fenced access, and we'll get
1082 * different detiling behavior between reading and writing.
1083 * pread/pwrite currently are reading and writing from the CPU
1084 * perspective, requiring manual detiling by the client.
1085 */
Chris Wilson2c225692013-08-09 12:26:45 +01001086 if (obj->tiling_mode == I915_TILING_NONE &&
1087 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1088 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001089 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001090 /* Note that the gtt paths might fail with non-page-backed user
1091 * pointers (e.g. gtt mappings when moving data between
1092 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001093 }
Eric Anholt673a3942008-07-30 12:06:12 -07001094
Chris Wilson6a2c4232014-11-04 04:51:40 -08001095 if (ret == -EFAULT || ret == -ENOSPC) {
1096 if (obj->phys_handle)
1097 ret = i915_gem_phys_pwrite(obj, args, file);
1098 else
1099 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1100 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001101
Chris Wilson35b62a82010-09-26 20:23:38 +01001102out:
Chris Wilson05394f32010-11-08 19:18:58 +00001103 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001104unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001105 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001106put_rpm:
1107 intel_runtime_pm_put(dev_priv);
1108
Eric Anholt673a3942008-07-30 12:06:12 -07001109 return ret;
1110}
1111
Chris Wilsonb3612372012-08-24 09:35:08 +01001112int
Daniel Vetter33196de2012-11-14 17:14:05 +01001113i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001114 bool interruptible)
1115{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001116 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001117 /* Non-interruptible callers can't handle -EAGAIN, hence return
1118 * -EIO unconditionally for these. */
1119 if (!interruptible)
1120 return -EIO;
1121
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001122 /* Recovery complete, but the reset failed ... */
1123 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001124 return -EIO;
1125
McAulay, Alistair6689c162014-08-15 18:51:35 +01001126 /*
1127 * Check if GPU Reset is in progress - we need intel_ring_begin
1128 * to work properly to reinit the hw state while the gpu is
1129 * still marked as reset-in-progress. Handle this with a flag.
1130 */
1131 if (!error->reload_in_reset)
1132 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001133 }
1134
1135 return 0;
1136}
1137
Chris Wilson094f9a52013-09-25 17:34:55 +01001138static void fake_irq(unsigned long data)
1139{
1140 wake_up_process((struct task_struct *)data);
1141}
1142
1143static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001144 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001145{
1146 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1147}
1148
Daniel Vettereed29a52015-05-21 14:21:25 +02001149static int __i915_spin_request(struct drm_i915_gem_request *req)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001150{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001151 unsigned long timeout;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001152
Daniel Vettereed29a52015-05-21 14:21:25 +02001153 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001154 return -EBUSY;
1155
1156 timeout = jiffies + 1;
1157 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001158 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001159 return 0;
1160
1161 if (time_after_eq(jiffies, timeout))
1162 break;
1163
1164 cpu_relax_lowlatency();
1165 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001166 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001167 return 0;
1168
1169 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001170}
1171
Chris Wilsonb3612372012-08-24 09:35:08 +01001172/**
John Harrison9c654812014-11-24 18:49:35 +00001173 * __i915_wait_request - wait until execution of request has finished
1174 * @req: duh!
1175 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001176 * @interruptible: do an interruptible wait (normally yes)
1177 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1178 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001179 * Note: It is of utmost importance that the passed in seqno and reset_counter
1180 * values have been read by the caller in an smp safe manner. Where read-side
1181 * locks are involved, it is sufficient to read the reset_counter before
1182 * unlocking the lock that protects the seqno. For lockless tricks, the
1183 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1184 * inserted.
1185 *
John Harrison9c654812014-11-24 18:49:35 +00001186 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001187 * errno with remaining time filled in timeout argument.
1188 */
John Harrison9c654812014-11-24 18:49:35 +00001189int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001190 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001191 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001192 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001193 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001194{
John Harrison9c654812014-11-24 18:49:35 +00001195 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001196 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001197 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001198 const bool irq_test_in_progress =
1199 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001200 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001201 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001202 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001203 int ret;
1204
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001205 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001206
Chris Wilsonb4716182015-04-27 13:41:17 +01001207 if (list_empty(&req->list))
1208 return 0;
1209
John Harrison1b5a4332014-11-24 18:49:42 +00001210 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001211 return 0;
1212
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001213 timeout_expire = 0;
1214 if (timeout) {
1215 if (WARN_ON(*timeout < 0))
1216 return -EINVAL;
1217
1218 if (*timeout == 0)
1219 return -ETIME;
1220
1221 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
1222 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001223
Chris Wilson2e1b8732015-04-27 13:41:22 +01001224 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001225 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001226
Chris Wilson094f9a52013-09-25 17:34:55 +01001227 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001228 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001229 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001230
1231 /* Optimistic spin for the next jiffie before touching IRQs */
1232 ret = __i915_spin_request(req);
1233 if (ret == 0)
1234 goto out;
1235
1236 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1237 ret = -ENODEV;
1238 goto out;
1239 }
1240
Chris Wilson094f9a52013-09-25 17:34:55 +01001241 for (;;) {
1242 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001243
Chris Wilson094f9a52013-09-25 17:34:55 +01001244 prepare_to_wait(&ring->irq_queue, &wait,
1245 interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE);
Chris Wilsonb3612372012-08-24 09:35:08 +01001246
Daniel Vetterf69061b2012-12-06 09:01:42 +01001247 /* We need to check whether any gpu reset happened in between
1248 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001249 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1250 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1251 * is truely gone. */
1252 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1253 if (ret == 0)
1254 ret = -EAGAIN;
1255 break;
1256 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001257
John Harrison1b5a4332014-11-24 18:49:42 +00001258 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001259 ret = 0;
1260 break;
1261 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001262
Chris Wilson094f9a52013-09-25 17:34:55 +01001263 if (interruptible && signal_pending(current)) {
1264 ret = -ERESTARTSYS;
1265 break;
1266 }
1267
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001268 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001269 ret = -ETIME;
1270 break;
1271 }
1272
1273 timer.function = NULL;
1274 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001275 unsigned long expire;
1276
Chris Wilson094f9a52013-09-25 17:34:55 +01001277 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001278 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001279 mod_timer(&timer, expire);
1280 }
1281
Chris Wilson5035c272013-10-04 09:58:46 +01001282 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001283
Chris Wilson094f9a52013-09-25 17:34:55 +01001284 if (timer.function) {
1285 del_singleshot_timer_sync(&timer);
1286 destroy_timer_on_stack(&timer);
1287 }
1288 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001289 if (!irq_test_in_progress)
1290 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001291
1292 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001293
Chris Wilson2def4ad92015-04-07 16:20:41 +01001294out:
1295 now = ktime_get_raw_ns();
1296 trace_i915_gem_request_wait_end(req);
1297
Chris Wilsonb3612372012-08-24 09:35:08 +01001298 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001299 s64 tres = *timeout - (now - before);
1300
1301 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001302
1303 /*
1304 * Apparently ktime isn't accurate enough and occasionally has a
1305 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1306 * things up to make the test happy. We allow up to 1 jiffy.
1307 *
1308 * This is a regrssion from the timespec->ktime conversion.
1309 */
1310 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1311 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001312 }
1313
Chris Wilson094f9a52013-09-25 17:34:55 +01001314 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001315}
1316
John Harrisonfcfa423c2015-05-29 17:44:12 +01001317int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1318 struct drm_file *file)
1319{
1320 struct drm_i915_private *dev_private;
1321 struct drm_i915_file_private *file_priv;
1322
1323 WARN_ON(!req || !file || req->file_priv);
1324
1325 if (!req || !file)
1326 return -EINVAL;
1327
1328 if (req->file_priv)
1329 return -EINVAL;
1330
1331 dev_private = req->ring->dev->dev_private;
1332 file_priv = file->driver_priv;
1333
1334 spin_lock(&file_priv->mm.lock);
1335 req->file_priv = file_priv;
1336 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1337 spin_unlock(&file_priv->mm.lock);
1338
1339 req->pid = get_pid(task_pid(current));
1340
1341 return 0;
1342}
1343
Chris Wilsonb4716182015-04-27 13:41:17 +01001344static inline void
1345i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1346{
1347 struct drm_i915_file_private *file_priv = request->file_priv;
1348
1349 if (!file_priv)
1350 return;
1351
1352 spin_lock(&file_priv->mm.lock);
1353 list_del(&request->client_list);
1354 request->file_priv = NULL;
1355 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001356
1357 put_pid(request->pid);
1358 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001359}
1360
1361static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1362{
1363 trace_i915_gem_request_retire(request);
1364
1365 /* We know the GPU must have read the request to have
1366 * sent us the seqno + interrupt, so use the position
1367 * of tail of the request to update the last known position
1368 * of the GPU head.
1369 *
1370 * Note this requires that we are always called in request
1371 * completion order.
1372 */
1373 request->ringbuf->last_retired_head = request->postfix;
1374
1375 list_del_init(&request->list);
1376 i915_gem_request_remove_from_client(request);
1377
Chris Wilsonb4716182015-04-27 13:41:17 +01001378 i915_gem_request_unreference(request);
1379}
1380
1381static void
1382__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1383{
1384 struct intel_engine_cs *engine = req->ring;
1385 struct drm_i915_gem_request *tmp;
1386
1387 lockdep_assert_held(&engine->dev->struct_mutex);
1388
1389 if (list_empty(&req->list))
1390 return;
1391
1392 do {
1393 tmp = list_first_entry(&engine->request_list,
1394 typeof(*tmp), list);
1395
1396 i915_gem_request_retire(tmp);
1397 } while (tmp != req);
1398
1399 WARN_ON(i915_verify_lists(engine->dev));
1400}
1401
Chris Wilsonb3612372012-08-24 09:35:08 +01001402/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001403 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001404 * request and object lists appropriately for that event.
1405 */
1406int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001407i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001408{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001409 struct drm_device *dev;
1410 struct drm_i915_private *dev_priv;
1411 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001412 int ret;
1413
Daniel Vettera4b3a572014-11-26 14:17:05 +01001414 BUG_ON(req == NULL);
1415
1416 dev = req->ring->dev;
1417 dev_priv = dev->dev_private;
1418 interruptible = dev_priv->mm.interruptible;
1419
Chris Wilsonb3612372012-08-24 09:35:08 +01001420 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001421
Daniel Vetter33196de2012-11-14 17:14:05 +01001422 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001423 if (ret)
1424 return ret;
1425
Chris Wilsonb4716182015-04-27 13:41:17 +01001426 ret = __i915_wait_request(req,
1427 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001428 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001429 if (ret)
1430 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001431
Chris Wilsonb4716182015-04-27 13:41:17 +01001432 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001433 return 0;
1434}
1435
Chris Wilsonb3612372012-08-24 09:35:08 +01001436/**
1437 * Ensures that all rendering to the object has completed and the object is
1438 * safe to unbind from the GTT or access from the CPU.
1439 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001440int
Chris Wilsonb3612372012-08-24 09:35:08 +01001441i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1442 bool readonly)
1443{
Chris Wilsonb4716182015-04-27 13:41:17 +01001444 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001445
Chris Wilsonb4716182015-04-27 13:41:17 +01001446 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001447 return 0;
1448
Chris Wilsonb4716182015-04-27 13:41:17 +01001449 if (readonly) {
1450 if (obj->last_write_req != NULL) {
1451 ret = i915_wait_request(obj->last_write_req);
1452 if (ret)
1453 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001454
Chris Wilsonb4716182015-04-27 13:41:17 +01001455 i = obj->last_write_req->ring->id;
1456 if (obj->last_read_req[i] == obj->last_write_req)
1457 i915_gem_object_retire__read(obj, i);
1458 else
1459 i915_gem_object_retire__write(obj);
1460 }
1461 } else {
1462 for (i = 0; i < I915_NUM_RINGS; i++) {
1463 if (obj->last_read_req[i] == NULL)
1464 continue;
1465
1466 ret = i915_wait_request(obj->last_read_req[i]);
1467 if (ret)
1468 return ret;
1469
1470 i915_gem_object_retire__read(obj, i);
1471 }
1472 RQ_BUG_ON(obj->active);
1473 }
1474
1475 return 0;
1476}
1477
1478static void
1479i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1480 struct drm_i915_gem_request *req)
1481{
1482 int ring = req->ring->id;
1483
1484 if (obj->last_read_req[ring] == req)
1485 i915_gem_object_retire__read(obj, ring);
1486 else if (obj->last_write_req == req)
1487 i915_gem_object_retire__write(obj);
1488
1489 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001490}
1491
Chris Wilson3236f572012-08-24 09:35:09 +01001492/* A nonblocking variant of the above wait. This is a highly dangerous routine
1493 * as the object state may change during this call.
1494 */
1495static __must_check int
1496i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001497 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001498 bool readonly)
1499{
1500 struct drm_device *dev = obj->base.dev;
1501 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001502 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001503 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001504 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001505
1506 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1507 BUG_ON(!dev_priv->mm.interruptible);
1508
Chris Wilsonb4716182015-04-27 13:41:17 +01001509 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001510 return 0;
1511
Daniel Vetter33196de2012-11-14 17:14:05 +01001512 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001513 if (ret)
1514 return ret;
1515
Daniel Vetterf69061b2012-12-06 09:01:42 +01001516 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001517
Chris Wilsonb4716182015-04-27 13:41:17 +01001518 if (readonly) {
1519 struct drm_i915_gem_request *req;
1520
1521 req = obj->last_write_req;
1522 if (req == NULL)
1523 return 0;
1524
Chris Wilsonb4716182015-04-27 13:41:17 +01001525 requests[n++] = i915_gem_request_reference(req);
1526 } else {
1527 for (i = 0; i < I915_NUM_RINGS; i++) {
1528 struct drm_i915_gem_request *req;
1529
1530 req = obj->last_read_req[i];
1531 if (req == NULL)
1532 continue;
1533
Chris Wilsonb4716182015-04-27 13:41:17 +01001534 requests[n++] = i915_gem_request_reference(req);
1535 }
1536 }
1537
1538 mutex_unlock(&dev->struct_mutex);
1539 for (i = 0; ret == 0 && i < n; i++)
1540 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001541 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001542 mutex_lock(&dev->struct_mutex);
1543
Chris Wilsonb4716182015-04-27 13:41:17 +01001544 for (i = 0; i < n; i++) {
1545 if (ret == 0)
1546 i915_gem_object_retire_request(obj, requests[i]);
1547 i915_gem_request_unreference(requests[i]);
1548 }
1549
1550 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001551}
1552
Chris Wilson2e1b8732015-04-27 13:41:22 +01001553static struct intel_rps_client *to_rps_client(struct drm_file *file)
1554{
1555 struct drm_i915_file_private *fpriv = file->driver_priv;
1556 return &fpriv->rps;
Eric Anholt673a3942008-07-30 12:06:12 -07001557}
1558
1559/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001560 * Called when user space prepares to use an object with the CPU, either
1561 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001562 */
1563int
1564i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001565 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001566{
1567 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001568 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001569 uint32_t read_domains = args->read_domains;
1570 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001571 int ret;
1572
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001573 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001574 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001575 return -EINVAL;
1576
Chris Wilson21d509e2009-06-06 09:46:02 +01001577 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001578 return -EINVAL;
1579
1580 /* Having something in the write domain implies it's in the read
1581 * domain, and only that read domain. Enforce that in the request.
1582 */
1583 if (write_domain != 0 && read_domains != write_domain)
1584 return -EINVAL;
1585
Chris Wilson76c1dec2010-09-25 11:22:51 +01001586 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001587 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001588 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001589
Chris Wilson05394f32010-11-08 19:18:58 +00001590 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001591 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001592 ret = -ENOENT;
1593 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001594 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001595
Chris Wilson3236f572012-08-24 09:35:09 +01001596 /* Try to flush the object off the GPU without holding the lock.
1597 * We will repeat the flush holding the lock in the normal manner
1598 * to catch cases where we are gazumped.
1599 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001600 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001601 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001602 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001603 if (ret)
1604 goto unref;
1605
Chris Wilson43566de2015-01-02 16:29:29 +05301606 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001607 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301608 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001609 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001610
Daniel Vetter031b6982015-06-26 19:35:16 +02001611 if (write_domain != 0)
1612 intel_fb_obj_invalidate(obj,
1613 write_domain == I915_GEM_DOMAIN_GTT ?
1614 ORIGIN_GTT : ORIGIN_CPU);
1615
Chris Wilson3236f572012-08-24 09:35:09 +01001616unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001617 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001618unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001619 mutex_unlock(&dev->struct_mutex);
1620 return ret;
1621}
1622
1623/**
1624 * Called when user space has done writes to this buffer
1625 */
1626int
1627i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001628 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001629{
1630 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001631 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001632 int ret = 0;
1633
Chris Wilson76c1dec2010-09-25 11:22:51 +01001634 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001635 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001636 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001637
Chris Wilson05394f32010-11-08 19:18:58 +00001638 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001639 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001640 ret = -ENOENT;
1641 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001642 }
1643
Eric Anholt673a3942008-07-30 12:06:12 -07001644 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001645 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001646 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001647
Chris Wilson05394f32010-11-08 19:18:58 +00001648 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001649unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001650 mutex_unlock(&dev->struct_mutex);
1651 return ret;
1652}
1653
1654/**
1655 * Maps the contents of an object, returning the address it is mapped
1656 * into.
1657 *
1658 * While the mapping holds a reference on the contents of the object, it doesn't
1659 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001660 *
1661 * IMPORTANT:
1662 *
1663 * DRM driver writers who look a this function as an example for how to do GEM
1664 * mmap support, please don't implement mmap support like here. The modern way
1665 * to implement DRM mmap support is with an mmap offset ioctl (like
1666 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1667 * That way debug tooling like valgrind will understand what's going on, hiding
1668 * the mmap call in a driver private ioctl will break that. The i915 driver only
1669 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001670 */
1671int
1672i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001673 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001674{
1675 struct drm_i915_gem_mmap *args = data;
1676 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001677 unsigned long addr;
1678
Akash Goel1816f922015-01-02 16:29:30 +05301679 if (args->flags & ~(I915_MMAP_WC))
1680 return -EINVAL;
1681
1682 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1683 return -ENODEV;
1684
Chris Wilson05394f32010-11-08 19:18:58 +00001685 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001686 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001687 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001688
Daniel Vetter1286ff72012-05-10 15:25:09 +02001689 /* prime objects have no backing filp to GEM mmap
1690 * pages from.
1691 */
1692 if (!obj->filp) {
1693 drm_gem_object_unreference_unlocked(obj);
1694 return -EINVAL;
1695 }
1696
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001697 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001698 PROT_READ | PROT_WRITE, MAP_SHARED,
1699 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301700 if (args->flags & I915_MMAP_WC) {
1701 struct mm_struct *mm = current->mm;
1702 struct vm_area_struct *vma;
1703
1704 down_write(&mm->mmap_sem);
1705 vma = find_vma(mm, addr);
1706 if (vma)
1707 vma->vm_page_prot =
1708 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1709 else
1710 addr = -ENOMEM;
1711 up_write(&mm->mmap_sem);
1712 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001713 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001714 if (IS_ERR((void *)addr))
1715 return addr;
1716
1717 args->addr_ptr = (uint64_t) addr;
1718
1719 return 0;
1720}
1721
Jesse Barnesde151cf2008-11-12 10:03:55 -08001722/**
1723 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001724 * @vma: VMA in question
1725 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001726 *
1727 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1728 * from userspace. The fault handler takes care of binding the object to
1729 * the GTT (if needed), allocating and programming a fence register (again,
1730 * only if needed based on whether the old reg is still valid or the object
1731 * is tiled) and inserting a new PTE into the faulting process.
1732 *
1733 * Note that the faulting process may involve evicting existing objects
1734 * from the GTT and/or fence registers to make room. So performance may
1735 * suffer if the GTT working set is large or there are few fence registers
1736 * left.
1737 */
1738int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1739{
Chris Wilson05394f32010-11-08 19:18:58 +00001740 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1741 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001742 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001743 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001744 pgoff_t page_offset;
1745 unsigned long pfn;
1746 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001747 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001748
Paulo Zanonif65c9162013-11-27 18:20:34 -02001749 intel_runtime_pm_get(dev_priv);
1750
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 /* We don't use vmf->pgoff since that has the fake offset */
1752 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1753 PAGE_SHIFT;
1754
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001755 ret = i915_mutex_lock_interruptible(dev);
1756 if (ret)
1757 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001758
Chris Wilsondb53a302011-02-03 11:57:46 +00001759 trace_i915_gem_object_fault(obj, page_offset, true, write);
1760
Chris Wilson6e4930f2014-02-07 18:37:06 -02001761 /* Try to flush the object off the GPU first without holding the lock.
1762 * Upon reacquiring the lock, we will perform our sanity checks and then
1763 * repeat the flush holding the lock in the normal manner to catch cases
1764 * where we are gazumped.
1765 */
1766 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1767 if (ret)
1768 goto unlock;
1769
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001770 /* Access to snoopable pages through the GTT is incoherent. */
1771 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001772 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001773 goto unlock;
1774 }
1775
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001776 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001777 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1778 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001779 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001780
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001781 memset(&view, 0, sizeof(view));
1782 view.type = I915_GGTT_VIEW_PARTIAL;
1783 view.params.partial.offset = rounddown(page_offset, chunk_size);
1784 view.params.partial.size =
1785 min_t(unsigned int,
1786 chunk_size,
1787 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1788 view.params.partial.offset);
1789 }
1790
1791 /* Now pin it into the GTT if needed */
1792 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001793 if (ret)
1794 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795
Chris Wilsonc9839302012-11-20 10:45:17 +00001796 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1797 if (ret)
1798 goto unpin;
1799
1800 ret = i915_gem_object_get_fence(obj);
1801 if (ret)
1802 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001803
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001804 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001805 pfn = dev_priv->gtt.mappable_base +
1806 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001807 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001808
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001809 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1810 /* Overriding existing pages in partial view does not cause
1811 * us any trouble as TLBs are still valid because the fault
1812 * is due to userspace losing part of the mapping or never
1813 * having accessed it before (at this partials' range).
1814 */
1815 unsigned long base = vma->vm_start +
1816 (view.params.partial.offset << PAGE_SHIFT);
1817 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001818
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001819 for (i = 0; i < view.params.partial.size; i++) {
1820 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001821 if (ret)
1822 break;
1823 }
1824
1825 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001826 } else {
1827 if (!obj->fault_mappable) {
1828 unsigned long size = min_t(unsigned long,
1829 vma->vm_end - vma->vm_start,
1830 obj->base.size);
1831 int i;
1832
1833 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1834 ret = vm_insert_pfn(vma,
1835 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1836 pfn + i);
1837 if (ret)
1838 break;
1839 }
1840
1841 obj->fault_mappable = true;
1842 } else
1843 ret = vm_insert_pfn(vma,
1844 (unsigned long)vmf->virtual_address,
1845 pfn + page_offset);
1846 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001847unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001848 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001849unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001850 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001851out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001852 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001853 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001854 /*
1855 * We eat errors when the gpu is terminally wedged to avoid
1856 * userspace unduly crashing (gl has no provisions for mmaps to
1857 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1858 * and so needs to be reported.
1859 */
1860 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001861 ret = VM_FAULT_SIGBUS;
1862 break;
1863 }
Chris Wilson045e7692010-11-07 09:18:22 +00001864 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001865 /*
1866 * EAGAIN means the gpu is hung and we'll wait for the error
1867 * handler to reset everything when re-faulting in
1868 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001869 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001870 case 0:
1871 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001872 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001873 case -EBUSY:
1874 /*
1875 * EBUSY is ok: this just means that another thread
1876 * already did the job.
1877 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001878 ret = VM_FAULT_NOPAGE;
1879 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001880 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001881 ret = VM_FAULT_OOM;
1882 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001883 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001884 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001885 ret = VM_FAULT_SIGBUS;
1886 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001887 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001888 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001889 ret = VM_FAULT_SIGBUS;
1890 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001891 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001892
1893 intel_runtime_pm_put(dev_priv);
1894 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001895}
1896
1897/**
Chris Wilson901782b2009-07-10 08:18:50 +01001898 * i915_gem_release_mmap - remove physical page mappings
1899 * @obj: obj in question
1900 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001901 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001902 * relinquish ownership of the pages back to the system.
1903 *
1904 * It is vital that we remove the page mapping if we have mapped a tiled
1905 * object through the GTT and then lose the fence register due to
1906 * resource pressure. Similarly if the object has been moved out of the
1907 * aperture, than pages mapped into userspace must be revoked. Removing the
1908 * mapping will then trigger a page fault on the next user access, allowing
1909 * fixup by i915_gem_fault().
1910 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001911void
Chris Wilson05394f32010-11-08 19:18:58 +00001912i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001913{
Chris Wilson6299f992010-11-24 12:23:44 +00001914 if (!obj->fault_mappable)
1915 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001916
David Herrmann6796cb12014-01-03 14:24:19 +01001917 drm_vma_node_unmap(&obj->base.vma_node,
1918 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001919 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001920}
1921
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001922void
1923i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1924{
1925 struct drm_i915_gem_object *obj;
1926
1927 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1928 i915_gem_release_mmap(obj);
1929}
1930
Imre Deak0fa87792013-01-07 21:47:35 +02001931uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001932i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001933{
Chris Wilsone28f8712011-07-18 13:11:49 -07001934 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001935
1936 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001937 tiling_mode == I915_TILING_NONE)
1938 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001939
1940 /* Previous chips need a power-of-two fence region when tiling */
1941 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001942 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001943 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001944 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001945
Chris Wilsone28f8712011-07-18 13:11:49 -07001946 while (gtt_size < size)
1947 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001948
Chris Wilsone28f8712011-07-18 13:11:49 -07001949 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001950}
1951
Jesse Barnesde151cf2008-11-12 10:03:55 -08001952/**
1953 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1954 * @obj: object to check
1955 *
1956 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001957 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001958 */
Imre Deakd8651102013-01-07 21:47:33 +02001959uint32_t
1960i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1961 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001962{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001963 /*
1964 * Minimum alignment is 4k (GTT page size), but might be greater
1965 * if a fence register is needed for the object.
1966 */
Imre Deakd8651102013-01-07 21:47:33 +02001967 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001968 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001969 return 4096;
1970
1971 /*
1972 * Previous chips need to be aligned to the size of the smallest
1973 * fence register that can contain the object.
1974 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001975 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001976}
1977
Chris Wilsond8cb5082012-08-11 15:41:03 +01001978static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
1979{
1980 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1981 int ret;
1982
David Herrmann0de23972013-07-24 21:07:52 +02001983 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01001984 return 0;
1985
Daniel Vetterda494d72012-12-20 15:11:16 +01001986 dev_priv->mm.shrinker_no_lock_stealing = true;
1987
Chris Wilsond8cb5082012-08-11 15:41:03 +01001988 ret = drm_gem_create_mmap_offset(&obj->base);
1989 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01001990 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01001991
1992 /* Badly fragmented mmap space? The only way we can recover
1993 * space is by destroying unwanted objects. We can't randomly release
1994 * mmap_offsets as userspace expects them to be persistent for the
1995 * lifetime of the objects. The closest we can is to release the
1996 * offsets on purgeable objects by truncating it and marking it purged,
1997 * which prevents userspace from ever using that object again.
1998 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01001999 i915_gem_shrink(dev_priv,
2000 obj->base.size >> PAGE_SHIFT,
2001 I915_SHRINK_BOUND |
2002 I915_SHRINK_UNBOUND |
2003 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002004 ret = drm_gem_create_mmap_offset(&obj->base);
2005 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002006 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002007
2008 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002009 ret = drm_gem_create_mmap_offset(&obj->base);
2010out:
2011 dev_priv->mm.shrinker_no_lock_stealing = false;
2012
2013 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002014}
2015
2016static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2017{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002018 drm_gem_free_mmap_offset(&obj->base);
2019}
2020
Dave Airlieda6b51d2014-12-24 13:11:17 +10002021int
Dave Airlieff72145b2011-02-07 12:16:14 +10002022i915_gem_mmap_gtt(struct drm_file *file,
2023 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002024 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002025 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002026{
Chris Wilson05394f32010-11-08 19:18:58 +00002027 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002028 int ret;
2029
Chris Wilson76c1dec2010-09-25 11:22:51 +01002030 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002031 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002032 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002033
Dave Airlieff72145b2011-02-07 12:16:14 +10002034 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002035 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002036 ret = -ENOENT;
2037 goto unlock;
2038 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002039
Chris Wilson05394f32010-11-08 19:18:58 +00002040 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002041 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002042 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002043 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002044 }
2045
Chris Wilsond8cb5082012-08-11 15:41:03 +01002046 ret = i915_gem_object_create_mmap_offset(obj);
2047 if (ret)
2048 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002049
David Herrmann0de23972013-07-24 21:07:52 +02002050 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002052out:
Chris Wilson05394f32010-11-08 19:18:58 +00002053 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002054unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002055 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002056 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002057}
2058
Dave Airlieff72145b2011-02-07 12:16:14 +10002059/**
2060 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2061 * @dev: DRM device
2062 * @data: GTT mapping ioctl data
2063 * @file: GEM object info
2064 *
2065 * Simply returns the fake offset to userspace so it can mmap it.
2066 * The mmap call will end up in drm_gem_mmap(), which will set things
2067 * up so we can get faults in the handler above.
2068 *
2069 * The fault handler will take care of binding the object into the GTT
2070 * (since it may have been evicted to make room for something), allocating
2071 * a fence register, and mapping the appropriate aperture address into
2072 * userspace.
2073 */
2074int
2075i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2076 struct drm_file *file)
2077{
2078 struct drm_i915_gem_mmap_gtt *args = data;
2079
Dave Airlieda6b51d2014-12-24 13:11:17 +10002080 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002081}
2082
Daniel Vetter225067e2012-08-20 10:23:20 +02002083/* Immediately discard the backing storage */
2084static void
2085i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002086{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002087 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002088
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002089 if (obj->base.filp == NULL)
2090 return;
2091
Daniel Vetter225067e2012-08-20 10:23:20 +02002092 /* Our goal here is to return as much of the memory as
2093 * is possible back to the system as we are called from OOM.
2094 * To do this we must instruct the shmfs to drop all of its
2095 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096 */
Chris Wilson55372522014-03-25 13:23:06 +00002097 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002098 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002099}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002100
Chris Wilson55372522014-03-25 13:23:06 +00002101/* Try to discard unwanted pages */
2102static void
2103i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002104{
Chris Wilson55372522014-03-25 13:23:06 +00002105 struct address_space *mapping;
2106
2107 switch (obj->madv) {
2108 case I915_MADV_DONTNEED:
2109 i915_gem_object_truncate(obj);
2110 case __I915_MADV_PURGED:
2111 return;
2112 }
2113
2114 if (obj->base.filp == NULL)
2115 return;
2116
2117 mapping = file_inode(obj->base.filp)->i_mapping,
2118 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002119}
2120
Chris Wilson5cdf5882010-09-27 15:51:07 +01002121static void
Chris Wilson05394f32010-11-08 19:18:58 +00002122i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002123{
Imre Deak90797e62013-02-18 19:28:03 +02002124 struct sg_page_iter sg_iter;
2125 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002126
Chris Wilson05394f32010-11-08 19:18:58 +00002127 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002128
Chris Wilson6c085a72012-08-20 11:40:46 +02002129 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2130 if (ret) {
2131 /* In the event of a disaster, abandon all caches and
2132 * hope for the best.
2133 */
2134 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002135 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002136 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2137 }
2138
Imre Deake2273302015-07-09 12:59:05 +03002139 i915_gem_gtt_finish_object(obj);
2140
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002141 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002142 i915_gem_object_save_bit_17_swizzle(obj);
2143
Chris Wilson05394f32010-11-08 19:18:58 +00002144 if (obj->madv == I915_MADV_DONTNEED)
2145 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002146
Imre Deak90797e62013-02-18 19:28:03 +02002147 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002148 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002149
Chris Wilson05394f32010-11-08 19:18:58 +00002150 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002151 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002152
Chris Wilson05394f32010-11-08 19:18:58 +00002153 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002154 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002155
Chris Wilson9da3da62012-06-01 15:20:22 +01002156 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002157 }
Chris Wilson05394f32010-11-08 19:18:58 +00002158 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002159
Chris Wilson9da3da62012-06-01 15:20:22 +01002160 sg_free_table(obj->pages);
2161 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002162}
2163
Chris Wilsondd624af2013-01-15 12:39:35 +00002164int
Chris Wilson37e680a2012-06-07 15:38:42 +01002165i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2166{
2167 const struct drm_i915_gem_object_ops *ops = obj->ops;
2168
Chris Wilson2f745ad2012-09-04 21:02:58 +01002169 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002170 return 0;
2171
Chris Wilsona5570172012-09-04 21:02:54 +01002172 if (obj->pages_pin_count)
2173 return -EBUSY;
2174
Ben Widawsky98438772013-07-31 17:00:12 -07002175 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002176
Chris Wilsona2165e32012-12-03 11:49:00 +00002177 /* ->put_pages might need to allocate memory for the bit17 swizzle
2178 * array, hence protect them from being reaped by removing them from gtt
2179 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002180 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002181
Chris Wilson37e680a2012-06-07 15:38:42 +01002182 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002183 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002184
Chris Wilson55372522014-03-25 13:23:06 +00002185 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002186
2187 return 0;
2188}
2189
Chris Wilson37e680a2012-06-07 15:38:42 +01002190static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002191i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002192{
Chris Wilson6c085a72012-08-20 11:40:46 +02002193 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002194 int page_count, i;
2195 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002196 struct sg_table *st;
2197 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002198 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002199 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002200 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002201 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002202 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002203
Chris Wilson6c085a72012-08-20 11:40:46 +02002204 /* Assert that the object is not currently in any GPU domain. As it
2205 * wasn't in the GTT, there shouldn't be any way it could have been in
2206 * a GPU cache
2207 */
2208 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2209 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2210
Chris Wilson9da3da62012-06-01 15:20:22 +01002211 st = kmalloc(sizeof(*st), GFP_KERNEL);
2212 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002213 return -ENOMEM;
2214
Chris Wilson9da3da62012-06-01 15:20:22 +01002215 page_count = obj->base.size / PAGE_SIZE;
2216 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002217 kfree(st);
2218 return -ENOMEM;
2219 }
2220
2221 /* Get the list of pages out of our struct file. They'll be pinned
2222 * at this point until we release them.
2223 *
2224 * Fail silently without starting the shrinker
2225 */
Al Viro496ad9a2013-01-23 17:07:38 -05002226 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002227 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002228 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002229 sg = st->sgl;
2230 st->nents = 0;
2231 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002232 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2233 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002234 i915_gem_shrink(dev_priv,
2235 page_count,
2236 I915_SHRINK_BOUND |
2237 I915_SHRINK_UNBOUND |
2238 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002239 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2240 }
2241 if (IS_ERR(page)) {
2242 /* We've tried hard to allocate the memory by reaping
2243 * our own buffer, now let the real VM do its job and
2244 * go down in flames if truly OOM.
2245 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002246 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002247 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002248 if (IS_ERR(page)) {
2249 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002250 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002251 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002252 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002253#ifdef CONFIG_SWIOTLB
2254 if (swiotlb_nr_tbl()) {
2255 st->nents++;
2256 sg_set_page(sg, page, PAGE_SIZE, 0);
2257 sg = sg_next(sg);
2258 continue;
2259 }
2260#endif
Imre Deak90797e62013-02-18 19:28:03 +02002261 if (!i || page_to_pfn(page) != last_pfn + 1) {
2262 if (i)
2263 sg = sg_next(sg);
2264 st->nents++;
2265 sg_set_page(sg, page, PAGE_SIZE, 0);
2266 } else {
2267 sg->length += PAGE_SIZE;
2268 }
2269 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002270
2271 /* Check that the i965g/gm workaround works. */
2272 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002273 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002274#ifdef CONFIG_SWIOTLB
2275 if (!swiotlb_nr_tbl())
2276#endif
2277 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002278 obj->pages = st;
2279
Imre Deake2273302015-07-09 12:59:05 +03002280 ret = i915_gem_gtt_prepare_object(obj);
2281 if (ret)
2282 goto err_pages;
2283
Eric Anholt673a3942008-07-30 12:06:12 -07002284 if (i915_gem_object_needs_bit17_swizzle(obj))
2285 i915_gem_object_do_bit_17_swizzle(obj);
2286
Daniel Vetter656bfa32014-11-20 09:26:30 +01002287 if (obj->tiling_mode != I915_TILING_NONE &&
2288 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2289 i915_gem_object_pin_pages(obj);
2290
Eric Anholt673a3942008-07-30 12:06:12 -07002291 return 0;
2292
2293err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002294 sg_mark_end(sg);
2295 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002296 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002297 sg_free_table(st);
2298 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002299
2300 /* shmemfs first checks if there is enough memory to allocate the page
2301 * and reports ENOSPC should there be insufficient, along with the usual
2302 * ENOMEM for a genuine allocation failure.
2303 *
2304 * We use ENOSPC in our driver to mean that we have run out of aperture
2305 * space and so want to translate the error from shmemfs back to our
2306 * usual understanding of ENOMEM.
2307 */
Imre Deake2273302015-07-09 12:59:05 +03002308 if (ret == -ENOSPC)
2309 ret = -ENOMEM;
2310
2311 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002312}
2313
Chris Wilson37e680a2012-06-07 15:38:42 +01002314/* Ensure that the associated pages are gathered from the backing storage
2315 * and pinned into our object. i915_gem_object_get_pages() may be called
2316 * multiple times before they are released by a single call to
2317 * i915_gem_object_put_pages() - once the pages are no longer referenced
2318 * either as a result of memory pressure (reaping pages under the shrinker)
2319 * or as the object is itself released.
2320 */
2321int
2322i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2323{
2324 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2325 const struct drm_i915_gem_object_ops *ops = obj->ops;
2326 int ret;
2327
Chris Wilson2f745ad2012-09-04 21:02:58 +01002328 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002329 return 0;
2330
Chris Wilson43e28f02013-01-08 10:53:09 +00002331 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002332 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002333 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002334 }
2335
Chris Wilsona5570172012-09-04 21:02:54 +01002336 BUG_ON(obj->pages_pin_count);
2337
Chris Wilson37e680a2012-06-07 15:38:42 +01002338 ret = ops->get_pages(obj);
2339 if (ret)
2340 return ret;
2341
Ben Widawsky35c20a62013-05-31 11:28:48 -07002342 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002343
2344 obj->get_page.sg = obj->pages->sgl;
2345 obj->get_page.last = 0;
2346
Chris Wilson37e680a2012-06-07 15:38:42 +01002347 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002348}
2349
Ben Widawskye2d05a82013-09-24 09:57:58 -07002350void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002351 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002352{
Chris Wilsonb4716182015-04-27 13:41:17 +01002353 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002354 struct intel_engine_cs *ring;
2355
2356 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002357
2358 /* Add a reference if we're newly entering the active list. */
2359 if (obj->active == 0)
2360 drm_gem_object_reference(&obj->base);
2361 obj->active |= intel_ring_flag(ring);
2362
2363 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002364 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002365
Ben Widawskye2d05a82013-09-24 09:57:58 -07002366 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002367}
2368
Chris Wilsoncaea7472010-11-12 13:53:37 +00002369static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002370i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2371{
2372 RQ_BUG_ON(obj->last_write_req == NULL);
2373 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2374
2375 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002376 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002377}
2378
2379static void
2380i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002381{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002382 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002383
Chris Wilsonb4716182015-04-27 13:41:17 +01002384 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2385 RQ_BUG_ON(!(obj->active & (1 << ring)));
2386
2387 list_del_init(&obj->ring_list[ring]);
2388 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2389
2390 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2391 i915_gem_object_retire__write(obj);
2392
2393 obj->active &= ~(1 << ring);
2394 if (obj->active)
2395 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002396
Chris Wilson6c246952015-07-27 10:26:26 +01002397 /* Bump our place on the bound list to keep it roughly in LRU order
2398 * so that we don't steal from recently used but inactive objects
2399 * (unless we are forced to ofc!)
2400 */
2401 list_move_tail(&obj->global_list,
2402 &to_i915(obj->base.dev)->mm.bound_list);
2403
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002404 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2405 if (!list_empty(&vma->mm_list))
2406 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002407 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002408
John Harrison97b2a6a2014-11-24 18:49:26 +00002409 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002410 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002411}
2412
Chris Wilson9d7730912012-11-27 16:22:52 +00002413static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002414i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002415{
Chris Wilson9d7730912012-11-27 16:22:52 +00002416 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002417 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002418 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002419
Chris Wilson107f27a52012-12-10 13:56:17 +02002420 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002421 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002422 ret = intel_ring_idle(ring);
2423 if (ret)
2424 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002425 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002426 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002427
2428 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002429 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002430 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002431
Ben Widawskyebc348b2014-04-29 14:52:28 -07002432 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2433 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002434 }
2435
2436 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002437}
2438
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002439int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2440{
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 int ret;
2443
2444 if (seqno == 0)
2445 return -EINVAL;
2446
2447 /* HWS page needs to be set less than what we
2448 * will inject to ring
2449 */
2450 ret = i915_gem_init_seqno(dev, seqno - 1);
2451 if (ret)
2452 return ret;
2453
2454 /* Carefully set the last_seqno value so that wrap
2455 * detection still works
2456 */
2457 dev_priv->next_seqno = seqno;
2458 dev_priv->last_seqno = seqno - 1;
2459 if (dev_priv->last_seqno == 0)
2460 dev_priv->last_seqno--;
2461
2462 return 0;
2463}
2464
Chris Wilson9d7730912012-11-27 16:22:52 +00002465int
2466i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002467{
Chris Wilson9d7730912012-11-27 16:22:52 +00002468 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002469
Chris Wilson9d7730912012-11-27 16:22:52 +00002470 /* reserve 0 for non-seqno */
2471 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002472 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002473 if (ret)
2474 return ret;
2475
2476 dev_priv->next_seqno = 1;
2477 }
2478
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002479 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002480 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002481}
2482
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002483/*
2484 * NB: This function is not allowed to fail. Doing so would mean the the
2485 * request is not being tracked for completion but the work itself is
2486 * going to happen on the hardware. This would be a Bad Thing(tm).
2487 */
John Harrison75289872015-05-29 17:43:49 +01002488void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002489 struct drm_i915_gem_object *obj,
2490 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002491{
John Harrison75289872015-05-29 17:43:49 +01002492 struct intel_engine_cs *ring;
2493 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002494 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002495 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002496 int ret;
2497
Oscar Mateo48e29f52014-07-24 17:04:29 +01002498 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002499 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002500
John Harrison75289872015-05-29 17:43:49 +01002501 ring = request->ring;
2502 dev_priv = ring->dev->dev_private;
2503 ringbuf = request->ringbuf;
2504
John Harrison29b1b412015-06-18 13:10:09 +01002505 /*
2506 * To ensure that this call will not fail, space for its emissions
2507 * should already have been reserved in the ring buffer. Let the ring
2508 * know that it is time to use that space up.
2509 */
2510 intel_ring_reserved_space_use(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002511
2512 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002513 /*
2514 * Emit any outstanding flushes - execbuf can fail to emit the flush
2515 * after having emitted the batchbuffer command. Hence we need to fix
2516 * things up similar to emitting the lazy request. The difference here
2517 * is that the flush _must_ happen before the next request, no matter
2518 * what.
2519 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002520 if (flush_caches) {
2521 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002522 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002523 else
John Harrison4866d722015-05-29 17:43:55 +01002524 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002525 /* Not allowed to fail! */
2526 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002527 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002528
Chris Wilsona71d8d92012-02-15 11:25:36 +00002529 /* Record the position of the start of the request so that
2530 * should we detect the updated seqno part-way through the
2531 * GPU processing the request, we never over-estimate the
2532 * position of the head.
2533 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002534 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002535
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002536 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002537 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002538 else {
John Harrisonee044a82015-05-29 17:44:00 +01002539 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002540
2541 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002542 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002543 /* Not allowed to fail! */
2544 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002545
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002546 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002547
2548 /* Whilst this request exists, batch_obj will be on the
2549 * active_list, and so will hold the active reference. Only when this
2550 * request is retired will the the batch_obj be moved onto the
2551 * inactive_list and lose its active reference. Hence we do not need
2552 * to explicitly hold another reference here.
2553 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002554 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002555
Eric Anholt673a3942008-07-30 12:06:12 -07002556 request->emitted_jiffies = jiffies;
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002557 ring->last_submitted_seqno = request->seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002558 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002559
John Harrison74328ee2014-11-24 18:49:38 +00002560 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002561
Daniel Vetter87255482014-11-19 20:36:48 +01002562 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002563
Daniel Vetter87255482014-11-19 20:36:48 +01002564 queue_delayed_work(dev_priv->wq,
2565 &dev_priv->mm.retire_work,
2566 round_jiffies_up_relative(HZ));
2567 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002568
John Harrison29b1b412015-06-18 13:10:09 +01002569 /* Sanity check that the reserved size was large enough. */
2570 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002571}
2572
Mika Kuoppala939fd762014-01-30 19:04:44 +02002573static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002574 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002575{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002576 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002577
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002578 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2579
2580 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002581 return true;
2582
Chris Wilson676fa572014-12-24 08:13:39 -08002583 if (ctx->hang_stats.ban_period_seconds &&
2584 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002585 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002586 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002587 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002588 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2589 if (i915_stop_ring_allow_warn(dev_priv))
2590 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002591 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002592 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002593 }
2594
2595 return false;
2596}
2597
Mika Kuoppala939fd762014-01-30 19:04:44 +02002598static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002599 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002600 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002601{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002602 struct i915_ctx_hang_stats *hs;
2603
2604 if (WARN_ON(!ctx))
2605 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002606
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002607 hs = &ctx->hang_stats;
2608
2609 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002610 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002611 hs->batch_active++;
2612 hs->guilty_ts = get_seconds();
2613 } else {
2614 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002615 }
2616}
2617
John Harrisonabfe2622014-11-24 18:49:24 +00002618void i915_gem_request_free(struct kref *req_ref)
2619{
2620 struct drm_i915_gem_request *req = container_of(req_ref,
2621 typeof(*req), ref);
2622 struct intel_context *ctx = req->ctx;
2623
John Harrisonfcfa423c2015-05-29 17:44:12 +01002624 if (req->file_priv)
2625 i915_gem_request_remove_from_client(req);
2626
Thomas Daniel0794aed2014-11-25 10:39:25 +00002627 if (ctx) {
2628 if (i915.enable_execlists) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002629 if (ctx != req->ring->default_context)
2630 intel_lr_context_unpin(req);
Thomas Daniel0794aed2014-11-25 10:39:25 +00002631 }
John Harrisonabfe2622014-11-24 18:49:24 +00002632
Oscar Mateodcb4c122014-11-13 10:28:10 +00002633 i915_gem_context_unreference(ctx);
2634 }
John Harrisonabfe2622014-11-24 18:49:24 +00002635
Chris Wilsonefab6d82015-04-07 16:20:57 +01002636 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002637}
2638
John Harrison6689cb22015-03-19 12:30:08 +00002639int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002640 struct intel_context *ctx,
2641 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002642{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002643 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002644 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002645 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002646
John Harrison217e46b2015-05-29 17:43:29 +01002647 if (!req_out)
2648 return -EINVAL;
2649
John Harrisonbccca492015-05-29 17:44:11 +01002650 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002651
Daniel Vettereed29a52015-05-21 14:21:25 +02002652 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2653 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002654 return -ENOMEM;
2655
Daniel Vettereed29a52015-05-21 14:21:25 +02002656 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002657 if (ret)
2658 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002659
John Harrison40e895c2015-05-29 17:43:26 +01002660 kref_init(&req->ref);
2661 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002662 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002663 req->ctx = ctx;
2664 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002665
2666 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002667 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002668 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002669 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002670 if (ret) {
2671 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002672 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002673 }
John Harrison6689cb22015-03-19 12:30:08 +00002674
John Harrison29b1b412015-06-18 13:10:09 +01002675 /*
2676 * Reserve space in the ring buffer for all the commands required to
2677 * eventually emit this request. This is to guarantee that the
2678 * i915_add_request() call can't fail. Note that the reserve may need
2679 * to be redone if the request is not actually submitted straight
2680 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002681 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002682 if (i915.enable_execlists)
2683 ret = intel_logical_ring_reserve_space(req);
2684 else
2685 ret = intel_ring_reserve_space(req);
2686 if (ret) {
2687 /*
2688 * At this point, the request is fully allocated even if not
2689 * fully prepared. Thus it can be cleaned up using the proper
2690 * free code.
2691 */
2692 i915_gem_request_cancel(req);
2693 return ret;
2694 }
John Harrison29b1b412015-06-18 13:10:09 +01002695
John Harrisonbccca492015-05-29 17:44:11 +01002696 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002697 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002698
2699err:
2700 kmem_cache_free(dev_priv->requests, req);
2701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002702}
2703
John Harrison29b1b412015-06-18 13:10:09 +01002704void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2705{
2706 intel_ring_reserved_space_cancel(req->ringbuf);
2707
2708 i915_gem_request_unreference(req);
2709}
2710
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002711struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002712i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002713{
Chris Wilson4db080f2013-12-04 11:37:09 +00002714 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002715
Chris Wilson4db080f2013-12-04 11:37:09 +00002716 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002717 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002718 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002719
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002720 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002721 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002722
2723 return NULL;
2724}
2725
2726static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002727 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002728{
2729 struct drm_i915_gem_request *request;
2730 bool ring_hung;
2731
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002732 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002733
2734 if (request == NULL)
2735 return;
2736
2737 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2738
Mika Kuoppala939fd762014-01-30 19:04:44 +02002739 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002740
2741 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002742 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002743}
2744
2745static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002746 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002747{
Chris Wilsondfaae392010-09-22 10:31:52 +01002748 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002749 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002750
Chris Wilson05394f32010-11-08 19:18:58 +00002751 obj = list_first_entry(&ring->active_list,
2752 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002753 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002754
Chris Wilsonb4716182015-04-27 13:41:17 +01002755 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002756 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002757
2758 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002759 * Clear the execlists queue up before freeing the requests, as those
2760 * are the ones that keep the context and ringbuffer backing objects
2761 * pinned in place.
2762 */
2763 while (!list_empty(&ring->execlist_queue)) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002764 struct drm_i915_gem_request *submit_req;
Oscar Mateodcb4c122014-11-13 10:28:10 +00002765
2766 submit_req = list_first_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002767 struct drm_i915_gem_request,
Oscar Mateodcb4c122014-11-13 10:28:10 +00002768 execlist_link);
2769 list_del(&submit_req->execlist_link);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002770
2771 if (submit_req->ctx != ring->default_context)
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002772 intel_lr_context_unpin(submit_req);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002773
Nick Hoathb3a38992015-02-19 16:30:47 +00002774 i915_gem_request_unreference(submit_req);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002775 }
2776
2777 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002778 * We must free the requests after all the corresponding objects have
2779 * been moved off active lists. Which is the same order as the normal
2780 * retire_requests function does. This is important if object hold
2781 * implicit references on things like e.g. ppgtt address spaces through
2782 * the request.
2783 */
2784 while (!list_empty(&ring->request_list)) {
2785 struct drm_i915_gem_request *request;
2786
2787 request = list_first_entry(&ring->request_list,
2788 struct drm_i915_gem_request,
2789 list);
2790
Chris Wilsonb4716182015-04-27 13:41:17 +01002791 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002792 }
Chris Wilson312817a2010-11-22 11:50:11 +00002793}
2794
Chris Wilson069efc12010-09-30 16:53:18 +01002795void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002796{
Chris Wilsondfaae392010-09-22 10:31:52 +01002797 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002798 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002799 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002800
Chris Wilson4db080f2013-12-04 11:37:09 +00002801 /*
2802 * Before we free the objects from the requests, we need to inspect
2803 * them for finding the guilty party. As the requests only borrow
2804 * their reference to the objects, the inspection must be done first.
2805 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002806 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002807 i915_gem_reset_ring_status(dev_priv, ring);
2808
2809 for_each_ring(ring, dev_priv, i)
2810 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002811
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002812 i915_gem_context_reset(dev);
2813
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002814 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002815
2816 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002817}
2818
2819/**
2820 * This function clears the request list as sequence numbers are passed.
2821 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002822void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002823i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002824{
Chris Wilsondb53a302011-02-03 11:57:46 +00002825 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002826
Chris Wilson832a3aa2015-03-18 18:19:22 +00002827 /* Retire requests first as we use it above for the early return.
2828 * If we retire requests last, we may use a later seqno and so clear
2829 * the requests lists without clearing the active list, leading to
2830 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002831 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002832 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002833 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002834
Zou Nan hai852835f2010-05-21 09:08:56 +08002835 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002836 struct drm_i915_gem_request,
2837 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002838
John Harrison1b5a4332014-11-24 18:49:42 +00002839 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002840 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002841
Chris Wilsonb4716182015-04-27 13:41:17 +01002842 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002843 }
2844
Chris Wilson832a3aa2015-03-18 18:19:22 +00002845 /* Move any buffers on the active list that are no longer referenced
2846 * by the ringbuffer to the flushing/inactive lists as appropriate,
2847 * before we free the context associated with the requests.
2848 */
2849 while (!list_empty(&ring->active_list)) {
2850 struct drm_i915_gem_object *obj;
2851
2852 obj = list_first_entry(&ring->active_list,
2853 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002854 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002855
Chris Wilsonb4716182015-04-27 13:41:17 +01002856 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002857 break;
2858
Chris Wilsonb4716182015-04-27 13:41:17 +01002859 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002860 }
2861
John Harrison581c26e82014-11-24 18:49:39 +00002862 if (unlikely(ring->trace_irq_req &&
2863 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002864 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002865 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002866 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002867
Chris Wilsondb53a302011-02-03 11:57:46 +00002868 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002869}
2870
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002871bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002872i915_gem_retire_requests(struct drm_device *dev)
2873{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002874 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002875 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002876 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002877 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002878
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002879 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002880 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002881 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002882 if (i915.enable_execlists) {
2883 unsigned long flags;
2884
2885 spin_lock_irqsave(&ring->execlist_lock, flags);
2886 idle &= list_empty(&ring->execlist_queue);
2887 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2888
2889 intel_execlists_retire_requests(ring);
2890 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002891 }
2892
2893 if (idle)
2894 mod_delayed_work(dev_priv->wq,
2895 &dev_priv->mm.idle_work,
2896 msecs_to_jiffies(100));
2897
2898 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002899}
2900
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002901static void
Eric Anholt673a3942008-07-30 12:06:12 -07002902i915_gem_retire_work_handler(struct work_struct *work)
2903{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002904 struct drm_i915_private *dev_priv =
2905 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2906 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002907 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002908
Chris Wilson891b48c2010-09-29 12:26:37 +01002909 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002910 idle = false;
2911 if (mutex_trylock(&dev->struct_mutex)) {
2912 idle = i915_gem_retire_requests(dev);
2913 mutex_unlock(&dev->struct_mutex);
2914 }
2915 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002916 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2917 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002918}
Chris Wilson891b48c2010-09-29 12:26:37 +01002919
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002920static void
2921i915_gem_idle_work_handler(struct work_struct *work)
2922{
2923 struct drm_i915_private *dev_priv =
2924 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002925 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002926 struct intel_engine_cs *ring;
2927 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002928
Chris Wilson423795c2015-04-07 16:21:08 +01002929 for_each_ring(ring, dev_priv, i)
2930 if (!list_empty(&ring->request_list))
2931 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002932
Chris Wilson35c94182015-04-07 16:20:37 +01002933 intel_mark_idle(dev);
2934
2935 if (mutex_trylock(&dev->struct_mutex)) {
2936 struct intel_engine_cs *ring;
2937 int i;
2938
2939 for_each_ring(ring, dev_priv, i)
2940 i915_gem_batch_pool_fini(&ring->batch_pool);
2941
2942 mutex_unlock(&dev->struct_mutex);
2943 }
Eric Anholt673a3942008-07-30 12:06:12 -07002944}
2945
Ben Widawsky5816d642012-04-11 11:18:19 -07002946/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002947 * Ensures that an object will eventually get non-busy by flushing any required
2948 * write domains, emitting any outstanding lazy request and retiring and
2949 * completed requests.
2950 */
2951static int
2952i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
2953{
John Harrisona5ac0f92015-05-29 17:44:15 +01002954 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002955
Chris Wilsonb4716182015-04-27 13:41:17 +01002956 if (!obj->active)
2957 return 0;
John Harrison41c52412014-11-24 18:49:43 +00002958
Chris Wilsonb4716182015-04-27 13:41:17 +01002959 for (i = 0; i < I915_NUM_RINGS; i++) {
2960 struct drm_i915_gem_request *req;
2961
2962 req = obj->last_read_req[i];
2963 if (req == NULL)
2964 continue;
2965
2966 if (list_empty(&req->list))
2967 goto retire;
2968
Chris Wilsonb4716182015-04-27 13:41:17 +01002969 if (i915_gem_request_completed(req, true)) {
2970 __i915_gem_request_retire__upto(req);
2971retire:
2972 i915_gem_object_retire__read(obj, i);
2973 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02002974 }
2975
2976 return 0;
2977}
2978
2979/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002980 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
2981 * @DRM_IOCTL_ARGS: standard ioctl arguments
2982 *
2983 * Returns 0 if successful, else an error is returned with the remaining time in
2984 * the timeout parameter.
2985 * -ETIME: object is still busy after timeout
2986 * -ERESTARTSYS: signal interrupted the wait
2987 * -ENONENT: object doesn't exist
2988 * Also possible, but rare:
2989 * -EAGAIN: GPU wedged
2990 * -ENOMEM: damn
2991 * -ENODEV: Internal IRQ fail
2992 * -E?: The add request failed
2993 *
2994 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2995 * non-zero timeout parameter the wait ioctl will wait for the given number of
2996 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2997 * without holding struct_mutex the object may become re-busied before this
2998 * function completes. A similar but shorter * race condition exists in the busy
2999 * ioctl
3000 */
3001int
3002i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3003{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003004 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003005 struct drm_i915_gem_wait *args = data;
3006 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003007 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003008 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003009 int i, n = 0;
3010 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003011
Daniel Vetter11b5d512014-09-29 15:31:26 +02003012 if (args->flags != 0)
3013 return -EINVAL;
3014
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003015 ret = i915_mutex_lock_interruptible(dev);
3016 if (ret)
3017 return ret;
3018
3019 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3020 if (&obj->base == NULL) {
3021 mutex_unlock(&dev->struct_mutex);
3022 return -ENOENT;
3023 }
3024
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003025 /* Need to make sure the object gets inactive eventually. */
3026 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003027 if (ret)
3028 goto out;
3029
Chris Wilsonb4716182015-04-27 13:41:17 +01003030 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003031 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003032
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003033 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003034 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003035 */
Chris Wilson762e4582015-03-04 18:09:26 +00003036 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003037 ret = -ETIME;
3038 goto out;
3039 }
3040
3041 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003042 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003043
3044 for (i = 0; i < I915_NUM_RINGS; i++) {
3045 if (obj->last_read_req[i] == NULL)
3046 continue;
3047
3048 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3049 }
3050
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003051 mutex_unlock(&dev->struct_mutex);
3052
Chris Wilsonb4716182015-04-27 13:41:17 +01003053 for (i = 0; i < n; i++) {
3054 if (ret == 0)
3055 ret = __i915_wait_request(req[i], reset_counter, true,
3056 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
3057 file->driver_priv);
3058 i915_gem_request_unreference__unlocked(req[i]);
3059 }
John Harrisonff865882014-11-24 18:49:28 +00003060 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003061
3062out:
3063 drm_gem_object_unreference(&obj->base);
3064 mutex_unlock(&dev->struct_mutex);
3065 return ret;
3066}
3067
Chris Wilsonb4716182015-04-27 13:41:17 +01003068static int
3069__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3070 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003071 struct drm_i915_gem_request *from_req,
3072 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003073{
3074 struct intel_engine_cs *from;
3075 int ret;
3076
John Harrison91af1272015-06-18 13:14:56 +01003077 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003078 if (to == from)
3079 return 0;
3080
John Harrison91af1272015-06-18 13:14:56 +01003081 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003082 return 0;
3083
Chris Wilsonb4716182015-04-27 13:41:17 +01003084 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003085 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003086 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003087 atomic_read(&i915->gpu_error.reset_counter),
3088 i915->mm.interruptible,
3089 NULL,
3090 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003091 if (ret)
3092 return ret;
3093
John Harrison91af1272015-06-18 13:14:56 +01003094 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003095 } else {
3096 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003097 u32 seqno = i915_gem_request_get_seqno(from_req);
3098
3099 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003100
3101 if (seqno <= from->semaphore.sync_seqno[idx])
3102 return 0;
3103
John Harrison91af1272015-06-18 13:14:56 +01003104 if (*to_req == NULL) {
3105 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3106 if (ret)
3107 return ret;
3108 }
3109
John Harrison599d9242015-05-29 17:44:04 +01003110 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3111 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003112 if (ret)
3113 return ret;
3114
3115 /* We use last_read_req because sync_to()
3116 * might have just caused seqno wrap under
3117 * the radar.
3118 */
3119 from->semaphore.sync_seqno[idx] =
3120 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3121 }
3122
3123 return 0;
3124}
3125
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003126/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003127 * i915_gem_object_sync - sync an object to a ring.
3128 *
3129 * @obj: object which may be in use on another ring.
3130 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003131 * @to_req: request we wish to use the object for. See below.
3132 * This will be allocated and returned if a request is
3133 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003134 *
3135 * This code is meant to abstract object synchronization with the GPU.
3136 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003137 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003138 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003139 * into a buffer at any time, but multiple readers. To ensure each has
3140 * a coherent view of memory, we must:
3141 *
3142 * - If there is an outstanding write request to the object, the new
3143 * request must wait for it to complete (either CPU or in hw, requests
3144 * on the same ring will be naturally ordered).
3145 *
3146 * - If we are a write request (pending_write_domain is set), the new
3147 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003148 *
John Harrison91af1272015-06-18 13:14:56 +01003149 * For CPU synchronisation (NULL to) no request is required. For syncing with
3150 * rings to_req must be non-NULL. However, a request does not have to be
3151 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3152 * request will be allocated automatically and returned through *to_req. Note
3153 * that it is not guaranteed that commands will be emitted (because the system
3154 * might already be idle). Hence there is no need to create a request that
3155 * might never have any work submitted. Note further that if a request is
3156 * returned in *to_req, it is the responsibility of the caller to submit
3157 * that request (after potentially adding more work to it).
3158 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003159 * Returns 0 if successful, else propagates up the lower layer error.
3160 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003161int
3162i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003163 struct intel_engine_cs *to,
3164 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003165{
Chris Wilsonb4716182015-04-27 13:41:17 +01003166 const bool readonly = obj->base.pending_write_domain == 0;
3167 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3168 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003169
Chris Wilsonb4716182015-04-27 13:41:17 +01003170 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003171 return 0;
3172
Chris Wilsonb4716182015-04-27 13:41:17 +01003173 if (to == NULL)
3174 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003175
Chris Wilsonb4716182015-04-27 13:41:17 +01003176 n = 0;
3177 if (readonly) {
3178 if (obj->last_write_req)
3179 req[n++] = obj->last_write_req;
3180 } else {
3181 for (i = 0; i < I915_NUM_RINGS; i++)
3182 if (obj->last_read_req[i])
3183 req[n++] = obj->last_read_req[i];
3184 }
3185 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003186 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003187 if (ret)
3188 return ret;
3189 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003190
Chris Wilsonb4716182015-04-27 13:41:17 +01003191 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003192}
3193
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003194static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3195{
3196 u32 old_write_domain, old_read_domains;
3197
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003198 /* Force a pagefault for domain tracking on next user access */
3199 i915_gem_release_mmap(obj);
3200
Keith Packardb97c3d92011-06-24 21:02:59 -07003201 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3202 return;
3203
Chris Wilson97c809fd2012-10-09 19:24:38 +01003204 /* Wait for any direct GTT access to complete */
3205 mb();
3206
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003207 old_read_domains = obj->base.read_domains;
3208 old_write_domain = obj->base.write_domain;
3209
3210 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3211 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3212
3213 trace_i915_gem_object_change_domain(obj,
3214 old_read_domains,
3215 old_write_domain);
3216}
3217
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003218static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003219{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003220 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003221 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003222 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003223
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003224 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003225 return 0;
3226
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003227 if (!drm_mm_node_allocated(&vma->node)) {
3228 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003229 return 0;
3230 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003231
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003232 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003233 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003234
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003235 BUG_ON(obj->pages == NULL);
3236
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003237 if (wait) {
3238 ret = i915_gem_object_wait_rendering(obj, false);
3239 if (ret)
3240 return ret;
3241 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003242
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003243 if (i915_is_ggtt(vma->vm) &&
3244 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003245 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003246
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003247 /* release the fence reg _after_ flushing */
3248 ret = i915_gem_object_put_fence(obj);
3249 if (ret)
3250 return ret;
3251 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003252
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003253 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003254
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003255 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003256 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003257
Chris Wilson64bf9302014-02-25 14:23:28 +00003258 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003259 if (i915_is_ggtt(vma->vm)) {
3260 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3261 obj->map_and_fenceable = false;
3262 } else if (vma->ggtt_view.pages) {
3263 sg_free_table(vma->ggtt_view.pages);
3264 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003265 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003266 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003267 }
Eric Anholt673a3942008-07-30 12:06:12 -07003268
Ben Widawsky2f633152013-07-17 12:19:03 -07003269 drm_mm_remove_node(&vma->node);
3270 i915_gem_vma_destroy(vma);
3271
3272 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003273 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003274 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003275 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003276
Chris Wilson70903c32013-12-04 09:59:09 +00003277 /* And finally now the object is completely decoupled from this vma,
3278 * we can drop its hold on the backing storage and allow it to be
3279 * reaped by the shrinker.
3280 */
3281 i915_gem_object_unpin_pages(obj);
3282
Chris Wilson88241782011-01-07 17:09:48 +00003283 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003284}
3285
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003286int i915_vma_unbind(struct i915_vma *vma)
3287{
3288 return __i915_vma_unbind(vma, true);
3289}
3290
3291int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3292{
3293 return __i915_vma_unbind(vma, false);
3294}
3295
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003296int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003297{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003298 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003299 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003300 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003301
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003302 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003303 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003304 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003305 struct drm_i915_gem_request *req;
3306
3307 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003308 if (ret)
3309 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003310
John Harrisonba01cc92015-05-29 17:43:41 +01003311 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003312 if (ret) {
3313 i915_gem_request_cancel(req);
3314 return ret;
3315 }
3316
John Harrison75289872015-05-29 17:43:49 +01003317 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003318 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003319
Chris Wilson3e960502012-11-27 16:22:54 +00003320 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003321 if (ret)
3322 return ret;
3323 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003324
Chris Wilsonb4716182015-04-27 13:41:17 +01003325 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003326 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003327}
3328
Chris Wilson4144f9b2014-09-11 08:43:48 +01003329static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003330 unsigned long cache_level)
3331{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003332 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003333 struct drm_mm_node *other;
3334
Chris Wilson4144f9b2014-09-11 08:43:48 +01003335 /*
3336 * On some machines we have to be careful when putting differing types
3337 * of snoopable memory together to avoid the prefetcher crossing memory
3338 * domains and dying. During vm initialisation, we decide whether or not
3339 * these constraints apply and set the drm_mm.color_adjust
3340 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003341 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003342 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003343 return true;
3344
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003345 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003346 return true;
3347
3348 if (list_empty(&gtt_space->node_list))
3349 return true;
3350
3351 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3352 if (other->allocated && !other->hole_follows && other->color != cache_level)
3353 return false;
3354
3355 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3356 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3357 return false;
3358
3359 return true;
3360}
3361
Jesse Barnesde151cf2008-11-12 10:03:55 -08003362/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003363 * Finds free space in the GTT aperture and binds the object or a view of it
3364 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003365 */
Daniel Vetter262de142014-02-14 14:01:20 +01003366static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003367i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3368 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003369 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003370 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003371 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003372{
Chris Wilson05394f32010-11-08 19:18:58 +00003373 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003374 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierry65bd3422015-07-29 17:23:58 +01003375 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003376 u32 search_flag, alloc_flag;
3377 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003378 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003379 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003380 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003381
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003382 if (i915_is_ggtt(vm)) {
3383 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003384
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003385 if (WARN_ON(!ggtt_view))
3386 return ERR_PTR(-EINVAL);
3387
3388 view_size = i915_ggtt_view_size(obj, ggtt_view);
3389
3390 fence_size = i915_gem_get_gtt_size(dev,
3391 view_size,
3392 obj->tiling_mode);
3393 fence_alignment = i915_gem_get_gtt_alignment(dev,
3394 view_size,
3395 obj->tiling_mode,
3396 true);
3397 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3398 view_size,
3399 obj->tiling_mode,
3400 false);
3401 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3402 } else {
3403 fence_size = i915_gem_get_gtt_size(dev,
3404 obj->base.size,
3405 obj->tiling_mode);
3406 fence_alignment = i915_gem_get_gtt_alignment(dev,
3407 obj->base.size,
3408 obj->tiling_mode,
3409 true);
3410 unfenced_alignment =
3411 i915_gem_get_gtt_alignment(dev,
3412 obj->base.size,
3413 obj->tiling_mode,
3414 false);
3415 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3416 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003417
Michel Thierry101b5062015-10-01 13:33:57 +01003418 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3419 end = vm->total;
3420 if (flags & PIN_MAPPABLE)
3421 end = min_t(u64, end, dev_priv->gtt.mappable_end);
3422 if (flags & PIN_ZONE_4G)
3423 end = min_t(u64, end, (1ULL << 32));
3424
Eric Anholt673a3942008-07-30 12:06:12 -07003425 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003426 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003427 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003428 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003429 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3430 ggtt_view ? ggtt_view->type : 0,
3431 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003432 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003433 }
3434
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003435 /* If binding the object/GGTT view requires more space than the entire
3436 * aperture has, reject it early before evicting everything in a vain
3437 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003438 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003439 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003440 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003441 ggtt_view ? ggtt_view->type : 0,
3442 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003443 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003444 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003445 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003446 }
3447
Chris Wilson37e680a2012-06-07 15:38:42 +01003448 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003449 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003450 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003451
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003452 i915_gem_object_pin_pages(obj);
3453
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003454 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3455 i915_gem_obj_lookup_or_create_vma(obj, vm);
3456
Daniel Vetter262de142014-02-14 14:01:20 +01003457 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003458 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003459
Michel Thierry101b5062015-10-01 13:33:57 +01003460 if (flags & PIN_HIGH) {
3461 search_flag = DRM_MM_SEARCH_BELOW;
3462 alloc_flag = DRM_MM_CREATE_TOP;
3463 } else {
3464 search_flag = DRM_MM_SEARCH_DEFAULT;
3465 alloc_flag = DRM_MM_CREATE_DEFAULT;
3466 }
3467
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003468search_free:
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003469 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003470 size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003471 obj->cache_level,
3472 start, end,
Michel Thierry101b5062015-10-01 13:33:57 +01003473 search_flag,
3474 alloc_flag);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003475 if (ret) {
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003476 ret = i915_gem_evict_something(dev, vm, size, alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02003477 obj->cache_level,
3478 start, end,
3479 flags);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003480 if (ret == 0)
3481 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003482
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003483 goto err_free_vma;
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003484 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003485 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003486 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003487 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003488 }
3489
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003490 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003491 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003492 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003493 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003494
Ben Widawsky35c20a62013-05-31 11:28:48 -07003495 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003496 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003497
Daniel Vetter262de142014-02-14 14:01:20 +01003498 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003499
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003500err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003501 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003502err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003503 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003504 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003505err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003506 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003507 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003508}
3509
Chris Wilson000433b2013-08-08 14:41:09 +01003510bool
Chris Wilson2c225692013-08-09 12:26:45 +01003511i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3512 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003513{
Eric Anholt673a3942008-07-30 12:06:12 -07003514 /* If we don't have a page list set up, then we're not pinned
3515 * to GPU, and we can ignore the cache flush because it'll happen
3516 * again at bind time.
3517 */
Chris Wilson05394f32010-11-08 19:18:58 +00003518 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003519 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003520
Imre Deak769ce462013-02-13 21:56:05 +02003521 /*
3522 * Stolen memory is always coherent with the GPU as it is explicitly
3523 * marked as wc by the system, or the system is cache-coherent.
3524 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003525 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003526 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003527
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003528 /* If the GPU is snooping the contents of the CPU cache,
3529 * we do not need to manually clear the CPU cache lines. However,
3530 * the caches are only snooped when the render cache is
3531 * flushed/invalidated. As we always have to emit invalidations
3532 * and flushes when moving into and out of the RENDER domain, correct
3533 * snooping behaviour occurs naturally as the result of our domain
3534 * tracking.
3535 */
Chris Wilson0f719792015-01-13 13:32:52 +00003536 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3537 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003538 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003539 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003540
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003541 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003542 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003543 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003544
3545 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003546}
3547
3548/** Flushes the GTT write domain for the object if it's dirty. */
3549static void
Chris Wilson05394f32010-11-08 19:18:58 +00003550i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003551{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003552 uint32_t old_write_domain;
3553
Chris Wilson05394f32010-11-08 19:18:58 +00003554 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003555 return;
3556
Chris Wilson63256ec2011-01-04 18:42:07 +00003557 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003558 * to it immediately go to main memory as far as we know, so there's
3559 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003560 *
3561 * However, we do have to enforce the order so that all writes through
3562 * the GTT land before any writes to the device, such as updates to
3563 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003564 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003565 wmb();
3566
Chris Wilson05394f32010-11-08 19:18:58 +00003567 old_write_domain = obj->base.write_domain;
3568 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003569
Rodrigo Vivide152b62015-07-07 16:28:51 -07003570 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003571
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003572 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003573 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003574 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003575}
3576
3577/** Flushes the CPU write domain for the object if it's dirty. */
3578static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003579i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003580{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003581 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003582
Chris Wilson05394f32010-11-08 19:18:58 +00003583 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003584 return;
3585
Daniel Vettere62b59e2015-01-21 14:53:48 +01003586 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003587 i915_gem_chipset_flush(obj->base.dev);
3588
Chris Wilson05394f32010-11-08 19:18:58 +00003589 old_write_domain = obj->base.write_domain;
3590 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003591
Rodrigo Vivide152b62015-07-07 16:28:51 -07003592 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003593
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003594 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003595 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003596 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003597}
3598
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003599/**
3600 * Moves a single object to the GTT read, and possibly write domain.
3601 *
3602 * This function returns when the move is complete, including waiting on
3603 * flushes to occur.
3604 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003605int
Chris Wilson20217462010-11-23 15:26:33 +00003606i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003607{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003608 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303609 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003610 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003611
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003612 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3613 return 0;
3614
Chris Wilson0201f1e2012-07-20 12:41:01 +01003615 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003616 if (ret)
3617 return ret;
3618
Chris Wilson43566de2015-01-02 16:29:29 +05303619 /* Flush and acquire obj->pages so that we are coherent through
3620 * direct access in memory with previous cached writes through
3621 * shmemfs and that our cache domain tracking remains valid.
3622 * For example, if the obj->filp was moved to swap without us
3623 * being notified and releasing the pages, we would mistakenly
3624 * continue to assume that the obj remained out of the CPU cached
3625 * domain.
3626 */
3627 ret = i915_gem_object_get_pages(obj);
3628 if (ret)
3629 return ret;
3630
Daniel Vettere62b59e2015-01-21 14:53:48 +01003631 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003632
Chris Wilsond0a57782012-10-09 19:24:37 +01003633 /* Serialise direct access to this object with the barriers for
3634 * coherent writes from the GPU, by effectively invalidating the
3635 * GTT domain upon first access.
3636 */
3637 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3638 mb();
3639
Chris Wilson05394f32010-11-08 19:18:58 +00003640 old_write_domain = obj->base.write_domain;
3641 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003642
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003643 /* It should now be out of any other write domains, and we can update
3644 * the domain values for our changes.
3645 */
Chris Wilson05394f32010-11-08 19:18:58 +00003646 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3647 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003648 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003649 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3650 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3651 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003652 }
3653
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003654 trace_i915_gem_object_change_domain(obj,
3655 old_read_domains,
3656 old_write_domain);
3657
Chris Wilson8325a092012-04-24 15:52:35 +01003658 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303659 vma = i915_gem_obj_to_ggtt(obj);
3660 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003661 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303662 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003663
Eric Anholte47c68e2008-11-14 13:35:19 -08003664 return 0;
3665}
3666
Chris Wilsonef55f922015-10-09 14:11:27 +01003667/**
3668 * Changes the cache-level of an object across all VMA.
3669 *
3670 * After this function returns, the object will be in the new cache-level
3671 * across all GTT and the contents of the backing storage will be coherent,
3672 * with respect to the new cache-level. In order to keep the backing storage
3673 * coherent for all users, we only allow a single cache level to be set
3674 * globally on the object and prevent it from being changed whilst the
3675 * hardware is reading from the object. That is if the object is currently
3676 * on the scanout it will be set to uncached (or equivalent display
3677 * cache coherency) and all non-MOCS GPU access will also be uncached so
3678 * that all direct access to the scanout remains coherent.
3679 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003680int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3681 enum i915_cache_level cache_level)
3682{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003683 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003684 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003685 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003686 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003687
3688 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003689 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003690
Chris Wilsonef55f922015-10-09 14:11:27 +01003691 /* Inspect the list of currently bound VMA and unbind any that would
3692 * be invalid given the new cache-level. This is principally to
3693 * catch the issue of the CS prefetch crossing page boundaries and
3694 * reading an invalid PTE on older architectures.
3695 */
Chris Wilsondf6f7832014-03-21 07:40:56 +00003696 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003697 if (!drm_mm_node_allocated(&vma->node))
3698 continue;
3699
3700 if (vma->pin_count) {
3701 DRM_DEBUG("can not change the cache level of pinned objects\n");
3702 return -EBUSY;
3703 }
3704
Chris Wilson4144f9b2014-09-11 08:43:48 +01003705 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003706 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003707 if (ret)
3708 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003709 } else
3710 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003711 }
3712
Chris Wilsonef55f922015-10-09 14:11:27 +01003713 /* We can reuse the existing drm_mm nodes but need to change the
3714 * cache-level on the PTE. We could simply unbind them all and
3715 * rebind with the correct cache-level on next use. However since
3716 * we already have a valid slot, dma mapping, pages etc, we may as
3717 * rewrite the PTE in the belief that doing so tramples upon less
3718 * state and so involves less work.
3719 */
3720 if (bound) {
3721 /* Before we change the PTE, the GPU must not be accessing it.
3722 * If we wait upon the object, we know that all the bound
3723 * VMA are no longer active.
3724 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003725 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003726 if (ret)
3727 return ret;
3728
Chris Wilsonef55f922015-10-09 14:11:27 +01003729 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3730 /* Access to snoopable pages through the GTT is
3731 * incoherent and on some machines causes a hard
3732 * lockup. Relinquish the CPU mmaping to force
3733 * userspace to refault in the pages and we can
3734 * then double check if the GTT mapping is still
3735 * valid for that pointer access.
3736 */
3737 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003738
Chris Wilsonef55f922015-10-09 14:11:27 +01003739 /* As we no longer need a fence for GTT access,
3740 * we can relinquish it now (and so prevent having
3741 * to steal a fence from someone else on the next
3742 * fence request). Note GPU activity would have
3743 * dropped the fence as all snoopable access is
3744 * supposed to be linear.
3745 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003746 ret = i915_gem_object_put_fence(obj);
3747 if (ret)
3748 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003749 } else {
3750 /* We either have incoherent backing store and
3751 * so no GTT access or the architecture is fully
3752 * coherent. In such cases, existing GTT mmaps
3753 * ignore the cache bit in the PTE and we can
3754 * rewrite it without confusing the GPU or having
3755 * to force userspace to fault back in its mmaps.
3756 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003757 }
3758
Chris Wilsonef55f922015-10-09 14:11:27 +01003759 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3760 if (!drm_mm_node_allocated(&vma->node))
3761 continue;
3762
3763 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3764 if (ret)
3765 return ret;
3766 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003767 }
3768
Chris Wilson2c225692013-08-09 12:26:45 +01003769 list_for_each_entry(vma, &obj->vma_list, vma_link)
3770 vma->node.color = cache_level;
3771 obj->cache_level = cache_level;
3772
Ville Syrjäläed75a552015-08-11 19:47:10 +03003773out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003774 /* Flush the dirty CPU caches to the backing storage so that the
3775 * object is now coherent at its new cache level (with respect
3776 * to the access domain).
3777 */
Chris Wilson0f719792015-01-13 13:32:52 +00003778 if (obj->cache_dirty &&
3779 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3780 cpu_write_needs_clflush(obj)) {
3781 if (i915_gem_clflush_object(obj, true))
3782 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003783 }
3784
Chris Wilsone4ffd172011-04-04 09:44:39 +01003785 return 0;
3786}
3787
Ben Widawsky199adf42012-09-21 17:01:20 -07003788int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3789 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003790{
Ben Widawsky199adf42012-09-21 17:01:20 -07003791 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003792 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003793
3794 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003795 if (&obj->base == NULL)
3796 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003797
Chris Wilson651d7942013-08-08 14:41:10 +01003798 switch (obj->cache_level) {
3799 case I915_CACHE_LLC:
3800 case I915_CACHE_L3_LLC:
3801 args->caching = I915_CACHING_CACHED;
3802 break;
3803
Chris Wilson4257d3b2013-08-08 14:41:11 +01003804 case I915_CACHE_WT:
3805 args->caching = I915_CACHING_DISPLAY;
3806 break;
3807
Chris Wilson651d7942013-08-08 14:41:10 +01003808 default:
3809 args->caching = I915_CACHING_NONE;
3810 break;
3811 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003812
Chris Wilson432be692015-05-07 12:14:55 +01003813 drm_gem_object_unreference_unlocked(&obj->base);
3814 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003815}
3816
Ben Widawsky199adf42012-09-21 17:01:20 -07003817int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3818 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003819{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003820 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003821 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003822 struct drm_i915_gem_object *obj;
3823 enum i915_cache_level level;
3824 int ret;
3825
Ben Widawsky199adf42012-09-21 17:01:20 -07003826 switch (args->caching) {
3827 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003828 level = I915_CACHE_NONE;
3829 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003830 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003831 /*
3832 * Due to a HW issue on BXT A stepping, GPU stores via a
3833 * snooped mapping may leave stale data in a corresponding CPU
3834 * cacheline, whereas normally such cachelines would get
3835 * invalidated.
3836 */
3837 if (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)
3838 return -ENODEV;
3839
Chris Wilsone6994ae2012-07-10 10:27:08 +01003840 level = I915_CACHE_LLC;
3841 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003842 case I915_CACHING_DISPLAY:
3843 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3844 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003845 default:
3846 return -EINVAL;
3847 }
3848
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003849 intel_runtime_pm_get(dev_priv);
3850
Ben Widawsky3bc29132012-09-26 16:15:20 -07003851 ret = i915_mutex_lock_interruptible(dev);
3852 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003853 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003854
Chris Wilsone6994ae2012-07-10 10:27:08 +01003855 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3856 if (&obj->base == NULL) {
3857 ret = -ENOENT;
3858 goto unlock;
3859 }
3860
3861 ret = i915_gem_object_set_cache_level(obj, level);
3862
3863 drm_gem_object_unreference(&obj->base);
3864unlock:
3865 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003866rpm_put:
3867 intel_runtime_pm_put(dev_priv);
3868
Chris Wilsone6994ae2012-07-10 10:27:08 +01003869 return ret;
3870}
3871
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003872/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003873 * Prepare buffer for display plane (scanout, cursors, etc).
3874 * Can be called from an uninterruptible phase (modesetting) and allows
3875 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003876 */
3877int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003878i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3879 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003880 struct intel_engine_cs *pipelined,
John Harrison91af1272015-06-18 13:14:56 +01003881 struct drm_i915_gem_request **pipelined_request,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003882 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003883{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003884 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003885 int ret;
3886
John Harrison91af1272015-06-18 13:14:56 +01003887 ret = i915_gem_object_sync(obj, pipelined, pipelined_request);
Chris Wilsonb4716182015-04-27 13:41:17 +01003888 if (ret)
3889 return ret;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003890
Chris Wilsoncc98b412013-08-09 12:25:09 +01003891 /* Mark the pin_display early so that we account for the
3892 * display coherency whilst setting up the cache domains.
3893 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003894 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003895
Eric Anholta7ef0642011-03-29 16:59:54 -07003896 /* The display engine is not coherent with the LLC cache on gen6. As
3897 * a result, we make sure that the pinning that is about to occur is
3898 * done with uncached PTEs. This is lowest common denominator for all
3899 * chipsets.
3900 *
3901 * However for gen6+, we could do better by using the GFDT bit instead
3902 * of uncaching, which would allow us to flush all the LLC-cached data
3903 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3904 */
Chris Wilson651d7942013-08-08 14:41:10 +01003905 ret = i915_gem_object_set_cache_level(obj,
3906 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003907 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003908 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003909
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003910 /* As the user may map the buffer once pinned in the display plane
3911 * (e.g. libkms for the bootup splash), we have to ensure that we
3912 * always use map_and_fenceable for all scanout buffers.
3913 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003914 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3915 view->type == I915_GGTT_VIEW_NORMAL ?
3916 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003917 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003918 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003919
Daniel Vettere62b59e2015-01-21 14:53:48 +01003920 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003921
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003922 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003923 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003924
3925 /* It should now be out of any other write domains, and we can update
3926 * the domain values for our changes.
3927 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003928 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003929 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003930
3931 trace_i915_gem_object_change_domain(obj,
3932 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003933 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003934
3935 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003936
3937err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003938 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003939 return ret;
3940}
3941
3942void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003943i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3944 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003945{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003946 if (WARN_ON(obj->pin_display == 0))
3947 return;
3948
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003949 i915_gem_object_ggtt_unpin_view(obj, view);
3950
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003951 obj->pin_display--;
Chris Wilson85345512010-11-13 09:49:11 +00003952}
3953
Eric Anholte47c68e2008-11-14 13:35:19 -08003954/**
3955 * Moves a single object to the CPU read, and possibly write domain.
3956 *
3957 * This function returns when the move is complete, including waiting on
3958 * flushes to occur.
3959 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003960int
Chris Wilson919926a2010-11-12 13:42:53 +00003961i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003962{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003963 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003964 int ret;
3965
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003966 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3967 return 0;
3968
Chris Wilson0201f1e2012-07-20 12:41:01 +01003969 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003970 if (ret)
3971 return ret;
3972
Eric Anholte47c68e2008-11-14 13:35:19 -08003973 i915_gem_object_flush_gtt_write_domain(obj);
3974
Chris Wilson05394f32010-11-08 19:18:58 +00003975 old_write_domain = obj->base.write_domain;
3976 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003977
Eric Anholte47c68e2008-11-14 13:35:19 -08003978 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003979 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003980 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003981
Chris Wilson05394f32010-11-08 19:18:58 +00003982 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003983 }
3984
3985 /* It should now be out of any other write domains, and we can update
3986 * the domain values for our changes.
3987 */
Chris Wilson05394f32010-11-08 19:18:58 +00003988 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003989
3990 /* If we're writing through the CPU, then the GPU read domains will
3991 * need to be invalidated at next use.
3992 */
3993 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003994 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3995 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003996 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003997
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003998 trace_i915_gem_object_change_domain(obj,
3999 old_read_domains,
4000 old_write_domain);
4001
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004002 return 0;
4003}
4004
Eric Anholt673a3942008-07-30 12:06:12 -07004005/* Throttle our rendering by waiting until the ring has completed our requests
4006 * emitted over 20 msec ago.
4007 *
Eric Anholtb9624422009-06-03 07:27:35 +00004008 * Note that if we were to use the current jiffies each time around the loop,
4009 * we wouldn't escape the function with any frames outstanding if the time to
4010 * render a frame was over 20ms.
4011 *
Eric Anholt673a3942008-07-30 12:06:12 -07004012 * This should get us reasonable parallelism between CPU and GPU but also
4013 * relatively low latency when blocking on a particular request to finish.
4014 */
4015static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004016i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004017{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004018 struct drm_i915_private *dev_priv = dev->dev_private;
4019 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004020 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004021 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004022 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004023 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004024
Daniel Vetter308887a2012-11-14 17:14:06 +01004025 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4026 if (ret)
4027 return ret;
4028
4029 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4030 if (ret)
4031 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004032
Chris Wilson1c255952010-09-26 11:03:27 +01004033 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004034 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004035 if (time_after_eq(request->emitted_jiffies, recent_enough))
4036 break;
4037
John Harrisonfcfa423c2015-05-29 17:44:12 +01004038 /*
4039 * Note that the request might not have been submitted yet.
4040 * In which case emitted_jiffies will be zero.
4041 */
4042 if (!request->emitted_jiffies)
4043 continue;
4044
John Harrison54fb2412014-11-24 18:49:27 +00004045 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004046 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004047 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004048 if (target)
4049 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004050 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004051
John Harrison54fb2412014-11-24 18:49:27 +00004052 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004053 return 0;
4054
John Harrison9c654812014-11-24 18:49:35 +00004055 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004056 if (ret == 0)
4057 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004058
Chris Wilson41037f92015-03-27 11:01:36 +00004059 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004060
Eric Anholt673a3942008-07-30 12:06:12 -07004061 return ret;
4062}
4063
Chris Wilsond23db882014-05-23 08:48:08 +02004064static bool
4065i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4066{
4067 struct drm_i915_gem_object *obj = vma->obj;
4068
4069 if (alignment &&
4070 vma->node.start & (alignment - 1))
4071 return true;
4072
4073 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4074 return true;
4075
4076 if (flags & PIN_OFFSET_BIAS &&
4077 vma->node.start < (flags & PIN_OFFSET_MASK))
4078 return true;
4079
4080 return false;
4081}
4082
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004083static int
4084i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4085 struct i915_address_space *vm,
4086 const struct i915_ggtt_view *ggtt_view,
4087 uint32_t alignment,
4088 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004089{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004090 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004091 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004092 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004093 int ret;
4094
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004095 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4096 return -ENODEV;
4097
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004098 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004099 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004100
Chris Wilsonc826c442014-10-31 13:53:53 +00004101 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4102 return -EINVAL;
4103
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004104 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4105 return -EINVAL;
4106
4107 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4108 i915_gem_obj_to_vma(obj, vm);
4109
4110 if (IS_ERR(vma))
4111 return PTR_ERR(vma);
4112
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004113 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004114 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4115 return -EBUSY;
4116
Chris Wilsond23db882014-05-23 08:48:08 +02004117 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004118 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004119 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004120 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004121 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004122 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004123 upper_32_bits(vma->node.start),
4124 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004125 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004126 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004127 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004128 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004129 if (ret)
4130 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004131
4132 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004133 }
4134 }
4135
Chris Wilsonef79e172014-10-31 13:53:52 +00004136 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004137 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004138 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4139 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004140 if (IS_ERR(vma))
4141 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004142 } else {
4143 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004144 if (ret)
4145 return ret;
4146 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004147
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004148 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4149 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsonef79e172014-10-31 13:53:52 +00004150 bool mappable, fenceable;
4151 u32 fence_size, fence_alignment;
4152
4153 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4154 obj->base.size,
4155 obj->tiling_mode);
4156 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4157 obj->base.size,
4158 obj->tiling_mode,
4159 true);
4160
4161 fenceable = (vma->node.size == fence_size &&
4162 (vma->node.start & (fence_alignment - 1)) == 0);
4163
Chris Wilsone8dec1d2015-02-27 13:58:43 +00004164 mappable = (vma->node.start + fence_size <=
Chris Wilsonef79e172014-10-31 13:53:52 +00004165 dev_priv->gtt.mappable_end);
4166
4167 obj->map_and_fenceable = mappable && fenceable;
Chris Wilsonef79e172014-10-31 13:53:52 +00004168
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004169 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
Chris Wilsonef79e172014-10-31 13:53:52 +00004170 }
4171
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004172 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004173 return 0;
4174}
4175
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004176int
4177i915_gem_object_pin(struct drm_i915_gem_object *obj,
4178 struct i915_address_space *vm,
4179 uint32_t alignment,
4180 uint64_t flags)
4181{
4182 return i915_gem_object_do_pin(obj, vm,
4183 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4184 alignment, flags);
4185}
4186
4187int
4188i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4189 const struct i915_ggtt_view *view,
4190 uint32_t alignment,
4191 uint64_t flags)
4192{
4193 if (WARN_ONCE(!view, "no view specified"))
4194 return -EINVAL;
4195
4196 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004197 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004198}
4199
Eric Anholt673a3942008-07-30 12:06:12 -07004200void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004201i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4202 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004203{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004204 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004205
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004206 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004207 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004208 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004209
Chris Wilson30154652015-04-07 17:28:24 +01004210 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004211}
4212
4213int
Eric Anholt673a3942008-07-30 12:06:12 -07004214i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004215 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004216{
4217 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004218 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004219 int ret;
4220
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004221 ret = i915_mutex_lock_interruptible(dev);
4222 if (ret)
4223 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004224
Chris Wilson05394f32010-11-08 19:18:58 +00004225 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004226 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004227 ret = -ENOENT;
4228 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004229 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004230
Chris Wilson0be555b2010-08-04 15:36:30 +01004231 /* Count all active objects as busy, even if they are currently not used
4232 * by the gpu. Users of this interface expect objects to eventually
4233 * become non-busy without any further actions, therefore emit any
4234 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004235 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004236 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004237 if (ret)
4238 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004239
Chris Wilsonb4716182015-04-27 13:41:17 +01004240 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4241 args->busy = obj->active << 16;
4242 if (obj->last_write_req)
4243 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004244
Chris Wilsonb4716182015-04-27 13:41:17 +01004245unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004246 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004247unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004248 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004249 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004250}
4251
4252int
4253i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4254 struct drm_file *file_priv)
4255{
Akshay Joshi0206e352011-08-16 15:34:10 -04004256 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004257}
4258
Chris Wilson3ef94da2009-09-14 16:50:29 +01004259int
4260i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4261 struct drm_file *file_priv)
4262{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004263 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004264 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004265 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004266 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004267
4268 switch (args->madv) {
4269 case I915_MADV_DONTNEED:
4270 case I915_MADV_WILLNEED:
4271 break;
4272 default:
4273 return -EINVAL;
4274 }
4275
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004276 ret = i915_mutex_lock_interruptible(dev);
4277 if (ret)
4278 return ret;
4279
Chris Wilson05394f32010-11-08 19:18:58 +00004280 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004281 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004282 ret = -ENOENT;
4283 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004284 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004285
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004286 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004287 ret = -EINVAL;
4288 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004289 }
4290
Daniel Vetter656bfa32014-11-20 09:26:30 +01004291 if (obj->pages &&
4292 obj->tiling_mode != I915_TILING_NONE &&
4293 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4294 if (obj->madv == I915_MADV_WILLNEED)
4295 i915_gem_object_unpin_pages(obj);
4296 if (args->madv == I915_MADV_WILLNEED)
4297 i915_gem_object_pin_pages(obj);
4298 }
4299
Chris Wilson05394f32010-11-08 19:18:58 +00004300 if (obj->madv != __I915_MADV_PURGED)
4301 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004302
Chris Wilson6c085a72012-08-20 11:40:46 +02004303 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004304 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004305 i915_gem_object_truncate(obj);
4306
Chris Wilson05394f32010-11-08 19:18:58 +00004307 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004308
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004309out:
Chris Wilson05394f32010-11-08 19:18:58 +00004310 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004311unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004312 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004313 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004314}
4315
Chris Wilson37e680a2012-06-07 15:38:42 +01004316void i915_gem_object_init(struct drm_i915_gem_object *obj,
4317 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004318{
Chris Wilsonb4716182015-04-27 13:41:17 +01004319 int i;
4320
Ben Widawsky35c20a62013-05-31 11:28:48 -07004321 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004322 for (i = 0; i < I915_NUM_RINGS; i++)
4323 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004324 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004325 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004326 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004327
Chris Wilson37e680a2012-06-07 15:38:42 +01004328 obj->ops = ops;
4329
Chris Wilson0327d6b2012-08-11 15:41:06 +01004330 obj->fence_reg = I915_FENCE_REG_NONE;
4331 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004332
4333 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4334}
4335
Chris Wilson37e680a2012-06-07 15:38:42 +01004336static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4337 .get_pages = i915_gem_object_get_pages_gtt,
4338 .put_pages = i915_gem_object_put_pages_gtt,
4339};
4340
Chris Wilson05394f32010-11-08 19:18:58 +00004341struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4342 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004343{
Daniel Vetterc397b902010-04-09 19:05:07 +00004344 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004345 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004346 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004347
Chris Wilson42dcedd2012-11-15 11:32:30 +00004348 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004349 if (obj == NULL)
4350 return NULL;
4351
4352 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004353 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004354 return NULL;
4355 }
4356
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004357 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4358 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4359 /* 965gm cannot relocate objects above 4GiB. */
4360 mask &= ~__GFP_HIGHMEM;
4361 mask |= __GFP_DMA32;
4362 }
4363
Al Viro496ad9a2013-01-23 17:07:38 -05004364 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004365 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004366
Chris Wilson37e680a2012-06-07 15:38:42 +01004367 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004368
Daniel Vetterc397b902010-04-09 19:05:07 +00004369 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4370 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4371
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004372 if (HAS_LLC(dev)) {
4373 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004374 * cache) for about a 10% performance improvement
4375 * compared to uncached. Graphics requests other than
4376 * display scanout are coherent with the CPU in
4377 * accessing this cache. This means in this mode we
4378 * don't need to clflush on the CPU side, and on the
4379 * GPU side we only need to flush internal caches to
4380 * get data visible to the CPU.
4381 *
4382 * However, we maintain the display planes as UC, and so
4383 * need to rebind when first used as such.
4384 */
4385 obj->cache_level = I915_CACHE_LLC;
4386 } else
4387 obj->cache_level = I915_CACHE_NONE;
4388
Daniel Vetterd861e332013-07-24 23:25:03 +02004389 trace_i915_gem_object_create(obj);
4390
Chris Wilson05394f32010-11-08 19:18:58 +00004391 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004392}
4393
Chris Wilson340fbd82014-05-22 09:16:52 +01004394static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4395{
4396 /* If we are the last user of the backing storage (be it shmemfs
4397 * pages or stolen etc), we know that the pages are going to be
4398 * immediately released. In this case, we can then skip copying
4399 * back the contents from the GPU.
4400 */
4401
4402 if (obj->madv != I915_MADV_WILLNEED)
4403 return false;
4404
4405 if (obj->base.filp == NULL)
4406 return true;
4407
4408 /* At first glance, this looks racy, but then again so would be
4409 * userspace racing mmap against close. However, the first external
4410 * reference to the filp can only be obtained through the
4411 * i915_gem_mmap_ioctl() which safeguards us against the user
4412 * acquiring such a reference whilst we are in the middle of
4413 * freeing the object.
4414 */
4415 return atomic_long_read(&obj->base.filp->f_count) == 1;
4416}
4417
Chris Wilson1488fc02012-04-24 15:47:31 +01004418void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004419{
Chris Wilson1488fc02012-04-24 15:47:31 +01004420 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004421 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004422 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004423 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004424
Paulo Zanonif65c9162013-11-27 18:20:34 -02004425 intel_runtime_pm_get(dev_priv);
4426
Chris Wilson26e12f892011-03-20 11:20:19 +00004427 trace_i915_gem_object_destroy(obj);
4428
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004429 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004430 int ret;
4431
4432 vma->pin_count = 0;
4433 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004434 if (WARN_ON(ret == -ERESTARTSYS)) {
4435 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004436
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004437 was_interruptible = dev_priv->mm.interruptible;
4438 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004439
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004440 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004441
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004442 dev_priv->mm.interruptible = was_interruptible;
4443 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004444 }
4445
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004446 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4447 * before progressing. */
4448 if (obj->stolen)
4449 i915_gem_object_unpin_pages(obj);
4450
Daniel Vettera071fa02014-06-18 23:28:09 +02004451 WARN_ON(obj->frontbuffer_bits);
4452
Daniel Vetter656bfa32014-11-20 09:26:30 +01004453 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4454 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4455 obj->tiling_mode != I915_TILING_NONE)
4456 i915_gem_object_unpin_pages(obj);
4457
Ben Widawsky401c29f2013-05-31 11:28:47 -07004458 if (WARN_ON(obj->pages_pin_count))
4459 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004460 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004461 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004462 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004463 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004464
Chris Wilson9da3da62012-06-01 15:20:22 +01004465 BUG_ON(obj->pages);
4466
Chris Wilson2f745ad2012-09-04 21:02:58 +01004467 if (obj->base.import_attach)
4468 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004469
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004470 if (obj->ops->release)
4471 obj->ops->release(obj);
4472
Chris Wilson05394f32010-11-08 19:18:58 +00004473 drm_gem_object_release(&obj->base);
4474 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004475
Chris Wilson05394f32010-11-08 19:18:58 +00004476 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004477 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004478
4479 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004480}
4481
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004482struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4483 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004484{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004485 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004486 list_for_each_entry(vma, &obj->vma_list, vma_link) {
4487 if (i915_is_ggtt(vma->vm) &&
4488 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
4489 continue;
4490 if (vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004491 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004492 }
4493 return NULL;
4494}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004495
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004496struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4497 const struct i915_ggtt_view *view)
4498{
4499 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4500 struct i915_vma *vma;
4501
4502 if (WARN_ONCE(!view, "no view specified"))
4503 return ERR_PTR(-EINVAL);
4504
4505 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004506 if (vma->vm == ggtt &&
4507 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004508 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004509 return NULL;
4510}
4511
Ben Widawsky2f633152013-07-17 12:19:03 -07004512void i915_gem_vma_destroy(struct i915_vma *vma)
4513{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004514 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004515 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004516
4517 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4518 if (!list_empty(&vma->exec_list))
4519 return;
4520
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004521 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004522
Daniel Vetter841cd772014-08-06 15:04:48 +02004523 if (!i915_is_ggtt(vm))
4524 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004525
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004526 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004527
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004528 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004529}
4530
Chris Wilsone3efda42014-04-09 09:19:41 +01004531static void
4532i915_gem_stop_ringbuffers(struct drm_device *dev)
4533{
4534 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004535 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004536 int i;
4537
4538 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004539 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004540}
4541
Jesse Barnes5669fca2009-02-17 15:13:31 -08004542int
Chris Wilson45c5f202013-10-16 11:50:01 +01004543i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004544{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004545 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004546 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004547
Chris Wilson45c5f202013-10-16 11:50:01 +01004548 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004549 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004550 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004551 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004552
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004553 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004554
Chris Wilsone3efda42014-04-09 09:19:41 +01004555 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004556 mutex_unlock(&dev->struct_mutex);
4557
Chris Wilson737b1502015-01-26 18:03:03 +02004558 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004559 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004560 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004561
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004562 /* Assert that we sucessfully flushed all the work and
4563 * reset the GPU back to its idle, low power state.
4564 */
4565 WARN_ON(dev_priv->mm.busy);
4566
Eric Anholt673a3942008-07-30 12:06:12 -07004567 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004568
4569err:
4570 mutex_unlock(&dev->struct_mutex);
4571 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004572}
4573
John Harrison6909a662015-05-29 17:43:51 +01004574int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004575{
John Harrison6909a662015-05-29 17:43:51 +01004576 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004577 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004578 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004579 u32 reg_base = GEN7_L3LOG_BASE + (slice * 0x200);
4580 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004581 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004582
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004583 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004584 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004585
John Harrison5fb9de12015-05-29 17:44:07 +01004586 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004587 if (ret)
4588 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004589
Ben Widawskyc3787e22013-09-17 21:12:44 -07004590 /*
4591 * Note: We do not worry about the concurrent register cacheline hang
4592 * here because no other code should access these registers other than
4593 * at initialization time.
4594 */
Ben Widawskyb9524a12012-05-25 16:56:24 -07004595 for (i = 0; i < GEN7_L3LOG_SIZE; i += 4) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004596 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
4597 intel_ring_emit(ring, reg_base + i);
4598 intel_ring_emit(ring, remap_info[i/4]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004599 }
4600
Ben Widawskyc3787e22013-09-17 21:12:44 -07004601 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004602
Ben Widawskyc3787e22013-09-17 21:12:44 -07004603 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004604}
4605
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004606void i915_gem_init_swizzling(struct drm_device *dev)
4607{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004608 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004609
Daniel Vetter11782b02012-01-31 16:47:55 +01004610 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004611 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4612 return;
4613
4614 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4615 DISP_TILE_SURFACE_SWIZZLING);
4616
Daniel Vetter11782b02012-01-31 16:47:55 +01004617 if (IS_GEN5(dev))
4618 return;
4619
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004620 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4621 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004622 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004623 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004624 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004625 else if (IS_GEN8(dev))
4626 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004627 else
4628 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004629}
Daniel Vettere21af882012-02-09 20:53:27 +01004630
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004631static void init_unused_ring(struct drm_device *dev, u32 base)
4632{
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634
4635 I915_WRITE(RING_CTL(base), 0);
4636 I915_WRITE(RING_HEAD(base), 0);
4637 I915_WRITE(RING_TAIL(base), 0);
4638 I915_WRITE(RING_START(base), 0);
4639}
4640
4641static void init_unused_rings(struct drm_device *dev)
4642{
4643 if (IS_I830(dev)) {
4644 init_unused_ring(dev, PRB1_BASE);
4645 init_unused_ring(dev, SRB0_BASE);
4646 init_unused_ring(dev, SRB1_BASE);
4647 init_unused_ring(dev, SRB2_BASE);
4648 init_unused_ring(dev, SRB3_BASE);
4649 } else if (IS_GEN2(dev)) {
4650 init_unused_ring(dev, SRB0_BASE);
4651 init_unused_ring(dev, SRB1_BASE);
4652 } else if (IS_GEN3(dev)) {
4653 init_unused_ring(dev, PRB1_BASE);
4654 init_unused_ring(dev, PRB2_BASE);
4655 }
4656}
4657
Oscar Mateoa83014d2014-07-24 17:04:21 +01004658int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004659{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004660 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004661 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004662
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004663 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004664 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004665 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004666
4667 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004668 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004669 if (ret)
4670 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004671 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004672
Jani Nikulad39398f2015-10-07 11:17:44 +03004673 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004674 ret = intel_init_blt_ring_buffer(dev);
4675 if (ret)
4676 goto cleanup_bsd_ring;
4677 }
4678
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004679 if (HAS_VEBOX(dev)) {
4680 ret = intel_init_vebox_ring_buffer(dev);
4681 if (ret)
4682 goto cleanup_blt_ring;
4683 }
4684
Zhao Yakui845f74a2014-04-17 10:37:37 +08004685 if (HAS_BSD2(dev)) {
4686 ret = intel_init_bsd2_ring_buffer(dev);
4687 if (ret)
4688 goto cleanup_vebox_ring;
4689 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004690
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004691 return 0;
4692
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004693cleanup_vebox_ring:
4694 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004695cleanup_blt_ring:
4696 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4697cleanup_bsd_ring:
4698 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4699cleanup_render_ring:
4700 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4701
4702 return ret;
4703}
4704
4705int
4706i915_gem_init_hw(struct drm_device *dev)
4707{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004708 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004709 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01004710 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004711
4712 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4713 return -EIO;
4714
Chris Wilson5e4f5182015-02-13 14:35:59 +00004715 /* Double layer security blanket, see i915_gem_init() */
4716 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4717
Ben Widawsky59124502013-07-04 11:02:05 -07004718 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004719 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004720
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004721 if (IS_HASWELL(dev))
4722 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4723 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004724
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004725 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004726 if (IS_IVYBRIDGE(dev)) {
4727 u32 temp = I915_READ(GEN7_MSG_CTL);
4728 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4729 I915_WRITE(GEN7_MSG_CTL, temp);
4730 } else if (INTEL_INFO(dev)->gen >= 7) {
4731 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4732 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4733 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4734 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004735 }
4736
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004737 i915_gem_init_swizzling(dev);
4738
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004739 /*
4740 * At least 830 can leave some of the unused rings
4741 * "active" (ie. head != tail) after resume which
4742 * will prevent c3 entry. Makes sure all unused rings
4743 * are totally idle.
4744 */
4745 init_unused_rings(dev);
4746
John Harrison90638cc2015-05-29 17:43:37 +01004747 BUG_ON(!dev_priv->ring[RCS].default_context);
4748
John Harrison4ad2fd82015-06-18 13:11:20 +01004749 ret = i915_ppgtt_init_hw(dev);
4750 if (ret) {
4751 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4752 goto out;
4753 }
4754
4755 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004756 for_each_ring(ring, dev_priv, i) {
4757 ret = ring->init_hw(ring);
4758 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004759 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004760 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004761
Alex Dai33a732f2015-08-12 15:43:36 +01004762 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004763 if (HAS_GUC_UCODE(dev)) {
4764 ret = intel_guc_ucode_load(dev);
4765 if (ret) {
4766 /*
4767 * If we got an error and GuC submission is enabled, map
4768 * the error to -EIO so the GPU will be declared wedged.
4769 * OTOH, if we didn't intend to use the GuC anyway, just
4770 * discard the error and carry on.
4771 */
4772 DRM_ERROR("Failed to initialize GuC, error %d%s\n", ret,
4773 i915.enable_guc_submission ? "" :
4774 " (ignored)");
4775 ret = i915.enable_guc_submission ? -EIO : 0;
4776 if (ret)
4777 goto out;
4778 }
Alex Dai33a732f2015-08-12 15:43:36 +01004779 }
4780
Nick Hoathe84fe802015-09-11 12:53:46 +01004781 /*
4782 * Increment the next seqno by 0x100 so we have a visible break
4783 * on re-initialisation
4784 */
4785 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4786 if (ret)
4787 goto out;
4788
John Harrison4ad2fd82015-06-18 13:11:20 +01004789 /* Now it is safe to go back round and do everything else: */
4790 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01004791 struct drm_i915_gem_request *req;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004792
John Harrison90638cc2015-05-29 17:43:37 +01004793 WARN_ON(!ring->default_context);
David Woodhousef48a0162015-01-20 17:21:42 +00004794
John Harrisondc4be60712015-05-29 17:43:39 +01004795 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
4796 if (ret) {
4797 i915_gem_cleanup_ringbuffer(dev);
4798 goto out;
4799 }
Daniel Vetter82460d92014-08-06 20:19:53 +02004800
John Harrison4ad2fd82015-06-18 13:11:20 +01004801 if (ring->id == RCS) {
4802 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01004803 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01004804 }
Ben Widawsky254f9652012-06-04 14:42:42 -07004805
John Harrisonb3dd6b92015-05-29 17:43:40 +01004806 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004807 if (ret && ret != -EIO) {
4808 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004809 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004810 i915_gem_cleanup_ringbuffer(dev);
4811 goto out;
4812 }
Ben Widawsky254f9652012-06-04 14:42:42 -07004813
John Harrisonb3dd6b92015-05-29 17:43:40 +01004814 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01004815 if (ret && ret != -EIO) {
4816 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004817 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01004818 i915_gem_cleanup_ringbuffer(dev);
4819 goto out;
4820 }
John Harrisondc4be60712015-05-29 17:43:39 +01004821
John Harrison75289872015-05-29 17:43:49 +01004822 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02004823 }
4824
Chris Wilson5e4f5182015-02-13 14:35:59 +00004825out:
4826 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004827 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004828}
4829
Chris Wilson1070a422012-04-24 15:47:41 +01004830int i915_gem_init(struct drm_device *dev)
4831{
4832 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004833 int ret;
4834
Oscar Mateo127f1002014-07-24 17:04:11 +01004835 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4836 i915.enable_execlists);
4837
Chris Wilson1070a422012-04-24 15:47:41 +01004838 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004839
4840 if (IS_VALLEYVIEW(dev)) {
4841 /* VLVA0 (potential hack), BIOS isn't actually waking us */
Imre Deak981a5ae2014-04-14 20:24:22 +03004842 I915_WRITE(VLV_GTLC_WAKE_CTRL, VLV_GTLC_ALLOWWAKEREQ);
4843 if (wait_for((I915_READ(VLV_GTLC_PW_STATUS) &
4844 VLV_GTLC_ALLOWWAKEACK), 10))
Jesse Barnesd62b4892013-03-08 10:45:53 -08004845 DRM_DEBUG_DRIVER("allow wake ack timed out\n");
4846 }
4847
Oscar Mateoa83014d2014-07-24 17:04:21 +01004848 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004849 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004850 dev_priv->gt.init_rings = i915_gem_init_rings;
4851 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4852 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004853 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004854 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004855 dev_priv->gt.init_rings = intel_logical_rings_init;
4856 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4857 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004858 }
4859
Chris Wilson5e4f5182015-02-13 14:35:59 +00004860 /* This is just a security blanket to placate dragons.
4861 * On some systems, we very sporadically observe that the first TLBs
4862 * used by the CS may be stale, despite us poking the TLB reset. If
4863 * we hold the forcewake during initialisation these problems
4864 * just magically go away.
4865 */
4866 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4867
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004868 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004869 if (ret)
4870 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004871
Ben Widawskyd7e50082012-12-18 10:31:25 -08004872 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004873
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004874 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004875 if (ret)
4876 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004877
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004878 ret = dev_priv->gt.init_rings(dev);
4879 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004880 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004881
4882 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004883 if (ret == -EIO) {
4884 /* Allow ring initialisation to fail by marking the GPU as
4885 * wedged. But we only want to do this where the GPU is angry,
4886 * for all other failure, such as an allocation failure, bail.
4887 */
4888 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004889 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004890 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004891 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004892
4893out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004894 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004895 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004896
Chris Wilson60990322014-04-09 09:19:42 +01004897 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004898}
4899
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004900void
4901i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4902{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004903 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004904 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004905 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004906
Chris Wilsonb4519512012-05-11 14:29:30 +01004907 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004908 dev_priv->gt.cleanup_ring(ring);
Niu,Binga6478282015-07-04 00:27:34 +08004909
4910 if (i915.enable_execlists)
4911 /*
4912 * Neither the BIOS, ourselves or any other kernel
4913 * expects the system to be in execlists mode on startup,
4914 * so we need to reset the GPU back to legacy mode.
4915 */
4916 intel_gpu_reset(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004917}
4918
Chris Wilson64193402010-10-24 12:38:05 +01004919static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004920init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004921{
4922 INIT_LIST_HEAD(&ring->active_list);
4923 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004924}
4925
Eric Anholt673a3942008-07-30 12:06:12 -07004926void
4927i915_gem_load(struct drm_device *dev)
4928{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004929 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004930 int i;
4931
Chris Wilsonefab6d82015-04-07 16:20:57 +01004932 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004933 kmem_cache_create("i915_gem_object",
4934 sizeof(struct drm_i915_gem_object), 0,
4935 SLAB_HWCACHE_ALIGN,
4936 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004937 dev_priv->vmas =
4938 kmem_cache_create("i915_gem_vma",
4939 sizeof(struct i915_vma), 0,
4940 SLAB_HWCACHE_ALIGN,
4941 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004942 dev_priv->requests =
4943 kmem_cache_create("i915_gem_request",
4944 sizeof(struct drm_i915_gem_request), 0,
4945 SLAB_HWCACHE_ALIGN,
4946 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004947
Ben Widawskyfc8c0672013-07-31 16:59:54 -07004948 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07004949 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004950 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4951 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004952 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004953 for (i = 0; i < I915_NUM_RINGS; i++)
4954 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02004955 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004956 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004957 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4958 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004959 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
4960 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004961 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004962
Chris Wilson72bfa192010-12-19 11:42:05 +00004963 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4964
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03004965 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev))
4966 dev_priv->num_fence_regs = 32;
4967 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004968 dev_priv->num_fence_regs = 16;
4969 else
4970 dev_priv->num_fence_regs = 8;
4971
Yu Zhangeb822892015-02-10 19:05:49 +08004972 if (intel_vgpu_active(dev))
4973 dev_priv->num_fence_regs =
4974 I915_READ(vgtif_reg(avail_rs.fence_num));
4975
Nick Hoathe84fe802015-09-11 12:53:46 +01004976 /*
4977 * Set initial sequence number for requests.
4978 * Using this number allows the wraparound to happen early,
4979 * catching any obvious problems.
4980 */
4981 dev_priv->next_seqno = ((u32)~0 - 0x1100);
4982 dev_priv->last_seqno = ((u32)~0 - 0x1101);
4983
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004984 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01004985 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
4986 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07004987
Eric Anholt673a3942008-07-30 12:06:12 -07004988 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004989 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004990
Chris Wilsonce453d82011-02-21 14:43:56 +00004991 dev_priv->mm.interruptible = true;
4992
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004993 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004994
4995 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004996}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004997
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004998void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004999{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005000 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005001
5002 /* Clean up our request list when the client is going away, so that
5003 * later retire_requests won't dereference our soon-to-be-gone
5004 * file_priv.
5005 */
Chris Wilson1c255952010-09-26 11:03:27 +01005006 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005007 while (!list_empty(&file_priv->mm.request_list)) {
5008 struct drm_i915_gem_request *request;
5009
5010 request = list_first_entry(&file_priv->mm.request_list,
5011 struct drm_i915_gem_request,
5012 client_list);
5013 list_del(&request->client_list);
5014 request->file_priv = NULL;
5015 }
Chris Wilson1c255952010-09-26 11:03:27 +01005016 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005017
Chris Wilson2e1b8732015-04-27 13:41:22 +01005018 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005019 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005020 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005021 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005022 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005023}
5024
5025int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5026{
5027 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005028 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005029
5030 DRM_DEBUG_DRIVER("\n");
5031
5032 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5033 if (!file_priv)
5034 return -ENOMEM;
5035
5036 file->driver_priv = file_priv;
5037 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005038 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005039 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005040
5041 spin_lock_init(&file_priv->mm.lock);
5042 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005043
Ben Widawskye422b882013-12-06 14:10:58 -08005044 ret = i915_gem_context_open(dev, file);
5045 if (ret)
5046 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005047
Ben Widawskye422b882013-12-06 14:10:58 -08005048 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005049}
5050
Daniel Vetterb680c372014-09-19 18:27:27 +02005051/**
5052 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005053 * @old: current GEM buffer for the frontbuffer slots
5054 * @new: new GEM buffer for the frontbuffer slots
5055 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005056 *
5057 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5058 * from @old and setting them in @new. Both @old and @new can be NULL.
5059 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005060void i915_gem_track_fb(struct drm_i915_gem_object *old,
5061 struct drm_i915_gem_object *new,
5062 unsigned frontbuffer_bits)
5063{
5064 if (old) {
5065 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5066 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5067 old->frontbuffer_bits &= ~frontbuffer_bits;
5068 }
5069
5070 if (new) {
5071 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5072 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5073 new->frontbuffer_bits |= frontbuffer_bits;
5074 }
5075}
5076
Ben Widawskya70a3142013-07-31 16:59:56 -07005077/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005078u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5079 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005080{
5081 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5082 struct i915_vma *vma;
5083
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005084 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005085
Ben Widawskya70a3142013-07-31 16:59:56 -07005086 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005087 if (i915_is_ggtt(vma->vm) &&
5088 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5089 continue;
5090 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005091 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005092 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005093
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005094 WARN(1, "%s vma for this object not found.\n",
5095 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005096 return -1;
5097}
5098
Michel Thierry088e0df2015-08-07 17:40:17 +01005099u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5100 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005101{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005102 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005103 struct i915_vma *vma;
5104
5105 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005106 if (vma->vm == ggtt &&
5107 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005108 return vma->node.start;
5109
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005110 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005111 return -1;
5112}
5113
5114bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5115 struct i915_address_space *vm)
5116{
5117 struct i915_vma *vma;
5118
5119 list_for_each_entry(vma, &o->vma_list, vma_link) {
5120 if (i915_is_ggtt(vma->vm) &&
5121 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5122 continue;
5123 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5124 return true;
5125 }
5126
5127 return false;
5128}
5129
5130bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005131 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005132{
5133 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5134 struct i915_vma *vma;
5135
5136 list_for_each_entry(vma, &o->vma_list, vma_link)
5137 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005138 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005139 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005140 return true;
5141
5142 return false;
5143}
5144
5145bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5146{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005147 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005148
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005149 list_for_each_entry(vma, &o->vma_list, vma_link)
5150 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005151 return true;
5152
5153 return false;
5154}
5155
5156unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5157 struct i915_address_space *vm)
5158{
5159 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5160 struct i915_vma *vma;
5161
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005162 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005163
5164 BUG_ON(list_empty(&o->vma_list));
5165
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005166 list_for_each_entry(vma, &o->vma_list, vma_link) {
5167 if (i915_is_ggtt(vma->vm) &&
5168 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5169 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005170 if (vma->vm == vm)
5171 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005172 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005173 return 0;
5174}
5175
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005176bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005177{
5178 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005179 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005180 if (vma->pin_count > 0)
5181 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005182
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005183 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005184}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005185
Dave Gordonea702992015-07-09 19:29:02 +01005186/* Allocate a new GEM object and fill it with the supplied data */
5187struct drm_i915_gem_object *
5188i915_gem_object_create_from_data(struct drm_device *dev,
5189 const void *data, size_t size)
5190{
5191 struct drm_i915_gem_object *obj;
5192 struct sg_table *sg;
5193 size_t bytes;
5194 int ret;
5195
5196 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5197 if (IS_ERR_OR_NULL(obj))
5198 return obj;
5199
5200 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5201 if (ret)
5202 goto fail;
5203
5204 ret = i915_gem_object_get_pages(obj);
5205 if (ret)
5206 goto fail;
5207
5208 i915_gem_object_pin_pages(obj);
5209 sg = obj->pages;
5210 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
5211 i915_gem_object_unpin_pages(obj);
5212
5213 if (WARN_ON(bytes != size)) {
5214 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5215 ret = -EFAULT;
5216 goto fail;
5217 }
5218
5219 return obj;
5220
5221fail:
5222 drm_gem_object_unreference(&obj->base);
5223 return ERR_PTR(ret);
5224}