blob: e68265b6fb46769bb864a31ff4c7bd54f8de7380 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
53 return HAS_LLC(dev) || level != I915_CACHE_NONE;
54}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
58 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Chris Wilson73aa8082010-09-30 11:46:12 +010064/* some bookkeeping */
65static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
Daniel Vetterc20e8352013-07-24 22:40:23 +020068 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010069 dev_priv->mm.object_count++;
70 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020071 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010072}
73
74static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
Daniel Vetterc20e8352013-07-24 22:40:23 +020077 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010078 dev_priv->mm.object_count--;
79 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081}
82
Chris Wilson21dd3732011-01-26 15:55:56 +000083static int
Daniel Vetter33196de2012-11-14 17:14:05 +010084i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010086 int ret;
87
Daniel Vetter7abb6902013-05-24 21:29:32 +020088#define EXIT_COND (!i915_reset_in_progress(error) || \
89 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010090 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091 return 0;
92
Daniel Vetter0a6759c2012-07-04 22:18:41 +020093 /*
94 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
95 * userspace. If it takes that long something really bad is going on and
96 * we should simply try to bail out and fail as gracefully as possible.
97 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 ret = wait_event_interruptible_timeout(error->reset_queue,
99 EXIT_COND,
100 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 if (ret == 0) {
102 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
103 return -EIO;
104 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108
Chris Wilson21dd3732011-01-26 15:55:56 +0000109 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110}
111
Chris Wilson54cf91d2010-11-25 18:00:26 +0000112int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113{
Daniel Vetter33196de2012-11-14 17:14:05 +0100114 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100115 int ret;
116
Daniel Vetter33196de2012-11-14 17:14:05 +0100117 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 if (ret)
119 return ret;
120
121 ret = mutex_lock_interruptible(&dev->struct_mutex);
122 if (ret)
123 return ret;
124
Chris Wilson23bc5982010-09-29 16:10:57 +0100125 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 return 0;
127}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100128
Eric Anholt673a3942008-07-30 12:06:12 -0700129int
Eric Anholt5a125c32008-10-22 21:40:13 -0700130i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000131 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700132{
Chris Wilson73aa8082010-09-30 11:46:12 +0100133 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100135 struct i915_gtt *ggtt = &dev_priv->gtt;
136 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000137 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700138
Chris Wilson6299f992010-11-24 12:23:44 +0000139 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100141 list_for_each_entry(vma, &ggtt->base.active_list, mm_list)
142 if (vma->pin_count)
143 pinned += vma->node.size;
144 list_for_each_entry(vma, &ggtt->base.inactive_list, mm_list)
145 if (vma->pin_count)
146 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100147 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700149 args->aper_size = dev_priv->gtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000151
Eric Anholt5a125c32008-10-22 21:40:13 -0700152 return 0;
153}
154
Chris Wilson6a2c4232014-11-04 04:51:40 -0800155static int
156i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100157{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800158 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
159 char *vaddr = obj->phys_handle->vaddr;
160 struct sg_table *st;
161 struct scatterlist *sg;
162 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100163
Chris Wilson6a2c4232014-11-04 04:51:40 -0800164 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
165 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100166
Chris Wilson6a2c4232014-11-04 04:51:40 -0800167 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
168 struct page *page;
169 char *src;
170
171 page = shmem_read_mapping_page(mapping, i);
172 if (IS_ERR(page))
173 return PTR_ERR(page);
174
175 src = kmap_atomic(page);
176 memcpy(vaddr, src, PAGE_SIZE);
177 drm_clflush_virt_range(vaddr, PAGE_SIZE);
178 kunmap_atomic(src);
179
180 page_cache_release(page);
181 vaddr += PAGE_SIZE;
182 }
183
184 i915_gem_chipset_flush(obj->base.dev);
185
186 st = kmalloc(sizeof(*st), GFP_KERNEL);
187 if (st == NULL)
188 return -ENOMEM;
189
190 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
191 kfree(st);
192 return -ENOMEM;
193 }
194
195 sg = st->sgl;
196 sg->offset = 0;
197 sg->length = obj->base.size;
198
199 sg_dma_address(sg) = obj->phys_handle->busaddr;
200 sg_dma_len(sg) = obj->base.size;
201
202 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203 return 0;
204}
205
206static void
207i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
208{
209 int ret;
210
211 BUG_ON(obj->madv == __I915_MADV_PURGED);
212
213 ret = i915_gem_object_set_to_cpu_domain(obj, true);
214 if (ret) {
215 /* In the event of a disaster, abandon all caches and
216 * hope for the best.
217 */
218 WARN_ON(ret != -EIO);
219 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
220 }
221
222 if (obj->madv == I915_MADV_DONTNEED)
223 obj->dirty = 0;
224
225 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100226 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100228 int i;
229
230 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231 struct page *page;
232 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100233
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 page = shmem_read_mapping_page(mapping, i);
235 if (IS_ERR(page))
236 continue;
237
238 dst = kmap_atomic(page);
239 drm_clflush_virt_range(vaddr, PAGE_SIZE);
240 memcpy(dst, vaddr, PAGE_SIZE);
241 kunmap_atomic(dst);
242
243 set_page_dirty(page);
244 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100245 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800246 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100247 vaddr += PAGE_SIZE;
248 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100250 }
251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 sg_free_table(obj->pages);
253 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254}
255
256static void
257i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
258{
259 drm_pci_free(obj->base.dev, obj->phys_handle);
260}
261
262static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
263 .get_pages = i915_gem_object_get_pages_phys,
264 .put_pages = i915_gem_object_put_pages_phys,
265 .release = i915_gem_object_release_phys,
266};
267
268static int
269drop_pages(struct drm_i915_gem_object *obj)
270{
271 struct i915_vma *vma, *next;
272 int ret;
273
274 drm_gem_object_reference(&obj->base);
275 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link)
276 if (i915_vma_unbind(vma))
277 break;
278
279 ret = i915_gem_object_put_pages(obj);
280 drm_gem_object_unreference(&obj->base);
281
282 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100283}
284
285int
286i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
287 int align)
288{
289 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800290 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100291
292 if (obj->phys_handle) {
293 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
294 return -EBUSY;
295
296 return 0;
297 }
298
299 if (obj->madv != I915_MADV_WILLNEED)
300 return -EFAULT;
301
302 if (obj->base.filp == NULL)
303 return -EINVAL;
304
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305 ret = drop_pages(obj);
306 if (ret)
307 return ret;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 /* create a new object */
310 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
311 if (!phys)
312 return -ENOMEM;
313
Chris Wilson00731152014-05-21 12:42:56 +0100314 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800315 obj->ops = &i915_gem_phys_ops;
316
317 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100318}
319
320static int
321i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
322 struct drm_i915_gem_pwrite *args,
323 struct drm_file *file_priv)
324{
325 struct drm_device *dev = obj->base.dev;
326 void *vaddr = obj->phys_handle->vaddr + args->offset;
327 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200328 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329
330 /* We manually control the domain here and pretend that it
331 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
332 */
333 ret = i915_gem_object_wait_rendering(obj, false);
334 if (ret)
335 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100336
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700337 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100338 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
339 unsigned long unwritten;
340
341 /* The physical object once assigned is fixed for the lifetime
342 * of the obj, so we can safely drop the lock and continue
343 * to access vaddr.
344 */
345 mutex_unlock(&dev->struct_mutex);
346 unwritten = copy_from_user(vaddr, user_data, args->size);
347 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200348 if (unwritten) {
349 ret = -EFAULT;
350 goto out;
351 }
Chris Wilson00731152014-05-21 12:42:56 +0100352 }
353
Chris Wilson6a2c4232014-11-04 04:51:40 -0800354 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100355 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200356
357out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700358 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200359 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100360}
361
Chris Wilson42dcedd2012-11-15 11:32:30 +0000362void *i915_gem_object_alloc(struct drm_device *dev)
363{
364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100365 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000366}
367
368void i915_gem_object_free(struct drm_i915_gem_object *obj)
369{
370 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100371 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374static int
375i915_gem_create(struct drm_file *file,
376 struct drm_device *dev,
377 uint64_t size,
378 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700379{
Chris Wilson05394f32010-11-08 19:18:58 +0000380 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300381 int ret;
382 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700383
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200385 if (size == 0)
386 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700387
388 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000389 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700390 if (obj == NULL)
391 return -ENOMEM;
392
Chris Wilson05394f32010-11-08 19:18:58 +0000393 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100394 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200395 drm_gem_object_unreference_unlocked(&obj->base);
396 if (ret)
397 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100398
Dave Airlieff72145b2011-02-07 12:16:14 +1000399 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700400 return 0;
401}
402
Dave Airlieff72145b2011-02-07 12:16:14 +1000403int
404i915_gem_dumb_create(struct drm_file *file,
405 struct drm_device *dev,
406 struct drm_mode_create_dumb *args)
407{
408 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300409 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000410 args->size = args->pitch * args->height;
411 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000412 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000413}
414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415/**
416 * Creates a new mm object and returns a handle to it.
417 */
418int
419i915_gem_create_ioctl(struct drm_device *dev, void *data,
420 struct drm_file *file)
421{
422 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200423
Dave Airlieff72145b2011-02-07 12:16:14 +1000424 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000425 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426}
427
Daniel Vetter8c599672011-12-14 13:57:31 +0100428static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100429__copy_to_user_swizzled(char __user *cpu_vaddr,
430 const char *gpu_vaddr, int gpu_offset,
431 int length)
432{
433 int ret, cpu_offset = 0;
434
435 while (length > 0) {
436 int cacheline_end = ALIGN(gpu_offset + 1, 64);
437 int this_length = min(cacheline_end - gpu_offset, length);
438 int swizzled_gpu_offset = gpu_offset ^ 64;
439
440 ret = __copy_to_user(cpu_vaddr + cpu_offset,
441 gpu_vaddr + swizzled_gpu_offset,
442 this_length);
443 if (ret)
444 return ret + length;
445
446 cpu_offset += this_length;
447 gpu_offset += this_length;
448 length -= this_length;
449 }
450
451 return 0;
452}
453
454static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700455__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
456 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
467 cpu_vaddr + cpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
Brad Volkin4c914c02014-02-18 10:15:45 -0800480/*
481 * Pins the specified object's pages and synchronizes the object with
482 * GPU accesses. Sets needs_clflush to non-zero if the caller should
483 * flush the object from the CPU cache.
484 */
485int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
486 int *needs_clflush)
487{
488 int ret;
489
490 *needs_clflush = 0;
491
492 if (!obj->base.filp)
493 return -EINVAL;
494
495 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
496 /* If we're not in the cpu read domain, set ourself into the gtt
497 * read domain and manually flush cachelines (if required). This
498 * optimizes for the case when the gpu will dirty the data
499 * anyway again before the next pread happens. */
500 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
501 obj->cache_level);
502 ret = i915_gem_object_wait_rendering(obj, true);
503 if (ret)
504 return ret;
505 }
506
507 ret = i915_gem_object_get_pages(obj);
508 if (ret)
509 return ret;
510
511 i915_gem_object_pin_pages(obj);
512
513 return ret;
514}
515
Daniel Vetterd174bd62012-03-25 19:47:40 +0200516/* Per-page copy function for the shmem pread fastpath.
517 * Flushes invalid cachelines before reading the target if
518 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700519static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200520shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
521 char __user *user_data,
522 bool page_do_bit17_swizzling, bool needs_clflush)
523{
524 char *vaddr;
525 int ret;
526
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200527 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200528 return -EINVAL;
529
530 vaddr = kmap_atomic(page);
531 if (needs_clflush)
532 drm_clflush_virt_range(vaddr + shmem_page_offset,
533 page_length);
534 ret = __copy_to_user_inatomic(user_data,
535 vaddr + shmem_page_offset,
536 page_length);
537 kunmap_atomic(vaddr);
538
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100539 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540}
541
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542static void
543shmem_clflush_swizzled_range(char *addr, unsigned long length,
544 bool swizzled)
545{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200547 unsigned long start = (unsigned long) addr;
548 unsigned long end = (unsigned long) addr + length;
549
550 /* For swizzling simply ensure that we always flush both
551 * channels. Lame, but simple and it works. Swizzled
552 * pwrite/pread is far from a hotpath - current userspace
553 * doesn't use it at all. */
554 start = round_down(start, 128);
555 end = round_up(end, 128);
556
557 drm_clflush_virt_range((void *)start, end - start);
558 } else {
559 drm_clflush_virt_range(addr, length);
560 }
561
562}
563
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564/* Only difference to the fast-path function is that this can handle bit17
565 * and uses non-atomic copy and kmap functions. */
566static int
567shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
568 char __user *user_data,
569 bool page_do_bit17_swizzling, bool needs_clflush)
570{
571 char *vaddr;
572 int ret;
573
574 vaddr = kmap(page);
575 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200576 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
577 page_length,
578 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200579
580 if (page_do_bit17_swizzling)
581 ret = __copy_to_user_swizzled(user_data,
582 vaddr, shmem_page_offset,
583 page_length);
584 else
585 ret = __copy_to_user(user_data,
586 vaddr + shmem_page_offset,
587 page_length);
588 kunmap(page);
589
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100590 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591}
592
Eric Anholteb014592009-03-10 11:44:52 -0700593static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200594i915_gem_shmem_pread(struct drm_device *dev,
595 struct drm_i915_gem_object *obj,
596 struct drm_i915_gem_pread *args,
597 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700598{
Daniel Vetter8461d222011-12-14 13:57:32 +0100599 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700600 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100601 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100602 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100603 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200604 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200605 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200606 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700607
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200608 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700609 remain = args->size;
610
Daniel Vetter8461d222011-12-14 13:57:32 +0100611 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700612
Brad Volkin4c914c02014-02-18 10:15:45 -0800613 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100614 if (ret)
615 return ret;
616
Eric Anholteb014592009-03-10 11:44:52 -0700617 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100618
Imre Deak67d5a502013-02-18 19:28:02 +0200619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
620 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200621 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100622
623 if (remain <= 0)
624 break;
625
Eric Anholteb014592009-03-10 11:44:52 -0700626 /* Operation in this page
627 *
Eric Anholteb014592009-03-10 11:44:52 -0700628 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700629 * page_length = bytes to copy for this page
630 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100631 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700632 page_length = remain;
633 if ((shmem_page_offset + page_length) > PAGE_SIZE)
634 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700635
Daniel Vetter8461d222011-12-14 13:57:32 +0100636 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
637 (page_to_phys(page) & (1 << 17)) != 0;
638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
640 user_data, page_do_bit17_swizzling,
641 needs_clflush);
642 if (ret == 0)
643 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700644
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200645 mutex_unlock(&dev->struct_mutex);
646
Jani Nikulad330a952014-01-21 11:24:25 +0200647 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200648 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200649 /* Userspace is tricking us, but we've already clobbered
650 * its pages with the prefault and promised to write the
651 * data up to the first fault. Hence ignore any errors
652 * and just continue. */
653 (void)ret;
654 prefaulted = 1;
655 }
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100662
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100663 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100664 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100665
Chris Wilson17793c92014-03-07 08:30:36 +0000666next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700667 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100668 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700669 offset += page_length;
670 }
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100673 i915_gem_object_unpin_pages(obj);
674
Eric Anholteb014592009-03-10 11:44:52 -0700675 return ret;
676}
677
Eric Anholt673a3942008-07-30 12:06:12 -0700678/**
679 * Reads data from the object referenced by handle.
680 *
681 * On error, the contents of *data are undefined.
682 */
683int
684i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000685 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700686{
687 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000688 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100689 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
Chris Wilson51311d02010-11-17 09:10:42 +0000691 if (args->size == 0)
692 return 0;
693
694 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200695 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000696 args->size))
697 return -EFAULT;
698
Chris Wilson4f27b752010-10-14 15:26:45 +0100699 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700702
Chris Wilson05394f32010-11-08 19:18:58 +0000703 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000704 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100705 ret = -ENOENT;
706 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100707 }
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson7dcd2492010-09-26 20:21:44 +0100709 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000710 if (args->offset > obj->base.size ||
711 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100712 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100713 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100714 }
715
Daniel Vetter1286ff72012-05-10 15:25:09 +0200716 /* prime objects have no backing filp to GEM pread/pwrite
717 * pages from.
718 */
719 if (!obj->base.filp) {
720 ret = -EINVAL;
721 goto out;
722 }
723
Chris Wilsondb53a302011-02-03 11:57:46 +0000724 trace_i915_gem_object_pread(obj, args->offset, args->size);
725
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200726 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700727
Chris Wilson35b62a82010-09-26 20:23:38 +0100728out:
Chris Wilson05394f32010-11-08 19:18:58 +0000729 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700732 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700733}
734
Keith Packard0839ccb2008-10-30 19:38:48 -0700735/* This is the fast write path which cannot handle
736 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700737 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700738
Keith Packard0839ccb2008-10-30 19:38:48 -0700739static inline int
740fast_user_write(struct io_mapping *mapping,
741 loff_t page_base, int page_offset,
742 char __user *user_data,
743 int length)
744{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 void __iomem *vaddr_atomic;
746 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700747 unsigned long unwritten;
748
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750 /* We can use the cpu mem copy function because this is X86. */
751 vaddr = (void __force*)vaddr_atomic + page_offset;
752 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700753 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700754 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700756}
757
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758/**
759 * This is the fast pwrite path, where we copy the data directly from the
760 * user into the GTT, uncached.
761 */
Eric Anholt673a3942008-07-30 12:06:12 -0700762static int
Chris Wilson05394f32010-11-08 19:18:58 +0000763i915_gem_gtt_pwrite_fast(struct drm_device *dev,
764 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700767{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300768 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700769 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700770 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700771 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200772 int page_offset, page_length, ret;
773
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100774 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200775 if (ret)
776 goto out;
777
778 ret = i915_gem_object_set_to_gtt_domain(obj, true);
779 if (ret)
780 goto out_unpin;
781
782 ret = i915_gem_object_put_fence(obj);
783 if (ret)
784 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200786 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700787 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700788
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700789 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700790
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700791 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200792
Eric Anholt673a3942008-07-30 12:06:12 -0700793 while (remain > 0) {
794 /* Operation in this page
795 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700796 * page_base = page offset within aperture
797 * page_offset = offset within page
798 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700799 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100800 page_base = offset & PAGE_MASK;
801 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 page_length = remain;
803 if ((page_offset + remain) > PAGE_SIZE)
804 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700805
Keith Packard0839ccb2008-10-30 19:38:48 -0700806 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807 * source page isn't available. Return the error and we'll
808 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700809 */
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800810 if (fast_user_write(dev_priv->gtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200811 page_offset, user_data, page_length)) {
812 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200813 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200814 }
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Keith Packard0839ccb2008-10-30 19:38:48 -0700816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700819 }
Eric Anholt673a3942008-07-30 12:06:12 -0700820
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200821out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700822 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200823out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800824 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200825out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Per-page copy function for the shmem pwrite fastpath.
830 * Flushes invalid cachelines before writing to the target if
831 * needs_clflush_before is set and flushes out any written cachelines after
832 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700833static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200834shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
835 char __user *user_data,
836 bool page_do_bit17_swizzling,
837 bool needs_clflush_before,
838 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700839{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200844 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700845
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 vaddr = kmap_atomic(page);
847 if (needs_clflush_before)
848 drm_clflush_virt_range(vaddr + shmem_page_offset,
849 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000850 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
851 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852 if (needs_clflush_after)
853 drm_clflush_virt_range(vaddr + shmem_page_offset,
854 page_length);
855 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700856
Chris Wilson755d2212012-09-04 21:02:55 +0100857 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858}
859
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860/* Only difference to the fast-path function is that this can handle bit17
861 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700862static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200863shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
864 char __user *user_data,
865 bool page_do_bit17_swizzling,
866 bool needs_clflush_before,
867 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700868{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200869 char *vaddr;
870 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200873 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200874 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
875 page_length,
876 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 if (page_do_bit17_swizzling)
878 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100879 user_data,
880 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881 else
882 ret = __copy_from_user(vaddr + shmem_page_offset,
883 user_data,
884 page_length);
885 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200886 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
887 page_length,
888 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100890
Chris Wilson755d2212012-09-04 21:02:55 +0100891 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700892}
893
Eric Anholt40123c12009-03-09 13:42:30 -0700894static int
Daniel Vettere244a442012-03-25 19:47:28 +0200895i915_gem_shmem_pwrite(struct drm_device *dev,
896 struct drm_i915_gem_object *obj,
897 struct drm_i915_gem_pwrite *args,
898 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700899{
Eric Anholt40123c12009-03-09 13:42:30 -0700900 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100901 loff_t offset;
902 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100903 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100904 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200905 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200906 int needs_clflush_after = 0;
907 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200908 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700909
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200910 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700911 remain = args->size;
912
Daniel Vetter8c599672011-12-14 13:57:31 +0100913 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700914
Daniel Vetter58642882012-03-25 19:47:37 +0200915 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
916 /* If we're not in the cpu write domain, set ourself into the gtt
917 * write domain and manually flush cachelines (if required). This
918 * optimizes for the case when the gpu will use the data
919 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100920 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700921 ret = i915_gem_object_wait_rendering(obj, false);
922 if (ret)
923 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100925 /* Same trick applies to invalidate partially written cachelines read
926 * before writing. */
927 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
928 needs_clflush_before =
929 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200930
Chris Wilson755d2212012-09-04 21:02:55 +0100931 ret = i915_gem_object_get_pages(obj);
932 if (ret)
933 return ret;
934
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700935 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200936
Chris Wilson755d2212012-09-04 21:02:55 +0100937 i915_gem_object_pin_pages(obj);
938
Eric Anholt40123c12009-03-09 13:42:30 -0700939 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000940 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700941
Imre Deak67d5a502013-02-18 19:28:02 +0200942 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
943 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200944 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200945 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100946
Chris Wilson9da3da62012-06-01 15:20:22 +0100947 if (remain <= 0)
948 break;
949
Eric Anholt40123c12009-03-09 13:42:30 -0700950 /* Operation in this page
951 *
Eric Anholt40123c12009-03-09 13:42:30 -0700952 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700953 * page_length = bytes to copy for this page
954 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100955 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700956
957 page_length = remain;
958 if ((shmem_page_offset + page_length) > PAGE_SIZE)
959 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700960
Daniel Vetter58642882012-03-25 19:47:37 +0200961 /* If we don't overwrite a cacheline completely we need to be
962 * careful to have up-to-date data by first clflushing. Don't
963 * overcomplicate things and flush the entire patch. */
964 partial_cacheline_write = needs_clflush_before &&
965 ((shmem_page_offset | page_length)
966 & (boot_cpu_data.x86_clflush_size - 1));
967
Daniel Vetter8c599672011-12-14 13:57:31 +0100968 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
969 (page_to_phys(page) & (1 << 17)) != 0;
970
Daniel Vetterd174bd62012-03-25 19:47:40 +0200971 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
972 user_data, page_do_bit17_swizzling,
973 partial_cacheline_write,
974 needs_clflush_after);
975 if (ret == 0)
976 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700977
Daniel Vettere244a442012-03-25 19:47:28 +0200978 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200979 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200980 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
981 user_data, page_do_bit17_swizzling,
982 partial_cacheline_write,
983 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700984
Daniel Vettere244a442012-03-25 19:47:28 +0200985 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100986
Chris Wilson755d2212012-09-04 21:02:55 +0100987 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100989
Chris Wilson17793c92014-03-07 08:30:36 +0000990next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700991 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100992 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700993 offset += page_length;
994 }
995
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100996out:
Chris Wilson755d2212012-09-04 21:02:55 +0100997 i915_gem_object_unpin_pages(obj);
998
Daniel Vettere244a442012-03-25 19:47:28 +0200999 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001000 /*
1001 * Fixup: Flush cpu caches in case we didn't flush the dirty
1002 * cachelines in-line while writing and the object moved
1003 * out of the cpu write domain while we've dropped the lock.
1004 */
1005 if (!needs_clflush_after &&
1006 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001007 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001008 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001009 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001010 }
Eric Anholt40123c12009-03-09 13:42:30 -07001011
Daniel Vetter58642882012-03-25 19:47:37 +02001012 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001013 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001014 else
1015 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001016
Rodrigo Vivide152b62015-07-07 16:28:51 -07001017 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001019}
1020
1021/**
1022 * Writes data to the object referenced by handle.
1023 *
1024 * On error, the contents of the buffer that were to be modified are undefined.
1025 */
1026int
1027i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001028 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001029{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001030 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001031 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001032 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001033 int ret;
1034
1035 if (args->size == 0)
1036 return 0;
1037
1038 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001039 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001040 args->size))
1041 return -EFAULT;
1042
Jani Nikulad330a952014-01-21 11:24:25 +02001043 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001044 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1045 args->size);
1046 if (ret)
1047 return -EFAULT;
1048 }
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 intel_runtime_pm_get(dev_priv);
1051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001052 ret = i915_mutex_lock_interruptible(dev);
1053 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001054 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001055
Chris Wilson05394f32010-11-08 19:18:58 +00001056 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001057 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001058 ret = -ENOENT;
1059 goto unlock;
1060 }
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Chris Wilson7dcd2492010-09-26 20:21:44 +01001062 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001063 if (args->offset > obj->base.size ||
1064 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001065 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001066 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001067 }
1068
Daniel Vetter1286ff72012-05-10 15:25:09 +02001069 /* prime objects have no backing filp to GEM pread/pwrite
1070 * pages from.
1071 */
1072 if (!obj->base.filp) {
1073 ret = -EINVAL;
1074 goto out;
1075 }
1076
Chris Wilsondb53a302011-02-03 11:57:46 +00001077 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1078
Daniel Vetter935aaa62012-03-25 19:47:35 +02001079 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001080 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1081 * it would end up going through the fenced access, and we'll get
1082 * different detiling behavior between reading and writing.
1083 * pread/pwrite currently are reading and writing from the CPU
1084 * perspective, requiring manual detiling by the client.
1085 */
Chris Wilson2c225692013-08-09 12:26:45 +01001086 if (obj->tiling_mode == I915_TILING_NONE &&
1087 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1088 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001089 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001090 /* Note that the gtt paths might fail with non-page-backed user
1091 * pointers (e.g. gtt mappings when moving data between
1092 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001093 }
Eric Anholt673a3942008-07-30 12:06:12 -07001094
Chris Wilson6a2c4232014-11-04 04:51:40 -08001095 if (ret == -EFAULT || ret == -ENOSPC) {
1096 if (obj->phys_handle)
1097 ret = i915_gem_phys_pwrite(obj, args, file);
1098 else
1099 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1100 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001101
Chris Wilson35b62a82010-09-26 20:23:38 +01001102out:
Chris Wilson05394f32010-11-08 19:18:58 +00001103 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001104unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001105 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001106put_rpm:
1107 intel_runtime_pm_put(dev_priv);
1108
Eric Anholt673a3942008-07-30 12:06:12 -07001109 return ret;
1110}
1111
Chris Wilsonb3612372012-08-24 09:35:08 +01001112int
Daniel Vetter33196de2012-11-14 17:14:05 +01001113i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001114 bool interruptible)
1115{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001116 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001117 /* Non-interruptible callers can't handle -EAGAIN, hence return
1118 * -EIO unconditionally for these. */
1119 if (!interruptible)
1120 return -EIO;
1121
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001122 /* Recovery complete, but the reset failed ... */
1123 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001124 return -EIO;
1125
McAulay, Alistair6689c162014-08-15 18:51:35 +01001126 /*
1127 * Check if GPU Reset is in progress - we need intel_ring_begin
1128 * to work properly to reinit the hw state while the gpu is
1129 * still marked as reset-in-progress. Handle this with a flag.
1130 */
1131 if (!error->reload_in_reset)
1132 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001133 }
1134
1135 return 0;
1136}
1137
Chris Wilson094f9a52013-09-25 17:34:55 +01001138static void fake_irq(unsigned long data)
1139{
1140 wake_up_process((struct task_struct *)data);
1141}
1142
1143static bool missed_irq(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001144 struct intel_engine_cs *ring)
Chris Wilson094f9a52013-09-25 17:34:55 +01001145{
1146 return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings);
1147}
1148
Chris Wilsonca5b7212015-12-11 11:32:58 +00001149static unsigned long local_clock_us(unsigned *cpu)
1150{
1151 unsigned long t;
1152
1153 /* Cheaply and approximately convert from nanoseconds to microseconds.
1154 * The result and subsequent calculations are also defined in the same
1155 * approximate microseconds units. The principal source of timing
1156 * error here is from the simple truncation.
1157 *
1158 * Note that local_clock() is only defined wrt to the current CPU;
1159 * the comparisons are no longer valid if we switch CPUs. Instead of
1160 * blocking preemption for the entire busywait, we can detect the CPU
1161 * switch and use that as indicator of system load and a reason to
1162 * stop busywaiting, see busywait_stop().
1163 */
1164 *cpu = get_cpu();
1165 t = local_clock() >> 10;
1166 put_cpu();
1167
1168 return t;
1169}
1170
1171static bool busywait_stop(unsigned long timeout, unsigned cpu)
1172{
1173 unsigned this_cpu;
1174
1175 if (time_after(local_clock_us(&this_cpu), timeout))
1176 return true;
1177
1178 return this_cpu != cpu;
1179}
1180
Chris Wilson91b0c352015-12-11 11:32:57 +00001181static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001182{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001183 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001184 unsigned cpu;
1185
1186 /* When waiting for high frequency requests, e.g. during synchronous
1187 * rendering split between the CPU and GPU, the finite amount of time
1188 * required to set up the irq and wait upon it limits the response
1189 * rate. By busywaiting on the request completion for a short while we
1190 * can service the high frequency waits as quick as possible. However,
1191 * if it is a slow request, we want to sleep as quickly as possible.
1192 * The tradeoff between waiting and sleeping is roughly the time it
1193 * takes to sleep on a request, on the order of a microsecond.
1194 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001195
Daniel Vettereed29a52015-05-21 14:21:25 +02001196 if (i915_gem_request_get_ring(req)->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001197 return -EBUSY;
1198
Chris Wilsonca5b7212015-12-11 11:32:58 +00001199 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001200 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001201 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001202 return 0;
1203
Chris Wilson91b0c352015-12-11 11:32:57 +00001204 if (signal_pending_state(state, current))
1205 break;
1206
Chris Wilsonca5b7212015-12-11 11:32:58 +00001207 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001208 break;
1209
1210 cpu_relax_lowlatency();
1211 }
Daniel Vettereed29a52015-05-21 14:21:25 +02001212 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001213 return 0;
1214
1215 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001216}
1217
Chris Wilsonb3612372012-08-24 09:35:08 +01001218/**
John Harrison9c654812014-11-24 18:49:35 +00001219 * __i915_wait_request - wait until execution of request has finished
1220 * @req: duh!
1221 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001222 * @interruptible: do an interruptible wait (normally yes)
1223 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1224 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001225 * Note: It is of utmost importance that the passed in seqno and reset_counter
1226 * values have been read by the caller in an smp safe manner. Where read-side
1227 * locks are involved, it is sufficient to read the reset_counter before
1228 * unlocking the lock that protects the seqno. For lockless tricks, the
1229 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1230 * inserted.
1231 *
John Harrison9c654812014-11-24 18:49:35 +00001232 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001233 * errno with remaining time filled in timeout argument.
1234 */
John Harrison9c654812014-11-24 18:49:35 +00001235int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001236 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001237 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001238 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001239 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001240{
John Harrison9c654812014-11-24 18:49:35 +00001241 struct intel_engine_cs *ring = i915_gem_request_get_ring(req);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001242 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001243 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001244 const bool irq_test_in_progress =
1245 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring);
Chris Wilson91b0c352015-12-11 11:32:57 +00001246 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001247 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001248 unsigned long timeout_expire;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001249 s64 before, now;
Chris Wilsonb3612372012-08-24 09:35:08 +01001250 int ret;
1251
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001252 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001253
Chris Wilsonb4716182015-04-27 13:41:17 +01001254 if (list_empty(&req->list))
1255 return 0;
1256
John Harrison1b5a4332014-11-24 18:49:42 +00001257 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001258 return 0;
1259
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001260 timeout_expire = 0;
1261 if (timeout) {
1262 if (WARN_ON(*timeout < 0))
1263 return -EINVAL;
1264
1265 if (*timeout == 0)
1266 return -ETIME;
1267
1268 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
1269 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001270
Chris Wilson2e1b8732015-04-27 13:41:22 +01001271 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001272 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001273
Chris Wilson094f9a52013-09-25 17:34:55 +01001274 /* Record current time in case interrupted by signal, or wedged */
John Harrison74328ee2014-11-24 18:49:38 +00001275 trace_i915_gem_request_wait_begin(req);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001276 before = ktime_get_raw_ns();
Chris Wilson2def4ad92015-04-07 16:20:41 +01001277
1278 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001279 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001280 if (ret == 0)
1281 goto out;
1282
1283 if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) {
1284 ret = -ENODEV;
1285 goto out;
1286 }
1287
Chris Wilson094f9a52013-09-25 17:34:55 +01001288 for (;;) {
1289 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001290
Chris Wilson91b0c352015-12-11 11:32:57 +00001291 prepare_to_wait(&ring->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001292
Daniel Vetterf69061b2012-12-06 09:01:42 +01001293 /* We need to check whether any gpu reset happened in between
1294 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001295 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1296 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1297 * is truely gone. */
1298 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1299 if (ret == 0)
1300 ret = -EAGAIN;
1301 break;
1302 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001303
John Harrison1b5a4332014-11-24 18:49:42 +00001304 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001305 ret = 0;
1306 break;
1307 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001308
Chris Wilson91b0c352015-12-11 11:32:57 +00001309 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001310 ret = -ERESTARTSYS;
1311 break;
1312 }
1313
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001314 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001315 ret = -ETIME;
1316 break;
1317 }
1318
1319 timer.function = NULL;
1320 if (timeout || missed_irq(dev_priv, ring)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001321 unsigned long expire;
1322
Chris Wilson094f9a52013-09-25 17:34:55 +01001323 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001324 expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001325 mod_timer(&timer, expire);
1326 }
1327
Chris Wilson5035c272013-10-04 09:58:46 +01001328 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001329
Chris Wilson094f9a52013-09-25 17:34:55 +01001330 if (timer.function) {
1331 del_singleshot_timer_sync(&timer);
1332 destroy_timer_on_stack(&timer);
1333 }
1334 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001335 if (!irq_test_in_progress)
1336 ring->irq_put(ring);
Chris Wilson094f9a52013-09-25 17:34:55 +01001337
1338 finish_wait(&ring->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001339
Chris Wilson2def4ad92015-04-07 16:20:41 +01001340out:
1341 now = ktime_get_raw_ns();
1342 trace_i915_gem_request_wait_end(req);
1343
Chris Wilsonb3612372012-08-24 09:35:08 +01001344 if (timeout) {
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001345 s64 tres = *timeout - (now - before);
1346
1347 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001348
1349 /*
1350 * Apparently ktime isn't accurate enough and occasionally has a
1351 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1352 * things up to make the test happy. We allow up to 1 jiffy.
1353 *
1354 * This is a regrssion from the timespec->ktime conversion.
1355 */
1356 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1357 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001358 }
1359
Chris Wilson094f9a52013-09-25 17:34:55 +01001360 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001361}
1362
John Harrisonfcfa423c2015-05-29 17:44:12 +01001363int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1364 struct drm_file *file)
1365{
1366 struct drm_i915_private *dev_private;
1367 struct drm_i915_file_private *file_priv;
1368
1369 WARN_ON(!req || !file || req->file_priv);
1370
1371 if (!req || !file)
1372 return -EINVAL;
1373
1374 if (req->file_priv)
1375 return -EINVAL;
1376
1377 dev_private = req->ring->dev->dev_private;
1378 file_priv = file->driver_priv;
1379
1380 spin_lock(&file_priv->mm.lock);
1381 req->file_priv = file_priv;
1382 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1383 spin_unlock(&file_priv->mm.lock);
1384
1385 req->pid = get_pid(task_pid(current));
1386
1387 return 0;
1388}
1389
Chris Wilsonb4716182015-04-27 13:41:17 +01001390static inline void
1391i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1392{
1393 struct drm_i915_file_private *file_priv = request->file_priv;
1394
1395 if (!file_priv)
1396 return;
1397
1398 spin_lock(&file_priv->mm.lock);
1399 list_del(&request->client_list);
1400 request->file_priv = NULL;
1401 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001402
1403 put_pid(request->pid);
1404 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001405}
1406
1407static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1408{
1409 trace_i915_gem_request_retire(request);
1410
1411 /* We know the GPU must have read the request to have
1412 * sent us the seqno + interrupt, so use the position
1413 * of tail of the request to update the last known position
1414 * of the GPU head.
1415 *
1416 * Note this requires that we are always called in request
1417 * completion order.
1418 */
1419 request->ringbuf->last_retired_head = request->postfix;
1420
1421 list_del_init(&request->list);
1422 i915_gem_request_remove_from_client(request);
1423
Chris Wilsonb4716182015-04-27 13:41:17 +01001424 i915_gem_request_unreference(request);
1425}
1426
1427static void
1428__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1429{
1430 struct intel_engine_cs *engine = req->ring;
1431 struct drm_i915_gem_request *tmp;
1432
1433 lockdep_assert_held(&engine->dev->struct_mutex);
1434
1435 if (list_empty(&req->list))
1436 return;
1437
1438 do {
1439 tmp = list_first_entry(&engine->request_list,
1440 typeof(*tmp), list);
1441
1442 i915_gem_request_retire(tmp);
1443 } while (tmp != req);
1444
1445 WARN_ON(i915_verify_lists(engine->dev));
1446}
1447
Chris Wilsonb3612372012-08-24 09:35:08 +01001448/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001449 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001450 * request and object lists appropriately for that event.
1451 */
1452int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001453i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001454{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001455 struct drm_device *dev;
1456 struct drm_i915_private *dev_priv;
1457 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001458 int ret;
1459
Daniel Vettera4b3a572014-11-26 14:17:05 +01001460 BUG_ON(req == NULL);
1461
1462 dev = req->ring->dev;
1463 dev_priv = dev->dev_private;
1464 interruptible = dev_priv->mm.interruptible;
1465
Chris Wilsonb3612372012-08-24 09:35:08 +01001466 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001467
Daniel Vetter33196de2012-11-14 17:14:05 +01001468 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001469 if (ret)
1470 return ret;
1471
Chris Wilsonb4716182015-04-27 13:41:17 +01001472 ret = __i915_wait_request(req,
1473 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001474 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001475 if (ret)
1476 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001477
Chris Wilsonb4716182015-04-27 13:41:17 +01001478 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001479 return 0;
1480}
1481
Chris Wilsonb3612372012-08-24 09:35:08 +01001482/**
1483 * Ensures that all rendering to the object has completed and the object is
1484 * safe to unbind from the GTT or access from the CPU.
1485 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001486int
Chris Wilsonb3612372012-08-24 09:35:08 +01001487i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1488 bool readonly)
1489{
Chris Wilsonb4716182015-04-27 13:41:17 +01001490 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001491
Chris Wilsonb4716182015-04-27 13:41:17 +01001492 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001493 return 0;
1494
Chris Wilsonb4716182015-04-27 13:41:17 +01001495 if (readonly) {
1496 if (obj->last_write_req != NULL) {
1497 ret = i915_wait_request(obj->last_write_req);
1498 if (ret)
1499 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001500
Chris Wilsonb4716182015-04-27 13:41:17 +01001501 i = obj->last_write_req->ring->id;
1502 if (obj->last_read_req[i] == obj->last_write_req)
1503 i915_gem_object_retire__read(obj, i);
1504 else
1505 i915_gem_object_retire__write(obj);
1506 }
1507 } else {
1508 for (i = 0; i < I915_NUM_RINGS; i++) {
1509 if (obj->last_read_req[i] == NULL)
1510 continue;
1511
1512 ret = i915_wait_request(obj->last_read_req[i]);
1513 if (ret)
1514 return ret;
1515
1516 i915_gem_object_retire__read(obj, i);
1517 }
1518 RQ_BUG_ON(obj->active);
1519 }
1520
1521 return 0;
1522}
1523
1524static void
1525i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1526 struct drm_i915_gem_request *req)
1527{
1528 int ring = req->ring->id;
1529
1530 if (obj->last_read_req[ring] == req)
1531 i915_gem_object_retire__read(obj, ring);
1532 else if (obj->last_write_req == req)
1533 i915_gem_object_retire__write(obj);
1534
1535 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001536}
1537
Chris Wilson3236f572012-08-24 09:35:09 +01001538/* A nonblocking variant of the above wait. This is a highly dangerous routine
1539 * as the object state may change during this call.
1540 */
1541static __must_check int
1542i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001543 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001544 bool readonly)
1545{
1546 struct drm_device *dev = obj->base.dev;
1547 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4716182015-04-27 13:41:17 +01001548 struct drm_i915_gem_request *requests[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001549 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001550 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001551
1552 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1553 BUG_ON(!dev_priv->mm.interruptible);
1554
Chris Wilsonb4716182015-04-27 13:41:17 +01001555 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001556 return 0;
1557
Daniel Vetter33196de2012-11-14 17:14:05 +01001558 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001559 if (ret)
1560 return ret;
1561
Daniel Vetterf69061b2012-12-06 09:01:42 +01001562 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001563
Chris Wilsonb4716182015-04-27 13:41:17 +01001564 if (readonly) {
1565 struct drm_i915_gem_request *req;
1566
1567 req = obj->last_write_req;
1568 if (req == NULL)
1569 return 0;
1570
Chris Wilsonb4716182015-04-27 13:41:17 +01001571 requests[n++] = i915_gem_request_reference(req);
1572 } else {
1573 for (i = 0; i < I915_NUM_RINGS; i++) {
1574 struct drm_i915_gem_request *req;
1575
1576 req = obj->last_read_req[i];
1577 if (req == NULL)
1578 continue;
1579
Chris Wilsonb4716182015-04-27 13:41:17 +01001580 requests[n++] = i915_gem_request_reference(req);
1581 }
1582 }
1583
1584 mutex_unlock(&dev->struct_mutex);
1585 for (i = 0; ret == 0 && i < n; i++)
1586 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001587 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001588 mutex_lock(&dev->struct_mutex);
1589
Chris Wilsonb4716182015-04-27 13:41:17 +01001590 for (i = 0; i < n; i++) {
1591 if (ret == 0)
1592 i915_gem_object_retire_request(obj, requests[i]);
1593 i915_gem_request_unreference(requests[i]);
1594 }
1595
1596 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001597}
1598
Chris Wilson2e1b8732015-04-27 13:41:22 +01001599static struct intel_rps_client *to_rps_client(struct drm_file *file)
1600{
1601 struct drm_i915_file_private *fpriv = file->driver_priv;
1602 return &fpriv->rps;
1603}
1604
Eric Anholt673a3942008-07-30 12:06:12 -07001605/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001606 * Called when user space prepares to use an object with the CPU, either
1607 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001608 */
1609int
1610i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001611 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001612{
1613 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001614 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001615 uint32_t read_domains = args->read_domains;
1616 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001617 int ret;
1618
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001619 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001620 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001621 return -EINVAL;
1622
Chris Wilson21d509e2009-06-06 09:46:02 +01001623 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001624 return -EINVAL;
1625
1626 /* Having something in the write domain implies it's in the read
1627 * domain, and only that read domain. Enforce that in the request.
1628 */
1629 if (write_domain != 0 && read_domains != write_domain)
1630 return -EINVAL;
1631
Chris Wilson76c1dec2010-09-25 11:22:51 +01001632 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001633 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001634 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001635
Chris Wilson05394f32010-11-08 19:18:58 +00001636 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001637 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001638 ret = -ENOENT;
1639 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001640 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001641
Chris Wilson3236f572012-08-24 09:35:09 +01001642 /* Try to flush the object off the GPU without holding the lock.
1643 * We will repeat the flush holding the lock in the normal manner
1644 * to catch cases where we are gazumped.
1645 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001646 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001647 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001648 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001649 if (ret)
1650 goto unref;
1651
Chris Wilson43566de2015-01-02 16:29:29 +05301652 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001653 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301654 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001655 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001656
Daniel Vetter031b6982015-06-26 19:35:16 +02001657 if (write_domain != 0)
1658 intel_fb_obj_invalidate(obj,
1659 write_domain == I915_GEM_DOMAIN_GTT ?
1660 ORIGIN_GTT : ORIGIN_CPU);
1661
Chris Wilson3236f572012-08-24 09:35:09 +01001662unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001663 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001664unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001665 mutex_unlock(&dev->struct_mutex);
1666 return ret;
1667}
1668
1669/**
1670 * Called when user space has done writes to this buffer
1671 */
1672int
1673i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001674 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001675{
1676 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001677 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001678 int ret = 0;
1679
Chris Wilson76c1dec2010-09-25 11:22:51 +01001680 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001681 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001682 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001683
Chris Wilson05394f32010-11-08 19:18:58 +00001684 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001685 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001686 ret = -ENOENT;
1687 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001688 }
1689
Eric Anholt673a3942008-07-30 12:06:12 -07001690 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001691 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001692 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001693
Chris Wilson05394f32010-11-08 19:18:58 +00001694 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001695unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001696 mutex_unlock(&dev->struct_mutex);
1697 return ret;
1698}
1699
1700/**
1701 * Maps the contents of an object, returning the address it is mapped
1702 * into.
1703 *
1704 * While the mapping holds a reference on the contents of the object, it doesn't
1705 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001706 *
1707 * IMPORTANT:
1708 *
1709 * DRM driver writers who look a this function as an example for how to do GEM
1710 * mmap support, please don't implement mmap support like here. The modern way
1711 * to implement DRM mmap support is with an mmap offset ioctl (like
1712 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1713 * That way debug tooling like valgrind will understand what's going on, hiding
1714 * the mmap call in a driver private ioctl will break that. The i915 driver only
1715 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001716 */
1717int
1718i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001719 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001720{
1721 struct drm_i915_gem_mmap *args = data;
1722 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001723 unsigned long addr;
1724
Akash Goel1816f922015-01-02 16:29:30 +05301725 if (args->flags & ~(I915_MMAP_WC))
1726 return -EINVAL;
1727
1728 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1729 return -ENODEV;
1730
Chris Wilson05394f32010-11-08 19:18:58 +00001731 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001732 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001733 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001734
Daniel Vetter1286ff72012-05-10 15:25:09 +02001735 /* prime objects have no backing filp to GEM mmap
1736 * pages from.
1737 */
1738 if (!obj->filp) {
1739 drm_gem_object_unreference_unlocked(obj);
1740 return -EINVAL;
1741 }
1742
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001743 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001744 PROT_READ | PROT_WRITE, MAP_SHARED,
1745 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301746 if (args->flags & I915_MMAP_WC) {
1747 struct mm_struct *mm = current->mm;
1748 struct vm_area_struct *vma;
1749
1750 down_write(&mm->mmap_sem);
1751 vma = find_vma(mm, addr);
1752 if (vma)
1753 vma->vm_page_prot =
1754 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1755 else
1756 addr = -ENOMEM;
1757 up_write(&mm->mmap_sem);
1758 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001759 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001760 if (IS_ERR((void *)addr))
1761 return addr;
1762
1763 args->addr_ptr = (uint64_t) addr;
1764
1765 return 0;
1766}
1767
Jesse Barnesde151cf2008-11-12 10:03:55 -08001768/**
1769 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001770 * @vma: VMA in question
1771 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001772 *
1773 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1774 * from userspace. The fault handler takes care of binding the object to
1775 * the GTT (if needed), allocating and programming a fence register (again,
1776 * only if needed based on whether the old reg is still valid or the object
1777 * is tiled) and inserting a new PTE into the faulting process.
1778 *
1779 * Note that the faulting process may involve evicting existing objects
1780 * from the GTT and/or fence registers to make room. So performance may
1781 * suffer if the GTT working set is large or there are few fence registers
1782 * left.
1783 */
1784int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1785{
Chris Wilson05394f32010-11-08 19:18:58 +00001786 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1787 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001788 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001789 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001790 pgoff_t page_offset;
1791 unsigned long pfn;
1792 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001793 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794
Paulo Zanonif65c9162013-11-27 18:20:34 -02001795 intel_runtime_pm_get(dev_priv);
1796
Jesse Barnesde151cf2008-11-12 10:03:55 -08001797 /* We don't use vmf->pgoff since that has the fake offset */
1798 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1799 PAGE_SHIFT;
1800
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001801 ret = i915_mutex_lock_interruptible(dev);
1802 if (ret)
1803 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001804
Chris Wilsondb53a302011-02-03 11:57:46 +00001805 trace_i915_gem_object_fault(obj, page_offset, true, write);
1806
Chris Wilson6e4930f2014-02-07 18:37:06 -02001807 /* Try to flush the object off the GPU first without holding the lock.
1808 * Upon reacquiring the lock, we will perform our sanity checks and then
1809 * repeat the flush holding the lock in the normal manner to catch cases
1810 * where we are gazumped.
1811 */
1812 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1813 if (ret)
1814 goto unlock;
1815
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001816 /* Access to snoopable pages through the GTT is incoherent. */
1817 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001818 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001819 goto unlock;
1820 }
1821
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001822 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001823 if (obj->base.size >= dev_priv->gtt.mappable_end &&
1824 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001825 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001826
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001827 memset(&view, 0, sizeof(view));
1828 view.type = I915_GGTT_VIEW_PARTIAL;
1829 view.params.partial.offset = rounddown(page_offset, chunk_size);
1830 view.params.partial.size =
1831 min_t(unsigned int,
1832 chunk_size,
1833 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1834 view.params.partial.offset);
1835 }
1836
1837 /* Now pin it into the GTT if needed */
1838 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001839 if (ret)
1840 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001841
Chris Wilsonc9839302012-11-20 10:45:17 +00001842 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1843 if (ret)
1844 goto unpin;
1845
1846 ret = i915_gem_object_get_fence(obj);
1847 if (ret)
1848 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001849
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001850 /* Finally, remap it using the new GTT offset */
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001851 pfn = dev_priv->gtt.mappable_base +
1852 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001853 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001854
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001855 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1856 /* Overriding existing pages in partial view does not cause
1857 * us any trouble as TLBs are still valid because the fault
1858 * is due to userspace losing part of the mapping or never
1859 * having accessed it before (at this partials' range).
1860 */
1861 unsigned long base = vma->vm_start +
1862 (view.params.partial.offset << PAGE_SHIFT);
1863 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001864
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001865 for (i = 0; i < view.params.partial.size; i++) {
1866 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001867 if (ret)
1868 break;
1869 }
1870
1871 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001872 } else {
1873 if (!obj->fault_mappable) {
1874 unsigned long size = min_t(unsigned long,
1875 vma->vm_end - vma->vm_start,
1876 obj->base.size);
1877 int i;
1878
1879 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1880 ret = vm_insert_pfn(vma,
1881 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1882 pfn + i);
1883 if (ret)
1884 break;
1885 }
1886
1887 obj->fault_mappable = true;
1888 } else
1889 ret = vm_insert_pfn(vma,
1890 (unsigned long)vmf->virtual_address,
1891 pfn + page_offset);
1892 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001893unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001894 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001895unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001897out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001898 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001899 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001900 /*
1901 * We eat errors when the gpu is terminally wedged to avoid
1902 * userspace unduly crashing (gl has no provisions for mmaps to
1903 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1904 * and so needs to be reported.
1905 */
1906 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001907 ret = VM_FAULT_SIGBUS;
1908 break;
1909 }
Chris Wilson045e7692010-11-07 09:18:22 +00001910 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001911 /*
1912 * EAGAIN means the gpu is hung and we'll wait for the error
1913 * handler to reset everything when re-faulting in
1914 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001915 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001916 case 0:
1917 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001918 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001919 case -EBUSY:
1920 /*
1921 * EBUSY is ok: this just means that another thread
1922 * already did the job.
1923 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001924 ret = VM_FAULT_NOPAGE;
1925 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001926 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001927 ret = VM_FAULT_OOM;
1928 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001929 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001930 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001931 ret = VM_FAULT_SIGBUS;
1932 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001933 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001934 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001935 ret = VM_FAULT_SIGBUS;
1936 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001937 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001938
1939 intel_runtime_pm_put(dev_priv);
1940 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001941}
1942
1943/**
Chris Wilson901782b2009-07-10 08:18:50 +01001944 * i915_gem_release_mmap - remove physical page mappings
1945 * @obj: obj in question
1946 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001947 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001948 * relinquish ownership of the pages back to the system.
1949 *
1950 * It is vital that we remove the page mapping if we have mapped a tiled
1951 * object through the GTT and then lose the fence register due to
1952 * resource pressure. Similarly if the object has been moved out of the
1953 * aperture, than pages mapped into userspace must be revoked. Removing the
1954 * mapping will then trigger a page fault on the next user access, allowing
1955 * fixup by i915_gem_fault().
1956 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001957void
Chris Wilson05394f32010-11-08 19:18:58 +00001958i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001959{
Chris Wilson6299f992010-11-24 12:23:44 +00001960 if (!obj->fault_mappable)
1961 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001962
David Herrmann6796cb12014-01-03 14:24:19 +01001963 drm_vma_node_unmap(&obj->base.vma_node,
1964 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001965 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001966}
1967
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001968void
1969i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1970{
1971 struct drm_i915_gem_object *obj;
1972
1973 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1974 i915_gem_release_mmap(obj);
1975}
1976
Imre Deak0fa87792013-01-07 21:47:35 +02001977uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001978i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001979{
Chris Wilsone28f8712011-07-18 13:11:49 -07001980 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001981
1982 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001983 tiling_mode == I915_TILING_NONE)
1984 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001985
1986 /* Previous chips need a power-of-two fence region when tiling */
1987 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001988 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001989 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001990 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001991
Chris Wilsone28f8712011-07-18 13:11:49 -07001992 while (gtt_size < size)
1993 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001994
Chris Wilsone28f8712011-07-18 13:11:49 -07001995 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001996}
1997
Jesse Barnesde151cf2008-11-12 10:03:55 -08001998/**
1999 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
2000 * @obj: object to check
2001 *
2002 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002003 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002004 */
Imre Deakd8651102013-01-07 21:47:33 +02002005uint32_t
2006i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2007 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002008{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002009 /*
2010 * Minimum alignment is 4k (GTT page size), but might be greater
2011 * if a fence register is needed for the object.
2012 */
Imre Deakd8651102013-01-07 21:47:33 +02002013 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002014 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002015 return 4096;
2016
2017 /*
2018 * Previous chips need to be aligned to the size of the smallest
2019 * fence register that can contain the object.
2020 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002021 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002022}
2023
Chris Wilsond8cb5082012-08-11 15:41:03 +01002024static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2025{
2026 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2027 int ret;
2028
David Herrmann0de23972013-07-24 21:07:52 +02002029 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01002030 return 0;
2031
Daniel Vetterda494d72012-12-20 15:11:16 +01002032 dev_priv->mm.shrinker_no_lock_stealing = true;
2033
Chris Wilsond8cb5082012-08-11 15:41:03 +01002034 ret = drm_gem_create_mmap_offset(&obj->base);
2035 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002036 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002037
2038 /* Badly fragmented mmap space? The only way we can recover
2039 * space is by destroying unwanted objects. We can't randomly release
2040 * mmap_offsets as userspace expects them to be persistent for the
2041 * lifetime of the objects. The closest we can is to release the
2042 * offsets on purgeable objects by truncating it and marking it purged,
2043 * which prevents userspace from ever using that object again.
2044 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002045 i915_gem_shrink(dev_priv,
2046 obj->base.size >> PAGE_SHIFT,
2047 I915_SHRINK_BOUND |
2048 I915_SHRINK_UNBOUND |
2049 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002050 ret = drm_gem_create_mmap_offset(&obj->base);
2051 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002052 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002053
2054 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002055 ret = drm_gem_create_mmap_offset(&obj->base);
2056out:
2057 dev_priv->mm.shrinker_no_lock_stealing = false;
2058
2059 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002060}
2061
2062static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2063{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002064 drm_gem_free_mmap_offset(&obj->base);
2065}
2066
Dave Airlieda6b51d2014-12-24 13:11:17 +10002067int
Dave Airlieff72145b2011-02-07 12:16:14 +10002068i915_gem_mmap_gtt(struct drm_file *file,
2069 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002070 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002071 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002072{
Chris Wilson05394f32010-11-08 19:18:58 +00002073 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002074 int ret;
2075
Chris Wilson76c1dec2010-09-25 11:22:51 +01002076 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002077 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002078 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002079
Dave Airlieff72145b2011-02-07 12:16:14 +10002080 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002081 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002082 ret = -ENOENT;
2083 goto unlock;
2084 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002085
Chris Wilson05394f32010-11-08 19:18:58 +00002086 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002087 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002088 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002089 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002090 }
2091
Chris Wilsond8cb5082012-08-11 15:41:03 +01002092 ret = i915_gem_object_create_mmap_offset(obj);
2093 if (ret)
2094 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002095
David Herrmann0de23972013-07-24 21:07:52 +02002096 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002097
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002098out:
Chris Wilson05394f32010-11-08 19:18:58 +00002099 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002100unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002101 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002102 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002103}
2104
Dave Airlieff72145b2011-02-07 12:16:14 +10002105/**
2106 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2107 * @dev: DRM device
2108 * @data: GTT mapping ioctl data
2109 * @file: GEM object info
2110 *
2111 * Simply returns the fake offset to userspace so it can mmap it.
2112 * The mmap call will end up in drm_gem_mmap(), which will set things
2113 * up so we can get faults in the handler above.
2114 *
2115 * The fault handler will take care of binding the object into the GTT
2116 * (since it may have been evicted to make room for something), allocating
2117 * a fence register, and mapping the appropriate aperture address into
2118 * userspace.
2119 */
2120int
2121i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2122 struct drm_file *file)
2123{
2124 struct drm_i915_gem_mmap_gtt *args = data;
2125
Dave Airlieda6b51d2014-12-24 13:11:17 +10002126 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002127}
2128
Daniel Vetter225067e2012-08-20 10:23:20 +02002129/* Immediately discard the backing storage */
2130static void
2131i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002132{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002133 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002134
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002135 if (obj->base.filp == NULL)
2136 return;
2137
Daniel Vetter225067e2012-08-20 10:23:20 +02002138 /* Our goal here is to return as much of the memory as
2139 * is possible back to the system as we are called from OOM.
2140 * To do this we must instruct the shmfs to drop all of its
2141 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002142 */
Chris Wilson55372522014-03-25 13:23:06 +00002143 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002144 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002145}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002146
Chris Wilson55372522014-03-25 13:23:06 +00002147/* Try to discard unwanted pages */
2148static void
2149i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002150{
Chris Wilson55372522014-03-25 13:23:06 +00002151 struct address_space *mapping;
2152
2153 switch (obj->madv) {
2154 case I915_MADV_DONTNEED:
2155 i915_gem_object_truncate(obj);
2156 case __I915_MADV_PURGED:
2157 return;
2158 }
2159
2160 if (obj->base.filp == NULL)
2161 return;
2162
2163 mapping = file_inode(obj->base.filp)->i_mapping,
2164 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002165}
2166
Chris Wilson5cdf5882010-09-27 15:51:07 +01002167static void
Chris Wilson05394f32010-11-08 19:18:58 +00002168i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002169{
Imre Deak90797e62013-02-18 19:28:03 +02002170 struct sg_page_iter sg_iter;
2171 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002172
Chris Wilson05394f32010-11-08 19:18:58 +00002173 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002174
Chris Wilson6c085a72012-08-20 11:40:46 +02002175 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2176 if (ret) {
2177 /* In the event of a disaster, abandon all caches and
2178 * hope for the best.
2179 */
2180 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002181 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002182 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2183 }
2184
Imre Deake2273302015-07-09 12:59:05 +03002185 i915_gem_gtt_finish_object(obj);
2186
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002187 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002188 i915_gem_object_save_bit_17_swizzle(obj);
2189
Chris Wilson05394f32010-11-08 19:18:58 +00002190 if (obj->madv == I915_MADV_DONTNEED)
2191 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002192
Imre Deak90797e62013-02-18 19:28:03 +02002193 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002194 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002195
Chris Wilson05394f32010-11-08 19:18:58 +00002196 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002197 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002198
Chris Wilson05394f32010-11-08 19:18:58 +00002199 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002200 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002201
Chris Wilson9da3da62012-06-01 15:20:22 +01002202 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002203 }
Chris Wilson05394f32010-11-08 19:18:58 +00002204 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002205
Chris Wilson9da3da62012-06-01 15:20:22 +01002206 sg_free_table(obj->pages);
2207 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002208}
2209
Chris Wilsondd624af2013-01-15 12:39:35 +00002210int
Chris Wilson37e680a2012-06-07 15:38:42 +01002211i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2212{
2213 const struct drm_i915_gem_object_ops *ops = obj->ops;
2214
Chris Wilson2f745ad2012-09-04 21:02:58 +01002215 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002216 return 0;
2217
Chris Wilsona5570172012-09-04 21:02:54 +01002218 if (obj->pages_pin_count)
2219 return -EBUSY;
2220
Ben Widawsky98438772013-07-31 17:00:12 -07002221 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002222
Chris Wilsona2165e32012-12-03 11:49:00 +00002223 /* ->put_pages might need to allocate memory for the bit17 swizzle
2224 * array, hence protect them from being reaped by removing them from gtt
2225 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002226 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002227
Chris Wilson37e680a2012-06-07 15:38:42 +01002228 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002229 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002230
Chris Wilson55372522014-03-25 13:23:06 +00002231 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002232
2233 return 0;
2234}
2235
Chris Wilson37e680a2012-06-07 15:38:42 +01002236static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002237i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002238{
Chris Wilson6c085a72012-08-20 11:40:46 +02002239 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002240 int page_count, i;
2241 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002242 struct sg_table *st;
2243 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002244 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002245 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002246 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002247 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002248 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002249
Chris Wilson6c085a72012-08-20 11:40:46 +02002250 /* Assert that the object is not currently in any GPU domain. As it
2251 * wasn't in the GTT, there shouldn't be any way it could have been in
2252 * a GPU cache
2253 */
2254 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2255 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2256
Chris Wilson9da3da62012-06-01 15:20:22 +01002257 st = kmalloc(sizeof(*st), GFP_KERNEL);
2258 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002259 return -ENOMEM;
2260
Chris Wilson9da3da62012-06-01 15:20:22 +01002261 page_count = obj->base.size / PAGE_SIZE;
2262 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002263 kfree(st);
2264 return -ENOMEM;
2265 }
2266
2267 /* Get the list of pages out of our struct file. They'll be pinned
2268 * at this point until we release them.
2269 *
2270 * Fail silently without starting the shrinker
2271 */
Al Viro496ad9a2013-01-23 17:07:38 -05002272 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002273 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002274 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002275 sg = st->sgl;
2276 st->nents = 0;
2277 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002278 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2279 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002280 i915_gem_shrink(dev_priv,
2281 page_count,
2282 I915_SHRINK_BOUND |
2283 I915_SHRINK_UNBOUND |
2284 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002285 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2286 }
2287 if (IS_ERR(page)) {
2288 /* We've tried hard to allocate the memory by reaping
2289 * our own buffer, now let the real VM do its job and
2290 * go down in flames if truly OOM.
2291 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002292 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002293 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002294 if (IS_ERR(page)) {
2295 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002296 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002297 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002298 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002299#ifdef CONFIG_SWIOTLB
2300 if (swiotlb_nr_tbl()) {
2301 st->nents++;
2302 sg_set_page(sg, page, PAGE_SIZE, 0);
2303 sg = sg_next(sg);
2304 continue;
2305 }
2306#endif
Imre Deak90797e62013-02-18 19:28:03 +02002307 if (!i || page_to_pfn(page) != last_pfn + 1) {
2308 if (i)
2309 sg = sg_next(sg);
2310 st->nents++;
2311 sg_set_page(sg, page, PAGE_SIZE, 0);
2312 } else {
2313 sg->length += PAGE_SIZE;
2314 }
2315 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002316
2317 /* Check that the i965g/gm workaround works. */
2318 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002319 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002320#ifdef CONFIG_SWIOTLB
2321 if (!swiotlb_nr_tbl())
2322#endif
2323 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002324 obj->pages = st;
2325
Imre Deake2273302015-07-09 12:59:05 +03002326 ret = i915_gem_gtt_prepare_object(obj);
2327 if (ret)
2328 goto err_pages;
2329
Eric Anholt673a3942008-07-30 12:06:12 -07002330 if (i915_gem_object_needs_bit17_swizzle(obj))
2331 i915_gem_object_do_bit_17_swizzle(obj);
2332
Daniel Vetter656bfa32014-11-20 09:26:30 +01002333 if (obj->tiling_mode != I915_TILING_NONE &&
2334 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2335 i915_gem_object_pin_pages(obj);
2336
Eric Anholt673a3942008-07-30 12:06:12 -07002337 return 0;
2338
2339err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002340 sg_mark_end(sg);
2341 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002342 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002343 sg_free_table(st);
2344 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002345
2346 /* shmemfs first checks if there is enough memory to allocate the page
2347 * and reports ENOSPC should there be insufficient, along with the usual
2348 * ENOMEM for a genuine allocation failure.
2349 *
2350 * We use ENOSPC in our driver to mean that we have run out of aperture
2351 * space and so want to translate the error from shmemfs back to our
2352 * usual understanding of ENOMEM.
2353 */
Imre Deake2273302015-07-09 12:59:05 +03002354 if (ret == -ENOSPC)
2355 ret = -ENOMEM;
2356
2357 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002358}
2359
Chris Wilson37e680a2012-06-07 15:38:42 +01002360/* Ensure that the associated pages are gathered from the backing storage
2361 * and pinned into our object. i915_gem_object_get_pages() may be called
2362 * multiple times before they are released by a single call to
2363 * i915_gem_object_put_pages() - once the pages are no longer referenced
2364 * either as a result of memory pressure (reaping pages under the shrinker)
2365 * or as the object is itself released.
2366 */
2367int
2368i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2369{
2370 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2371 const struct drm_i915_gem_object_ops *ops = obj->ops;
2372 int ret;
2373
Chris Wilson2f745ad2012-09-04 21:02:58 +01002374 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002375 return 0;
2376
Chris Wilson43e28f02013-01-08 10:53:09 +00002377 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002378 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002379 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002380 }
2381
Chris Wilsona5570172012-09-04 21:02:54 +01002382 BUG_ON(obj->pages_pin_count);
2383
Chris Wilson37e680a2012-06-07 15:38:42 +01002384 ret = ops->get_pages(obj);
2385 if (ret)
2386 return ret;
2387
Ben Widawsky35c20a62013-05-31 11:28:48 -07002388 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002389
2390 obj->get_page.sg = obj->pages->sgl;
2391 obj->get_page.last = 0;
2392
Chris Wilson37e680a2012-06-07 15:38:42 +01002393 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002394}
2395
Ben Widawskye2d05a82013-09-24 09:57:58 -07002396void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002397 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002398{
Chris Wilsonb4716182015-04-27 13:41:17 +01002399 struct drm_i915_gem_object *obj = vma->obj;
John Harrisonb2af0372015-05-29 17:43:50 +01002400 struct intel_engine_cs *ring;
2401
2402 ring = i915_gem_request_get_ring(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002403
2404 /* Add a reference if we're newly entering the active list. */
2405 if (obj->active == 0)
2406 drm_gem_object_reference(&obj->base);
2407 obj->active |= intel_ring_flag(ring);
2408
2409 list_move_tail(&obj->ring_list[ring->id], &ring->active_list);
John Harrisonb2af0372015-05-29 17:43:50 +01002410 i915_gem_request_assign(&obj->last_read_req[ring->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002411
Ben Widawskye2d05a82013-09-24 09:57:58 -07002412 list_move_tail(&vma->mm_list, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002413}
2414
Chris Wilsoncaea7472010-11-12 13:53:37 +00002415static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002416i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2417{
2418 RQ_BUG_ON(obj->last_write_req == NULL);
2419 RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring)));
2420
2421 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002422 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002423}
2424
2425static void
2426i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002427{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002428 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002429
Chris Wilsonb4716182015-04-27 13:41:17 +01002430 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2431 RQ_BUG_ON(!(obj->active & (1 << ring)));
2432
2433 list_del_init(&obj->ring_list[ring]);
2434 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2435
2436 if (obj->last_write_req && obj->last_write_req->ring->id == ring)
2437 i915_gem_object_retire__write(obj);
2438
2439 obj->active &= ~(1 << ring);
2440 if (obj->active)
2441 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002442
Chris Wilson6c246952015-07-27 10:26:26 +01002443 /* Bump our place on the bound list to keep it roughly in LRU order
2444 * so that we don't steal from recently used but inactive objects
2445 * (unless we are forced to ofc!)
2446 */
2447 list_move_tail(&obj->global_list,
2448 &to_i915(obj->base.dev)->mm.bound_list);
2449
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002450 list_for_each_entry(vma, &obj->vma_list, vma_link) {
2451 if (!list_empty(&vma->mm_list))
2452 list_move_tail(&vma->mm_list, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002453 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002454
John Harrison97b2a6a2014-11-24 18:49:26 +00002455 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002456 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002457}
2458
Chris Wilson9d7730912012-11-27 16:22:52 +00002459static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002460i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002461{
Chris Wilson9d7730912012-11-27 16:22:52 +00002462 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002463 struct intel_engine_cs *ring;
Chris Wilson9d7730912012-11-27 16:22:52 +00002464 int ret, i, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002465
Chris Wilson107f27a52012-12-10 13:56:17 +02002466 /* Carefully retire all requests without writing to the rings */
Chris Wilson9d7730912012-11-27 16:22:52 +00002467 for_each_ring(ring, dev_priv, i) {
Chris Wilson107f27a52012-12-10 13:56:17 +02002468 ret = intel_ring_idle(ring);
2469 if (ret)
2470 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002471 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002472 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002473
2474 /* Finally reset hw state */
Chris Wilson9d7730912012-11-27 16:22:52 +00002475 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002476 intel_ring_init_seqno(ring, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002477
Ben Widawskyebc348b2014-04-29 14:52:28 -07002478 for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++)
2479 ring->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002480 }
2481
2482 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002483}
2484
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002485int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2486{
2487 struct drm_i915_private *dev_priv = dev->dev_private;
2488 int ret;
2489
2490 if (seqno == 0)
2491 return -EINVAL;
2492
2493 /* HWS page needs to be set less than what we
2494 * will inject to ring
2495 */
2496 ret = i915_gem_init_seqno(dev, seqno - 1);
2497 if (ret)
2498 return ret;
2499
2500 /* Carefully set the last_seqno value so that wrap
2501 * detection still works
2502 */
2503 dev_priv->next_seqno = seqno;
2504 dev_priv->last_seqno = seqno - 1;
2505 if (dev_priv->last_seqno == 0)
2506 dev_priv->last_seqno--;
2507
2508 return 0;
2509}
2510
Chris Wilson9d7730912012-11-27 16:22:52 +00002511int
2512i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002513{
Chris Wilson9d7730912012-11-27 16:22:52 +00002514 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002515
Chris Wilson9d7730912012-11-27 16:22:52 +00002516 /* reserve 0 for non-seqno */
2517 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002518 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002519 if (ret)
2520 return ret;
2521
2522 dev_priv->next_seqno = 1;
2523 }
2524
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002525 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002526 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002527}
2528
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002529/*
2530 * NB: This function is not allowed to fail. Doing so would mean the the
2531 * request is not being tracked for completion but the work itself is
2532 * going to happen on the hardware. This would be a Bad Thing(tm).
2533 */
John Harrison75289872015-05-29 17:43:49 +01002534void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002535 struct drm_i915_gem_object *obj,
2536 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002537{
John Harrison75289872015-05-29 17:43:49 +01002538 struct intel_engine_cs *ring;
2539 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002540 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002541 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002542 int ret;
2543
Oscar Mateo48e29f52014-07-24 17:04:29 +01002544 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002545 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002546
John Harrison75289872015-05-29 17:43:49 +01002547 ring = request->ring;
2548 dev_priv = ring->dev->dev_private;
2549 ringbuf = request->ringbuf;
2550
John Harrison29b1b412015-06-18 13:10:09 +01002551 /*
2552 * To ensure that this call will not fail, space for its emissions
2553 * should already have been reserved in the ring buffer. Let the ring
2554 * know that it is time to use that space up.
2555 */
2556 intel_ring_reserved_space_use(ringbuf);
2557
Oscar Mateo48e29f52014-07-24 17:04:29 +01002558 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002559 /*
2560 * Emit any outstanding flushes - execbuf can fail to emit the flush
2561 * after having emitted the batchbuffer command. Hence we need to fix
2562 * things up similar to emitting the lazy request. The difference here
2563 * is that the flush _must_ happen before the next request, no matter
2564 * what.
2565 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002566 if (flush_caches) {
2567 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002568 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002569 else
John Harrison4866d722015-05-29 17:43:55 +01002570 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002571 /* Not allowed to fail! */
2572 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2573 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002574
Chris Wilsona71d8d92012-02-15 11:25:36 +00002575 /* Record the position of the start of the request so that
2576 * should we detect the updated seqno part-way through the
2577 * GPU processing the request, we never over-estimate the
2578 * position of the head.
2579 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002580 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002581
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002582 if (i915.enable_execlists)
John Harrisonc4e76632015-05-29 17:44:01 +01002583 ret = ring->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002584 else {
John Harrisonee044a82015-05-29 17:44:00 +01002585 ret = ring->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002586
2587 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002588 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002589 /* Not allowed to fail! */
2590 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002591
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002592 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002593
2594 /* Whilst this request exists, batch_obj will be on the
2595 * active_list, and so will hold the active reference. Only when this
2596 * request is retired will the the batch_obj be moved onto the
2597 * inactive_list and lose its active reference. Hence we do not need
2598 * to explicitly hold another reference here.
2599 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002600 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002601
Eric Anholt673a3942008-07-30 12:06:12 -07002602 request->emitted_jiffies = jiffies;
Tomas Elf94f7bbe2015-07-09 15:30:57 +01002603 ring->last_submitted_seqno = request->seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08002604 list_add_tail(&request->list, &ring->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002605
John Harrison74328ee2014-11-24 18:49:38 +00002606 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002607
Daniel Vetter87255482014-11-19 20:36:48 +01002608 i915_queue_hangcheck(ring->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002609
Daniel Vetter87255482014-11-19 20:36:48 +01002610 queue_delayed_work(dev_priv->wq,
2611 &dev_priv->mm.retire_work,
2612 round_jiffies_up_relative(HZ));
2613 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002614
John Harrison29b1b412015-06-18 13:10:09 +01002615 /* Sanity check that the reserved size was large enough. */
2616 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002617}
2618
Mika Kuoppala939fd762014-01-30 19:04:44 +02002619static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002620 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002621{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002622 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002623
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002624 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2625
2626 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002627 return true;
2628
Chris Wilson676fa572014-12-24 08:13:39 -08002629 if (ctx->hang_stats.ban_period_seconds &&
2630 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002631 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002632 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002633 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002634 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2635 if (i915_stop_ring_allow_warn(dev_priv))
2636 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002637 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002638 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002639 }
2640
2641 return false;
2642}
2643
Mika Kuoppala939fd762014-01-30 19:04:44 +02002644static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002645 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002646 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002647{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002648 struct i915_ctx_hang_stats *hs;
2649
2650 if (WARN_ON(!ctx))
2651 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002652
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002653 hs = &ctx->hang_stats;
2654
2655 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002656 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002657 hs->batch_active++;
2658 hs->guilty_ts = get_seconds();
2659 } else {
2660 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002661 }
2662}
2663
John Harrisonabfe2622014-11-24 18:49:24 +00002664void i915_gem_request_free(struct kref *req_ref)
2665{
2666 struct drm_i915_gem_request *req = container_of(req_ref,
2667 typeof(*req), ref);
2668 struct intel_context *ctx = req->ctx;
2669
John Harrisonfcfa423c2015-05-29 17:44:12 +01002670 if (req->file_priv)
2671 i915_gem_request_remove_from_client(req);
2672
Thomas Daniel0794aed2014-11-25 10:39:25 +00002673 if (ctx) {
2674 if (i915.enable_execlists) {
Mika Kuoppala8ba319d2015-07-03 17:09:35 +03002675 if (ctx != req->ring->default_context)
2676 intel_lr_context_unpin(req);
Thomas Daniel0794aed2014-11-25 10:39:25 +00002677 }
John Harrisonabfe2622014-11-24 18:49:24 +00002678
Oscar Mateodcb4c122014-11-13 10:28:10 +00002679 i915_gem_context_unreference(ctx);
2680 }
John Harrisonabfe2622014-11-24 18:49:24 +00002681
Chris Wilsonefab6d82015-04-07 16:20:57 +01002682 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002683}
2684
John Harrison6689cb22015-03-19 12:30:08 +00002685int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002686 struct intel_context *ctx,
2687 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002688{
Chris Wilsonefab6d82015-04-07 16:20:57 +01002689 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002690 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002691 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002692
John Harrison217e46b2015-05-29 17:43:29 +01002693 if (!req_out)
2694 return -EINVAL;
2695
John Harrisonbccca492015-05-29 17:44:11 +01002696 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002697
Daniel Vettereed29a52015-05-21 14:21:25 +02002698 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2699 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002700 return -ENOMEM;
2701
Daniel Vettereed29a52015-05-21 14:21:25 +02002702 ret = i915_gem_get_seqno(ring->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002703 if (ret)
2704 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002705
John Harrison40e895c2015-05-29 17:43:26 +01002706 kref_init(&req->ref);
2707 req->i915 = dev_priv;
Daniel Vettereed29a52015-05-21 14:21:25 +02002708 req->ring = ring;
John Harrison40e895c2015-05-29 17:43:26 +01002709 req->ctx = ctx;
2710 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002711
2712 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002713 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002714 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002715 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002716 if (ret) {
2717 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002718 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002719 }
John Harrison6689cb22015-03-19 12:30:08 +00002720
John Harrison29b1b412015-06-18 13:10:09 +01002721 /*
2722 * Reserve space in the ring buffer for all the commands required to
2723 * eventually emit this request. This is to guarantee that the
2724 * i915_add_request() call can't fail. Note that the reserve may need
2725 * to be redone if the request is not actually submitted straight
2726 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002727 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002728 if (i915.enable_execlists)
2729 ret = intel_logical_ring_reserve_space(req);
2730 else
2731 ret = intel_ring_reserve_space(req);
2732 if (ret) {
2733 /*
2734 * At this point, the request is fully allocated even if not
2735 * fully prepared. Thus it can be cleaned up using the proper
2736 * free code.
2737 */
2738 i915_gem_request_cancel(req);
2739 return ret;
2740 }
John Harrison29b1b412015-06-18 13:10:09 +01002741
John Harrisonbccca492015-05-29 17:44:11 +01002742 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002743 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002744
2745err:
2746 kmem_cache_free(dev_priv->requests, req);
2747 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002748}
2749
John Harrison29b1b412015-06-18 13:10:09 +01002750void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2751{
2752 intel_ring_reserved_space_cancel(req->ringbuf);
2753
2754 i915_gem_request_unreference(req);
2755}
2756
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002757struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002758i915_gem_find_active_request(struct intel_engine_cs *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01002759{
Chris Wilson4db080f2013-12-04 11:37:09 +00002760 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002761
Chris Wilson4db080f2013-12-04 11:37:09 +00002762 list_for_each_entry(request, &ring->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002763 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002764 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002765
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002766 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002767 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002768
2769 return NULL;
2770}
2771
2772static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002773 struct intel_engine_cs *ring)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002774{
2775 struct drm_i915_gem_request *request;
2776 bool ring_hung;
2777
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002778 request = i915_gem_find_active_request(ring);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002779
2780 if (request == NULL)
2781 return;
2782
2783 ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
2784
Mika Kuoppala939fd762014-01-30 19:04:44 +02002785 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002786
2787 list_for_each_entry_continue(request, &ring->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002788 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002789}
2790
2791static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002792 struct intel_engine_cs *ring)
Chris Wilson4db080f2013-12-04 11:37:09 +00002793{
Chris Wilson608c1a52015-09-03 13:01:40 +01002794 struct intel_ringbuffer *buffer;
2795
Chris Wilsondfaae392010-09-22 10:31:52 +01002796 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002797 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002798
Chris Wilson05394f32010-11-08 19:18:58 +00002799 obj = list_first_entry(&ring->active_list,
2800 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002801 ring_list[ring->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002802
Chris Wilsonb4716182015-04-27 13:41:17 +01002803 i915_gem_object_retire__read(obj, ring->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002804 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002805
2806 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002807 * Clear the execlists queue up before freeing the requests, as those
2808 * are the ones that keep the context and ringbuffer backing objects
2809 * pinned in place.
2810 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002811
Tomas Elf7de16912015-10-19 16:32:32 +01002812 if (i915.enable_execlists) {
2813 spin_lock_irq(&ring->execlist_lock);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002814
Tomas Elfc5baa562015-10-23 18:02:37 +01002815 /* list_splice_tail_init checks for empty lists */
2816 list_splice_tail_init(&ring->execlist_queue,
2817 &ring->execlist_retired_req_list);
Daniel Vetteraf3302b2015-12-04 17:27:15 +01002818
Tomas Elf7de16912015-10-19 16:32:32 +01002819 spin_unlock_irq(&ring->execlist_lock);
Tomas Elfc5baa562015-10-23 18:02:37 +01002820 intel_execlists_retire_requests(ring);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002821 }
2822
2823 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002824 * We must free the requests after all the corresponding objects have
2825 * been moved off active lists. Which is the same order as the normal
2826 * retire_requests function does. This is important if object hold
2827 * implicit references on things like e.g. ppgtt address spaces through
2828 * the request.
2829 */
2830 while (!list_empty(&ring->request_list)) {
2831 struct drm_i915_gem_request *request;
2832
2833 request = list_first_entry(&ring->request_list,
2834 struct drm_i915_gem_request,
2835 list);
2836
Chris Wilsonb4716182015-04-27 13:41:17 +01002837 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002838 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002839
2840 /* Having flushed all requests from all queues, we know that all
2841 * ringbuffers must now be empty. However, since we do not reclaim
2842 * all space when retiring the request (to prevent HEADs colliding
2843 * with rapid ringbuffer wraparound) the amount of available space
2844 * upon reset is less than when we start. Do one more pass over
2845 * all the ringbuffers to reset last_retired_head.
2846 */
2847 list_for_each_entry(buffer, &ring->buffers, link) {
2848 buffer->last_retired_head = buffer->tail;
2849 intel_ring_update_space(buffer);
2850 }
Eric Anholt673a3942008-07-30 12:06:12 -07002851}
2852
Chris Wilson069efc12010-09-30 16:53:18 +01002853void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002854{
Chris Wilsondfaae392010-09-22 10:31:52 +01002855 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002856 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002857 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07002858
Chris Wilson4db080f2013-12-04 11:37:09 +00002859 /*
2860 * Before we free the objects from the requests, we need to inspect
2861 * them for finding the guilty party. As the requests only borrow
2862 * their reference to the objects, the inspection must be done first.
2863 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002864 for_each_ring(ring, dev_priv, i)
Chris Wilson4db080f2013-12-04 11:37:09 +00002865 i915_gem_reset_ring_status(dev_priv, ring);
2866
2867 for_each_ring(ring, dev_priv, i)
2868 i915_gem_reset_ring_cleanup(dev_priv, ring);
Chris Wilsondfaae392010-09-22 10:31:52 +01002869
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002870 i915_gem_context_reset(dev);
2871
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002872 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002873
2874 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002875}
2876
2877/**
2878 * This function clears the request list as sequence numbers are passed.
2879 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002880void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002881i915_gem_retire_requests_ring(struct intel_engine_cs *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07002882{
Chris Wilsondb53a302011-02-03 11:57:46 +00002883 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002884
Chris Wilson832a3aa2015-03-18 18:19:22 +00002885 /* Retire requests first as we use it above for the early return.
2886 * If we retire requests last, we may use a later seqno and so clear
2887 * the requests lists without clearing the active list, leading to
2888 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002889 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002890 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002891 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002892
Zou Nan hai852835f2010-05-21 09:08:56 +08002893 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002894 struct drm_i915_gem_request,
2895 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002896
John Harrison1b5a4332014-11-24 18:49:42 +00002897 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002898 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002899
Chris Wilsonb4716182015-04-27 13:41:17 +01002900 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002901 }
2902
Chris Wilson832a3aa2015-03-18 18:19:22 +00002903 /* Move any buffers on the active list that are no longer referenced
2904 * by the ringbuffer to the flushing/inactive lists as appropriate,
2905 * before we free the context associated with the requests.
2906 */
2907 while (!list_empty(&ring->active_list)) {
2908 struct drm_i915_gem_object *obj;
2909
2910 obj = list_first_entry(&ring->active_list,
2911 struct drm_i915_gem_object,
Chris Wilsonb4716182015-04-27 13:41:17 +01002912 ring_list[ring->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002913
Chris Wilsonb4716182015-04-27 13:41:17 +01002914 if (!list_empty(&obj->last_read_req[ring->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002915 break;
2916
Chris Wilsonb4716182015-04-27 13:41:17 +01002917 i915_gem_object_retire__read(obj, ring->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002918 }
2919
John Harrison581c26e82014-11-24 18:49:39 +00002920 if (unlikely(ring->trace_irq_req &&
2921 i915_gem_request_completed(ring->trace_irq_req, true))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002922 ring->irq_put(ring);
John Harrison581c26e82014-11-24 18:49:39 +00002923 i915_gem_request_assign(&ring->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002924 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002925
Chris Wilsondb53a302011-02-03 11:57:46 +00002926 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002927}
2928
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002929bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002930i915_gem_retire_requests(struct drm_device *dev)
2931{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002932 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002933 struct intel_engine_cs *ring;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002934 bool idle = true;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002935 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002936
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002937 for_each_ring(ring, dev_priv, i) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002938 i915_gem_retire_requests_ring(ring);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002939 idle &= list_empty(&ring->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002940 if (i915.enable_execlists) {
2941 unsigned long flags;
2942
2943 spin_lock_irqsave(&ring->execlist_lock, flags);
2944 idle &= list_empty(&ring->execlist_queue);
2945 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2946
2947 intel_execlists_retire_requests(ring);
2948 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002949 }
2950
2951 if (idle)
2952 mod_delayed_work(dev_priv->wq,
2953 &dev_priv->mm.idle_work,
2954 msecs_to_jiffies(100));
2955
2956 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002957}
2958
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002959static void
Eric Anholt673a3942008-07-30 12:06:12 -07002960i915_gem_retire_work_handler(struct work_struct *work)
2961{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002962 struct drm_i915_private *dev_priv =
2963 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2964 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002965 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002966
Chris Wilson891b48c2010-09-29 12:26:37 +01002967 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002968 idle = false;
2969 if (mutex_trylock(&dev->struct_mutex)) {
2970 idle = i915_gem_retire_requests(dev);
2971 mutex_unlock(&dev->struct_mutex);
2972 }
2973 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01002974 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
2975 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002976}
Chris Wilson891b48c2010-09-29 12:26:37 +01002977
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002978static void
2979i915_gem_idle_work_handler(struct work_struct *work)
2980{
2981 struct drm_i915_private *dev_priv =
2982 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01002983 struct drm_device *dev = dev_priv->dev;
Chris Wilson423795c2015-04-07 16:21:08 +01002984 struct intel_engine_cs *ring;
2985 int i;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002986
Chris Wilson423795c2015-04-07 16:21:08 +01002987 for_each_ring(ring, dev_priv, i)
2988 if (!list_empty(&ring->request_list))
2989 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08002990
Chris Wilson35c94182015-04-07 16:20:37 +01002991 intel_mark_idle(dev);
2992
2993 if (mutex_trylock(&dev->struct_mutex)) {
2994 struct intel_engine_cs *ring;
2995 int i;
2996
2997 for_each_ring(ring, dev_priv, i)
2998 i915_gem_batch_pool_fini(&ring->batch_pool);
2999
3000 mutex_unlock(&dev->struct_mutex);
3001 }
Eric Anholt673a3942008-07-30 12:06:12 -07003002}
3003
Ben Widawsky5816d642012-04-11 11:18:19 -07003004/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003005 * Ensures that an object will eventually get non-busy by flushing any required
3006 * write domains, emitting any outstanding lazy request and retiring and
3007 * completed requests.
3008 */
3009static int
3010i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3011{
John Harrisona5ac0f92015-05-29 17:44:15 +01003012 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003013
Chris Wilsonb4716182015-04-27 13:41:17 +01003014 if (!obj->active)
3015 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003016
Chris Wilsonb4716182015-04-27 13:41:17 +01003017 for (i = 0; i < I915_NUM_RINGS; i++) {
3018 struct drm_i915_gem_request *req;
3019
3020 req = obj->last_read_req[i];
3021 if (req == NULL)
3022 continue;
3023
3024 if (list_empty(&req->list))
3025 goto retire;
3026
Chris Wilsonb4716182015-04-27 13:41:17 +01003027 if (i915_gem_request_completed(req, true)) {
3028 __i915_gem_request_retire__upto(req);
3029retire:
3030 i915_gem_object_retire__read(obj, i);
3031 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003032 }
3033
3034 return 0;
3035}
3036
3037/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003038 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3039 * @DRM_IOCTL_ARGS: standard ioctl arguments
3040 *
3041 * Returns 0 if successful, else an error is returned with the remaining time in
3042 * the timeout parameter.
3043 * -ETIME: object is still busy after timeout
3044 * -ERESTARTSYS: signal interrupted the wait
3045 * -ENONENT: object doesn't exist
3046 * Also possible, but rare:
3047 * -EAGAIN: GPU wedged
3048 * -ENOMEM: damn
3049 * -ENODEV: Internal IRQ fail
3050 * -E?: The add request failed
3051 *
3052 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3053 * non-zero timeout parameter the wait ioctl will wait for the given number of
3054 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3055 * without holding struct_mutex the object may become re-busied before this
3056 * function completes. A similar but shorter * race condition exists in the busy
3057 * ioctl
3058 */
3059int
3060i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3061{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003062 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003063 struct drm_i915_gem_wait *args = data;
3064 struct drm_i915_gem_object *obj;
Chris Wilsonb4716182015-04-27 13:41:17 +01003065 struct drm_i915_gem_request *req[I915_NUM_RINGS];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003066 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003067 int i, n = 0;
3068 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003069
Daniel Vetter11b5d512014-09-29 15:31:26 +02003070 if (args->flags != 0)
3071 return -EINVAL;
3072
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003073 ret = i915_mutex_lock_interruptible(dev);
3074 if (ret)
3075 return ret;
3076
3077 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3078 if (&obj->base == NULL) {
3079 mutex_unlock(&dev->struct_mutex);
3080 return -ENOENT;
3081 }
3082
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003083 /* Need to make sure the object gets inactive eventually. */
3084 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003085 if (ret)
3086 goto out;
3087
Chris Wilsonb4716182015-04-27 13:41:17 +01003088 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003089 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003090
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003091 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003092 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003093 */
Chris Wilson762e4582015-03-04 18:09:26 +00003094 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003095 ret = -ETIME;
3096 goto out;
3097 }
3098
3099 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003100 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003101
3102 for (i = 0; i < I915_NUM_RINGS; i++) {
3103 if (obj->last_read_req[i] == NULL)
3104 continue;
3105
3106 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3107 }
3108
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003109 mutex_unlock(&dev->struct_mutex);
3110
Chris Wilsonb4716182015-04-27 13:41:17 +01003111 for (i = 0; i < n; i++) {
3112 if (ret == 0)
3113 ret = __i915_wait_request(req[i], reset_counter, true,
3114 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003115 to_rps_client(file));
Chris Wilsonb4716182015-04-27 13:41:17 +01003116 i915_gem_request_unreference__unlocked(req[i]);
3117 }
John Harrisonff865882014-11-24 18:49:28 +00003118 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003119
3120out:
3121 drm_gem_object_unreference(&obj->base);
3122 mutex_unlock(&dev->struct_mutex);
3123 return ret;
3124}
3125
Chris Wilsonb4716182015-04-27 13:41:17 +01003126static int
3127__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3128 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003129 struct drm_i915_gem_request *from_req,
3130 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003131{
3132 struct intel_engine_cs *from;
3133 int ret;
3134
John Harrison91af1272015-06-18 13:14:56 +01003135 from = i915_gem_request_get_ring(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003136 if (to == from)
3137 return 0;
3138
John Harrison91af1272015-06-18 13:14:56 +01003139 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003140 return 0;
3141
Chris Wilsonb4716182015-04-27 13:41:17 +01003142 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003143 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003144 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003145 atomic_read(&i915->gpu_error.reset_counter),
3146 i915->mm.interruptible,
3147 NULL,
3148 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003149 if (ret)
3150 return ret;
3151
John Harrison91af1272015-06-18 13:14:56 +01003152 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003153 } else {
3154 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003155 u32 seqno = i915_gem_request_get_seqno(from_req);
3156
3157 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003158
3159 if (seqno <= from->semaphore.sync_seqno[idx])
3160 return 0;
3161
John Harrison91af1272015-06-18 13:14:56 +01003162 if (*to_req == NULL) {
3163 ret = i915_gem_request_alloc(to, to->default_context, to_req);
3164 if (ret)
3165 return ret;
3166 }
3167
John Harrison599d9242015-05-29 17:44:04 +01003168 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3169 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003170 if (ret)
3171 return ret;
3172
3173 /* We use last_read_req because sync_to()
3174 * might have just caused seqno wrap under
3175 * the radar.
3176 */
3177 from->semaphore.sync_seqno[idx] =
3178 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3179 }
3180
3181 return 0;
3182}
3183
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003184/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003185 * i915_gem_object_sync - sync an object to a ring.
3186 *
3187 * @obj: object which may be in use on another ring.
3188 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003189 * @to_req: request we wish to use the object for. See below.
3190 * This will be allocated and returned if a request is
3191 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003192 *
3193 * This code is meant to abstract object synchronization with the GPU.
3194 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003195 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003196 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003197 * into a buffer at any time, but multiple readers. To ensure each has
3198 * a coherent view of memory, we must:
3199 *
3200 * - If there is an outstanding write request to the object, the new
3201 * request must wait for it to complete (either CPU or in hw, requests
3202 * on the same ring will be naturally ordered).
3203 *
3204 * - If we are a write request (pending_write_domain is set), the new
3205 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003206 *
John Harrison91af1272015-06-18 13:14:56 +01003207 * For CPU synchronisation (NULL to) no request is required. For syncing with
3208 * rings to_req must be non-NULL. However, a request does not have to be
3209 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3210 * request will be allocated automatically and returned through *to_req. Note
3211 * that it is not guaranteed that commands will be emitted (because the system
3212 * might already be idle). Hence there is no need to create a request that
3213 * might never have any work submitted. Note further that if a request is
3214 * returned in *to_req, it is the responsibility of the caller to submit
3215 * that request (after potentially adding more work to it).
3216 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003217 * Returns 0 if successful, else propagates up the lower layer error.
3218 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003219int
3220i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003221 struct intel_engine_cs *to,
3222 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003223{
Chris Wilsonb4716182015-04-27 13:41:17 +01003224 const bool readonly = obj->base.pending_write_domain == 0;
3225 struct drm_i915_gem_request *req[I915_NUM_RINGS];
3226 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003227
Chris Wilsonb4716182015-04-27 13:41:17 +01003228 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003229 return 0;
3230
Chris Wilsonb4716182015-04-27 13:41:17 +01003231 if (to == NULL)
3232 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003233
Chris Wilsonb4716182015-04-27 13:41:17 +01003234 n = 0;
3235 if (readonly) {
3236 if (obj->last_write_req)
3237 req[n++] = obj->last_write_req;
3238 } else {
3239 for (i = 0; i < I915_NUM_RINGS; i++)
3240 if (obj->last_read_req[i])
3241 req[n++] = obj->last_read_req[i];
3242 }
3243 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003244 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003245 if (ret)
3246 return ret;
3247 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003248
Chris Wilsonb4716182015-04-27 13:41:17 +01003249 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003250}
3251
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003252static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3253{
3254 u32 old_write_domain, old_read_domains;
3255
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003256 /* Force a pagefault for domain tracking on next user access */
3257 i915_gem_release_mmap(obj);
3258
Keith Packardb97c3d92011-06-24 21:02:59 -07003259 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3260 return;
3261
Chris Wilson97c809fd2012-10-09 19:24:38 +01003262 /* Wait for any direct GTT access to complete */
3263 mb();
3264
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003265 old_read_domains = obj->base.read_domains;
3266 old_write_domain = obj->base.write_domain;
3267
3268 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3269 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3270
3271 trace_i915_gem_object_change_domain(obj,
3272 old_read_domains,
3273 old_write_domain);
3274}
3275
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003276static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003277{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003278 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003279 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003280 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003281
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003282 if (list_empty(&vma->vma_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003283 return 0;
3284
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003285 if (!drm_mm_node_allocated(&vma->node)) {
3286 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003287 return 0;
3288 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003289
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003290 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003291 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003292
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003293 BUG_ON(obj->pages == NULL);
3294
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003295 if (wait) {
3296 ret = i915_gem_object_wait_rendering(obj, false);
3297 if (ret)
3298 return ret;
3299 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003300
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003301 if (i915_is_ggtt(vma->vm) &&
3302 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003303 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003304
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003305 /* release the fence reg _after_ flushing */
3306 ret = i915_gem_object_put_fence(obj);
3307 if (ret)
3308 return ret;
3309 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003310
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003311 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003312
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003313 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003314 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003315
Chris Wilson64bf9302014-02-25 14:23:28 +00003316 list_del_init(&vma->mm_list);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003317 if (i915_is_ggtt(vma->vm)) {
3318 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3319 obj->map_and_fenceable = false;
3320 } else if (vma->ggtt_view.pages) {
3321 sg_free_table(vma->ggtt_view.pages);
3322 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003323 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003324 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003325 }
Eric Anholt673a3942008-07-30 12:06:12 -07003326
Ben Widawsky2f633152013-07-17 12:19:03 -07003327 drm_mm_remove_node(&vma->node);
3328 i915_gem_vma_destroy(vma);
3329
3330 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003331 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003332 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003333 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003334
Chris Wilson70903c32013-12-04 09:59:09 +00003335 /* And finally now the object is completely decoupled from this vma,
3336 * we can drop its hold on the backing storage and allow it to be
3337 * reaped by the shrinker.
3338 */
3339 i915_gem_object_unpin_pages(obj);
3340
Chris Wilson88241782011-01-07 17:09:48 +00003341 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003342}
3343
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003344int i915_vma_unbind(struct i915_vma *vma)
3345{
3346 return __i915_vma_unbind(vma, true);
3347}
3348
3349int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3350{
3351 return __i915_vma_unbind(vma, false);
3352}
3353
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003354int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003355{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003356 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003357 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003358 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003359
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003360 /* Flush everything onto the inactive list. */
Chris Wilsonb4519512012-05-11 14:29:30 +01003361 for_each_ring(ring, dev_priv, i) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003362 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003363 struct drm_i915_gem_request *req;
3364
3365 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003366 if (ret)
3367 return ret;
John Harrison73cfa862015-05-29 17:43:35 +01003368
John Harrisonba01cc92015-05-29 17:43:41 +01003369 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003370 if (ret) {
3371 i915_gem_request_cancel(req);
3372 return ret;
3373 }
3374
John Harrison75289872015-05-29 17:43:49 +01003375 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003376 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003377
Chris Wilson3e960502012-11-27 16:22:54 +00003378 ret = intel_ring_idle(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003379 if (ret)
3380 return ret;
3381 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003382
Chris Wilsonb4716182015-04-27 13:41:17 +01003383 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003384 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003385}
3386
Chris Wilson4144f9b2014-09-11 08:43:48 +01003387static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003388 unsigned long cache_level)
3389{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003390 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003391 struct drm_mm_node *other;
3392
Chris Wilson4144f9b2014-09-11 08:43:48 +01003393 /*
3394 * On some machines we have to be careful when putting differing types
3395 * of snoopable memory together to avoid the prefetcher crossing memory
3396 * domains and dying. During vm initialisation, we decide whether or not
3397 * these constraints apply and set the drm_mm.color_adjust
3398 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003399 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003400 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003401 return true;
3402
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003403 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003404 return true;
3405
3406 if (list_empty(&gtt_space->node_list))
3407 return true;
3408
3409 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3410 if (other->allocated && !other->hole_follows && other->color != cache_level)
3411 return false;
3412
3413 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3414 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3415 return false;
3416
3417 return true;
3418}
3419
Jesse Barnesde151cf2008-11-12 10:03:55 -08003420/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003421 * Finds free space in the GTT aperture and binds the object or a view of it
3422 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003423 */
Daniel Vetter262de142014-02-14 14:01:20 +01003424static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003425i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3426 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003427 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003428 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003429 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003430{
Chris Wilson05394f32010-11-08 19:18:58 +00003431 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003432 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierry65bd3422015-07-29 17:23:58 +01003433 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003434 u32 search_flag, alloc_flag;
3435 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003436 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003437 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003438 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003439
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003440 if (i915_is_ggtt(vm)) {
3441 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003442
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003443 if (WARN_ON(!ggtt_view))
3444 return ERR_PTR(-EINVAL);
3445
3446 view_size = i915_ggtt_view_size(obj, ggtt_view);
3447
3448 fence_size = i915_gem_get_gtt_size(dev,
3449 view_size,
3450 obj->tiling_mode);
3451 fence_alignment = i915_gem_get_gtt_alignment(dev,
3452 view_size,
3453 obj->tiling_mode,
3454 true);
3455 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3456 view_size,
3457 obj->tiling_mode,
3458 false);
3459 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3460 } else {
3461 fence_size = i915_gem_get_gtt_size(dev,
3462 obj->base.size,
3463 obj->tiling_mode);
3464 fence_alignment = i915_gem_get_gtt_alignment(dev,
3465 obj->base.size,
3466 obj->tiling_mode,
3467 true);
3468 unfenced_alignment =
3469 i915_gem_get_gtt_alignment(dev,
3470 obj->base.size,
3471 obj->tiling_mode,
3472 false);
3473 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3474 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003475
Michel Thierry101b5062015-10-01 13:33:57 +01003476 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3477 end = vm->total;
3478 if (flags & PIN_MAPPABLE)
3479 end = min_t(u64, end, dev_priv->gtt.mappable_end);
3480 if (flags & PIN_ZONE_4G)
3481 end = min_t(u64, end, (1ULL << 32));
3482
Eric Anholt673a3942008-07-30 12:06:12 -07003483 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003484 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003485 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003486 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003487 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3488 ggtt_view ? ggtt_view->type : 0,
3489 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003490 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003491 }
3492
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003493 /* If binding the object/GGTT view requires more space than the entire
3494 * aperture has, reject it early before evicting everything in a vain
3495 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003496 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003497 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003498 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003499 ggtt_view ? ggtt_view->type : 0,
3500 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003501 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003502 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003503 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003504 }
3505
Chris Wilson37e680a2012-06-07 15:38:42 +01003506 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003507 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003508 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003509
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003510 i915_gem_object_pin_pages(obj);
3511
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003512 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3513 i915_gem_obj_lookup_or_create_vma(obj, vm);
3514
Daniel Vetter262de142014-02-14 14:01:20 +01003515 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003516 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003517
Chris Wilson506a8e82015-12-08 11:55:07 +00003518 if (flags & PIN_OFFSET_FIXED) {
3519 uint64_t offset = flags & PIN_OFFSET_MASK;
3520
3521 if (offset & (alignment - 1) || offset + size > end) {
3522 ret = -EINVAL;
3523 goto err_free_vma;
3524 }
3525 vma->node.start = offset;
3526 vma->node.size = size;
3527 vma->node.color = obj->cache_level;
3528 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3529 if (ret) {
3530 ret = i915_gem_evict_for_vma(vma);
3531 if (ret == 0)
3532 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3533 }
3534 if (ret)
3535 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003536 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003537 if (flags & PIN_HIGH) {
3538 search_flag = DRM_MM_SEARCH_BELOW;
3539 alloc_flag = DRM_MM_CREATE_TOP;
3540 } else {
3541 search_flag = DRM_MM_SEARCH_DEFAULT;
3542 alloc_flag = DRM_MM_CREATE_DEFAULT;
3543 }
Michel Thierry101b5062015-10-01 13:33:57 +01003544
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003545search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003546 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3547 size, alignment,
3548 obj->cache_level,
3549 start, end,
3550 search_flag,
3551 alloc_flag);
3552 if (ret) {
3553 ret = i915_gem_evict_something(dev, vm, size, alignment,
3554 obj->cache_level,
3555 start, end,
3556 flags);
3557 if (ret == 0)
3558 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003559
Chris Wilson506a8e82015-12-08 11:55:07 +00003560 goto err_free_vma;
3561 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003562 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003563 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003564 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003565 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003566 }
3567
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003568 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003569 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003570 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003571 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003572
Ben Widawsky35c20a62013-05-31 11:28:48 -07003573 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Ben Widawskyca191b12013-07-31 17:00:14 -07003574 list_add_tail(&vma->mm_list, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003575
Daniel Vetter262de142014-02-14 14:01:20 +01003576 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003577
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003578err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003579 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003580err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003581 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003582 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003583err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003584 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003585 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003586}
3587
Chris Wilson000433b2013-08-08 14:41:09 +01003588bool
Chris Wilson2c225692013-08-09 12:26:45 +01003589i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3590 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003591{
Eric Anholt673a3942008-07-30 12:06:12 -07003592 /* If we don't have a page list set up, then we're not pinned
3593 * to GPU, and we can ignore the cache flush because it'll happen
3594 * again at bind time.
3595 */
Chris Wilson05394f32010-11-08 19:18:58 +00003596 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003597 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003598
Imre Deak769ce462013-02-13 21:56:05 +02003599 /*
3600 * Stolen memory is always coherent with the GPU as it is explicitly
3601 * marked as wc by the system, or the system is cache-coherent.
3602 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003603 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003604 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003605
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003606 /* If the GPU is snooping the contents of the CPU cache,
3607 * we do not need to manually clear the CPU cache lines. However,
3608 * the caches are only snooped when the render cache is
3609 * flushed/invalidated. As we always have to emit invalidations
3610 * and flushes when moving into and out of the RENDER domain, correct
3611 * snooping behaviour occurs naturally as the result of our domain
3612 * tracking.
3613 */
Chris Wilson0f719792015-01-13 13:32:52 +00003614 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3615 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003616 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003617 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003618
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003619 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003620 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003621 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003622
3623 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003624}
3625
3626/** Flushes the GTT write domain for the object if it's dirty. */
3627static void
Chris Wilson05394f32010-11-08 19:18:58 +00003628i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003629{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003630 uint32_t old_write_domain;
3631
Chris Wilson05394f32010-11-08 19:18:58 +00003632 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003633 return;
3634
Chris Wilson63256ec2011-01-04 18:42:07 +00003635 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003636 * to it immediately go to main memory as far as we know, so there's
3637 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003638 *
3639 * However, we do have to enforce the order so that all writes through
3640 * the GTT land before any writes to the device, such as updates to
3641 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003642 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003643 wmb();
3644
Chris Wilson05394f32010-11-08 19:18:58 +00003645 old_write_domain = obj->base.write_domain;
3646 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003647
Rodrigo Vivide152b62015-07-07 16:28:51 -07003648 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003649
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003650 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003651 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003652 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003653}
3654
3655/** Flushes the CPU write domain for the object if it's dirty. */
3656static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003657i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003658{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003659 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003660
Chris Wilson05394f32010-11-08 19:18:58 +00003661 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003662 return;
3663
Daniel Vettere62b59e2015-01-21 14:53:48 +01003664 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003665 i915_gem_chipset_flush(obj->base.dev);
3666
Chris Wilson05394f32010-11-08 19:18:58 +00003667 old_write_domain = obj->base.write_domain;
3668 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003669
Rodrigo Vivide152b62015-07-07 16:28:51 -07003670 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003671
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003672 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003673 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003674 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003675}
3676
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003677/**
3678 * Moves a single object to the GTT read, and possibly write domain.
3679 *
3680 * This function returns when the move is complete, including waiting on
3681 * flushes to occur.
3682 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003683int
Chris Wilson20217462010-11-23 15:26:33 +00003684i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003685{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003686 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303687 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003688 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003689
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003690 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3691 return 0;
3692
Chris Wilson0201f1e2012-07-20 12:41:01 +01003693 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003694 if (ret)
3695 return ret;
3696
Chris Wilson43566de2015-01-02 16:29:29 +05303697 /* Flush and acquire obj->pages so that we are coherent through
3698 * direct access in memory with previous cached writes through
3699 * shmemfs and that our cache domain tracking remains valid.
3700 * For example, if the obj->filp was moved to swap without us
3701 * being notified and releasing the pages, we would mistakenly
3702 * continue to assume that the obj remained out of the CPU cached
3703 * domain.
3704 */
3705 ret = i915_gem_object_get_pages(obj);
3706 if (ret)
3707 return ret;
3708
Daniel Vettere62b59e2015-01-21 14:53:48 +01003709 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003710
Chris Wilsond0a57782012-10-09 19:24:37 +01003711 /* Serialise direct access to this object with the barriers for
3712 * coherent writes from the GPU, by effectively invalidating the
3713 * GTT domain upon first access.
3714 */
3715 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3716 mb();
3717
Chris Wilson05394f32010-11-08 19:18:58 +00003718 old_write_domain = obj->base.write_domain;
3719 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003720
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003721 /* It should now be out of any other write domains, and we can update
3722 * the domain values for our changes.
3723 */
Chris Wilson05394f32010-11-08 19:18:58 +00003724 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3725 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003726 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003727 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3728 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3729 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003730 }
3731
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003732 trace_i915_gem_object_change_domain(obj,
3733 old_read_domains,
3734 old_write_domain);
3735
Chris Wilson8325a092012-04-24 15:52:35 +01003736 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303737 vma = i915_gem_obj_to_ggtt(obj);
3738 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilsondc8cd1e2014-08-09 17:37:22 +01003739 list_move_tail(&vma->mm_list,
Chris Wilson43566de2015-01-02 16:29:29 +05303740 &to_i915(obj->base.dev)->gtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003741
Eric Anholte47c68e2008-11-14 13:35:19 -08003742 return 0;
3743}
3744
Chris Wilsonef55f922015-10-09 14:11:27 +01003745/**
3746 * Changes the cache-level of an object across all VMA.
3747 *
3748 * After this function returns, the object will be in the new cache-level
3749 * across all GTT and the contents of the backing storage will be coherent,
3750 * with respect to the new cache-level. In order to keep the backing storage
3751 * coherent for all users, we only allow a single cache level to be set
3752 * globally on the object and prevent it from being changed whilst the
3753 * hardware is reading from the object. That is if the object is currently
3754 * on the scanout it will be set to uncached (or equivalent display
3755 * cache coherency) and all non-MOCS GPU access will also be uncached so
3756 * that all direct access to the scanout remains coherent.
3757 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003758int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3759 enum i915_cache_level cache_level)
3760{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003761 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003762 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003763 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003764 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003765
3766 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003767 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003768
Chris Wilsonef55f922015-10-09 14:11:27 +01003769 /* Inspect the list of currently bound VMA and unbind any that would
3770 * be invalid given the new cache-level. This is principally to
3771 * catch the issue of the CS prefetch crossing page boundaries and
3772 * reading an invalid PTE on older architectures.
3773 */
Chris Wilsondf6f7832014-03-21 07:40:56 +00003774 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003775 if (!drm_mm_node_allocated(&vma->node))
3776 continue;
3777
3778 if (vma->pin_count) {
3779 DRM_DEBUG("can not change the cache level of pinned objects\n");
3780 return -EBUSY;
3781 }
3782
Chris Wilson4144f9b2014-09-11 08:43:48 +01003783 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003784 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003785 if (ret)
3786 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003787 } else
3788 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003789 }
3790
Chris Wilsonef55f922015-10-09 14:11:27 +01003791 /* We can reuse the existing drm_mm nodes but need to change the
3792 * cache-level on the PTE. We could simply unbind them all and
3793 * rebind with the correct cache-level on next use. However since
3794 * we already have a valid slot, dma mapping, pages etc, we may as
3795 * rewrite the PTE in the belief that doing so tramples upon less
3796 * state and so involves less work.
3797 */
3798 if (bound) {
3799 /* Before we change the PTE, the GPU must not be accessing it.
3800 * If we wait upon the object, we know that all the bound
3801 * VMA are no longer active.
3802 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003803 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003804 if (ret)
3805 return ret;
3806
Chris Wilsonef55f922015-10-09 14:11:27 +01003807 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3808 /* Access to snoopable pages through the GTT is
3809 * incoherent and on some machines causes a hard
3810 * lockup. Relinquish the CPU mmaping to force
3811 * userspace to refault in the pages and we can
3812 * then double check if the GTT mapping is still
3813 * valid for that pointer access.
3814 */
3815 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003816
Chris Wilsonef55f922015-10-09 14:11:27 +01003817 /* As we no longer need a fence for GTT access,
3818 * we can relinquish it now (and so prevent having
3819 * to steal a fence from someone else on the next
3820 * fence request). Note GPU activity would have
3821 * dropped the fence as all snoopable access is
3822 * supposed to be linear.
3823 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003824 ret = i915_gem_object_put_fence(obj);
3825 if (ret)
3826 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003827 } else {
3828 /* We either have incoherent backing store and
3829 * so no GTT access or the architecture is fully
3830 * coherent. In such cases, existing GTT mmaps
3831 * ignore the cache bit in the PTE and we can
3832 * rewrite it without confusing the GPU or having
3833 * to force userspace to fault back in its mmaps.
3834 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003835 }
3836
Chris Wilsonef55f922015-10-09 14:11:27 +01003837 list_for_each_entry(vma, &obj->vma_list, vma_link) {
3838 if (!drm_mm_node_allocated(&vma->node))
3839 continue;
3840
3841 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3842 if (ret)
3843 return ret;
3844 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003845 }
3846
Chris Wilson2c225692013-08-09 12:26:45 +01003847 list_for_each_entry(vma, &obj->vma_list, vma_link)
3848 vma->node.color = cache_level;
3849 obj->cache_level = cache_level;
3850
Ville Syrjäläed75a552015-08-11 19:47:10 +03003851out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003852 /* Flush the dirty CPU caches to the backing storage so that the
3853 * object is now coherent at its new cache level (with respect
3854 * to the access domain).
3855 */
Chris Wilson0f719792015-01-13 13:32:52 +00003856 if (obj->cache_dirty &&
3857 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3858 cpu_write_needs_clflush(obj)) {
3859 if (i915_gem_clflush_object(obj, true))
3860 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003861 }
3862
Chris Wilsone4ffd172011-04-04 09:44:39 +01003863 return 0;
3864}
3865
Ben Widawsky199adf42012-09-21 17:01:20 -07003866int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3867 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003868{
Ben Widawsky199adf42012-09-21 17:01:20 -07003869 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003870 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003871
3872 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003873 if (&obj->base == NULL)
3874 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003875
Chris Wilson651d7942013-08-08 14:41:10 +01003876 switch (obj->cache_level) {
3877 case I915_CACHE_LLC:
3878 case I915_CACHE_L3_LLC:
3879 args->caching = I915_CACHING_CACHED;
3880 break;
3881
Chris Wilson4257d3b2013-08-08 14:41:11 +01003882 case I915_CACHE_WT:
3883 args->caching = I915_CACHING_DISPLAY;
3884 break;
3885
Chris Wilson651d7942013-08-08 14:41:10 +01003886 default:
3887 args->caching = I915_CACHING_NONE;
3888 break;
3889 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003890
Chris Wilson432be692015-05-07 12:14:55 +01003891 drm_gem_object_unreference_unlocked(&obj->base);
3892 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003893}
3894
Ben Widawsky199adf42012-09-21 17:01:20 -07003895int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3896 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003897{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003898 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003899 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003900 struct drm_i915_gem_object *obj;
3901 enum i915_cache_level level;
3902 int ret;
3903
Ben Widawsky199adf42012-09-21 17:01:20 -07003904 switch (args->caching) {
3905 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003906 level = I915_CACHE_NONE;
3907 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003908 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003909 /*
3910 * Due to a HW issue on BXT A stepping, GPU stores via a
3911 * snooped mapping may leave stale data in a corresponding CPU
3912 * cacheline, whereas normally such cachelines would get
3913 * invalidated.
3914 */
Jani Nikulae87a0052015-10-20 15:22:02 +03003915 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Imre Deake5756c12015-08-14 18:43:30 +03003916 return -ENODEV;
3917
Chris Wilsone6994ae2012-07-10 10:27:08 +01003918 level = I915_CACHE_LLC;
3919 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003920 case I915_CACHING_DISPLAY:
3921 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3922 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003923 default:
3924 return -EINVAL;
3925 }
3926
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003927 intel_runtime_pm_get(dev_priv);
3928
Ben Widawsky3bc29132012-09-26 16:15:20 -07003929 ret = i915_mutex_lock_interruptible(dev);
3930 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003931 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003932
Chris Wilsone6994ae2012-07-10 10:27:08 +01003933 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3934 if (&obj->base == NULL) {
3935 ret = -ENOENT;
3936 goto unlock;
3937 }
3938
3939 ret = i915_gem_object_set_cache_level(obj, level);
3940
3941 drm_gem_object_unreference(&obj->base);
3942unlock:
3943 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003944rpm_put:
3945 intel_runtime_pm_put(dev_priv);
3946
Chris Wilsone6994ae2012-07-10 10:27:08 +01003947 return ret;
3948}
3949
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003950/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003951 * Prepare buffer for display plane (scanout, cursors, etc).
3952 * Can be called from an uninterruptible phase (modesetting) and allows
3953 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003954 */
3955int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003956i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3957 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003958 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003959{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003960 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003961 int ret;
3962
Chris Wilsoncc98b412013-08-09 12:25:09 +01003963 /* Mark the pin_display early so that we account for the
3964 * display coherency whilst setting up the cache domains.
3965 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003966 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003967
Eric Anholta7ef0642011-03-29 16:59:54 -07003968 /* The display engine is not coherent with the LLC cache on gen6. As
3969 * a result, we make sure that the pinning that is about to occur is
3970 * done with uncached PTEs. This is lowest common denominator for all
3971 * chipsets.
3972 *
3973 * However for gen6+, we could do better by using the GFDT bit instead
3974 * of uncaching, which would allow us to flush all the LLC-cached data
3975 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3976 */
Chris Wilson651d7942013-08-08 14:41:10 +01003977 ret = i915_gem_object_set_cache_level(obj,
3978 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07003979 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003980 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07003981
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003982 /* As the user may map the buffer once pinned in the display plane
3983 * (e.g. libkms for the bootup splash), we have to ensure that we
3984 * always use map_and_fenceable for all scanout buffers.
3985 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003986 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
3987 view->type == I915_GGTT_VIEW_NORMAL ?
3988 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003989 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003990 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003991
Daniel Vettere62b59e2015-01-21 14:53:48 +01003992 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003993
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003994 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003995 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003996
3997 /* It should now be out of any other write domains, and we can update
3998 * the domain values for our changes.
3999 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004000 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004001 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004002
4003 trace_i915_gem_object_change_domain(obj,
4004 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004005 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004006
4007 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004008
4009err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004010 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004011 return ret;
4012}
4013
4014void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004015i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4016 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004017{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004018 if (WARN_ON(obj->pin_display == 0))
4019 return;
4020
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004021 i915_gem_object_ggtt_unpin_view(obj, view);
4022
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004023 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004024}
4025
Eric Anholte47c68e2008-11-14 13:35:19 -08004026/**
4027 * Moves a single object to the CPU read, and possibly write domain.
4028 *
4029 * This function returns when the move is complete, including waiting on
4030 * flushes to occur.
4031 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004032int
Chris Wilson919926a2010-11-12 13:42:53 +00004033i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004034{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004035 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004036 int ret;
4037
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004038 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4039 return 0;
4040
Chris Wilson0201f1e2012-07-20 12:41:01 +01004041 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004042 if (ret)
4043 return ret;
4044
Eric Anholte47c68e2008-11-14 13:35:19 -08004045 i915_gem_object_flush_gtt_write_domain(obj);
4046
Chris Wilson05394f32010-11-08 19:18:58 +00004047 old_write_domain = obj->base.write_domain;
4048 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004049
Eric Anholte47c68e2008-11-14 13:35:19 -08004050 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004051 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004052 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004053
Chris Wilson05394f32010-11-08 19:18:58 +00004054 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004055 }
4056
4057 /* It should now be out of any other write domains, and we can update
4058 * the domain values for our changes.
4059 */
Chris Wilson05394f32010-11-08 19:18:58 +00004060 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004061
4062 /* If we're writing through the CPU, then the GPU read domains will
4063 * need to be invalidated at next use.
4064 */
4065 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004066 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4067 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004068 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004069
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004070 trace_i915_gem_object_change_domain(obj,
4071 old_read_domains,
4072 old_write_domain);
4073
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004074 return 0;
4075}
4076
Eric Anholt673a3942008-07-30 12:06:12 -07004077/* Throttle our rendering by waiting until the ring has completed our requests
4078 * emitted over 20 msec ago.
4079 *
Eric Anholtb9624422009-06-03 07:27:35 +00004080 * Note that if we were to use the current jiffies each time around the loop,
4081 * we wouldn't escape the function with any frames outstanding if the time to
4082 * render a frame was over 20ms.
4083 *
Eric Anholt673a3942008-07-30 12:06:12 -07004084 * This should get us reasonable parallelism between CPU and GPU but also
4085 * relatively low latency when blocking on a particular request to finish.
4086 */
4087static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004088i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004089{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004090 struct drm_i915_private *dev_priv = dev->dev_private;
4091 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004092 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004093 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004094 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004095 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004096
Daniel Vetter308887a2012-11-14 17:14:06 +01004097 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4098 if (ret)
4099 return ret;
4100
4101 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4102 if (ret)
4103 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004104
Chris Wilson1c255952010-09-26 11:03:27 +01004105 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004106 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004107 if (time_after_eq(request->emitted_jiffies, recent_enough))
4108 break;
4109
John Harrisonfcfa423c2015-05-29 17:44:12 +01004110 /*
4111 * Note that the request might not have been submitted yet.
4112 * In which case emitted_jiffies will be zero.
4113 */
4114 if (!request->emitted_jiffies)
4115 continue;
4116
John Harrison54fb2412014-11-24 18:49:27 +00004117 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004118 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004119 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004120 if (target)
4121 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004122 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004123
John Harrison54fb2412014-11-24 18:49:27 +00004124 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004125 return 0;
4126
John Harrison9c654812014-11-24 18:49:35 +00004127 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004128 if (ret == 0)
4129 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004130
Chris Wilson41037f92015-03-27 11:01:36 +00004131 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004132
Eric Anholt673a3942008-07-30 12:06:12 -07004133 return ret;
4134}
4135
Chris Wilsond23db882014-05-23 08:48:08 +02004136static bool
4137i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4138{
4139 struct drm_i915_gem_object *obj = vma->obj;
4140
4141 if (alignment &&
4142 vma->node.start & (alignment - 1))
4143 return true;
4144
4145 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4146 return true;
4147
4148 if (flags & PIN_OFFSET_BIAS &&
4149 vma->node.start < (flags & PIN_OFFSET_MASK))
4150 return true;
4151
Chris Wilson506a8e82015-12-08 11:55:07 +00004152 if (flags & PIN_OFFSET_FIXED &&
4153 vma->node.start != (flags & PIN_OFFSET_MASK))
4154 return true;
4155
Chris Wilsond23db882014-05-23 08:48:08 +02004156 return false;
4157}
4158
Chris Wilsond0710ab2015-11-20 14:16:39 +00004159void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4160{
4161 struct drm_i915_gem_object *obj = vma->obj;
4162 bool mappable, fenceable;
4163 u32 fence_size, fence_alignment;
4164
4165 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4166 obj->base.size,
4167 obj->tiling_mode);
4168 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4169 obj->base.size,
4170 obj->tiling_mode,
4171 true);
4172
4173 fenceable = (vma->node.size == fence_size &&
4174 (vma->node.start & (fence_alignment - 1)) == 0);
4175
4176 mappable = (vma->node.start + fence_size <=
4177 to_i915(obj->base.dev)->gtt.mappable_end);
4178
4179 obj->map_and_fenceable = mappable && fenceable;
4180}
4181
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004182static int
4183i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4184 struct i915_address_space *vm,
4185 const struct i915_ggtt_view *ggtt_view,
4186 uint32_t alignment,
4187 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004188{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004189 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004190 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004191 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004192 int ret;
4193
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004194 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4195 return -ENODEV;
4196
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004197 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004198 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004199
Chris Wilsonc826c442014-10-31 13:53:53 +00004200 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4201 return -EINVAL;
4202
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004203 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4204 return -EINVAL;
4205
4206 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4207 i915_gem_obj_to_vma(obj, vm);
4208
4209 if (IS_ERR(vma))
4210 return PTR_ERR(vma);
4211
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004212 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004213 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4214 return -EBUSY;
4215
Chris Wilsond23db882014-05-23 08:48:08 +02004216 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004217 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004218 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004219 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004220 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004221 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004222 upper_32_bits(vma->node.start),
4223 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004224 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004225 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004226 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004227 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004228 if (ret)
4229 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004230
4231 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004232 }
4233 }
4234
Chris Wilsonef79e172014-10-31 13:53:52 +00004235 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004236 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004237 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4238 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004239 if (IS_ERR(vma))
4240 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004241 } else {
4242 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004243 if (ret)
4244 return ret;
4245 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004246
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004247 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4248 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004249 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004250 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4251 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004252
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004253 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004254 return 0;
4255}
4256
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004257int
4258i915_gem_object_pin(struct drm_i915_gem_object *obj,
4259 struct i915_address_space *vm,
4260 uint32_t alignment,
4261 uint64_t flags)
4262{
4263 return i915_gem_object_do_pin(obj, vm,
4264 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4265 alignment, flags);
4266}
4267
4268int
4269i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4270 const struct i915_ggtt_view *view,
4271 uint32_t alignment,
4272 uint64_t flags)
4273{
4274 if (WARN_ONCE(!view, "no view specified"))
4275 return -EINVAL;
4276
4277 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004278 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004279}
4280
Eric Anholt673a3942008-07-30 12:06:12 -07004281void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004282i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4283 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004284{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004285 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004286
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004287 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004288 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004289 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004290
Chris Wilson30154652015-04-07 17:28:24 +01004291 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004292}
4293
4294int
Eric Anholt673a3942008-07-30 12:06:12 -07004295i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004296 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004297{
4298 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004299 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004300 int ret;
4301
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004302 ret = i915_mutex_lock_interruptible(dev);
4303 if (ret)
4304 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004305
Chris Wilson05394f32010-11-08 19:18:58 +00004306 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004307 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004308 ret = -ENOENT;
4309 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004310 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004311
Chris Wilson0be555b2010-08-04 15:36:30 +01004312 /* Count all active objects as busy, even if they are currently not used
4313 * by the gpu. Users of this interface expect objects to eventually
4314 * become non-busy without any further actions, therefore emit any
4315 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004316 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004317 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004318 if (ret)
4319 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004320
Chris Wilsonb4716182015-04-27 13:41:17 +01004321 BUILD_BUG_ON(I915_NUM_RINGS > 16);
4322 args->busy = obj->active << 16;
4323 if (obj->last_write_req)
4324 args->busy |= obj->last_write_req->ring->id;
Eric Anholt673a3942008-07-30 12:06:12 -07004325
Chris Wilsonb4716182015-04-27 13:41:17 +01004326unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004327 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004328unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004329 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004330 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004331}
4332
4333int
4334i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4335 struct drm_file *file_priv)
4336{
Akshay Joshi0206e352011-08-16 15:34:10 -04004337 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004338}
4339
Chris Wilson3ef94da2009-09-14 16:50:29 +01004340int
4341i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4342 struct drm_file *file_priv)
4343{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004344 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004345 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004346 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004347 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004348
4349 switch (args->madv) {
4350 case I915_MADV_DONTNEED:
4351 case I915_MADV_WILLNEED:
4352 break;
4353 default:
4354 return -EINVAL;
4355 }
4356
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004357 ret = i915_mutex_lock_interruptible(dev);
4358 if (ret)
4359 return ret;
4360
Chris Wilson05394f32010-11-08 19:18:58 +00004361 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004362 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004363 ret = -ENOENT;
4364 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004365 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004366
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004367 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004368 ret = -EINVAL;
4369 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004370 }
4371
Daniel Vetter656bfa32014-11-20 09:26:30 +01004372 if (obj->pages &&
4373 obj->tiling_mode != I915_TILING_NONE &&
4374 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4375 if (obj->madv == I915_MADV_WILLNEED)
4376 i915_gem_object_unpin_pages(obj);
4377 if (args->madv == I915_MADV_WILLNEED)
4378 i915_gem_object_pin_pages(obj);
4379 }
4380
Chris Wilson05394f32010-11-08 19:18:58 +00004381 if (obj->madv != __I915_MADV_PURGED)
4382 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004383
Chris Wilson6c085a72012-08-20 11:40:46 +02004384 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004385 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004386 i915_gem_object_truncate(obj);
4387
Chris Wilson05394f32010-11-08 19:18:58 +00004388 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004389
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004390out:
Chris Wilson05394f32010-11-08 19:18:58 +00004391 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004392unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004393 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004394 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004395}
4396
Chris Wilson37e680a2012-06-07 15:38:42 +01004397void i915_gem_object_init(struct drm_i915_gem_object *obj,
4398 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004399{
Chris Wilsonb4716182015-04-27 13:41:17 +01004400 int i;
4401
Ben Widawsky35c20a62013-05-31 11:28:48 -07004402 INIT_LIST_HEAD(&obj->global_list);
Chris Wilsonb4716182015-04-27 13:41:17 +01004403 for (i = 0; i < I915_NUM_RINGS; i++)
4404 INIT_LIST_HEAD(&obj->ring_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004405 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004406 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004407 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004408
Chris Wilson37e680a2012-06-07 15:38:42 +01004409 obj->ops = ops;
4410
Chris Wilson0327d6b2012-08-11 15:41:06 +01004411 obj->fence_reg = I915_FENCE_REG_NONE;
4412 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004413
4414 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4415}
4416
Chris Wilson37e680a2012-06-07 15:38:42 +01004417static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
4418 .get_pages = i915_gem_object_get_pages_gtt,
4419 .put_pages = i915_gem_object_put_pages_gtt,
4420};
4421
Chris Wilson05394f32010-11-08 19:18:58 +00004422struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4423 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004424{
Daniel Vetterc397b902010-04-09 19:05:07 +00004425 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004426 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004427 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004428
Chris Wilson42dcedd2012-11-15 11:32:30 +00004429 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004430 if (obj == NULL)
4431 return NULL;
4432
4433 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004434 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004435 return NULL;
4436 }
4437
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004438 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4439 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4440 /* 965gm cannot relocate objects above 4GiB. */
4441 mask &= ~__GFP_HIGHMEM;
4442 mask |= __GFP_DMA32;
4443 }
4444
Al Viro496ad9a2013-01-23 17:07:38 -05004445 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004446 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004447
Chris Wilson37e680a2012-06-07 15:38:42 +01004448 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004449
Daniel Vetterc397b902010-04-09 19:05:07 +00004450 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4451 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4452
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004453 if (HAS_LLC(dev)) {
4454 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004455 * cache) for about a 10% performance improvement
4456 * compared to uncached. Graphics requests other than
4457 * display scanout are coherent with the CPU in
4458 * accessing this cache. This means in this mode we
4459 * don't need to clflush on the CPU side, and on the
4460 * GPU side we only need to flush internal caches to
4461 * get data visible to the CPU.
4462 *
4463 * However, we maintain the display planes as UC, and so
4464 * need to rebind when first used as such.
4465 */
4466 obj->cache_level = I915_CACHE_LLC;
4467 } else
4468 obj->cache_level = I915_CACHE_NONE;
4469
Daniel Vetterd861e332013-07-24 23:25:03 +02004470 trace_i915_gem_object_create(obj);
4471
Chris Wilson05394f32010-11-08 19:18:58 +00004472 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004473}
4474
Chris Wilson340fbd82014-05-22 09:16:52 +01004475static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4476{
4477 /* If we are the last user of the backing storage (be it shmemfs
4478 * pages or stolen etc), we know that the pages are going to be
4479 * immediately released. In this case, we can then skip copying
4480 * back the contents from the GPU.
4481 */
4482
4483 if (obj->madv != I915_MADV_WILLNEED)
4484 return false;
4485
4486 if (obj->base.filp == NULL)
4487 return true;
4488
4489 /* At first glance, this looks racy, but then again so would be
4490 * userspace racing mmap against close. However, the first external
4491 * reference to the filp can only be obtained through the
4492 * i915_gem_mmap_ioctl() which safeguards us against the user
4493 * acquiring such a reference whilst we are in the middle of
4494 * freeing the object.
4495 */
4496 return atomic_long_read(&obj->base.filp->f_count) == 1;
4497}
4498
Chris Wilson1488fc02012-04-24 15:47:31 +01004499void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004500{
Chris Wilson1488fc02012-04-24 15:47:31 +01004501 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004502 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004503 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004504 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004505
Paulo Zanonif65c9162013-11-27 18:20:34 -02004506 intel_runtime_pm_get(dev_priv);
4507
Chris Wilson26e12f892011-03-20 11:20:19 +00004508 trace_i915_gem_object_destroy(obj);
4509
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004510 list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004511 int ret;
4512
4513 vma->pin_count = 0;
4514 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004515 if (WARN_ON(ret == -ERESTARTSYS)) {
4516 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004517
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004518 was_interruptible = dev_priv->mm.interruptible;
4519 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004520
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004521 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004522
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004523 dev_priv->mm.interruptible = was_interruptible;
4524 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004525 }
4526
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004527 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4528 * before progressing. */
4529 if (obj->stolen)
4530 i915_gem_object_unpin_pages(obj);
4531
Daniel Vettera071fa02014-06-18 23:28:09 +02004532 WARN_ON(obj->frontbuffer_bits);
4533
Daniel Vetter656bfa32014-11-20 09:26:30 +01004534 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4535 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4536 obj->tiling_mode != I915_TILING_NONE)
4537 i915_gem_object_unpin_pages(obj);
4538
Ben Widawsky401c29f2013-05-31 11:28:47 -07004539 if (WARN_ON(obj->pages_pin_count))
4540 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004541 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004542 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004543 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004544 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004545
Chris Wilson9da3da62012-06-01 15:20:22 +01004546 BUG_ON(obj->pages);
4547
Chris Wilson2f745ad2012-09-04 21:02:58 +01004548 if (obj->base.import_attach)
4549 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004550
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004551 if (obj->ops->release)
4552 obj->ops->release(obj);
4553
Chris Wilson05394f32010-11-08 19:18:58 +00004554 drm_gem_object_release(&obj->base);
4555 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004556
Chris Wilson05394f32010-11-08 19:18:58 +00004557 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004558 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004559
4560 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004561}
4562
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004563struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4564 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004565{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004566 struct i915_vma *vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004567 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004568 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4569 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004570 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004571 }
4572 return NULL;
4573}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004574
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004575struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4576 const struct i915_ggtt_view *view)
4577{
4578 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4579 struct i915_vma *vma;
4580
4581 if (WARN_ONCE(!view, "no view specified"))
4582 return ERR_PTR(-EINVAL);
4583
4584 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004585 if (vma->vm == ggtt &&
4586 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004587 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004588 return NULL;
4589}
4590
Ben Widawsky2f633152013-07-17 12:19:03 -07004591void i915_gem_vma_destroy(struct i915_vma *vma)
4592{
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004593 struct i915_address_space *vm = NULL;
Ben Widawsky2f633152013-07-17 12:19:03 -07004594 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004595
4596 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4597 if (!list_empty(&vma->exec_list))
4598 return;
4599
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004600 vm = vma->vm;
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004601
Daniel Vetter841cd772014-08-06 15:04:48 +02004602 if (!i915_is_ggtt(vm))
4603 i915_ppgtt_put(i915_vm_to_ppgtt(vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004604
Ben Widawsky8b9c2b92013-07-31 17:00:16 -07004605 list_del(&vma->vma_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004606
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004607 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004608}
4609
Chris Wilsone3efda42014-04-09 09:19:41 +01004610static void
4611i915_gem_stop_ringbuffers(struct drm_device *dev)
4612{
4613 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004614 struct intel_engine_cs *ring;
Chris Wilsone3efda42014-04-09 09:19:41 +01004615 int i;
4616
4617 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004618 dev_priv->gt.stop_ring(ring);
Chris Wilsone3efda42014-04-09 09:19:41 +01004619}
4620
Jesse Barnes5669fca2009-02-17 15:13:31 -08004621int
Chris Wilson45c5f202013-10-16 11:50:01 +01004622i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004623{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004624 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004625 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004626
Chris Wilson45c5f202013-10-16 11:50:01 +01004627 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004628 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004629 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004630 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004631
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004632 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004633
Chris Wilsone3efda42014-04-09 09:19:41 +01004634 i915_gem_stop_ringbuffers(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004635 mutex_unlock(&dev->struct_mutex);
4636
Chris Wilson737b1502015-01-26 18:03:03 +02004637 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004638 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004639 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004640
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004641 /* Assert that we sucessfully flushed all the work and
4642 * reset the GPU back to its idle, low power state.
4643 */
4644 WARN_ON(dev_priv->mm.busy);
4645
Eric Anholt673a3942008-07-30 12:06:12 -07004646 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004647
4648err:
4649 mutex_unlock(&dev->struct_mutex);
4650 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004651}
4652
John Harrison6909a662015-05-29 17:43:51 +01004653int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004654{
John Harrison6909a662015-05-29 17:43:51 +01004655 struct intel_engine_cs *ring = req->ring;
Ben Widawskyc3787e22013-09-17 21:12:44 -07004656 struct drm_device *dev = ring->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004657 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004658 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004659 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004660
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004661 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004662 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004663
John Harrison5fb9de12015-05-29 17:44:07 +01004664 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004665 if (ret)
4666 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004667
Ben Widawskyc3787e22013-09-17 21:12:44 -07004668 /*
4669 * Note: We do not worry about the concurrent register cacheline hang
4670 * here because no other code should access these registers other than
4671 * at initialization time.
4672 */
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02004673 for (i = 0; i < GEN7_L3LOG_SIZE / 4; i++) {
Ben Widawskyc3787e22013-09-17 21:12:44 -07004674 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ville Syrjäläf92a9162015-11-04 23:20:07 +02004675 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02004676 intel_ring_emit(ring, remap_info[i]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004677 }
4678
Ben Widawskyc3787e22013-09-17 21:12:44 -07004679 intel_ring_advance(ring);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004680
Ben Widawskyc3787e22013-09-17 21:12:44 -07004681 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004682}
4683
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004684void i915_gem_init_swizzling(struct drm_device *dev)
4685{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004686 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004687
Daniel Vetter11782b02012-01-31 16:47:55 +01004688 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004689 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4690 return;
4691
4692 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4693 DISP_TILE_SURFACE_SWIZZLING);
4694
Daniel Vetter11782b02012-01-31 16:47:55 +01004695 if (IS_GEN5(dev))
4696 return;
4697
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004698 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4699 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004700 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004701 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004702 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004703 else if (IS_GEN8(dev))
4704 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004705 else
4706 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004707}
Daniel Vettere21af882012-02-09 20:53:27 +01004708
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004709static void init_unused_ring(struct drm_device *dev, u32 base)
4710{
4711 struct drm_i915_private *dev_priv = dev->dev_private;
4712
4713 I915_WRITE(RING_CTL(base), 0);
4714 I915_WRITE(RING_HEAD(base), 0);
4715 I915_WRITE(RING_TAIL(base), 0);
4716 I915_WRITE(RING_START(base), 0);
4717}
4718
4719static void init_unused_rings(struct drm_device *dev)
4720{
4721 if (IS_I830(dev)) {
4722 init_unused_ring(dev, PRB1_BASE);
4723 init_unused_ring(dev, SRB0_BASE);
4724 init_unused_ring(dev, SRB1_BASE);
4725 init_unused_ring(dev, SRB2_BASE);
4726 init_unused_ring(dev, SRB3_BASE);
4727 } else if (IS_GEN2(dev)) {
4728 init_unused_ring(dev, SRB0_BASE);
4729 init_unused_ring(dev, SRB1_BASE);
4730 } else if (IS_GEN3(dev)) {
4731 init_unused_ring(dev, PRB1_BASE);
4732 init_unused_ring(dev, PRB2_BASE);
4733 }
4734}
4735
Oscar Mateoa83014d2014-07-24 17:04:21 +01004736int i915_gem_init_rings(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004737{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004738 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004739 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004740
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004741 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004742 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004743 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004744
4745 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004746 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004747 if (ret)
4748 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004749 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004750
Jani Nikulad39398f2015-10-07 11:17:44 +03004751 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004752 ret = intel_init_blt_ring_buffer(dev);
4753 if (ret)
4754 goto cleanup_bsd_ring;
4755 }
4756
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004757 if (HAS_VEBOX(dev)) {
4758 ret = intel_init_vebox_ring_buffer(dev);
4759 if (ret)
4760 goto cleanup_blt_ring;
4761 }
4762
Zhao Yakui845f74a2014-04-17 10:37:37 +08004763 if (HAS_BSD2(dev)) {
4764 ret = intel_init_bsd2_ring_buffer(dev);
4765 if (ret)
4766 goto cleanup_vebox_ring;
4767 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004768
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004769 return 0;
4770
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004771cleanup_vebox_ring:
4772 intel_cleanup_ring_buffer(&dev_priv->ring[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004773cleanup_blt_ring:
4774 intel_cleanup_ring_buffer(&dev_priv->ring[BCS]);
4775cleanup_bsd_ring:
4776 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
4777cleanup_render_ring:
4778 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
4779
4780 return ret;
4781}
4782
4783int
4784i915_gem_init_hw(struct drm_device *dev)
4785{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004786 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004787 struct intel_engine_cs *ring;
John Harrison4ad2fd82015-06-18 13:11:20 +01004788 int ret, i, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004789
4790 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4791 return -EIO;
4792
Chris Wilson5e4f5182015-02-13 14:35:59 +00004793 /* Double layer security blanket, see i915_gem_init() */
4794 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4795
Ben Widawsky59124502013-07-04 11:02:05 -07004796 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004797 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004798
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004799 if (IS_HASWELL(dev))
4800 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4801 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004802
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004803 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004804 if (IS_IVYBRIDGE(dev)) {
4805 u32 temp = I915_READ(GEN7_MSG_CTL);
4806 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4807 I915_WRITE(GEN7_MSG_CTL, temp);
4808 } else if (INTEL_INFO(dev)->gen >= 7) {
4809 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4810 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4811 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4812 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004813 }
4814
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004815 i915_gem_init_swizzling(dev);
4816
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004817 /*
4818 * At least 830 can leave some of the unused rings
4819 * "active" (ie. head != tail) after resume which
4820 * will prevent c3 entry. Makes sure all unused rings
4821 * are totally idle.
4822 */
4823 init_unused_rings(dev);
4824
John Harrison90638cc2015-05-29 17:43:37 +01004825 BUG_ON(!dev_priv->ring[RCS].default_context);
4826
John Harrison4ad2fd82015-06-18 13:11:20 +01004827 ret = i915_ppgtt_init_hw(dev);
4828 if (ret) {
4829 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4830 goto out;
4831 }
4832
4833 /* Need to do basic initialisation of all rings first: */
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004834 for_each_ring(ring, dev_priv, i) {
4835 ret = ring->init_hw(ring);
4836 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004837 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004838 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004839
Alex Dai33a732f2015-08-12 15:43:36 +01004840 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004841 if (HAS_GUC_UCODE(dev)) {
4842 ret = intel_guc_ucode_load(dev);
4843 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004844 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4845 ret = -EIO;
4846 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004847 }
Alex Dai33a732f2015-08-12 15:43:36 +01004848 }
4849
Nick Hoathe84fe802015-09-11 12:53:46 +01004850 /*
4851 * Increment the next seqno by 0x100 so we have a visible break
4852 * on re-initialisation
4853 */
4854 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4855 if (ret)
4856 goto out;
4857
John Harrison4ad2fd82015-06-18 13:11:20 +01004858 /* Now it is safe to go back round and do everything else: */
4859 for_each_ring(ring, dev_priv, i) {
John Harrisondc4be60712015-05-29 17:43:39 +01004860 struct drm_i915_gem_request *req;
4861
John Harrison90638cc2015-05-29 17:43:37 +01004862 WARN_ON(!ring->default_context);
4863
John Harrisondc4be60712015-05-29 17:43:39 +01004864 ret = i915_gem_request_alloc(ring, ring->default_context, &req);
4865 if (ret) {
4866 i915_gem_cleanup_ringbuffer(dev);
4867 goto out;
4868 }
4869
John Harrison4ad2fd82015-06-18 13:11:20 +01004870 if (ring->id == RCS) {
4871 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01004872 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01004873 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07004874
John Harrisonb3dd6b92015-05-29 17:43:40 +01004875 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004876 if (ret && ret != -EIO) {
4877 DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004878 i915_gem_request_cancel(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004879 i915_gem_cleanup_ringbuffer(dev);
4880 goto out;
4881 }
David Woodhousef48a0162015-01-20 17:21:42 +00004882
John Harrisonb3dd6b92015-05-29 17:43:40 +01004883 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01004884 if (ret && ret != -EIO) {
4885 DRM_ERROR("Context enable ring #%d failed %d\n", i, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004886 i915_gem_request_cancel(req);
John Harrison90638cc2015-05-29 17:43:37 +01004887 i915_gem_cleanup_ringbuffer(dev);
4888 goto out;
4889 }
John Harrisondc4be60712015-05-29 17:43:39 +01004890
John Harrison75289872015-05-29 17:43:49 +01004891 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02004892 }
4893
Chris Wilson5e4f5182015-02-13 14:35:59 +00004894out:
4895 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004896 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004897}
4898
Chris Wilson1070a422012-04-24 15:47:41 +01004899int i915_gem_init(struct drm_device *dev)
4900{
4901 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004902 int ret;
4903
Oscar Mateo127f1002014-07-24 17:04:11 +01004904 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4905 i915.enable_execlists);
4906
Chris Wilson1070a422012-04-24 15:47:41 +01004907 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004908
Oscar Mateoa83014d2014-07-24 17:04:21 +01004909 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004910 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004911 dev_priv->gt.init_rings = i915_gem_init_rings;
4912 dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer;
4913 dev_priv->gt.stop_ring = intel_stop_ring_buffer;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004914 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004915 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004916 dev_priv->gt.init_rings = intel_logical_rings_init;
4917 dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup;
4918 dev_priv->gt.stop_ring = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004919 }
4920
Chris Wilson5e4f5182015-02-13 14:35:59 +00004921 /* This is just a security blanket to placate dragons.
4922 * On some systems, we very sporadically observe that the first TLBs
4923 * used by the CS may be stale, despite us poking the TLB reset. If
4924 * we hold the forcewake during initialisation these problems
4925 * just magically go away.
4926 */
4927 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4928
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004929 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004930 if (ret)
4931 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004932
Ben Widawskyd7e50082012-12-18 10:31:25 -08004933 i915_gem_init_global_gtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004934
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004935 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004936 if (ret)
4937 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004938
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004939 ret = dev_priv->gt.init_rings(dev);
4940 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004941 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004942
4943 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004944 if (ret == -EIO) {
4945 /* Allow ring initialisation to fail by marking the GPU as
4946 * wedged. But we only want to do this where the GPU is angry,
4947 * for all other failure, such as an allocation failure, bail.
4948 */
4949 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004950 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004951 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004952 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004953
4954out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004955 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004956 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004957
Chris Wilson60990322014-04-09 09:19:42 +01004958 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004959}
4960
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004961void
4962i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4963{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004964 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004965 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004966 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004967
Chris Wilsonb4519512012-05-11 14:29:30 +01004968 for_each_ring(ring, dev_priv, i)
Oscar Mateoa83014d2014-07-24 17:04:21 +01004969 dev_priv->gt.cleanup_ring(ring);
Niu,Binga6478282015-07-04 00:27:34 +08004970
4971 if (i915.enable_execlists)
4972 /*
4973 * Neither the BIOS, ourselves or any other kernel
4974 * expects the system to be in execlists mode on startup,
4975 * so we need to reset the GPU back to legacy mode.
4976 */
4977 intel_gpu_reset(dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004978}
4979
Chris Wilson64193402010-10-24 12:38:05 +01004980static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004981init_ring_lists(struct intel_engine_cs *ring)
Chris Wilson64193402010-10-24 12:38:05 +01004982{
4983 INIT_LIST_HEAD(&ring->active_list);
4984 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004985}
4986
Eric Anholt673a3942008-07-30 12:06:12 -07004987void
4988i915_gem_load(struct drm_device *dev)
4989{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004990 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004991 int i;
4992
Chris Wilsonefab6d82015-04-07 16:20:57 +01004993 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004994 kmem_cache_create("i915_gem_object",
4995 sizeof(struct drm_i915_gem_object), 0,
4996 SLAB_HWCACHE_ALIGN,
4997 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004998 dev_priv->vmas =
4999 kmem_cache_create("i915_gem_vma",
5000 sizeof(struct i915_vma), 0,
5001 SLAB_HWCACHE_ALIGN,
5002 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005003 dev_priv->requests =
5004 kmem_cache_create("i915_gem_request",
5005 sizeof(struct drm_i915_gem_request), 0,
5006 SLAB_HWCACHE_ALIGN,
5007 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005008
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005009 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005010 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005011 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5012 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005013 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005014 for (i = 0; i < I915_NUM_RINGS; i++)
5015 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005016 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005017 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005018 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5019 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005020 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5021 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005022 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005023
Chris Wilson72bfa192010-12-19 11:42:05 +00005024 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5025
Wayne Boyer666a4532015-12-09 12:29:35 -08005026 if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev))
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03005027 dev_priv->num_fence_regs = 32;
5028 else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08005029 dev_priv->num_fence_regs = 16;
5030 else
5031 dev_priv->num_fence_regs = 8;
5032
Yu Zhangeb822892015-02-10 19:05:49 +08005033 if (intel_vgpu_active(dev))
5034 dev_priv->num_fence_regs =
5035 I915_READ(vgtif_reg(avail_rs.fence_num));
5036
Nick Hoathe84fe802015-09-11 12:53:46 +01005037 /*
5038 * Set initial sequence number for requests.
5039 * Using this number allows the wraparound to happen early,
5040 * catching any obvious problems.
5041 */
5042 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5043 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5044
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02005045 /* Initialize fence registers to zero */
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005046 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
5047 i915_gem_restore_fences(dev);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005048
Eric Anholt673a3942008-07-30 12:06:12 -07005049 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005050 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005051
Chris Wilsonce453d82011-02-21 14:43:56 +00005052 dev_priv->mm.interruptible = true;
5053
Daniel Vetterbe6a0372015-03-18 10:46:04 +01005054 i915_gem_shrinker_init(dev_priv);
Daniel Vetterf99d7062014-06-19 16:01:59 +02005055
5056 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005057}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005058
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005059void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005060{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005061 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005062
5063 /* Clean up our request list when the client is going away, so that
5064 * later retire_requests won't dereference our soon-to-be-gone
5065 * file_priv.
5066 */
Chris Wilson1c255952010-09-26 11:03:27 +01005067 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005068 while (!list_empty(&file_priv->mm.request_list)) {
5069 struct drm_i915_gem_request *request;
5070
5071 request = list_first_entry(&file_priv->mm.request_list,
5072 struct drm_i915_gem_request,
5073 client_list);
5074 list_del(&request->client_list);
5075 request->file_priv = NULL;
5076 }
Chris Wilson1c255952010-09-26 11:03:27 +01005077 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005078
Chris Wilson2e1b8732015-04-27 13:41:22 +01005079 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005080 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005081 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005082 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005083 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005084}
5085
5086int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5087{
5088 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005089 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005090
5091 DRM_DEBUG_DRIVER("\n");
5092
5093 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5094 if (!file_priv)
5095 return -ENOMEM;
5096
5097 file->driver_priv = file_priv;
5098 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005099 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005100 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005101
5102 spin_lock_init(&file_priv->mm.lock);
5103 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005104
Ben Widawskye422b882013-12-06 14:10:58 -08005105 ret = i915_gem_context_open(dev, file);
5106 if (ret)
5107 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005108
Ben Widawskye422b882013-12-06 14:10:58 -08005109 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005110}
5111
Daniel Vetterb680c372014-09-19 18:27:27 +02005112/**
5113 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005114 * @old: current GEM buffer for the frontbuffer slots
5115 * @new: new GEM buffer for the frontbuffer slots
5116 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005117 *
5118 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5119 * from @old and setting them in @new. Both @old and @new can be NULL.
5120 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005121void i915_gem_track_fb(struct drm_i915_gem_object *old,
5122 struct drm_i915_gem_object *new,
5123 unsigned frontbuffer_bits)
5124{
5125 if (old) {
5126 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5127 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5128 old->frontbuffer_bits &= ~frontbuffer_bits;
5129 }
5130
5131 if (new) {
5132 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5133 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5134 new->frontbuffer_bits |= frontbuffer_bits;
5135 }
5136}
5137
Ben Widawskya70a3142013-07-31 16:59:56 -07005138/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005139u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5140 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005141{
5142 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5143 struct i915_vma *vma;
5144
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005145 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005146
Ben Widawskya70a3142013-07-31 16:59:56 -07005147 list_for_each_entry(vma, &o->vma_list, vma_link) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005148 if (i915_is_ggtt(vma->vm) &&
5149 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5150 continue;
5151 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005152 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005153 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005154
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005155 WARN(1, "%s vma for this object not found.\n",
5156 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005157 return -1;
5158}
5159
Michel Thierry088e0df2015-08-07 17:40:17 +01005160u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5161 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005162{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005163 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005164 struct i915_vma *vma;
5165
5166 list_for_each_entry(vma, &o->vma_list, vma_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005167 if (vma->vm == ggtt &&
5168 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005169 return vma->node.start;
5170
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005171 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005172 return -1;
5173}
5174
5175bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5176 struct i915_address_space *vm)
5177{
5178 struct i915_vma *vma;
5179
5180 list_for_each_entry(vma, &o->vma_list, vma_link) {
5181 if (i915_is_ggtt(vma->vm) &&
5182 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5183 continue;
5184 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5185 return true;
5186 }
5187
5188 return false;
5189}
5190
5191bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005192 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005193{
5194 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5195 struct i915_vma *vma;
5196
5197 list_for_each_entry(vma, &o->vma_list, vma_link)
5198 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005199 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005200 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005201 return true;
5202
5203 return false;
5204}
5205
5206bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5207{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005208 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005209
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005210 list_for_each_entry(vma, &o->vma_list, vma_link)
5211 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005212 return true;
5213
5214 return false;
5215}
5216
5217unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5218 struct i915_address_space *vm)
5219{
5220 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5221 struct i915_vma *vma;
5222
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005223 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005224
5225 BUG_ON(list_empty(&o->vma_list));
5226
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005227 list_for_each_entry(vma, &o->vma_list, vma_link) {
5228 if (i915_is_ggtt(vma->vm) &&
5229 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5230 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005231 if (vma->vm == vm)
5232 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005233 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005234 return 0;
5235}
5236
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005237bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005238{
5239 struct i915_vma *vma;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005240 list_for_each_entry(vma, &obj->vma_list, vma_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005241 if (vma->pin_count > 0)
5242 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005243
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005244 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005245}
Dave Gordonea702992015-07-09 19:29:02 +01005246
Dave Gordon033908a2015-12-10 18:51:23 +00005247/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5248struct page *
5249i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5250{
5251 struct page *page;
5252
5253 /* Only default objects have per-page dirty tracking */
5254 if (WARN_ON(obj->ops != &i915_gem_object_ops))
5255 return NULL;
5256
5257 page = i915_gem_object_get_page(obj, n);
5258 set_page_dirty(page);
5259 return page;
5260}
5261
Dave Gordonea702992015-07-09 19:29:02 +01005262/* Allocate a new GEM object and fill it with the supplied data */
5263struct drm_i915_gem_object *
5264i915_gem_object_create_from_data(struct drm_device *dev,
5265 const void *data, size_t size)
5266{
5267 struct drm_i915_gem_object *obj;
5268 struct sg_table *sg;
5269 size_t bytes;
5270 int ret;
5271
5272 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5273 if (IS_ERR_OR_NULL(obj))
5274 return obj;
5275
5276 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5277 if (ret)
5278 goto fail;
5279
5280 ret = i915_gem_object_get_pages(obj);
5281 if (ret)
5282 goto fail;
5283
5284 i915_gem_object_pin_pages(obj);
5285 sg = obj->pages;
5286 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005287 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005288 i915_gem_object_unpin_pages(obj);
5289
5290 if (WARN_ON(bytes != size)) {
5291 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5292 ret = -EFAULT;
5293 goto fail;
5294 }
5295
5296 return obj;
5297
5298fail:
5299 drm_gem_object_unreference(&obj->base);
5300 return ERR_PTR(ret);
5301}