blob: 11a6ccd8c607e9ef1914d8a146b3e2c3755ed7a0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070035#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090036#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020039#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070040
Chris Wilsonb4716182015-04-27 13:41:17 +010041#define RQ_BUG_ON(expr)
42
Chris Wilson05394f32010-11-08 19:18:58 +000043static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010044static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000045static void
Chris Wilsonb4716182015-04-27 13:41:17 +010046i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
47static void
48i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
53 return HAS_LLC(dev) || level != I915_CACHE_NONE;
54}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
58 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
59 return true;
60
61 return obj->pin_display;
62}
63
Chris Wilson73aa8082010-09-30 11:46:12 +010064/* some bookkeeping */
65static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
66 size_t size)
67{
Daniel Vetterc20e8352013-07-24 22:40:23 +020068 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010069 dev_priv->mm.object_count++;
70 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020071 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010072}
73
74static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
75 size_t size)
76{
Daniel Vetterc20e8352013-07-24 22:40:23 +020077 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010078 dev_priv->mm.object_count--;
79 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020080 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010081}
82
Chris Wilson21dd3732011-01-26 15:55:56 +000083static int
Daniel Vetter33196de2012-11-14 17:14:05 +010084i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010085{
Chris Wilson30dbf0c2010-09-25 10:19:17 +010086 int ret;
87
Daniel Vetter7abb6902013-05-24 21:29:32 +020088#define EXIT_COND (!i915_reset_in_progress(error) || \
89 i915_terminally_wedged(error))
Daniel Vetter1f83fee2012-11-15 17:17:22 +010090 if (EXIT_COND)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010091 return 0;
92
Daniel Vetter0a6759c2012-07-04 22:18:41 +020093 /*
94 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
95 * userspace. If it takes that long something really bad is going on and
96 * we should simply try to bail out and fail as gracefully as possible.
97 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +010098 ret = wait_event_interruptible_timeout(error->reset_queue,
99 EXIT_COND,
100 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200101 if (ret == 0) {
102 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
103 return -EIO;
104 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 return ret;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200106 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100107#undef EXIT_COND
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108
Chris Wilson21dd3732011-01-26 15:55:56 +0000109 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100110}
111
Chris Wilson54cf91d2010-11-25 18:00:26 +0000112int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100113{
Daniel Vetter33196de2012-11-14 17:14:05 +0100114 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100115 int ret;
116
Daniel Vetter33196de2012-11-14 17:14:05 +0100117 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100118 if (ret)
119 return ret;
120
121 ret = mutex_lock_interruptible(&dev->struct_mutex);
122 if (ret)
123 return ret;
124
Chris Wilson23bc5982010-09-29 16:10:57 +0100125 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100126 return 0;
127}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100128
Eric Anholt673a3942008-07-30 12:06:12 -0700129int
Eric Anholt5a125c32008-10-22 21:40:13 -0700130i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000131 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700132{
Chris Wilson73aa8082010-09-30 11:46:12 +0100133 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700134 struct drm_i915_gem_get_aperture *args = data;
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200135 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100136 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000137 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700138
Chris Wilson6299f992010-11-24 12:23:44 +0000139 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000141 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100142 if (vma->pin_count)
143 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000144 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100145 if (vma->pin_count)
146 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100147 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700148
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 args->aper_size = dev_priv->ggtt.base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000151
Eric Anholt5a125c32008-10-22 21:40:13 -0700152 return 0;
153}
154
Chris Wilson6a2c4232014-11-04 04:51:40 -0800155static int
156i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100157{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800158 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
159 char *vaddr = obj->phys_handle->vaddr;
160 struct sg_table *st;
161 struct scatterlist *sg;
162 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100163
Chris Wilson6a2c4232014-11-04 04:51:40 -0800164 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
165 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100166
Chris Wilson6a2c4232014-11-04 04:51:40 -0800167 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
168 struct page *page;
169 char *src;
170
171 page = shmem_read_mapping_page(mapping, i);
172 if (IS_ERR(page))
173 return PTR_ERR(page);
174
175 src = kmap_atomic(page);
176 memcpy(vaddr, src, PAGE_SIZE);
177 drm_clflush_virt_range(vaddr, PAGE_SIZE);
178 kunmap_atomic(src);
179
180 page_cache_release(page);
181 vaddr += PAGE_SIZE;
182 }
183
184 i915_gem_chipset_flush(obj->base.dev);
185
186 st = kmalloc(sizeof(*st), GFP_KERNEL);
187 if (st == NULL)
188 return -ENOMEM;
189
190 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
191 kfree(st);
192 return -ENOMEM;
193 }
194
195 sg = st->sgl;
196 sg->offset = 0;
197 sg->length = obj->base.size;
198
199 sg_dma_address(sg) = obj->phys_handle->busaddr;
200 sg_dma_len(sg) = obj->base.size;
201
202 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800203 return 0;
204}
205
206static void
207i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
208{
209 int ret;
210
211 BUG_ON(obj->madv == __I915_MADV_PURGED);
212
213 ret = i915_gem_object_set_to_cpu_domain(obj, true);
214 if (ret) {
215 /* In the event of a disaster, abandon all caches and
216 * hope for the best.
217 */
218 WARN_ON(ret != -EIO);
219 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
220 }
221
222 if (obj->madv == I915_MADV_DONTNEED)
223 obj->dirty = 0;
224
225 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100226 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100228 int i;
229
230 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800231 struct page *page;
232 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100233
Chris Wilson6a2c4232014-11-04 04:51:40 -0800234 page = shmem_read_mapping_page(mapping, i);
235 if (IS_ERR(page))
236 continue;
237
238 dst = kmap_atomic(page);
239 drm_clflush_virt_range(vaddr, PAGE_SIZE);
240 memcpy(dst, vaddr, PAGE_SIZE);
241 kunmap_atomic(dst);
242
243 set_page_dirty(page);
244 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100245 mark_page_accessed(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800246 page_cache_release(page);
Chris Wilson00731152014-05-21 12:42:56 +0100247 vaddr += PAGE_SIZE;
248 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100250 }
251
Chris Wilson6a2c4232014-11-04 04:51:40 -0800252 sg_free_table(obj->pages);
253 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800254}
255
256static void
257i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
258{
259 drm_pci_free(obj->base.dev, obj->phys_handle);
260}
261
262static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
263 .get_pages = i915_gem_object_get_pages_phys,
264 .put_pages = i915_gem_object_put_pages_phys,
265 .release = i915_gem_object_release_phys,
266};
267
268static int
269drop_pages(struct drm_i915_gem_object *obj)
270{
271 struct i915_vma *vma, *next;
272 int ret;
273
274 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000275 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276 if (i915_vma_unbind(vma))
277 break;
278
279 ret = i915_gem_object_put_pages(obj);
280 drm_gem_object_unreference(&obj->base);
281
282 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100283}
284
285int
286i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
287 int align)
288{
289 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800290 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100291
292 if (obj->phys_handle) {
293 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
294 return -EBUSY;
295
296 return 0;
297 }
298
299 if (obj->madv != I915_MADV_WILLNEED)
300 return -EFAULT;
301
302 if (obj->base.filp == NULL)
303 return -EINVAL;
304
Chris Wilson6a2c4232014-11-04 04:51:40 -0800305 ret = drop_pages(obj);
306 if (ret)
307 return ret;
308
Chris Wilson00731152014-05-21 12:42:56 +0100309 /* create a new object */
310 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
311 if (!phys)
312 return -ENOMEM;
313
Chris Wilson00731152014-05-21 12:42:56 +0100314 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800315 obj->ops = &i915_gem_phys_ops;
316
317 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100318}
319
320static int
321i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
322 struct drm_i915_gem_pwrite *args,
323 struct drm_file *file_priv)
324{
325 struct drm_device *dev = obj->base.dev;
326 void *vaddr = obj->phys_handle->vaddr + args->offset;
327 char __user *user_data = to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200328 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800329
330 /* We manually control the domain here and pretend that it
331 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
332 */
333 ret = i915_gem_object_wait_rendering(obj, false);
334 if (ret)
335 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100336
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700337 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100338 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
339 unsigned long unwritten;
340
341 /* The physical object once assigned is fixed for the lifetime
342 * of the obj, so we can safely drop the lock and continue
343 * to access vaddr.
344 */
345 mutex_unlock(&dev->struct_mutex);
346 unwritten = copy_from_user(vaddr, user_data, args->size);
347 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200348 if (unwritten) {
349 ret = -EFAULT;
350 goto out;
351 }
Chris Wilson00731152014-05-21 12:42:56 +0100352 }
353
Chris Wilson6a2c4232014-11-04 04:51:40 -0800354 drm_clflush_virt_range(vaddr, args->size);
Chris Wilson00731152014-05-21 12:42:56 +0100355 i915_gem_chipset_flush(dev);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200356
357out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700358 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200359 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100360}
361
Chris Wilson42dcedd2012-11-15 11:32:30 +0000362void *i915_gem_object_alloc(struct drm_device *dev)
363{
364 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100365 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000366}
367
368void i915_gem_object_free(struct drm_i915_gem_object *obj)
369{
370 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100371 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000372}
373
Dave Airlieff72145b2011-02-07 12:16:14 +1000374static int
375i915_gem_create(struct drm_file *file,
376 struct drm_device *dev,
377 uint64_t size,
378 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700379{
Chris Wilson05394f32010-11-08 19:18:58 +0000380 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300381 int ret;
382 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700383
Dave Airlieff72145b2011-02-07 12:16:14 +1000384 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200385 if (size == 0)
386 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700387
388 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000389 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700390 if (obj == NULL)
391 return -ENOMEM;
392
Chris Wilson05394f32010-11-08 19:18:58 +0000393 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100394 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200395 drm_gem_object_unreference_unlocked(&obj->base);
396 if (ret)
397 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100398
Dave Airlieff72145b2011-02-07 12:16:14 +1000399 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700400 return 0;
401}
402
Dave Airlieff72145b2011-02-07 12:16:14 +1000403int
404i915_gem_dumb_create(struct drm_file *file,
405 struct drm_device *dev,
406 struct drm_mode_create_dumb *args)
407{
408 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300409 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000410 args->size = args->pitch * args->height;
411 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000412 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000413}
414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415/**
416 * Creates a new mm object and returns a handle to it.
417 */
418int
419i915_gem_create_ioctl(struct drm_device *dev, void *data,
420 struct drm_file *file)
421{
422 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200423
Dave Airlieff72145b2011-02-07 12:16:14 +1000424 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000425 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426}
427
Daniel Vetter8c599672011-12-14 13:57:31 +0100428static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100429__copy_to_user_swizzled(char __user *cpu_vaddr,
430 const char *gpu_vaddr, int gpu_offset,
431 int length)
432{
433 int ret, cpu_offset = 0;
434
435 while (length > 0) {
436 int cacheline_end = ALIGN(gpu_offset + 1, 64);
437 int this_length = min(cacheline_end - gpu_offset, length);
438 int swizzled_gpu_offset = gpu_offset ^ 64;
439
440 ret = __copy_to_user(cpu_vaddr + cpu_offset,
441 gpu_vaddr + swizzled_gpu_offset,
442 this_length);
443 if (ret)
444 return ret + length;
445
446 cpu_offset += this_length;
447 gpu_offset += this_length;
448 length -= this_length;
449 }
450
451 return 0;
452}
453
454static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700455__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
456 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100457 int length)
458{
459 int ret, cpu_offset = 0;
460
461 while (length > 0) {
462 int cacheline_end = ALIGN(gpu_offset + 1, 64);
463 int this_length = min(cacheline_end - gpu_offset, length);
464 int swizzled_gpu_offset = gpu_offset ^ 64;
465
466 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
467 cpu_vaddr + cpu_offset,
468 this_length);
469 if (ret)
470 return ret + length;
471
472 cpu_offset += this_length;
473 gpu_offset += this_length;
474 length -= this_length;
475 }
476
477 return 0;
478}
479
Brad Volkin4c914c02014-02-18 10:15:45 -0800480/*
481 * Pins the specified object's pages and synchronizes the object with
482 * GPU accesses. Sets needs_clflush to non-zero if the caller should
483 * flush the object from the CPU cache.
484 */
485int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
486 int *needs_clflush)
487{
488 int ret;
489
490 *needs_clflush = 0;
491
Ben Widawsky1db6e2e2016-02-09 11:44:12 -0800492 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Brad Volkin4c914c02014-02-18 10:15:45 -0800493 return -EINVAL;
494
495 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
496 /* If we're not in the cpu read domain, set ourself into the gtt
497 * read domain and manually flush cachelines (if required). This
498 * optimizes for the case when the gpu will dirty the data
499 * anyway again before the next pread happens. */
500 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
501 obj->cache_level);
502 ret = i915_gem_object_wait_rendering(obj, true);
503 if (ret)
504 return ret;
505 }
506
507 ret = i915_gem_object_get_pages(obj);
508 if (ret)
509 return ret;
510
511 i915_gem_object_pin_pages(obj);
512
513 return ret;
514}
515
Daniel Vetterd174bd62012-03-25 19:47:40 +0200516/* Per-page copy function for the shmem pread fastpath.
517 * Flushes invalid cachelines before reading the target if
518 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700519static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200520shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
521 char __user *user_data,
522 bool page_do_bit17_swizzling, bool needs_clflush)
523{
524 char *vaddr;
525 int ret;
526
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200527 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200528 return -EINVAL;
529
530 vaddr = kmap_atomic(page);
531 if (needs_clflush)
532 drm_clflush_virt_range(vaddr + shmem_page_offset,
533 page_length);
534 ret = __copy_to_user_inatomic(user_data,
535 vaddr + shmem_page_offset,
536 page_length);
537 kunmap_atomic(vaddr);
538
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100539 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200540}
541
Daniel Vetter23c18c72012-03-25 19:47:42 +0200542static void
543shmem_clflush_swizzled_range(char *addr, unsigned long length,
544 bool swizzled)
545{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200547 unsigned long start = (unsigned long) addr;
548 unsigned long end = (unsigned long) addr + length;
549
550 /* For swizzling simply ensure that we always flush both
551 * channels. Lame, but simple and it works. Swizzled
552 * pwrite/pread is far from a hotpath - current userspace
553 * doesn't use it at all. */
554 start = round_down(start, 128);
555 end = round_up(end, 128);
556
557 drm_clflush_virt_range((void *)start, end - start);
558 } else {
559 drm_clflush_virt_range(addr, length);
560 }
561
562}
563
Daniel Vetterd174bd62012-03-25 19:47:40 +0200564/* Only difference to the fast-path function is that this can handle bit17
565 * and uses non-atomic copy and kmap functions. */
566static int
567shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
568 char __user *user_data,
569 bool page_do_bit17_swizzling, bool needs_clflush)
570{
571 char *vaddr;
572 int ret;
573
574 vaddr = kmap(page);
575 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200576 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
577 page_length,
578 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200579
580 if (page_do_bit17_swizzling)
581 ret = __copy_to_user_swizzled(user_data,
582 vaddr, shmem_page_offset,
583 page_length);
584 else
585 ret = __copy_to_user(user_data,
586 vaddr + shmem_page_offset,
587 page_length);
588 kunmap(page);
589
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100590 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200591}
592
Eric Anholteb014592009-03-10 11:44:52 -0700593static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200594i915_gem_shmem_pread(struct drm_device *dev,
595 struct drm_i915_gem_object *obj,
596 struct drm_i915_gem_pread *args,
597 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700598{
Daniel Vetter8461d222011-12-14 13:57:32 +0100599 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700600 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100601 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100602 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100603 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200604 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200605 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200606 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700607
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200608 user_data = to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700609 remain = args->size;
610
Daniel Vetter8461d222011-12-14 13:57:32 +0100611 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700612
Brad Volkin4c914c02014-02-18 10:15:45 -0800613 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100614 if (ret)
615 return ret;
616
Eric Anholteb014592009-03-10 11:44:52 -0700617 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100618
Imre Deak67d5a502013-02-18 19:28:02 +0200619 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
620 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200621 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100622
623 if (remain <= 0)
624 break;
625
Eric Anholteb014592009-03-10 11:44:52 -0700626 /* Operation in this page
627 *
Eric Anholteb014592009-03-10 11:44:52 -0700628 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700629 * page_length = bytes to copy for this page
630 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100631 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700632 page_length = remain;
633 if ((shmem_page_offset + page_length) > PAGE_SIZE)
634 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700635
Daniel Vetter8461d222011-12-14 13:57:32 +0100636 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
637 (page_to_phys(page) & (1 << 17)) != 0;
638
Daniel Vetterd174bd62012-03-25 19:47:40 +0200639 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
640 user_data, page_do_bit17_swizzling,
641 needs_clflush);
642 if (ret == 0)
643 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700644
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200645 mutex_unlock(&dev->struct_mutex);
646
Jani Nikulad330a952014-01-21 11:24:25 +0200647 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200648 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200649 /* Userspace is tricking us, but we've already clobbered
650 * its pages with the prefault and promised to write the
651 * data up to the first fault. Hence ignore any errors
652 * and just continue. */
653 (void)ret;
654 prefaulted = 1;
655 }
656
Daniel Vetterd174bd62012-03-25 19:47:40 +0200657 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
658 user_data, page_do_bit17_swizzling,
659 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700660
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200661 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100662
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100663 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100664 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100665
Chris Wilson17793c92014-03-07 08:30:36 +0000666next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700667 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100668 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700669 offset += page_length;
670 }
671
Chris Wilson4f27b752010-10-14 15:26:45 +0100672out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100673 i915_gem_object_unpin_pages(obj);
674
Eric Anholteb014592009-03-10 11:44:52 -0700675 return ret;
676}
677
Eric Anholt673a3942008-07-30 12:06:12 -0700678/**
679 * Reads data from the object referenced by handle.
680 *
681 * On error, the contents of *data are undefined.
682 */
683int
684i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000685 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700686{
687 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000688 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100689 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700690
Chris Wilson51311d02010-11-17 09:10:42 +0000691 if (args->size == 0)
692 return 0;
693
694 if (!access_ok(VERIFY_WRITE,
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200695 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000696 args->size))
697 return -EFAULT;
698
Chris Wilson4f27b752010-10-14 15:26:45 +0100699 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100700 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100701 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700702
Chris Wilson05394f32010-11-08 19:18:58 +0000703 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000704 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100705 ret = -ENOENT;
706 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100707 }
Eric Anholt673a3942008-07-30 12:06:12 -0700708
Chris Wilson7dcd2492010-09-26 20:21:44 +0100709 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000710 if (args->offset > obj->base.size ||
711 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100712 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100713 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100714 }
715
Daniel Vetter1286ff72012-05-10 15:25:09 +0200716 /* prime objects have no backing filp to GEM pread/pwrite
717 * pages from.
718 */
719 if (!obj->base.filp) {
720 ret = -EINVAL;
721 goto out;
722 }
723
Chris Wilsondb53a302011-02-03 11:57:46 +0000724 trace_i915_gem_object_pread(obj, args->offset, args->size);
725
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200726 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700727
Chris Wilson35b62a82010-09-26 20:23:38 +0100728out:
Chris Wilson05394f32010-11-08 19:18:58 +0000729 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100730unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100731 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700732 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700733}
734
Keith Packard0839ccb2008-10-30 19:38:48 -0700735/* This is the fast write path which cannot handle
736 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700737 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700738
Keith Packard0839ccb2008-10-30 19:38:48 -0700739static inline int
740fast_user_write(struct io_mapping *mapping,
741 loff_t page_base, int page_offset,
742 char __user *user_data,
743 int length)
744{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700745 void __iomem *vaddr_atomic;
746 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700747 unsigned long unwritten;
748
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700749 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700750 /* We can use the cpu mem copy function because this is X86. */
751 vaddr = (void __force*)vaddr_atomic + page_offset;
752 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700753 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700754 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100755 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700756}
757
Eric Anholt3de09aa2009-03-09 09:42:23 -0700758/**
759 * This is the fast pwrite path, where we copy the data directly from the
760 * user into the GTT, uncached.
761 */
Eric Anholt673a3942008-07-30 12:06:12 -0700762static int
Chris Wilson05394f32010-11-08 19:18:58 +0000763i915_gem_gtt_pwrite_fast(struct drm_device *dev,
764 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700765 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000766 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700767{
Jani Nikula3e31c6c2014-03-31 14:27:16 +0300768 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700769 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700770 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700771 char __user *user_data;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200772 int page_offset, page_length, ret;
773
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100774 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200775 if (ret)
776 goto out;
777
778 ret = i915_gem_object_set_to_gtt_domain(obj, true);
779 if (ret)
780 goto out_unpin;
781
782 ret = i915_gem_object_put_fence(obj);
783 if (ret)
784 goto out_unpin;
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200786 user_data = to_user_ptr(args->data_ptr);
Eric Anholt673a3942008-07-30 12:06:12 -0700787 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700788
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700789 offset = i915_gem_obj_ggtt_offset(obj) + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700790
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700791 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200792
Eric Anholt673a3942008-07-30 12:06:12 -0700793 while (remain > 0) {
794 /* Operation in this page
795 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700796 * page_base = page offset within aperture
797 * page_offset = offset within page
798 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700799 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100800 page_base = offset & PAGE_MASK;
801 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700802 page_length = remain;
803 if ((page_offset + remain) > PAGE_SIZE)
804 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700805
Keith Packard0839ccb2008-10-30 19:38:48 -0700806 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700807 * source page isn't available. Return the error and we'll
808 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700809 */
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200810 if (fast_user_write(dev_priv->ggtt.mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200811 page_offset, user_data, page_length)) {
812 ret = -EFAULT;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200813 goto out_flush;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200814 }
Eric Anholt673a3942008-07-30 12:06:12 -0700815
Keith Packard0839ccb2008-10-30 19:38:48 -0700816 remain -= page_length;
817 user_data += page_length;
818 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700819 }
Eric Anholt673a3942008-07-30 12:06:12 -0700820
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200821out_flush:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700822 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200823out_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800824 i915_gem_object_ggtt_unpin(obj);
Daniel Vetter935aaa62012-03-25 19:47:35 +0200825out:
Eric Anholt3de09aa2009-03-09 09:42:23 -0700826 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700827}
828
Daniel Vetterd174bd62012-03-25 19:47:40 +0200829/* Per-page copy function for the shmem pwrite fastpath.
830 * Flushes invalid cachelines before writing to the target if
831 * needs_clflush_before is set and flushes out any written cachelines after
832 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -0700833static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200834shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
835 char __user *user_data,
836 bool page_do_bit17_swizzling,
837 bool needs_clflush_before,
838 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700839{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200840 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700841 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700842
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200843 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200844 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700845
Daniel Vetterd174bd62012-03-25 19:47:40 +0200846 vaddr = kmap_atomic(page);
847 if (needs_clflush_before)
848 drm_clflush_virt_range(vaddr + shmem_page_offset,
849 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +0000850 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
851 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200852 if (needs_clflush_after)
853 drm_clflush_virt_range(vaddr + shmem_page_offset,
854 page_length);
855 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700856
Chris Wilson755d2212012-09-04 21:02:55 +0100857 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700858}
859
Daniel Vetterd174bd62012-03-25 19:47:40 +0200860/* Only difference to the fast-path function is that this can handle bit17
861 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -0700862static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200863shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
864 char __user *user_data,
865 bool page_do_bit17_swizzling,
866 bool needs_clflush_before,
867 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -0700868{
Daniel Vetterd174bd62012-03-25 19:47:40 +0200869 char *vaddr;
870 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700871
Daniel Vetterd174bd62012-03-25 19:47:40 +0200872 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200873 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +0200874 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
875 page_length,
876 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200877 if (page_do_bit17_swizzling)
878 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +0100879 user_data,
880 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200881 else
882 ret = __copy_from_user(vaddr + shmem_page_offset,
883 user_data,
884 page_length);
885 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200886 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
887 page_length,
888 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200889 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100890
Chris Wilson755d2212012-09-04 21:02:55 +0100891 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700892}
893
Eric Anholt40123c12009-03-09 13:42:30 -0700894static int
Daniel Vettere244a442012-03-25 19:47:28 +0200895i915_gem_shmem_pwrite(struct drm_device *dev,
896 struct drm_i915_gem_object *obj,
897 struct drm_i915_gem_pwrite *args,
898 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700899{
Eric Anholt40123c12009-03-09 13:42:30 -0700900 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100901 loff_t offset;
902 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100903 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +0100904 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +0200905 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +0200906 int needs_clflush_after = 0;
907 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200908 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -0700909
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200910 user_data = to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -0700911 remain = args->size;
912
Daniel Vetter8c599672011-12-14 13:57:31 +0100913 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700914
Daniel Vetter58642882012-03-25 19:47:37 +0200915 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
916 /* If we're not in the cpu write domain, set ourself into the gtt
917 * write domain and manually flush cachelines (if required). This
918 * optimizes for the case when the gpu will use the data
919 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +0100920 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -0700921 ret = i915_gem_object_wait_rendering(obj, false);
922 if (ret)
923 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +0200924 }
Chris Wilsonc76ce032013-08-08 14:41:03 +0100925 /* Same trick applies to invalidate partially written cachelines read
926 * before writing. */
927 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
928 needs_clflush_before =
929 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +0200930
Chris Wilson755d2212012-09-04 21:02:55 +0100931 ret = i915_gem_object_get_pages(obj);
932 if (ret)
933 return ret;
934
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700935 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200936
Chris Wilson755d2212012-09-04 21:02:55 +0100937 i915_gem_object_pin_pages(obj);
938
Eric Anholt40123c12009-03-09 13:42:30 -0700939 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000940 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700941
Imre Deak67d5a502013-02-18 19:28:02 +0200942 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
943 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200944 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +0200945 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100946
Chris Wilson9da3da62012-06-01 15:20:22 +0100947 if (remain <= 0)
948 break;
949
Eric Anholt40123c12009-03-09 13:42:30 -0700950 /* Operation in this page
951 *
Eric Anholt40123c12009-03-09 13:42:30 -0700952 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700953 * page_length = bytes to copy for this page
954 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100955 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700956
957 page_length = remain;
958 if ((shmem_page_offset + page_length) > PAGE_SIZE)
959 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700960
Daniel Vetter58642882012-03-25 19:47:37 +0200961 /* If we don't overwrite a cacheline completely we need to be
962 * careful to have up-to-date data by first clflushing. Don't
963 * overcomplicate things and flush the entire patch. */
964 partial_cacheline_write = needs_clflush_before &&
965 ((shmem_page_offset | page_length)
966 & (boot_cpu_data.x86_clflush_size - 1));
967
Daniel Vetter8c599672011-12-14 13:57:31 +0100968 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
969 (page_to_phys(page) & (1 << 17)) != 0;
970
Daniel Vetterd174bd62012-03-25 19:47:40 +0200971 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
972 user_data, page_do_bit17_swizzling,
973 partial_cacheline_write,
974 needs_clflush_after);
975 if (ret == 0)
976 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -0700977
Daniel Vettere244a442012-03-25 19:47:28 +0200978 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +0200979 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200980 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
981 user_data, page_do_bit17_swizzling,
982 partial_cacheline_write,
983 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -0700984
Daniel Vettere244a442012-03-25 19:47:28 +0200985 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +0100986
Chris Wilson755d2212012-09-04 21:02:55 +0100987 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +0100988 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +0100989
Chris Wilson17793c92014-03-07 08:30:36 +0000990next_page:
Eric Anholt40123c12009-03-09 13:42:30 -0700991 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100992 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700993 offset += page_length;
994 }
995
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100996out:
Chris Wilson755d2212012-09-04 21:02:55 +0100997 i915_gem_object_unpin_pages(obj);
998
Daniel Vettere244a442012-03-25 19:47:28 +0200999 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001000 /*
1001 * Fixup: Flush cpu caches in case we didn't flush the dirty
1002 * cachelines in-line while writing and the object moved
1003 * out of the cpu write domain while we've dropped the lock.
1004 */
1005 if (!needs_clflush_after &&
1006 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001007 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001008 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001009 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001010 }
Eric Anholt40123c12009-03-09 13:42:30 -07001011
Daniel Vetter58642882012-03-25 19:47:37 +02001012 if (needs_clflush_after)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001013 i915_gem_chipset_flush(dev);
Ville Syrjäläed75a552015-08-11 19:47:10 +03001014 else
1015 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001016
Rodrigo Vivide152b62015-07-07 16:28:51 -07001017 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001018 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001019}
1020
1021/**
1022 * Writes data to the object referenced by handle.
1023 *
1024 * On error, the contents of the buffer that were to be modified are undefined.
1025 */
1026int
1027i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001028 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001029{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001030 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001031 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001032 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001033 int ret;
1034
1035 if (args->size == 0)
1036 return 0;
1037
1038 if (!access_ok(VERIFY_READ,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001039 to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001040 args->size))
1041 return -EFAULT;
1042
Jani Nikulad330a952014-01-21 11:24:25 +02001043 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +08001044 ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr),
1045 args->size);
1046 if (ret)
1047 return -EFAULT;
1048 }
Eric Anholt673a3942008-07-30 12:06:12 -07001049
Imre Deak5d77d9c2014-11-12 16:40:35 +02001050 intel_runtime_pm_get(dev_priv);
1051
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001052 ret = i915_mutex_lock_interruptible(dev);
1053 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001054 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001055
Chris Wilson05394f32010-11-08 19:18:58 +00001056 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001057 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001058 ret = -ENOENT;
1059 goto unlock;
1060 }
Eric Anholt673a3942008-07-30 12:06:12 -07001061
Chris Wilson7dcd2492010-09-26 20:21:44 +01001062 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001063 if (args->offset > obj->base.size ||
1064 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001065 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001066 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001067 }
1068
Daniel Vetter1286ff72012-05-10 15:25:09 +02001069 /* prime objects have no backing filp to GEM pread/pwrite
1070 * pages from.
1071 */
1072 if (!obj->base.filp) {
1073 ret = -EINVAL;
1074 goto out;
1075 }
1076
Chris Wilsondb53a302011-02-03 11:57:46 +00001077 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1078
Daniel Vetter935aaa62012-03-25 19:47:35 +02001079 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001080 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1081 * it would end up going through the fenced access, and we'll get
1082 * different detiling behavior between reading and writing.
1083 * pread/pwrite currently are reading and writing from the CPU
1084 * perspective, requiring manual detiling by the client.
1085 */
Chris Wilson2c225692013-08-09 12:26:45 +01001086 if (obj->tiling_mode == I915_TILING_NONE &&
1087 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
1088 cpu_write_needs_clflush(obj)) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001089 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001090 /* Note that the gtt paths might fail with non-page-backed user
1091 * pointers (e.g. gtt mappings when moving data between
1092 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001093 }
Eric Anholt673a3942008-07-30 12:06:12 -07001094
Chris Wilson6a2c4232014-11-04 04:51:40 -08001095 if (ret == -EFAULT || ret == -ENOSPC) {
1096 if (obj->phys_handle)
1097 ret = i915_gem_phys_pwrite(obj, args, file);
1098 else
1099 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
1100 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001101
Chris Wilson35b62a82010-09-26 20:23:38 +01001102out:
Chris Wilson05394f32010-11-08 19:18:58 +00001103 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001104unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001105 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001106put_rpm:
1107 intel_runtime_pm_put(dev_priv);
1108
Eric Anholt673a3942008-07-30 12:06:12 -07001109 return ret;
1110}
1111
Chris Wilsonb3612372012-08-24 09:35:08 +01001112int
Daniel Vetter33196de2012-11-14 17:14:05 +01001113i915_gem_check_wedge(struct i915_gpu_error *error,
Chris Wilsonb3612372012-08-24 09:35:08 +01001114 bool interruptible)
1115{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001116 if (i915_reset_in_progress(error)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001117 /* Non-interruptible callers can't handle -EAGAIN, hence return
1118 * -EIO unconditionally for these. */
1119 if (!interruptible)
1120 return -EIO;
1121
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001122 /* Recovery complete, but the reset failed ... */
1123 if (i915_terminally_wedged(error))
Chris Wilsonb3612372012-08-24 09:35:08 +01001124 return -EIO;
1125
McAulay, Alistair6689c162014-08-15 18:51:35 +01001126 /*
1127 * Check if GPU Reset is in progress - we need intel_ring_begin
1128 * to work properly to reinit the hw state while the gpu is
1129 * still marked as reset-in-progress. Handle this with a flag.
1130 */
1131 if (!error->reload_in_reset)
1132 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001133 }
1134
1135 return 0;
1136}
1137
Chris Wilson094f9a52013-09-25 17:34:55 +01001138static void fake_irq(unsigned long data)
1139{
1140 wake_up_process((struct task_struct *)data);
1141}
1142
1143static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001144 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001145{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001146 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001147}
1148
Chris Wilsonca5b7212015-12-11 11:32:58 +00001149static unsigned long local_clock_us(unsigned *cpu)
1150{
1151 unsigned long t;
1152
1153 /* Cheaply and approximately convert from nanoseconds to microseconds.
1154 * The result and subsequent calculations are also defined in the same
1155 * approximate microseconds units. The principal source of timing
1156 * error here is from the simple truncation.
1157 *
1158 * Note that local_clock() is only defined wrt to the current CPU;
1159 * the comparisons are no longer valid if we switch CPUs. Instead of
1160 * blocking preemption for the entire busywait, we can detect the CPU
1161 * switch and use that as indicator of system load and a reason to
1162 * stop busywaiting, see busywait_stop().
1163 */
1164 *cpu = get_cpu();
1165 t = local_clock() >> 10;
1166 put_cpu();
1167
1168 return t;
1169}
1170
1171static bool busywait_stop(unsigned long timeout, unsigned cpu)
1172{
1173 unsigned this_cpu;
1174
1175 if (time_after(local_clock_us(&this_cpu), timeout))
1176 return true;
1177
1178 return this_cpu != cpu;
1179}
1180
Chris Wilson91b0c352015-12-11 11:32:57 +00001181static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001182{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001183 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001184 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001185
Chris Wilsonca5b7212015-12-11 11:32:58 +00001186 /* When waiting for high frequency requests, e.g. during synchronous
1187 * rendering split between the CPU and GPU, the finite amount of time
1188 * required to set up the irq and wait upon it limits the response
1189 * rate. By busywaiting on the request completion for a short while we
1190 * can service the high frequency waits as quick as possible. However,
1191 * if it is a slow request, we want to sleep as quickly as possible.
1192 * The tradeoff between waiting and sleeping is roughly the time it
1193 * takes to sleep on a request, on the order of a microsecond.
1194 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001195
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001196 if (req->engine->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001197 return -EBUSY;
1198
Chris Wilson821485d2015-12-11 11:32:59 +00001199 /* Only spin if we know the GPU is processing this request */
1200 if (!i915_gem_request_started(req, true))
1201 return -EAGAIN;
1202
Chris Wilsonca5b7212015-12-11 11:32:58 +00001203 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001204 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001205 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001206 return 0;
1207
Chris Wilson91b0c352015-12-11 11:32:57 +00001208 if (signal_pending_state(state, current))
1209 break;
1210
Chris Wilsonca5b7212015-12-11 11:32:58 +00001211 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001212 break;
1213
1214 cpu_relax_lowlatency();
1215 }
Chris Wilson821485d2015-12-11 11:32:59 +00001216
Daniel Vettereed29a52015-05-21 14:21:25 +02001217 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001218 return 0;
1219
1220 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001221}
1222
Chris Wilsonb3612372012-08-24 09:35:08 +01001223/**
John Harrison9c654812014-11-24 18:49:35 +00001224 * __i915_wait_request - wait until execution of request has finished
1225 * @req: duh!
1226 * @reset_counter: reset sequence associated with the given request
Chris Wilsonb3612372012-08-24 09:35:08 +01001227 * @interruptible: do an interruptible wait (normally yes)
1228 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
1229 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001230 * Note: It is of utmost importance that the passed in seqno and reset_counter
1231 * values have been read by the caller in an smp safe manner. Where read-side
1232 * locks are involved, it is sufficient to read the reset_counter before
1233 * unlocking the lock that protects the seqno. For lockless tricks, the
1234 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1235 * inserted.
1236 *
John Harrison9c654812014-11-24 18:49:35 +00001237 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001238 * errno with remaining time filled in timeout argument.
1239 */
John Harrison9c654812014-11-24 18:49:35 +00001240int __i915_wait_request(struct drm_i915_gem_request *req,
Daniel Vetterf69061b2012-12-06 09:01:42 +01001241 unsigned reset_counter,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001242 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001243 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001244 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001245{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001246 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001247 struct drm_device *dev = engine->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001248 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001249 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001250 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001251 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001252 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001253 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001254 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001255 int ret;
1256
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001257 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001258
Chris Wilsonb4716182015-04-27 13:41:17 +01001259 if (list_empty(&req->list))
1260 return 0;
1261
John Harrison1b5a4332014-11-24 18:49:42 +00001262 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001263 return 0;
1264
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001265 timeout_expire = 0;
1266 if (timeout) {
1267 if (WARN_ON(*timeout < 0))
1268 return -EINVAL;
1269
1270 if (*timeout == 0)
1271 return -ETIME;
1272
1273 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001274
1275 /*
1276 * Record current time in case interrupted by signal, or wedged.
1277 */
1278 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001279 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001280
Chris Wilson2e1b8732015-04-27 13:41:22 +01001281 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001282 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001283
John Harrison74328ee2014-11-24 18:49:38 +00001284 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001285
1286 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001287 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001288 if (ret == 0)
1289 goto out;
1290
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001291 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad92015-04-07 16:20:41 +01001292 ret = -ENODEV;
1293 goto out;
1294 }
1295
Chris Wilson094f9a52013-09-25 17:34:55 +01001296 for (;;) {
1297 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001298
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001299 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001300
Daniel Vetterf69061b2012-12-06 09:01:42 +01001301 /* We need to check whether any gpu reset happened in between
1302 * the caller grabbing the seqno and now ... */
Chris Wilson094f9a52013-09-25 17:34:55 +01001303 if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) {
1304 /* ... but upgrade the -EAGAIN to an -EIO if the gpu
1305 * is truely gone. */
1306 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
1307 if (ret == 0)
1308 ret = -EAGAIN;
1309 break;
1310 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001311
John Harrison1b5a4332014-11-24 18:49:42 +00001312 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001313 ret = 0;
1314 break;
1315 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001316
Chris Wilson91b0c352015-12-11 11:32:57 +00001317 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001318 ret = -ERESTARTSYS;
1319 break;
1320 }
1321
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001322 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001323 ret = -ETIME;
1324 break;
1325 }
1326
1327 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001328 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001329 unsigned long expire;
1330
Chris Wilson094f9a52013-09-25 17:34:55 +01001331 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001332 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001333 mod_timer(&timer, expire);
1334 }
1335
Chris Wilson5035c272013-10-04 09:58:46 +01001336 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001337
Chris Wilson094f9a52013-09-25 17:34:55 +01001338 if (timer.function) {
1339 del_singleshot_timer_sync(&timer);
1340 destroy_timer_on_stack(&timer);
1341 }
1342 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001343 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001344 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001345
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001346 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001347
Chris Wilson2def4ad92015-04-07 16:20:41 +01001348out:
Chris Wilson2def4ad92015-04-07 16:20:41 +01001349 trace_i915_gem_request_wait_end(req);
1350
Chris Wilsonb3612372012-08-24 09:35:08 +01001351 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001352 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001353
1354 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001355
1356 /*
1357 * Apparently ktime isn't accurate enough and occasionally has a
1358 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1359 * things up to make the test happy. We allow up to 1 jiffy.
1360 *
1361 * This is a regrssion from the timespec->ktime conversion.
1362 */
1363 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1364 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001365 }
1366
Chris Wilson094f9a52013-09-25 17:34:55 +01001367 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001368}
1369
John Harrisonfcfa423c2015-05-29 17:44:12 +01001370int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1371 struct drm_file *file)
1372{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001373 struct drm_i915_file_private *file_priv;
1374
1375 WARN_ON(!req || !file || req->file_priv);
1376
1377 if (!req || !file)
1378 return -EINVAL;
1379
1380 if (req->file_priv)
1381 return -EINVAL;
1382
John Harrisonfcfa423c2015-05-29 17:44:12 +01001383 file_priv = file->driver_priv;
1384
1385 spin_lock(&file_priv->mm.lock);
1386 req->file_priv = file_priv;
1387 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1388 spin_unlock(&file_priv->mm.lock);
1389
1390 req->pid = get_pid(task_pid(current));
1391
1392 return 0;
1393}
1394
Chris Wilsonb4716182015-04-27 13:41:17 +01001395static inline void
1396i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1397{
1398 struct drm_i915_file_private *file_priv = request->file_priv;
1399
1400 if (!file_priv)
1401 return;
1402
1403 spin_lock(&file_priv->mm.lock);
1404 list_del(&request->client_list);
1405 request->file_priv = NULL;
1406 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001407
1408 put_pid(request->pid);
1409 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001410}
1411
1412static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1413{
1414 trace_i915_gem_request_retire(request);
1415
1416 /* We know the GPU must have read the request to have
1417 * sent us the seqno + interrupt, so use the position
1418 * of tail of the request to update the last known position
1419 * of the GPU head.
1420 *
1421 * Note this requires that we are always called in request
1422 * completion order.
1423 */
1424 request->ringbuf->last_retired_head = request->postfix;
1425
1426 list_del_init(&request->list);
1427 i915_gem_request_remove_from_client(request);
1428
Chris Wilsonb4716182015-04-27 13:41:17 +01001429 i915_gem_request_unreference(request);
1430}
1431
1432static void
1433__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1434{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001435 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001436 struct drm_i915_gem_request *tmp;
1437
1438 lockdep_assert_held(&engine->dev->struct_mutex);
1439
1440 if (list_empty(&req->list))
1441 return;
1442
1443 do {
1444 tmp = list_first_entry(&engine->request_list,
1445 typeof(*tmp), list);
1446
1447 i915_gem_request_retire(tmp);
1448 } while (tmp != req);
1449
1450 WARN_ON(i915_verify_lists(engine->dev));
1451}
1452
Chris Wilsonb3612372012-08-24 09:35:08 +01001453/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001454 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001455 * request and object lists appropriately for that event.
1456 */
1457int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001458i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001459{
Daniel Vettera4b3a572014-11-26 14:17:05 +01001460 struct drm_device *dev;
1461 struct drm_i915_private *dev_priv;
1462 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001463 int ret;
1464
Daniel Vettera4b3a572014-11-26 14:17:05 +01001465 BUG_ON(req == NULL);
1466
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001467 dev = req->engine->dev;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001468 dev_priv = dev->dev_private;
1469 interruptible = dev_priv->mm.interruptible;
1470
Chris Wilsonb3612372012-08-24 09:35:08 +01001471 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001472
Daniel Vetter33196de2012-11-14 17:14:05 +01001473 ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible);
Chris Wilsonb3612372012-08-24 09:35:08 +01001474 if (ret)
1475 return ret;
1476
Chris Wilsonb4716182015-04-27 13:41:17 +01001477 ret = __i915_wait_request(req,
1478 atomic_read(&dev_priv->gpu_error.reset_counter),
John Harrison9c654812014-11-24 18:49:35 +00001479 interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001480 if (ret)
1481 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001482
Chris Wilsonb4716182015-04-27 13:41:17 +01001483 __i915_gem_request_retire__upto(req);
Chris Wilsond26e3af2013-06-29 22:05:26 +01001484 return 0;
1485}
1486
Chris Wilsonb3612372012-08-24 09:35:08 +01001487/**
1488 * Ensures that all rendering to the object has completed and the object is
1489 * safe to unbind from the GTT or access from the CPU.
1490 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001491int
Chris Wilsonb3612372012-08-24 09:35:08 +01001492i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1493 bool readonly)
1494{
Chris Wilsonb4716182015-04-27 13:41:17 +01001495 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001496
Chris Wilsonb4716182015-04-27 13:41:17 +01001497 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001498 return 0;
1499
Chris Wilsonb4716182015-04-27 13:41:17 +01001500 if (readonly) {
1501 if (obj->last_write_req != NULL) {
1502 ret = i915_wait_request(obj->last_write_req);
1503 if (ret)
1504 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001505
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001506 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001507 if (obj->last_read_req[i] == obj->last_write_req)
1508 i915_gem_object_retire__read(obj, i);
1509 else
1510 i915_gem_object_retire__write(obj);
1511 }
1512 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001513 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001514 if (obj->last_read_req[i] == NULL)
1515 continue;
1516
1517 ret = i915_wait_request(obj->last_read_req[i]);
1518 if (ret)
1519 return ret;
1520
1521 i915_gem_object_retire__read(obj, i);
1522 }
1523 RQ_BUG_ON(obj->active);
1524 }
1525
1526 return 0;
1527}
1528
1529static void
1530i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1531 struct drm_i915_gem_request *req)
1532{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001533 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001534
1535 if (obj->last_read_req[ring] == req)
1536 i915_gem_object_retire__read(obj, ring);
1537 else if (obj->last_write_req == req)
1538 i915_gem_object_retire__write(obj);
1539
1540 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001541}
1542
Chris Wilson3236f572012-08-24 09:35:09 +01001543/* A nonblocking variant of the above wait. This is a highly dangerous routine
1544 * as the object state may change during this call.
1545 */
1546static __must_check int
1547i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001548 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001549 bool readonly)
1550{
1551 struct drm_device *dev = obj->base.dev;
1552 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001553 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Daniel Vetterf69061b2012-12-06 09:01:42 +01001554 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01001555 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001556
1557 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1558 BUG_ON(!dev_priv->mm.interruptible);
1559
Chris Wilsonb4716182015-04-27 13:41:17 +01001560 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001561 return 0;
1562
Daniel Vetter33196de2012-11-14 17:14:05 +01001563 ret = i915_gem_check_wedge(&dev_priv->gpu_error, true);
Chris Wilson3236f572012-08-24 09:35:09 +01001564 if (ret)
1565 return ret;
1566
Daniel Vetterf69061b2012-12-06 09:01:42 +01001567 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilson3236f572012-08-24 09:35:09 +01001568
Chris Wilsonb4716182015-04-27 13:41:17 +01001569 if (readonly) {
1570 struct drm_i915_gem_request *req;
1571
1572 req = obj->last_write_req;
1573 if (req == NULL)
1574 return 0;
1575
Chris Wilsonb4716182015-04-27 13:41:17 +01001576 requests[n++] = i915_gem_request_reference(req);
1577 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001578 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001579 struct drm_i915_gem_request *req;
1580
1581 req = obj->last_read_req[i];
1582 if (req == NULL)
1583 continue;
1584
Chris Wilsonb4716182015-04-27 13:41:17 +01001585 requests[n++] = i915_gem_request_reference(req);
1586 }
1587 }
1588
1589 mutex_unlock(&dev->struct_mutex);
1590 for (i = 0; ret == 0 && i < n; i++)
1591 ret = __i915_wait_request(requests[i], reset_counter, true,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001592 NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001593 mutex_lock(&dev->struct_mutex);
1594
Chris Wilsonb4716182015-04-27 13:41:17 +01001595 for (i = 0; i < n; i++) {
1596 if (ret == 0)
1597 i915_gem_object_retire_request(obj, requests[i]);
1598 i915_gem_request_unreference(requests[i]);
1599 }
1600
1601 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001602}
1603
Chris Wilson2e1b8732015-04-27 13:41:22 +01001604static struct intel_rps_client *to_rps_client(struct drm_file *file)
1605{
1606 struct drm_i915_file_private *fpriv = file->driver_priv;
1607 return &fpriv->rps;
1608}
1609
Eric Anholt673a3942008-07-30 12:06:12 -07001610/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001611 * Called when user space prepares to use an object with the CPU, either
1612 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001613 */
1614int
1615i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001616 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001617{
1618 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001619 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001620 uint32_t read_domains = args->read_domains;
1621 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001622 int ret;
1623
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001624 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001625 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001626 return -EINVAL;
1627
Chris Wilson21d509e2009-06-06 09:46:02 +01001628 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001629 return -EINVAL;
1630
1631 /* Having something in the write domain implies it's in the read
1632 * domain, and only that read domain. Enforce that in the request.
1633 */
1634 if (write_domain != 0 && read_domains != write_domain)
1635 return -EINVAL;
1636
Chris Wilson76c1dec2010-09-25 11:22:51 +01001637 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001638 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001639 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001640
Chris Wilson05394f32010-11-08 19:18:58 +00001641 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001642 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001643 ret = -ENOENT;
1644 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001645 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001646
Chris Wilson3236f572012-08-24 09:35:09 +01001647 /* Try to flush the object off the GPU without holding the lock.
1648 * We will repeat the flush holding the lock in the normal manner
1649 * to catch cases where we are gazumped.
1650 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001651 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001652 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001653 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001654 if (ret)
1655 goto unref;
1656
Chris Wilson43566de2015-01-02 16:29:29 +05301657 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001658 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301659 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001660 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001661
Daniel Vetter031b6982015-06-26 19:35:16 +02001662 if (write_domain != 0)
1663 intel_fb_obj_invalidate(obj,
1664 write_domain == I915_GEM_DOMAIN_GTT ?
1665 ORIGIN_GTT : ORIGIN_CPU);
1666
Chris Wilson3236f572012-08-24 09:35:09 +01001667unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001668 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001669unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001670 mutex_unlock(&dev->struct_mutex);
1671 return ret;
1672}
1673
1674/**
1675 * Called when user space has done writes to this buffer
1676 */
1677int
1678i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001679 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001680{
1681 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001682 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001683 int ret = 0;
1684
Chris Wilson76c1dec2010-09-25 11:22:51 +01001685 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001686 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001687 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001688
Chris Wilson05394f32010-11-08 19:18:58 +00001689 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001690 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001691 ret = -ENOENT;
1692 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001693 }
1694
Eric Anholt673a3942008-07-30 12:06:12 -07001695 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001696 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001697 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001698
Chris Wilson05394f32010-11-08 19:18:58 +00001699 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001700unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001701 mutex_unlock(&dev->struct_mutex);
1702 return ret;
1703}
1704
1705/**
1706 * Maps the contents of an object, returning the address it is mapped
1707 * into.
1708 *
1709 * While the mapping holds a reference on the contents of the object, it doesn't
1710 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001711 *
1712 * IMPORTANT:
1713 *
1714 * DRM driver writers who look a this function as an example for how to do GEM
1715 * mmap support, please don't implement mmap support like here. The modern way
1716 * to implement DRM mmap support is with an mmap offset ioctl (like
1717 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1718 * That way debug tooling like valgrind will understand what's going on, hiding
1719 * the mmap call in a driver private ioctl will break that. The i915 driver only
1720 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001721 */
1722int
1723i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001724 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001725{
1726 struct drm_i915_gem_mmap *args = data;
1727 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001728 unsigned long addr;
1729
Akash Goel1816f922015-01-02 16:29:30 +05301730 if (args->flags & ~(I915_MMAP_WC))
1731 return -EINVAL;
1732
1733 if (args->flags & I915_MMAP_WC && !cpu_has_pat)
1734 return -ENODEV;
1735
Chris Wilson05394f32010-11-08 19:18:58 +00001736 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001737 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001738 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001739
Daniel Vetter1286ff72012-05-10 15:25:09 +02001740 /* prime objects have no backing filp to GEM mmap
1741 * pages from.
1742 */
1743 if (!obj->filp) {
1744 drm_gem_object_unreference_unlocked(obj);
1745 return -EINVAL;
1746 }
1747
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001748 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001749 PROT_READ | PROT_WRITE, MAP_SHARED,
1750 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301751 if (args->flags & I915_MMAP_WC) {
1752 struct mm_struct *mm = current->mm;
1753 struct vm_area_struct *vma;
1754
1755 down_write(&mm->mmap_sem);
1756 vma = find_vma(mm, addr);
1757 if (vma)
1758 vma->vm_page_prot =
1759 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1760 else
1761 addr = -ENOMEM;
1762 up_write(&mm->mmap_sem);
1763 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001764 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001765 if (IS_ERR((void *)addr))
1766 return addr;
1767
1768 args->addr_ptr = (uint64_t) addr;
1769
1770 return 0;
1771}
1772
Jesse Barnesde151cf2008-11-12 10:03:55 -08001773/**
1774 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001775 * @vma: VMA in question
1776 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001777 *
1778 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1779 * from userspace. The fault handler takes care of binding the object to
1780 * the GTT (if needed), allocating and programming a fence register (again,
1781 * only if needed based on whether the old reg is still valid or the object
1782 * is tiled) and inserting a new PTE into the faulting process.
1783 *
1784 * Note that the faulting process may involve evicting existing objects
1785 * from the GTT and/or fence registers to make room. So performance may
1786 * suffer if the GTT working set is large or there are few fence registers
1787 * left.
1788 */
1789int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1790{
Chris Wilson05394f32010-11-08 19:18:58 +00001791 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1792 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03001793 struct drm_i915_private *dev_priv = dev->dev_private;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001794 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001795 pgoff_t page_offset;
1796 unsigned long pfn;
1797 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001798 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001799
Paulo Zanonif65c9162013-11-27 18:20:34 -02001800 intel_runtime_pm_get(dev_priv);
1801
Jesse Barnesde151cf2008-11-12 10:03:55 -08001802 /* We don't use vmf->pgoff since that has the fake offset */
1803 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1804 PAGE_SHIFT;
1805
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001806 ret = i915_mutex_lock_interruptible(dev);
1807 if (ret)
1808 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001809
Chris Wilsondb53a302011-02-03 11:57:46 +00001810 trace_i915_gem_object_fault(obj, page_offset, true, write);
1811
Chris Wilson6e4930f2014-02-07 18:37:06 -02001812 /* Try to flush the object off the GPU first without holding the lock.
1813 * Upon reacquiring the lock, we will perform our sanity checks and then
1814 * repeat the flush holding the lock in the normal manner to catch cases
1815 * where we are gazumped.
1816 */
1817 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
1818 if (ret)
1819 goto unlock;
1820
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001821 /* Access to snoopable pages through the GTT is incoherent. */
1822 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001823 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001824 goto unlock;
1825 }
1826
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001827 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001828 if (obj->base.size >= dev_priv->ggtt.mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001829 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001830 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001831
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001832 memset(&view, 0, sizeof(view));
1833 view.type = I915_GGTT_VIEW_PARTIAL;
1834 view.params.partial.offset = rounddown(page_offset, chunk_size);
1835 view.params.partial.size =
1836 min_t(unsigned int,
1837 chunk_size,
1838 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
1839 view.params.partial.offset);
1840 }
1841
1842 /* Now pin it into the GTT if needed */
1843 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001844 if (ret)
1845 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001846
Chris Wilsonc9839302012-11-20 10:45:17 +00001847 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1848 if (ret)
1849 goto unpin;
1850
1851 ret = i915_gem_object_get_fence(obj);
1852 if (ret)
1853 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001854
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001855 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001856 pfn = dev_priv->ggtt.mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001857 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001858 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001859
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001860 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
1861 /* Overriding existing pages in partial view does not cause
1862 * us any trouble as TLBs are still valid because the fault
1863 * is due to userspace losing part of the mapping or never
1864 * having accessed it before (at this partials' range).
1865 */
1866 unsigned long base = vma->vm_start +
1867 (view.params.partial.offset << PAGE_SHIFT);
1868 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001869
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001870 for (i = 0; i < view.params.partial.size; i++) {
1871 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001872 if (ret)
1873 break;
1874 }
1875
1876 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001877 } else {
1878 if (!obj->fault_mappable) {
1879 unsigned long size = min_t(unsigned long,
1880 vma->vm_end - vma->vm_start,
1881 obj->base.size);
1882 int i;
1883
1884 for (i = 0; i < size >> PAGE_SHIFT; i++) {
1885 ret = vm_insert_pfn(vma,
1886 (unsigned long)vma->vm_start + i * PAGE_SIZE,
1887 pfn + i);
1888 if (ret)
1889 break;
1890 }
1891
1892 obj->fault_mappable = true;
1893 } else
1894 ret = vm_insert_pfn(vma,
1895 (unsigned long)vmf->virtual_address,
1896 pfn + page_offset);
1897 }
Chris Wilsonc9839302012-11-20 10:45:17 +00001898unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001899 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01001900unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001901 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001902out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001904 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001905 /*
1906 * We eat errors when the gpu is terminally wedged to avoid
1907 * userspace unduly crashing (gl has no provisions for mmaps to
1908 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1909 * and so needs to be reported.
1910 */
1911 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001912 ret = VM_FAULT_SIGBUS;
1913 break;
1914 }
Chris Wilson045e7692010-11-07 09:18:22 +00001915 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001916 /*
1917 * EAGAIN means the gpu is hung and we'll wait for the error
1918 * handler to reset everything when re-faulting in
1919 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001920 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001921 case 0:
1922 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001923 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001924 case -EBUSY:
1925 /*
1926 * EBUSY is ok: this just means that another thread
1927 * already did the job.
1928 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001929 ret = VM_FAULT_NOPAGE;
1930 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001931 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001932 ret = VM_FAULT_OOM;
1933 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001934 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001935 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001936 ret = VM_FAULT_SIGBUS;
1937 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001938 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001939 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001940 ret = VM_FAULT_SIGBUS;
1941 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001942 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001943
1944 intel_runtime_pm_put(dev_priv);
1945 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001946}
1947
1948/**
Chris Wilson901782b2009-07-10 08:18:50 +01001949 * i915_gem_release_mmap - remove physical page mappings
1950 * @obj: obj in question
1951 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001952 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001953 * relinquish ownership of the pages back to the system.
1954 *
1955 * It is vital that we remove the page mapping if we have mapped a tiled
1956 * object through the GTT and then lose the fence register due to
1957 * resource pressure. Similarly if the object has been moved out of the
1958 * aperture, than pages mapped into userspace must be revoked. Removing the
1959 * mapping will then trigger a page fault on the next user access, allowing
1960 * fixup by i915_gem_fault().
1961 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001962void
Chris Wilson05394f32010-11-08 19:18:58 +00001963i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001964{
Chris Wilson6299f992010-11-24 12:23:44 +00001965 if (!obj->fault_mappable)
1966 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001967
David Herrmann6796cb12014-01-03 14:24:19 +01001968 drm_vma_node_unmap(&obj->base.vma_node,
1969 obj->base.dev->anon_inode->i_mapping);
Chris Wilson6299f992010-11-24 12:23:44 +00001970 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001971}
1972
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001973void
1974i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1975{
1976 struct drm_i915_gem_object *obj;
1977
1978 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1979 i915_gem_release_mmap(obj);
1980}
1981
Imre Deak0fa87792013-01-07 21:47:35 +02001982uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001983i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001984{
Chris Wilsone28f8712011-07-18 13:11:49 -07001985 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001986
1987 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001988 tiling_mode == I915_TILING_NONE)
1989 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001990
1991 /* Previous chips need a power-of-two fence region when tiling */
1992 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001993 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001994 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001995 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001996
Chris Wilsone28f8712011-07-18 13:11:49 -07001997 while (gtt_size < size)
1998 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001999
Chris Wilsone28f8712011-07-18 13:11:49 -07002000 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002001}
2002
Jesse Barnesde151cf2008-11-12 10:03:55 -08002003/**
2004 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
2005 * @obj: object to check
2006 *
2007 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002008 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002009 */
Imre Deakd8651102013-01-07 21:47:33 +02002010uint32_t
2011i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2012 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002013{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002014 /*
2015 * Minimum alignment is 4k (GTT page size), but might be greater
2016 * if a fence register is needed for the object.
2017 */
Imre Deakd8651102013-01-07 21:47:33 +02002018 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002019 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002020 return 4096;
2021
2022 /*
2023 * Previous chips need to be aligned to the size of the smallest
2024 * fence register that can contain the object.
2025 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002026 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002027}
2028
Chris Wilsond8cb5082012-08-11 15:41:03 +01002029static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2030{
2031 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2032 int ret;
2033
David Herrmann0de23972013-07-24 21:07:52 +02002034 if (drm_vma_node_has_offset(&obj->base.vma_node))
Chris Wilsond8cb5082012-08-11 15:41:03 +01002035 return 0;
2036
Daniel Vetterda494d72012-12-20 15:11:16 +01002037 dev_priv->mm.shrinker_no_lock_stealing = true;
2038
Chris Wilsond8cb5082012-08-11 15:41:03 +01002039 ret = drm_gem_create_mmap_offset(&obj->base);
2040 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002041 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002042
2043 /* Badly fragmented mmap space? The only way we can recover
2044 * space is by destroying unwanted objects. We can't randomly release
2045 * mmap_offsets as userspace expects them to be persistent for the
2046 * lifetime of the objects. The closest we can is to release the
2047 * offsets on purgeable objects by truncating it and marking it purged,
2048 * which prevents userspace from ever using that object again.
2049 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002050 i915_gem_shrink(dev_priv,
2051 obj->base.size >> PAGE_SHIFT,
2052 I915_SHRINK_BOUND |
2053 I915_SHRINK_UNBOUND |
2054 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002055 ret = drm_gem_create_mmap_offset(&obj->base);
2056 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002057 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002058
2059 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002060 ret = drm_gem_create_mmap_offset(&obj->base);
2061out:
2062 dev_priv->mm.shrinker_no_lock_stealing = false;
2063
2064 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002065}
2066
2067static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2068{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002069 drm_gem_free_mmap_offset(&obj->base);
2070}
2071
Dave Airlieda6b51d2014-12-24 13:11:17 +10002072int
Dave Airlieff72145b2011-02-07 12:16:14 +10002073i915_gem_mmap_gtt(struct drm_file *file,
2074 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002075 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002076 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002077{
Chris Wilson05394f32010-11-08 19:18:58 +00002078 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002079 int ret;
2080
Chris Wilson76c1dec2010-09-25 11:22:51 +01002081 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002082 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002083 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002084
Dave Airlieff72145b2011-02-07 12:16:14 +10002085 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002086 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002087 ret = -ENOENT;
2088 goto unlock;
2089 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002090
Chris Wilson05394f32010-11-08 19:18:58 +00002091 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002092 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002093 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002094 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002095 }
2096
Chris Wilsond8cb5082012-08-11 15:41:03 +01002097 ret = i915_gem_object_create_mmap_offset(obj);
2098 if (ret)
2099 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002100
David Herrmann0de23972013-07-24 21:07:52 +02002101 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002102
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002103out:
Chris Wilson05394f32010-11-08 19:18:58 +00002104 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002105unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002106 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002107 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002108}
2109
Dave Airlieff72145b2011-02-07 12:16:14 +10002110/**
2111 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2112 * @dev: DRM device
2113 * @data: GTT mapping ioctl data
2114 * @file: GEM object info
2115 *
2116 * Simply returns the fake offset to userspace so it can mmap it.
2117 * The mmap call will end up in drm_gem_mmap(), which will set things
2118 * up so we can get faults in the handler above.
2119 *
2120 * The fault handler will take care of binding the object into the GTT
2121 * (since it may have been evicted to make room for something), allocating
2122 * a fence register, and mapping the appropriate aperture address into
2123 * userspace.
2124 */
2125int
2126i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2127 struct drm_file *file)
2128{
2129 struct drm_i915_gem_mmap_gtt *args = data;
2130
Dave Airlieda6b51d2014-12-24 13:11:17 +10002131 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002132}
2133
Daniel Vetter225067e2012-08-20 10:23:20 +02002134/* Immediately discard the backing storage */
2135static void
2136i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002137{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002138 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002139
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002140 if (obj->base.filp == NULL)
2141 return;
2142
Daniel Vetter225067e2012-08-20 10:23:20 +02002143 /* Our goal here is to return as much of the memory as
2144 * is possible back to the system as we are called from OOM.
2145 * To do this we must instruct the shmfs to drop all of its
2146 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002147 */
Chris Wilson55372522014-03-25 13:23:06 +00002148 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002149 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002150}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002151
Chris Wilson55372522014-03-25 13:23:06 +00002152/* Try to discard unwanted pages */
2153static void
2154i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002155{
Chris Wilson55372522014-03-25 13:23:06 +00002156 struct address_space *mapping;
2157
2158 switch (obj->madv) {
2159 case I915_MADV_DONTNEED:
2160 i915_gem_object_truncate(obj);
2161 case __I915_MADV_PURGED:
2162 return;
2163 }
2164
2165 if (obj->base.filp == NULL)
2166 return;
2167
2168 mapping = file_inode(obj->base.filp)->i_mapping,
2169 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002170}
2171
Chris Wilson5cdf5882010-09-27 15:51:07 +01002172static void
Chris Wilson05394f32010-11-08 19:18:58 +00002173i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002174{
Imre Deak90797e62013-02-18 19:28:03 +02002175 struct sg_page_iter sg_iter;
2176 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002177
Chris Wilson05394f32010-11-08 19:18:58 +00002178 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002179
Chris Wilson6c085a72012-08-20 11:40:46 +02002180 ret = i915_gem_object_set_to_cpu_domain(obj, true);
2181 if (ret) {
2182 /* In the event of a disaster, abandon all caches and
2183 * hope for the best.
2184 */
2185 WARN_ON(ret != -EIO);
Chris Wilson2c225692013-08-09 12:26:45 +01002186 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002187 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2188 }
2189
Imre Deake2273302015-07-09 12:59:05 +03002190 i915_gem_gtt_finish_object(obj);
2191
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002192 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002193 i915_gem_object_save_bit_17_swizzle(obj);
2194
Chris Wilson05394f32010-11-08 19:18:58 +00002195 if (obj->madv == I915_MADV_DONTNEED)
2196 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002197
Imre Deak90797e62013-02-18 19:28:03 +02002198 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) {
Imre Deak2db76d72013-03-26 15:14:18 +02002199 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +01002200
Chris Wilson05394f32010-11-08 19:18:58 +00002201 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002202 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002203
Chris Wilson05394f32010-11-08 19:18:58 +00002204 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002205 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002206
Chris Wilson9da3da62012-06-01 15:20:22 +01002207 page_cache_release(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002208 }
Chris Wilson05394f32010-11-08 19:18:58 +00002209 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002210
Chris Wilson9da3da62012-06-01 15:20:22 +01002211 sg_free_table(obj->pages);
2212 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002213}
2214
Chris Wilsondd624af2013-01-15 12:39:35 +00002215int
Chris Wilson37e680a2012-06-07 15:38:42 +01002216i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2217{
2218 const struct drm_i915_gem_object_ops *ops = obj->ops;
2219
Chris Wilson2f745ad2012-09-04 21:02:58 +01002220 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002221 return 0;
2222
Chris Wilsona5570172012-09-04 21:02:54 +01002223 if (obj->pages_pin_count)
2224 return -EBUSY;
2225
Ben Widawsky98438772013-07-31 17:00:12 -07002226 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002227
Chris Wilsona2165e32012-12-03 11:49:00 +00002228 /* ->put_pages might need to allocate memory for the bit17 swizzle
2229 * array, hence protect them from being reaped by removing them from gtt
2230 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002231 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002232
Chris Wilson37e680a2012-06-07 15:38:42 +01002233 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002234 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002235
Chris Wilson55372522014-03-25 13:23:06 +00002236 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002237
2238 return 0;
2239}
2240
Chris Wilson37e680a2012-06-07 15:38:42 +01002241static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002242i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002243{
Chris Wilson6c085a72012-08-20 11:40:46 +02002244 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002245 int page_count, i;
2246 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002247 struct sg_table *st;
2248 struct scatterlist *sg;
Imre Deak90797e62013-02-18 19:28:03 +02002249 struct sg_page_iter sg_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002250 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002251 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002252 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002253 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002254
Chris Wilson6c085a72012-08-20 11:40:46 +02002255 /* Assert that the object is not currently in any GPU domain. As it
2256 * wasn't in the GTT, there shouldn't be any way it could have been in
2257 * a GPU cache
2258 */
2259 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2260 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2261
Chris Wilson9da3da62012-06-01 15:20:22 +01002262 st = kmalloc(sizeof(*st), GFP_KERNEL);
2263 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002264 return -ENOMEM;
2265
Chris Wilson9da3da62012-06-01 15:20:22 +01002266 page_count = obj->base.size / PAGE_SIZE;
2267 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002268 kfree(st);
2269 return -ENOMEM;
2270 }
2271
2272 /* Get the list of pages out of our struct file. They'll be pinned
2273 * at this point until we release them.
2274 *
2275 * Fail silently without starting the shrinker
2276 */
Al Viro496ad9a2013-01-23 17:07:38 -05002277 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002278 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002279 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002280 sg = st->sgl;
2281 st->nents = 0;
2282 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002283 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2284 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002285 i915_gem_shrink(dev_priv,
2286 page_count,
2287 I915_SHRINK_BOUND |
2288 I915_SHRINK_UNBOUND |
2289 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002290 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2291 }
2292 if (IS_ERR(page)) {
2293 /* We've tried hard to allocate the memory by reaping
2294 * our own buffer, now let the real VM do its job and
2295 * go down in flames if truly OOM.
2296 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002297 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002298 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002299 if (IS_ERR(page)) {
2300 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002301 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002302 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002303 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002304#ifdef CONFIG_SWIOTLB
2305 if (swiotlb_nr_tbl()) {
2306 st->nents++;
2307 sg_set_page(sg, page, PAGE_SIZE, 0);
2308 sg = sg_next(sg);
2309 continue;
2310 }
2311#endif
Imre Deak90797e62013-02-18 19:28:03 +02002312 if (!i || page_to_pfn(page) != last_pfn + 1) {
2313 if (i)
2314 sg = sg_next(sg);
2315 st->nents++;
2316 sg_set_page(sg, page, PAGE_SIZE, 0);
2317 } else {
2318 sg->length += PAGE_SIZE;
2319 }
2320 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002321
2322 /* Check that the i965g/gm workaround works. */
2323 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002324 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002325#ifdef CONFIG_SWIOTLB
2326 if (!swiotlb_nr_tbl())
2327#endif
2328 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002329 obj->pages = st;
2330
Imre Deake2273302015-07-09 12:59:05 +03002331 ret = i915_gem_gtt_prepare_object(obj);
2332 if (ret)
2333 goto err_pages;
2334
Eric Anholt673a3942008-07-30 12:06:12 -07002335 if (i915_gem_object_needs_bit17_swizzle(obj))
2336 i915_gem_object_do_bit_17_swizzle(obj);
2337
Daniel Vetter656bfa32014-11-20 09:26:30 +01002338 if (obj->tiling_mode != I915_TILING_NONE &&
2339 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2340 i915_gem_object_pin_pages(obj);
2341
Eric Anholt673a3942008-07-30 12:06:12 -07002342 return 0;
2343
2344err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002345 sg_mark_end(sg);
2346 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0)
Imre Deak2db76d72013-03-26 15:14:18 +02002347 page_cache_release(sg_page_iter_page(&sg_iter));
Chris Wilson9da3da62012-06-01 15:20:22 +01002348 sg_free_table(st);
2349 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002350
2351 /* shmemfs first checks if there is enough memory to allocate the page
2352 * and reports ENOSPC should there be insufficient, along with the usual
2353 * ENOMEM for a genuine allocation failure.
2354 *
2355 * We use ENOSPC in our driver to mean that we have run out of aperture
2356 * space and so want to translate the error from shmemfs back to our
2357 * usual understanding of ENOMEM.
2358 */
Imre Deake2273302015-07-09 12:59:05 +03002359 if (ret == -ENOSPC)
2360 ret = -ENOMEM;
2361
2362 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002363}
2364
Chris Wilson37e680a2012-06-07 15:38:42 +01002365/* Ensure that the associated pages are gathered from the backing storage
2366 * and pinned into our object. i915_gem_object_get_pages() may be called
2367 * multiple times before they are released by a single call to
2368 * i915_gem_object_put_pages() - once the pages are no longer referenced
2369 * either as a result of memory pressure (reaping pages under the shrinker)
2370 * or as the object is itself released.
2371 */
2372int
2373i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2374{
2375 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2376 const struct drm_i915_gem_object_ops *ops = obj->ops;
2377 int ret;
2378
Chris Wilson2f745ad2012-09-04 21:02:58 +01002379 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002380 return 0;
2381
Chris Wilson43e28f02013-01-08 10:53:09 +00002382 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002383 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002384 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002385 }
2386
Chris Wilsona5570172012-09-04 21:02:54 +01002387 BUG_ON(obj->pages_pin_count);
2388
Chris Wilson37e680a2012-06-07 15:38:42 +01002389 ret = ops->get_pages(obj);
2390 if (ret)
2391 return ret;
2392
Ben Widawsky35c20a62013-05-31 11:28:48 -07002393 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002394
2395 obj->get_page.sg = obj->pages->sgl;
2396 obj->get_page.last = 0;
2397
Chris Wilson37e680a2012-06-07 15:38:42 +01002398 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002399}
2400
Ben Widawskye2d05a82013-09-24 09:57:58 -07002401void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002402 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002403{
Chris Wilsonb4716182015-04-27 13:41:17 +01002404 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002405 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002406
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002407 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002408
2409 /* Add a reference if we're newly entering the active list. */
2410 if (obj->active == 0)
2411 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002412 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002413
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002414 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002415 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002416
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002417 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002418}
2419
Chris Wilsoncaea7472010-11-12 13:53:37 +00002420static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002421i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2422{
2423 RQ_BUG_ON(obj->last_write_req == NULL);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002424 RQ_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002425
2426 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002427 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002428}
2429
2430static void
2431i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002432{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002433 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002434
Chris Wilsonb4716182015-04-27 13:41:17 +01002435 RQ_BUG_ON(obj->last_read_req[ring] == NULL);
2436 RQ_BUG_ON(!(obj->active & (1 << ring)));
2437
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002438 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002439 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2440
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002441 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002442 i915_gem_object_retire__write(obj);
2443
2444 obj->active &= ~(1 << ring);
2445 if (obj->active)
2446 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002447
Chris Wilson6c246952015-07-27 10:26:26 +01002448 /* Bump our place on the bound list to keep it roughly in LRU order
2449 * so that we don't steal from recently used but inactive objects
2450 * (unless we are forced to ofc!)
2451 */
2452 list_move_tail(&obj->global_list,
2453 &to_i915(obj->base.dev)->mm.bound_list);
2454
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002455 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2456 if (!list_empty(&vma->vm_link))
2457 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002458 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002459
John Harrison97b2a6a2014-11-24 18:49:26 +00002460 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002461 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002462}
2463
Chris Wilson9d7730912012-11-27 16:22:52 +00002464static int
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002465i915_gem_init_seqno(struct drm_device *dev, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002466{
Chris Wilson9d7730912012-11-27 16:22:52 +00002467 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002468 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002469 int ret, j;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002470
Chris Wilson107f27a52012-12-10 13:56:17 +02002471 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002472 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002473 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002474 if (ret)
2475 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002476 }
Chris Wilson9d7730912012-11-27 16:22:52 +00002477 i915_gem_retire_requests(dev);
Chris Wilson107f27a52012-12-10 13:56:17 +02002478
2479 /* Finally reset hw state */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002480 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002481 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002482
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002483 for (j = 0; j < ARRAY_SIZE(engine->semaphore.sync_seqno); j++)
2484 engine->semaphore.sync_seqno[j] = 0;
Chris Wilson9d7730912012-11-27 16:22:52 +00002485 }
2486
2487 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002488}
2489
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002490int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2491{
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 int ret;
2494
2495 if (seqno == 0)
2496 return -EINVAL;
2497
2498 /* HWS page needs to be set less than what we
2499 * will inject to ring
2500 */
2501 ret = i915_gem_init_seqno(dev, seqno - 1);
2502 if (ret)
2503 return ret;
2504
2505 /* Carefully set the last_seqno value so that wrap
2506 * detection still works
2507 */
2508 dev_priv->next_seqno = seqno;
2509 dev_priv->last_seqno = seqno - 1;
2510 if (dev_priv->last_seqno == 0)
2511 dev_priv->last_seqno--;
2512
2513 return 0;
2514}
2515
Chris Wilson9d7730912012-11-27 16:22:52 +00002516int
2517i915_gem_get_seqno(struct drm_device *dev, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002518{
Chris Wilson9d7730912012-11-27 16:22:52 +00002519 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002520
Chris Wilson9d7730912012-11-27 16:22:52 +00002521 /* reserve 0 for non-seqno */
2522 if (dev_priv->next_seqno == 0) {
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002523 int ret = i915_gem_init_seqno(dev, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002524 if (ret)
2525 return ret;
2526
2527 dev_priv->next_seqno = 1;
2528 }
2529
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002530 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002531 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002532}
2533
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002534/*
2535 * NB: This function is not allowed to fail. Doing so would mean the the
2536 * request is not being tracked for completion but the work itself is
2537 * going to happen on the hardware. This would be a Bad Thing(tm).
2538 */
John Harrison75289872015-05-29 17:43:49 +01002539void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002540 struct drm_i915_gem_object *obj,
2541 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002542{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002543 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002544 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002545 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002546 u32 request_start;
Chris Wilson3cce4692010-10-27 16:11:02 +01002547 int ret;
2548
Oscar Mateo48e29f52014-07-24 17:04:29 +01002549 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002550 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002551
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002552 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002553 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002554 ringbuf = request->ringbuf;
2555
John Harrison29b1b412015-06-18 13:10:09 +01002556 /*
2557 * To ensure that this call will not fail, space for its emissions
2558 * should already have been reserved in the ring buffer. Let the ring
2559 * know that it is time to use that space up.
2560 */
2561 intel_ring_reserved_space_use(ringbuf);
2562
Oscar Mateo48e29f52014-07-24 17:04:29 +01002563 request_start = intel_ring_get_tail(ringbuf);
Daniel Vettercc889e02012-06-13 20:45:19 +02002564 /*
2565 * Emit any outstanding flushes - execbuf can fail to emit the flush
2566 * after having emitted the batchbuffer command. Hence we need to fix
2567 * things up similar to emitting the lazy request. The difference here
2568 * is that the flush _must_ happen before the next request, no matter
2569 * what.
2570 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002571 if (flush_caches) {
2572 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002573 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002574 else
John Harrison4866d722015-05-29 17:43:55 +01002575 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002576 /* Not allowed to fail! */
2577 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2578 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002579
Chris Wilsona71d8d92012-02-15 11:25:36 +00002580 /* Record the position of the start of the request so that
2581 * should we detect the updated seqno part-way through the
2582 * GPU processing the request, we never over-estimate the
2583 * position of the head.
2584 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002585 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002586
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002587 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002588 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002589 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002590 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002591
2592 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002593 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002594 /* Not allowed to fail! */
2595 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002596
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002597 request->head = request_start;
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002598
2599 /* Whilst this request exists, batch_obj will be on the
2600 * active_list, and so will hold the active reference. Only when this
2601 * request is retired will the the batch_obj be moved onto the
2602 * inactive_list and lose its active reference. Hence we do not need
2603 * to explicitly hold another reference here.
2604 */
Chris Wilson9a7e0c22013-08-26 19:50:54 -03002605 request->batch_obj = obj;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002606
Eric Anholt673a3942008-07-30 12:06:12 -07002607 request->emitted_jiffies = jiffies;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002608 request->previous_seqno = engine->last_submitted_seqno;
2609 engine->last_submitted_seqno = request->seqno;
2610 list_add_tail(&request->list, &engine->request_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002611
John Harrison74328ee2014-11-24 18:49:38 +00002612 trace_i915_gem_request_add(request);
Chris Wilsondb53a302011-02-03 11:57:46 +00002613
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002614 i915_queue_hangcheck(engine->dev);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002615
Daniel Vetter87255482014-11-19 20:36:48 +01002616 queue_delayed_work(dev_priv->wq,
2617 &dev_priv->mm.retire_work,
2618 round_jiffies_up_relative(HZ));
2619 intel_mark_busy(dev_priv->dev);
Daniel Vettercc889e02012-06-13 20:45:19 +02002620
John Harrison29b1b412015-06-18 13:10:09 +01002621 /* Sanity check that the reserved size was large enough. */
2622 intel_ring_reserved_space_end(ringbuf);
Eric Anholt673a3942008-07-30 12:06:12 -07002623}
2624
Mika Kuoppala939fd762014-01-30 19:04:44 +02002625static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002626 const struct intel_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002627{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002628 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002629
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002630 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2631
2632 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002633 return true;
2634
Chris Wilson676fa572014-12-24 08:13:39 -08002635 if (ctx->hang_stats.ban_period_seconds &&
2636 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002637 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002638 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002639 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002640 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2641 if (i915_stop_ring_allow_warn(dev_priv))
2642 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002643 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002644 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002645 }
2646
2647 return false;
2648}
2649
Mika Kuoppala939fd762014-01-30 19:04:44 +02002650static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Oscar Mateo273497e2014-05-22 14:13:37 +01002651 struct intel_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002652 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002653{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002654 struct i915_ctx_hang_stats *hs;
2655
2656 if (WARN_ON(!ctx))
2657 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002658
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002659 hs = &ctx->hang_stats;
2660
2661 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002662 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002663 hs->batch_active++;
2664 hs->guilty_ts = get_seconds();
2665 } else {
2666 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002667 }
2668}
2669
John Harrisonabfe2622014-11-24 18:49:24 +00002670void i915_gem_request_free(struct kref *req_ref)
2671{
2672 struct drm_i915_gem_request *req = container_of(req_ref,
2673 typeof(*req), ref);
2674 struct intel_context *ctx = req->ctx;
2675
John Harrisonfcfa423c2015-05-29 17:44:12 +01002676 if (req->file_priv)
2677 i915_gem_request_remove_from_client(req);
2678
Thomas Daniel0794aed2014-11-25 10:39:25 +00002679 if (ctx) {
Dave Gordone28e4042016-01-19 19:02:55 +00002680 if (i915.enable_execlists && ctx != req->i915->kernel_context)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002681 intel_lr_context_unpin(ctx, req->engine);
John Harrisonabfe2622014-11-24 18:49:24 +00002682
Oscar Mateodcb4c122014-11-13 10:28:10 +00002683 i915_gem_context_unreference(ctx);
2684 }
John Harrisonabfe2622014-11-24 18:49:24 +00002685
Chris Wilsonefab6d82015-04-07 16:20:57 +01002686 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002687}
2688
Dave Gordon26827082016-01-19 19:02:53 +00002689static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002690__i915_gem_request_alloc(struct intel_engine_cs *engine,
Dave Gordon26827082016-01-19 19:02:53 +00002691 struct intel_context *ctx,
2692 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002693{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002694 struct drm_i915_private *dev_priv = to_i915(engine->dev);
Daniel Vettereed29a52015-05-21 14:21:25 +02002695 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002696 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002697
John Harrison217e46b2015-05-29 17:43:29 +01002698 if (!req_out)
2699 return -EINVAL;
2700
John Harrisonbccca492015-05-29 17:44:11 +01002701 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00002702
Daniel Vettereed29a52015-05-21 14:21:25 +02002703 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
2704 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00002705 return -ENOMEM;
2706
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002707 ret = i915_gem_get_seqno(engine->dev, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002708 if (ret)
2709 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00002710
John Harrison40e895c2015-05-29 17:43:26 +01002711 kref_init(&req->ref);
2712 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002713 req->engine = engine;
John Harrison40e895c2015-05-29 17:43:26 +01002714 req->ctx = ctx;
2715 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00002716
2717 if (i915.enable_execlists)
John Harrison40e895c2015-05-29 17:43:26 +01002718 ret = intel_logical_ring_alloc_request_extras(req);
John Harrison6689cb22015-03-19 12:30:08 +00002719 else
Daniel Vettereed29a52015-05-21 14:21:25 +02002720 ret = intel_ring_alloc_request_extras(req);
John Harrison40e895c2015-05-29 17:43:26 +01002721 if (ret) {
2722 i915_gem_context_unreference(req->ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002723 goto err;
John Harrison40e895c2015-05-29 17:43:26 +01002724 }
John Harrison6689cb22015-03-19 12:30:08 +00002725
John Harrison29b1b412015-06-18 13:10:09 +01002726 /*
2727 * Reserve space in the ring buffer for all the commands required to
2728 * eventually emit this request. This is to guarantee that the
2729 * i915_add_request() call can't fail. Note that the reserve may need
2730 * to be redone if the request is not actually submitted straight
2731 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01002732 */
John Harrisonccd98fe2015-05-29 17:44:09 +01002733 if (i915.enable_execlists)
2734 ret = intel_logical_ring_reserve_space(req);
2735 else
2736 ret = intel_ring_reserve_space(req);
2737 if (ret) {
2738 /*
2739 * At this point, the request is fully allocated even if not
2740 * fully prepared. Thus it can be cleaned up using the proper
2741 * free code.
2742 */
2743 i915_gem_request_cancel(req);
2744 return ret;
2745 }
John Harrison29b1b412015-06-18 13:10:09 +01002746
John Harrisonbccca492015-05-29 17:44:11 +01002747 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00002748 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01002749
2750err:
2751 kmem_cache_free(dev_priv->requests, req);
2752 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002753}
2754
Dave Gordon26827082016-01-19 19:02:53 +00002755/**
2756 * i915_gem_request_alloc - allocate a request structure
2757 *
2758 * @engine: engine that we wish to issue the request on.
2759 * @ctx: context that the request will be associated with.
2760 * This can be NULL if the request is not directly related to
2761 * any specific user context, in which case this function will
2762 * choose an appropriate context to use.
2763 *
2764 * Returns a pointer to the allocated request if successful,
2765 * or an error code if not.
2766 */
2767struct drm_i915_gem_request *
2768i915_gem_request_alloc(struct intel_engine_cs *engine,
2769 struct intel_context *ctx)
2770{
2771 struct drm_i915_gem_request *req;
2772 int err;
2773
2774 if (ctx == NULL)
Dave Gordoned54c1a2016-01-19 19:02:54 +00002775 ctx = to_i915(engine->dev)->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00002776 err = __i915_gem_request_alloc(engine, ctx, &req);
2777 return err ? ERR_PTR(err) : req;
2778}
2779
John Harrison29b1b412015-06-18 13:10:09 +01002780void i915_gem_request_cancel(struct drm_i915_gem_request *req)
2781{
2782 intel_ring_reserved_space_cancel(req->ringbuf);
2783
2784 i915_gem_request_unreference(req);
2785}
2786
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002787struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002788i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002789{
Chris Wilson4db080f2013-12-04 11:37:09 +00002790 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002791
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002792 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00002793 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00002794 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002795
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002796 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002797 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002798
2799 return NULL;
2800}
2801
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002802static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002803 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002804{
2805 struct drm_i915_gem_request *request;
2806 bool ring_hung;
2807
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002808 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002809
2810 if (request == NULL)
2811 return;
2812
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002813 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002814
Mika Kuoppala939fd762014-01-30 19:04:44 +02002815 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002816
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002817 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02002818 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00002819}
2820
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002821static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002822 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002823{
Chris Wilson608c1a52015-09-03 13:01:40 +01002824 struct intel_ringbuffer *buffer;
2825
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002826 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00002827 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07002828
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002829 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00002830 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002831 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07002832
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002833 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07002834 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002835
2836 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002837 * Clear the execlists queue up before freeing the requests, as those
2838 * are the ones that keep the context and ringbuffer backing objects
2839 * pinned in place.
2840 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002841
Tomas Elf7de16912015-10-19 16:32:32 +01002842 if (i915.enable_execlists) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002843 spin_lock_irq(&engine->execlist_lock);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002844
Tomas Elfc5baa562015-10-23 18:02:37 +01002845 /* list_splice_tail_init checks for empty lists */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002846 list_splice_tail_init(&engine->execlist_queue,
2847 &engine->execlist_retired_req_list);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02002848
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002849 spin_unlock_irq(&engine->execlist_lock);
2850 intel_execlists_retire_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002851 }
2852
2853 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002854 * We must free the requests after all the corresponding objects have
2855 * been moved off active lists. Which is the same order as the normal
2856 * retire_requests function does. This is important if object hold
2857 * implicit references on things like e.g. ppgtt address spaces through
2858 * the request.
2859 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002860 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002861 struct drm_i915_gem_request *request;
2862
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002863 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002864 struct drm_i915_gem_request,
2865 list);
2866
Chris Wilsonb4716182015-04-27 13:41:17 +01002867 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002868 }
Chris Wilson608c1a52015-09-03 13:01:40 +01002869
2870 /* Having flushed all requests from all queues, we know that all
2871 * ringbuffers must now be empty. However, since we do not reclaim
2872 * all space when retiring the request (to prevent HEADs colliding
2873 * with rapid ringbuffer wraparound) the amount of available space
2874 * upon reset is less than when we start. Do one more pass over
2875 * all the ringbuffers to reset last_retired_head.
2876 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002877 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01002878 buffer->last_retired_head = buffer->tail;
2879 intel_ring_update_space(buffer);
2880 }
Eric Anholt673a3942008-07-30 12:06:12 -07002881}
2882
Chris Wilson069efc12010-09-30 16:53:18 +01002883void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07002884{
Chris Wilsondfaae392010-09-22 10:31:52 +01002885 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002886 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002887
Chris Wilson4db080f2013-12-04 11:37:09 +00002888 /*
2889 * Before we free the objects from the requests, we need to inspect
2890 * them for finding the guilty party. As the requests only borrow
2891 * their reference to the objects, the inspection must be done first.
2892 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002893 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002894 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00002895
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002896 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002897 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01002898
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002899 i915_gem_context_reset(dev);
2900
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002901 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01002902
2903 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002904}
2905
2906/**
2907 * This function clears the request list as sequence numbers are passed.
2908 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01002909void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002910i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07002911{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002912 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002913
Chris Wilson832a3aa2015-03-18 18:19:22 +00002914 /* Retire requests first as we use it above for the early return.
2915 * If we retire requests last, we may use a later seqno and so clear
2916 * the requests lists without clearing the active list, leading to
2917 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00002918 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002919 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002920 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07002921
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002922 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002923 struct drm_i915_gem_request,
2924 list);
Eric Anholt673a3942008-07-30 12:06:12 -07002925
John Harrison1b5a4332014-11-24 18:49:42 +00002926 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07002927 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002928
Chris Wilsonb4716182015-04-27 13:41:17 +01002929 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01002930 }
2931
Chris Wilson832a3aa2015-03-18 18:19:22 +00002932 /* Move any buffers on the active list that are no longer referenced
2933 * by the ringbuffer to the flushing/inactive lists as appropriate,
2934 * before we free the context associated with the requests.
2935 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002936 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00002937 struct drm_i915_gem_object *obj;
2938
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002939 obj = list_first_entry(&engine->active_list,
2940 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002941 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002942
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002943 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00002944 break;
2945
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002946 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00002947 }
2948
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002949 if (unlikely(engine->trace_irq_req &&
2950 i915_gem_request_completed(engine->trace_irq_req, true))) {
2951 engine->irq_put(engine);
2952 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01002953 }
Chris Wilson23bc5982010-09-29 16:10:57 +01002954
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002955 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07002956}
2957
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002958bool
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002959i915_gem_retire_requests(struct drm_device *dev)
2960{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03002961 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002962 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002963 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002964
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002965 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002966 i915_gem_retire_requests_ring(engine);
2967 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002968 if (i915.enable_execlists) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002969 spin_lock_irq(&engine->execlist_lock);
2970 idle &= list_empty(&engine->execlist_queue);
2971 spin_unlock_irq(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002972
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002973 intel_execlists_retire_requests(engine);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00002974 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002975 }
2976
2977 if (idle)
2978 mod_delayed_work(dev_priv->wq,
2979 &dev_priv->mm.idle_work,
2980 msecs_to_jiffies(100));
2981
2982 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01002983}
2984
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002985static void
Eric Anholt673a3942008-07-30 12:06:12 -07002986i915_gem_retire_work_handler(struct work_struct *work)
2987{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002988 struct drm_i915_private *dev_priv =
2989 container_of(work, typeof(*dev_priv), mm.retire_work.work);
2990 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00002991 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07002992
Chris Wilson891b48c2010-09-29 12:26:37 +01002993 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002994 idle = false;
2995 if (mutex_trylock(&dev->struct_mutex)) {
2996 idle = i915_gem_retire_requests(dev);
2997 mutex_unlock(&dev->struct_mutex);
2998 }
2999 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003000 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3001 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003002}
Chris Wilson891b48c2010-09-29 12:26:37 +01003003
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003004static void
3005i915_gem_idle_work_handler(struct work_struct *work)
3006{
3007 struct drm_i915_private *dev_priv =
3008 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003009 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003010 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003011
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003012 for_each_engine(engine, dev_priv)
3013 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003014 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003015
Daniel Vetter30ecad72015-12-09 09:29:36 +01003016 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003017 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003018 * by dev->struct_mutex. */
3019
Chris Wilson35c94182015-04-07 16:20:37 +01003020 intel_mark_idle(dev);
3021
3022 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003023 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003024 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003025
3026 mutex_unlock(&dev->struct_mutex);
3027 }
Eric Anholt673a3942008-07-30 12:06:12 -07003028}
3029
Ben Widawsky5816d642012-04-11 11:18:19 -07003030/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003031 * Ensures that an object will eventually get non-busy by flushing any required
3032 * write domains, emitting any outstanding lazy request and retiring and
3033 * completed requests.
3034 */
3035static int
3036i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3037{
John Harrisona5ac0f92015-05-29 17:44:15 +01003038 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003039
Chris Wilsonb4716182015-04-27 13:41:17 +01003040 if (!obj->active)
3041 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003042
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003043 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003044 struct drm_i915_gem_request *req;
3045
3046 req = obj->last_read_req[i];
3047 if (req == NULL)
3048 continue;
3049
3050 if (list_empty(&req->list))
3051 goto retire;
3052
Chris Wilsonb4716182015-04-27 13:41:17 +01003053 if (i915_gem_request_completed(req, true)) {
3054 __i915_gem_request_retire__upto(req);
3055retire:
3056 i915_gem_object_retire__read(obj, i);
3057 }
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003058 }
3059
3060 return 0;
3061}
3062
3063/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003064 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
3065 * @DRM_IOCTL_ARGS: standard ioctl arguments
3066 *
3067 * Returns 0 if successful, else an error is returned with the remaining time in
3068 * the timeout parameter.
3069 * -ETIME: object is still busy after timeout
3070 * -ERESTARTSYS: signal interrupted the wait
3071 * -ENONENT: object doesn't exist
3072 * Also possible, but rare:
3073 * -EAGAIN: GPU wedged
3074 * -ENOMEM: damn
3075 * -ENODEV: Internal IRQ fail
3076 * -E?: The add request failed
3077 *
3078 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3079 * non-zero timeout parameter the wait ioctl will wait for the given number of
3080 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3081 * without holding struct_mutex the object may become re-busied before this
3082 * function completes. A similar but shorter * race condition exists in the busy
3083 * ioctl
3084 */
3085int
3086i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3087{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003088 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003089 struct drm_i915_gem_wait *args = data;
3090 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003091 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Daniel Vetterf69061b2012-12-06 09:01:42 +01003092 unsigned reset_counter;
Chris Wilsonb4716182015-04-27 13:41:17 +01003093 int i, n = 0;
3094 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003095
Daniel Vetter11b5d512014-09-29 15:31:26 +02003096 if (args->flags != 0)
3097 return -EINVAL;
3098
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003099 ret = i915_mutex_lock_interruptible(dev);
3100 if (ret)
3101 return ret;
3102
3103 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle));
3104 if (&obj->base == NULL) {
3105 mutex_unlock(&dev->struct_mutex);
3106 return -ENOENT;
3107 }
3108
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003109 /* Need to make sure the object gets inactive eventually. */
3110 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003111 if (ret)
3112 goto out;
3113
Chris Wilsonb4716182015-04-27 13:41:17 +01003114 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003115 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003116
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003117 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003118 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003119 */
Chris Wilson762e4582015-03-04 18:09:26 +00003120 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003121 ret = -ETIME;
3122 goto out;
3123 }
3124
3125 drm_gem_object_unreference(&obj->base);
Daniel Vetterf69061b2012-12-06 09:01:42 +01003126 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonb4716182015-04-27 13:41:17 +01003127
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003128 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003129 if (obj->last_read_req[i] == NULL)
3130 continue;
3131
3132 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3133 }
3134
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003135 mutex_unlock(&dev->struct_mutex);
3136
Chris Wilsonb4716182015-04-27 13:41:17 +01003137 for (i = 0; i < n; i++) {
3138 if (ret == 0)
3139 ret = __i915_wait_request(req[i], reset_counter, true,
3140 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003141 to_rps_client(file));
Chris Wilsonb4716182015-04-27 13:41:17 +01003142 i915_gem_request_unreference__unlocked(req[i]);
3143 }
John Harrisonff865882014-11-24 18:49:28 +00003144 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003145
3146out:
3147 drm_gem_object_unreference(&obj->base);
3148 mutex_unlock(&dev->struct_mutex);
3149 return ret;
3150}
3151
Chris Wilsonb4716182015-04-27 13:41:17 +01003152static int
3153__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3154 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003155 struct drm_i915_gem_request *from_req,
3156 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003157{
3158 struct intel_engine_cs *from;
3159 int ret;
3160
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003161 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003162 if (to == from)
3163 return 0;
3164
John Harrison91af1272015-06-18 13:14:56 +01003165 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003166 return 0;
3167
Chris Wilsonb4716182015-04-27 13:41:17 +01003168 if (!i915_semaphore_is_enabled(obj->base.dev)) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003169 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003170 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003171 atomic_read(&i915->gpu_error.reset_counter),
3172 i915->mm.interruptible,
3173 NULL,
3174 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003175 if (ret)
3176 return ret;
3177
John Harrison91af1272015-06-18 13:14:56 +01003178 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003179 } else {
3180 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003181 u32 seqno = i915_gem_request_get_seqno(from_req);
3182
3183 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003184
3185 if (seqno <= from->semaphore.sync_seqno[idx])
3186 return 0;
3187
John Harrison91af1272015-06-18 13:14:56 +01003188 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003189 struct drm_i915_gem_request *req;
3190
3191 req = i915_gem_request_alloc(to, NULL);
3192 if (IS_ERR(req))
3193 return PTR_ERR(req);
3194
3195 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003196 }
3197
John Harrison599d9242015-05-29 17:44:04 +01003198 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3199 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003200 if (ret)
3201 return ret;
3202
3203 /* We use last_read_req because sync_to()
3204 * might have just caused seqno wrap under
3205 * the radar.
3206 */
3207 from->semaphore.sync_seqno[idx] =
3208 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3209 }
3210
3211 return 0;
3212}
3213
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003214/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003215 * i915_gem_object_sync - sync an object to a ring.
3216 *
3217 * @obj: object which may be in use on another ring.
3218 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003219 * @to_req: request we wish to use the object for. See below.
3220 * This will be allocated and returned if a request is
3221 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003222 *
3223 * This code is meant to abstract object synchronization with the GPU.
3224 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003225 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003226 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003227 * into a buffer at any time, but multiple readers. To ensure each has
3228 * a coherent view of memory, we must:
3229 *
3230 * - If there is an outstanding write request to the object, the new
3231 * request must wait for it to complete (either CPU or in hw, requests
3232 * on the same ring will be naturally ordered).
3233 *
3234 * - If we are a write request (pending_write_domain is set), the new
3235 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003236 *
John Harrison91af1272015-06-18 13:14:56 +01003237 * For CPU synchronisation (NULL to) no request is required. For syncing with
3238 * rings to_req must be non-NULL. However, a request does not have to be
3239 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3240 * request will be allocated automatically and returned through *to_req. Note
3241 * that it is not guaranteed that commands will be emitted (because the system
3242 * might already be idle). Hence there is no need to create a request that
3243 * might never have any work submitted. Note further that if a request is
3244 * returned in *to_req, it is the responsibility of the caller to submit
3245 * that request (after potentially adding more work to it).
3246 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003247 * Returns 0 if successful, else propagates up the lower layer error.
3248 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003249int
3250i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003251 struct intel_engine_cs *to,
3252 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003253{
Chris Wilsonb4716182015-04-27 13:41:17 +01003254 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003255 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003256 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003257
Chris Wilsonb4716182015-04-27 13:41:17 +01003258 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003259 return 0;
3260
Chris Wilsonb4716182015-04-27 13:41:17 +01003261 if (to == NULL)
3262 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003263
Chris Wilsonb4716182015-04-27 13:41:17 +01003264 n = 0;
3265 if (readonly) {
3266 if (obj->last_write_req)
3267 req[n++] = obj->last_write_req;
3268 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003269 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003270 if (obj->last_read_req[i])
3271 req[n++] = obj->last_read_req[i];
3272 }
3273 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003274 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003275 if (ret)
3276 return ret;
3277 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003278
Chris Wilsonb4716182015-04-27 13:41:17 +01003279 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003280}
3281
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003282static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3283{
3284 u32 old_write_domain, old_read_domains;
3285
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003286 /* Force a pagefault for domain tracking on next user access */
3287 i915_gem_release_mmap(obj);
3288
Keith Packardb97c3d92011-06-24 21:02:59 -07003289 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3290 return;
3291
Chris Wilson97c809fd2012-10-09 19:24:38 +01003292 /* Wait for any direct GTT access to complete */
3293 mb();
3294
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003295 old_read_domains = obj->base.read_domains;
3296 old_write_domain = obj->base.write_domain;
3297
3298 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3299 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3300
3301 trace_i915_gem_object_change_domain(obj,
3302 old_read_domains,
3303 old_write_domain);
3304}
3305
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003306static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003307{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003308 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003309 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003310 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003311
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003312 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003313 return 0;
3314
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003315 if (!drm_mm_node_allocated(&vma->node)) {
3316 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003317 return 0;
3318 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003319
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003320 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003321 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003322
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003323 BUG_ON(obj->pages == NULL);
3324
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003325 if (wait) {
3326 ret = i915_gem_object_wait_rendering(obj, false);
3327 if (ret)
3328 return ret;
3329 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003330
Chris Wilson596c5922016-02-26 11:03:20 +00003331 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003332 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003333
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003334 /* release the fence reg _after_ flushing */
3335 ret = i915_gem_object_put_fence(obj);
3336 if (ret)
3337 return ret;
3338 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003339
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003340 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003341
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003342 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003343 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003344
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003345 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003346 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003347 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3348 obj->map_and_fenceable = false;
3349 } else if (vma->ggtt_view.pages) {
3350 sg_free_table(vma->ggtt_view.pages);
3351 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003352 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003353 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003354 }
Eric Anholt673a3942008-07-30 12:06:12 -07003355
Ben Widawsky2f633152013-07-17 12:19:03 -07003356 drm_mm_remove_node(&vma->node);
3357 i915_gem_vma_destroy(vma);
3358
3359 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003360 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003361 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003362 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003363
Chris Wilson70903c32013-12-04 09:59:09 +00003364 /* And finally now the object is completely decoupled from this vma,
3365 * we can drop its hold on the backing storage and allow it to be
3366 * reaped by the shrinker.
3367 */
3368 i915_gem_object_unpin_pages(obj);
3369
Chris Wilson88241782011-01-07 17:09:48 +00003370 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003371}
3372
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003373int i915_vma_unbind(struct i915_vma *vma)
3374{
3375 return __i915_vma_unbind(vma, true);
3376}
3377
3378int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3379{
3380 return __i915_vma_unbind(vma, false);
3381}
3382
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003383int i915_gpu_idle(struct drm_device *dev)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003384{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003385 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003386 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003387 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003388
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003389 /* Flush everything onto the inactive list. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003390 for_each_engine(engine, dev_priv) {
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003391 if (!i915.enable_execlists) {
John Harrison73cfa862015-05-29 17:43:35 +01003392 struct drm_i915_gem_request *req;
3393
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003394 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00003395 if (IS_ERR(req))
3396 return PTR_ERR(req);
John Harrison73cfa862015-05-29 17:43:35 +01003397
John Harrisonba01cc92015-05-29 17:43:41 +01003398 ret = i915_switch_context(req);
John Harrison73cfa862015-05-29 17:43:35 +01003399 if (ret) {
3400 i915_gem_request_cancel(req);
3401 return ret;
3402 }
3403
John Harrison75289872015-05-29 17:43:49 +01003404 i915_add_request_no_flush(req);
Thomas Danielecdb5fd2014-08-20 16:29:24 +01003405 }
Ben Widawskyb6c74882012-08-14 14:35:14 -07003406
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003407 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003408 if (ret)
3409 return ret;
3410 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003411
Chris Wilsonb4716182015-04-27 13:41:17 +01003412 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003413 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003414}
3415
Chris Wilson4144f9b2014-09-11 08:43:48 +01003416static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003417 unsigned long cache_level)
3418{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003419 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003420 struct drm_mm_node *other;
3421
Chris Wilson4144f9b2014-09-11 08:43:48 +01003422 /*
3423 * On some machines we have to be careful when putting differing types
3424 * of snoopable memory together to avoid the prefetcher crossing memory
3425 * domains and dying. During vm initialisation, we decide whether or not
3426 * these constraints apply and set the drm_mm.color_adjust
3427 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003428 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003429 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003430 return true;
3431
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003432 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003433 return true;
3434
3435 if (list_empty(&gtt_space->node_list))
3436 return true;
3437
3438 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3439 if (other->allocated && !other->hole_follows && other->color != cache_level)
3440 return false;
3441
3442 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3443 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3444 return false;
3445
3446 return true;
3447}
3448
Jesse Barnesde151cf2008-11-12 10:03:55 -08003449/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003450 * Finds free space in the GTT aperture and binds the object or a view of it
3451 * there.
Eric Anholt673a3942008-07-30 12:06:12 -07003452 */
Daniel Vetter262de142014-02-14 14:01:20 +01003453static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003454i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3455 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003456 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003457 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003458 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003459{
Chris Wilson05394f32010-11-08 19:18:58 +00003460 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003461 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierry65bd3422015-07-29 17:23:58 +01003462 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003463 u32 search_flag, alloc_flag;
3464 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003465 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003466 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003467 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003468
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003469 if (i915_is_ggtt(vm)) {
3470 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003471
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003472 if (WARN_ON(!ggtt_view))
3473 return ERR_PTR(-EINVAL);
3474
3475 view_size = i915_ggtt_view_size(obj, ggtt_view);
3476
3477 fence_size = i915_gem_get_gtt_size(dev,
3478 view_size,
3479 obj->tiling_mode);
3480 fence_alignment = i915_gem_get_gtt_alignment(dev,
3481 view_size,
3482 obj->tiling_mode,
3483 true);
3484 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3485 view_size,
3486 obj->tiling_mode,
3487 false);
3488 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3489 } else {
3490 fence_size = i915_gem_get_gtt_size(dev,
3491 obj->base.size,
3492 obj->tiling_mode);
3493 fence_alignment = i915_gem_get_gtt_alignment(dev,
3494 obj->base.size,
3495 obj->tiling_mode,
3496 true);
3497 unfenced_alignment =
3498 i915_gem_get_gtt_alignment(dev,
3499 obj->base.size,
3500 obj->tiling_mode,
3501 false);
3502 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3503 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003504
Michel Thierry101b5062015-10-01 13:33:57 +01003505 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3506 end = vm->total;
3507 if (flags & PIN_MAPPABLE)
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003508 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003509 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003510 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003511
Eric Anholt673a3942008-07-30 12:06:12 -07003512 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003513 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003514 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003515 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003516 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3517 ggtt_view ? ggtt_view->type : 0,
3518 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003519 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003520 }
3521
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003522 /* If binding the object/GGTT view requires more space than the entire
3523 * aperture has, reject it early before evicting everything in a vain
3524 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003525 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003526 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003527 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003528 ggtt_view ? ggtt_view->type : 0,
3529 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003530 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003531 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003532 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003533 }
3534
Chris Wilson37e680a2012-06-07 15:38:42 +01003535 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003536 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003537 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003538
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003539 i915_gem_object_pin_pages(obj);
3540
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003541 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3542 i915_gem_obj_lookup_or_create_vma(obj, vm);
3543
Daniel Vetter262de142014-02-14 14:01:20 +01003544 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003545 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003546
Chris Wilson506a8e82015-12-08 11:55:07 +00003547 if (flags & PIN_OFFSET_FIXED) {
3548 uint64_t offset = flags & PIN_OFFSET_MASK;
3549
3550 if (offset & (alignment - 1) || offset + size > end) {
3551 ret = -EINVAL;
3552 goto err_free_vma;
3553 }
3554 vma->node.start = offset;
3555 vma->node.size = size;
3556 vma->node.color = obj->cache_level;
3557 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3558 if (ret) {
3559 ret = i915_gem_evict_for_vma(vma);
3560 if (ret == 0)
3561 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3562 }
3563 if (ret)
3564 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003565 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003566 if (flags & PIN_HIGH) {
3567 search_flag = DRM_MM_SEARCH_BELOW;
3568 alloc_flag = DRM_MM_CREATE_TOP;
3569 } else {
3570 search_flag = DRM_MM_SEARCH_DEFAULT;
3571 alloc_flag = DRM_MM_CREATE_DEFAULT;
3572 }
Michel Thierry101b5062015-10-01 13:33:57 +01003573
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003574search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003575 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3576 size, alignment,
3577 obj->cache_level,
3578 start, end,
3579 search_flag,
3580 alloc_flag);
3581 if (ret) {
3582 ret = i915_gem_evict_something(dev, vm, size, alignment,
3583 obj->cache_level,
3584 start, end,
3585 flags);
3586 if (ret == 0)
3587 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003588
Chris Wilson506a8e82015-12-08 11:55:07 +00003589 goto err_free_vma;
3590 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003591 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003592 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003593 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003594 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003595 }
3596
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003597 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003598 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003599 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003600 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003601
Ben Widawsky35c20a62013-05-31 11:28:48 -07003602 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003603 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003604
Daniel Vetter262de142014-02-14 14:01:20 +01003605 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003606
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003607err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003608 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003609err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003610 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003611 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003612err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003613 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003614 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003615}
3616
Chris Wilson000433b2013-08-08 14:41:09 +01003617bool
Chris Wilson2c225692013-08-09 12:26:45 +01003618i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3619 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003620{
Eric Anholt673a3942008-07-30 12:06:12 -07003621 /* If we don't have a page list set up, then we're not pinned
3622 * to GPU, and we can ignore the cache flush because it'll happen
3623 * again at bind time.
3624 */
Chris Wilson05394f32010-11-08 19:18:58 +00003625 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003626 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003627
Imre Deak769ce462013-02-13 21:56:05 +02003628 /*
3629 * Stolen memory is always coherent with the GPU as it is explicitly
3630 * marked as wc by the system, or the system is cache-coherent.
3631 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003632 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003633 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003634
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003635 /* If the GPU is snooping the contents of the CPU cache,
3636 * we do not need to manually clear the CPU cache lines. However,
3637 * the caches are only snooped when the render cache is
3638 * flushed/invalidated. As we always have to emit invalidations
3639 * and flushes when moving into and out of the RENDER domain, correct
3640 * snooping behaviour occurs naturally as the result of our domain
3641 * tracking.
3642 */
Chris Wilson0f719792015-01-13 13:32:52 +00003643 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3644 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003645 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003646 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003647
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003648 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003649 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003650 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003651
3652 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003653}
3654
3655/** Flushes the GTT write domain for the object if it's dirty. */
3656static void
Chris Wilson05394f32010-11-08 19:18:58 +00003657i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003658{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003659 uint32_t old_write_domain;
3660
Chris Wilson05394f32010-11-08 19:18:58 +00003661 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003662 return;
3663
Chris Wilson63256ec2011-01-04 18:42:07 +00003664 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003665 * to it immediately go to main memory as far as we know, so there's
3666 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003667 *
3668 * However, we do have to enforce the order so that all writes through
3669 * the GTT land before any writes to the device, such as updates to
3670 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003671 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003672 wmb();
3673
Chris Wilson05394f32010-11-08 19:18:58 +00003674 old_write_domain = obj->base.write_domain;
3675 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003676
Rodrigo Vivide152b62015-07-07 16:28:51 -07003677 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003678
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003679 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003680 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003681 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003682}
3683
3684/** Flushes the CPU write domain for the object if it's dirty. */
3685static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003686i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003687{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003688 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003689
Chris Wilson05394f32010-11-08 19:18:58 +00003690 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003691 return;
3692
Daniel Vettere62b59e2015-01-21 14:53:48 +01003693 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson000433b2013-08-08 14:41:09 +01003694 i915_gem_chipset_flush(obj->base.dev);
3695
Chris Wilson05394f32010-11-08 19:18:58 +00003696 old_write_domain = obj->base.write_domain;
3697 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003698
Rodrigo Vivide152b62015-07-07 16:28:51 -07003699 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003700
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003701 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003702 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003703 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003704}
3705
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003706/**
3707 * Moves a single object to the GTT read, and possibly write domain.
3708 *
3709 * This function returns when the move is complete, including waiting on
3710 * flushes to occur.
3711 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003712int
Chris Wilson20217462010-11-23 15:26:33 +00003713i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003714{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003715 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05303716 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08003717 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003718
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003719 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3720 return 0;
3721
Chris Wilson0201f1e2012-07-20 12:41:01 +01003722 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003723 if (ret)
3724 return ret;
3725
Chris Wilson43566de2015-01-02 16:29:29 +05303726 /* Flush and acquire obj->pages so that we are coherent through
3727 * direct access in memory with previous cached writes through
3728 * shmemfs and that our cache domain tracking remains valid.
3729 * For example, if the obj->filp was moved to swap without us
3730 * being notified and releasing the pages, we would mistakenly
3731 * continue to assume that the obj remained out of the CPU cached
3732 * domain.
3733 */
3734 ret = i915_gem_object_get_pages(obj);
3735 if (ret)
3736 return ret;
3737
Daniel Vettere62b59e2015-01-21 14:53:48 +01003738 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003739
Chris Wilsond0a57782012-10-09 19:24:37 +01003740 /* Serialise direct access to this object with the barriers for
3741 * coherent writes from the GPU, by effectively invalidating the
3742 * GTT domain upon first access.
3743 */
3744 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3745 mb();
3746
Chris Wilson05394f32010-11-08 19:18:58 +00003747 old_write_domain = obj->base.write_domain;
3748 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003749
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003750 /* It should now be out of any other write domains, and we can update
3751 * the domain values for our changes.
3752 */
Chris Wilson05394f32010-11-08 19:18:58 +00003753 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3754 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003755 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003756 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3757 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3758 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003759 }
3760
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003761 trace_i915_gem_object_change_domain(obj,
3762 old_read_domains,
3763 old_write_domain);
3764
Chris Wilson8325a092012-04-24 15:52:35 +01003765 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05303766 vma = i915_gem_obj_to_ggtt(obj);
3767 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003768 list_move_tail(&vma->vm_link,
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003769 &to_i915(obj->base.dev)->ggtt.base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01003770
Eric Anholte47c68e2008-11-14 13:35:19 -08003771 return 0;
3772}
3773
Chris Wilsonef55f922015-10-09 14:11:27 +01003774/**
3775 * Changes the cache-level of an object across all VMA.
3776 *
3777 * After this function returns, the object will be in the new cache-level
3778 * across all GTT and the contents of the backing storage will be coherent,
3779 * with respect to the new cache-level. In order to keep the backing storage
3780 * coherent for all users, we only allow a single cache level to be set
3781 * globally on the object and prevent it from being changed whilst the
3782 * hardware is reading from the object. That is if the object is currently
3783 * on the scanout it will be set to uncached (or equivalent display
3784 * cache coherency) and all non-MOCS GPU access will also be uncached so
3785 * that all direct access to the scanout remains coherent.
3786 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003787int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3788 enum i915_cache_level cache_level)
3789{
Daniel Vetter7bddb012012-02-09 17:15:47 +01003790 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00003791 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01003792 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003793 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003794
3795 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003796 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003797
Chris Wilsonef55f922015-10-09 14:11:27 +01003798 /* Inspect the list of currently bound VMA and unbind any that would
3799 * be invalid given the new cache-level. This is principally to
3800 * catch the issue of the CS prefetch crossing page boundaries and
3801 * reading an invalid PTE on older architectures.
3802 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003803 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003804 if (!drm_mm_node_allocated(&vma->node))
3805 continue;
3806
3807 if (vma->pin_count) {
3808 DRM_DEBUG("can not change the cache level of pinned objects\n");
3809 return -EBUSY;
3810 }
3811
Chris Wilson4144f9b2014-09-11 08:43:48 +01003812 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003813 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07003814 if (ret)
3815 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003816 } else
3817 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003818 }
3819
Chris Wilsonef55f922015-10-09 14:11:27 +01003820 /* We can reuse the existing drm_mm nodes but need to change the
3821 * cache-level on the PTE. We could simply unbind them all and
3822 * rebind with the correct cache-level on next use. However since
3823 * we already have a valid slot, dma mapping, pages etc, we may as
3824 * rewrite the PTE in the belief that doing so tramples upon less
3825 * state and so involves less work.
3826 */
3827 if (bound) {
3828 /* Before we change the PTE, the GPU must not be accessing it.
3829 * If we wait upon the object, we know that all the bound
3830 * VMA are no longer active.
3831 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003832 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003833 if (ret)
3834 return ret;
3835
Chris Wilsonef55f922015-10-09 14:11:27 +01003836 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
3837 /* Access to snoopable pages through the GTT is
3838 * incoherent and on some machines causes a hard
3839 * lockup. Relinquish the CPU mmaping to force
3840 * userspace to refault in the pages and we can
3841 * then double check if the GTT mapping is still
3842 * valid for that pointer access.
3843 */
3844 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003845
Chris Wilsonef55f922015-10-09 14:11:27 +01003846 /* As we no longer need a fence for GTT access,
3847 * we can relinquish it now (and so prevent having
3848 * to steal a fence from someone else on the next
3849 * fence request). Note GPU activity would have
3850 * dropped the fence as all snoopable access is
3851 * supposed to be linear.
3852 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003853 ret = i915_gem_object_put_fence(obj);
3854 if (ret)
3855 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01003856 } else {
3857 /* We either have incoherent backing store and
3858 * so no GTT access or the architecture is fully
3859 * coherent. In such cases, existing GTT mmaps
3860 * ignore the cache bit in the PTE and we can
3861 * rewrite it without confusing the GPU or having
3862 * to force userspace to fault back in its mmaps.
3863 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003864 }
3865
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003866 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003867 if (!drm_mm_node_allocated(&vma->node))
3868 continue;
3869
3870 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3871 if (ret)
3872 return ret;
3873 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003874 }
3875
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003876 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003877 vma->node.color = cache_level;
3878 obj->cache_level = cache_level;
3879
Ville Syrjäläed75a552015-08-11 19:47:10 +03003880out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003881 /* Flush the dirty CPU caches to the backing storage so that the
3882 * object is now coherent at its new cache level (with respect
3883 * to the access domain).
3884 */
Chris Wilson0f719792015-01-13 13:32:52 +00003885 if (obj->cache_dirty &&
3886 obj->base.write_domain != I915_GEM_DOMAIN_CPU &&
3887 cpu_write_needs_clflush(obj)) {
3888 if (i915_gem_clflush_object(obj, true))
3889 i915_gem_chipset_flush(obj->base.dev);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003890 }
3891
Chris Wilsone4ffd172011-04-04 09:44:39 +01003892 return 0;
3893}
3894
Ben Widawsky199adf42012-09-21 17:01:20 -07003895int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3896 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003897{
Ben Widawsky199adf42012-09-21 17:01:20 -07003898 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003899 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003900
3901 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01003902 if (&obj->base == NULL)
3903 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003904
Chris Wilson651d7942013-08-08 14:41:10 +01003905 switch (obj->cache_level) {
3906 case I915_CACHE_LLC:
3907 case I915_CACHE_L3_LLC:
3908 args->caching = I915_CACHING_CACHED;
3909 break;
3910
Chris Wilson4257d3b2013-08-08 14:41:11 +01003911 case I915_CACHE_WT:
3912 args->caching = I915_CACHING_DISPLAY;
3913 break;
3914
Chris Wilson651d7942013-08-08 14:41:10 +01003915 default:
3916 args->caching = I915_CACHING_NONE;
3917 break;
3918 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003919
Chris Wilson432be692015-05-07 12:14:55 +01003920 drm_gem_object_unreference_unlocked(&obj->base);
3921 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003922}
3923
Ben Widawsky199adf42012-09-21 17:01:20 -07003924int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3925 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003926{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003927 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07003928 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003929 struct drm_i915_gem_object *obj;
3930 enum i915_cache_level level;
3931 int ret;
3932
Ben Widawsky199adf42012-09-21 17:01:20 -07003933 switch (args->caching) {
3934 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003935 level = I915_CACHE_NONE;
3936 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003937 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003938 /*
3939 * Due to a HW issue on BXT A stepping, GPU stores via a
3940 * snooped mapping may leave stale data in a corresponding CPU
3941 * cacheline, whereas normally such cachelines would get
3942 * invalidated.
3943 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003944 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003945 return -ENODEV;
3946
Chris Wilsone6994ae2012-07-10 10:27:08 +01003947 level = I915_CACHE_LLC;
3948 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003949 case I915_CACHING_DISPLAY:
3950 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3951 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003952 default:
3953 return -EINVAL;
3954 }
3955
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003956 intel_runtime_pm_get(dev_priv);
3957
Ben Widawsky3bc29132012-09-26 16:15:20 -07003958 ret = i915_mutex_lock_interruptible(dev);
3959 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003960 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003961
Chris Wilsone6994ae2012-07-10 10:27:08 +01003962 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
3963 if (&obj->base == NULL) {
3964 ret = -ENOENT;
3965 goto unlock;
3966 }
3967
3968 ret = i915_gem_object_set_cache_level(obj, level);
3969
3970 drm_gem_object_unreference(&obj->base);
3971unlock:
3972 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003973rpm_put:
3974 intel_runtime_pm_put(dev_priv);
3975
Chris Wilsone6994ae2012-07-10 10:27:08 +01003976 return ret;
3977}
3978
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003979/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003980 * Prepare buffer for display plane (scanout, cursors, etc).
3981 * Can be called from an uninterruptible phase (modesetting) and allows
3982 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003983 */
3984int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003985i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3986 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003987 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003988{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003989 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003990 int ret;
3991
Chris Wilsoncc98b412013-08-09 12:25:09 +01003992 /* Mark the pin_display early so that we account for the
3993 * display coherency whilst setting up the cache domains.
3994 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003995 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003996
Eric Anholta7ef0642011-03-29 16:59:54 -07003997 /* The display engine is not coherent with the LLC cache on gen6. As
3998 * a result, we make sure that the pinning that is about to occur is
3999 * done with uncached PTEs. This is lowest common denominator for all
4000 * chipsets.
4001 *
4002 * However for gen6+, we could do better by using the GFDT bit instead
4003 * of uncaching, which would allow us to flush all the LLC-cached data
4004 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4005 */
Chris Wilson651d7942013-08-08 14:41:10 +01004006 ret = i915_gem_object_set_cache_level(obj,
4007 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004008 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004009 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004010
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004011 /* As the user may map the buffer once pinned in the display plane
4012 * (e.g. libkms for the bootup splash), we have to ensure that we
4013 * always use map_and_fenceable for all scanout buffers.
4014 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004015 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4016 view->type == I915_GGTT_VIEW_NORMAL ?
4017 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004018 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004019 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004020
Daniel Vettere62b59e2015-01-21 14:53:48 +01004021 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004022
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004023 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004024 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004025
4026 /* It should now be out of any other write domains, and we can update
4027 * the domain values for our changes.
4028 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004029 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004030 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004031
4032 trace_i915_gem_object_change_domain(obj,
4033 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004034 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004035
4036 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004037
4038err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004039 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004040 return ret;
4041}
4042
4043void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004044i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4045 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004046{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004047 if (WARN_ON(obj->pin_display == 0))
4048 return;
4049
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004050 i915_gem_object_ggtt_unpin_view(obj, view);
4051
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004052 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004053}
4054
Eric Anholte47c68e2008-11-14 13:35:19 -08004055/**
4056 * Moves a single object to the CPU read, and possibly write domain.
4057 *
4058 * This function returns when the move is complete, including waiting on
4059 * flushes to occur.
4060 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004061int
Chris Wilson919926a2010-11-12 13:42:53 +00004062i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004063{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004064 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004065 int ret;
4066
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004067 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4068 return 0;
4069
Chris Wilson0201f1e2012-07-20 12:41:01 +01004070 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004071 if (ret)
4072 return ret;
4073
Eric Anholte47c68e2008-11-14 13:35:19 -08004074 i915_gem_object_flush_gtt_write_domain(obj);
4075
Chris Wilson05394f32010-11-08 19:18:58 +00004076 old_write_domain = obj->base.write_domain;
4077 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004078
Eric Anholte47c68e2008-11-14 13:35:19 -08004079 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004080 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004081 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004082
Chris Wilson05394f32010-11-08 19:18:58 +00004083 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004084 }
4085
4086 /* It should now be out of any other write domains, and we can update
4087 * the domain values for our changes.
4088 */
Chris Wilson05394f32010-11-08 19:18:58 +00004089 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004090
4091 /* If we're writing through the CPU, then the GPU read domains will
4092 * need to be invalidated at next use.
4093 */
4094 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004095 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4096 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004097 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004098
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004099 trace_i915_gem_object_change_domain(obj,
4100 old_read_domains,
4101 old_write_domain);
4102
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004103 return 0;
4104}
4105
Eric Anholt673a3942008-07-30 12:06:12 -07004106/* Throttle our rendering by waiting until the ring has completed our requests
4107 * emitted over 20 msec ago.
4108 *
Eric Anholtb9624422009-06-03 07:27:35 +00004109 * Note that if we were to use the current jiffies each time around the loop,
4110 * we wouldn't escape the function with any frames outstanding if the time to
4111 * render a frame was over 20ms.
4112 *
Eric Anholt673a3942008-07-30 12:06:12 -07004113 * This should get us reasonable parallelism between CPU and GPU but also
4114 * relatively low latency when blocking on a particular request to finish.
4115 */
4116static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004117i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004118{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004119 struct drm_i915_private *dev_priv = dev->dev_private;
4120 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004121 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004122 struct drm_i915_gem_request *request, *target = NULL;
Daniel Vetterf69061b2012-12-06 09:01:42 +01004123 unsigned reset_counter;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004124 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004125
Daniel Vetter308887a2012-11-14 17:14:06 +01004126 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4127 if (ret)
4128 return ret;
4129
4130 ret = i915_gem_check_wedge(&dev_priv->gpu_error, false);
4131 if (ret)
4132 return ret;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004133
Chris Wilson1c255952010-09-26 11:03:27 +01004134 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004135 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004136 if (time_after_eq(request->emitted_jiffies, recent_enough))
4137 break;
4138
John Harrisonfcfa423c2015-05-29 17:44:12 +01004139 /*
4140 * Note that the request might not have been submitted yet.
4141 * In which case emitted_jiffies will be zero.
4142 */
4143 if (!request->emitted_jiffies)
4144 continue;
4145
John Harrison54fb2412014-11-24 18:49:27 +00004146 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004147 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01004148 reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
John Harrisonff865882014-11-24 18:49:28 +00004149 if (target)
4150 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004151 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004152
John Harrison54fb2412014-11-24 18:49:27 +00004153 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004154 return 0;
4155
John Harrison9c654812014-11-24 18:49:35 +00004156 ret = __i915_wait_request(target, reset_counter, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004157 if (ret == 0)
4158 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004159
Chris Wilson41037f92015-03-27 11:01:36 +00004160 i915_gem_request_unreference__unlocked(target);
John Harrisonff865882014-11-24 18:49:28 +00004161
Eric Anholt673a3942008-07-30 12:06:12 -07004162 return ret;
4163}
4164
Chris Wilsond23db882014-05-23 08:48:08 +02004165static bool
4166i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4167{
4168 struct drm_i915_gem_object *obj = vma->obj;
4169
4170 if (alignment &&
4171 vma->node.start & (alignment - 1))
4172 return true;
4173
4174 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4175 return true;
4176
4177 if (flags & PIN_OFFSET_BIAS &&
4178 vma->node.start < (flags & PIN_OFFSET_MASK))
4179 return true;
4180
Chris Wilson506a8e82015-12-08 11:55:07 +00004181 if (flags & PIN_OFFSET_FIXED &&
4182 vma->node.start != (flags & PIN_OFFSET_MASK))
4183 return true;
4184
Chris Wilsond23db882014-05-23 08:48:08 +02004185 return false;
4186}
4187
Chris Wilsond0710ab2015-11-20 14:16:39 +00004188void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4189{
4190 struct drm_i915_gem_object *obj = vma->obj;
4191 bool mappable, fenceable;
4192 u32 fence_size, fence_alignment;
4193
4194 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4195 obj->base.size,
4196 obj->tiling_mode);
4197 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4198 obj->base.size,
4199 obj->tiling_mode,
4200 true);
4201
4202 fenceable = (vma->node.size == fence_size &&
4203 (vma->node.start & (fence_alignment - 1)) == 0);
4204
4205 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004206 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004207
4208 obj->map_and_fenceable = mappable && fenceable;
4209}
4210
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004211static int
4212i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4213 struct i915_address_space *vm,
4214 const struct i915_ggtt_view *ggtt_view,
4215 uint32_t alignment,
4216 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004217{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004218 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004219 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004220 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004221 int ret;
4222
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004223 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4224 return -ENODEV;
4225
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004226 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004227 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004228
Chris Wilsonc826c442014-10-31 13:53:53 +00004229 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4230 return -EINVAL;
4231
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004232 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4233 return -EINVAL;
4234
4235 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4236 i915_gem_obj_to_vma(obj, vm);
4237
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004238 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004239 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4240 return -EBUSY;
4241
Chris Wilsond23db882014-05-23 08:48:08 +02004242 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004243 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004244 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004245 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004246 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004247 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004248 upper_32_bits(vma->node.start),
4249 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004250 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004251 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004252 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004253 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004254 if (ret)
4255 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004256
4257 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004258 }
4259 }
4260
Chris Wilsonef79e172014-10-31 13:53:52 +00004261 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004262 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004263 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4264 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004265 if (IS_ERR(vma))
4266 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004267 } else {
4268 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004269 if (ret)
4270 return ret;
4271 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004272
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004273 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4274 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004275 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004276 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4277 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004278
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004279 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004280 return 0;
4281}
4282
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004283int
4284i915_gem_object_pin(struct drm_i915_gem_object *obj,
4285 struct i915_address_space *vm,
4286 uint32_t alignment,
4287 uint64_t flags)
4288{
4289 return i915_gem_object_do_pin(obj, vm,
4290 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4291 alignment, flags);
4292}
4293
4294int
4295i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4296 const struct i915_ggtt_view *view,
4297 uint32_t alignment,
4298 uint64_t flags)
4299{
Matthew Auldade7daa2016-03-24 15:54:20 +00004300 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004301
4302 return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004303 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004304}
4305
Eric Anholt673a3942008-07-30 12:06:12 -07004306void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004307i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4308 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004309{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004310 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004311
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004312 BUG_ON(!vma);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004313 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004314 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004315
Chris Wilson30154652015-04-07 17:28:24 +01004316 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004317}
4318
4319int
Eric Anholt673a3942008-07-30 12:06:12 -07004320i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004321 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004322{
4323 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004324 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004325 int ret;
4326
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004327 ret = i915_mutex_lock_interruptible(dev);
4328 if (ret)
4329 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004330
Chris Wilson05394f32010-11-08 19:18:58 +00004331 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004332 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004333 ret = -ENOENT;
4334 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004335 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004336
Chris Wilson0be555b2010-08-04 15:36:30 +01004337 /* Count all active objects as busy, even if they are currently not used
4338 * by the gpu. Users of this interface expect objects to eventually
4339 * become non-busy without any further actions, therefore emit any
4340 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004341 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004342 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004343 if (ret)
4344 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004345
Chris Wilson426960b2016-01-15 16:51:46 +00004346 args->busy = 0;
4347 if (obj->active) {
4348 int i;
4349
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004350 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004351 struct drm_i915_gem_request *req;
4352
4353 req = obj->last_read_req[i];
4354 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004355 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004356 }
4357 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004358 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004359 }
Eric Anholt673a3942008-07-30 12:06:12 -07004360
Chris Wilsonb4716182015-04-27 13:41:17 +01004361unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004362 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004363unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004364 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004365 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004366}
4367
4368int
4369i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4370 struct drm_file *file_priv)
4371{
Akshay Joshi0206e352011-08-16 15:34:10 -04004372 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004373}
4374
Chris Wilson3ef94da2009-09-14 16:50:29 +01004375int
4376i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4377 struct drm_file *file_priv)
4378{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004379 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004380 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004381 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004382 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004383
4384 switch (args->madv) {
4385 case I915_MADV_DONTNEED:
4386 case I915_MADV_WILLNEED:
4387 break;
4388 default:
4389 return -EINVAL;
4390 }
4391
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004392 ret = i915_mutex_lock_interruptible(dev);
4393 if (ret)
4394 return ret;
4395
Chris Wilson05394f32010-11-08 19:18:58 +00004396 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004397 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004398 ret = -ENOENT;
4399 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004400 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004401
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004402 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004403 ret = -EINVAL;
4404 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004405 }
4406
Daniel Vetter656bfa32014-11-20 09:26:30 +01004407 if (obj->pages &&
4408 obj->tiling_mode != I915_TILING_NONE &&
4409 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4410 if (obj->madv == I915_MADV_WILLNEED)
4411 i915_gem_object_unpin_pages(obj);
4412 if (args->madv == I915_MADV_WILLNEED)
4413 i915_gem_object_pin_pages(obj);
4414 }
4415
Chris Wilson05394f32010-11-08 19:18:58 +00004416 if (obj->madv != __I915_MADV_PURGED)
4417 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004418
Chris Wilson6c085a72012-08-20 11:40:46 +02004419 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004420 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004421 i915_gem_object_truncate(obj);
4422
Chris Wilson05394f32010-11-08 19:18:58 +00004423 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004424
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004425out:
Chris Wilson05394f32010-11-08 19:18:58 +00004426 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004427unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004428 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004429 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004430}
4431
Chris Wilson37e680a2012-06-07 15:38:42 +01004432void i915_gem_object_init(struct drm_i915_gem_object *obj,
4433 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004434{
Chris Wilsonb4716182015-04-27 13:41:17 +01004435 int i;
4436
Ben Widawsky35c20a62013-05-31 11:28:48 -07004437 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004438 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004439 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004440 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004441 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004442 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004443
Chris Wilson37e680a2012-06-07 15:38:42 +01004444 obj->ops = ops;
4445
Chris Wilson0327d6b2012-08-11 15:41:06 +01004446 obj->fence_reg = I915_FENCE_REG_NONE;
4447 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004448
4449 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4450}
4451
Chris Wilson37e680a2012-06-07 15:38:42 +01004452static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004453 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004454 .get_pages = i915_gem_object_get_pages_gtt,
4455 .put_pages = i915_gem_object_put_pages_gtt,
4456};
4457
Chris Wilson05394f32010-11-08 19:18:58 +00004458struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
4459 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004460{
Daniel Vetterc397b902010-04-09 19:05:07 +00004461 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004462 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004463 gfp_t mask;
Daniel Vetterc397b902010-04-09 19:05:07 +00004464
Chris Wilson42dcedd2012-11-15 11:32:30 +00004465 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004466 if (obj == NULL)
4467 return NULL;
4468
4469 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
Chris Wilson42dcedd2012-11-15 11:32:30 +00004470 i915_gem_object_free(obj);
Daniel Vetterc397b902010-04-09 19:05:07 +00004471 return NULL;
4472 }
4473
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004474 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4475 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4476 /* 965gm cannot relocate objects above 4GiB. */
4477 mask &= ~__GFP_HIGHMEM;
4478 mask |= __GFP_DMA32;
4479 }
4480
Al Viro496ad9a2013-01-23 17:07:38 -05004481 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004482 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004483
Chris Wilson37e680a2012-06-07 15:38:42 +01004484 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004485
Daniel Vetterc397b902010-04-09 19:05:07 +00004486 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4487 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4488
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004489 if (HAS_LLC(dev)) {
4490 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004491 * cache) for about a 10% performance improvement
4492 * compared to uncached. Graphics requests other than
4493 * display scanout are coherent with the CPU in
4494 * accessing this cache. This means in this mode we
4495 * don't need to clflush on the CPU side, and on the
4496 * GPU side we only need to flush internal caches to
4497 * get data visible to the CPU.
4498 *
4499 * However, we maintain the display planes as UC, and so
4500 * need to rebind when first used as such.
4501 */
4502 obj->cache_level = I915_CACHE_LLC;
4503 } else
4504 obj->cache_level = I915_CACHE_NONE;
4505
Daniel Vetterd861e332013-07-24 23:25:03 +02004506 trace_i915_gem_object_create(obj);
4507
Chris Wilson05394f32010-11-08 19:18:58 +00004508 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004509}
4510
Chris Wilson340fbd82014-05-22 09:16:52 +01004511static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4512{
4513 /* If we are the last user of the backing storage (be it shmemfs
4514 * pages or stolen etc), we know that the pages are going to be
4515 * immediately released. In this case, we can then skip copying
4516 * back the contents from the GPU.
4517 */
4518
4519 if (obj->madv != I915_MADV_WILLNEED)
4520 return false;
4521
4522 if (obj->base.filp == NULL)
4523 return true;
4524
4525 /* At first glance, this looks racy, but then again so would be
4526 * userspace racing mmap against close. However, the first external
4527 * reference to the filp can only be obtained through the
4528 * i915_gem_mmap_ioctl() which safeguards us against the user
4529 * acquiring such a reference whilst we are in the middle of
4530 * freeing the object.
4531 */
4532 return atomic_long_read(&obj->base.filp->f_count) == 1;
4533}
4534
Chris Wilson1488fc02012-04-24 15:47:31 +01004535void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004536{
Chris Wilson1488fc02012-04-24 15:47:31 +01004537 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004538 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004539 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004540 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004541
Paulo Zanonif65c9162013-11-27 18:20:34 -02004542 intel_runtime_pm_get(dev_priv);
4543
Chris Wilson26e12f892011-03-20 11:20:19 +00004544 trace_i915_gem_object_destroy(obj);
4545
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004546 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004547 int ret;
4548
4549 vma->pin_count = 0;
4550 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004551 if (WARN_ON(ret == -ERESTARTSYS)) {
4552 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004553
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004554 was_interruptible = dev_priv->mm.interruptible;
4555 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004556
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004557 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004558
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004559 dev_priv->mm.interruptible = was_interruptible;
4560 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004561 }
4562
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004563 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4564 * before progressing. */
4565 if (obj->stolen)
4566 i915_gem_object_unpin_pages(obj);
4567
Daniel Vettera071fa02014-06-18 23:28:09 +02004568 WARN_ON(obj->frontbuffer_bits);
4569
Daniel Vetter656bfa32014-11-20 09:26:30 +01004570 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4571 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4572 obj->tiling_mode != I915_TILING_NONE)
4573 i915_gem_object_unpin_pages(obj);
4574
Ben Widawsky401c29f2013-05-31 11:28:47 -07004575 if (WARN_ON(obj->pages_pin_count))
4576 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004577 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004578 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004579 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004580 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004581
Chris Wilson9da3da62012-06-01 15:20:22 +01004582 BUG_ON(obj->pages);
4583
Chris Wilson2f745ad2012-09-04 21:02:58 +01004584 if (obj->base.import_attach)
4585 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004586
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004587 if (obj->ops->release)
4588 obj->ops->release(obj);
4589
Chris Wilson05394f32010-11-08 19:18:58 +00004590 drm_gem_object_release(&obj->base);
4591 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004592
Chris Wilson05394f32010-11-08 19:18:58 +00004593 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004594 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004595
4596 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004597}
4598
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004599struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4600 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004601{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004602 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004603 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004604 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4605 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004606 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004607 }
4608 return NULL;
4609}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004610
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004611struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4612 const struct i915_ggtt_view *view)
4613{
4614 struct i915_address_space *ggtt = i915_obj_to_ggtt(obj);
4615 struct i915_vma *vma;
4616
Matthew Auldade7daa2016-03-24 15:54:20 +00004617 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004618
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004619 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004620 if (vma->vm == ggtt &&
4621 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004622 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004623 return NULL;
4624}
4625
Ben Widawsky2f633152013-07-17 12:19:03 -07004626void i915_gem_vma_destroy(struct i915_vma *vma)
4627{
4628 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004629
4630 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4631 if (!list_empty(&vma->exec_list))
4632 return;
4633
Chris Wilson596c5922016-02-26 11:03:20 +00004634 if (!vma->is_ggtt)
4635 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004636
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004637 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004638
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004639 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004640}
4641
Chris Wilsone3efda42014-04-09 09:19:41 +01004642static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004643i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004644{
4645 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004646 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004647
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004648 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004649 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004650}
4651
Jesse Barnes5669fca2009-02-17 15:13:31 -08004652int
Chris Wilson45c5f202013-10-16 11:50:01 +01004653i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004654{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004655 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004656 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004657
Chris Wilson45c5f202013-10-16 11:50:01 +01004658 mutex_lock(&dev->struct_mutex);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004659 ret = i915_gpu_idle(dev);
Chris Wilsonf7403342013-09-13 23:57:04 +01004660 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004661 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004662
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07004663 i915_gem_retire_requests(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004664
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004665 i915_gem_stop_engines(dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01004666 mutex_unlock(&dev->struct_mutex);
4667
Chris Wilson737b1502015-01-26 18:03:03 +02004668 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004669 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004670 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004671
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004672 /* Assert that we sucessfully flushed all the work and
4673 * reset the GPU back to its idle, low power state.
4674 */
4675 WARN_ON(dev_priv->mm.busy);
4676
Eric Anholt673a3942008-07-30 12:06:12 -07004677 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004678
4679err:
4680 mutex_unlock(&dev->struct_mutex);
4681 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004682}
4683
John Harrison6909a662015-05-29 17:43:51 +01004684int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice)
Ben Widawskyb9524a12012-05-25 16:56:24 -07004685{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004686 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004687 struct drm_device *dev = engine->dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004688 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07004689 u32 *remap_info = dev_priv->l3_parity.remap_info[slice];
Ben Widawskyc3787e22013-09-17 21:12:44 -07004690 int i, ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004691
Ben Widawsky040d2ba2013-09-19 11:01:40 -07004692 if (!HAS_L3_DPF(dev) || !remap_info)
Ben Widawskyc3787e22013-09-17 21:12:44 -07004693 return 0;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004694
John Harrison5fb9de12015-05-29 17:44:07 +01004695 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3);
Ben Widawskyc3787e22013-09-17 21:12:44 -07004696 if (ret)
4697 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004698
Ben Widawskyc3787e22013-09-17 21:12:44 -07004699 /*
4700 * Note: We do not worry about the concurrent register cacheline hang
4701 * here because no other code should access these registers other than
4702 * at initialization time.
4703 */
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02004704 for (i = 0; i < GEN7_L3LOG_SIZE / 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004705 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
4706 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
4707 intel_ring_emit(engine, remap_info[i]);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004708 }
4709
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004710 intel_ring_advance(engine);
Ben Widawskyb9524a12012-05-25 16:56:24 -07004711
Ben Widawskyc3787e22013-09-17 21:12:44 -07004712 return ret;
Ben Widawskyb9524a12012-05-25 16:56:24 -07004713}
4714
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004715void i915_gem_init_swizzling(struct drm_device *dev)
4716{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004717 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004718
Daniel Vetter11782b02012-01-31 16:47:55 +01004719 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004720 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4721 return;
4722
4723 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4724 DISP_TILE_SURFACE_SWIZZLING);
4725
Daniel Vetter11782b02012-01-31 16:47:55 +01004726 if (IS_GEN5(dev))
4727 return;
4728
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004729 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4730 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004731 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004732 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004733 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004734 else if (IS_GEN8(dev))
4735 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004736 else
4737 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004738}
Daniel Vettere21af882012-02-09 20:53:27 +01004739
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004740static void init_unused_ring(struct drm_device *dev, u32 base)
4741{
4742 struct drm_i915_private *dev_priv = dev->dev_private;
4743
4744 I915_WRITE(RING_CTL(base), 0);
4745 I915_WRITE(RING_HEAD(base), 0);
4746 I915_WRITE(RING_TAIL(base), 0);
4747 I915_WRITE(RING_START(base), 0);
4748}
4749
4750static void init_unused_rings(struct drm_device *dev)
4751{
4752 if (IS_I830(dev)) {
4753 init_unused_ring(dev, PRB1_BASE);
4754 init_unused_ring(dev, SRB0_BASE);
4755 init_unused_ring(dev, SRB1_BASE);
4756 init_unused_ring(dev, SRB2_BASE);
4757 init_unused_ring(dev, SRB3_BASE);
4758 } else if (IS_GEN2(dev)) {
4759 init_unused_ring(dev, SRB0_BASE);
4760 init_unused_ring(dev, SRB1_BASE);
4761 } else if (IS_GEN3(dev)) {
4762 init_unused_ring(dev, PRB1_BASE);
4763 init_unused_ring(dev, PRB2_BASE);
4764 }
4765}
4766
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004767int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004768{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004769 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004770 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004771
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004772 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004773 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00004774 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01004775
4776 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08004777 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01004778 if (ret)
4779 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004780 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01004781
Jani Nikulad39398f2015-10-07 11:17:44 +03004782 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01004783 ret = intel_init_blt_ring_buffer(dev);
4784 if (ret)
4785 goto cleanup_bsd_ring;
4786 }
4787
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004788 if (HAS_VEBOX(dev)) {
4789 ret = intel_init_vebox_ring_buffer(dev);
4790 if (ret)
4791 goto cleanup_blt_ring;
4792 }
4793
Zhao Yakui845f74a2014-04-17 10:37:37 +08004794 if (HAS_BSD2(dev)) {
4795 ret = intel_init_bsd2_ring_buffer(dev);
4796 if (ret)
4797 goto cleanup_vebox_ring;
4798 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004799
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004800 return 0;
4801
Ben Widawsky9a8a2212013-05-28 19:22:23 -07004802cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004803 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004804cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004805 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004806cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004807 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004808cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004809 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004810
4811 return ret;
4812}
4813
4814int
4815i915_gem_init_hw(struct drm_device *dev)
4816{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004817 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004818 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004819 int ret, j;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004820
4821 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
4822 return -EIO;
4823
Chris Wilson5e4f5182015-02-13 14:35:59 +00004824 /* Double layer security blanket, see i915_gem_init() */
4825 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4826
Ben Widawsky59124502013-07-04 11:02:05 -07004827 if (dev_priv->ellc_size)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004828 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004829
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004830 if (IS_HASWELL(dev))
4831 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4832 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004833
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004834 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004835 if (IS_IVYBRIDGE(dev)) {
4836 u32 temp = I915_READ(GEN7_MSG_CTL);
4837 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4838 I915_WRITE(GEN7_MSG_CTL, temp);
4839 } else if (INTEL_INFO(dev)->gen >= 7) {
4840 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4841 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4842 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4843 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004844 }
4845
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004846 i915_gem_init_swizzling(dev);
4847
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004848 /*
4849 * At least 830 can leave some of the unused rings
4850 * "active" (ie. head != tail) after resume which
4851 * will prevent c3 entry. Makes sure all unused rings
4852 * are totally idle.
4853 */
4854 init_unused_rings(dev);
4855
Dave Gordoned54c1a2016-01-19 19:02:54 +00004856 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004857
John Harrison4ad2fd82015-06-18 13:11:20 +01004858 ret = i915_ppgtt_init_hw(dev);
4859 if (ret) {
4860 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4861 goto out;
4862 }
4863
4864 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004865 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004866 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004867 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004868 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004869 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004870
Alex Dai33a732f2015-08-12 15:43:36 +01004871 /* We can't enable contexts until all firmware is loaded */
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004872 if (HAS_GUC_UCODE(dev)) {
4873 ret = intel_guc_ucode_load(dev);
4874 if (ret) {
Daniel Vetter9f9e5392015-10-23 11:10:59 +02004875 DRM_ERROR("Failed to initialize GuC, error %d\n", ret);
4876 ret = -EIO;
4877 goto out;
Jesse Barnes87bcdd22015-09-10 14:55:00 -07004878 }
Alex Dai33a732f2015-08-12 15:43:36 +01004879 }
4880
Nick Hoathe84fe802015-09-11 12:53:46 +01004881 /*
4882 * Increment the next seqno by 0x100 so we have a visible break
4883 * on re-initialisation
4884 */
4885 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
4886 if (ret)
4887 goto out;
4888
John Harrison4ad2fd82015-06-18 13:11:20 +01004889 /* Now it is safe to go back round and do everything else: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004890 for_each_engine(engine, dev_priv) {
John Harrisondc4be60712015-05-29 17:43:39 +01004891 struct drm_i915_gem_request *req;
4892
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004893 req = i915_gem_request_alloc(engine, NULL);
Dave Gordon26827082016-01-19 19:02:53 +00004894 if (IS_ERR(req)) {
4895 ret = PTR_ERR(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004896 i915_gem_cleanup_engines(dev);
John Harrisondc4be60712015-05-29 17:43:39 +01004897 goto out;
4898 }
4899
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004900 if (engine->id == RCS) {
John Harrison4ad2fd82015-06-18 13:11:20 +01004901 for (j = 0; j < NUM_L3_SLICES(dev); j++)
John Harrison6909a662015-05-29 17:43:51 +01004902 i915_gem_l3_remap(req, j);
John Harrison4ad2fd82015-06-18 13:11:20 +01004903 }
Ben Widawskyc3787e22013-09-17 21:12:44 -07004904
John Harrisonb3dd6b92015-05-29 17:43:40 +01004905 ret = i915_ppgtt_init_ring(req);
John Harrison4ad2fd82015-06-18 13:11:20 +01004906 if (ret && ret != -EIO) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004907 DRM_ERROR("PPGTT enable %s failed %d\n",
4908 engine->name, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004909 i915_gem_request_cancel(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004910 i915_gem_cleanup_engines(dev);
John Harrison4ad2fd82015-06-18 13:11:20 +01004911 goto out;
4912 }
David Woodhousef48a0162015-01-20 17:21:42 +00004913
John Harrisonb3dd6b92015-05-29 17:43:40 +01004914 ret = i915_gem_context_enable(req);
John Harrison90638cc2015-05-29 17:43:37 +01004915 if (ret && ret != -EIO) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004916 DRM_ERROR("Context enable %s failed %d\n",
4917 engine->name, ret);
John Harrisondc4be60712015-05-29 17:43:39 +01004918 i915_gem_request_cancel(req);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004919 i915_gem_cleanup_engines(dev);
John Harrison90638cc2015-05-29 17:43:37 +01004920 goto out;
4921 }
John Harrisondc4be60712015-05-29 17:43:39 +01004922
John Harrison75289872015-05-29 17:43:49 +01004923 i915_add_request_no_flush(req);
Daniel Vetter82460d92014-08-06 20:19:53 +02004924 }
4925
Chris Wilson5e4f5182015-02-13 14:35:59 +00004926out:
4927 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004928 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004929}
4930
Chris Wilson1070a422012-04-24 15:47:41 +01004931int i915_gem_init(struct drm_device *dev)
4932{
4933 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01004934 int ret;
4935
Oscar Mateo127f1002014-07-24 17:04:11 +01004936 i915.enable_execlists = intel_sanitize_enable_execlists(dev,
4937 i915.enable_execlists);
4938
Chris Wilson1070a422012-04-24 15:47:41 +01004939 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004940
Oscar Mateoa83014d2014-07-24 17:04:21 +01004941 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004942 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004943 dev_priv->gt.init_engines = i915_gem_init_engines;
4944 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
4945 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004946 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00004947 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004948 dev_priv->gt.init_engines = intel_logical_rings_init;
4949 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
4950 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004951 }
4952
Chris Wilson5e4f5182015-02-13 14:35:59 +00004953 /* This is just a security blanket to placate dragons.
4954 * On some systems, we very sporadically observe that the first TLBs
4955 * used by the CS may be stale, despite us poking the TLB reset. If
4956 * we hold the forcewake during initialisation these problems
4957 * just magically go away.
4958 */
4959 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4960
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004961 ret = i915_gem_init_userptr(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004962 if (ret)
4963 goto out_unlock;
Daniel Vetter6c5566a2014-08-06 15:04:50 +02004964
Joonas Lahtinend85489d2016-03-24 16:47:46 +02004965 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004966
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004967 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004968 if (ret)
4969 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004970
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004971 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004972 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004973 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004974
4975 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004976 if (ret == -EIO) {
4977 /* Allow ring initialisation to fail by marking the GPU as
4978 * wedged. But we only want to do this where the GPU is angry,
4979 * for all other failure, such as an allocation failure, bail.
4980 */
4981 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02004982 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01004983 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004984 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004985
4986out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004987 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004988 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004989
Chris Wilson60990322014-04-09 09:19:42 +01004990 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004991}
4992
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004993void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004994i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004995{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004996 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004997 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004998
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004999 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005000 dev_priv->gt.cleanup_engine(engine);
Niu,Binga6478282015-07-04 00:27:34 +08005001
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02005002 if (i915.enable_execlists)
5003 /*
5004 * Neither the BIOS, ourselves or any other kernel
5005 * expects the system to be in execlists mode on startup,
5006 * so we need to reset the GPU back to legacy mode.
5007 */
5008 intel_gpu_reset(dev, ALL_ENGINES);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005009}
5010
Chris Wilson64193402010-10-24 12:38:05 +01005011static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005012init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005013{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005014 INIT_LIST_HEAD(&engine->active_list);
5015 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005016}
5017
Eric Anholt673a3942008-07-30 12:06:12 -07005018void
Imre Deak40ae4e12016-03-16 14:54:03 +02005019i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5020{
5021 struct drm_device *dev = dev_priv->dev;
5022
5023 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5024 !IS_CHERRYVIEW(dev_priv))
5025 dev_priv->num_fence_regs = 32;
5026 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5027 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5028 dev_priv->num_fence_regs = 16;
5029 else
5030 dev_priv->num_fence_regs = 8;
5031
5032 if (intel_vgpu_active(dev))
5033 dev_priv->num_fence_regs =
5034 I915_READ(vgtif_reg(avail_rs.fence_num));
5035
5036 /* Initialize fence registers to zero */
5037 i915_gem_restore_fences(dev);
5038
5039 i915_gem_detect_bit_6_swizzle(dev);
5040}
5041
5042void
Imre Deakd64aa092016-01-19 15:26:29 +02005043i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005044{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005045 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005046 int i;
5047
Chris Wilsonefab6d82015-04-07 16:20:57 +01005048 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005049 kmem_cache_create("i915_gem_object",
5050 sizeof(struct drm_i915_gem_object), 0,
5051 SLAB_HWCACHE_ALIGN,
5052 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005053 dev_priv->vmas =
5054 kmem_cache_create("i915_gem_vma",
5055 sizeof(struct i915_vma), 0,
5056 SLAB_HWCACHE_ALIGN,
5057 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005058 dev_priv->requests =
5059 kmem_cache_create("i915_gem_request",
5060 sizeof(struct drm_i915_gem_request), 0,
5061 SLAB_HWCACHE_ALIGN,
5062 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005063
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005064 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005065 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005066 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5067 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005068 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005069 for (i = 0; i < I915_NUM_ENGINES; i++)
5070 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005071 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005072 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005073 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5074 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005075 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5076 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005077 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005078
Chris Wilson72bfa192010-12-19 11:42:05 +00005079 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5080
Nick Hoathe84fe802015-09-11 12:53:46 +01005081 /*
5082 * Set initial sequence number for requests.
5083 * Using this number allows the wraparound to happen early,
5084 * catching any obvious problems.
5085 */
5086 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5087 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5088
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005089 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005090
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005091 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005092
Chris Wilsonce453d82011-02-21 14:43:56 +00005093 dev_priv->mm.interruptible = true;
5094
Daniel Vetterf99d7062014-06-19 16:01:59 +02005095 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005096}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005097
Imre Deakd64aa092016-01-19 15:26:29 +02005098void i915_gem_load_cleanup(struct drm_device *dev)
5099{
5100 struct drm_i915_private *dev_priv = to_i915(dev);
5101
5102 kmem_cache_destroy(dev_priv->requests);
5103 kmem_cache_destroy(dev_priv->vmas);
5104 kmem_cache_destroy(dev_priv->objects);
5105}
5106
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005107void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005108{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005109 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005110
5111 /* Clean up our request list when the client is going away, so that
5112 * later retire_requests won't dereference our soon-to-be-gone
5113 * file_priv.
5114 */
Chris Wilson1c255952010-09-26 11:03:27 +01005115 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005116 while (!list_empty(&file_priv->mm.request_list)) {
5117 struct drm_i915_gem_request *request;
5118
5119 request = list_first_entry(&file_priv->mm.request_list,
5120 struct drm_i915_gem_request,
5121 client_list);
5122 list_del(&request->client_list);
5123 request->file_priv = NULL;
5124 }
Chris Wilson1c255952010-09-26 11:03:27 +01005125 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005126
Chris Wilson2e1b8732015-04-27 13:41:22 +01005127 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005128 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005129 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005130 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005131 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005132}
5133
5134int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5135{
5136 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005137 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005138
5139 DRM_DEBUG_DRIVER("\n");
5140
5141 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5142 if (!file_priv)
5143 return -ENOMEM;
5144
5145 file->driver_priv = file_priv;
5146 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005147 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005148 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005149
5150 spin_lock_init(&file_priv->mm.lock);
5151 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005152
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005153 file_priv->bsd_ring = -1;
5154
Ben Widawskye422b882013-12-06 14:10:58 -08005155 ret = i915_gem_context_open(dev, file);
5156 if (ret)
5157 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005158
Ben Widawskye422b882013-12-06 14:10:58 -08005159 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005160}
5161
Daniel Vetterb680c372014-09-19 18:27:27 +02005162/**
5163 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005164 * @old: current GEM buffer for the frontbuffer slots
5165 * @new: new GEM buffer for the frontbuffer slots
5166 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005167 *
5168 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5169 * from @old and setting them in @new. Both @old and @new can be NULL.
5170 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005171void i915_gem_track_fb(struct drm_i915_gem_object *old,
5172 struct drm_i915_gem_object *new,
5173 unsigned frontbuffer_bits)
5174{
5175 if (old) {
5176 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5177 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5178 old->frontbuffer_bits &= ~frontbuffer_bits;
5179 }
5180
5181 if (new) {
5182 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5183 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5184 new->frontbuffer_bits |= frontbuffer_bits;
5185 }
5186}
5187
Ben Widawskya70a3142013-07-31 16:59:56 -07005188/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005189u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5190 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005191{
5192 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5193 struct i915_vma *vma;
5194
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005195 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005196
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005197 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005198 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005199 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5200 continue;
5201 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005202 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005203 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005204
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005205 WARN(1, "%s vma for this object not found.\n",
5206 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005207 return -1;
5208}
5209
Michel Thierry088e0df2015-08-07 17:40:17 +01005210u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5211 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005212{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005213 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
Ben Widawskya70a3142013-07-31 16:59:56 -07005214 struct i915_vma *vma;
5215
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005216 list_for_each_entry(vma, &o->vma_list, obj_link)
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005217 if (vma->vm == ggtt &&
5218 i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005219 return vma->node.start;
5220
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005221 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005222 return -1;
5223}
5224
5225bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5226 struct i915_address_space *vm)
5227{
5228 struct i915_vma *vma;
5229
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005230 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005231 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005232 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5233 continue;
5234 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5235 return true;
5236 }
5237
5238 return false;
5239}
5240
5241bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005242 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005243{
5244 struct i915_address_space *ggtt = i915_obj_to_ggtt(o);
5245 struct i915_vma *vma;
5246
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005247 list_for_each_entry(vma, &o->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005248 if (vma->vm == ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005249 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005250 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005251 return true;
5252
5253 return false;
5254}
5255
5256bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5257{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005258 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005259
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005260 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005261 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005262 return true;
5263
5264 return false;
5265}
5266
5267unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
5268 struct i915_address_space *vm)
5269{
5270 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5271 struct i915_vma *vma;
5272
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005273 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005274
5275 BUG_ON(list_empty(&o->vma_list));
5276
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005277 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005278 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005279 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5280 continue;
Ben Widawskya70a3142013-07-31 16:59:56 -07005281 if (vma->vm == vm)
5282 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005283 }
Ben Widawskya70a3142013-07-31 16:59:56 -07005284 return 0;
5285}
5286
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005287bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005288{
5289 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005290 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005291 if (vma->pin_count > 0)
5292 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005293
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005294 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005295}
Dave Gordonea702992015-07-09 19:29:02 +01005296
Dave Gordon033908a2015-12-10 18:51:23 +00005297/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5298struct page *
5299i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5300{
5301 struct page *page;
5302
5303 /* Only default objects have per-page dirty tracking */
Chris Wilsonde472662016-01-22 18:32:31 +00005304 if (WARN_ON((obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE) == 0))
Dave Gordon033908a2015-12-10 18:51:23 +00005305 return NULL;
5306
5307 page = i915_gem_object_get_page(obj, n);
5308 set_page_dirty(page);
5309 return page;
5310}
5311
Dave Gordonea702992015-07-09 19:29:02 +01005312/* Allocate a new GEM object and fill it with the supplied data */
5313struct drm_i915_gem_object *
5314i915_gem_object_create_from_data(struct drm_device *dev,
5315 const void *data, size_t size)
5316{
5317 struct drm_i915_gem_object *obj;
5318 struct sg_table *sg;
5319 size_t bytes;
5320 int ret;
5321
5322 obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE));
5323 if (IS_ERR_OR_NULL(obj))
5324 return obj;
5325
5326 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5327 if (ret)
5328 goto fail;
5329
5330 ret = i915_gem_object_get_pages(obj);
5331 if (ret)
5332 goto fail;
5333
5334 i915_gem_object_pin_pages(obj);
5335 sg = obj->pages;
5336 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005337 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005338 i915_gem_object_unpin_pages(obj);
5339
5340 if (WARN_ON(bytes != size)) {
5341 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5342 ret = -EFAULT;
5343 goto fail;
5344 }
5345
5346 return obj;
5347
5348fail:
5349 drm_gem_object_unreference(&obj->base);
5350 return ERR_PTR(ret);
5351}