blob: 51191b879747dba2f4db15d0a3f944709060ca38 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010035#include "intel_mocs.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070036#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090037#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020040#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041
Chris Wilson05394f32010-11-08 19:18:58 +000042static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010043static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +000044static void
Chris Wilsonb4716182015-04-27 13:41:17 +010045i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
Chris Wilson61050802012-04-17 15:31:31 +010048
Chris Wilsonc76ce032013-08-08 14:41:03 +010049static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
Chris Wilson2c225692013-08-09 12:26:45 +010055static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053057 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
Chris Wilson2c225692013-08-09 12:26:45 +010060 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053066static int
67insert_mappable_node(struct drm_i915_private *i915,
68 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
72 size, 0, 0, 0,
73 i915->ggtt.mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
Chris Wilson73aa8082010-09-30 11:46:12 +010084/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
86 size_t size)
87{
Daniel Vetterc20e8352013-07-24 22:40:23 +020088 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010089 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020091 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010092}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
95 size_t size)
96{
Daniel Vetterc20e8352013-07-24 22:40:23 +020097 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010098 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200100 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100101}
102
Chris Wilson21dd3732011-01-26 15:55:56 +0000103static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100104i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106 int ret;
107
Chris Wilsond98c52c2016-04-13 17:35:05 +0100108 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100109 return 0;
110
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200111 /*
112 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
113 * userspace. If it takes that long something really bad is going on and
114 * we should simply try to bail out and fail as gracefully as possible.
115 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100116 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100117 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100118 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200119 if (ret == 0) {
120 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
121 return -EIO;
122 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100123 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100124 } else {
125 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200126 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100127}
128
Chris Wilson54cf91d2010-11-25 18:00:26 +0000129int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100130{
Daniel Vetter33196de2012-11-14 17:14:05 +0100131 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson76c1dec2010-09-25 11:22:51 +0100132 int ret;
133
Daniel Vetter33196de2012-11-14 17:14:05 +0100134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
Chris Wilson23bc5982010-09-29 16:10:57 +0100142 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100143 return 0;
144}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100145
Eric Anholt673a3942008-07-30 12:06:12 -0700146int
Eric Anholt5a125c32008-10-22 21:40:13 -0700147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000148 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700149{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100153 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000154 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700155
Chris Wilson6299f992010-11-24 12:23:44 +0000156 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100157 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100159 if (vma->pin_count)
160 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000161 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 if (vma->pin_count)
163 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100164 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700165
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300166 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400167 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000168
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 return 0;
170}
171
Chris Wilson6a2c4232014-11-04 04:51:40 -0800172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100174{
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100180
Chris Wilson6a2c4232014-11-04 04:51:40 -0800181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100183
Chris Wilson6a2c4232014-11-04 04:51:40 -0800184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300197 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800198 vaddr += PAGE_SIZE;
199 }
200
Chris Wilsonc0336662016-05-06 15:40:21 +0100201 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
215
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
229
230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100231 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800235 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
236 }
237
238 if (obj->madv == I915_MADV_DONTNEED)
239 obj->dirty = 0;
240
241 if (obj->dirty) {
Chris Wilson00731152014-05-21 12:42:56 +0100242 struct address_space *mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800243 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100244 int i;
245
246 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800247 struct page *page;
248 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100249
Chris Wilson6a2c4232014-11-04 04:51:40 -0800250 page = shmem_read_mapping_page(mapping, i);
251 if (IS_ERR(page))
252 continue;
253
254 dst = kmap_atomic(page);
255 drm_clflush_virt_range(vaddr, PAGE_SIZE);
256 memcpy(dst, vaddr, PAGE_SIZE);
257 kunmap_atomic(dst);
258
259 set_page_dirty(page);
260 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100261 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300262 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100263 vaddr += PAGE_SIZE;
264 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800265 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100266 }
267
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268 sg_free_table(obj->pages);
269 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000291 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800306 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
Chris Wilson6a2c4232014-11-04 04:51:40 -0800321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
Chris Wilson00731152014-05-21 12:42:56 +0100325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
Chris Wilson00731152014-05-21 12:42:56 +0100330 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300343 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200344 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100352
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
Chris Wilson00731152014-05-21 12:42:56 +0100368 }
369
Chris Wilson6a2c4232014-11-04 04:51:40 -0800370 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100371 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200372
373out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700374 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200375 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100376}
377
Chris Wilson42dcedd2012-11-15 11:32:30 +0000378void *i915_gem_object_alloc(struct drm_device *dev)
379{
380 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsonefab6d82015-04-07 16:20:57 +0100387 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000388}
389
Dave Airlieff72145b2011-02-07 12:16:14 +1000390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700395{
Chris Wilson05394f32010-11-08 19:18:58 +0000396 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300397 int ret;
398 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700399
Dave Airlieff72145b2011-02-07 12:16:14 +1000400 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200401 if (size == 0)
402 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700403
404 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100405 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100406 if (IS_ERR(obj))
407 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Chris Wilson05394f32010-11-08 19:18:58 +0000409 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100410 /* drop reference from allocate - handle holds it now */
Daniel Vetterd861e332013-07-24 23:25:03 +0200411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100414
Dave Airlieff72145b2011-02-07 12:16:14 +1000415 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700416 return 0;
417}
418
Dave Airlieff72145b2011-02-07 12:16:14 +1000419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000428 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000429}
430
Dave Airlieff72145b2011-02-07 12:16:14 +1000431/**
432 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000436 */
437int
438i915_gem_create_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *file)
440{
441 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200442
Dave Airlieff72145b2011-02-07 12:16:14 +1000443 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000444 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000445}
446
Daniel Vetter8c599672011-12-14 13:57:31 +0100447static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100448__copy_to_user_swizzled(char __user *cpu_vaddr,
449 const char *gpu_vaddr, int gpu_offset,
450 int length)
451{
452 int ret, cpu_offset = 0;
453
454 while (length > 0) {
455 int cacheline_end = ALIGN(gpu_offset + 1, 64);
456 int this_length = min(cacheline_end - gpu_offset, length);
457 int swizzled_gpu_offset = gpu_offset ^ 64;
458
459 ret = __copy_to_user(cpu_vaddr + cpu_offset,
460 gpu_vaddr + swizzled_gpu_offset,
461 this_length);
462 if (ret)
463 return ret + length;
464
465 cpu_offset += this_length;
466 gpu_offset += this_length;
467 length -= this_length;
468 }
469
470 return 0;
471}
472
473static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700474__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
475 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100476 int length)
477{
478 int ret, cpu_offset = 0;
479
480 while (length > 0) {
481 int cacheline_end = ALIGN(gpu_offset + 1, 64);
482 int this_length = min(cacheline_end - gpu_offset, length);
483 int swizzled_gpu_offset = gpu_offset ^ 64;
484
485 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
486 cpu_vaddr + cpu_offset,
487 this_length);
488 if (ret)
489 return ret + length;
490
491 cpu_offset += this_length;
492 gpu_offset += this_length;
493 length -= this_length;
494 }
495
496 return 0;
497}
498
Brad Volkin4c914c02014-02-18 10:15:45 -0800499/*
500 * Pins the specified object's pages and synchronizes the object with
501 * GPU accesses. Sets needs_clflush to non-zero if the caller should
502 * flush the object from the CPU cache.
503 */
504int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
505 int *needs_clflush)
506{
507 int ret;
508
509 *needs_clflush = 0;
510
Chris Wilsonb9bcd142016-06-20 15:05:51 +0100511 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Brad Volkin4c914c02014-02-18 10:15:45 -0800512 return -EINVAL;
513
514 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
515 /* If we're not in the cpu read domain, set ourself into the gtt
516 * read domain and manually flush cachelines (if required). This
517 * optimizes for the case when the gpu will dirty the data
518 * anyway again before the next pread happens. */
519 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
520 obj->cache_level);
521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524 }
525
526 ret = i915_gem_object_get_pages(obj);
527 if (ret)
528 return ret;
529
530 i915_gem_object_pin_pages(obj);
531
532 return ret;
533}
534
Daniel Vetterd174bd62012-03-25 19:47:40 +0200535/* Per-page copy function for the shmem pread fastpath.
536 * Flushes invalid cachelines before reading the target if
537 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700538static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200539shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
540 char __user *user_data,
541 bool page_do_bit17_swizzling, bool needs_clflush)
542{
543 char *vaddr;
544 int ret;
545
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200546 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200547 return -EINVAL;
548
549 vaddr = kmap_atomic(page);
550 if (needs_clflush)
551 drm_clflush_virt_range(vaddr + shmem_page_offset,
552 page_length);
553 ret = __copy_to_user_inatomic(user_data,
554 vaddr + shmem_page_offset,
555 page_length);
556 kunmap_atomic(vaddr);
557
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100558 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200559}
560
Daniel Vetter23c18c72012-03-25 19:47:42 +0200561static void
562shmem_clflush_swizzled_range(char *addr, unsigned long length,
563 bool swizzled)
564{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200565 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200566 unsigned long start = (unsigned long) addr;
567 unsigned long end = (unsigned long) addr + length;
568
569 /* For swizzling simply ensure that we always flush both
570 * channels. Lame, but simple and it works. Swizzled
571 * pwrite/pread is far from a hotpath - current userspace
572 * doesn't use it at all. */
573 start = round_down(start, 128);
574 end = round_up(end, 128);
575
576 drm_clflush_virt_range((void *)start, end - start);
577 } else {
578 drm_clflush_virt_range(addr, length);
579 }
580
581}
582
Daniel Vetterd174bd62012-03-25 19:47:40 +0200583/* Only difference to the fast-path function is that this can handle bit17
584 * and uses non-atomic copy and kmap functions. */
585static int
586shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
587 char __user *user_data,
588 bool page_do_bit17_swizzling, bool needs_clflush)
589{
590 char *vaddr;
591 int ret;
592
593 vaddr = kmap(page);
594 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200595 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
596 page_length,
597 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200598
599 if (page_do_bit17_swizzling)
600 ret = __copy_to_user_swizzled(user_data,
601 vaddr, shmem_page_offset,
602 page_length);
603 else
604 ret = __copy_to_user(user_data,
605 vaddr + shmem_page_offset,
606 page_length);
607 kunmap(page);
608
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100609 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200610}
611
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530612static inline unsigned long
613slow_user_access(struct io_mapping *mapping,
614 uint64_t page_base, int page_offset,
615 char __user *user_data,
616 unsigned long length, bool pwrite)
617{
618 void __iomem *ioaddr;
619 void *vaddr;
620 uint64_t unwritten;
621
622 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
623 /* We can use the cpu mem copy function because this is X86. */
624 vaddr = (void __force *)ioaddr + page_offset;
625 if (pwrite)
626 unwritten = __copy_from_user(vaddr, user_data, length);
627 else
628 unwritten = __copy_to_user(user_data, vaddr, length);
629
630 io_mapping_unmap(ioaddr);
631 return unwritten;
632}
633
634static int
635i915_gem_gtt_pread(struct drm_device *dev,
636 struct drm_i915_gem_object *obj, uint64_t size,
637 uint64_t data_offset, uint64_t data_ptr)
638{
639 struct drm_i915_private *dev_priv = dev->dev_private;
640 struct i915_ggtt *ggtt = &dev_priv->ggtt;
641 struct drm_mm_node node;
642 char __user *user_data;
643 uint64_t remain;
644 uint64_t offset;
645 int ret;
646
647 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
648 if (ret) {
649 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
650 if (ret)
651 goto out;
652
653 ret = i915_gem_object_get_pages(obj);
654 if (ret) {
655 remove_mappable_node(&node);
656 goto out;
657 }
658
659 i915_gem_object_pin_pages(obj);
660 } else {
661 node.start = i915_gem_obj_ggtt_offset(obj);
662 node.allocated = false;
663 ret = i915_gem_object_put_fence(obj);
664 if (ret)
665 goto out_unpin;
666 }
667
668 ret = i915_gem_object_set_to_gtt_domain(obj, false);
669 if (ret)
670 goto out_unpin;
671
672 user_data = u64_to_user_ptr(data_ptr);
673 remain = size;
674 offset = data_offset;
675
676 mutex_unlock(&dev->struct_mutex);
677 if (likely(!i915.prefault_disable)) {
678 ret = fault_in_multipages_writeable(user_data, remain);
679 if (ret) {
680 mutex_lock(&dev->struct_mutex);
681 goto out_unpin;
682 }
683 }
684
685 while (remain > 0) {
686 /* Operation in this page
687 *
688 * page_base = page offset within aperture
689 * page_offset = offset within page
690 * page_length = bytes to copy for this page
691 */
692 u32 page_base = node.start;
693 unsigned page_offset = offset_in_page(offset);
694 unsigned page_length = PAGE_SIZE - page_offset;
695 page_length = remain < page_length ? remain : page_length;
696 if (node.allocated) {
697 wmb();
698 ggtt->base.insert_page(&ggtt->base,
699 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
700 node.start,
701 I915_CACHE_NONE, 0);
702 wmb();
703 } else {
704 page_base += offset & PAGE_MASK;
705 }
706 /* This is a slow read/write as it tries to read from
707 * and write to user memory which may result into page
708 * faults, and so we cannot perform this under struct_mutex.
709 */
710 if (slow_user_access(ggtt->mappable, page_base,
711 page_offset, user_data,
712 page_length, false)) {
713 ret = -EFAULT;
714 break;
715 }
716
717 remain -= page_length;
718 user_data += page_length;
719 offset += page_length;
720 }
721
722 mutex_lock(&dev->struct_mutex);
723 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
724 /* The user has modified the object whilst we tried
725 * reading from it, and we now have no idea what domain
726 * the pages should be in. As we have just been touching
727 * them directly, flush everything back to the GTT
728 * domain.
729 */
730 ret = i915_gem_object_set_to_gtt_domain(obj, false);
731 }
732
733out_unpin:
734 if (node.allocated) {
735 wmb();
736 ggtt->base.clear_range(&ggtt->base,
737 node.start, node.size,
738 true);
739 i915_gem_object_unpin_pages(obj);
740 remove_mappable_node(&node);
741 } else {
742 i915_gem_object_ggtt_unpin(obj);
743 }
744out:
745 return ret;
746}
747
Eric Anholteb014592009-03-10 11:44:52 -0700748static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200749i915_gem_shmem_pread(struct drm_device *dev,
750 struct drm_i915_gem_object *obj,
751 struct drm_i915_gem_pread *args,
752 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700753{
Daniel Vetter8461d222011-12-14 13:57:32 +0100754 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700755 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100756 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100757 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100758 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200759 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200760 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200761 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700762
Chris Wilson6eae0052016-06-20 15:05:52 +0100763 if (!i915_gem_object_has_struct_page(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530764 return -ENODEV;
765
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300766 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700767 remain = args->size;
768
Daniel Vetter8461d222011-12-14 13:57:32 +0100769 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700770
Brad Volkin4c914c02014-02-18 10:15:45 -0800771 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100772 if (ret)
773 return ret;
774
Eric Anholteb014592009-03-10 11:44:52 -0700775 offset = args->offset;
Daniel Vetter8461d222011-12-14 13:57:32 +0100776
Imre Deak67d5a502013-02-18 19:28:02 +0200777 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
778 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200779 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100780
781 if (remain <= 0)
782 break;
783
Eric Anholteb014592009-03-10 11:44:52 -0700784 /* Operation in this page
785 *
Eric Anholteb014592009-03-10 11:44:52 -0700786 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700787 * page_length = bytes to copy for this page
788 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100789 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700793
Daniel Vetter8461d222011-12-14 13:57:32 +0100794 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
795 (page_to_phys(page) & (1 << 17)) != 0;
796
Daniel Vetterd174bd62012-03-25 19:47:40 +0200797 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 needs_clflush);
800 if (ret == 0)
801 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700802
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200803 mutex_unlock(&dev->struct_mutex);
804
Jani Nikulad330a952014-01-21 11:24:25 +0200805 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200806 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200807 /* Userspace is tricking us, but we've already clobbered
808 * its pages with the prefault and promised to write the
809 * data up to the first fault. Hence ignore any errors
810 * and just continue. */
811 (void)ret;
812 prefaulted = 1;
813 }
814
Daniel Vetterd174bd62012-03-25 19:47:40 +0200815 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700818
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200819 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100820
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100821 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +0100822 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +0100823
Chris Wilson17793c92014-03-07 08:30:36 +0000824next_page:
Eric Anholteb014592009-03-10 11:44:52 -0700825 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100826 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700827 offset += page_length;
828 }
829
Chris Wilson4f27b752010-10-14 15:26:45 +0100830out:
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100831 i915_gem_object_unpin_pages(obj);
832
Eric Anholteb014592009-03-10 11:44:52 -0700833 return ret;
834}
835
Eric Anholt673a3942008-07-30 12:06:12 -0700836/**
837 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100838 * @dev: drm device pointer
839 * @data: ioctl data blob
840 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -0700841 *
842 * On error, the contents of *data are undefined.
843 */
844int
845i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000846 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700847{
848 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100850 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700851
Chris Wilson51311d02010-11-17 09:10:42 +0000852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300856 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +0000857 args->size))
858 return -EFAULT;
859
Chris Wilson4f27b752010-10-14 15:26:45 +0100860 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100861 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100862 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700863
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000865 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100866 ret = -ENOENT;
867 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100868 }
Eric Anholt673a3942008-07-30 12:06:12 -0700869
Chris Wilson7dcd2492010-09-26 20:21:44 +0100870 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000871 if (args->offset > obj->base.size ||
872 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100873 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100874 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100875 }
876
Chris Wilsondb53a302011-02-03 11:57:46 +0000877 trace_i915_gem_object_pread(obj, args->offset, args->size);
878
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200879 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700880
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530881 /* pread for non shmem backed objects */
882 if (ret == -EFAULT || ret == -ENODEV)
883 ret = i915_gem_gtt_pread(dev, obj, args->size,
884 args->offset, args->data_ptr);
885
Chris Wilson35b62a82010-09-26 20:23:38 +0100886out:
Chris Wilson05394f32010-11-08 19:18:58 +0000887 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100888unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100889 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700890 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700891}
892
Keith Packard0839ccb2008-10-30 19:38:48 -0700893/* This is the fast write path which cannot handle
894 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700895 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700896
Keith Packard0839ccb2008-10-30 19:38:48 -0700897static inline int
898fast_user_write(struct io_mapping *mapping,
899 loff_t page_base, int page_offset,
900 char __user *user_data,
901 int length)
902{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700903 void __iomem *vaddr_atomic;
904 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700905 unsigned long unwritten;
906
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700907 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700908 /* We can use the cpu mem copy function because this is X86. */
909 vaddr = (void __force*)vaddr_atomic + page_offset;
910 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -0700911 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700912 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100913 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700914}
915
Eric Anholt3de09aa2009-03-09 09:42:23 -0700916/**
917 * This is the fast pwrite path, where we copy the data directly from the
918 * user into the GTT, uncached.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100919 * @dev: drm device pointer
920 * @obj: i915 gem object
921 * @args: pwrite arguments structure
922 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -0700923 */
Eric Anholt673a3942008-07-30 12:06:12 -0700924static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530925i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +0000926 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700927 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000928 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700929{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530930 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530931 struct drm_device *dev = obj->base.dev;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530932 struct drm_mm_node node;
933 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700934 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530935 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530936 bool hit_slow_path = false;
937
938 if (obj->tiling_mode != I915_TILING_NONE)
939 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +0200940
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100941 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530942 if (ret) {
943 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
944 if (ret)
945 goto out;
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret) {
949 remove_mappable_node(&node);
950 goto out;
951 }
952
953 i915_gem_object_pin_pages(obj);
954 } else {
955 node.start = i915_gem_obj_ggtt_offset(obj);
956 node.allocated = false;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530957 ret = i915_gem_object_put_fence(obj);
958 if (ret)
959 goto out_unpin;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530960 }
Daniel Vetter935aaa62012-03-25 19:47:35 +0200961
962 ret = i915_gem_object_set_to_gtt_domain(obj, true);
963 if (ret)
964 goto out_unpin;
965
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700966 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530967 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200968
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530969 user_data = u64_to_user_ptr(args->data_ptr);
970 offset = args->offset;
971 remain = args->size;
972 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -0700973 /* Operation in this page
974 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700975 * page_base = page offset within aperture
976 * page_offset = offset within page
977 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +0530979 u32 page_base = node.start;
980 unsigned page_offset = offset_in_page(offset);
981 unsigned page_length = PAGE_SIZE - page_offset;
982 page_length = remain < page_length ? remain : page_length;
983 if (node.allocated) {
984 wmb(); /* flush the write before we modify the GGTT */
985 ggtt->base.insert_page(&ggtt->base,
986 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
987 node.start, I915_CACHE_NONE, 0);
988 wmb(); /* flush modifications to the GGTT (insert_page) */
989 } else {
990 page_base += offset & PAGE_MASK;
991 }
Keith Packard0839ccb2008-10-30 19:38:48 -0700992 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700993 * source page isn't available. Return the error and we'll
994 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530995 * If the object is non-shmem backed, we retry again with the
996 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -0700997 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300998 if (fast_user_write(ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +0200999 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 hit_slow_path = true;
1001 mutex_unlock(&dev->struct_mutex);
1002 if (slow_user_access(ggtt->mappable,
1003 page_base,
1004 page_offset, user_data,
1005 page_length, true)) {
1006 ret = -EFAULT;
1007 mutex_lock(&dev->struct_mutex);
1008 goto out_flush;
1009 }
1010
1011 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001012 }
Eric Anholt673a3942008-07-30 12:06:12 -07001013
Keith Packard0839ccb2008-10-30 19:38:48 -07001014 remain -= page_length;
1015 user_data += page_length;
1016 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001017 }
Eric Anholt673a3942008-07-30 12:06:12 -07001018
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001019out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301020 if (hit_slow_path) {
1021 if (ret == 0 &&
1022 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1023 /* The user has modified the object whilst we tried
1024 * reading from it, and we now have no idea what domain
1025 * the pages should be in. As we have just been touching
1026 * them directly, flush everything back to the GTT
1027 * domain.
1028 */
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 }
1031 }
1032
Rodrigo Vivide152b62015-07-07 16:28:51 -07001033 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001034out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301035 if (node.allocated) {
1036 wmb();
1037 ggtt->base.clear_range(&ggtt->base,
1038 node.start, node.size,
1039 true);
1040 i915_gem_object_unpin_pages(obj);
1041 remove_mappable_node(&node);
1042 } else {
1043 i915_gem_object_ggtt_unpin(obj);
1044 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001045out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001046 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001047}
1048
Daniel Vetterd174bd62012-03-25 19:47:40 +02001049/* Per-page copy function for the shmem pwrite fastpath.
1050 * Flushes invalid cachelines before writing to the target if
1051 * needs_clflush_before is set and flushes out any written cachelines after
1052 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001053static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001054shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1055 char __user *user_data,
1056 bool page_do_bit17_swizzling,
1057 bool needs_clflush_before,
1058 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001059{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001060 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001061 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001062
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001063 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001064 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001065
Daniel Vetterd174bd62012-03-25 19:47:40 +02001066 vaddr = kmap_atomic(page);
1067 if (needs_clflush_before)
1068 drm_clflush_virt_range(vaddr + shmem_page_offset,
1069 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001070 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1071 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001072 if (needs_clflush_after)
1073 drm_clflush_virt_range(vaddr + shmem_page_offset,
1074 page_length);
1075 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001076
Chris Wilson755d2212012-09-04 21:02:55 +01001077 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001078}
1079
Daniel Vetterd174bd62012-03-25 19:47:40 +02001080/* Only difference to the fast-path function is that this can handle bit17
1081 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001082static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001083shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1084 char __user *user_data,
1085 bool page_do_bit17_swizzling,
1086 bool needs_clflush_before,
1087 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001088{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001089 char *vaddr;
1090 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001091
Daniel Vetterd174bd62012-03-25 19:47:40 +02001092 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001093 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001094 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1095 page_length,
1096 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001097 if (page_do_bit17_swizzling)
1098 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001099 user_data,
1100 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001101 else
1102 ret = __copy_from_user(vaddr + shmem_page_offset,
1103 user_data,
1104 page_length);
1105 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001106 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1107 page_length,
1108 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001109 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001110
Chris Wilson755d2212012-09-04 21:02:55 +01001111 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001112}
1113
Eric Anholt40123c12009-03-09 13:42:30 -07001114static int
Daniel Vettere244a442012-03-25 19:47:28 +02001115i915_gem_shmem_pwrite(struct drm_device *dev,
1116 struct drm_i915_gem_object *obj,
1117 struct drm_i915_gem_pwrite *args,
1118 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001119{
Eric Anholt40123c12009-03-09 13:42:30 -07001120 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001121 loff_t offset;
1122 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001123 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001124 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001125 int hit_slowpath = 0;
Daniel Vetter58642882012-03-25 19:47:37 +02001126 int needs_clflush_after = 0;
1127 int needs_clflush_before = 0;
Imre Deak67d5a502013-02-18 19:28:02 +02001128 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001129
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001130 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001131 remain = args->size;
1132
Daniel Vetter8c599672011-12-14 13:57:31 +01001133 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001134
Daniel Vetter58642882012-03-25 19:47:37 +02001135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1136 /* If we're not in the cpu write domain, set ourself into the gtt
1137 * write domain and manually flush cachelines (if required). This
1138 * optimizes for the case when the gpu will use the data
1139 * right away and we therefore have to clflush anyway. */
Chris Wilson2c225692013-08-09 12:26:45 +01001140 needs_clflush_after = cpu_write_needs_clflush(obj);
Ben Widawsky23f54482013-09-11 14:57:48 -07001141 ret = i915_gem_object_wait_rendering(obj, false);
1142 if (ret)
1143 return ret;
Daniel Vetter58642882012-03-25 19:47:37 +02001144 }
Chris Wilsonc76ce032013-08-08 14:41:03 +01001145 /* Same trick applies to invalidate partially written cachelines read
1146 * before writing. */
1147 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1148 needs_clflush_before =
1149 !cpu_cache_is_coherent(dev, obj->cache_level);
Daniel Vetter58642882012-03-25 19:47:37 +02001150
Chris Wilson755d2212012-09-04 21:02:55 +01001151 ret = i915_gem_object_get_pages(obj);
1152 if (ret)
1153 return ret;
1154
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -07001155 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001156
Chris Wilson755d2212012-09-04 21:02:55 +01001157 i915_gem_object_pin_pages(obj);
1158
Eric Anholt40123c12009-03-09 13:42:30 -07001159 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +00001160 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -07001161
Imre Deak67d5a502013-02-18 19:28:02 +02001162 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1163 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001164 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001165 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001166
Chris Wilson9da3da62012-06-01 15:20:22 +01001167 if (remain <= 0)
1168 break;
1169
Eric Anholt40123c12009-03-09 13:42:30 -07001170 /* Operation in this page
1171 *
Eric Anholt40123c12009-03-09 13:42:30 -07001172 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001173 * page_length = bytes to copy for this page
1174 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001175 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001176
1177 page_length = remain;
1178 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1179 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001180
Daniel Vetter58642882012-03-25 19:47:37 +02001181 /* If we don't overwrite a cacheline completely we need to be
1182 * careful to have up-to-date data by first clflushing. Don't
1183 * overcomplicate things and flush the entire patch. */
1184 partial_cacheline_write = needs_clflush_before &&
1185 ((shmem_page_offset | page_length)
1186 & (boot_cpu_data.x86_clflush_size - 1));
1187
Daniel Vetter8c599672011-12-14 13:57:31 +01001188 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1189 (page_to_phys(page) & (1 << 17)) != 0;
1190
Daniel Vetterd174bd62012-03-25 19:47:40 +02001191 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1192 user_data, page_do_bit17_swizzling,
1193 partial_cacheline_write,
1194 needs_clflush_after);
1195 if (ret == 0)
1196 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001197
Daniel Vettere244a442012-03-25 19:47:28 +02001198 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001199 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001200 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
Eric Anholt40123c12009-03-09 13:42:30 -07001204
Daniel Vettere244a442012-03-25 19:47:28 +02001205 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001206
Chris Wilson755d2212012-09-04 21:02:55 +01001207 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001208 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001209
Chris Wilson17793c92014-03-07 08:30:36 +00001210next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001211 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001212 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001213 offset += page_length;
1214 }
1215
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001216out:
Chris Wilson755d2212012-09-04 21:02:55 +01001217 i915_gem_object_unpin_pages(obj);
1218
Daniel Vettere244a442012-03-25 19:47:28 +02001219 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001220 /*
1221 * Fixup: Flush cpu caches in case we didn't flush the dirty
1222 * cachelines in-line while writing and the object moved
1223 * out of the cpu write domain while we've dropped the lock.
1224 */
1225 if (!needs_clflush_after &&
1226 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001227 if (i915_gem_clflush_object(obj, obj->pin_display))
Ville Syrjäläed75a552015-08-11 19:47:10 +03001228 needs_clflush_after = true;
Daniel Vettere244a442012-03-25 19:47:28 +02001229 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001230 }
Eric Anholt40123c12009-03-09 13:42:30 -07001231
Daniel Vetter58642882012-03-25 19:47:37 +02001232 if (needs_clflush_after)
Chris Wilsonc0336662016-05-06 15:40:21 +01001233 i915_gem_chipset_flush(to_i915(dev));
Ville Syrjäläed75a552015-08-11 19:47:10 +03001234 else
1235 obj->cache_dirty = true;
Daniel Vetter58642882012-03-25 19:47:37 +02001236
Rodrigo Vivide152b62015-07-07 16:28:51 -07001237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
1241/**
1242 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001243 * @dev: drm device
1244 * @data: ioctl data blob
1245 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001246 *
1247 * On error, the contents of the buffer that were to be modified are undefined.
1248 */
1249int
1250i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001251 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Imre Deak5d77d9c2014-11-12 16:40:35 +02001253 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001254 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001255 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001256 int ret;
1257
1258 if (args->size == 0)
1259 return 0;
1260
1261 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001262 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001263 args->size))
1264 return -EFAULT;
1265
Jani Nikulad330a952014-01-21 11:24:25 +02001266 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001267 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001268 args->size);
1269 if (ret)
1270 return -EFAULT;
1271 }
Eric Anholt673a3942008-07-30 12:06:12 -07001272
Imre Deak5d77d9c2014-11-12 16:40:35 +02001273 intel_runtime_pm_get(dev_priv);
1274
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001275 ret = i915_mutex_lock_interruptible(dev);
1276 if (ret)
Imre Deak5d77d9c2014-11-12 16:40:35 +02001277 goto put_rpm;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001278
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001280 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001281 ret = -ENOENT;
1282 goto unlock;
1283 }
Eric Anholt673a3942008-07-30 12:06:12 -07001284
Chris Wilson7dcd2492010-09-26 20:21:44 +01001285 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001286 if (args->offset > obj->base.size ||
1287 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001288 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +01001289 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001290 }
1291
Chris Wilsondb53a302011-02-03 11:57:46 +00001292 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1293
Daniel Vetter935aaa62012-03-25 19:47:35 +02001294 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001295 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1296 * it would end up going through the fenced access, and we'll get
1297 * different detiling behavior between reading and writing.
1298 * pread/pwrite currently are reading and writing from the CPU
1299 * perspective, requiring manual detiling by the client.
1300 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001301 if (!i915_gem_object_has_struct_page(obj) ||
1302 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301303 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001304 /* Note that the gtt paths might fail with non-page-backed user
1305 * pointers (e.g. gtt mappings when moving data between
1306 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001307 }
Eric Anholt673a3942008-07-30 12:06:12 -07001308
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301309 if (ret == -EFAULT) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001310 if (obj->phys_handle)
1311 ret = i915_gem_phys_pwrite(obj, args, file);
Chris Wilson6eae0052016-06-20 15:05:52 +01001312 else if (i915_gem_object_has_struct_page(obj))
Chris Wilson6a2c4232014-11-04 04:51:40 -08001313 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301314 else
1315 ret = -ENODEV;
Chris Wilson6a2c4232014-11-04 04:51:40 -08001316 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001317
Chris Wilson35b62a82010-09-26 20:23:38 +01001318out:
Chris Wilson05394f32010-11-08 19:18:58 +00001319 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001320unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001321 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001322put_rpm:
1323 intel_runtime_pm_put(dev_priv);
1324
Eric Anholt673a3942008-07-30 12:06:12 -07001325 return ret;
1326}
1327
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001328static int
1329i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
Chris Wilsonb3612372012-08-24 09:35:08 +01001330{
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001331 if (__i915_terminally_wedged(reset_counter))
1332 return -EIO;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001333
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001334 if (__i915_reset_in_progress(reset_counter)) {
Chris Wilsonb3612372012-08-24 09:35:08 +01001335 /* Non-interruptible callers can't handle -EAGAIN, hence return
1336 * -EIO unconditionally for these. */
1337 if (!interruptible)
1338 return -EIO;
1339
Chris Wilsond98c52c2016-04-13 17:35:05 +01001340 return -EAGAIN;
Chris Wilsonb3612372012-08-24 09:35:08 +01001341 }
1342
1343 return 0;
1344}
1345
Chris Wilson094f9a52013-09-25 17:34:55 +01001346static void fake_irq(unsigned long data)
1347{
1348 wake_up_process((struct task_struct *)data);
1349}
1350
1351static bool missed_irq(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001352 struct intel_engine_cs *engine)
Chris Wilson094f9a52013-09-25 17:34:55 +01001353{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001354 return test_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings);
Chris Wilson094f9a52013-09-25 17:34:55 +01001355}
1356
Chris Wilsonca5b7212015-12-11 11:32:58 +00001357static unsigned long local_clock_us(unsigned *cpu)
1358{
1359 unsigned long t;
1360
1361 /* Cheaply and approximately convert from nanoseconds to microseconds.
1362 * The result and subsequent calculations are also defined in the same
1363 * approximate microseconds units. The principal source of timing
1364 * error here is from the simple truncation.
1365 *
1366 * Note that local_clock() is only defined wrt to the current CPU;
1367 * the comparisons are no longer valid if we switch CPUs. Instead of
1368 * blocking preemption for the entire busywait, we can detect the CPU
1369 * switch and use that as indicator of system load and a reason to
1370 * stop busywaiting, see busywait_stop().
1371 */
1372 *cpu = get_cpu();
1373 t = local_clock() >> 10;
1374 put_cpu();
1375
1376 return t;
1377}
1378
1379static bool busywait_stop(unsigned long timeout, unsigned cpu)
1380{
1381 unsigned this_cpu;
1382
1383 if (time_after(local_clock_us(&this_cpu), timeout))
1384 return true;
1385
1386 return this_cpu != cpu;
1387}
1388
Chris Wilson91b0c352015-12-11 11:32:57 +00001389static int __i915_spin_request(struct drm_i915_gem_request *req, int state)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001390{
Chris Wilson2def4ad92015-04-07 16:20:41 +01001391 unsigned long timeout;
Chris Wilsonca5b7212015-12-11 11:32:58 +00001392 unsigned cpu;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001393
Chris Wilsonca5b7212015-12-11 11:32:58 +00001394 /* When waiting for high frequency requests, e.g. during synchronous
1395 * rendering split between the CPU and GPU, the finite amount of time
1396 * required to set up the irq and wait upon it limits the response
1397 * rate. By busywaiting on the request completion for a short while we
1398 * can service the high frequency waits as quick as possible. However,
1399 * if it is a slow request, we want to sleep as quickly as possible.
1400 * The tradeoff between waiting and sleeping is roughly the time it
1401 * takes to sleep on a request, on the order of a microsecond.
1402 */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001403
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001404 if (req->engine->irq_refcount)
Chris Wilson2def4ad92015-04-07 16:20:41 +01001405 return -EBUSY;
1406
Chris Wilson821485d2015-12-11 11:32:59 +00001407 /* Only spin if we know the GPU is processing this request */
1408 if (!i915_gem_request_started(req, true))
1409 return -EAGAIN;
1410
Chris Wilsonca5b7212015-12-11 11:32:58 +00001411 timeout = local_clock_us(&cpu) + 5;
Chris Wilson2def4ad92015-04-07 16:20:41 +01001412 while (!need_resched()) {
Daniel Vettereed29a52015-05-21 14:21:25 +02001413 if (i915_gem_request_completed(req, true))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001414 return 0;
1415
Chris Wilson91b0c352015-12-11 11:32:57 +00001416 if (signal_pending_state(state, current))
1417 break;
1418
Chris Wilsonca5b7212015-12-11 11:32:58 +00001419 if (busywait_stop(timeout, cpu))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001420 break;
1421
1422 cpu_relax_lowlatency();
1423 }
Chris Wilson821485d2015-12-11 11:32:59 +00001424
Daniel Vettereed29a52015-05-21 14:21:25 +02001425 if (i915_gem_request_completed(req, false))
Chris Wilson2def4ad92015-04-07 16:20:41 +01001426 return 0;
1427
1428 return -EAGAIN;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001429}
1430
Chris Wilsonb3612372012-08-24 09:35:08 +01001431/**
John Harrison9c654812014-11-24 18:49:35 +00001432 * __i915_wait_request - wait until execution of request has finished
1433 * @req: duh!
Chris Wilsonb3612372012-08-24 09:35:08 +01001434 * @interruptible: do an interruptible wait (normally yes)
1435 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001436 * @rps: RPS client
Chris Wilsonb3612372012-08-24 09:35:08 +01001437 *
Daniel Vetterf69061b2012-12-06 09:01:42 +01001438 * Note: It is of utmost importance that the passed in seqno and reset_counter
1439 * values have been read by the caller in an smp safe manner. Where read-side
1440 * locks are involved, it is sufficient to read the reset_counter before
1441 * unlocking the lock that protects the seqno. For lockless tricks, the
1442 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1443 * inserted.
1444 *
John Harrison9c654812014-11-24 18:49:35 +00001445 * Returns 0 if the request was found within the alloted time. Else returns the
Chris Wilsonb3612372012-08-24 09:35:08 +01001446 * errno with remaining time filled in timeout argument.
1447 */
John Harrison9c654812014-11-24 18:49:35 +00001448int __i915_wait_request(struct drm_i915_gem_request *req,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001449 bool interruptible,
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001450 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001451 struct intel_rps_client *rps)
Chris Wilsonb3612372012-08-24 09:35:08 +01001452{
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001453 struct intel_engine_cs *engine = i915_gem_request_get_engine(req);
Chris Wilsonc0336662016-05-06 15:40:21 +01001454 struct drm_i915_private *dev_priv = req->i915;
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001455 const bool irq_test_in_progress =
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001456 ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_engine_flag(engine);
Chris Wilson91b0c352015-12-11 11:32:57 +00001457 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
Chris Wilson094f9a52013-09-25 17:34:55 +01001458 DEFINE_WAIT(wait);
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001459 unsigned long timeout_expire;
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001460 s64 before = 0; /* Only to silence a compiler warning. */
Chris Wilsonb3612372012-08-24 09:35:08 +01001461 int ret;
1462
Jesse Barnes9df7575f2014-06-20 09:29:20 -07001463 WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled");
Paulo Zanonic67a4702013-08-19 13:18:09 -03001464
Chris Wilsonb4716182015-04-27 13:41:17 +01001465 if (list_empty(&req->list))
1466 return 0;
1467
John Harrison1b5a4332014-11-24 18:49:42 +00001468 if (i915_gem_request_completed(req, true))
Chris Wilsonb3612372012-08-24 09:35:08 +01001469 return 0;
1470
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001471 timeout_expire = 0;
1472 if (timeout) {
1473 if (WARN_ON(*timeout < 0))
1474 return -EINVAL;
1475
1476 if (*timeout == 0)
1477 return -ETIME;
1478
1479 timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout);
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001480
1481 /*
1482 * Record current time in case interrupted by signal, or wedged.
1483 */
1484 before = ktime_get_raw_ns();
Chris Wilsonbb6d1982015-11-26 13:31:42 +00001485 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001486
Chris Wilson2e1b8732015-04-27 13:41:22 +01001487 if (INTEL_INFO(dev_priv)->gen >= 6)
Chris Wilsone61b9952015-04-27 13:41:24 +01001488 gen6_rps_boost(dev_priv, rps, req->emitted_jiffies);
Chris Wilsonb3612372012-08-24 09:35:08 +01001489
John Harrison74328ee2014-11-24 18:49:38 +00001490 trace_i915_gem_request_wait_begin(req);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001491
1492 /* Optimistic spin for the next jiffie before touching IRQs */
Chris Wilson91b0c352015-12-11 11:32:57 +00001493 ret = __i915_spin_request(req, state);
Chris Wilson2def4ad92015-04-07 16:20:41 +01001494 if (ret == 0)
1495 goto out;
1496
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001497 if (!irq_test_in_progress && WARN_ON(!engine->irq_get(engine))) {
Chris Wilson2def4ad92015-04-07 16:20:41 +01001498 ret = -ENODEV;
1499 goto out;
1500 }
1501
Chris Wilson094f9a52013-09-25 17:34:55 +01001502 for (;;) {
1503 struct timer_list timer;
Chris Wilsonb3612372012-08-24 09:35:08 +01001504
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001505 prepare_to_wait(&engine->irq_queue, &wait, state);
Chris Wilsonb3612372012-08-24 09:35:08 +01001506
Daniel Vetterf69061b2012-12-06 09:01:42 +01001507 /* We need to check whether any gpu reset happened in between
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001508 * the request being submitted and now. If a reset has occurred,
1509 * the request is effectively complete (we either are in the
1510 * process of or have discarded the rendering and completely
1511 * reset the GPU. The results of the request are lost and we
1512 * are free to continue on with the original operation.
1513 */
Chris Wilson299259a2016-04-13 17:35:06 +01001514 if (req->reset_counter != i915_reset_counter(&dev_priv->gpu_error)) {
Chris Wilsonf4457ae2016-04-13 17:35:08 +01001515 ret = 0;
Chris Wilson094f9a52013-09-25 17:34:55 +01001516 break;
1517 }
Daniel Vetterf69061b2012-12-06 09:01:42 +01001518
John Harrison1b5a4332014-11-24 18:49:42 +00001519 if (i915_gem_request_completed(req, false)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001520 ret = 0;
1521 break;
1522 }
Chris Wilsonb3612372012-08-24 09:35:08 +01001523
Chris Wilson91b0c352015-12-11 11:32:57 +00001524 if (signal_pending_state(state, current)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001525 ret = -ERESTARTSYS;
1526 break;
1527 }
1528
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001529 if (timeout && time_after_eq(jiffies, timeout_expire)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01001530 ret = -ETIME;
1531 break;
1532 }
1533
1534 timer.function = NULL;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001535 if (timeout || missed_irq(dev_priv, engine)) {
Mika Kuoppala47e9766d2013-12-10 17:02:43 +02001536 unsigned long expire;
1537
Chris Wilson094f9a52013-09-25 17:34:55 +01001538 setup_timer_on_stack(&timer, fake_irq, (unsigned long)current);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001539 expire = missed_irq(dev_priv, engine) ? jiffies + 1 : timeout_expire;
Chris Wilson094f9a52013-09-25 17:34:55 +01001540 mod_timer(&timer, expire);
1541 }
1542
Chris Wilson5035c272013-10-04 09:58:46 +01001543 io_schedule();
Chris Wilson094f9a52013-09-25 17:34:55 +01001544
Chris Wilson094f9a52013-09-25 17:34:55 +01001545 if (timer.function) {
1546 del_singleshot_timer_sync(&timer);
1547 destroy_timer_on_stack(&timer);
1548 }
1549 }
Mika Kuoppala168c3f22013-12-12 17:54:42 +02001550 if (!irq_test_in_progress)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001551 engine->irq_put(engine);
Chris Wilson094f9a52013-09-25 17:34:55 +01001552
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001553 finish_wait(&engine->irq_queue, &wait);
Chris Wilsonb3612372012-08-24 09:35:08 +01001554
Chris Wilson2def4ad92015-04-07 16:20:41 +01001555out:
Chris Wilson2def4ad92015-04-07 16:20:41 +01001556 trace_i915_gem_request_wait_end(req);
1557
Chris Wilsonb3612372012-08-24 09:35:08 +01001558 if (timeout) {
Tvrtko Ursuline0313db2016-01-15 15:11:12 +00001559 s64 tres = *timeout - (ktime_get_raw_ns() - before);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001560
1561 *timeout = tres < 0 ? 0 : tres;
Daniel Vetter9cca3062014-11-28 10:29:55 +01001562
1563 /*
1564 * Apparently ktime isn't accurate enough and occasionally has a
1565 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1566 * things up to make the test happy. We allow up to 1 jiffy.
1567 *
1568 * This is a regrssion from the timespec->ktime conversion.
1569 */
1570 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1571 *timeout = 0;
Chris Wilsonb3612372012-08-24 09:35:08 +01001572 }
1573
Chris Wilson094f9a52013-09-25 17:34:55 +01001574 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001575}
1576
John Harrisonfcfa423c2015-05-29 17:44:12 +01001577int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1578 struct drm_file *file)
1579{
John Harrisonfcfa423c2015-05-29 17:44:12 +01001580 struct drm_i915_file_private *file_priv;
1581
1582 WARN_ON(!req || !file || req->file_priv);
1583
1584 if (!req || !file)
1585 return -EINVAL;
1586
1587 if (req->file_priv)
1588 return -EINVAL;
1589
John Harrisonfcfa423c2015-05-29 17:44:12 +01001590 file_priv = file->driver_priv;
1591
1592 spin_lock(&file_priv->mm.lock);
1593 req->file_priv = file_priv;
1594 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1595 spin_unlock(&file_priv->mm.lock);
1596
1597 req->pid = get_pid(task_pid(current));
1598
1599 return 0;
1600}
1601
Chris Wilsonb4716182015-04-27 13:41:17 +01001602static inline void
1603i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1604{
1605 struct drm_i915_file_private *file_priv = request->file_priv;
1606
1607 if (!file_priv)
1608 return;
1609
1610 spin_lock(&file_priv->mm.lock);
1611 list_del(&request->client_list);
1612 request->file_priv = NULL;
1613 spin_unlock(&file_priv->mm.lock);
John Harrisonfcfa423c2015-05-29 17:44:12 +01001614
1615 put_pid(request->pid);
1616 request->pid = NULL;
Chris Wilsonb4716182015-04-27 13:41:17 +01001617}
1618
1619static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1620{
1621 trace_i915_gem_request_retire(request);
1622
1623 /* We know the GPU must have read the request to have
1624 * sent us the seqno + interrupt, so use the position
1625 * of tail of the request to update the last known position
1626 * of the GPU head.
1627 *
1628 * Note this requires that we are always called in request
1629 * completion order.
1630 */
1631 request->ringbuf->last_retired_head = request->postfix;
1632
1633 list_del_init(&request->list);
1634 i915_gem_request_remove_from_client(request);
1635
Chris Wilsona16a4052016-04-28 09:56:56 +01001636 if (request->previous_context) {
Chris Wilson73db04c2016-04-28 09:56:55 +01001637 if (i915.enable_execlists)
Chris Wilsona16a4052016-04-28 09:56:56 +01001638 intel_lr_context_unpin(request->previous_context,
1639 request->engine);
Chris Wilson73db04c2016-04-28 09:56:55 +01001640 }
1641
Chris Wilsona16a4052016-04-28 09:56:56 +01001642 i915_gem_context_unreference(request->ctx);
Chris Wilsonb4716182015-04-27 13:41:17 +01001643 i915_gem_request_unreference(request);
1644}
1645
1646static void
1647__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1648{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001649 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb4716182015-04-27 13:41:17 +01001650 struct drm_i915_gem_request *tmp;
1651
Chris Wilsonc0336662016-05-06 15:40:21 +01001652 lockdep_assert_held(&engine->i915->dev->struct_mutex);
Chris Wilsonb4716182015-04-27 13:41:17 +01001653
1654 if (list_empty(&req->list))
1655 return;
1656
1657 do {
1658 tmp = list_first_entry(&engine->request_list,
1659 typeof(*tmp), list);
1660
1661 i915_gem_request_retire(tmp);
1662 } while (tmp != req);
1663
1664 WARN_ON(i915_verify_lists(engine->dev));
1665}
1666
Chris Wilsonb3612372012-08-24 09:35:08 +01001667/**
Daniel Vettera4b3a572014-11-26 14:17:05 +01001668 * Waits for a request to be signaled, and cleans up the
Chris Wilsonb3612372012-08-24 09:35:08 +01001669 * request and object lists appropriately for that event.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001670 * @req: request to wait on
Chris Wilsonb3612372012-08-24 09:35:08 +01001671 */
1672int
Daniel Vettera4b3a572014-11-26 14:17:05 +01001673i915_wait_request(struct drm_i915_gem_request *req)
Chris Wilsonb3612372012-08-24 09:35:08 +01001674{
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001675 struct drm_i915_private *dev_priv = req->i915;
Daniel Vettera4b3a572014-11-26 14:17:05 +01001676 bool interruptible;
Chris Wilsonb3612372012-08-24 09:35:08 +01001677 int ret;
1678
Daniel Vettera4b3a572014-11-26 14:17:05 +01001679 interruptible = dev_priv->mm.interruptible;
1680
Tvrtko Ursulin791bee12016-04-19 16:46:09 +01001681 BUG_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
Chris Wilsonb3612372012-08-24 09:35:08 +01001682
Chris Wilson299259a2016-04-13 17:35:06 +01001683 ret = __i915_wait_request(req, interruptible, NULL, NULL);
Chris Wilsonb4716182015-04-27 13:41:17 +01001684 if (ret)
1685 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001686
Chris Wilsone075a322016-05-13 11:57:22 +01001687 /* If the GPU hung, we want to keep the requests to find the guilty. */
1688 if (req->reset_counter == i915_reset_counter(&dev_priv->gpu_error))
1689 __i915_gem_request_retire__upto(req);
1690
Chris Wilsond26e3af2013-06-29 22:05:26 +01001691 return 0;
1692}
1693
Chris Wilsonb3612372012-08-24 09:35:08 +01001694/**
1695 * Ensures that all rendering to the object has completed and the object is
1696 * safe to unbind from the GTT or access from the CPU.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001697 * @obj: i915 gem object
1698 * @readonly: waiting for read access or write
Chris Wilsonb3612372012-08-24 09:35:08 +01001699 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01001700int
Chris Wilsonb3612372012-08-24 09:35:08 +01001701i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1702 bool readonly)
1703{
Chris Wilsonb4716182015-04-27 13:41:17 +01001704 int ret, i;
Chris Wilsonb3612372012-08-24 09:35:08 +01001705
Chris Wilsonb4716182015-04-27 13:41:17 +01001706 if (!obj->active)
Chris Wilsonb3612372012-08-24 09:35:08 +01001707 return 0;
1708
Chris Wilsonb4716182015-04-27 13:41:17 +01001709 if (readonly) {
1710 if (obj->last_write_req != NULL) {
1711 ret = i915_wait_request(obj->last_write_req);
1712 if (ret)
1713 return ret;
Chris Wilsonb3612372012-08-24 09:35:08 +01001714
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001715 i = obj->last_write_req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001716 if (obj->last_read_req[i] == obj->last_write_req)
1717 i915_gem_object_retire__read(obj, i);
1718 else
1719 i915_gem_object_retire__write(obj);
1720 }
1721 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001722 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001723 if (obj->last_read_req[i] == NULL)
1724 continue;
1725
1726 ret = i915_wait_request(obj->last_read_req[i]);
1727 if (ret)
1728 return ret;
1729
1730 i915_gem_object_retire__read(obj, i);
1731 }
Chris Wilsond501b1d2016-04-13 17:35:02 +01001732 GEM_BUG_ON(obj->active);
Chris Wilsonb4716182015-04-27 13:41:17 +01001733 }
1734
1735 return 0;
1736}
1737
1738static void
1739i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1740 struct drm_i915_gem_request *req)
1741{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001742 int ring = req->engine->id;
Chris Wilsonb4716182015-04-27 13:41:17 +01001743
1744 if (obj->last_read_req[ring] == req)
1745 i915_gem_object_retire__read(obj, ring);
1746 else if (obj->last_write_req == req)
1747 i915_gem_object_retire__write(obj);
1748
Chris Wilsone075a322016-05-13 11:57:22 +01001749 if (req->reset_counter == i915_reset_counter(&req->i915->gpu_error))
1750 __i915_gem_request_retire__upto(req);
Chris Wilsonb3612372012-08-24 09:35:08 +01001751}
1752
Chris Wilson3236f572012-08-24 09:35:09 +01001753/* A nonblocking variant of the above wait. This is a highly dangerous routine
1754 * as the object state may change during this call.
1755 */
1756static __must_check int
1757i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001758 struct intel_rps_client *rps,
Chris Wilson3236f572012-08-24 09:35:09 +01001759 bool readonly)
1760{
1761 struct drm_device *dev = obj->base.dev;
1762 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001763 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01001764 int ret, i, n = 0;
Chris Wilson3236f572012-08-24 09:35:09 +01001765
1766 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1767 BUG_ON(!dev_priv->mm.interruptible);
1768
Chris Wilsonb4716182015-04-27 13:41:17 +01001769 if (!obj->active)
Chris Wilson3236f572012-08-24 09:35:09 +01001770 return 0;
1771
Chris Wilsonb4716182015-04-27 13:41:17 +01001772 if (readonly) {
1773 struct drm_i915_gem_request *req;
1774
1775 req = obj->last_write_req;
1776 if (req == NULL)
1777 return 0;
1778
Chris Wilsonb4716182015-04-27 13:41:17 +01001779 requests[n++] = i915_gem_request_reference(req);
1780 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001781 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01001782 struct drm_i915_gem_request *req;
1783
1784 req = obj->last_read_req[i];
1785 if (req == NULL)
1786 continue;
1787
Chris Wilsonb4716182015-04-27 13:41:17 +01001788 requests[n++] = i915_gem_request_reference(req);
1789 }
1790 }
1791
1792 mutex_unlock(&dev->struct_mutex);
Chris Wilson299259a2016-04-13 17:35:06 +01001793 ret = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +01001794 for (i = 0; ret == 0 && i < n; i++)
Chris Wilson299259a2016-04-13 17:35:06 +01001795 ret = __i915_wait_request(requests[i], true, NULL, rps);
Chris Wilsonb4716182015-04-27 13:41:17 +01001796 mutex_lock(&dev->struct_mutex);
1797
Chris Wilsonb4716182015-04-27 13:41:17 +01001798 for (i = 0; i < n; i++) {
1799 if (ret == 0)
1800 i915_gem_object_retire_request(obj, requests[i]);
1801 i915_gem_request_unreference(requests[i]);
1802 }
1803
1804 return ret;
Chris Wilson3236f572012-08-24 09:35:09 +01001805}
1806
Chris Wilson2e1b8732015-04-27 13:41:22 +01001807static struct intel_rps_client *to_rps_client(struct drm_file *file)
1808{
1809 struct drm_i915_file_private *fpriv = file->driver_priv;
1810 return &fpriv->rps;
1811}
1812
Chris Wilsonaeecc962016-06-17 14:46:39 -03001813static enum fb_op_origin
1814write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1815{
1816 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1817 ORIGIN_GTT : ORIGIN_CPU;
1818}
1819
Eric Anholt673a3942008-07-30 12:06:12 -07001820/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001821 * Called when user space prepares to use an object with the CPU, either
1822 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001823 * @dev: drm device
1824 * @data: ioctl data blob
1825 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001826 */
1827int
1828i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001829 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001830{
1831 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001832 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001833 uint32_t read_domains = args->read_domains;
1834 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001835 int ret;
1836
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001837 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001838 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001839 return -EINVAL;
1840
Chris Wilson21d509e2009-06-06 09:46:02 +01001841 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001842 return -EINVAL;
1843
1844 /* Having something in the write domain implies it's in the read
1845 * domain, and only that read domain. Enforce that in the request.
1846 */
1847 if (write_domain != 0 && read_domains != write_domain)
1848 return -EINVAL;
1849
Chris Wilson76c1dec2010-09-25 11:22:51 +01001850 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001851 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001852 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001853
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001854 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001855 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001856 ret = -ENOENT;
1857 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001858 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001859
Chris Wilson3236f572012-08-24 09:35:09 +01001860 /* Try to flush the object off the GPU without holding the lock.
1861 * We will repeat the flush holding the lock in the normal manner
1862 * to catch cases where we are gazumped.
1863 */
Chris Wilson6e4930f2014-02-07 18:37:06 -02001864 ret = i915_gem_object_wait_rendering__nonblocking(obj,
Chris Wilson2e1b8732015-04-27 13:41:22 +01001865 to_rps_client(file),
Chris Wilson6e4930f2014-02-07 18:37:06 -02001866 !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001867 if (ret)
1868 goto unref;
1869
Chris Wilson43566de2015-01-02 16:29:29 +05301870 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001871 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301872 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001873 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001874
Daniel Vetter031b6982015-06-26 19:35:16 +02001875 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001876 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001877
Chris Wilson3236f572012-08-24 09:35:09 +01001878unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001879 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001880unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001881 mutex_unlock(&dev->struct_mutex);
1882 return ret;
1883}
1884
1885/**
1886 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001887 * @dev: drm device
1888 * @data: ioctl data blob
1889 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001890 */
1891int
1892i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001893 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001894{
1895 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001896 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001897 int ret = 0;
1898
Chris Wilson76c1dec2010-09-25 11:22:51 +01001899 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001900 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001901 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001902
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001903 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001904 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001905 ret = -ENOENT;
1906 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001907 }
1908
Eric Anholt673a3942008-07-30 12:06:12 -07001909 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson2c225692013-08-09 12:26:45 +01001910 if (obj->pin_display)
Daniel Vettere62b59e2015-01-21 14:53:48 +01001911 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08001912
Chris Wilson05394f32010-11-08 19:18:58 +00001913 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001914unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001915 mutex_unlock(&dev->struct_mutex);
1916 return ret;
1917}
1918
1919/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001920 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1921 * it is mapped to.
1922 * @dev: drm device
1923 * @data: ioctl data blob
1924 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001925 *
1926 * While the mapping holds a reference on the contents of the object, it doesn't
1927 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001928 *
1929 * IMPORTANT:
1930 *
1931 * DRM driver writers who look a this function as an example for how to do GEM
1932 * mmap support, please don't implement mmap support like here. The modern way
1933 * to implement DRM mmap support is with an mmap offset ioctl (like
1934 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1935 * That way debug tooling like valgrind will understand what's going on, hiding
1936 * the mmap call in a driver private ioctl will break that. The i915 driver only
1937 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001938 */
1939int
1940i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001941 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001942{
1943 struct drm_i915_gem_mmap *args = data;
1944 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001945 unsigned long addr;
1946
Akash Goel1816f922015-01-02 16:29:30 +05301947 if (args->flags & ~(I915_MMAP_WC))
1948 return -EINVAL;
1949
Borislav Petkov568a58e2016-03-29 17:42:01 +02001950 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301951 return -ENODEV;
1952
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01001953 obj = drm_gem_object_lookup(file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001954 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001955 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001956
Daniel Vetter1286ff72012-05-10 15:25:09 +02001957 /* prime objects have no backing filp to GEM mmap
1958 * pages from.
1959 */
1960 if (!obj->filp) {
1961 drm_gem_object_unreference_unlocked(obj);
1962 return -EINVAL;
1963 }
1964
Linus Torvalds6be5ceb2012-04-20 17:13:58 -07001965 addr = vm_mmap(obj->filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001966 PROT_READ | PROT_WRITE, MAP_SHARED,
1967 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301968 if (args->flags & I915_MMAP_WC) {
1969 struct mm_struct *mm = current->mm;
1970 struct vm_area_struct *vma;
1971
Michal Hocko80a89a52016-05-23 16:26:11 -07001972 if (down_write_killable(&mm->mmap_sem)) {
1973 drm_gem_object_unreference_unlocked(obj);
1974 return -EINTR;
1975 }
Akash Goel1816f922015-01-02 16:29:30 +05301976 vma = find_vma(mm, addr);
1977 if (vma)
1978 vma->vm_page_prot =
1979 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1980 else
1981 addr = -ENOMEM;
1982 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001983
1984 /* This may race, but that's ok, it only gets set */
1985 WRITE_ONCE(to_intel_bo(obj)->has_wc_mmap, true);
Akash Goel1816f922015-01-02 16:29:30 +05301986 }
Luca Barbieribc9025b2010-02-09 05:49:12 +00001987 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001988 if (IS_ERR((void *)addr))
1989 return addr;
1990
1991 args->addr_ptr = (uint64_t) addr;
1992
1993 return 0;
1994}
1995
Jesse Barnesde151cf2008-11-12 10:03:55 -08001996/**
1997 * i915_gem_fault - fault a page into the GTT
Geliang Tangd9072a32015-09-15 05:58:44 -07001998 * @vma: VMA in question
1999 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08002000 *
2001 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
2002 * from userspace. The fault handler takes care of binding the object to
2003 * the GTT (if needed), allocating and programming a fence register (again,
2004 * only if needed based on whether the old reg is still valid or the object
2005 * is tiled) and inserting a new PTE into the faulting process.
2006 *
2007 * Note that the faulting process may involve evicting existing objects
2008 * from the GTT and/or fence registers to make room. So performance may
2009 * suffer if the GTT working set is large or there are few fence registers
2010 * left.
2011 */
2012int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
2013{
Chris Wilson05394f32010-11-08 19:18:58 +00002014 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
2015 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002016 struct drm_i915_private *dev_priv = to_i915(dev);
2017 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002018 struct i915_ggtt_view view = i915_ggtt_view_normal;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002019 pgoff_t page_offset;
2020 unsigned long pfn;
2021 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002022 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002023
Paulo Zanonif65c9162013-11-27 18:20:34 -02002024 intel_runtime_pm_get(dev_priv);
2025
Jesse Barnesde151cf2008-11-12 10:03:55 -08002026 /* We don't use vmf->pgoff since that has the fake offset */
2027 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
2028 PAGE_SHIFT;
2029
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002030 ret = i915_mutex_lock_interruptible(dev);
2031 if (ret)
2032 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002033
Chris Wilsondb53a302011-02-03 11:57:46 +00002034 trace_i915_gem_object_fault(obj, page_offset, true, write);
2035
Chris Wilson6e4930f2014-02-07 18:37:06 -02002036 /* Try to flush the object off the GPU first without holding the lock.
2037 * Upon reacquiring the lock, we will perform our sanity checks and then
2038 * repeat the flush holding the lock in the normal manner to catch cases
2039 * where we are gazumped.
2040 */
2041 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
2042 if (ret)
2043 goto unlock;
2044
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002045 /* Access to snoopable pages through the GTT is incoherent. */
2046 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01002047 ret = -EFAULT;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00002048 goto unlock;
2049 }
2050
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002051 /* Use a partial view if the object is bigger than the aperture. */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002052 if (obj->base.size >= ggtt->mappable_end &&
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002053 obj->tiling_mode == I915_TILING_NONE) {
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002054 static const unsigned int chunk_size = 256; // 1 MiB
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03002055
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002056 memset(&view, 0, sizeof(view));
2057 view.type = I915_GGTT_VIEW_PARTIAL;
2058 view.params.partial.offset = rounddown(page_offset, chunk_size);
2059 view.params.partial.size =
2060 min_t(unsigned int,
2061 chunk_size,
2062 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
2063 view.params.partial.offset);
2064 }
2065
2066 /* Now pin it into the GTT if needed */
2067 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002068 if (ret)
2069 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002070
Chris Wilsonc9839302012-11-20 10:45:17 +00002071 ret = i915_gem_object_set_to_gtt_domain(obj, write);
2072 if (ret)
2073 goto unpin;
2074
2075 ret = i915_gem_object_get_fence(obj);
2076 if (ret)
2077 goto unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01002078
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002079 /* Finally, remap it using the new GTT offset */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002080 pfn = ggtt->mappable_base +
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002081 i915_gem_obj_ggtt_offset_view(obj, &view);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002082 pfn >>= PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002083
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002084 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
2085 /* Overriding existing pages in partial view does not cause
2086 * us any trouble as TLBs are still valid because the fault
2087 * is due to userspace losing part of the mapping or never
2088 * having accessed it before (at this partials' range).
2089 */
2090 unsigned long base = vma->vm_start +
2091 (view.params.partial.offset << PAGE_SHIFT);
2092 unsigned int i;
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002093
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002094 for (i = 0; i < view.params.partial.size; i++) {
2095 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
Chris Wilsonb90b91d2014-06-10 12:14:40 +01002096 if (ret)
2097 break;
2098 }
2099
2100 obj->fault_mappable = true;
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002101 } else {
2102 if (!obj->fault_mappable) {
2103 unsigned long size = min_t(unsigned long,
2104 vma->vm_end - vma->vm_start,
2105 obj->base.size);
2106 int i;
2107
2108 for (i = 0; i < size >> PAGE_SHIFT; i++) {
2109 ret = vm_insert_pfn(vma,
2110 (unsigned long)vma->vm_start + i * PAGE_SIZE,
2111 pfn + i);
2112 if (ret)
2113 break;
2114 }
2115
2116 obj->fault_mappable = true;
2117 } else
2118 ret = vm_insert_pfn(vma,
2119 (unsigned long)vmf->virtual_address,
2120 pfn + page_offset);
2121 }
Chris Wilsonc9839302012-11-20 10:45:17 +00002122unpin:
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03002123 i915_gem_object_ggtt_unpin_view(obj, &view);
Chris Wilsonc7150892009-09-23 00:43:56 +01002124unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002125 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002126out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002127 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002128 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02002129 /*
2130 * We eat errors when the gpu is terminally wedged to avoid
2131 * userspace unduly crashing (gl has no provisions for mmaps to
2132 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2133 * and so needs to be reported.
2134 */
2135 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02002136 ret = VM_FAULT_SIGBUS;
2137 break;
2138 }
Chris Wilson045e7692010-11-07 09:18:22 +00002139 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02002140 /*
2141 * EAGAIN means the gpu is hung and we'll wait for the error
2142 * handler to reset everything when re-faulting in
2143 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00002144 */
Chris Wilsonc7150892009-09-23 00:43:56 +01002145 case 0:
2146 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00002147 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03002148 case -EBUSY:
2149 /*
2150 * EBUSY is ok: this just means that another thread
2151 * already did the job.
2152 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02002153 ret = VM_FAULT_NOPAGE;
2154 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002155 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002156 ret = VM_FAULT_OOM;
2157 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002158 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00002159 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02002160 ret = VM_FAULT_SIGBUS;
2161 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002162 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02002163 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02002164 ret = VM_FAULT_SIGBUS;
2165 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002166 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02002167
2168 intel_runtime_pm_put(dev_priv);
2169 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002170}
2171
2172/**
Chris Wilson901782b2009-07-10 08:18:50 +01002173 * i915_gem_release_mmap - remove physical page mappings
2174 * @obj: obj in question
2175 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002176 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01002177 * relinquish ownership of the pages back to the system.
2178 *
2179 * It is vital that we remove the page mapping if we have mapped a tiled
2180 * object through the GTT and then lose the fence register due to
2181 * resource pressure. Similarly if the object has been moved out of the
2182 * aperture, than pages mapped into userspace must be revoked. Removing the
2183 * mapping will then trigger a page fault on the next user access, allowing
2184 * fixup by i915_gem_fault().
2185 */
Eric Anholtd05ca302009-07-10 13:02:26 -07002186void
Chris Wilson05394f32010-11-08 19:18:58 +00002187i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01002188{
Chris Wilson349f2cc2016-04-13 17:35:12 +01002189 /* Serialisation between user GTT access and our code depends upon
2190 * revoking the CPU's PTE whilst the mutex is held. The next user
2191 * pagefault then has to wait until we release the mutex.
2192 */
2193 lockdep_assert_held(&obj->base.dev->struct_mutex);
2194
Chris Wilson6299f992010-11-24 12:23:44 +00002195 if (!obj->fault_mappable)
2196 return;
Chris Wilson901782b2009-07-10 08:18:50 +01002197
David Herrmann6796cb12014-01-03 14:24:19 +01002198 drm_vma_node_unmap(&obj->base.vma_node,
2199 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01002200
2201 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2202 * memory transactions from userspace before we return. The TLB
2203 * flushing implied above by changing the PTE above *should* be
2204 * sufficient, an extra barrier here just provides us with a bit
2205 * of paranoid documentation about our requirement to serialise
2206 * memory writes before touching registers / GSM.
2207 */
2208 wmb();
2209
Chris Wilson6299f992010-11-24 12:23:44 +00002210 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01002211}
2212
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002213void
2214i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
2215{
2216 struct drm_i915_gem_object *obj;
2217
2218 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
2219 i915_gem_release_mmap(obj);
2220}
2221
Imre Deak0fa87792013-01-07 21:47:35 +02002222uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07002223i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002224{
Chris Wilsone28f8712011-07-18 13:11:49 -07002225 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002226
2227 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002228 tiling_mode == I915_TILING_NONE)
2229 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002230
2231 /* Previous chips need a power-of-two fence region when tiling */
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002232 if (IS_GEN3(dev))
Chris Wilsone28f8712011-07-18 13:11:49 -07002233 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002234 else
Chris Wilsone28f8712011-07-18 13:11:49 -07002235 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002236
Chris Wilsone28f8712011-07-18 13:11:49 -07002237 while (gtt_size < size)
2238 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002239
Chris Wilsone28f8712011-07-18 13:11:49 -07002240 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002241}
2242
Jesse Barnesde151cf2008-11-12 10:03:55 -08002243/**
2244 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002245 * @dev: drm device
2246 * @size: object size
2247 * @tiling_mode: tiling mode
2248 * @fenced: is fenced alignemned required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002249 *
2250 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002251 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002252 */
Imre Deakd8651102013-01-07 21:47:33 +02002253uint32_t
2254i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2255 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002256{
Jesse Barnesde151cf2008-11-12 10:03:55 -08002257 /*
2258 * Minimum alignment is 4k (GTT page size), but might be greater
2259 * if a fence register is needed for the object.
2260 */
Imre Deakd8651102013-01-07 21:47:33 +02002261 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002262 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002263 return 4096;
2264
2265 /*
2266 * Previous chips need to be aligned to the size of the smallest
2267 * fence register that can contain the object.
2268 */
Chris Wilsone28f8712011-07-18 13:11:49 -07002269 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002270}
2271
Chris Wilsond8cb5082012-08-11 15:41:03 +01002272static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2273{
2274 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2275 int ret;
2276
Daniel Vetterda494d72012-12-20 15:11:16 +01002277 dev_priv->mm.shrinker_no_lock_stealing = true;
2278
Chris Wilsond8cb5082012-08-11 15:41:03 +01002279 ret = drm_gem_create_mmap_offset(&obj->base);
2280 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002281 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002282
2283 /* Badly fragmented mmap space? The only way we can recover
2284 * space is by destroying unwanted objects. We can't randomly release
2285 * mmap_offsets as userspace expects them to be persistent for the
2286 * lifetime of the objects. The closest we can is to release the
2287 * offsets on purgeable objects by truncating it and marking it purged,
2288 * which prevents userspace from ever using that object again.
2289 */
Chris Wilson21ab4e72014-09-09 11:16:08 +01002290 i915_gem_shrink(dev_priv,
2291 obj->base.size >> PAGE_SHIFT,
2292 I915_SHRINK_BOUND |
2293 I915_SHRINK_UNBOUND |
2294 I915_SHRINK_PURGEABLE);
Chris Wilsond8cb5082012-08-11 15:41:03 +01002295 ret = drm_gem_create_mmap_offset(&obj->base);
2296 if (ret != -ENOSPC)
Daniel Vetterda494d72012-12-20 15:11:16 +01002297 goto out;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002298
2299 i915_gem_shrink_all(dev_priv);
Daniel Vetterda494d72012-12-20 15:11:16 +01002300 ret = drm_gem_create_mmap_offset(&obj->base);
2301out:
2302 dev_priv->mm.shrinker_no_lock_stealing = false;
2303
2304 return ret;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002305}
2306
2307static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2308{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002309 drm_gem_free_mmap_offset(&obj->base);
2310}
2311
Dave Airlieda6b51d2014-12-24 13:11:17 +10002312int
Dave Airlieff72145b2011-02-07 12:16:14 +10002313i915_gem_mmap_gtt(struct drm_file *file,
2314 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002315 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002316 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317{
Chris Wilson05394f32010-11-08 19:18:58 +00002318 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002319 int ret;
2320
Chris Wilson76c1dec2010-09-25 11:22:51 +01002321 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002322 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01002323 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002324
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01002325 obj = to_intel_bo(drm_gem_object_lookup(file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00002326 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002327 ret = -ENOENT;
2328 goto unlock;
2329 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002330
Chris Wilson05394f32010-11-08 19:18:58 +00002331 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002332 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002333 ret = -EFAULT;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002334 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01002335 }
2336
Chris Wilsond8cb5082012-08-11 15:41:03 +01002337 ret = i915_gem_object_create_mmap_offset(obj);
2338 if (ret)
2339 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002340
David Herrmann0de23972013-07-24 21:07:52 +02002341 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002342
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002343out:
Chris Wilson05394f32010-11-08 19:18:58 +00002344 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002345unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08002346 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002347 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002348}
2349
Dave Airlieff72145b2011-02-07 12:16:14 +10002350/**
2351 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2352 * @dev: DRM device
2353 * @data: GTT mapping ioctl data
2354 * @file: GEM object info
2355 *
2356 * Simply returns the fake offset to userspace so it can mmap it.
2357 * The mmap call will end up in drm_gem_mmap(), which will set things
2358 * up so we can get faults in the handler above.
2359 *
2360 * The fault handler will take care of binding the object into the GTT
2361 * (since it may have been evicted to make room for something), allocating
2362 * a fence register, and mapping the appropriate aperture address into
2363 * userspace.
2364 */
2365int
2366i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2367 struct drm_file *file)
2368{
2369 struct drm_i915_gem_mmap_gtt *args = data;
2370
Dave Airlieda6b51d2014-12-24 13:11:17 +10002371 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002372}
2373
Daniel Vetter225067e2012-08-20 10:23:20 +02002374/* Immediately discard the backing storage */
2375static void
2376i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002377{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002378 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002379
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002380 if (obj->base.filp == NULL)
2381 return;
2382
Daniel Vetter225067e2012-08-20 10:23:20 +02002383 /* Our goal here is to return as much of the memory as
2384 * is possible back to the system as we are called from OOM.
2385 * To do this we must instruct the shmfs to drop all of its
2386 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002387 */
Chris Wilson55372522014-03-25 13:23:06 +00002388 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002389 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002390}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002391
Chris Wilson55372522014-03-25 13:23:06 +00002392/* Try to discard unwanted pages */
2393static void
2394i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002395{
Chris Wilson55372522014-03-25 13:23:06 +00002396 struct address_space *mapping;
2397
2398 switch (obj->madv) {
2399 case I915_MADV_DONTNEED:
2400 i915_gem_object_truncate(obj);
2401 case __I915_MADV_PURGED:
2402 return;
2403 }
2404
2405 if (obj->base.filp == NULL)
2406 return;
2407
2408 mapping = file_inode(obj->base.filp)->i_mapping,
2409 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002410}
2411
Chris Wilson5cdf5882010-09-27 15:51:07 +01002412static void
Chris Wilson05394f32010-11-08 19:18:58 +00002413i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002414{
Dave Gordon85d12252016-05-20 11:54:06 +01002415 struct sgt_iter sgt_iter;
2416 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002417 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002418
Chris Wilson05394f32010-11-08 19:18:58 +00002419 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002420
Chris Wilson6c085a72012-08-20 11:40:46 +02002421 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002422 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002423 /* In the event of a disaster, abandon all caches and
2424 * hope for the best.
2425 */
Chris Wilson2c225692013-08-09 12:26:45 +01002426 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002427 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2428 }
2429
Imre Deake2273302015-07-09 12:59:05 +03002430 i915_gem_gtt_finish_object(obj);
2431
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002432 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002433 i915_gem_object_save_bit_17_swizzle(obj);
2434
Chris Wilson05394f32010-11-08 19:18:58 +00002435 if (obj->madv == I915_MADV_DONTNEED)
2436 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002437
Dave Gordon85d12252016-05-20 11:54:06 +01002438 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002439 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002440 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002441
Chris Wilson05394f32010-11-08 19:18:58 +00002442 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002443 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002444
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002445 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002446 }
Chris Wilson05394f32010-11-08 19:18:58 +00002447 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002448
Chris Wilson9da3da62012-06-01 15:20:22 +01002449 sg_free_table(obj->pages);
2450 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002451}
2452
Chris Wilsondd624af2013-01-15 12:39:35 +00002453int
Chris Wilson37e680a2012-06-07 15:38:42 +01002454i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2455{
2456 const struct drm_i915_gem_object_ops *ops = obj->ops;
2457
Chris Wilson2f745ad2012-09-04 21:02:58 +01002458 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002459 return 0;
2460
Chris Wilsona5570172012-09-04 21:02:54 +01002461 if (obj->pages_pin_count)
2462 return -EBUSY;
2463
Ben Widawsky98438772013-07-31 17:00:12 -07002464 BUG_ON(i915_gem_obj_bound_any(obj));
Ben Widawsky3e123022013-07-31 17:00:04 -07002465
Chris Wilsona2165e32012-12-03 11:49:00 +00002466 /* ->put_pages might need to allocate memory for the bit17 swizzle
2467 * array, hence protect them from being reaped by removing them from gtt
2468 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002469 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002470
Chris Wilson0a798eb2016-04-08 12:11:11 +01002471 if (obj->mapping) {
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002472 if (is_vmalloc_addr(obj->mapping))
2473 vunmap(obj->mapping);
2474 else
2475 kunmap(kmap_to_page(obj->mapping));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002476 obj->mapping = NULL;
2477 }
2478
Chris Wilson37e680a2012-06-07 15:38:42 +01002479 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002480 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002481
Chris Wilson55372522014-03-25 13:23:06 +00002482 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002483
2484 return 0;
2485}
2486
Chris Wilson37e680a2012-06-07 15:38:42 +01002487static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002488i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002489{
Chris Wilson6c085a72012-08-20 11:40:46 +02002490 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002491 int page_count, i;
2492 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002493 struct sg_table *st;
2494 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002495 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002496 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002497 unsigned long last_pfn = 0; /* suppress gcc warning */
Imre Deake2273302015-07-09 12:59:05 +03002498 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002499 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002500
Chris Wilson6c085a72012-08-20 11:40:46 +02002501 /* Assert that the object is not currently in any GPU domain. As it
2502 * wasn't in the GTT, there shouldn't be any way it could have been in
2503 * a GPU cache
2504 */
2505 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2506 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2507
Chris Wilson9da3da62012-06-01 15:20:22 +01002508 st = kmalloc(sizeof(*st), GFP_KERNEL);
2509 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002510 return -ENOMEM;
2511
Chris Wilson9da3da62012-06-01 15:20:22 +01002512 page_count = obj->base.size / PAGE_SIZE;
2513 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002514 kfree(st);
2515 return -ENOMEM;
2516 }
2517
2518 /* Get the list of pages out of our struct file. They'll be pinned
2519 * at this point until we release them.
2520 *
2521 * Fail silently without starting the shrinker
2522 */
Al Viro496ad9a2013-01-23 17:07:38 -05002523 mapping = file_inode(obj->base.filp)->i_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002524 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002525 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002526 sg = st->sgl;
2527 st->nents = 0;
2528 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002529 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2530 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002531 i915_gem_shrink(dev_priv,
2532 page_count,
2533 I915_SHRINK_BOUND |
2534 I915_SHRINK_UNBOUND |
2535 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002536 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2537 }
2538 if (IS_ERR(page)) {
2539 /* We've tried hard to allocate the memory by reaping
2540 * our own buffer, now let the real VM do its job and
2541 * go down in flames if truly OOM.
2542 */
Chris Wilson6c085a72012-08-20 11:40:46 +02002543 i915_gem_shrink_all(dev_priv);
David Herrmannf461d1b2014-05-25 14:34:10 +02002544 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002545 if (IS_ERR(page)) {
2546 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002547 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002548 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002549 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002550#ifdef CONFIG_SWIOTLB
2551 if (swiotlb_nr_tbl()) {
2552 st->nents++;
2553 sg_set_page(sg, page, PAGE_SIZE, 0);
2554 sg = sg_next(sg);
2555 continue;
2556 }
2557#endif
Imre Deak90797e62013-02-18 19:28:03 +02002558 if (!i || page_to_pfn(page) != last_pfn + 1) {
2559 if (i)
2560 sg = sg_next(sg);
2561 st->nents++;
2562 sg_set_page(sg, page, PAGE_SIZE, 0);
2563 } else {
2564 sg->length += PAGE_SIZE;
2565 }
2566 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002567
2568 /* Check that the i965g/gm workaround works. */
2569 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002570 }
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002571#ifdef CONFIG_SWIOTLB
2572 if (!swiotlb_nr_tbl())
2573#endif
2574 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002575 obj->pages = st;
2576
Imre Deake2273302015-07-09 12:59:05 +03002577 ret = i915_gem_gtt_prepare_object(obj);
2578 if (ret)
2579 goto err_pages;
2580
Eric Anholt673a3942008-07-30 12:06:12 -07002581 if (i915_gem_object_needs_bit17_swizzle(obj))
2582 i915_gem_object_do_bit_17_swizzle(obj);
2583
Daniel Vetter656bfa32014-11-20 09:26:30 +01002584 if (obj->tiling_mode != I915_TILING_NONE &&
2585 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2586 i915_gem_object_pin_pages(obj);
2587
Eric Anholt673a3942008-07-30 12:06:12 -07002588 return 0;
2589
2590err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002591 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002592 for_each_sgt_page(page, sgt_iter, st)
2593 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002594 sg_free_table(st);
2595 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002596
2597 /* shmemfs first checks if there is enough memory to allocate the page
2598 * and reports ENOSPC should there be insufficient, along with the usual
2599 * ENOMEM for a genuine allocation failure.
2600 *
2601 * We use ENOSPC in our driver to mean that we have run out of aperture
2602 * space and so want to translate the error from shmemfs back to our
2603 * usual understanding of ENOMEM.
2604 */
Imre Deake2273302015-07-09 12:59:05 +03002605 if (ret == -ENOSPC)
2606 ret = -ENOMEM;
2607
2608 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002609}
2610
Chris Wilson37e680a2012-06-07 15:38:42 +01002611/* Ensure that the associated pages are gathered from the backing storage
2612 * and pinned into our object. i915_gem_object_get_pages() may be called
2613 * multiple times before they are released by a single call to
2614 * i915_gem_object_put_pages() - once the pages are no longer referenced
2615 * either as a result of memory pressure (reaping pages under the shrinker)
2616 * or as the object is itself released.
2617 */
2618int
2619i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2620{
2621 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2622 const struct drm_i915_gem_object_ops *ops = obj->ops;
2623 int ret;
2624
Chris Wilson2f745ad2012-09-04 21:02:58 +01002625 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002626 return 0;
2627
Chris Wilson43e28f02013-01-08 10:53:09 +00002628 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002629 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002630 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002631 }
2632
Chris Wilsona5570172012-09-04 21:02:54 +01002633 BUG_ON(obj->pages_pin_count);
2634
Chris Wilson37e680a2012-06-07 15:38:42 +01002635 ret = ops->get_pages(obj);
2636 if (ret)
2637 return ret;
2638
Ben Widawsky35c20a62013-05-31 11:28:48 -07002639 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002640
2641 obj->get_page.sg = obj->pages->sgl;
2642 obj->get_page.last = 0;
2643
Chris Wilson37e680a2012-06-07 15:38:42 +01002644 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002645}
2646
Dave Gordondd6034c2016-05-20 11:54:04 +01002647/* The 'mapping' part of i915_gem_object_pin_map() below */
2648static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2649{
2650 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2651 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002652 struct sgt_iter sgt_iter;
2653 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002654 struct page *stack_pages[32];
2655 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002656 unsigned long i = 0;
2657 void *addr;
2658
2659 /* A single page can always be kmapped */
2660 if (n_pages == 1)
2661 return kmap(sg_page(sgt->sgl));
2662
Dave Gordonb338fa42016-05-20 11:54:05 +01002663 if (n_pages > ARRAY_SIZE(stack_pages)) {
2664 /* Too big for stack -- allocate temporary array instead */
2665 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2666 if (!pages)
2667 return NULL;
2668 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002669
Dave Gordon85d12252016-05-20 11:54:06 +01002670 for_each_sgt_page(page, sgt_iter, sgt)
2671 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002672
2673 /* Check that we have the expected number of pages */
2674 GEM_BUG_ON(i != n_pages);
2675
2676 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2677
Dave Gordonb338fa42016-05-20 11:54:05 +01002678 if (pages != stack_pages)
2679 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002680
2681 return addr;
2682}
2683
2684/* get, pin, and map the pages of the object into kernel space */
Chris Wilson0a798eb2016-04-08 12:11:11 +01002685void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2686{
2687 int ret;
2688
2689 lockdep_assert_held(&obj->base.dev->struct_mutex);
2690
2691 ret = i915_gem_object_get_pages(obj);
2692 if (ret)
2693 return ERR_PTR(ret);
2694
2695 i915_gem_object_pin_pages(obj);
2696
Dave Gordondd6034c2016-05-20 11:54:04 +01002697 if (!obj->mapping) {
2698 obj->mapping = i915_gem_object_map(obj);
2699 if (!obj->mapping) {
Chris Wilson0a798eb2016-04-08 12:11:11 +01002700 i915_gem_object_unpin_pages(obj);
2701 return ERR_PTR(-ENOMEM);
2702 }
2703 }
2704
2705 return obj->mapping;
2706}
2707
Ben Widawskye2d05a82013-09-24 09:57:58 -07002708void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002709 struct drm_i915_gem_request *req)
Ben Widawskye2d05a82013-09-24 09:57:58 -07002710{
Chris Wilsonb4716182015-04-27 13:41:17 +01002711 struct drm_i915_gem_object *obj = vma->obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002712 struct intel_engine_cs *engine;
John Harrisonb2af0372015-05-29 17:43:50 +01002713
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002714 engine = i915_gem_request_get_engine(req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002715
2716 /* Add a reference if we're newly entering the active list. */
2717 if (obj->active == 0)
2718 drm_gem_object_reference(&obj->base);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002719 obj->active |= intel_engine_flag(engine);
Chris Wilsonb4716182015-04-27 13:41:17 +01002720
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002721 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002722 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
Chris Wilsonb4716182015-04-27 13:41:17 +01002723
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002724 list_move_tail(&vma->vm_link, &vma->vm->active_list);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002725}
2726
Chris Wilsoncaea7472010-11-12 13:53:37 +00002727static void
Chris Wilsonb4716182015-04-27 13:41:17 +01002728i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
2729{
Chris Wilsond501b1d2016-04-13 17:35:02 +01002730 GEM_BUG_ON(obj->last_write_req == NULL);
2731 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002732
2733 i915_gem_request_assign(&obj->last_write_req, NULL);
Rodrigo Vivide152b62015-07-07 16:28:51 -07002734 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002735}
2736
2737static void
2738i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002739{
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002740 struct i915_vma *vma;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002741
Chris Wilsond501b1d2016-04-13 17:35:02 +01002742 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2743 GEM_BUG_ON(!(obj->active & (1 << ring)));
Chris Wilsonb4716182015-04-27 13:41:17 +01002744
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002745 list_del_init(&obj->engine_list[ring]);
Chris Wilsonb4716182015-04-27 13:41:17 +01002746 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2747
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002748 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
Chris Wilsonb4716182015-04-27 13:41:17 +01002749 i915_gem_object_retire__write(obj);
2750
2751 obj->active &= ~(1 << ring);
2752 if (obj->active)
2753 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002754
Chris Wilson6c246952015-07-27 10:26:26 +01002755 /* Bump our place on the bound list to keep it roughly in LRU order
2756 * so that we don't steal from recently used but inactive objects
2757 * (unless we are forced to ofc!)
2758 */
2759 list_move_tail(&obj->global_list,
2760 &to_i915(obj->base.dev)->mm.bound_list);
2761
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00002762 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2763 if (!list_empty(&vma->vm_link))
2764 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Ben Widawskyfeb822c2013-12-06 14:10:51 -08002765 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00002766
John Harrison97b2a6a2014-11-24 18:49:26 +00002767 i915_gem_request_assign(&obj->last_fenced_req, NULL);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002768 drm_gem_object_unreference(&obj->base);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002769}
2770
Chris Wilson9d7730912012-11-27 16:22:52 +00002771static int
Chris Wilsonc0336662016-05-06 15:40:21 +01002772i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002773{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002774 struct intel_engine_cs *engine;
Chris Wilson29dcb572016-04-07 07:29:13 +01002775 int ret;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002776
Chris Wilson107f27a52012-12-10 13:56:17 +02002777 /* Carefully retire all requests without writing to the rings */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002778 for_each_engine(engine, dev_priv) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002779 ret = intel_engine_idle(engine);
Chris Wilson107f27a52012-12-10 13:56:17 +02002780 if (ret)
2781 return ret;
Chris Wilson9d7730912012-11-27 16:22:52 +00002782 }
Chris Wilsonc0336662016-05-06 15:40:21 +01002783 i915_gem_retire_requests(dev_priv);
Chris Wilson107f27a52012-12-10 13:56:17 +02002784
2785 /* Finally reset hw state */
Chris Wilson29dcb572016-04-07 07:29:13 +01002786 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002787 intel_ring_init_seqno(engine, seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02002788
Chris Wilson9d7730912012-11-27 16:22:52 +00002789 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002790}
2791
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002792int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2793{
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 int ret;
2796
2797 if (seqno == 0)
2798 return -EINVAL;
2799
2800 /* HWS page needs to be set less than what we
2801 * will inject to ring
2802 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002803 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002804 if (ret)
2805 return ret;
2806
2807 /* Carefully set the last_seqno value so that wrap
2808 * detection still works
2809 */
2810 dev_priv->next_seqno = seqno;
2811 dev_priv->last_seqno = seqno - 1;
2812 if (dev_priv->last_seqno == 0)
2813 dev_priv->last_seqno--;
2814
2815 return 0;
2816}
2817
Chris Wilson9d7730912012-11-27 16:22:52 +00002818int
Chris Wilsonc0336662016-05-06 15:40:21 +01002819i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
Daniel Vetter53d227f2012-01-25 16:32:49 +01002820{
Chris Wilson9d7730912012-11-27 16:22:52 +00002821 /* reserve 0 for non-seqno */
2822 if (dev_priv->next_seqno == 0) {
Chris Wilsonc0336662016-05-06 15:40:21 +01002823 int ret = i915_gem_init_seqno(dev_priv, 0);
Chris Wilson9d7730912012-11-27 16:22:52 +00002824 if (ret)
2825 return ret;
2826
2827 dev_priv->next_seqno = 1;
2828 }
2829
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02002830 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
Chris Wilson9d7730912012-11-27 16:22:52 +00002831 return 0;
Daniel Vetter53d227f2012-01-25 16:32:49 +01002832}
2833
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002834/*
2835 * NB: This function is not allowed to fail. Doing so would mean the the
2836 * request is not being tracked for completion but the work itself is
2837 * going to happen on the hardware. This would be a Bad Thing(tm).
2838 */
John Harrison75289872015-05-29 17:43:49 +01002839void __i915_add_request(struct drm_i915_gem_request *request,
John Harrison5b4a60c2015-05-29 17:43:34 +01002840 struct drm_i915_gem_object *obj,
2841 bool flush_caches)
Eric Anholt673a3942008-07-30 12:06:12 -07002842{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002843 struct intel_engine_cs *engine;
John Harrison75289872015-05-29 17:43:49 +01002844 struct drm_i915_private *dev_priv;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002845 struct intel_ringbuffer *ringbuf;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002846 u32 request_start;
Chris Wilson0251a962016-04-28 09:56:47 +01002847 u32 reserved_tail;
Chris Wilson3cce4692010-10-27 16:11:02 +01002848 int ret;
2849
Oscar Mateo48e29f52014-07-24 17:04:29 +01002850 if (WARN_ON(request == NULL))
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002851 return;
Oscar Mateo48e29f52014-07-24 17:04:29 +01002852
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002853 engine = request->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +00002854 dev_priv = request->i915;
John Harrison75289872015-05-29 17:43:49 +01002855 ringbuf = request->ringbuf;
2856
John Harrison29b1b412015-06-18 13:10:09 +01002857 /*
2858 * To ensure that this call will not fail, space for its emissions
2859 * should already have been reserved in the ring buffer. Let the ring
2860 * know that it is time to use that space up.
2861 */
Oscar Mateo48e29f52014-07-24 17:04:29 +01002862 request_start = intel_ring_get_tail(ringbuf);
Chris Wilson0251a962016-04-28 09:56:47 +01002863 reserved_tail = request->reserved_space;
2864 request->reserved_space = 0;
2865
Daniel Vettercc889e02012-06-13 20:45:19 +02002866 /*
2867 * Emit any outstanding flushes - execbuf can fail to emit the flush
2868 * after having emitted the batchbuffer command. Hence we need to fix
2869 * things up similar to emitting the lazy request. The difference here
2870 * is that the flush _must_ happen before the next request, no matter
2871 * what.
2872 */
John Harrison5b4a60c2015-05-29 17:43:34 +01002873 if (flush_caches) {
2874 if (i915.enable_execlists)
John Harrison4866d722015-05-29 17:43:55 +01002875 ret = logical_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002876 else
John Harrison4866d722015-05-29 17:43:55 +01002877 ret = intel_ring_flush_all_caches(request);
John Harrison5b4a60c2015-05-29 17:43:34 +01002878 /* Not allowed to fail! */
2879 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2880 }
Daniel Vettercc889e02012-06-13 20:45:19 +02002881
Chris Wilson7c90b7d2016-04-07 07:29:17 +01002882 trace_i915_gem_request_add(request);
2883
2884 request->head = request_start;
2885
2886 /* Whilst this request exists, batch_obj will be on the
2887 * active_list, and so will hold the active reference. Only when this
2888 * request is retired will the the batch_obj be moved onto the
2889 * inactive_list and lose its active reference. Hence we do not need
2890 * to explicitly hold another reference here.
2891 */
2892 request->batch_obj = obj;
2893
2894 /* Seal the request and mark it as pending execution. Note that
2895 * we may inspect this state, without holding any locks, during
2896 * hangcheck. Hence we apply the barrier to ensure that we do not
2897 * see a more recent value in the hws than we are tracking.
2898 */
2899 request->emitted_jiffies = jiffies;
2900 request->previous_seqno = engine->last_submitted_seqno;
2901 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2902 list_add_tail(&request->list, &engine->request_list);
2903
Chris Wilsona71d8d92012-02-15 11:25:36 +00002904 /* Record the position of the start of the request so that
2905 * should we detect the updated seqno part-way through the
2906 * GPU processing the request, we never over-estimate the
2907 * position of the head.
2908 */
Nick Hoath6d3d8272015-01-15 13:10:39 +00002909 request->postfix = intel_ring_get_tail(ringbuf);
Chris Wilsona71d8d92012-02-15 11:25:36 +00002910
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002911 if (i915.enable_execlists)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002912 ret = engine->emit_request(request);
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002913 else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002914 ret = engine->add_request(request);
Michel Thierry53292cd2015-04-15 18:11:33 +01002915
2916 request->tail = intel_ring_get_tail(ringbuf);
Oscar Mateo48e29f52014-07-24 17:04:29 +01002917 }
John Harrisonbf7dc5b2015-05-29 17:43:24 +01002918 /* Not allowed to fail! */
2919 WARN(ret, "emit|add_request failed: %d!\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002920
Chris Wilsonc0336662016-05-06 15:40:21 +01002921 i915_queue_hangcheck(engine->i915);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002922
Daniel Vetter87255482014-11-19 20:36:48 +01002923 queue_delayed_work(dev_priv->wq,
2924 &dev_priv->mm.retire_work,
2925 round_jiffies_up_relative(HZ));
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01002926 intel_mark_busy(dev_priv);
Daniel Vettercc889e02012-06-13 20:45:19 +02002927
John Harrison29b1b412015-06-18 13:10:09 +01002928 /* Sanity check that the reserved size was large enough. */
Chris Wilson0251a962016-04-28 09:56:47 +01002929 ret = intel_ring_get_tail(ringbuf) - request_start;
2930 if (ret < 0)
2931 ret += ringbuf->size;
2932 WARN_ONCE(ret > reserved_tail,
2933 "Not enough space reserved (%d bytes) "
2934 "for adding the request (%d bytes)\n",
2935 reserved_tail, ret);
Eric Anholt673a3942008-07-30 12:06:12 -07002936}
2937
Mika Kuoppala939fd762014-01-30 19:04:44 +02002938static bool i915_context_is_banned(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002939 const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002940{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002941 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002942
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002943 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
2944
2945 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002946 return true;
2947
Chris Wilson676fa572014-12-24 08:13:39 -08002948 if (ctx->hang_stats.ban_period_seconds &&
2949 elapsed <= ctx->hang_stats.ban_period_seconds) {
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002950 if (!i915_gem_context_is_default(ctx)) {
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002951 DRM_DEBUG("context hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002952 return true;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002953 } else if (i915_stop_ring_allow_ban(dev_priv)) {
2954 if (i915_stop_ring_allow_warn(dev_priv))
2955 DRM_ERROR("gpu hanging too fast, banning!\n");
Ville Syrjäläccc7bed2014-02-21 16:26:47 +02002956 return true;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002957 }
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002958 }
2959
2960 return false;
2961}
2962
Mika Kuoppala939fd762014-01-30 19:04:44 +02002963static void i915_set_reset_status(struct drm_i915_private *dev_priv,
Chris Wilsone2efd132016-05-24 14:53:34 +01002964 struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002965 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002966{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002967 struct i915_ctx_hang_stats *hs;
2968
2969 if (WARN_ON(!ctx))
2970 return;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002971
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002972 hs = &ctx->hang_stats;
2973
2974 if (guilty) {
Mika Kuoppala939fd762014-01-30 19:04:44 +02002975 hs->banned = i915_context_is_banned(dev_priv, ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002976 hs->batch_active++;
2977 hs->guilty_ts = get_seconds();
2978 } else {
2979 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002980 }
2981}
2982
John Harrisonabfe2622014-11-24 18:49:24 +00002983void i915_gem_request_free(struct kref *req_ref)
2984{
2985 struct drm_i915_gem_request *req = container_of(req_ref,
2986 typeof(*req), ref);
Chris Wilsonefab6d82015-04-07 16:20:57 +01002987 kmem_cache_free(req->i915->requests, req);
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002988}
2989
Dave Gordon26827082016-01-19 19:02:53 +00002990static inline int
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002991__i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01002992 struct i915_gem_context *ctx,
Dave Gordon26827082016-01-19 19:02:53 +00002993 struct drm_i915_gem_request **req_out)
John Harrison6689cb22015-03-19 12:30:08 +00002994{
Chris Wilsonc0336662016-05-06 15:40:21 +01002995 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson299259a2016-04-13 17:35:06 +01002996 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
Daniel Vettereed29a52015-05-21 14:21:25 +02002997 struct drm_i915_gem_request *req;
John Harrison6689cb22015-03-19 12:30:08 +00002998 int ret;
John Harrison6689cb22015-03-19 12:30:08 +00002999
John Harrison217e46b2015-05-29 17:43:29 +01003000 if (!req_out)
3001 return -EINVAL;
3002
John Harrisonbccca492015-05-29 17:44:11 +01003003 *req_out = NULL;
John Harrison6689cb22015-03-19 12:30:08 +00003004
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003005 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
3006 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
3007 * and restart.
3008 */
3009 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
Chris Wilson299259a2016-04-13 17:35:06 +01003010 if (ret)
3011 return ret;
3012
Daniel Vettereed29a52015-05-21 14:21:25 +02003013 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
3014 if (req == NULL)
John Harrison6689cb22015-03-19 12:30:08 +00003015 return -ENOMEM;
3016
Chris Wilsonc0336662016-05-06 15:40:21 +01003017 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003018 if (ret)
3019 goto err;
John Harrison6689cb22015-03-19 12:30:08 +00003020
John Harrison40e895c2015-05-29 17:43:26 +01003021 kref_init(&req->ref);
3022 req->i915 = dev_priv;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003023 req->engine = engine;
Chris Wilson299259a2016-04-13 17:35:06 +01003024 req->reset_counter = reset_counter;
John Harrison40e895c2015-05-29 17:43:26 +01003025 req->ctx = ctx;
3026 i915_gem_context_reference(req->ctx);
John Harrison6689cb22015-03-19 12:30:08 +00003027
John Harrison29b1b412015-06-18 13:10:09 +01003028 /*
3029 * Reserve space in the ring buffer for all the commands required to
3030 * eventually emit this request. This is to guarantee that the
3031 * i915_add_request() call can't fail. Note that the reserve may need
3032 * to be redone if the request is not actually submitted straight
3033 * away, e.g. because a GPU scheduler has deferred it.
John Harrison29b1b412015-06-18 13:10:09 +01003034 */
Chris Wilson0251a962016-04-28 09:56:47 +01003035 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
Chris Wilsonbfa01202016-04-28 09:56:48 +01003036
3037 if (i915.enable_execlists)
3038 ret = intel_logical_ring_alloc_request_extras(req);
3039 else
3040 ret = intel_ring_alloc_request_extras(req);
3041 if (ret)
3042 goto err_ctx;
John Harrison29b1b412015-06-18 13:10:09 +01003043
John Harrisonbccca492015-05-29 17:44:11 +01003044 *req_out = req;
John Harrison6689cb22015-03-19 12:30:08 +00003045 return 0;
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003046
Chris Wilsonbfa01202016-04-28 09:56:48 +01003047err_ctx:
3048 i915_gem_context_unreference(ctx);
Chris Wilson9a0c1e22015-05-21 21:01:45 +01003049err:
3050 kmem_cache_free(dev_priv->requests, req);
3051 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003052}
3053
Dave Gordon26827082016-01-19 19:02:53 +00003054/**
3055 * i915_gem_request_alloc - allocate a request structure
3056 *
3057 * @engine: engine that we wish to issue the request on.
3058 * @ctx: context that the request will be associated with.
3059 * This can be NULL if the request is not directly related to
3060 * any specific user context, in which case this function will
3061 * choose an appropriate context to use.
3062 *
3063 * Returns a pointer to the allocated request if successful,
3064 * or an error code if not.
3065 */
3066struct drm_i915_gem_request *
3067i915_gem_request_alloc(struct intel_engine_cs *engine,
Chris Wilsone2efd132016-05-24 14:53:34 +01003068 struct i915_gem_context *ctx)
Dave Gordon26827082016-01-19 19:02:53 +00003069{
3070 struct drm_i915_gem_request *req;
3071 int err;
3072
3073 if (ctx == NULL)
Chris Wilsonc0336662016-05-06 15:40:21 +01003074 ctx = engine->i915->kernel_context;
Dave Gordon26827082016-01-19 19:02:53 +00003075 err = __i915_gem_request_alloc(engine, ctx, &req);
3076 return err ? ERR_PTR(err) : req;
3077}
3078
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003079struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003080i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01003081{
Chris Wilson4db080f2013-12-04 11:37:09 +00003082 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003083
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003084 list_for_each_entry(request, &engine->request_list, list) {
John Harrison1b5a4332014-11-24 18:49:42 +00003085 if (i915_gem_request_completed(request, false))
Chris Wilson4db080f2013-12-04 11:37:09 +00003086 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03003087
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003088 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00003089 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003090
3091 return NULL;
3092}
3093
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003094static void i915_gem_reset_engine_status(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003095 struct intel_engine_cs *engine)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003096{
3097 struct drm_i915_gem_request *request;
3098 bool ring_hung;
3099
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003100 request = i915_gem_find_active_request(engine);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003101
3102 if (request == NULL)
3103 return;
3104
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003105 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003106
Mika Kuoppala939fd762014-01-30 19:04:44 +02003107 i915_set_reset_status(dev_priv, request->ctx, ring_hung);
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02003108
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003109 list_for_each_entry_continue(request, &engine->request_list, list)
Mika Kuoppala939fd762014-01-30 19:04:44 +02003110 i915_set_reset_status(dev_priv, request->ctx, false);
Chris Wilson4db080f2013-12-04 11:37:09 +00003111}
3112
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003113static void i915_gem_reset_engine_cleanup(struct drm_i915_private *dev_priv,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003114 struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00003115{
Chris Wilson608c1a52015-09-03 13:01:40 +01003116 struct intel_ringbuffer *buffer;
3117
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003118 while (!list_empty(&engine->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00003119 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003120
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003121 obj = list_first_entry(&engine->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00003122 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003123 engine_list[engine->id]);
Eric Anholt673a3942008-07-30 12:06:12 -07003124
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003125 i915_gem_object_retire__read(obj, engine->id);
Eric Anholt673a3942008-07-30 12:06:12 -07003126 }
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003127
3128 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00003129 * Clear the execlists queue up before freeing the requests, as those
3130 * are the ones that keep the context and ringbuffer backing objects
3131 * pinned in place.
3132 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00003133
Tomas Elf7de16912015-10-19 16:32:32 +01003134 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003135 /* Ensure irq handler finishes or is cancelled. */
3136 tasklet_kill(&engine->irq_tasklet);
Mika Kuoppala1197b4f2015-01-13 11:32:24 +02003137
Tvrtko Ursuline39d42f2016-04-28 09:56:58 +01003138 intel_execlists_cancel_requests(engine);
Oscar Mateodcb4c122014-11-13 10:28:10 +00003139 }
3140
3141 /*
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003142 * We must free the requests after all the corresponding objects have
3143 * been moved off active lists. Which is the same order as the normal
3144 * retire_requests function does. This is important if object hold
3145 * implicit references on things like e.g. ppgtt address spaces through
3146 * the request.
3147 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003148 while (!list_empty(&engine->request_list)) {
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003149 struct drm_i915_gem_request *request;
3150
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003151 request = list_first_entry(&engine->request_list,
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003152 struct drm_i915_gem_request,
3153 list);
3154
Chris Wilsonb4716182015-04-27 13:41:17 +01003155 i915_gem_request_retire(request);
Ben Widawsky1d62bee2014-01-01 10:15:13 -08003156 }
Chris Wilson608c1a52015-09-03 13:01:40 +01003157
3158 /* Having flushed all requests from all queues, we know that all
3159 * ringbuffers must now be empty. However, since we do not reclaim
3160 * all space when retiring the request (to prevent HEADs colliding
3161 * with rapid ringbuffer wraparound) the amount of available space
3162 * upon reset is less than when we start. Do one more pass over
3163 * all the ringbuffers to reset last_retired_head.
3164 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003165 list_for_each_entry(buffer, &engine->buffers, link) {
Chris Wilson608c1a52015-09-03 13:01:40 +01003166 buffer->last_retired_head = buffer->tail;
3167 intel_ring_update_space(buffer);
3168 }
Chris Wilson2ed53a92016-04-07 07:29:11 +01003169
3170 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07003171}
3172
Chris Wilson069efc12010-09-30 16:53:18 +01003173void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07003174{
Chris Wilsondfaae392010-09-22 10:31:52 +01003175 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003176 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07003177
Chris Wilson4db080f2013-12-04 11:37:09 +00003178 /*
3179 * Before we free the objects from the requests, we need to inspect
3180 * them for finding the guilty party. As the requests only borrow
3181 * their reference to the objects, the inspection must be done first.
3182 */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003183 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003184 i915_gem_reset_engine_status(dev_priv, engine);
Chris Wilson4db080f2013-12-04 11:37:09 +00003185
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003186 for_each_engine(engine, dev_priv)
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003187 i915_gem_reset_engine_cleanup(dev_priv, engine);
Chris Wilsondfaae392010-09-22 10:31:52 +01003188
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003189 i915_gem_context_reset(dev);
3190
Chris Wilson19b2dbd2013-06-12 10:15:12 +01003191 i915_gem_restore_fences(dev);
Chris Wilsonb4716182015-04-27 13:41:17 +01003192
3193 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003194}
3195
3196/**
3197 * This function clears the request list as sequence numbers are passed.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003198 * @engine: engine to retire requests on
Eric Anholt673a3942008-07-30 12:06:12 -07003199 */
Chris Wilson1cf0ba12014-05-05 09:07:33 +01003200void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003201i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
Eric Anholt673a3942008-07-30 12:06:12 -07003202{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003203 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003204
Chris Wilson832a3aa2015-03-18 18:19:22 +00003205 /* Retire requests first as we use it above for the early return.
3206 * If we retire requests last, we may use a later seqno and so clear
3207 * the requests lists without clearing the active list, leading to
3208 * confusion.
Chris Wilsone9103032014-01-07 11:45:14 +00003209 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003210 while (!list_empty(&engine->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003211 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07003212
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003213 request = list_first_entry(&engine->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003214 struct drm_i915_gem_request,
3215 list);
Eric Anholt673a3942008-07-30 12:06:12 -07003216
John Harrison1b5a4332014-11-24 18:49:42 +00003217 if (!i915_gem_request_completed(request, true))
Eric Anholt673a3942008-07-30 12:06:12 -07003218 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003219
Chris Wilsonb4716182015-04-27 13:41:17 +01003220 i915_gem_request_retire(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01003221 }
3222
Chris Wilson832a3aa2015-03-18 18:19:22 +00003223 /* Move any buffers on the active list that are no longer referenced
3224 * by the ringbuffer to the flushing/inactive lists as appropriate,
3225 * before we free the context associated with the requests.
3226 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003227 while (!list_empty(&engine->active_list)) {
Chris Wilson832a3aa2015-03-18 18:19:22 +00003228 struct drm_i915_gem_object *obj;
3229
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003230 obj = list_first_entry(&engine->active_list,
3231 struct drm_i915_gem_object,
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003232 engine_list[engine->id]);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003233
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003234 if (!list_empty(&obj->last_read_req[engine->id]->list))
Chris Wilson832a3aa2015-03-18 18:19:22 +00003235 break;
3236
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003237 i915_gem_object_retire__read(obj, engine->id);
Chris Wilson832a3aa2015-03-18 18:19:22 +00003238 }
3239
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003240 if (unlikely(engine->trace_irq_req &&
3241 i915_gem_request_completed(engine->trace_irq_req, true))) {
3242 engine->irq_put(engine);
3243 i915_gem_request_assign(&engine->trace_irq_req, NULL);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01003244 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003245
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003246 WARN_ON(i915_verify_lists(engine->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003247}
3248
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003249bool
Chris Wilsonc0336662016-05-06 15:40:21 +01003250i915_gem_retire_requests(struct drm_i915_private *dev_priv)
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003251{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003252 struct intel_engine_cs *engine;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003253 bool idle = true;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003254
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003255 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003256 i915_gem_retire_requests_ring(engine);
3257 idle &= list_empty(&engine->request_list);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003258 if (i915.enable_execlists) {
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003259 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003260 idle &= list_empty(&engine->execlist_queue);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01003261 spin_unlock_bh(&engine->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00003262 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003263 }
3264
3265 if (idle)
3266 mod_delayed_work(dev_priv->wq,
3267 &dev_priv->mm.idle_work,
3268 msecs_to_jiffies(100));
3269
3270 return idle;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01003271}
3272
Daniel Vetter75ef9da2010-08-21 00:25:16 +02003273static void
Eric Anholt673a3942008-07-30 12:06:12 -07003274i915_gem_retire_work_handler(struct work_struct *work)
3275{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003276 struct drm_i915_private *dev_priv =
3277 container_of(work, typeof(*dev_priv), mm.retire_work.work);
3278 struct drm_device *dev = dev_priv->dev;
Chris Wilson0a587052011-01-09 21:05:44 +00003279 bool idle;
Eric Anholt673a3942008-07-30 12:06:12 -07003280
Chris Wilson891b48c2010-09-29 12:26:37 +01003281 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003282 idle = false;
3283 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilsonc0336662016-05-06 15:40:21 +01003284 idle = i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003285 mutex_unlock(&dev->struct_mutex);
3286 }
3287 if (!idle)
Chris Wilsonbcb45082012-10-05 17:02:57 +01003288 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work,
3289 round_jiffies_up_relative(HZ));
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003290}
Chris Wilson891b48c2010-09-29 12:26:37 +01003291
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003292static void
3293i915_gem_idle_work_handler(struct work_struct *work)
3294{
3295 struct drm_i915_private *dev_priv =
3296 container_of(work, typeof(*dev_priv), mm.idle_work.work);
Chris Wilson35c94182015-04-07 16:20:37 +01003297 struct drm_device *dev = dev_priv->dev;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003298 struct intel_engine_cs *engine;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003299
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003300 for_each_engine(engine, dev_priv)
3301 if (!list_empty(&engine->request_list))
Chris Wilson423795c2015-04-07 16:21:08 +01003302 return;
Zou Nan hai852835f2010-05-21 09:08:56 +08003303
Daniel Vetter30ecad72015-12-09 09:29:36 +01003304 /* we probably should sync with hangcheck here, using cancel_work_sync.
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003305 * Also locking seems to be fubar here, engine->request_list is protected
Daniel Vetter30ecad72015-12-09 09:29:36 +01003306 * by dev->struct_mutex. */
3307
Tvrtko Ursulin7d993732016-04-28 12:57:00 +01003308 intel_mark_idle(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01003309
3310 if (mutex_trylock(&dev->struct_mutex)) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003311 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003312 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilson35c94182015-04-07 16:20:37 +01003313
3314 mutex_unlock(&dev->struct_mutex);
3315 }
Eric Anholt673a3942008-07-30 12:06:12 -07003316}
3317
Ben Widawsky5816d642012-04-11 11:18:19 -07003318/**
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003319 * Ensures that an object will eventually get non-busy by flushing any required
3320 * write domains, emitting any outstanding lazy request and retiring and
3321 * completed requests.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003322 * @obj: object to flush
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003323 */
3324static int
3325i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3326{
John Harrisona5ac0f92015-05-29 17:44:15 +01003327 int i;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003328
Chris Wilsonb4716182015-04-27 13:41:17 +01003329 if (!obj->active)
3330 return 0;
John Harrison41c52412014-11-24 18:49:43 +00003331
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003332 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003333 struct drm_i915_gem_request *req;
3334
3335 req = obj->last_read_req[i];
3336 if (req == NULL)
3337 continue;
3338
Chris Wilsone6db7462016-05-13 11:57:21 +01003339 if (i915_gem_request_completed(req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003340 i915_gem_object_retire__read(obj, i);
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003341 }
3342
3343 return 0;
3344}
3345
3346/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003347 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003348 * @dev: drm device pointer
3349 * @data: ioctl data blob
3350 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003351 *
3352 * Returns 0 if successful, else an error is returned with the remaining time in
3353 * the timeout parameter.
3354 * -ETIME: object is still busy after timeout
3355 * -ERESTARTSYS: signal interrupted the wait
3356 * -ENONENT: object doesn't exist
3357 * Also possible, but rare:
3358 * -EAGAIN: GPU wedged
3359 * -ENOMEM: damn
3360 * -ENODEV: Internal IRQ fail
3361 * -E?: The add request failed
3362 *
3363 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3364 * non-zero timeout parameter the wait ioctl will wait for the given number of
3365 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3366 * without holding struct_mutex the object may become re-busied before this
3367 * function completes. A similar but shorter * race condition exists in the busy
3368 * ioctl
3369 */
3370int
3371i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3372{
3373 struct drm_i915_gem_wait *args = data;
3374 struct drm_i915_gem_object *obj;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003375 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003376 int i, n = 0;
3377 int ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003378
Daniel Vetter11b5d512014-09-29 15:31:26 +02003379 if (args->flags != 0)
3380 return -EINVAL;
3381
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003382 ret = i915_mutex_lock_interruptible(dev);
3383 if (ret)
3384 return ret;
3385
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01003386 obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle));
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003387 if (&obj->base == NULL) {
3388 mutex_unlock(&dev->struct_mutex);
3389 return -ENOENT;
3390 }
3391
Daniel Vetter30dfebf2012-06-01 15:21:23 +02003392 /* Need to make sure the object gets inactive eventually. */
3393 ret = i915_gem_object_flush_active(obj);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003394 if (ret)
3395 goto out;
3396
Chris Wilsonb4716182015-04-27 13:41:17 +01003397 if (!obj->active)
John Harrison97b2a6a2014-11-24 18:49:26 +00003398 goto out;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003399
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003400 /* Do this after OLR check to make sure we make forward progress polling
Chris Wilson762e4582015-03-04 18:09:26 +00003401 * on this IOCTL with a timeout == 0 (like busy ioctl)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003402 */
Chris Wilson762e4582015-03-04 18:09:26 +00003403 if (args->timeout_ns == 0) {
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003404 ret = -ETIME;
3405 goto out;
3406 }
3407
3408 drm_gem_object_unreference(&obj->base);
Chris Wilsonb4716182015-04-27 13:41:17 +01003409
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003410 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilsonb4716182015-04-27 13:41:17 +01003411 if (obj->last_read_req[i] == NULL)
3412 continue;
3413
3414 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3415 }
3416
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003417 mutex_unlock(&dev->struct_mutex);
3418
Chris Wilsonb4716182015-04-27 13:41:17 +01003419 for (i = 0; i < n; i++) {
3420 if (ret == 0)
Chris Wilson299259a2016-04-13 17:35:06 +01003421 ret = __i915_wait_request(req[i], true,
Chris Wilsonb4716182015-04-27 13:41:17 +01003422 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
Chris Wilsonb6aa0872015-12-02 09:13:46 +00003423 to_rps_client(file));
Chris Wilson73db04c2016-04-28 09:56:55 +01003424 i915_gem_request_unreference(req[i]);
Chris Wilsonb4716182015-04-27 13:41:17 +01003425 }
John Harrisonff865882014-11-24 18:49:28 +00003426 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003427
3428out:
3429 drm_gem_object_unreference(&obj->base);
3430 mutex_unlock(&dev->struct_mutex);
3431 return ret;
3432}
3433
Chris Wilsonb4716182015-04-27 13:41:17 +01003434static int
3435__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3436 struct intel_engine_cs *to,
John Harrison91af1272015-06-18 13:14:56 +01003437 struct drm_i915_gem_request *from_req,
3438 struct drm_i915_gem_request **to_req)
Chris Wilsonb4716182015-04-27 13:41:17 +01003439{
3440 struct intel_engine_cs *from;
3441 int ret;
3442
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003443 from = i915_gem_request_get_engine(from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003444 if (to == from)
3445 return 0;
3446
John Harrison91af1272015-06-18 13:14:56 +01003447 if (i915_gem_request_completed(from_req, true))
Chris Wilsonb4716182015-04-27 13:41:17 +01003448 return 0;
3449
Chris Wilsonc0336662016-05-06 15:40:21 +01003450 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
Chris Wilsona6f766f2015-04-27 13:41:20 +01003451 struct drm_i915_private *i915 = to_i915(obj->base.dev);
John Harrison91af1272015-06-18 13:14:56 +01003452 ret = __i915_wait_request(from_req,
Chris Wilsona6f766f2015-04-27 13:41:20 +01003453 i915->mm.interruptible,
3454 NULL,
3455 &i915->rps.semaphores);
Chris Wilsonb4716182015-04-27 13:41:17 +01003456 if (ret)
3457 return ret;
3458
John Harrison91af1272015-06-18 13:14:56 +01003459 i915_gem_object_retire_request(obj, from_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003460 } else {
3461 int idx = intel_ring_sync_index(from, to);
John Harrison91af1272015-06-18 13:14:56 +01003462 u32 seqno = i915_gem_request_get_seqno(from_req);
3463
3464 WARN_ON(!to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003465
3466 if (seqno <= from->semaphore.sync_seqno[idx])
3467 return 0;
3468
John Harrison91af1272015-06-18 13:14:56 +01003469 if (*to_req == NULL) {
Dave Gordon26827082016-01-19 19:02:53 +00003470 struct drm_i915_gem_request *req;
3471
3472 req = i915_gem_request_alloc(to, NULL);
3473 if (IS_ERR(req))
3474 return PTR_ERR(req);
3475
3476 *to_req = req;
John Harrison91af1272015-06-18 13:14:56 +01003477 }
3478
John Harrison599d9242015-05-29 17:44:04 +01003479 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3480 ret = to->semaphore.sync_to(*to_req, from, seqno);
Chris Wilsonb4716182015-04-27 13:41:17 +01003481 if (ret)
3482 return ret;
3483
3484 /* We use last_read_req because sync_to()
3485 * might have just caused seqno wrap under
3486 * the radar.
3487 */
3488 from->semaphore.sync_seqno[idx] =
3489 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3490 }
3491
3492 return 0;
3493}
3494
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003495/**
Ben Widawsky5816d642012-04-11 11:18:19 -07003496 * i915_gem_object_sync - sync an object to a ring.
3497 *
3498 * @obj: object which may be in use on another ring.
3499 * @to: ring we wish to use the object on. May be NULL.
John Harrison91af1272015-06-18 13:14:56 +01003500 * @to_req: request we wish to use the object for. See below.
3501 * This will be allocated and returned if a request is
3502 * required but not passed in.
Ben Widawsky5816d642012-04-11 11:18:19 -07003503 *
3504 * This code is meant to abstract object synchronization with the GPU.
3505 * Calling with NULL implies synchronizing the object with the CPU
Chris Wilsonb4716182015-04-27 13:41:17 +01003506 * rather than a particular GPU ring. Conceptually we serialise writes
John Harrison91af1272015-06-18 13:14:56 +01003507 * between engines inside the GPU. We only allow one engine to write
Chris Wilsonb4716182015-04-27 13:41:17 +01003508 * into a buffer at any time, but multiple readers. To ensure each has
3509 * a coherent view of memory, we must:
3510 *
3511 * - If there is an outstanding write request to the object, the new
3512 * request must wait for it to complete (either CPU or in hw, requests
3513 * on the same ring will be naturally ordered).
3514 *
3515 * - If we are a write request (pending_write_domain is set), the new
3516 * request must wait for outstanding read requests to complete.
Ben Widawsky5816d642012-04-11 11:18:19 -07003517 *
John Harrison91af1272015-06-18 13:14:56 +01003518 * For CPU synchronisation (NULL to) no request is required. For syncing with
3519 * rings to_req must be non-NULL. However, a request does not have to be
3520 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3521 * request will be allocated automatically and returned through *to_req. Note
3522 * that it is not guaranteed that commands will be emitted (because the system
3523 * might already be idle). Hence there is no need to create a request that
3524 * might never have any work submitted. Note further that if a request is
3525 * returned in *to_req, it is the responsibility of the caller to submit
3526 * that request (after potentially adding more work to it).
3527 *
Ben Widawsky5816d642012-04-11 11:18:19 -07003528 * Returns 0 if successful, else propagates up the lower layer error.
3529 */
Ben Widawsky2911a352012-04-05 14:47:36 -07003530int
3531i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003532 struct intel_engine_cs *to,
3533 struct drm_i915_gem_request **to_req)
Ben Widawsky2911a352012-04-05 14:47:36 -07003534{
Chris Wilsonb4716182015-04-27 13:41:17 +01003535 const bool readonly = obj->base.pending_write_domain == 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003536 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
Chris Wilsonb4716182015-04-27 13:41:17 +01003537 int ret, i, n;
Ben Widawsky2911a352012-04-05 14:47:36 -07003538
Chris Wilsonb4716182015-04-27 13:41:17 +01003539 if (!obj->active)
Ben Widawsky2911a352012-04-05 14:47:36 -07003540 return 0;
3541
Chris Wilsonb4716182015-04-27 13:41:17 +01003542 if (to == NULL)
3543 return i915_gem_object_wait_rendering(obj, readonly);
Ben Widawsky2911a352012-04-05 14:47:36 -07003544
Chris Wilsonb4716182015-04-27 13:41:17 +01003545 n = 0;
3546 if (readonly) {
3547 if (obj->last_write_req)
3548 req[n++] = obj->last_write_req;
3549 } else {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003550 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonb4716182015-04-27 13:41:17 +01003551 if (obj->last_read_req[i])
3552 req[n++] = obj->last_read_req[i];
3553 }
3554 for (i = 0; i < n; i++) {
John Harrison91af1272015-06-18 13:14:56 +01003555 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
Chris Wilsonb4716182015-04-27 13:41:17 +01003556 if (ret)
3557 return ret;
3558 }
Ben Widawsky2911a352012-04-05 14:47:36 -07003559
Chris Wilsonb4716182015-04-27 13:41:17 +01003560 return 0;
Ben Widawsky2911a352012-04-05 14:47:36 -07003561}
3562
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003563static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3564{
3565 u32 old_write_domain, old_read_domains;
3566
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003567 /* Force a pagefault for domain tracking on next user access */
3568 i915_gem_release_mmap(obj);
3569
Keith Packardb97c3d92011-06-24 21:02:59 -07003570 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3571 return;
3572
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01003573 old_read_domains = obj->base.read_domains;
3574 old_write_domain = obj->base.write_domain;
3575
3576 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3577 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3578
3579 trace_i915_gem_object_change_domain(obj,
3580 old_read_domains,
3581 old_write_domain);
3582}
3583
Chris Wilson8ef85612016-04-28 09:56:39 +01003584static void __i915_vma_iounmap(struct i915_vma *vma)
3585{
3586 GEM_BUG_ON(vma->pin_count);
3587
3588 if (vma->iomap == NULL)
3589 return;
3590
3591 io_mapping_unmap(vma->iomap);
3592 vma->iomap = NULL;
3593}
3594
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003595static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
Eric Anholt673a3942008-07-30 12:06:12 -07003596{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003597 struct drm_i915_gem_object *obj = vma->obj;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03003598 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson43e28f02013-01-08 10:53:09 +00003599 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003600
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003601 if (list_empty(&vma->obj_link))
Eric Anholt673a3942008-07-30 12:06:12 -07003602 return 0;
3603
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003604 if (!drm_mm_node_allocated(&vma->node)) {
3605 i915_gem_vma_destroy(vma);
Daniel Vetter0ff501c2013-08-29 19:50:31 +02003606 return 0;
3607 }
Ben Widawsky433544b2013-08-13 18:09:06 -07003608
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003609 if (vma->pin_count)
Chris Wilson31d8d652012-05-24 19:11:20 +01003610 return -EBUSY;
Eric Anholt673a3942008-07-30 12:06:12 -07003611
Chris Wilsonc4670ad2012-08-20 10:23:27 +01003612 BUG_ON(obj->pages == NULL);
3613
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003614 if (wait) {
3615 ret = i915_gem_object_wait_rendering(obj, false);
3616 if (ret)
3617 return ret;
3618 }
Chris Wilsona8198ee2011-04-13 22:04:09 +01003619
Chris Wilson596c5922016-02-26 11:03:20 +00003620 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003621 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01003622
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003623 /* release the fence reg _after_ flushing */
3624 ret = i915_gem_object_put_fence(obj);
3625 if (ret)
3626 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01003627
3628 __i915_vma_iounmap(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01003629 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01003630
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003631 trace_i915_vma_unbind(vma);
Chris Wilsondb53a302011-02-03 11:57:46 +00003632
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003633 vma->vm->unbind_vma(vma);
Mika Kuoppala5e562f12015-04-30 11:02:31 +03003634 vma->bound = 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003635
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003636 list_del_init(&vma->vm_link);
Chris Wilson596c5922016-02-26 11:03:20 +00003637 if (vma->is_ggtt) {
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003638 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3639 obj->map_and_fenceable = false;
3640 } else if (vma->ggtt_view.pages) {
3641 sg_free_table(vma->ggtt_view.pages);
3642 kfree(vma->ggtt_view.pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003643 }
Chris Wilson016a65a2015-06-11 08:06:08 +01003644 vma->ggtt_view.pages = NULL;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003645 }
Eric Anholt673a3942008-07-30 12:06:12 -07003646
Ben Widawsky2f633152013-07-17 12:19:03 -07003647 drm_mm_remove_node(&vma->node);
3648 i915_gem_vma_destroy(vma);
3649
3650 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02003651 * no more VMAs exist. */
Imre Deake2273302015-07-09 12:59:05 +03003652 if (list_empty(&obj->vma_list))
Ben Widawsky2f633152013-07-17 12:19:03 -07003653 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003654
Chris Wilson70903c32013-12-04 09:59:09 +00003655 /* And finally now the object is completely decoupled from this vma,
3656 * we can drop its hold on the backing storage and allow it to be
3657 * reaped by the shrinker.
3658 */
3659 i915_gem_object_unpin_pages(obj);
3660
Chris Wilson88241782011-01-07 17:09:48 +00003661 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00003662}
3663
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01003664int i915_vma_unbind(struct i915_vma *vma)
3665{
3666 return __i915_vma_unbind(vma, true);
3667}
3668
3669int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3670{
3671 return __i915_vma_unbind(vma, false);
3672}
3673
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003674int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003675{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003676 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003677 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003678
Chris Wilson6e5a5be2016-06-24 14:55:57 +01003679 lockdep_assert_held(&dev_priv->dev->struct_mutex);
3680
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003681 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01003682 if (engine->last_context == NULL)
3683 continue;
3684
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003685 ret = intel_engine_idle(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003686 if (ret)
3687 return ret;
3688 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003689
Chris Wilsonb4716182015-04-27 13:41:17 +01003690 WARN_ON(i915_verify_lists(dev));
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003691 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003692}
3693
Chris Wilson4144f9b2014-09-11 08:43:48 +01003694static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003695 unsigned long cache_level)
3696{
Chris Wilson4144f9b2014-09-11 08:43:48 +01003697 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003698 struct drm_mm_node *other;
3699
Chris Wilson4144f9b2014-09-11 08:43:48 +01003700 /*
3701 * On some machines we have to be careful when putting differing types
3702 * of snoopable memory together to avoid the prefetcher crossing memory
3703 * domains and dying. During vm initialisation, we decide whether or not
3704 * these constraints apply and set the drm_mm.color_adjust
3705 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01003706 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01003707 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003708 return true;
3709
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003710 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003711 return true;
3712
3713 if (list_empty(&gtt_space->node_list))
3714 return true;
3715
3716 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3717 if (other->allocated && !other->hole_follows && other->color != cache_level)
3718 return false;
3719
3720 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3721 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3722 return false;
3723
3724 return true;
3725}
3726
Jesse Barnesde151cf2008-11-12 10:03:55 -08003727/**
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003728 * Finds free space in the GTT aperture and binds the object or a view of it
3729 * there.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003730 * @obj: object to bind
3731 * @vm: address space to bind into
3732 * @ggtt_view: global gtt view if applicable
3733 * @alignment: requested alignment
3734 * @flags: mask of PIN_* flags to use
Eric Anholt673a3942008-07-30 12:06:12 -07003735 */
Daniel Vetter262de142014-02-14 14:01:20 +01003736static struct i915_vma *
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003737i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3738 struct i915_address_space *vm,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003739 const struct i915_ggtt_view *ggtt_view,
Ben Widawsky07fe0b12013-07-31 17:00:10 -07003740 unsigned alignment,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003741 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003742{
Chris Wilson05394f32010-11-08 19:18:58 +00003743 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003744 struct drm_i915_private *dev_priv = to_i915(dev);
3745 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierry65bd3422015-07-29 17:23:58 +01003746 u32 fence_alignment, unfenced_alignment;
Michel Thierry101b5062015-10-01 13:33:57 +01003747 u32 search_flag, alloc_flag;
3748 u64 start, end;
Michel Thierry65bd3422015-07-29 17:23:58 +01003749 u64 size, fence_size;
Ben Widawsky2f633152013-07-17 12:19:03 -07003750 struct i915_vma *vma;
Chris Wilson07f73f62009-09-14 16:50:30 +01003751 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003752
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003753 if (i915_is_ggtt(vm)) {
3754 u32 view_size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003755
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003756 if (WARN_ON(!ggtt_view))
3757 return ERR_PTR(-EINVAL);
3758
3759 view_size = i915_ggtt_view_size(obj, ggtt_view);
3760
3761 fence_size = i915_gem_get_gtt_size(dev,
3762 view_size,
3763 obj->tiling_mode);
3764 fence_alignment = i915_gem_get_gtt_alignment(dev,
3765 view_size,
3766 obj->tiling_mode,
3767 true);
3768 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3769 view_size,
3770 obj->tiling_mode,
3771 false);
3772 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3773 } else {
3774 fence_size = i915_gem_get_gtt_size(dev,
3775 obj->base.size,
3776 obj->tiling_mode);
3777 fence_alignment = i915_gem_get_gtt_alignment(dev,
3778 obj->base.size,
3779 obj->tiling_mode,
3780 true);
3781 unfenced_alignment =
3782 i915_gem_get_gtt_alignment(dev,
3783 obj->base.size,
3784 obj->tiling_mode,
3785 false);
3786 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3787 }
Chris Wilsona00b10c2010-09-24 21:15:47 +01003788
Michel Thierry101b5062015-10-01 13:33:57 +01003789 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3790 end = vm->total;
3791 if (flags & PIN_MAPPABLE)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003792 end = min_t(u64, end, ggtt->mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003793 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003794 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003795
Eric Anholt673a3942008-07-30 12:06:12 -07003796 if (alignment == 0)
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003797 alignment = flags & PIN_MAPPABLE ? fence_alignment :
Daniel Vetter5e783302010-11-14 22:32:36 +01003798 unfenced_alignment;
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003799 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003800 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3801 ggtt_view ? ggtt_view->type : 0,
3802 alignment);
Daniel Vetter262de142014-02-14 14:01:20 +01003803 return ERR_PTR(-EINVAL);
Eric Anholt673a3942008-07-30 12:06:12 -07003804 }
3805
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003806 /* If binding the object/GGTT view requires more space than the entire
3807 * aperture has, reject it early before evicting everything in a vain
3808 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003809 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003810 if (size > end) {
Michel Thierry65bd3422015-07-29 17:23:58 +01003811 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003812 ggtt_view ? ggtt_view->type : 0,
3813 size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003814 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003815 end);
Daniel Vetter262de142014-02-14 14:01:20 +01003816 return ERR_PTR(-E2BIG);
Chris Wilson654fc602010-05-27 13:18:21 +01003817 }
3818
Chris Wilson37e680a2012-06-07 15:38:42 +01003819 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003820 if (ret)
Daniel Vetter262de142014-02-14 14:01:20 +01003821 return ERR_PTR(ret);
Chris Wilson6c085a72012-08-20 11:40:46 +02003822
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003823 i915_gem_object_pin_pages(obj);
3824
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003825 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3826 i915_gem_obj_lookup_or_create_vma(obj, vm);
3827
Daniel Vetter262de142014-02-14 14:01:20 +01003828 if (IS_ERR(vma))
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003829 goto err_unpin;
Ben Widawsky2f633152013-07-17 12:19:03 -07003830
Chris Wilson506a8e82015-12-08 11:55:07 +00003831 if (flags & PIN_OFFSET_FIXED) {
3832 uint64_t offset = flags & PIN_OFFSET_MASK;
3833
3834 if (offset & (alignment - 1) || offset + size > end) {
3835 ret = -EINVAL;
3836 goto err_free_vma;
3837 }
3838 vma->node.start = offset;
3839 vma->node.size = size;
3840 vma->node.color = obj->cache_level;
3841 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3842 if (ret) {
3843 ret = i915_gem_evict_for_vma(vma);
3844 if (ret == 0)
3845 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3846 }
3847 if (ret)
3848 goto err_free_vma;
Michel Thierry101b5062015-10-01 13:33:57 +01003849 } else {
Chris Wilson506a8e82015-12-08 11:55:07 +00003850 if (flags & PIN_HIGH) {
3851 search_flag = DRM_MM_SEARCH_BELOW;
3852 alloc_flag = DRM_MM_CREATE_TOP;
3853 } else {
3854 search_flag = DRM_MM_SEARCH_DEFAULT;
3855 alloc_flag = DRM_MM_CREATE_DEFAULT;
3856 }
Michel Thierry101b5062015-10-01 13:33:57 +01003857
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003858search_free:
Chris Wilson506a8e82015-12-08 11:55:07 +00003859 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3860 size, alignment,
3861 obj->cache_level,
3862 start, end,
3863 search_flag,
3864 alloc_flag);
3865 if (ret) {
3866 ret = i915_gem_evict_something(dev, vm, size, alignment,
3867 obj->cache_level,
3868 start, end,
3869 flags);
3870 if (ret == 0)
3871 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003872
Chris Wilson506a8e82015-12-08 11:55:07 +00003873 goto err_free_vma;
3874 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003875 }
Chris Wilson4144f9b2014-09-11 08:43:48 +01003876 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
Ben Widawsky2f633152013-07-17 12:19:03 -07003877 ret = -EINVAL;
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003878 goto err_remove_node;
Eric Anholt673a3942008-07-30 12:06:12 -07003879 }
3880
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003881 trace_i915_vma_bind(vma, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07003882 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003883 if (ret)
Imre Deake2273302015-07-09 12:59:05 +03003884 goto err_remove_node;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003885
Ben Widawsky35c20a62013-05-31 11:28:48 -07003886 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003887 list_add_tail(&vma->vm_link, &vm->inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003888
Daniel Vetter262de142014-02-14 14:01:20 +01003889 return vma;
Ben Widawsky2f633152013-07-17 12:19:03 -07003890
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003891err_remove_node:
Dan Carpenter6286ef92013-07-19 08:46:27 +03003892 drm_mm_remove_node(&vma->node);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003893err_free_vma:
Ben Widawsky2f633152013-07-17 12:19:03 -07003894 i915_gem_vma_destroy(vma);
Daniel Vetter262de142014-02-14 14:01:20 +01003895 vma = ERR_PTR(ret);
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003896err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003897 i915_gem_object_unpin_pages(obj);
Daniel Vetter262de142014-02-14 14:01:20 +01003898 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003899}
3900
Chris Wilson000433b2013-08-08 14:41:09 +01003901bool
Chris Wilson2c225692013-08-09 12:26:45 +01003902i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3903 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003904{
Eric Anholt673a3942008-07-30 12:06:12 -07003905 /* If we don't have a page list set up, then we're not pinned
3906 * to GPU, and we can ignore the cache flush because it'll happen
3907 * again at bind time.
3908 */
Chris Wilson05394f32010-11-08 19:18:58 +00003909 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003910 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003911
Imre Deak769ce462013-02-13 21:56:05 +02003912 /*
3913 * Stolen memory is always coherent with the GPU as it is explicitly
3914 * marked as wc by the system, or the system is cache-coherent.
3915 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003916 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003917 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003918
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003919 /* If the GPU is snooping the contents of the CPU cache,
3920 * we do not need to manually clear the CPU cache lines. However,
3921 * the caches are only snooped when the render cache is
3922 * flushed/invalidated. As we always have to emit invalidations
3923 * and flushes when moving into and out of the RENDER domain, correct
3924 * snooping behaviour occurs naturally as the result of our domain
3925 * tracking.
3926 */
Chris Wilson0f719792015-01-13 13:32:52 +00003927 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3928 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003929 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003930 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003931
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003932 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003933 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003934 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003935
3936 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003937}
3938
3939/** Flushes the GTT write domain for the object if it's dirty. */
3940static void
Chris Wilson05394f32010-11-08 19:18:58 +00003941i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003942{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003943 uint32_t old_write_domain;
3944
Chris Wilson05394f32010-11-08 19:18:58 +00003945 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003946 return;
3947
Chris Wilson63256ec2011-01-04 18:42:07 +00003948 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08003949 * to it immediately go to main memory as far as we know, so there's
3950 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003951 *
3952 * However, we do have to enforce the order so that all writes through
3953 * the GTT land before any writes to the device, such as updates to
3954 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08003955 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003956 wmb();
3957
Chris Wilson05394f32010-11-08 19:18:58 +00003958 old_write_domain = obj->base.write_domain;
3959 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003960
Rodrigo Vivide152b62015-07-07 16:28:51 -07003961 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003962
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003963 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003964 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003965 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003966}
3967
3968/** Flushes the CPU write domain for the object if it's dirty. */
3969static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003970i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003971{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003972 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08003973
Chris Wilson05394f32010-11-08 19:18:58 +00003974 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003975 return;
3976
Daniel Vettere62b59e2015-01-21 14:53:48 +01003977 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003978 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003979
Chris Wilson05394f32010-11-08 19:18:58 +00003980 old_write_domain = obj->base.write_domain;
3981 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003982
Rodrigo Vivide152b62015-07-07 16:28:51 -07003983 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003984
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003985 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003986 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003987 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08003988}
3989
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003990/**
3991 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003992 * @obj: object to act on
3993 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003994 *
3995 * This function returns when the move is complete, including waiting on
3996 * flushes to occur.
3997 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003998int
Chris Wilson20217462010-11-23 15:26:33 +00003999i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004000{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004001 struct drm_device *dev = obj->base.dev;
4002 struct drm_i915_private *dev_priv = to_i915(dev);
4003 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004004 uint32_t old_write_domain, old_read_domains;
Chris Wilson43566de2015-01-02 16:29:29 +05304005 struct i915_vma *vma;
Eric Anholte47c68e2008-11-14 13:35:19 -08004006 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004007
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004008 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
4009 return 0;
4010
Chris Wilson0201f1e2012-07-20 12:41:01 +01004011 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004012 if (ret)
4013 return ret;
4014
Chris Wilson43566de2015-01-02 16:29:29 +05304015 /* Flush and acquire obj->pages so that we are coherent through
4016 * direct access in memory with previous cached writes through
4017 * shmemfs and that our cache domain tracking remains valid.
4018 * For example, if the obj->filp was moved to swap without us
4019 * being notified and releasing the pages, we would mistakenly
4020 * continue to assume that the obj remained out of the CPU cached
4021 * domain.
4022 */
4023 ret = i915_gem_object_get_pages(obj);
4024 if (ret)
4025 return ret;
4026
Daniel Vettere62b59e2015-01-21 14:53:48 +01004027 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004028
Chris Wilsond0a57782012-10-09 19:24:37 +01004029 /* Serialise direct access to this object with the barriers for
4030 * coherent writes from the GPU, by effectively invalidating the
4031 * GTT domain upon first access.
4032 */
4033 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
4034 mb();
4035
Chris Wilson05394f32010-11-08 19:18:58 +00004036 old_write_domain = obj->base.write_domain;
4037 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004038
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004039 /* It should now be out of any other write domains, and we can update
4040 * the domain values for our changes.
4041 */
Chris Wilson05394f32010-11-08 19:18:58 +00004042 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4043 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08004044 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004045 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4046 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4047 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08004048 }
4049
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004050 trace_i915_gem_object_change_domain(obj,
4051 old_read_domains,
4052 old_write_domain);
4053
Chris Wilson8325a092012-04-24 15:52:35 +01004054 /* And bump the LRU for this access */
Chris Wilson43566de2015-01-02 16:29:29 +05304055 vma = i915_gem_obj_to_ggtt(obj);
4056 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004057 list_move_tail(&vma->vm_link,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004058 &ggtt->base.inactive_list);
Chris Wilson8325a092012-04-24 15:52:35 +01004059
Eric Anholte47c68e2008-11-14 13:35:19 -08004060 return 0;
4061}
4062
Chris Wilsonef55f922015-10-09 14:11:27 +01004063/**
4064 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004065 * @obj: object to act on
4066 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01004067 *
4068 * After this function returns, the object will be in the new cache-level
4069 * across all GTT and the contents of the backing storage will be coherent,
4070 * with respect to the new cache-level. In order to keep the backing storage
4071 * coherent for all users, we only allow a single cache level to be set
4072 * globally on the object and prevent it from being changed whilst the
4073 * hardware is reading from the object. That is if the object is currently
4074 * on the scanout it will be set to uncached (or equivalent display
4075 * cache coherency) and all non-MOCS GPU access will also be uncached so
4076 * that all direct access to the scanout remains coherent.
4077 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004078int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4079 enum i915_cache_level cache_level)
4080{
Daniel Vetter7bddb012012-02-09 17:15:47 +01004081 struct drm_device *dev = obj->base.dev;
Chris Wilsondf6f7832014-03-21 07:40:56 +00004082 struct i915_vma *vma, *next;
Chris Wilsonef55f922015-10-09 14:11:27 +01004083 bool bound = false;
Ville Syrjäläed75a552015-08-11 19:47:10 +03004084 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004085
4086 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03004087 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01004088
Chris Wilsonef55f922015-10-09 14:11:27 +01004089 /* Inspect the list of currently bound VMA and unbind any that would
4090 * be invalid given the new cache-level. This is principally to
4091 * catch the issue of the CS prefetch crossing page boundaries and
4092 * reading an invalid PTE on older architectures.
4093 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004094 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004095 if (!drm_mm_node_allocated(&vma->node))
4096 continue;
4097
4098 if (vma->pin_count) {
4099 DRM_DEBUG("can not change the cache level of pinned objects\n");
4100 return -EBUSY;
4101 }
4102
Chris Wilson4144f9b2014-09-11 08:43:48 +01004103 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004104 ret = i915_vma_unbind(vma);
Ben Widawsky3089c6f2013-07-31 17:00:03 -07004105 if (ret)
4106 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004107 } else
4108 bound = true;
Chris Wilson42d6ab42012-07-26 11:49:32 +01004109 }
4110
Chris Wilsonef55f922015-10-09 14:11:27 +01004111 /* We can reuse the existing drm_mm nodes but need to change the
4112 * cache-level on the PTE. We could simply unbind them all and
4113 * rebind with the correct cache-level on next use. However since
4114 * we already have a valid slot, dma mapping, pages etc, we may as
4115 * rewrite the PTE in the belief that doing so tramples upon less
4116 * state and so involves less work.
4117 */
4118 if (bound) {
4119 /* Before we change the PTE, the GPU must not be accessing it.
4120 * If we wait upon the object, we know that all the bound
4121 * VMA are no longer active.
4122 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01004123 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004124 if (ret)
4125 return ret;
4126
Chris Wilsonef55f922015-10-09 14:11:27 +01004127 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
4128 /* Access to snoopable pages through the GTT is
4129 * incoherent and on some machines causes a hard
4130 * lockup. Relinquish the CPU mmaping to force
4131 * userspace to refault in the pages and we can
4132 * then double check if the GTT mapping is still
4133 * valid for that pointer access.
4134 */
4135 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01004136
Chris Wilsonef55f922015-10-09 14:11:27 +01004137 /* As we no longer need a fence for GTT access,
4138 * we can relinquish it now (and so prevent having
4139 * to steal a fence from someone else on the next
4140 * fence request). Note GPU activity would have
4141 * dropped the fence as all snoopable access is
4142 * supposed to be linear.
4143 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004144 ret = i915_gem_object_put_fence(obj);
4145 if (ret)
4146 return ret;
Chris Wilsonef55f922015-10-09 14:11:27 +01004147 } else {
4148 /* We either have incoherent backing store and
4149 * so no GTT access or the architecture is fully
4150 * coherent. In such cases, existing GTT mmaps
4151 * ignore the cache bit in the PTE and we can
4152 * rewrite it without confusing the GPU or having
4153 * to force userspace to fault back in its mmaps.
4154 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01004155 }
4156
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004157 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01004158 if (!drm_mm_node_allocated(&vma->node))
4159 continue;
4160
4161 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
4162 if (ret)
4163 return ret;
4164 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01004165 }
4166
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004167 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01004168 vma->node.color = cache_level;
4169 obj->cache_level = cache_level;
4170
Ville Syrjäläed75a552015-08-11 19:47:10 +03004171out:
Chris Wilsonef55f922015-10-09 14:11:27 +01004172 /* Flush the dirty CPU caches to the backing storage so that the
4173 * object is now coherent at its new cache level (with respect
4174 * to the access domain).
4175 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05304176 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00004177 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01004178 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01004179 }
4180
Chris Wilsone4ffd172011-04-04 09:44:39 +01004181 return 0;
4182}
4183
Ben Widawsky199adf42012-09-21 17:01:20 -07004184int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4185 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004186{
Ben Widawsky199adf42012-09-21 17:01:20 -07004187 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004188 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004189
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004190 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilson432be692015-05-07 12:14:55 +01004191 if (&obj->base == NULL)
4192 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004193
Chris Wilson651d7942013-08-08 14:41:10 +01004194 switch (obj->cache_level) {
4195 case I915_CACHE_LLC:
4196 case I915_CACHE_L3_LLC:
4197 args->caching = I915_CACHING_CACHED;
4198 break;
4199
Chris Wilson4257d3b2013-08-08 14:41:11 +01004200 case I915_CACHE_WT:
4201 args->caching = I915_CACHING_DISPLAY;
4202 break;
4203
Chris Wilson651d7942013-08-08 14:41:10 +01004204 default:
4205 args->caching = I915_CACHING_NONE;
4206 break;
4207 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01004208
Chris Wilson432be692015-05-07 12:14:55 +01004209 drm_gem_object_unreference_unlocked(&obj->base);
4210 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004211}
4212
Ben Widawsky199adf42012-09-21 17:01:20 -07004213int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4214 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01004215{
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004216 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky199adf42012-09-21 17:01:20 -07004217 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004218 struct drm_i915_gem_object *obj;
4219 enum i915_cache_level level;
4220 int ret;
4221
Ben Widawsky199adf42012-09-21 17:01:20 -07004222 switch (args->caching) {
4223 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01004224 level = I915_CACHE_NONE;
4225 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07004226 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03004227 /*
4228 * Due to a HW issue on BXT A stepping, GPU stores via a
4229 * snooped mapping may leave stale data in a corresponding CPU
4230 * cacheline, whereas normally such cachelines would get
4231 * invalidated.
4232 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00004233 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03004234 return -ENODEV;
4235
Chris Wilsone6994ae2012-07-10 10:27:08 +01004236 level = I915_CACHE_LLC;
4237 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01004238 case I915_CACHING_DISPLAY:
4239 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4240 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01004241 default:
4242 return -EINVAL;
4243 }
4244
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004245 intel_runtime_pm_get(dev_priv);
4246
Ben Widawsky3bc29132012-09-26 16:15:20 -07004247 ret = i915_mutex_lock_interruptible(dev);
4248 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004249 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07004250
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004251 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsone6994ae2012-07-10 10:27:08 +01004252 if (&obj->base == NULL) {
4253 ret = -ENOENT;
4254 goto unlock;
4255 }
4256
4257 ret = i915_gem_object_set_cache_level(obj, level);
4258
4259 drm_gem_object_unreference(&obj->base);
4260unlock:
4261 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02004262rpm_put:
4263 intel_runtime_pm_put(dev_priv);
4264
Chris Wilsone6994ae2012-07-10 10:27:08 +01004265 return ret;
4266}
4267
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004268/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004269 * Prepare buffer for display plane (scanout, cursors, etc).
4270 * Can be called from an uninterruptible phase (modesetting) and allows
4271 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004272 */
4273int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004274i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4275 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004276 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004277{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004278 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004279 int ret;
4280
Chris Wilsoncc98b412013-08-09 12:25:09 +01004281 /* Mark the pin_display early so that we account for the
4282 * display coherency whilst setting up the cache domains.
4283 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004284 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004285
Eric Anholta7ef0642011-03-29 16:59:54 -07004286 /* The display engine is not coherent with the LLC cache on gen6. As
4287 * a result, we make sure that the pinning that is about to occur is
4288 * done with uncached PTEs. This is lowest common denominator for all
4289 * chipsets.
4290 *
4291 * However for gen6+, we could do better by using the GFDT bit instead
4292 * of uncaching, which would allow us to flush all the LLC-cached data
4293 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4294 */
Chris Wilson651d7942013-08-08 14:41:10 +01004295 ret = i915_gem_object_set_cache_level(obj,
4296 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Eric Anholta7ef0642011-03-29 16:59:54 -07004297 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004298 goto err_unpin_display;
Eric Anholta7ef0642011-03-29 16:59:54 -07004299
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004300 /* As the user may map the buffer once pinned in the display plane
4301 * (e.g. libkms for the bootup splash), we have to ensure that we
4302 * always use map_and_fenceable for all scanout buffers.
4303 */
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00004304 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4305 view->type == I915_GGTT_VIEW_NORMAL ?
4306 PIN_MAPPABLE : 0);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004307 if (ret)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004308 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004309
Daniel Vettere62b59e2015-01-21 14:53:48 +01004310 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01004311
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004312 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00004313 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004314
4315 /* It should now be out of any other write domains, and we can update
4316 * the domain values for our changes.
4317 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01004318 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00004319 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004320
4321 trace_i915_gem_object_change_domain(obj,
4322 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01004323 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004324
4325 return 0;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004326
4327err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004328 obj->pin_display--;
Chris Wilsoncc98b412013-08-09 12:25:09 +01004329 return ret;
4330}
4331
4332void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004333i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4334 const struct i915_ggtt_view *view)
Chris Wilsoncc98b412013-08-09 12:25:09 +01004335{
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004336 if (WARN_ON(obj->pin_display == 0))
4337 return;
4338
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004339 i915_gem_object_ggtt_unpin_view(obj, view);
4340
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01004341 obj->pin_display--;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08004342}
4343
Eric Anholte47c68e2008-11-14 13:35:19 -08004344/**
4345 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01004346 * @obj: object to act on
4347 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08004348 *
4349 * This function returns when the move is complete, including waiting on
4350 * flushes to occur.
4351 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02004352int
Chris Wilson919926a2010-11-12 13:42:53 +00004353i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08004354{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004355 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08004356 int ret;
4357
Chris Wilson8d7e3de2011-02-07 15:23:02 +00004358 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4359 return 0;
4360
Chris Wilson0201f1e2012-07-20 12:41:01 +01004361 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00004362 if (ret)
4363 return ret;
4364
Eric Anholte47c68e2008-11-14 13:35:19 -08004365 i915_gem_object_flush_gtt_write_domain(obj);
4366
Chris Wilson05394f32010-11-08 19:18:58 +00004367 old_write_domain = obj->base.write_domain;
4368 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004369
Eric Anholte47c68e2008-11-14 13:35:19 -08004370 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00004371 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01004372 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08004373
Chris Wilson05394f32010-11-08 19:18:58 +00004374 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004375 }
4376
4377 /* It should now be out of any other write domains, and we can update
4378 * the domain values for our changes.
4379 */
Chris Wilson05394f32010-11-08 19:18:58 +00004380 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08004381
4382 /* If we're writing through the CPU, then the GPU read domains will
4383 * need to be invalidated at next use.
4384 */
4385 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00004386 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4387 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08004388 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004389
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004390 trace_i915_gem_object_change_domain(obj,
4391 old_read_domains,
4392 old_write_domain);
4393
Eric Anholt2ef7eea2008-11-10 10:53:25 -08004394 return 0;
4395}
4396
Eric Anholt673a3942008-07-30 12:06:12 -07004397/* Throttle our rendering by waiting until the ring has completed our requests
4398 * emitted over 20 msec ago.
4399 *
Eric Anholtb9624422009-06-03 07:27:35 +00004400 * Note that if we were to use the current jiffies each time around the loop,
4401 * we wouldn't escape the function with any frames outstanding if the time to
4402 * render a frame was over 20ms.
4403 *
Eric Anholt673a3942008-07-30 12:06:12 -07004404 * This should get us reasonable parallelism between CPU and GPU but also
4405 * relatively low latency when blocking on a particular request to finish.
4406 */
4407static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004408i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004409{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004410 struct drm_i915_private *dev_priv = dev->dev_private;
4411 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004412 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00004413 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004414 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004415
Daniel Vetter308887a2012-11-14 17:14:06 +01004416 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4417 if (ret)
4418 return ret;
4419
Chris Wilsonf4457ae2016-04-13 17:35:08 +01004420 /* ABI: return -EIO if already wedged */
4421 if (i915_terminally_wedged(&dev_priv->gpu_error))
4422 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00004423
Chris Wilson1c255952010-09-26 11:03:27 +01004424 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004425 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00004426 if (time_after_eq(request->emitted_jiffies, recent_enough))
4427 break;
4428
John Harrisonfcfa423c2015-05-29 17:44:12 +01004429 /*
4430 * Note that the request might not have been submitted yet.
4431 * In which case emitted_jiffies will be zero.
4432 */
4433 if (!request->emitted_jiffies)
4434 continue;
4435
John Harrison54fb2412014-11-24 18:49:27 +00004436 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00004437 }
John Harrisonff865882014-11-24 18:49:28 +00004438 if (target)
4439 i915_gem_request_reference(target);
Chris Wilson1c255952010-09-26 11:03:27 +01004440 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004441
John Harrison54fb2412014-11-24 18:49:27 +00004442 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004443 return 0;
4444
Chris Wilson299259a2016-04-13 17:35:06 +01004445 ret = __i915_wait_request(target, true, NULL, NULL);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004446 if (ret == 0)
4447 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00004448
Chris Wilson73db04c2016-04-28 09:56:55 +01004449 i915_gem_request_unreference(target);
John Harrisonff865882014-11-24 18:49:28 +00004450
Eric Anholt673a3942008-07-30 12:06:12 -07004451 return ret;
4452}
4453
Chris Wilsond23db882014-05-23 08:48:08 +02004454static bool
4455i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4456{
4457 struct drm_i915_gem_object *obj = vma->obj;
4458
4459 if (alignment &&
4460 vma->node.start & (alignment - 1))
4461 return true;
4462
4463 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4464 return true;
4465
4466 if (flags & PIN_OFFSET_BIAS &&
4467 vma->node.start < (flags & PIN_OFFSET_MASK))
4468 return true;
4469
Chris Wilson506a8e82015-12-08 11:55:07 +00004470 if (flags & PIN_OFFSET_FIXED &&
4471 vma->node.start != (flags & PIN_OFFSET_MASK))
4472 return true;
4473
Chris Wilsond23db882014-05-23 08:48:08 +02004474 return false;
4475}
4476
Chris Wilsond0710ab2015-11-20 14:16:39 +00004477void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4478{
4479 struct drm_i915_gem_object *obj = vma->obj;
4480 bool mappable, fenceable;
4481 u32 fence_size, fence_alignment;
4482
4483 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4484 obj->base.size,
4485 obj->tiling_mode);
4486 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4487 obj->base.size,
4488 obj->tiling_mode,
4489 true);
4490
4491 fenceable = (vma->node.size == fence_size &&
4492 (vma->node.start & (fence_alignment - 1)) == 0);
4493
4494 mappable = (vma->node.start + fence_size <=
Joonas Lahtinen62106b42016-03-18 10:42:57 +02004495 to_i915(obj->base.dev)->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00004496
4497 obj->map_and_fenceable = mappable && fenceable;
4498}
4499
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004500static int
4501i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4502 struct i915_address_space *vm,
4503 const struct i915_ggtt_view *ggtt_view,
4504 uint32_t alignment,
4505 uint64_t flags)
Eric Anholt673a3942008-07-30 12:06:12 -07004506{
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004507 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004508 struct i915_vma *vma;
Chris Wilsonef79e172014-10-31 13:53:52 +00004509 unsigned bound;
Eric Anholt673a3942008-07-30 12:06:12 -07004510 int ret;
4511
Ben Widawsky6e7186a2014-05-06 22:21:36 -07004512 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4513 return -ENODEV;
4514
Daniel Vetterbf3d1492014-02-14 14:01:12 +01004515 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
Daniel Vetter1ec9e262014-02-14 14:01:11 +01004516 return -EINVAL;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004517
Chris Wilsonc826c442014-10-31 13:53:53 +00004518 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4519 return -EINVAL;
4520
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004521 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4522 return -EINVAL;
4523
4524 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4525 i915_gem_obj_to_vma(obj, vm);
4526
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004527 if (vma) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004528 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4529 return -EBUSY;
4530
Chris Wilsond23db882014-05-23 08:48:08 +02004531 if (i915_vma_misplaced(vma, alignment, flags)) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004532 WARN(vma->pin_count,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004533 "bo is already pinned in %s with incorrect alignment:"
Michel Thierry088e0df2015-08-07 17:40:17 +01004534 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
Daniel Vetter75e9e912010-11-04 17:11:09 +01004535 " obj->map_and_fenceable=%d\n",
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004536 ggtt_view ? "ggtt" : "ppgtt",
Michel Thierry088e0df2015-08-07 17:40:17 +01004537 upper_32_bits(vma->node.start),
4538 lower_32_bits(vma->node.start),
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004539 alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02004540 !!(flags & PIN_MAPPABLE),
Chris Wilson05394f32010-11-08 19:18:58 +00004541 obj->map_and_fenceable);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004542 ret = i915_vma_unbind(vma);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004543 if (ret)
4544 return ret;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004545
4546 vma = NULL;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004547 }
4548 }
4549
Chris Wilsonef79e172014-10-31 13:53:52 +00004550 bound = vma ? vma->bound : 0;
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004551 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004552 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4553 flags);
Daniel Vetter262de142014-02-14 14:01:20 +01004554 if (IS_ERR(vma))
4555 return PTR_ERR(vma);
Daniel Vetter08755462015-04-20 09:04:05 -07004556 } else {
4557 ret = i915_vma_bind(vma, obj->cache_level, flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00004558 if (ret)
4559 return ret;
4560 }
Daniel Vetter74898d72012-02-15 23:50:22 +01004561
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004562 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4563 (bound ^ vma->bound) & GLOBAL_BIND) {
Chris Wilsond0710ab2015-11-20 14:16:39 +00004564 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen91e67112015-05-06 14:33:58 +03004565 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4566 }
Chris Wilsonef79e172014-10-31 13:53:52 +00004567
Daniel Vetter8ea99c92014-02-14 14:01:21 +01004568 vma->pin_count++;
Eric Anholt673a3942008-07-30 12:06:12 -07004569 return 0;
4570}
4571
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004572int
4573i915_gem_object_pin(struct drm_i915_gem_object *obj,
4574 struct i915_address_space *vm,
4575 uint32_t alignment,
4576 uint64_t flags)
4577{
4578 return i915_gem_object_do_pin(obj, vm,
4579 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4580 alignment, flags);
4581}
4582
4583int
4584i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4585 const struct i915_ggtt_view *view,
4586 uint32_t alignment,
4587 uint64_t flags)
4588{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004589 struct drm_device *dev = obj->base.dev;
4590 struct drm_i915_private *dev_priv = to_i915(dev);
4591 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4592
Matthew Auldade7daa2016-03-24 15:54:20 +00004593 BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004594
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03004595 return i915_gem_object_do_pin(obj, &ggtt->base, view,
Tvrtko Ursulin6fafab72015-03-17 15:36:51 +00004596 alignment, flags | PIN_GLOBAL);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004597}
4598
Eric Anholt673a3942008-07-30 12:06:12 -07004599void
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004600i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4601 const struct i915_ggtt_view *view)
Eric Anholt673a3942008-07-30 12:06:12 -07004602{
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004603 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Eric Anholt673a3942008-07-30 12:06:12 -07004604
Tvrtko Ursuline6617332015-03-23 11:10:33 +00004605 WARN_ON(vma->pin_count == 0);
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02004606 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004607
Chris Wilson30154652015-04-07 17:28:24 +01004608 --vma->pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07004609}
4610
4611int
Eric Anholt673a3942008-07-30 12:06:12 -07004612i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004613 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004614{
4615 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004616 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01004617 int ret;
4618
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004619 ret = i915_mutex_lock_interruptible(dev);
4620 if (ret)
4621 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004622
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004623 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004624 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004625 ret = -ENOENT;
4626 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07004627 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08004628
Chris Wilson0be555b2010-08-04 15:36:30 +01004629 /* Count all active objects as busy, even if they are currently not used
4630 * by the gpu. Users of this interface expect objects to eventually
4631 * become non-busy without any further actions, therefore emit any
4632 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08004633 */
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004634 ret = i915_gem_object_flush_active(obj);
Chris Wilsonb4716182015-04-27 13:41:17 +01004635 if (ret)
4636 goto unref;
Daniel Vetter30dfebf2012-06-01 15:21:23 +02004637
Chris Wilson426960b2016-01-15 16:51:46 +00004638 args->busy = 0;
4639 if (obj->active) {
4640 int i;
4641
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004642 for (i = 0; i < I915_NUM_ENGINES; i++) {
Chris Wilson426960b2016-01-15 16:51:46 +00004643 struct drm_i915_gem_request *req;
4644
4645 req = obj->last_read_req[i];
4646 if (req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004647 args->busy |= 1 << (16 + req->engine->exec_id);
Chris Wilson426960b2016-01-15 16:51:46 +00004648 }
4649 if (obj->last_write_req)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004650 args->busy |= obj->last_write_req->engine->exec_id;
Chris Wilson426960b2016-01-15 16:51:46 +00004651 }
Eric Anholt673a3942008-07-30 12:06:12 -07004652
Chris Wilsonb4716182015-04-27 13:41:17 +01004653unref:
Chris Wilson05394f32010-11-08 19:18:58 +00004654 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004655unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07004656 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004657 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004658}
4659
4660int
4661i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4662 struct drm_file *file_priv)
4663{
Akshay Joshi0206e352011-08-16 15:34:10 -04004664 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004665}
4666
Chris Wilson3ef94da2009-09-14 16:50:29 +01004667int
4668i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4669 struct drm_file *file_priv)
4670{
Daniel Vetter656bfa32014-11-20 09:26:30 +01004671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004672 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004673 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004674 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004675
4676 switch (args->madv) {
4677 case I915_MADV_DONTNEED:
4678 case I915_MADV_WILLNEED:
4679 break;
4680 default:
4681 return -EINVAL;
4682 }
4683
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004684 ret = i915_mutex_lock_interruptible(dev);
4685 if (ret)
4686 return ret;
4687
Chris Wilsona8ad0bd2016-05-09 11:04:54 +01004688 obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00004689 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004690 ret = -ENOENT;
4691 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004692 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004693
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004694 if (i915_gem_obj_is_pinned(obj)) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004695 ret = -EINVAL;
4696 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004697 }
4698
Daniel Vetter656bfa32014-11-20 09:26:30 +01004699 if (obj->pages &&
4700 obj->tiling_mode != I915_TILING_NONE &&
4701 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4702 if (obj->madv == I915_MADV_WILLNEED)
4703 i915_gem_object_unpin_pages(obj);
4704 if (args->madv == I915_MADV_WILLNEED)
4705 i915_gem_object_pin_pages(obj);
4706 }
4707
Chris Wilson05394f32010-11-08 19:18:58 +00004708 if (obj->madv != __I915_MADV_PURGED)
4709 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004710
Chris Wilson6c085a72012-08-20 11:40:46 +02004711 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004712 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004713 i915_gem_object_truncate(obj);
4714
Chris Wilson05394f32010-11-08 19:18:58 +00004715 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004716
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004717out:
Chris Wilson05394f32010-11-08 19:18:58 +00004718 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004719unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004720 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004721 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004722}
4723
Chris Wilson37e680a2012-06-07 15:38:42 +01004724void i915_gem_object_init(struct drm_i915_gem_object *obj,
4725 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004726{
Chris Wilsonb4716182015-04-27 13:41:17 +01004727 int i;
4728
Ben Widawsky35c20a62013-05-31 11:28:48 -07004729 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004730 for (i = 0; i < I915_NUM_ENGINES; i++)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004731 INIT_LIST_HEAD(&obj->engine_list[i]);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004732 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004733 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004734 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004735
Chris Wilson37e680a2012-06-07 15:38:42 +01004736 obj->ops = ops;
4737
Chris Wilson0327d6b2012-08-11 15:41:06 +01004738 obj->fence_reg = I915_FENCE_REG_NONE;
4739 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004740
4741 i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size);
4742}
4743
Chris Wilson37e680a2012-06-07 15:38:42 +01004744static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004745 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004746 .get_pages = i915_gem_object_get_pages_gtt,
4747 .put_pages = i915_gem_object_put_pages_gtt,
4748};
4749
Dave Gordond37cd8a2016-04-22 19:14:32 +01004750struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004751 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004752{
Daniel Vetterc397b902010-04-09 19:05:07 +00004753 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004754 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004755 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004756 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004757
Chris Wilson42dcedd2012-11-15 11:32:30 +00004758 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004759 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004760 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004761
Chris Wilsonfe3db792016-04-25 13:32:13 +01004762 ret = drm_gem_object_init(dev, &obj->base, size);
4763 if (ret)
4764 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004765
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004766 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4767 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4768 /* 965gm cannot relocate objects above 4GiB. */
4769 mask &= ~__GFP_HIGHMEM;
4770 mask |= __GFP_DMA32;
4771 }
4772
Al Viro496ad9a2013-01-23 17:07:38 -05004773 mapping = file_inode(obj->base.filp)->i_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004774 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004775
Chris Wilson37e680a2012-06-07 15:38:42 +01004776 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004777
Daniel Vetterc397b902010-04-09 19:05:07 +00004778 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4779 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4780
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004781 if (HAS_LLC(dev)) {
4782 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004783 * cache) for about a 10% performance improvement
4784 * compared to uncached. Graphics requests other than
4785 * display scanout are coherent with the CPU in
4786 * accessing this cache. This means in this mode we
4787 * don't need to clflush on the CPU side, and on the
4788 * GPU side we only need to flush internal caches to
4789 * get data visible to the CPU.
4790 *
4791 * However, we maintain the display planes as UC, and so
4792 * need to rebind when first used as such.
4793 */
4794 obj->cache_level = I915_CACHE_LLC;
4795 } else
4796 obj->cache_level = I915_CACHE_NONE;
4797
Daniel Vetterd861e332013-07-24 23:25:03 +02004798 trace_i915_gem_object_create(obj);
4799
Chris Wilson05394f32010-11-08 19:18:58 +00004800 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004801
4802fail:
4803 i915_gem_object_free(obj);
4804
4805 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004806}
4807
Chris Wilson340fbd82014-05-22 09:16:52 +01004808static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4809{
4810 /* If we are the last user of the backing storage (be it shmemfs
4811 * pages or stolen etc), we know that the pages are going to be
4812 * immediately released. In this case, we can then skip copying
4813 * back the contents from the GPU.
4814 */
4815
4816 if (obj->madv != I915_MADV_WILLNEED)
4817 return false;
4818
4819 if (obj->base.filp == NULL)
4820 return true;
4821
4822 /* At first glance, this looks racy, but then again so would be
4823 * userspace racing mmap against close. However, the first external
4824 * reference to the filp can only be obtained through the
4825 * i915_gem_mmap_ioctl() which safeguards us against the user
4826 * acquiring such a reference whilst we are in the middle of
4827 * freeing the object.
4828 */
4829 return atomic_long_read(&obj->base.filp->f_count) == 1;
4830}
4831
Chris Wilson1488fc02012-04-24 15:47:31 +01004832void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004833{
Chris Wilson1488fc02012-04-24 15:47:31 +01004834 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004835 struct drm_device *dev = obj->base.dev;
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004836 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004837 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004838
Paulo Zanonif65c9162013-11-27 18:20:34 -02004839 intel_runtime_pm_get(dev_priv);
4840
Chris Wilson26e12f892011-03-20 11:20:19 +00004841 trace_i915_gem_object_destroy(obj);
4842
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004843 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004844 int ret;
4845
4846 vma->pin_count = 0;
4847 ret = i915_vma_unbind(vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004848 if (WARN_ON(ret == -ERESTARTSYS)) {
4849 bool was_interruptible;
Chris Wilson1488fc02012-04-24 15:47:31 +01004850
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004851 was_interruptible = dev_priv->mm.interruptible;
4852 dev_priv->mm.interruptible = false;
Chris Wilson1488fc02012-04-24 15:47:31 +01004853
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004854 WARN_ON(i915_vma_unbind(vma));
Chris Wilson1488fc02012-04-24 15:47:31 +01004855
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004856 dev_priv->mm.interruptible = was_interruptible;
4857 }
Chris Wilson1488fc02012-04-24 15:47:31 +01004858 }
4859
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004860 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4861 * before progressing. */
4862 if (obj->stolen)
4863 i915_gem_object_unpin_pages(obj);
4864
Daniel Vettera071fa02014-06-18 23:28:09 +02004865 WARN_ON(obj->frontbuffer_bits);
4866
Daniel Vetter656bfa32014-11-20 09:26:30 +01004867 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4868 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4869 obj->tiling_mode != I915_TILING_NONE)
4870 i915_gem_object_unpin_pages(obj);
4871
Ben Widawsky401c29f2013-05-31 11:28:47 -07004872 if (WARN_ON(obj->pages_pin_count))
4873 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004874 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004875 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004876 i915_gem_object_put_pages(obj);
Chris Wilsond8cb5082012-08-11 15:41:03 +01004877 i915_gem_object_free_mmap_offset(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004878
Chris Wilson9da3da62012-06-01 15:20:22 +01004879 BUG_ON(obj->pages);
4880
Chris Wilson2f745ad2012-09-04 21:02:58 +01004881 if (obj->base.import_attach)
4882 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004883
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004884 if (obj->ops->release)
4885 obj->ops->release(obj);
4886
Chris Wilson05394f32010-11-08 19:18:58 +00004887 drm_gem_object_release(&obj->base);
4888 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004889
Chris Wilson05394f32010-11-08 19:18:58 +00004890 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004891 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004892
4893 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004894}
4895
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004896struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4897 struct i915_address_space *vm)
Ben Widawsky2f633152013-07-17 12:19:03 -07004898{
Daniel Vettere656a6c2013-08-14 14:14:04 +02004899 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004900 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin1b683722015-11-12 11:59:55 +00004901 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4902 vma->vm == vm)
Daniel Vettere656a6c2013-08-14 14:14:04 +02004903 return vma;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004904 }
4905 return NULL;
4906}
Daniel Vettere656a6c2013-08-14 14:14:04 +02004907
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004908struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4909 const struct i915_ggtt_view *view)
4910{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004911 struct i915_vma *vma;
4912
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004913 GEM_BUG_ON(!view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004914
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004915 list_for_each_entry(vma, &obj->vma_list, obj_link)
Tvrtko Ursulin598b9ec2016-04-21 13:04:44 +01004916 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02004917 return vma;
Daniel Vettere656a6c2013-08-14 14:14:04 +02004918 return NULL;
4919}
4920
Ben Widawsky2f633152013-07-17 12:19:03 -07004921void i915_gem_vma_destroy(struct i915_vma *vma)
4922{
4923 WARN_ON(vma->node.allocated);
Chris Wilsonaaa05662013-08-20 12:56:40 +01004924
4925 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4926 if (!list_empty(&vma->exec_list))
4927 return;
4928
Chris Wilson596c5922016-02-26 11:03:20 +00004929 if (!vma->is_ggtt)
4930 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
Michel Thierryb9d06dd2014-08-06 15:04:44 +02004931
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004932 list_del(&vma->obj_link);
Daniel Vetterb93dab62013-08-26 11:23:47 +02004933
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004934 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
Ben Widawsky2f633152013-07-17 12:19:03 -07004935}
4936
Chris Wilsone3efda42014-04-09 09:19:41 +01004937static void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004938i915_gem_stop_engines(struct drm_device *dev)
Chris Wilsone3efda42014-04-09 09:19:41 +01004939{
4940 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004941 struct intel_engine_cs *engine;
Chris Wilsone3efda42014-04-09 09:19:41 +01004942
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004943 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004944 dev_priv->gt.stop_engine(engine);
Chris Wilsone3efda42014-04-09 09:19:41 +01004945}
4946
Jesse Barnes5669fca2009-02-17 15:13:31 -08004947int
Chris Wilson45c5f202013-10-16 11:50:01 +01004948i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004949{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004950 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson45c5f202013-10-16 11:50:01 +01004951 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004952
Chris Wilson45c5f202013-10-16 11:50:01 +01004953 mutex_lock(&dev->struct_mutex);
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004954 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsonf7403342013-09-13 23:57:04 +01004955 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004956 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004957
Chris Wilsonc0336662016-05-06 15:40:21 +01004958 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004959
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004960 i915_gem_stop_engines(dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004961 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004962 mutex_unlock(&dev->struct_mutex);
4963
Chris Wilson737b1502015-01-26 18:03:03 +02004964 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004965 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
Deepak S274fa1c2014-08-05 07:51:20 -07004966 flush_delayed_work(&dev_priv->mm.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004967
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004968 /* Assert that we sucessfully flushed all the work and
4969 * reset the GPU back to its idle, low power state.
4970 */
4971 WARN_ON(dev_priv->mm.busy);
4972
Eric Anholt673a3942008-07-30 12:06:12 -07004973 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004974
4975err:
4976 mutex_unlock(&dev->struct_mutex);
4977 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004978}
4979
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004980void i915_gem_init_swizzling(struct drm_device *dev)
4981{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03004982 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004983
Daniel Vetter11782b02012-01-31 16:47:55 +01004984 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004985 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4986 return;
4987
4988 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4989 DISP_TILE_SURFACE_SWIZZLING);
4990
Daniel Vetter11782b02012-01-31 16:47:55 +01004991 if (IS_GEN5(dev))
4992 return;
4993
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004994 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4995 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004996 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004997 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004998 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004999 else if (IS_GEN8(dev))
5000 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08005001 else
5002 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01005003}
Daniel Vettere21af882012-02-09 20:53:27 +01005004
Ville Syrjälä81e7f202014-08-15 01:21:55 +03005005static void init_unused_ring(struct drm_device *dev, u32 base)
5006{
5007 struct drm_i915_private *dev_priv = dev->dev_private;
5008
5009 I915_WRITE(RING_CTL(base), 0);
5010 I915_WRITE(RING_HEAD(base), 0);
5011 I915_WRITE(RING_TAIL(base), 0);
5012 I915_WRITE(RING_START(base), 0);
5013}
5014
5015static void init_unused_rings(struct drm_device *dev)
5016{
5017 if (IS_I830(dev)) {
5018 init_unused_ring(dev, PRB1_BASE);
5019 init_unused_ring(dev, SRB0_BASE);
5020 init_unused_ring(dev, SRB1_BASE);
5021 init_unused_ring(dev, SRB2_BASE);
5022 init_unused_ring(dev, SRB3_BASE);
5023 } else if (IS_GEN2(dev)) {
5024 init_unused_ring(dev, SRB0_BASE);
5025 init_unused_ring(dev, SRB1_BASE);
5026 } else if (IS_GEN3(dev)) {
5027 init_unused_ring(dev, PRB1_BASE);
5028 init_unused_ring(dev, PRB2_BASE);
5029 }
5030}
5031
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005032int i915_gem_init_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005033{
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005034 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005035 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005036
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005037 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005038 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00005039 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01005040
5041 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08005042 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01005043 if (ret)
5044 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08005045 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01005046
Jani Nikulad39398f2015-10-07 11:17:44 +03005047 if (HAS_BLT(dev)) {
Chris Wilson549f7362010-10-19 11:19:32 +01005048 ret = intel_init_blt_ring_buffer(dev);
5049 if (ret)
5050 goto cleanup_bsd_ring;
5051 }
5052
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005053 if (HAS_VEBOX(dev)) {
5054 ret = intel_init_vebox_ring_buffer(dev);
5055 if (ret)
5056 goto cleanup_blt_ring;
5057 }
5058
Zhao Yakui845f74a2014-04-17 10:37:37 +08005059 if (HAS_BSD2(dev)) {
5060 ret = intel_init_bsd2_ring_buffer(dev);
5061 if (ret)
5062 goto cleanup_vebox_ring;
5063 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005064
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005065 return 0;
5066
Ben Widawsky9a8a2212013-05-28 19:22:23 -07005067cleanup_vebox_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005068 intel_cleanup_engine(&dev_priv->engine[VECS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005069cleanup_blt_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005070 intel_cleanup_engine(&dev_priv->engine[BCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005071cleanup_bsd_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005072 intel_cleanup_engine(&dev_priv->engine[VCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005073cleanup_render_ring:
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005074 intel_cleanup_engine(&dev_priv->engine[RCS]);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005075
5076 return ret;
5077}
5078
5079int
5080i915_gem_init_hw(struct drm_device *dev)
5081{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005082 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005083 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01005084 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005085
Chris Wilson5e4f5182015-02-13 14:35:59 +00005086 /* Double layer security blanket, see i915_gem_init() */
5087 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5088
Mika Kuoppala3accaf72016-04-13 17:26:43 +03005089 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005090 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005091
Ville Syrjälä0bf21342013-11-29 14:56:12 +02005092 if (IS_HASWELL(dev))
5093 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5094 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03005095
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005096 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005097 if (IS_IVYBRIDGE(dev)) {
5098 u32 temp = I915_READ(GEN7_MSG_CTL);
5099 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5100 I915_WRITE(GEN7_MSG_CTL, temp);
5101 } else if (INTEL_INFO(dev)->gen >= 7) {
5102 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5103 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5104 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5105 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005106 }
5107
Ben Widawsky4fc7c972013-02-08 11:49:24 -08005108 i915_gem_init_swizzling(dev);
5109
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01005110 /*
5111 * At least 830 can leave some of the unused rings
5112 * "active" (ie. head != tail) after resume which
5113 * will prevent c3 entry. Makes sure all unused rings
5114 * are totally idle.
5115 */
5116 init_unused_rings(dev);
5117
Dave Gordoned54c1a2016-01-19 19:02:54 +00005118 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01005119
John Harrison4ad2fd82015-06-18 13:11:20 +01005120 ret = i915_ppgtt_init_hw(dev);
5121 if (ret) {
5122 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5123 goto out;
5124 }
5125
5126 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005127 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005128 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005129 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00005130 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005131 }
Mika Kuoppala99433932013-01-22 14:12:17 +02005132
Peter Antoine0ccdacf2016-04-13 15:03:25 +01005133 intel_mocs_init_l3cc_table(dev);
5134
Alex Dai33a732f2015-08-12 15:43:36 +01005135 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01005136 ret = intel_guc_setup(dev);
5137 if (ret)
5138 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01005139
Nick Hoathe84fe802015-09-11 12:53:46 +01005140 /*
5141 * Increment the next seqno by 0x100 so we have a visible break
5142 * on re-initialisation
5143 */
5144 ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100);
Daniel Vetter82460d92014-08-06 20:19:53 +02005145
Chris Wilson5e4f5182015-02-13 14:35:59 +00005146out:
5147 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005148 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005149}
5150
Chris Wilson1070a422012-04-24 15:47:41 +01005151int i915_gem_init(struct drm_device *dev)
5152{
5153 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1070a422012-04-24 15:47:41 +01005154 int ret;
5155
Chris Wilson1070a422012-04-24 15:47:41 +01005156 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005157
Oscar Mateoa83014d2014-07-24 17:04:21 +01005158 if (!i915.enable_execlists) {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005159 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005160 dev_priv->gt.init_engines = i915_gem_init_engines;
5161 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
5162 dev_priv->gt.stop_engine = intel_stop_engine;
Oscar Mateo454afeb2014-07-24 17:04:22 +01005163 } else {
John Harrisonf3dc74c2015-03-19 12:30:06 +00005164 dev_priv->gt.execbuf_submit = intel_execlists_submission;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005165 dev_priv->gt.init_engines = intel_logical_rings_init;
5166 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
5167 dev_priv->gt.stop_engine = intel_logical_ring_stop;
Oscar Mateoa83014d2014-07-24 17:04:21 +01005168 }
5169
Chris Wilson5e4f5182015-02-13 14:35:59 +00005170 /* This is just a security blanket to placate dragons.
5171 * On some systems, we very sporadically observe that the first TLBs
5172 * used by the CS may be stale, despite us poking the TLB reset. If
5173 * we hold the forcewake during initialisation these problems
5174 * just magically go away.
5175 */
5176 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5177
Chris Wilson72778cb2016-05-19 16:17:16 +01005178 i915_gem_init_userptr(dev_priv);
Joonas Lahtinend85489d2016-03-24 16:47:46 +02005179 i915_gem_init_ggtt(dev);
Jesse Barnesd62b4892013-03-08 10:45:53 -08005180
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005181 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02005182 if (ret)
5183 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08005184
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005185 ret = dev_priv->gt.init_engines(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01005186 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02005187 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02005188
5189 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01005190 if (ret == -EIO) {
5191 /* Allow ring initialisation to fail by marking the GPU as
5192 * wedged. But we only want to do this where the GPU is angry,
5193 * for all other failure, such as an allocation failure, bail.
5194 */
5195 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Peter Zijlstra805de8f42015-04-24 01:12:32 +02005196 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
Chris Wilson60990322014-04-09 09:19:42 +01005197 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01005198 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02005199
5200out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00005201 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01005202 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01005203
Chris Wilson60990322014-04-09 09:19:42 +01005204 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01005205}
5206
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005207void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005208i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005209{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005210 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00005211 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005212
Dave Gordonb4ac5af2016-03-24 11:20:38 +00005213 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00005214 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08005215}
5216
Chris Wilson64193402010-10-24 12:38:05 +01005217static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005218init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01005219{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00005220 INIT_LIST_HEAD(&engine->active_list);
5221 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01005222}
5223
Eric Anholt673a3942008-07-30 12:06:12 -07005224void
Imre Deak40ae4e12016-03-16 14:54:03 +02005225i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5226{
5227 struct drm_device *dev = dev_priv->dev;
5228
5229 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5230 !IS_CHERRYVIEW(dev_priv))
5231 dev_priv->num_fence_regs = 32;
5232 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5233 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5234 dev_priv->num_fence_regs = 16;
5235 else
5236 dev_priv->num_fence_regs = 8;
5237
Chris Wilsonc0336662016-05-06 15:40:21 +01005238 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02005239 dev_priv->num_fence_regs =
5240 I915_READ(vgtif_reg(avail_rs.fence_num));
5241
5242 /* Initialize fence registers to zero */
5243 i915_gem_restore_fences(dev);
5244
5245 i915_gem_detect_bit_6_swizzle(dev);
5246}
5247
5248void
Imre Deakd64aa092016-01-19 15:26:29 +02005249i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07005250{
Jani Nikula3e31c6c2014-03-31 14:27:16 +03005251 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson42dcedd2012-11-15 11:32:30 +00005252 int i;
5253
Chris Wilsonefab6d82015-04-07 16:20:57 +01005254 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00005255 kmem_cache_create("i915_gem_object",
5256 sizeof(struct drm_i915_gem_object), 0,
5257 SLAB_HWCACHE_ALIGN,
5258 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01005259 dev_priv->vmas =
5260 kmem_cache_create("i915_gem_vma",
5261 sizeof(struct i915_vma), 0,
5262 SLAB_HWCACHE_ALIGN,
5263 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01005264 dev_priv->requests =
5265 kmem_cache_create("i915_gem_request",
5266 sizeof(struct drm_i915_gem_request), 0,
5267 SLAB_HWCACHE_ALIGN,
5268 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07005269
Ben Widawskyfc8c0672013-07-31 16:59:54 -07005270 INIT_LIST_HEAD(&dev_priv->vm_list);
Ben Widawskya33afea2013-09-17 21:12:45 -07005271 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02005272 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5273 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07005274 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00005275 for (i = 0; i < I915_NUM_ENGINES; i++)
5276 init_engine_lists(&dev_priv->engine[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02005277 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02005278 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07005279 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
5280 i915_gem_retire_work_handler);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005281 INIT_DELAYED_WORK(&dev_priv->mm.idle_work,
5282 i915_gem_idle_work_handler);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01005283 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01005284
Chris Wilson72bfa192010-12-19 11:42:05 +00005285 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5286
Nick Hoathe84fe802015-09-11 12:53:46 +01005287 /*
5288 * Set initial sequence number for requests.
5289 * Using this number allows the wraparound to happen early,
5290 * catching any obvious problems.
5291 */
5292 dev_priv->next_seqno = ((u32)~0 - 0x1100);
5293 dev_priv->last_seqno = ((u32)~0 - 0x1101);
5294
Chris Wilson19b2dbd2013-06-12 10:15:12 +01005295 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Eric Anholt10ed13e2011-05-06 13:53:49 -07005296
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05005297 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01005298
Chris Wilsonce453d82011-02-21 14:43:56 +00005299 dev_priv->mm.interruptible = true;
5300
Daniel Vetterf99d7062014-06-19 16:01:59 +02005301 mutex_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07005302}
Dave Airlie71acb5e2008-12-30 20:31:46 +10005303
Imre Deakd64aa092016-01-19 15:26:29 +02005304void i915_gem_load_cleanup(struct drm_device *dev)
5305{
5306 struct drm_i915_private *dev_priv = to_i915(dev);
5307
5308 kmem_cache_destroy(dev_priv->requests);
5309 kmem_cache_destroy(dev_priv->vmas);
5310 kmem_cache_destroy(dev_priv->objects);
5311}
5312
Chris Wilson461fb992016-05-14 07:26:33 +01005313int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5314{
5315 struct drm_i915_gem_object *obj;
5316
5317 /* Called just before we write the hibernation image.
5318 *
5319 * We need to update the domain tracking to reflect that the CPU
5320 * will be accessing all the pages to create and restore from the
5321 * hibernation, and so upon restoration those pages will be in the
5322 * CPU domain.
5323 *
5324 * To make sure the hibernation image contains the latest state,
5325 * we update that state just before writing out the image.
5326 */
5327
5328 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5329 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5330 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5331 }
5332
5333 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5334 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5335 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5336 }
5337
5338 return 0;
5339}
5340
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005341void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00005342{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005343 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00005344
5345 /* Clean up our request list when the client is going away, so that
5346 * later retire_requests won't dereference our soon-to-be-gone
5347 * file_priv.
5348 */
Chris Wilson1c255952010-09-26 11:03:27 +01005349 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01005350 while (!list_empty(&file_priv->mm.request_list)) {
5351 struct drm_i915_gem_request *request;
5352
5353 request = list_first_entry(&file_priv->mm.request_list,
5354 struct drm_i915_gem_request,
5355 client_list);
5356 list_del(&request->client_list);
5357 request->file_priv = NULL;
5358 }
Chris Wilson1c255952010-09-26 11:03:27 +01005359 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01005360
Chris Wilson2e1b8732015-04-27 13:41:22 +01005361 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01005362 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01005363 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01005364 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01005365 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005366}
5367
5368int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5369{
5370 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08005371 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005372
5373 DRM_DEBUG_DRIVER("\n");
5374
5375 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5376 if (!file_priv)
5377 return -ENOMEM;
5378
5379 file->driver_priv = file_priv;
5380 file_priv->dev_priv = dev->dev_private;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02005381 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01005382 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005383
5384 spin_lock_init(&file_priv->mm.lock);
5385 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005386
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00005387 file_priv->bsd_ring = -1;
5388
Ben Widawskye422b882013-12-06 14:10:58 -08005389 ret = i915_gem_context_open(dev, file);
5390 if (ret)
5391 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005392
Ben Widawskye422b882013-12-06 14:10:58 -08005393 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01005394}
5395
Daniel Vetterb680c372014-09-19 18:27:27 +02005396/**
5397 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07005398 * @old: current GEM buffer for the frontbuffer slots
5399 * @new: new GEM buffer for the frontbuffer slots
5400 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02005401 *
5402 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5403 * from @old and setting them in @new. Both @old and @new can be NULL.
5404 */
Daniel Vettera071fa02014-06-18 23:28:09 +02005405void i915_gem_track_fb(struct drm_i915_gem_object *old,
5406 struct drm_i915_gem_object *new,
5407 unsigned frontbuffer_bits)
5408{
5409 if (old) {
5410 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5411 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5412 old->frontbuffer_bits &= ~frontbuffer_bits;
5413 }
5414
5415 if (new) {
5416 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5417 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5418 new->frontbuffer_bits |= frontbuffer_bits;
5419 }
5420}
5421
Ben Widawskya70a3142013-07-31 16:59:56 -07005422/* All the new VM stuff */
Michel Thierry088e0df2015-08-07 17:40:17 +01005423u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5424 struct i915_address_space *vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005425{
5426 struct drm_i915_private *dev_priv = o->base.dev->dev_private;
5427 struct i915_vma *vma;
5428
Daniel Vetter896ab1a2014-08-06 15:04:51 +02005429 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07005430
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005431 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005432 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005433 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5434 continue;
5435 if (vma->vm == vm)
Ben Widawskya70a3142013-07-31 16:59:56 -07005436 return vma->node.start;
Ben Widawskya70a3142013-07-31 16:59:56 -07005437 }
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005438
Daniel Vetterf25748ea2014-06-17 22:34:38 +02005439 WARN(1, "%s vma for this object not found.\n",
5440 i915_is_ggtt(vm) ? "global" : "ppgtt");
Ben Widawskya70a3142013-07-31 16:59:56 -07005441 return -1;
5442}
5443
Michel Thierry088e0df2015-08-07 17:40:17 +01005444u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5445 const struct i915_ggtt_view *view)
Ben Widawskya70a3142013-07-31 16:59:56 -07005446{
5447 struct i915_vma *vma;
5448
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005449 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulin8aac2222016-04-21 13:04:45 +01005450 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005451 return vma->node.start;
5452
Tvrtko Ursulin5678ad72015-03-17 14:45:29 +00005453 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005454 return -1;
5455}
5456
5457bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5458 struct i915_address_space *vm)
5459{
5460 struct i915_vma *vma;
5461
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005462 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005463 if (vma->is_ggtt &&
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005464 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5465 continue;
5466 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5467 return true;
5468 }
5469
5470 return false;
5471}
5472
5473bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005474 const struct i915_ggtt_view *view)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005475{
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005476 struct i915_vma *vma;
5477
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005478 list_for_each_entry(vma, &o->vma_list, obj_link)
Tvrtko Ursulinff5ec222016-04-21 13:04:46 +01005479 if (vma->is_ggtt &&
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02005480 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00005481 drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005482 return true;
5483
5484 return false;
5485}
5486
5487bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5488{
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005489 struct i915_vma *vma;
Ben Widawskya70a3142013-07-31 16:59:56 -07005490
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005491 list_for_each_entry(vma, &o->vma_list, obj_link)
Chris Wilson5a1d5eb2013-09-10 11:27:37 +01005492 if (drm_mm_node_allocated(&vma->node))
Ben Widawskya70a3142013-07-31 16:59:56 -07005493 return true;
5494
5495 return false;
5496}
5497
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005498unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
Ben Widawskya70a3142013-07-31 16:59:56 -07005499{
Ben Widawskya70a3142013-07-31 16:59:56 -07005500 struct i915_vma *vma;
5501
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005502 GEM_BUG_ON(list_empty(&o->vma_list));
Ben Widawskya70a3142013-07-31 16:59:56 -07005503
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005504 list_for_each_entry(vma, &o->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +00005505 if (vma->is_ggtt &&
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005506 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
Ben Widawskya70a3142013-07-31 16:59:56 -07005507 return vma->node.size;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005508 }
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01005509
Ben Widawskya70a3142013-07-31 16:59:56 -07005510 return 0;
5511}
5512
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005513bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005514{
5515 struct i915_vma *vma;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00005516 list_for_each_entry(vma, &obj->vma_list, obj_link)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005517 if (vma->pin_count > 0)
5518 return true;
Joonas Lahtinena6631ae2015-05-06 14:34:58 +03005519
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02005520 return false;
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07005521}
Dave Gordonea702992015-07-09 19:29:02 +01005522
Dave Gordon033908a2015-12-10 18:51:23 +00005523/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5524struct page *
5525i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5526{
5527 struct page *page;
5528
5529 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01005530 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00005531 return NULL;
5532
5533 page = i915_gem_object_get_page(obj, n);
5534 set_page_dirty(page);
5535 return page;
5536}
5537
Dave Gordonea702992015-07-09 19:29:02 +01005538/* Allocate a new GEM object and fill it with the supplied data */
5539struct drm_i915_gem_object *
5540i915_gem_object_create_from_data(struct drm_device *dev,
5541 const void *data, size_t size)
5542{
5543 struct drm_i915_gem_object *obj;
5544 struct sg_table *sg;
5545 size_t bytes;
5546 int ret;
5547
Dave Gordond37cd8a2016-04-22 19:14:32 +01005548 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01005549 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01005550 return obj;
5551
5552 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5553 if (ret)
5554 goto fail;
5555
5556 ret = i915_gem_object_get_pages(obj);
5557 if (ret)
5558 goto fail;
5559
5560 i915_gem_object_pin_pages(obj);
5561 sg = obj->pages;
5562 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00005563 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01005564 i915_gem_object_unpin_pages(obj);
5565
5566 if (WARN_ON(bytes != size)) {
5567 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5568 ret = -EFAULT;
5569 goto fail;
5570 }
5571
5572 return obj;
5573
5574fail:
5575 drm_gem_object_unreference(&obj->base);
5576 return ERR_PTR(ret);
5577}