blob: d46262573f71a32e73efb641fd5d3e993b53e9ae [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000188// This multiclass generates the masking variants from the non-masking
189// variant. It only provides the assembly pieces for the masking variants.
190// It assumes custom ISel patterns for masking which can be provided as
191// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000192multiclass AVX512_maskable_custom<bits<8> O, Format F,
193 dag Outs,
194 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
195 string OpcodeStr,
196 string AttSrcAsm, string IntelSrcAsm,
197 list<dag> Pattern,
198 list<dag> MaskingPattern,
199 list<dag> ZeroMaskingPattern,
200 string MaskingConstraint = "",
201 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000202 bit IsCommutable = 0,
203 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000204 let isCommutable = IsCommutable in
205 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000206 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000207 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000208 Pattern, itin>;
209
210 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000211 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000212 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000213 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
214 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000215 MaskingPattern, itin>,
216 EVEX_K {
217 // In case of the 3src subclass this is overridden with a let.
218 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000219 }
220
221 // Zero mask does not add any restrictions to commute operands transformation.
222 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000223 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000224 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000225 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
226 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 ZeroMaskingPattern,
228 itin>,
229 EVEX_KZ;
230}
231
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000232
Adam Nemet34801422014-10-08 23:25:39 +0000233// Common base class of AVX512_maskable and AVX512_maskable_3src.
234multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
235 dag Outs,
236 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
237 string OpcodeStr,
238 string AttSrcAsm, string IntelSrcAsm,
239 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000240 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000241 string MaskingConstraint = "",
242 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000243 bit IsCommutable = 0,
244 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000245 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
246 AttSrcAsm, IntelSrcAsm,
247 [(set _.RC:$dst, RHS)],
248 [(set _.RC:$dst, MaskingRHS)],
249 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000250 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000251 MaskingConstraint, NoItinerary, IsCommutable,
252 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000253
Ayman Musa6e670cf2017-02-23 07:24:21 +0000254// Similar to AVX512_maskable_common, but with scalar types.
255multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
256 dag Outs,
257 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
258 string OpcodeStr,
259 string AttSrcAsm, string IntelSrcAsm,
260 SDNode Select = vselect,
261 string MaskingConstraint = "",
262 InstrItinClass itin = NoItinerary,
263 bit IsCommutable = 0,
264 bit IsKCommutable = 0> :
265 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
266 AttSrcAsm, IntelSrcAsm,
267 [], [], [],
268 MaskingConstraint, NoItinerary, IsCommutable,
269 IsKCommutable>;
270
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000272// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000273// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000274multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
275 dag Outs, dag Ins, string OpcodeStr,
276 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000277 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000278 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000279 bit IsCommutable = 0, bit IsKCommutable = 0,
280 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000281 AVX512_maskable_common<O, F, _, Outs, Ins,
282 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
283 !con((ins _.KRCWM:$mask), Ins),
284 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000285 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000286 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000287
288// This multiclass generates the unconditional/non-masking, the masking and
289// the zero-masking variant of the scalar instruction.
290multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000294 InstrItinClass itin = NoItinerary,
295 bit IsCommutable = 0> :
296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000300 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
301 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000302
Adam Nemet34801422014-10-08 23:25:39 +0000303// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000304// ($src1) is already tied to $dst so we just use that for the preserved
305// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
306// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000307multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
308 dag Outs, dag NonTiedIns, string OpcodeStr,
309 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000310 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000311 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000312 AVX512_maskable_common<O, F, _, Outs,
313 !con((ins _.RC:$src1), NonTiedIns),
314 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
315 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
316 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000317 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
318 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319
Igor Breger15820b02015-07-01 13:24:28 +0000320multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
321 dag Outs, dag NonTiedIns, string OpcodeStr,
322 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000323 dag RHS, bit IsCommutable = 0,
324 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
329 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000330 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000331 X86selects, "", NoItinerary, IsCommutable,
332 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000333
Adam Nemet34801422014-10-08 23:25:39 +0000334multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
335 dag Outs, dag Ins,
336 string OpcodeStr,
337 string AttSrcAsm, string IntelSrcAsm,
338 list<dag> Pattern> :
339 AVX512_maskable_custom<O, F, Outs, Ins,
340 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
341 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000342 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000343 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000344
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000345
346// Instruction with mask that puts result in mask register,
347// like "compare" and "vptest"
348multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
349 dag Outs,
350 dag Ins, dag MaskingIns,
351 string OpcodeStr,
352 string AttSrcAsm, string IntelSrcAsm,
353 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000354 list<dag> MaskingPattern,
355 bit IsCommutable = 0> {
356 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000357 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000358 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
359 "$dst, "#IntelSrcAsm#"}",
360 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000361
362 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000363 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
364 "$dst {${mask}}, "#IntelSrcAsm#"}",
365 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000366}
367
368multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
369 dag Outs,
370 dag Ins, dag MaskingIns,
371 string OpcodeStr,
372 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000373 dag RHS, dag MaskingRHS,
374 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
376 AttSrcAsm, IntelSrcAsm,
377 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000378 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000379
380multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
381 dag Outs, dag Ins, string OpcodeStr,
382 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000383 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000384 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
385 !con((ins _.KRCWM:$mask), Ins),
386 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000388
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000389multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
390 dag Outs, dag Ins, string OpcodeStr,
391 string AttSrcAsm, string IntelSrcAsm> :
392 AVX512_maskable_custom_cmp<O, F, Outs,
393 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000394 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000395
Craig Topperabe80cc2016-08-28 06:06:28 +0000396// This multiclass generates the unconditional/non-masking, the masking and
397// the zero-masking variant of the vector instruction. In the masking case, the
398// perserved vector elements come from a new dummy input operand tied to $dst.
399multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
400 dag Outs, dag Ins, string OpcodeStr,
401 string AttSrcAsm, string IntelSrcAsm,
402 dag RHS, dag MaskedRHS,
403 InstrItinClass itin = NoItinerary,
404 bit IsCommutable = 0, SDNode Select = vselect> :
405 AVX512_maskable_custom<O, F, Outs, Ins,
406 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
407 !con((ins _.KRCWM:$mask), Ins),
408 OpcodeStr, AttSrcAsm, IntelSrcAsm,
409 [(set _.RC:$dst, RHS)],
410 [(set _.RC:$dst,
411 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
412 [(set _.RC:$dst,
413 (Select _.KRCWM:$mask, MaskedRHS,
414 _.ImmAllZerosV))],
415 "$src0 = $dst", itin, IsCommutable>;
416
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000417// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000418// no instruction is needed for the conversion.
419def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
420def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
421def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
422def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
423def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
424def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
425def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
426def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
427def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
428def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
429def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
430def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
431def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
432def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
433def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
434def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
435def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
436def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
437def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
438def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
439def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
440def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
441def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
442def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
443def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
444def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
445def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
446def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
447def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
448def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
449def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000450
Craig Topper9d9251b2016-05-08 20:10:20 +0000451// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
452// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
453// swizzled by ExecutionDepsFix to pxor.
454// We set canFoldAsLoad because this can be converted to a constant-pool
455// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000456let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000457 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000458def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000459 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000460def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
461 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000462}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000463
Craig Topper6393afc2017-01-09 02:44:34 +0000464// Alias instructions that allow VPTERNLOG to be used with a mask to create
465// a mix of all ones and all zeros elements. This is done this way to force
466// the same register to be used as input for all three sources.
467let isPseudo = 1, Predicates = [HasAVX512] in {
468def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
469 (ins VK16WM:$mask), "",
470 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
471 (v16i32 immAllOnesV),
472 (v16i32 immAllZerosV)))]>;
473def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
474 (ins VK8WM:$mask), "",
475 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
476 (bc_v8i64 (v16i32 immAllOnesV)),
477 (bc_v8i64 (v16i32 immAllZerosV))))]>;
478}
479
Craig Toppere5ce84a2016-05-08 21:33:53 +0000480let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000481 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000482def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
483 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
484def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
485 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
486}
487
Craig Topperadd9cc62016-12-18 06:23:14 +0000488// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
489// This is expanded by ExpandPostRAPseudos.
490let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000491 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000492 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
493 [(set FR32X:$dst, fp32imm0)]>;
494 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
495 [(set FR64X:$dst, fpimm0)]>;
496}
497
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000498//===----------------------------------------------------------------------===//
499// AVX-512 - VECTOR INSERT
500//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
502 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000503 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000505 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000506 "vinsert" # From.EltTypeName # "x" # From.NumElts,
507 "$src3, $src2, $src1", "$src1, $src2, $src3",
508 (vinsert_insert:$src3 (To.VT To.RC:$src1),
509 (From.VT From.RC:$src2),
510 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000511
Igor Breger0ede3cb2015-09-20 06:52:42 +0000512 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000513 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000514 "vinsert" # From.EltTypeName # "x" # From.NumElts,
515 "$src3, $src2, $src1", "$src1, $src2, $src3",
516 (vinsert_insert:$src3 (To.VT To.RC:$src1),
517 (From.VT (bitconvert (From.LdFrag addr:$src2))),
518 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
519 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000520 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000521}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000522
Igor Breger0ede3cb2015-09-20 06:52:42 +0000523multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
524 X86VectorVTInfo To, PatFrag vinsert_insert,
525 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
526 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000527 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000528 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
529 (To.VT (!cast<Instruction>(InstrStr#"rr")
530 To.RC:$src1, From.RC:$src2,
531 (INSERT_get_vinsert_imm To.RC:$ins)))>;
532
533 def : Pat<(vinsert_insert:$ins
534 (To.VT To.RC:$src1),
535 (From.VT (bitconvert (From.LdFrag addr:$src2))),
536 (iPTR imm)),
537 (To.VT (!cast<Instruction>(InstrStr#"rm")
538 To.RC:$src1, addr:$src2,
539 (INSERT_get_vinsert_imm To.RC:$ins)))>;
540 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000541}
542
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000543multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
544 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000545
546 let Predicates = [HasVLX] in
547 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
548 X86VectorVTInfo< 4, EltVT32, VR128X>,
549 X86VectorVTInfo< 8, EltVT32, VR256X>,
550 vinsert128_insert>, EVEX_V256;
551
552 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000553 X86VectorVTInfo< 4, EltVT32, VR128X>,
554 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555 vinsert128_insert>, EVEX_V512;
556
557 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000558 X86VectorVTInfo< 4, EltVT64, VR256X>,
559 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560 vinsert256_insert>, VEX_W, EVEX_V512;
561
562 let Predicates = [HasVLX, HasDQI] in
563 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
566 vinsert128_insert>, VEX_W, EVEX_V256;
567
568 let Predicates = [HasDQI] in {
569 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
570 X86VectorVTInfo< 2, EltVT64, VR128X>,
571 X86VectorVTInfo< 8, EltVT64, VR512>,
572 vinsert128_insert>, VEX_W, EVEX_V512;
573
574 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
575 X86VectorVTInfo< 8, EltVT32, VR256X>,
576 X86VectorVTInfo<16, EltVT32, VR512>,
577 vinsert256_insert>, EVEX_V512;
578 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000579}
580
Adam Nemet4e2ef472014-10-02 23:18:28 +0000581defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
582defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583
Igor Breger0ede3cb2015-09-20 06:52:42 +0000584// Codegen pattern with the alternative types,
585// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
586defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
587 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
588defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
589 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
590
591defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
593defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
595
596defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
597 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
598defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
599 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
600
601// Codegen pattern with the alternative types insert VEC128 into VEC256
602defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
603 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
604defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
605 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
606// Codegen pattern with the alternative types insert VEC128 into VEC512
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
609defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
611// Codegen pattern with the alternative types insert VEC256 into VEC512
612defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
613 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
614defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
615 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
616
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000617// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000618let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000619def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000620 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000621 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000622 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000623 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000624def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000625 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000626 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000627 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000628 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
629 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000630}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631
632//===----------------------------------------------------------------------===//
633// AVX-512 VECTOR EXTRACT
634//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000635
Igor Breger7f69a992015-09-10 12:54:54 +0000636multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000637 X86VectorVTInfo From, X86VectorVTInfo To,
638 PatFrag vextract_extract,
639 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000640
641 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
642 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
643 // vextract_extract), we interesting only in patterns without mask,
644 // intrinsics pattern match generated bellow.
645 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000646 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000647 "vextract" # To.EltTypeName # "x" # To.NumElts,
648 "$idx, $src1", "$src1, $idx",
649 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
650 (iPTR imm)))]>,
651 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000652 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000653 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000654 "vextract" # To.EltTypeName # "x" # To.NumElts #
655 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
656 [(store (To.VT (vextract_extract:$idx
657 (From.VT From.RC:$src1), (iPTR imm))),
658 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000659
Craig Toppere1cac152016-06-07 07:27:54 +0000660 let mayStore = 1, hasSideEffects = 0 in
661 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
662 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000663 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000664 "vextract" # To.EltTypeName # "x" # To.NumElts #
665 "\t{$idx, $src1, $dst {${mask}}|"
666 "$dst {${mask}}, $src1, $idx}",
667 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000668 }
Renato Golindb7ea862015-09-09 19:44:40 +0000669
Craig Topperd4e58072016-10-31 05:55:57 +0000670 def : Pat<(To.VT (vselect To.KRCWM:$mask,
671 (vextract_extract:$ext (From.VT From.RC:$src1),
672 (iPTR imm)),
673 To.RC:$src0)),
674 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
675 From.ZSuffix # "rrk")
676 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
677 (EXTRACT_get_vextract_imm To.RC:$ext))>;
678
679 def : Pat<(To.VT (vselect To.KRCWM:$mask,
680 (vextract_extract:$ext (From.VT From.RC:$src1),
681 (iPTR imm)),
682 To.ImmAllZerosV)),
683 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
684 From.ZSuffix # "rrkz")
685 To.KRCWM:$mask, From.RC:$src1,
686 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000687}
688
Igor Bregerdefab3c2015-10-08 12:55:01 +0000689// Codegen pattern for the alternative types
690multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
691 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000692 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000693 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000694 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
695 (To.VT (!cast<Instruction>(InstrStr#"rr")
696 From.RC:$src1,
697 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000698 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
699 (iPTR imm))), addr:$dst),
700 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
701 (EXTRACT_get_vextract_imm To.RC:$ext))>;
702 }
Igor Breger7f69a992015-09-10 12:54:54 +0000703}
704
705multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000706 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000707 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000708 X86VectorVTInfo<16, EltVT32, VR512>,
709 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000710 vextract128_extract,
711 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000712 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000713 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000714 X86VectorVTInfo< 8, EltVT64, VR512>,
715 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000716 vextract256_extract,
717 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000718 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
719 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000720 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000721 X86VectorVTInfo< 8, EltVT32, VR256X>,
722 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000723 vextract128_extract,
724 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000725 EVEX_V256, EVEX_CD8<32, CD8VT4>;
726 let Predicates = [HasVLX, HasDQI] in
727 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
728 X86VectorVTInfo< 4, EltVT64, VR256X>,
729 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000730 vextract128_extract,
731 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000732 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
733 let Predicates = [HasDQI] in {
734 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
735 X86VectorVTInfo< 8, EltVT64, VR512>,
736 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000737 vextract128_extract,
738 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000739 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
740 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
741 X86VectorVTInfo<16, EltVT32, VR512>,
742 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000743 vextract256_extract,
744 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000745 EVEX_V512, EVEX_CD8<32, CD8VT8>;
746 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000747}
748
Adam Nemet55536c62014-09-25 23:48:45 +0000749defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
750defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
Igor Bregerdefab3c2015-10-08 12:55:01 +0000752// extract_subvector codegen patterns with the alternative types.
753// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
754defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
755 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
756defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
757 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
758
759defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000760 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000761defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
762 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
763
764defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
765 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
766defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
767 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
768
Craig Topper08a68572016-05-21 22:50:04 +0000769// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
772defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
773 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
774
775// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000776defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
777 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
778defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
779 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
780// Codegen pattern with the alternative types extract VEC256 from VEC512
781defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
782 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
783defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
784 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
785
Craig Topper5f3fef82016-05-22 07:40:58 +0000786// A 128-bit subvector extract from the first 256-bit vector position
787// is a subregister copy that needs no instruction.
788def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
789 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
790def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
791 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
792def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
793 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
794def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
795 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
796def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
797 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
798def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
799 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
800
801// A 256-bit subvector extract from the first 256-bit vector position
802// is a subregister copy that needs no instruction.
803def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
804 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
805def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
806 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
807def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
808 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
809def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
810 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
811def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
812 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
813def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
814 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
815
816let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000817// A 128-bit subvector insert to the first 512-bit vector position
818// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000819def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
820 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
821def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
822 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
823def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
824 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
825def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
826 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
827def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
828 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
829def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
830 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000831
Craig Topper5f3fef82016-05-22 07:40:58 +0000832// A 256-bit subvector insert to the first 512-bit vector position
833// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000834def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000835 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000836def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000837 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000838def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000839 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000840def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000841 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000842def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000843 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000844def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000845 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000846}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000847
848// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000849def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000850 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000851 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000852 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
853 EVEX;
854
Craig Topper03b849e2016-05-21 22:50:11 +0000855def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000856 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000857 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000859 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860
861//===---------------------------------------------------------------------===//
862// AVX-512 BROADCAST
863//---
Igor Breger131008f2016-05-01 08:40:00 +0000864// broadcast with a scalar argument.
865multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
866 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000867 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
868 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
869 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
870 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
871 (X86VBroadcast SrcInfo.FRC:$src),
872 DestInfo.RC:$src0)),
873 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
874 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
875 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
876 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
877 (X86VBroadcast SrcInfo.FRC:$src),
878 DestInfo.ImmAllZerosV)),
879 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
880 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000881}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000882
Igor Breger21296d22015-10-20 11:56:42 +0000883multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
884 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000885 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000886 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
887 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
888 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
889 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000890 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000891 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000892 (DestInfo.VT (X86VBroadcast
893 (SrcInfo.ScalarLdFrag addr:$src)))>,
894 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000895 }
Craig Toppere1cac152016-06-07 07:27:54 +0000896
Craig Topper80934372016-07-16 03:42:59 +0000897 def : Pat<(DestInfo.VT (X86VBroadcast
898 (SrcInfo.VT (scalar_to_vector
899 (SrcInfo.ScalarLdFrag addr:$src))))),
900 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000901 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
902 (X86VBroadcast
903 (SrcInfo.VT (scalar_to_vector
904 (SrcInfo.ScalarLdFrag addr:$src)))),
905 DestInfo.RC:$src0)),
906 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
907 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000908 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
909 (X86VBroadcast
910 (SrcInfo.VT (scalar_to_vector
911 (SrcInfo.ScalarLdFrag addr:$src)))),
912 DestInfo.ImmAllZerosV)),
913 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
914 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000915}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000916
Craig Topper80934372016-07-16 03:42:59 +0000917multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000918 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000919 let Predicates = [HasAVX512] in
920 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
921 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
922 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000923
924 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000925 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000926 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000927 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000928 }
929}
930
Craig Topper80934372016-07-16 03:42:59 +0000931multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
932 AVX512VLVectorVTInfo _> {
933 let Predicates = [HasAVX512] in
934 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
935 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
936 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000937
Craig Topper80934372016-07-16 03:42:59 +0000938 let Predicates = [HasVLX] in {
939 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
940 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
941 EVEX_V256;
942 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
943 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
944 EVEX_V128;
945 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000946}
Craig Topper80934372016-07-16 03:42:59 +0000947defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
948 avx512vl_f32_info>;
949defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
950 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000952def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000953 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000954def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000955 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000956
Robert Khasanovcbc57032014-12-09 16:38:41 +0000957multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000958 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000959 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +0000960 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +0000961 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000962 (ins SrcRC:$src),
963 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +0000964 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000965}
966
Robert Khasanovcbc57032014-12-09 16:38:41 +0000967multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000968 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000969 RegisterClass SrcRC, Predicate prd> {
970 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +0000971 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000972 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000973 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
974 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000975 }
976}
977
Igor Breger0aeda372016-02-07 08:30:50 +0000978let isCodeGenOnly = 1 in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000979defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
980 X86VBroadcast, GR8, HasBWI>;
981defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
982 X86VBroadcast, GR16, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000983}
984let isAsmParserOnly = 1 in {
985 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000986 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000987 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Craig Topper49ba3f52017-02-26 06:45:48 +0000988 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000989}
Craig Topper49ba3f52017-02-26 06:45:48 +0000990defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
991 X86VBroadcast, GR32, HasAVX512>;
992defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
993 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000994
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000995def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000996 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000997def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000998 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000999
Igor Breger21296d22015-10-20 11:56:42 +00001000// Provide aliases for broadcast from the same register class that
1001// automatically does the extract.
1002multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1003 X86VectorVTInfo SrcInfo> {
1004 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1005 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1006 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1007}
1008
1009multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1010 AVX512VLVectorVTInfo _, Predicate prd> {
1011 let Predicates = [prd] in {
1012 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1013 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1014 EVEX_V512;
1015 // Defined separately to avoid redefinition.
1016 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1017 }
1018 let Predicates = [prd, HasVLX] in {
1019 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1020 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1021 EVEX_V256;
1022 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1023 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001024 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001025}
1026
Igor Breger21296d22015-10-20 11:56:42 +00001027defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1028 avx512vl_i8_info, HasBWI>;
1029defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1030 avx512vl_i16_info, HasBWI>;
1031defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1032 avx512vl_i32_info, HasAVX512>;
1033defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1034 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001035
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001036multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1037 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001038 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001039 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1040 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001041 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001042 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001043}
1044
Simon Pilgrim79195582017-02-21 16:41:44 +00001045let Predicates = [HasAVX512] in {
1046 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1047 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1048 (VPBROADCASTQZm addr:$src)>;
1049}
1050
Craig Topperbe351ee2016-10-01 06:01:23 +00001051let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001052 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1053 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1054 (VPBROADCASTQZ128m addr:$src)>;
1055 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1056 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001057 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1058 // This means we'll encounter truncated i32 loads; match that here.
1059 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1060 (VPBROADCASTWZ128m addr:$src)>;
1061 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1062 (VPBROADCASTWZ256m addr:$src)>;
1063 def : Pat<(v8i16 (X86VBroadcast
1064 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1065 (VPBROADCASTWZ128m addr:$src)>;
1066 def : Pat<(v16i16 (X86VBroadcast
1067 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1068 (VPBROADCASTWZ256m addr:$src)>;
1069}
1070
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001071//===----------------------------------------------------------------------===//
1072// AVX-512 BROADCAST SUBVECTORS
1073//
1074
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001075defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1076 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001077 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001078defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1079 v16f32_info, v4f32x_info>,
1080 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1081defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1082 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001083 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001084defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1085 v8f64_info, v4f64x_info>, VEX_W,
1086 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1087
Craig Topper715ad7f2016-10-16 23:29:51 +00001088let Predicates = [HasAVX512] in {
1089def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1090 (VBROADCASTI64X4rm addr:$src)>;
1091def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1092 (VBROADCASTI64X4rm addr:$src)>;
1093
1094// Provide fallback in case the load node that is used in the patterns above
1095// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001096def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1097 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001098 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001099def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1100 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001101 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001102def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1103 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1104 (v16i16 VR256X:$src), 1)>;
1105def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1106 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1107 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001108
1109def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1110 (VBROADCASTI32X4rm addr:$src)>;
1111def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1112 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001113}
1114
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001115let Predicates = [HasVLX] in {
1116defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1117 v8i32x_info, v4i32x_info>,
1118 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1119defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1120 v8f32x_info, v4f32x_info>,
1121 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001122
1123def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1124 (VBROADCASTI32X4Z256rm addr:$src)>;
1125def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1126 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001127
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001128// Provide fallback in case the load node that is used in the patterns above
1129// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001130def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001131 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001132 (v4f32 VR128X:$src), 1)>;
1133def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001134 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001135 (v4i32 VR128X:$src), 1)>;
1136def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001137 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001138 (v8i16 VR128X:$src), 1)>;
1139def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001140 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001141 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001142}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001143
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001144let Predicates = [HasVLX, HasDQI] in {
1145defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1146 v4i64x_info, v2i64x_info>, VEX_W,
1147 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1148defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1149 v4f64x_info, v2f64x_info>, VEX_W,
1150 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001151
1152// Provide fallback in case the load node that is used in the patterns above
1153// is used by additional users, which prevents the pattern selection.
1154def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1155 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1156 (v2f64 VR128X:$src), 1)>;
1157def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1158 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1159 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001160}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001161
1162let Predicates = [HasVLX, NoDQI] in {
1163def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1164 (VBROADCASTF32X4Z256rm addr:$src)>;
1165def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1166 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001167
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001168// Provide fallback in case the load node that is used in the patterns above
1169// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001170def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001171 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001172 (v2f64 VR128X:$src), 1)>;
1173def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001174 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1175 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001176}
1177
Craig Topper715ad7f2016-10-16 23:29:51 +00001178let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001179def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1180 (VBROADCASTF32X4rm addr:$src)>;
1181def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1182 (VBROADCASTI32X4rm addr:$src)>;
1183
Craig Topper715ad7f2016-10-16 23:29:51 +00001184def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1185 (VBROADCASTF64X4rm addr:$src)>;
1186def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1187 (VBROADCASTI64X4rm addr:$src)>;
1188
1189// Provide fallback in case the load node that is used in the patterns above
1190// is used by additional users, which prevents the pattern selection.
1191def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1192 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1193 (v8f32 VR256X:$src), 1)>;
1194def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1195 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1196 (v8i32 VR256X:$src), 1)>;
1197}
1198
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001199let Predicates = [HasDQI] in {
1200defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1201 v8i64_info, v2i64x_info>, VEX_W,
1202 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1203defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1204 v16i32_info, v8i32x_info>,
1205 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1206defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1207 v8f64_info, v2f64x_info>, VEX_W,
1208 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1209defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1210 v16f32_info, v8f32x_info>,
1211 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001212
1213// Provide fallback in case the load node that is used in the patterns above
1214// is used by additional users, which prevents the pattern selection.
1215def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1216 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1217 (v8f32 VR256X:$src), 1)>;
1218def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1219 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1220 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001221}
Adam Nemet73f72e12014-06-27 00:43:38 +00001222
Igor Bregerfa798a92015-11-02 07:39:36 +00001223multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001224 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001225 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001226 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001227 EVEX_V512;
1228 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001229 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001230 EVEX_V256;
1231}
1232
1233multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001234 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1235 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001236
1237 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001238 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1239 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001240}
1241
Craig Topper51e052f2016-10-15 16:26:02 +00001242defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1243 avx512vl_i32_info, avx512vl_i64_info>;
1244defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1245 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001246
Craig Topper52317e82017-01-15 05:47:45 +00001247let Predicates = [HasVLX] in {
1248def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1249 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1250def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1251 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1252}
1253
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001254def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001255 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001256def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1257 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1258
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001259def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001260 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001261def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1262 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001263
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264//===----------------------------------------------------------------------===//
1265// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1266//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001267multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1268 X86VectorVTInfo _, RegisterClass KRC> {
1269 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001270 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001271 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272}
1273
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001274multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001275 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1276 let Predicates = [HasCDI] in
1277 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1278 let Predicates = [HasCDI, HasVLX] in {
1279 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1280 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1281 }
1282}
1283
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001284defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001285 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001286defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001287 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001288
1289//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001290// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001291multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001292let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001293 // The index operand in the pattern should really be an integer type. However,
1294 // if we do that and it happens to come from a bitcast, then it becomes
1295 // difficult to find the bitcast needed to convert the index to the
1296 // destination type for the passthru since it will be folded with the bitcast
1297 // of the index operand.
1298 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001299 (ins _.RC:$src2, _.RC:$src3),
1300 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001301 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001302 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001303
Craig Topper4fa3b502016-09-06 06:56:59 +00001304 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001305 (ins _.RC:$src2, _.MemOp:$src3),
1306 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001307 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001308 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001309 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310 }
1311}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001312multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001313 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001314 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001315 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001316 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1317 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1318 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001319 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001320 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1321 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001322}
1323
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001324multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001325 AVX512VLVectorVTInfo VTInfo> {
1326 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1327 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001328 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001329 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1330 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1331 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1332 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001333 }
1334}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001335
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001336multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001337 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001338 Predicate Prd> {
1339 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001340 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001341 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001342 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1343 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001344 }
1345}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001346
Craig Topperaad5f112015-11-30 00:13:24 +00001347defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001348 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001349defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001350 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001351defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001352 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001353 VEX_W, EVEX_CD8<16, CD8VF>;
1354defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001355 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001356 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001357defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001358 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001359defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001360 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001361
Craig Topperaad5f112015-11-30 00:13:24 +00001362// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001363multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001364 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001365let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001366 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1367 (ins IdxVT.RC:$src2, _.RC:$src3),
1368 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001369 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1370 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001371
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001372 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1373 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1374 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001375 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001376 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001377 EVEX_4V, AVX5128IBase;
1378 }
1379}
1380multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001381 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001382 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001383 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1384 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1385 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1386 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001387 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001388 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1389 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001390}
1391
1392multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001393 AVX512VLVectorVTInfo VTInfo,
1394 AVX512VLVectorVTInfo ShuffleMask> {
1395 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001396 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001397 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001398 ShuffleMask.info512>, EVEX_V512;
1399 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001400 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001401 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001402 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001403 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001404 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001405 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001406 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1407 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001408 }
1409}
1410
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001411multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001412 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001413 AVX512VLVectorVTInfo Idx,
1414 Predicate Prd> {
1415 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001416 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1417 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001418 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001419 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1420 Idx.info128>, EVEX_V128;
1421 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1422 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001423 }
1424}
1425
Craig Toppera47576f2015-11-26 20:21:29 +00001426defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001427 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001428defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001429 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001430defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1431 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1432 VEX_W, EVEX_CD8<16, CD8VF>;
1433defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1434 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1435 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001436defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001438defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001439 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001440
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441//===----------------------------------------------------------------------===//
1442// AVX-512 - BLEND using mask
1443//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001444multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001445 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001446 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1447 (ins _.RC:$src1, _.RC:$src2),
1448 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001449 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001450 []>, EVEX_4V;
1451 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1452 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001453 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001454 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001455 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001456 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1457 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1458 !strconcat(OpcodeStr,
1459 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1460 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001461 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001462 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1463 (ins _.RC:$src1, _.MemOp:$src2),
1464 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001465 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001466 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1467 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1468 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001469 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001470 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001471 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001472 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1473 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1474 !strconcat(OpcodeStr,
1475 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1476 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1477 }
Craig Toppera74e3082017-01-07 22:20:34 +00001478 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001479}
1480multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1481
Craig Topper81f20aa2017-01-07 22:20:26 +00001482 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001483 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1484 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1485 !strconcat(OpcodeStr,
1486 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1487 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001488 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001489
1490 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1491 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1492 !strconcat(OpcodeStr,
1493 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1494 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001495 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001496 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001497}
1498
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001499multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1500 AVX512VLVectorVTInfo VTInfo> {
1501 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1502 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001503
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001504 let Predicates = [HasVLX] in {
1505 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1506 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1507 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1508 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1509 }
1510}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001511
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001512multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1513 AVX512VLVectorVTInfo VTInfo> {
1514 let Predicates = [HasBWI] in
1515 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001516
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001517 let Predicates = [HasBWI, HasVLX] in {
1518 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1519 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1520 }
1521}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001522
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001523
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001524defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1525defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1526defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1527defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1528defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1529defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001530
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001531
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001532//===----------------------------------------------------------------------===//
1533// Compare Instructions
1534//===----------------------------------------------------------------------===//
1535
1536// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001537
1538multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1539
1540 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1541 (outs _.KRC:$dst),
1542 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1543 "vcmp${cc}"#_.Suffix,
1544 "$src2, $src1", "$src1, $src2",
1545 (OpNode (_.VT _.RC:$src1),
1546 (_.VT _.RC:$src2),
1547 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001548 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001549 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1550 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001551 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001552 "vcmp${cc}"#_.Suffix,
1553 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001554 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001555 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001556
1557 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1558 (outs _.KRC:$dst),
1559 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1560 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001561 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001562 (OpNodeRnd (_.VT _.RC:$src1),
1563 (_.VT _.RC:$src2),
1564 imm:$cc,
1565 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1566 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001567 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001568 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1569 (outs VK1:$dst),
1570 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1571 "vcmp"#_.Suffix,
1572 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001573 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001574 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1575 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001576 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001577 "vcmp"#_.Suffix,
1578 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1579 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1580
1581 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1582 (outs _.KRC:$dst),
1583 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1584 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001585 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001586 EVEX_4V, EVEX_B;
1587 }// let isAsmParserOnly = 1, hasSideEffects = 0
1588
1589 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001590 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001591 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1592 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1593 !strconcat("vcmp${cc}", _.Suffix,
1594 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1595 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1596 _.FRC:$src2,
1597 imm:$cc))],
1598 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001599 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1600 (outs _.KRC:$dst),
1601 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1602 !strconcat("vcmp${cc}", _.Suffix,
1603 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1604 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1605 (_.ScalarLdFrag addr:$src2),
1606 imm:$cc))],
1607 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001608 }
1609}
1610
1611let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001612 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001613 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1614 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001615 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001616 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1617 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001618}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001619
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001620multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001621 X86VectorVTInfo _, bit IsCommutable> {
1622 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001623 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001624 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1625 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1626 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001627 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1628 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001629 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1630 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1631 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1632 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001634 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001635 def rrk : AVX512BI<opc, MRMSrcReg,
1636 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1637 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1638 "$dst {${mask}}, $src1, $src2}"),
1639 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1640 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1641 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001642 def rmk : AVX512BI<opc, MRMSrcMem,
1643 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1644 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1645 "$dst {${mask}}, $src1, $src2}"),
1646 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1647 (OpNode (_.VT _.RC:$src1),
1648 (_.VT (bitconvert
1649 (_.LdFrag addr:$src2))))))],
1650 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001651}
1652
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001653multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001654 X86VectorVTInfo _, bit IsCommutable> :
1655 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001656 def rmb : AVX512BI<opc, MRMSrcMem,
1657 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1658 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1659 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1660 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1661 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1662 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1663 def rmbk : AVX512BI<opc, MRMSrcMem,
1664 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1665 _.ScalarMemOp:$src2),
1666 !strconcat(OpcodeStr,
1667 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1668 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1669 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1670 (OpNode (_.VT _.RC:$src1),
1671 (X86VBroadcast
1672 (_.ScalarLdFrag addr:$src2)))))],
1673 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001674}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001675
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001676multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001677 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1678 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001679 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001680 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1681 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001682
1683 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001684 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1685 IsCommutable>, EVEX_V256;
1686 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1687 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001688 }
1689}
1690
1691multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1692 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001693 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001694 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001695 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1696 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001697
1698 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001699 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1700 IsCommutable>, EVEX_V256;
1701 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1702 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001703 }
1704}
1705
1706defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001707 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001708 EVEX_CD8<8, CD8VF>;
1709
1710defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001711 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001712 EVEX_CD8<16, CD8VF>;
1713
Robert Khasanovf70f7982014-09-18 14:06:55 +00001714defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001715 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001716 EVEX_CD8<32, CD8VF>;
1717
Robert Khasanovf70f7982014-09-18 14:06:55 +00001718defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001719 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001720 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1721
1722defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1723 avx512vl_i8_info, HasBWI>,
1724 EVEX_CD8<8, CD8VF>;
1725
1726defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1727 avx512vl_i16_info, HasBWI>,
1728 EVEX_CD8<16, CD8VF>;
1729
Robert Khasanovf70f7982014-09-18 14:06:55 +00001730defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001731 avx512vl_i32_info, HasAVX512>,
1732 EVEX_CD8<32, CD8VF>;
1733
Robert Khasanovf70f7982014-09-18 14:06:55 +00001734defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001735 avx512vl_i64_info, HasAVX512>,
1736 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001737
Simon Pilgrimb98cb382017-06-15 14:39:34 +00001738let Predicates = [HasAVX512, NoVLX] in {
1739def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
1740 (COPY_TO_REGCLASS (VPCMPGTDZrr
1741 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1742 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001743
Simon Pilgrimb98cb382017-06-15 14:39:34 +00001744def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
1745 (COPY_TO_REGCLASS (VPCMPEQDZrr
1746 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
1747 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001748}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001749
Robert Khasanov29e3b962014-08-27 09:34:37 +00001750multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1751 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001752 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001753 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001754 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001755 !strconcat("vpcmp${cc}", Suffix,
1756 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001757 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1758 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001759 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1760 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001761 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001762 !strconcat("vpcmp${cc}", Suffix,
1763 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001764 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1765 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001766 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001767 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00001768 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001769 def rrik : AVX512AIi8<opc, MRMSrcReg,
1770 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001771 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001772 !strconcat("vpcmp${cc}", Suffix,
1773 "\t{$src2, $src1, $dst {${mask}}|",
1774 "$dst {${mask}}, $src1, $src2}"),
1775 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1776 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001777 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001778 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001779 def rmik : AVX512AIi8<opc, MRMSrcMem,
1780 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001781 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001782 !strconcat("vpcmp${cc}", Suffix,
1783 "\t{$src2, $src1, $dst {${mask}}|",
1784 "$dst {${mask}}, $src1, $src2}"),
1785 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1786 (OpNode (_.VT _.RC:$src1),
1787 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001788 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001789 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1790
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001791 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001792 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001793 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001794 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001795 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1796 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001797 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001798 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001799 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001800 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001801 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1802 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001803 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001804 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1805 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001806 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001807 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001808 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1809 "$dst {${mask}}, $src1, $src2, $cc}"),
1810 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001811 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001812 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1813 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001814 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001815 !strconcat("vpcmp", Suffix,
1816 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1817 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001818 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001819 }
1820}
1821
Robert Khasanov29e3b962014-08-27 09:34:37 +00001822multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001823 X86VectorVTInfo _> :
1824 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001825 def rmib : AVX512AIi8<opc, MRMSrcMem,
1826 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001827 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001828 !strconcat("vpcmp${cc}", Suffix,
1829 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1830 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1831 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1832 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001833 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001834 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1835 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1836 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001837 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001838 !strconcat("vpcmp${cc}", Suffix,
1839 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1840 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1841 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1842 (OpNode (_.VT _.RC:$src1),
1843 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001844 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001845 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001846
Robert Khasanov29e3b962014-08-27 09:34:37 +00001847 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001848 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001849 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1850 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001851 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001852 !strconcat("vpcmp", Suffix,
1853 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1854 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1855 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1856 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1857 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001858 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001859 !strconcat("vpcmp", Suffix,
1860 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1861 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1862 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1863 }
1864}
1865
1866multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1867 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1868 let Predicates = [prd] in
1869 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1870
1871 let Predicates = [prd, HasVLX] in {
1872 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1873 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1874 }
1875}
1876
1877multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1878 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1879 let Predicates = [prd] in
1880 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1881 EVEX_V512;
1882
1883 let Predicates = [prd, HasVLX] in {
1884 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1885 EVEX_V256;
1886 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1887 EVEX_V128;
1888 }
1889}
1890
1891defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1892 HasBWI>, EVEX_CD8<8, CD8VF>;
1893defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1894 HasBWI>, EVEX_CD8<8, CD8VF>;
1895
1896defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1897 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1898defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1899 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1900
Robert Khasanovf70f7982014-09-18 14:06:55 +00001901defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001902 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001903defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001904 HasAVX512>, EVEX_CD8<32, CD8VF>;
1905
Robert Khasanovf70f7982014-09-18 14:06:55 +00001906defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001907 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001908defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001909 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001911multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001912
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001913 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1914 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
1915 "vcmp${cc}"#_.Suffix,
1916 "$src2, $src1", "$src1, $src2",
1917 (X86cmpm (_.VT _.RC:$src1),
1918 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00001919 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001920
Craig Toppere1cac152016-06-07 07:27:54 +00001921 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1922 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
1923 "vcmp${cc}"#_.Suffix,
1924 "$src2, $src1", "$src1, $src2",
1925 (X86cmpm (_.VT _.RC:$src1),
1926 (_.VT (bitconvert (_.LdFrag addr:$src2))),
1927 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001928
Craig Toppere1cac152016-06-07 07:27:54 +00001929 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1930 (outs _.KRC:$dst),
1931 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1932 "vcmp${cc}"#_.Suffix,
1933 "${src2}"##_.BroadcastStr##", $src1",
1934 "$src1, ${src2}"##_.BroadcastStr,
1935 (X86cmpm (_.VT _.RC:$src1),
1936 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
1937 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001939 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001940 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1941 (outs _.KRC:$dst),
1942 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1943 "vcmp"#_.Suffix,
1944 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1945
1946 let mayLoad = 1 in {
1947 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1948 (outs _.KRC:$dst),
1949 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
1950 "vcmp"#_.Suffix,
1951 "$cc, $src2, $src1", "$src1, $src2, $cc">;
1952
1953 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1954 (outs _.KRC:$dst),
1955 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
1956 "vcmp"#_.Suffix,
1957 "$cc, ${src2}"##_.BroadcastStr##", $src1",
1958 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
1959 }
1960 }
1961}
1962
1963multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
1964 // comparison code form (VCMP[EQ/LT/LE/...]
1965 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1966 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1967 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001968 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001969 (X86cmpmRnd (_.VT _.RC:$src1),
1970 (_.VT _.RC:$src2),
1971 imm:$cc,
1972 (i32 FROUND_NO_EXC))>, EVEX_B;
1973
1974 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1975 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1976 (outs _.KRC:$dst),
1977 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1978 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001979 "$cc, {sae}, $src2, $src1",
1980 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001981 }
1982}
1983
1984multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
1985 let Predicates = [HasAVX512] in {
1986 defm Z : avx512_vcmp_common<_.info512>,
1987 avx512_vcmp_sae<_.info512>, EVEX_V512;
1988
1989 }
1990 let Predicates = [HasAVX512,HasVLX] in {
1991 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
1992 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001993 }
1994}
1995
Elena Demikhovsky29792e92015-05-07 11:24:42 +00001996defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
1997 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
1998defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
1999 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002000
Simon Pilgrimb98cb382017-06-15 14:39:34 +00002001def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
2002 (COPY_TO_REGCLASS (VCMPPSZrri
2003 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2004 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2005 imm:$cc), VK8)>;
2006def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2007 (COPY_TO_REGCLASS (VPCMPDZrri
2008 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2009 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2010 imm:$cc), VK8)>;
2011def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
2012 (COPY_TO_REGCLASS (VPCMPUDZrri
2013 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2014 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2015 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002016
Asaf Badouh572bbce2015-09-20 08:46:07 +00002017// ----------------------------------------------------------------
2018// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002019//handle fpclass instruction mask = op(reg_scalar,imm)
2020// op(mem_scalar,imm)
2021multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2022 X86VectorVTInfo _, Predicate prd> {
2023 let Predicates = [prd] in {
2024 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2025 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002026 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002027 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2028 (i32 imm:$src2)))], NoItinerary>;
2029 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2030 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2031 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002032 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002033 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002034 (OpNode (_.VT _.RC:$src1),
2035 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002036 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2037 (ins _.MemOp:$src1, i32u8imm:$src2),
2038 OpcodeStr##_.Suffix##
2039 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2040 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002041 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002042 (i32 imm:$src2)))], NoItinerary>;
2043 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2044 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2045 OpcodeStr##_.Suffix##
2046 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2047 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2048 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2049 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002050 }
2051}
2052
Asaf Badouh572bbce2015-09-20 08:46:07 +00002053//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2054// fpclass(reg_vec, mem_vec, imm)
2055// fpclass(reg_vec, broadcast(eltVt), imm)
2056multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2057 X86VectorVTInfo _, string mem, string broadcast>{
2058 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2059 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002060 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002061 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2062 (i32 imm:$src2)))], NoItinerary>;
2063 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2064 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2065 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002066 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002067 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002068 (OpNode (_.VT _.RC:$src1),
2069 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002070 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2071 (ins _.MemOp:$src1, i32u8imm:$src2),
2072 OpcodeStr##_.Suffix##mem#
2073 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002074 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002075 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2076 (i32 imm:$src2)))], NoItinerary>;
2077 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2078 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2079 OpcodeStr##_.Suffix##mem#
2080 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002081 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002082 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2083 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2084 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2085 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2086 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2087 _.BroadcastStr##", $dst|$dst, ${src1}"
2088 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002089 [(set _.KRC:$dst,(OpNode
2090 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002091 (_.ScalarLdFrag addr:$src1))),
2092 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2093 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2094 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2095 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2096 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2097 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002098 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2099 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002100 (_.ScalarLdFrag addr:$src1))),
2101 (i32 imm:$src2))))], NoItinerary>,
2102 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002103}
2104
Asaf Badouh572bbce2015-09-20 08:46:07 +00002105multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002106 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002107 string broadcast>{
2108 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002109 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002110 broadcast>, EVEX_V512;
2111 }
2112 let Predicates = [prd, HasVLX] in {
2113 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2114 broadcast>, EVEX_V128;
2115 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2116 broadcast>, EVEX_V256;
2117 }
2118}
2119
2120multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002121 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002122 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002123 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002124 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002125 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2126 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2127 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2128 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2129 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002130}
2131
Asaf Badouh696e8e02015-10-18 11:04:38 +00002132defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2133 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002134
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002135//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002136// Mask register copy, including
2137// - copy between mask registers
2138// - load/store mask registers
2139// - copy from GPR to mask register and vice versa
2140//
2141multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2142 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002143 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002144 let hasSideEffects = 0 in
2145 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2146 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2147 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2148 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2149 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2150 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2151 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2152 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002153}
2154
2155multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2156 string OpcodeStr,
2157 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002158 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002160 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002161 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002162 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002163 }
2164}
2165
Robert Khasanov74acbb72014-07-23 14:49:42 +00002166let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002167 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002168 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2169 VEX, PD;
2170
2171let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002172 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002173 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002174 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002175
2176let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002177 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2178 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002179 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2180 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002181 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2182 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002183 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2184 VEX, XD, VEX_W;
2185}
2186
2187// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002188def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002189 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002190def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002191 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002192
2193def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002194 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002195def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002196 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002197
2198def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002199 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002200def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002201 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002202
2203def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002204 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002205def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2206 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002207def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002208 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002209
2210def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2211 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2212def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2213 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2214def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2215 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2216def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2217 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002218
Robert Khasanov74acbb72014-07-23 14:49:42 +00002219// Load/store kreg
2220let Predicates = [HasDQI] in {
2221 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2222 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002223 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2224 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002225
2226 def : Pat<(store VK4:$src, addr:$dst),
2227 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2228 def : Pat<(store VK2:$src, addr:$dst),
2229 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002230 def : Pat<(store VK1:$src, addr:$dst),
2231 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002232
2233 def : Pat<(v2i1 (load addr:$src)),
2234 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2235 def : Pat<(v4i1 (load addr:$src)),
2236 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002237}
2238let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002239 def : Pat<(store VK1:$src, addr:$dst),
2240 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002241 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2242 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002243 def : Pat<(store VK2:$src, addr:$dst),
2244 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002245 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2246 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002247 def : Pat<(store VK4:$src, addr:$dst),
2248 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002249 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2250 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002251 def : Pat<(store VK8:$src, addr:$dst),
2252 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002253 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2254 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002255
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002256 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002257 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002258 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002259 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002260 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002261 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002262}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002263
Robert Khasanov74acbb72014-07-23 14:49:42 +00002264let Predicates = [HasAVX512] in {
2265 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002267 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002268 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002269 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2270 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002271}
2272let Predicates = [HasBWI] in {
2273 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2274 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002275 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2276 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002277 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2278 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002279 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2280 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002281}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002282
Robert Khasanov74acbb72014-07-23 14:49:42 +00002283let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002284 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2285 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2286 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002287
Guy Blank548e22a2017-05-19 12:35:15 +00002288 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
2289 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002290
Guy Blank548e22a2017-05-19 12:35:15 +00002291 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2292 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002293
Guy Blank548e22a2017-05-19 12:35:15 +00002294 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
2295 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002296
Guy Blank548e22a2017-05-19 12:35:15 +00002297 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
2298 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2299 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002300
Guy Blank548e22a2017-05-19 12:35:15 +00002301 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2302 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2303 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2304 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2305 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2306 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2307 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002308
Guy Blank548e22a2017-05-19 12:35:15 +00002309 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2310 (COPY_TO_REGCLASS
2311 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2312 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2313 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2314 (COPY_TO_REGCLASS
2315 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2316 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2317 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2318 (COPY_TO_REGCLASS
2319 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2320 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002321
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002322}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002323
2324// Mask unary operation
2325// - KNOT
2326multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002327 RegisterClass KRC, SDPatternOperator OpNode,
2328 Predicate prd> {
2329 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002330 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002331 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002332 [(set KRC:$dst, (OpNode KRC:$src))]>;
2333}
2334
Robert Khasanov74acbb72014-07-23 14:49:42 +00002335multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2336 SDPatternOperator OpNode> {
2337 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2338 HasDQI>, VEX, PD;
2339 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2340 HasAVX512>, VEX, PS;
2341 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2342 HasBWI>, VEX, PD, VEX_W;
2343 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2344 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002345}
2346
Craig Topper7b9cc142016-11-03 06:04:28 +00002347defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002348
Robert Khasanov74acbb72014-07-23 14:49:42 +00002349// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002350let Predicates = [HasAVX512, NoDQI] in
2351def : Pat<(vnot VK8:$src),
2352 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2353
2354def : Pat<(vnot VK4:$src),
2355 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2356def : Pat<(vnot VK2:$src),
2357 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002358
2359// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002360// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002361multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002362 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002363 Predicate prd, bit IsCommutable> {
2364 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002365 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2366 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002367 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002368 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2369}
2370
Robert Khasanov595683d2014-07-28 13:46:45 +00002371multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002372 SDPatternOperator OpNode, bit IsCommutable,
2373 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002374 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002375 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002376 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002377 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002378 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002379 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002380 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002381 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382}
2383
2384def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2385def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002386// These nodes use 'vnot' instead of 'not' to support vectors.
2387def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2388def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002389
Craig Topper7b9cc142016-11-03 06:04:28 +00002390defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2391defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2392defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2393defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2394defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2395defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002396
Craig Topper7b9cc142016-11-03 06:04:28 +00002397multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2398 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002399 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2400 // for the DQI set, this type is legal and KxxxB instruction is used
2401 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002402 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002403 (COPY_TO_REGCLASS
2404 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2405 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2406
2407 // All types smaller than 8 bits require conversion anyway
2408 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2409 (COPY_TO_REGCLASS (Inst
2410 (COPY_TO_REGCLASS VK1:$src1, VK16),
2411 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002412 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002413 (COPY_TO_REGCLASS (Inst
2414 (COPY_TO_REGCLASS VK2:$src1, VK16),
2415 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002416 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002417 (COPY_TO_REGCLASS (Inst
2418 (COPY_TO_REGCLASS VK4:$src1, VK16),
2419 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002420}
2421
Craig Topper7b9cc142016-11-03 06:04:28 +00002422defm : avx512_binop_pat<and, and, KANDWrr>;
2423defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2424defm : avx512_binop_pat<or, or, KORWrr>;
2425defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2426defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002427
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002428// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002429multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2430 RegisterClass KRCSrc, Predicate prd> {
2431 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002432 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002433 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2434 (ins KRC:$src1, KRC:$src2),
2435 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2436 VEX_4V, VEX_L;
2437
2438 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2439 (!cast<Instruction>(NAME##rr)
2440 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2441 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2442 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002443}
2444
Igor Bregera54a1a82015-09-08 13:10:00 +00002445defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2446defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2447defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002448
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449// Mask bit testing
2450multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002451 SDNode OpNode, Predicate prd> {
2452 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002453 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002454 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002455 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2456}
2457
Igor Breger5ea0a6812015-08-31 13:30:19 +00002458multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2459 Predicate prdW = HasAVX512> {
2460 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2461 VEX, PD;
2462 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2463 VEX, PS;
2464 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2465 VEX, PS, VEX_W;
2466 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2467 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002468}
2469
2470defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002471defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002472
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473// Mask shift
2474multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2475 SDNode OpNode> {
2476 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002477 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002478 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002479 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002480 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2481}
2482
2483multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2484 SDNode OpNode> {
2485 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002486 VEX, TAPD, VEX_W;
2487 let Predicates = [HasDQI] in
2488 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2489 VEX, TAPD;
2490 let Predicates = [HasBWI] in {
2491 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2492 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002493 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2494 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002495 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002496}
2497
Craig Topper3b7e8232017-01-30 00:06:01 +00002498defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2499defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002500
2501// Mask setting all 0s or 1s
2502multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2503 let Predicates = [HasAVX512] in
2504 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2505 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2506 [(set KRC:$dst, (VT Val))]>;
2507}
2508
2509multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002511 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2512 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513}
2514
2515defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2516defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2517
2518// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2519let Predicates = [HasAVX512] in {
2520 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002521 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2522 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002523 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002525 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2526 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002527 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002529
2530// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2531multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2532 RegisterClass RC, ValueType VT> {
2533 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2534 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002535
Igor Bregerf1bd7612016-03-06 07:46:03 +00002536 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002537 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002538}
Guy Blank548e22a2017-05-19 12:35:15 +00002539defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2540defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2541defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2542defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2543defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2544defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002545
2546defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2547defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2548defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2549defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2550defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2551
2552defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2553defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2554defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2555defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2556
2557defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2558defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2559defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2560
2561defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2562defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2563
2564defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002565
Igor Breger999ac752016-03-08 15:21:25 +00002566def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002567 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002568 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2569 VK2))>;
2570def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002571 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002572 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2573 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2575 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002576def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2577 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002578def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2579 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2580
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002581
Igor Breger86724082016-08-14 05:25:07 +00002582// Patterns for kmask shift
2583multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002584 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002585 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002586 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002587 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002588 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002589 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002590 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002591 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002592 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002593 RC))>;
2594}
2595
2596defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2597defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2598defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002599//===----------------------------------------------------------------------===//
2600// AVX-512 - Aligned and unaligned load and store
2601//
2602
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002603
2604multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002605 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00002606 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002607 let hasSideEffects = 0 in {
2608 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002609 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002610 _.ExeDomain>, EVEX;
2611 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2612 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002613 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002614 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002615 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002616 (_.VT _.RC:$src),
2617 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002618 EVEX, EVEX_KZ;
2619
Craig Topper4e7b8882016-10-03 02:00:29 +00002620 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002621 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002622 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002623 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002624 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2625 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002626
Craig Topper63e2cd62017-01-14 07:50:52 +00002627 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002628 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2629 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2630 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2631 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002632 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002633 (_.VT _.RC:$src1),
2634 (_.VT _.RC:$src0))))], _.ExeDomain>,
2635 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002636 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002637 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2638 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002639 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2640 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002641 [(set _.RC:$dst, (_.VT
2642 (vselect _.KRCWM:$mask,
2643 (_.VT (bitconvert (ld_frag addr:$src1))),
2644 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002645 }
Craig Toppere1cac152016-06-07 07:27:54 +00002646 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002647 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2648 (ins _.KRCWM:$mask, _.MemOp:$src),
2649 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2650 "${dst} {${mask}} {z}, $src}",
2651 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2652 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2653 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002654 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002655 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2656 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2657
2658 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2659 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2660
2661 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2662 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2663 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002664}
2665
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002666multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2667 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00002668 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002669 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002670 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002671 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002672
2673 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002674 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002675 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002676 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002677 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002678 }
2679}
2680
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002681multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2682 AVX512VLVectorVTInfo _,
2683 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00002684 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002685 let Predicates = [prd] in
2686 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002687 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002688
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002689 let Predicates = [prd, HasVLX] in {
2690 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002691 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002692 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00002693 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002694 }
2695}
2696
2697multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002698 PatFrag st_frag, PatFrag mstore, string Name> {
Igor Breger81b79de2015-11-19 07:43:43 +00002699
Craig Topper99f6b622016-05-01 01:03:56 +00002700 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00002701 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2702 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002703 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00002704 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2705 (ins _.KRCWM:$mask, _.RC:$src),
2706 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
2707 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002708 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00002709 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002710 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00002711 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002712 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002713 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00002714 }
Igor Breger81b79de2015-11-19 07:43:43 +00002715
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002716 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002717 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002718 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002719 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002720 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2721 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2722 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002723
2724 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2725 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2726 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002727}
2728
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002729
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002730multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002731 AVX512VLVectorVTInfo _, Predicate prd,
2732 string Name> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002733 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002734 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002735 masked_store_unaligned, Name#Z>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002736
2737 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002738 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002739 masked_store_unaligned, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002740 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002741 masked_store_unaligned, Name#Z128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002742 }
2743}
2744
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002745multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002746 AVX512VLVectorVTInfo _, Predicate prd,
2747 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002748 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002749 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002750 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002751
2752 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002753 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002754 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002755 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002756 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002757 }
2758}
2759
2760defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2761 HasAVX512>,
2762 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002763 HasAVX512, "VMOVAPS">,
2764 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002765
2766defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2767 HasAVX512>,
2768 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002769 HasAVX512, "VMOVAPD">,
2770 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002771
Craig Topperc9293492016-02-26 06:50:29 +00002772defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002773 null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002774 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
2775 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002776 PS, EVEX_CD8<32, CD8VF>;
2777
Craig Topper4e7b8882016-10-03 02:00:29 +00002778defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00002779 null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002780 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
2781 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002782 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002783
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002784defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2785 HasAVX512>,
2786 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002787 HasAVX512, "VMOVDQA32">,
2788 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002789
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002790defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2791 HasAVX512>,
2792 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002793 HasAVX512, "VMOVDQA64">,
2794 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002795
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002796defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002797 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
2798 HasBWI, "VMOVDQU8">,
2799 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002800
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002801defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2802 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002803 HasBWI, "VMOVDQU16">,
2804 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002805
Craig Topperc9293492016-02-26 06:50:29 +00002806defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002807 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002808 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002809 HasAVX512, "VMOVDQU32">,
2810 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002811
Craig Topperc9293492016-02-26 06:50:29 +00002812defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00002813 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002814 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00002815 HasAVX512, "VMOVDQU64">,
2816 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002817
Craig Topperd875d6b2016-09-29 06:07:09 +00002818// Special instructions to help with spilling when we don't have VLX. We need
2819// to load or store from a ZMM register instead. These are converted in
2820// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00002821let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00002822 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
2823def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2824 "", []>;
2825def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2826 "", []>;
2827def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
2828 "", []>;
2829def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
2830 "", []>;
2831}
2832
2833let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00002834def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002835 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002836def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002837 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002838def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002839 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00002840def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00002841 "", []>;
2842}
2843
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002844def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002845 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002846 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002847 VK8), VR512:$src)>;
2848
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002849def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002850 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00002851 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002852
Craig Topper33c550c2016-05-22 00:39:30 +00002853// These patterns exist to prevent the above patterns from introducing a second
2854// mask inversion when one already exists.
2855def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
2856 (bc_v8i64 (v16i32 immAllZerosV)),
2857 (v8i64 VR512:$src))),
2858 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
2859def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
2860 (v16i32 immAllZerosV),
2861 (v16i32 VR512:$src))),
2862 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
2863
Craig Topper96ab6fd2017-01-09 04:19:34 +00002864// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
2865// available. Use a 512-bit operation and extract.
2866let Predicates = [HasAVX512, NoVLX] in {
2867def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
2868 (v8f32 VR256X:$src0))),
2869 (EXTRACT_SUBREG
2870 (v16f32
2871 (VMOVAPSZrrk
2872 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2873 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2874 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2875 sub_ymm)>;
2876
2877def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
2878 (v8i32 VR256X:$src0))),
2879 (EXTRACT_SUBREG
2880 (v16i32
2881 (VMOVDQA32Zrrk
2882 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
2883 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
2884 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
2885 sub_ymm)>;
2886}
2887
Craig Topper14aa2662016-08-11 06:04:04 +00002888let Predicates = [HasVLX, NoBWI] in {
2889 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002890 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
2891 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2892 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
2893 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
2894 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
2895 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
2896 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
2897 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002898
2899 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00002900 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
2901 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2902 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
2903 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
2904 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
2905 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
2906 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
2907 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00002908}
2909
Craig Topper95bdabd2016-05-22 23:44:33 +00002910let Predicates = [HasVLX] in {
2911 // Special patterns for storing subvector extracts of lower 128-bits of 256.
2912 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2913 def : Pat<(alignedstore (v2f64 (extract_subvector
2914 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2915 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2916 def : Pat<(alignedstore (v4f32 (extract_subvector
2917 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2918 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2919 def : Pat<(alignedstore (v2i64 (extract_subvector
2920 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2921 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2922 def : Pat<(alignedstore (v4i32 (extract_subvector
2923 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2924 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2925 def : Pat<(alignedstore (v8i16 (extract_subvector
2926 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2927 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2928 def : Pat<(alignedstore (v16i8 (extract_subvector
2929 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2930 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2931
2932 def : Pat<(store (v2f64 (extract_subvector
2933 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
2934 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2935 def : Pat<(store (v4f32 (extract_subvector
2936 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
2937 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2938 def : Pat<(store (v2i64 (extract_subvector
2939 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
2940 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2941 def : Pat<(store (v4i32 (extract_subvector
2942 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
2943 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2944 def : Pat<(store (v8i16 (extract_subvector
2945 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
2946 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2947 def : Pat<(store (v16i8 (extract_subvector
2948 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
2949 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
2950
2951 // Special patterns for storing subvector extracts of lower 128-bits of 512.
2952 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
2953 def : Pat<(alignedstore (v2f64 (extract_subvector
2954 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2955 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2956 def : Pat<(alignedstore (v4f32 (extract_subvector
2957 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2958 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2959 def : Pat<(alignedstore (v2i64 (extract_subvector
2960 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2961 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2962 def : Pat<(alignedstore (v4i32 (extract_subvector
2963 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2964 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2965 def : Pat<(alignedstore (v8i16 (extract_subvector
2966 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2967 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2968 def : Pat<(alignedstore (v16i8 (extract_subvector
2969 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2970 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2971
2972 def : Pat<(store (v2f64 (extract_subvector
2973 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
2974 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2975 def : Pat<(store (v4f32 (extract_subvector
2976 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2977 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2978 def : Pat<(store (v2i64 (extract_subvector
2979 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
2980 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2981 def : Pat<(store (v4i32 (extract_subvector
2982 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
2983 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2984 def : Pat<(store (v8i16 (extract_subvector
2985 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
2986 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2987 def : Pat<(store (v16i8 (extract_subvector
2988 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
2989 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
2990
2991 // Special patterns for storing subvector extracts of lower 256-bits of 512.
2992 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00002993 def : Pat<(alignedstore256 (v4f64 (extract_subvector
2994 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00002995 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
2996 def : Pat<(alignedstore (v8f32 (extract_subvector
2997 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
2998 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00002999 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3000 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003001 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003002 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3003 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003004 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003005 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3006 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003007 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003008 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3009 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003010 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3011
3012 def : Pat<(store (v4f64 (extract_subvector
3013 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3014 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3015 def : Pat<(store (v8f32 (extract_subvector
3016 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3017 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3018 def : Pat<(store (v4i64 (extract_subvector
3019 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3020 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3021 def : Pat<(store (v8i32 (extract_subvector
3022 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3023 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3024 def : Pat<(store (v16i16 (extract_subvector
3025 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3026 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3027 def : Pat<(store (v32i8 (extract_subvector
3028 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3029 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3030}
3031
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003032
3033// Move Int Doubleword to Packed Double Int
3034//
3035let ExeDomain = SSEPackedInt in {
3036def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3037 "vmovd\t{$src, $dst|$dst, $src}",
3038 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003040 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003041def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003042 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043 [(set VR128X:$dst,
3044 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003045 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003046def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003047 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003048 [(set VR128X:$dst,
3049 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003050 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003051let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3052def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3053 (ins i64mem:$src),
3054 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003055 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003056let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003057def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003058 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003059 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003061def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3062 "vmovq\t{$src, $dst|$dst, $src}",
3063 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3064 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003065def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003066 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003067 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003069def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003070 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003071 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003072 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3073 EVEX_CD8<64, CD8VT1>;
3074}
3075} // ExeDomain = SSEPackedInt
3076
3077// Move Int Doubleword to Single Scalar
3078//
3079let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3080def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3081 "vmovd\t{$src, $dst|$dst, $src}",
3082 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003083 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003085def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003086 "vmovd\t{$src, $dst|$dst, $src}",
3087 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3088 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3089} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3090
3091// Move doubleword from xmm register to r/m32
3092//
3093let ExeDomain = SSEPackedInt in {
3094def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3095 "vmovd\t{$src, $dst|$dst, $src}",
3096 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003098 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003099def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003101 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003102 [(store (i32 (extractelt (v4i32 VR128X:$src),
3103 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3104 EVEX, EVEX_CD8<32, CD8VT1>;
3105} // ExeDomain = SSEPackedInt
3106
3107// Move quadword from xmm1 register to r/m64
3108//
3109let ExeDomain = SSEPackedInt in {
3110def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3111 "vmovq\t{$src, $dst|$dst, $src}",
3112 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003113 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003114 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115 Requires<[HasAVX512, In64BitMode]>;
3116
Craig Topperc648c9b2015-12-28 06:11:42 +00003117let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3118def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3119 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003120 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003121 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122
Craig Topperc648c9b2015-12-28 06:11:42 +00003123def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3124 (ins i64mem:$dst, VR128X:$src),
3125 "vmovq\t{$src, $dst|$dst, $src}",
3126 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3127 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003128 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003129 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3130
3131let hasSideEffects = 0 in
3132def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003133 (ins VR128X:$src),
3134 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3135 EVEX, VEX_W;
3136} // ExeDomain = SSEPackedInt
3137
3138// Move Scalar Single to Double Int
3139//
3140let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3141def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3142 (ins FR32X:$src),
3143 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003144 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003145 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003146def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003148 "vmovd\t{$src, $dst|$dst, $src}",
3149 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3150 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3151} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3152
3153// Move Quadword Int to Packed Quadword Int
3154//
3155let ExeDomain = SSEPackedInt in {
3156def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3157 (ins i64mem:$src),
3158 "vmovq\t{$src, $dst|$dst, $src}",
3159 [(set VR128X:$dst,
3160 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3161 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3162} // ExeDomain = SSEPackedInt
3163
3164//===----------------------------------------------------------------------===//
3165// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003166//===----------------------------------------------------------------------===//
3167
Craig Topperc7de3a12016-07-29 02:49:08 +00003168multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003169 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003170 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3171 (ins _.RC:$src1, _.FRC:$src2),
3172 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3173 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3174 (scalar_to_vector _.FRC:$src2))))],
3175 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3176 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003177 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003178 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3179 "$dst {${mask}} {z}, $src1, $src2}"),
3180 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003181 (_.VT (OpNode _.RC:$src1,
3182 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003183 _.ImmAllZerosV)))],
3184 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3185 let Constraints = "$src0 = $dst" in
3186 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003187 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003188 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3189 "$dst {${mask}}, $src1, $src2}"),
3190 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003191 (_.VT (OpNode _.RC:$src1,
3192 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003193 (_.VT _.RC:$src0))))],
3194 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003195 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003196 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3197 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3198 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3199 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3200 let mayLoad = 1, hasSideEffects = 0 in {
3201 let Constraints = "$src0 = $dst" in
3202 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3203 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3204 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3205 "$dst {${mask}}, $src}"),
3206 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3207 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3208 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3209 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3210 "$dst {${mask}} {z}, $src}"),
3211 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003212 }
Craig Toppere1cac152016-06-07 07:27:54 +00003213 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3214 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3215 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3216 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003217 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003218 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3219 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3220 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3221 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003222}
3223
Asaf Badouh41ecf462015-12-06 13:26:56 +00003224defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3225 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003226
Asaf Badouh41ecf462015-12-06 13:26:56 +00003227defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3228 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003229
Ayman Musa46af8f92016-11-13 14:29:32 +00003230
3231multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3232 PatLeaf ZeroFP, X86VectorVTInfo _> {
3233
3234def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003235 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003236 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003237 (_.EltVT _.FRC:$src1),
3238 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003239 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003240 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3241 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003242 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003243 _.RC)>;
3244
3245def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003246 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003247 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003248 (_.EltVT _.FRC:$src1),
3249 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003250 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003251 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003252 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003253 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003254}
3255
3256multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3257 dag Mask, RegisterClass MaskRC> {
3258
3259def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003260 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003261 (_.info256.VT (insert_subvector undef,
3262 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003263 (iPTR 0))),
3264 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003265 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003266 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003267 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003268
3269}
3270
Craig Topper058f2f62017-03-28 16:35:29 +00003271multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3272 AVX512VLVectorVTInfo _,
3273 dag Mask, RegisterClass MaskRC,
3274 SubRegIndex subreg> {
3275
3276def : Pat<(masked_store addr:$dst, Mask,
3277 (_.info512.VT (insert_subvector undef,
3278 (_.info256.VT (insert_subvector undef,
3279 (_.info128.VT _.info128.RC:$src),
3280 (iPTR 0))),
3281 (iPTR 0)))),
3282 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003283 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003284 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3285
3286}
3287
Ayman Musa46af8f92016-11-13 14:29:32 +00003288multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3289 dag Mask, RegisterClass MaskRC> {
3290
3291def : Pat<(_.info128.VT (extract_subvector
3292 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003293 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003294 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003295 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003296 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003297 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003298 addr:$srcAddr)>;
3299
3300def : Pat<(_.info128.VT (extract_subvector
3301 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3302 (_.info512.VT (insert_subvector undef,
3303 (_.info256.VT (insert_subvector undef,
3304 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003305 (iPTR 0))),
3306 (iPTR 0))))),
3307 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003308 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003309 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003310 addr:$srcAddr)>;
3311
3312}
3313
Craig Topper058f2f62017-03-28 16:35:29 +00003314multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3315 AVX512VLVectorVTInfo _,
3316 dag Mask, RegisterClass MaskRC,
3317 SubRegIndex subreg> {
3318
3319def : Pat<(_.info128.VT (extract_subvector
3320 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3321 (_.info512.VT (bitconvert
3322 (v16i32 immAllZerosV))))),
3323 (iPTR 0))),
3324 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003325 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003326 addr:$srcAddr)>;
3327
3328def : Pat<(_.info128.VT (extract_subvector
3329 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3330 (_.info512.VT (insert_subvector undef,
3331 (_.info256.VT (insert_subvector undef,
3332 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3333 (iPTR 0))),
3334 (iPTR 0))))),
3335 (iPTR 0))),
3336 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003337 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003338 addr:$srcAddr)>;
3339
3340}
3341
Ayman Musa46af8f92016-11-13 14:29:32 +00003342defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3343defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3344
3345defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3346 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003347defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3348 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3349defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3350 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003351
3352defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3353 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003354defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3355 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3356defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3357 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003358
Craig Topper74ed0872016-05-18 06:55:59 +00003359def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003360 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003361 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003362
Craig Topper74ed0872016-05-18 06:55:59 +00003363def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003364 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003365 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003366
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003367def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003368 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003369 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3370
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003371let hasSideEffects = 0 in {
3372 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3373 (ins VR128X:$src1, FR32X:$src2),
3374 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3375 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3376 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003377
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003378let Constraints = "$src0 = $dst" in
3379 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3380 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
3381 VR128X:$src1, FR32X:$src2),
3382 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3383 "$dst {${mask}}, $src1, $src2}",
3384 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3385 FoldGenData<"VMOVSSZrrk">;
3386
3387 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3388 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
3389 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3390 "$dst {${mask}} {z}, $src1, $src2}",
3391 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3392 FoldGenData<"VMOVSSZrrkz">;
3393
3394 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3395 (ins VR128X:$src1, FR64X:$src2),
3396 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3397 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3398 FoldGenData<"VMOVSDZrr">;
3399
3400let Constraints = "$src0 = $dst" in
3401 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3402 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
3403 VR128X:$src1, FR64X:$src2),
3404 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3405 "$dst {${mask}}, $src1, $src2}",
3406 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
3407 VEX_W, FoldGenData<"VMOVSDZrrk">;
3408
3409 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3410 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
3411 FR64X:$src2),
3412 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3413 "$dst {${mask}} {z}, $src1, $src2}",
3414 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
3415 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3416}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003417
3418let Predicates = [HasAVX512] in {
3419 let AddedComplexity = 15 in {
3420 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
3421 // MOVS{S,D} to the lower bits.
3422 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003423 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003424 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003425 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003426 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003427 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003429 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003430 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003431
3432 // Move low f32 and clear high bits.
3433 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3434 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003435 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003436 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3437 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3438 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003439 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003440 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003441 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3442 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003443 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003444 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3445 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3446 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003447 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003448 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003449
3450 let AddedComplexity = 20 in {
3451 // MOVSSrm zeros the high parts of the register; represent this
3452 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3453 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3454 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3455 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3456 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3457 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3458 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003459 def : Pat<(v4f32 (X86vzload addr:$src)),
3460 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003461
3462 // MOVSDrm zeros the high parts of the register; represent this
3463 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3464 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3465 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3466 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3467 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3468 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3469 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3470 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3471 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3472 def : Pat<(v2f64 (X86vzload addr:$src)),
3473 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3474
3475 // Represent the same patterns above but in the form they appear for
3476 // 256-bit types
3477 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3478 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003479 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003480 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3481 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3482 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003483 def : Pat<(v8f32 (X86vzload addr:$src)),
3484 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003485 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3486 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3487 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003488 def : Pat<(v4f64 (X86vzload addr:$src)),
3489 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003490
3491 // Represent the same patterns above but in the form they appear for
3492 // 512-bit types
3493 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3494 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3495 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3496 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3497 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3498 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003499 def : Pat<(v16f32 (X86vzload addr:$src)),
3500 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003501 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3502 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3503 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003504 def : Pat<(v8f64 (X86vzload addr:$src)),
3505 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003506 }
3507 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3508 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003509 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003510 FR32X:$src)), sub_xmm)>;
3511 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3512 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003513 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003514 FR64X:$src)), sub_xmm)>;
3515 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3516 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003517 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003518
3519 // Move low f64 and clear high bits.
3520 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3521 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003522 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003523 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003524 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3525 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003526 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003527 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003528
3529 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003530 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003531 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003532 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003533 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003534 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003535
3536 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003537 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003538 addr:$dst),
3539 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003540
3541 // Shuffle with VMOVSS
3542 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
3543 (VMOVSSZrr (v4i32 VR128X:$src1),
3544 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
3545 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
3546 (VMOVSSZrr (v4f32 VR128X:$src1),
3547 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
3548
3549 // 256-bit variants
3550 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
3551 (SUBREG_TO_REG (i32 0),
3552 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
3553 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
3554 sub_xmm)>;
3555 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
3556 (SUBREG_TO_REG (i32 0),
3557 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
3558 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
3559 sub_xmm)>;
3560
3561 // Shuffle with VMOVSD
3562 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3563 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3564 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
3565 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566
3567 // 256-bit variants
3568 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3569 (SUBREG_TO_REG (i32 0),
3570 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
3571 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
3572 sub_xmm)>;
3573 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
3574 (SUBREG_TO_REG (i32 0),
3575 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
3576 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
3577 sub_xmm)>;
3578
3579 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3580 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3581 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
3582 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3583 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3584 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3585 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
3586 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
3587}
3588
3589let AddedComplexity = 15 in
3590def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3591 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003592 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003593 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594 (v2i64 VR128X:$src))))],
3595 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3596
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003597let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003598 let AddedComplexity = 15 in {
3599 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3600 (VMOVDI2PDIZrr GR32:$src)>;
3601
3602 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3603 (VMOV64toPQIZrr GR64:$src)>;
3604
3605 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3606 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3607 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003608
3609 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3610 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3611 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003612 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003613 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3614 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003615 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3616 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003617 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3618 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003619 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3620 (VMOVDI2PDIZrm addr:$src)>;
3621 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3622 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003623 def : Pat<(v4i32 (X86vzload addr:$src)),
3624 (VMOVDI2PDIZrm addr:$src)>;
3625 def : Pat<(v8i32 (X86vzload addr:$src)),
3626 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003627 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003628 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003629 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003630 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003631 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003632 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003633 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003634 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003635 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003636
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003637 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3638 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3639 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3640 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003641 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3642 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3643 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3644
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003645 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003646 def : Pat<(v16i32 (X86vzload addr:$src)),
3647 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003648 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003649 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003650}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003651//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003652// AVX-512 - Non-temporals
3653//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003654let SchedRW = [WriteLoad] in {
3655 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3656 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003657 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00003658 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003659
Craig Topper2f90c1f2016-06-07 07:27:57 +00003660 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003661 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003662 (ins i256mem:$src),
3663 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003664 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003665 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003666
Robert Khasanoved882972014-08-13 10:46:00 +00003667 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003668 (ins i128mem:$src),
3669 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003670 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003671 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003672 }
Adam Nemetefd07852014-06-18 16:51:10 +00003673}
3674
Igor Bregerd3341f52016-01-20 13:11:47 +00003675multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3676 PatFrag st_frag = alignednontemporalstore,
3677 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003678 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003679 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003680 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003681 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3682 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003683}
3684
Igor Bregerd3341f52016-01-20 13:11:47 +00003685multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3686 AVX512VLVectorVTInfo VTInfo> {
3687 let Predicates = [HasAVX512] in
3688 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003689
Igor Bregerd3341f52016-01-20 13:11:47 +00003690 let Predicates = [HasAVX512, HasVLX] in {
3691 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
3692 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00003693 }
3694}
3695
Igor Bregerd3341f52016-01-20 13:11:47 +00003696defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
3697defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
3698defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00003699
Craig Topper707c89c2016-05-08 23:43:17 +00003700let Predicates = [HasAVX512], AddedComplexity = 400 in {
3701 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
3702 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3703 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
3704 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
3705 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
3706 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003707
3708 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
3709 (VMOVNTDQAZrm addr:$src)>;
3710 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
3711 (VMOVNTDQAZrm addr:$src)>;
3712 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
3713 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003714 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003715 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003716 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003717 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00003718 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003719 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00003720}
3721
Craig Topperc41320d2016-05-08 23:08:45 +00003722let Predicates = [HasVLX], AddedComplexity = 400 in {
3723 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
3724 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3725 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
3726 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3727 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
3728 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
3729
Simon Pilgrim9a896232016-06-07 13:34:24 +00003730 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
3731 (VMOVNTDQAZ256rm addr:$src)>;
3732 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
3733 (VMOVNTDQAZ256rm addr:$src)>;
3734 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
3735 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003736 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003737 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003738 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003739 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003740 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003741 (VMOVNTDQAZ256rm addr:$src)>;
3742
Craig Topperc41320d2016-05-08 23:08:45 +00003743 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
3744 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3745 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
3746 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
3747 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
3748 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00003749
3750 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
3751 (VMOVNTDQAZ128rm addr:$src)>;
3752 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
3753 (VMOVNTDQAZ128rm addr:$src)>;
3754 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
3755 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003756 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003757 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003758 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003759 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00003760 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00003761 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00003762}
3763
Adam Nemet7f62b232014-06-10 16:39:53 +00003764//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003765// AVX-512 - Integer arithmetic
3766//
3767multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00003768 X86VectorVTInfo _, OpndItins itins,
3769 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00003770 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00003771 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00003772 "$src2, $src1", "$src1, $src2",
3773 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003774 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00003775 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003776
Craig Toppere1cac152016-06-07 07:27:54 +00003777 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3778 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3779 "$src2, $src1", "$src1, $src2",
3780 (_.VT (OpNode _.RC:$src1,
3781 (bitconvert (_.LdFrag addr:$src2)))),
3782 itins.rm>,
3783 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00003784}
3785
3786multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3787 X86VectorVTInfo _, OpndItins itins,
3788 bit IsCommutable = 0> :
3789 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00003790 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3791 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3792 "${src2}"##_.BroadcastStr##", $src1",
3793 "$src1, ${src2}"##_.BroadcastStr,
3794 (_.VT (OpNode _.RC:$src1,
3795 (X86VBroadcast
3796 (_.ScalarLdFrag addr:$src2)))),
3797 itins.rm>,
3798 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003799}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003800
Robert Khasanovd5b14f72014-10-09 08:38:48 +00003801multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3802 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3803 Predicate prd, bit IsCommutable = 0> {
3804 let Predicates = [prd] in
3805 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3806 IsCommutable>, EVEX_V512;
3807
3808 let Predicates = [prd, HasVLX] in {
3809 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3810 IsCommutable>, EVEX_V256;
3811 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3812 IsCommutable>, EVEX_V128;
3813 }
3814}
3815
Robert Khasanov545d1b72014-10-14 14:36:19 +00003816multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
3817 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
3818 Predicate prd, bit IsCommutable = 0> {
3819 let Predicates = [prd] in
3820 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
3821 IsCommutable>, EVEX_V512;
3822
3823 let Predicates = [prd, HasVLX] in {
3824 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
3825 IsCommutable>, EVEX_V256;
3826 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
3827 IsCommutable>, EVEX_V128;
3828 }
3829}
3830
3831multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
3832 OpndItins itins, Predicate prd,
3833 bit IsCommutable = 0> {
3834 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3835 itins, prd, IsCommutable>,
3836 VEX_W, EVEX_CD8<64, CD8VF>;
3837}
3838
3839multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3840 OpndItins itins, Predicate prd,
3841 bit IsCommutable = 0> {
3842 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3843 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3844}
3845
3846multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3847 OpndItins itins, Predicate prd,
3848 bit IsCommutable = 0> {
3849 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3850 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3851}
3852
3853multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3854 OpndItins itins, Predicate prd,
3855 bit IsCommutable = 0> {
3856 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3857 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3858}
3859
3860multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3861 SDNode OpNode, OpndItins itins, Predicate prd,
3862 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003863 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003864 IsCommutable>;
3865
Igor Bregerf2460112015-07-26 14:41:44 +00003866 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003867 IsCommutable>;
3868}
3869
3870multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3871 SDNode OpNode, OpndItins itins, Predicate prd,
3872 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00003873 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003874 IsCommutable>;
3875
Igor Bregerf2460112015-07-26 14:41:44 +00003876 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00003877 IsCommutable>;
3878}
3879
3880multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3881 bits<8> opc_d, bits<8> opc_q,
3882 string OpcodeStr, SDNode OpNode,
3883 OpndItins itins, bit IsCommutable = 0> {
3884 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3885 itins, HasAVX512, IsCommutable>,
3886 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3887 itins, HasBWI, IsCommutable>;
3888}
3889
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003890multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00003891 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003892 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
3893 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003894 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003895 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003896 "$src2, $src1","$src1, $src2",
3897 (_Dst.VT (OpNode
3898 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003899 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00003900 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003901 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00003902 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3903 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3904 "$src2, $src1", "$src1, $src2",
3905 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3906 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00003907 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00003908 AVX512BIBase, EVEX_4V;
3909
3910 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00003911 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00003912 OpcodeStr,
3913 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00003914 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00003915 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3916 (_Brdct.VT (X86VBroadcast
3917 (_Brdct.ScalarLdFrag addr:$src2)))))),
3918 itins.rm>,
3919 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003920}
3921
Robert Khasanov545d1b72014-10-14 14:36:19 +00003922defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3923 SSE_INTALU_ITINS_P, 1>;
3924defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3925 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003926defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
3927 SSE_INTALU_ITINS_P, HasBWI, 1>;
3928defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
3929 SSE_INTALU_ITINS_P, HasBWI, 0>;
3930defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00003931 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00003932defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00003933 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00003934defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003935 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003936defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003937 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003938defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00003939 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00003940defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00003941 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003942defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003943 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00003944defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00003945 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00003946defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00003947 SSE_INTALU_ITINS_P, HasBWI, 1>;
3948
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003949multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003950 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
3951 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
3952 let Predicates = [prd] in
3953 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3954 _SrcVTInfo.info512, _DstVTInfo.info512,
3955 v8i64_info, IsCommutable>,
3956 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3957 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003958 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003959 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003960 v4i64x_info, IsCommutable>,
3961 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003962 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003963 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003964 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003965 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3966 }
Michael Liao66233b72015-08-06 09:06:20 +00003967}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003968
3969defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003970 avx512vl_i32_info, avx512vl_i64_info,
3971 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003972defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00003973 avx512vl_i32_info, avx512vl_i64_info,
3974 X86pmuludq, HasAVX512, 1>;
3975defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
3976 avx512vl_i8_info, avx512vl_i8_info,
3977 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003978
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003979multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3980 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00003981 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3982 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3983 OpcodeStr,
3984 "${src2}"##_Src.BroadcastStr##", $src1",
3985 "$src1, ${src2}"##_Src.BroadcastStr,
3986 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3987 (_Src.VT (X86VBroadcast
3988 (_Src.ScalarLdFrag addr:$src2))))))>,
3989 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003990}
3991
Michael Liao66233b72015-08-06 09:06:20 +00003992multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3993 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00003994 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00003995 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003996 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00003997 "$src2, $src1","$src1, $src2",
3998 (_Dst.VT (OpNode
3999 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004000 (_Src.VT _Src.RC:$src2))),
4001 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004002 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004003 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4004 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4005 "$src2, $src1", "$src1, $src2",
4006 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4007 (bitconvert (_Src.LdFrag addr:$src2))))>,
4008 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004009}
4010
4011multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4012 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004013 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004014 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4015 v32i16_info>,
4016 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4017 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004018 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004019 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4020 v16i16x_info>,
4021 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4022 v16i16x_info>, EVEX_V256;
4023 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4024 v8i16x_info>,
4025 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4026 v8i16x_info>, EVEX_V128;
4027 }
4028}
4029multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4030 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004031 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004032 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4033 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004034 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004035 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4036 v32i8x_info>, EVEX_V256;
4037 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4038 v16i8x_info>, EVEX_V128;
4039 }
4040}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004041
4042multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4043 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004044 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004045 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004046 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004047 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004048 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004049 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004050 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004051 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004052 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004053 }
4054}
4055
Craig Topperb6da6542016-05-01 17:38:32 +00004056defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4057defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4058defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4059defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004060
Craig Topper5acb5a12016-05-01 06:24:57 +00004061defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4062 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4063defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004064 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004065
Igor Bregerf2460112015-07-26 14:41:44 +00004066defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004067 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004068defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004069 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004070defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004071 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004072
Igor Bregerf2460112015-07-26 14:41:44 +00004073defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004074 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004075defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004076 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004077defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004078 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004079
Igor Bregerf2460112015-07-26 14:41:44 +00004080defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004081 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004082defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004083 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004084defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004085 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004086
Igor Bregerf2460112015-07-26 14:41:44 +00004087defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004088 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004089defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004090 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004091defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004092 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004093
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004094// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4095let Predicates = [HasDQI, NoVLX] in {
4096 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4097 (EXTRACT_SUBREG
4098 (VPMULLQZrr
4099 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4100 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4101 sub_ymm)>;
4102
4103 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4104 (EXTRACT_SUBREG
4105 (VPMULLQZrr
4106 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4107 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4108 sub_xmm)>;
4109}
4110
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004111//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004112// AVX-512 Logical Instructions
4113//===----------------------------------------------------------------------===//
4114
Craig Topperabe80cc2016-08-28 06:06:28 +00004115multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004116 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004117 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4118 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4119 "$src2, $src1", "$src1, $src2",
4120 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4121 (bitconvert (_.VT _.RC:$src2)))),
4122 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4123 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004124 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004125 AVX512BIBase, EVEX_4V;
4126
4127 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4128 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4129 "$src2, $src1", "$src1, $src2",
4130 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4131 (bitconvert (_.LdFrag addr:$src2)))),
4132 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4133 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004134 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004135 AVX512BIBase, EVEX_4V;
4136}
4137
4138multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004139 X86VectorVTInfo _, bit IsCommutable = 0> :
4140 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004141 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4142 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4143 "${src2}"##_.BroadcastStr##", $src1",
4144 "$src1, ${src2}"##_.BroadcastStr,
4145 (_.i64VT (OpNode _.RC:$src1,
4146 (bitconvert
4147 (_.VT (X86VBroadcast
4148 (_.ScalarLdFrag addr:$src2)))))),
4149 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4150 (bitconvert
4151 (_.VT (X86VBroadcast
4152 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004153 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004154 AVX512BIBase, EVEX_4V, EVEX_B;
4155}
4156
4157multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004158 AVX512VLVectorVTInfo VTInfo,
4159 bit IsCommutable = 0> {
4160 let Predicates = [HasAVX512] in
4161 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004162 IsCommutable>, EVEX_V512;
4163
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004164 let Predicates = [HasAVX512, HasVLX] in {
4165 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004166 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004167 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004168 IsCommutable>, EVEX_V128;
4169 }
4170}
4171
4172multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004173 bit IsCommutable = 0> {
4174 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004175 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004176}
4177
4178multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004179 bit IsCommutable = 0> {
4180 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004181 IsCommutable>,
4182 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004183}
4184
4185multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004186 SDNode OpNode, bit IsCommutable = 0> {
4187 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4188 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004189}
4190
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004191defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4192defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4193defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4194defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004195
4196//===----------------------------------------------------------------------===//
4197// AVX-512 FP arithmetic
4198//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004199multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4200 SDNode OpNode, SDNode VecNode, OpndItins itins,
4201 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004202 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004203 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4204 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4205 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004206 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4207 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004208 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004209
4210 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004211 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004212 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004213 (_.VT (VecNode _.RC:$src1,
4214 _.ScalarIntMemCPat:$src2,
4215 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004216 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004217 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004218 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004219 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004220 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4221 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004222 itins.rr> {
4223 let isCommutable = IsCommutable;
4224 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004225 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004226 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004227 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4228 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004229 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004230 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004231 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004232}
4233
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004234multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004235 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004236 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004237 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4238 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4239 "$rc, $src2, $src1", "$src1, $src2, $rc",
4240 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004241 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004242 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004243}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004244multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004245 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4246 OpndItins itins, bit IsCommutable> {
4247 let ExeDomain = _.ExeDomain in {
4248 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4249 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4250 "$src2, $src1", "$src1, $src2",
4251 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4252 itins.rr>;
4253
4254 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4255 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4256 "$src2, $src1", "$src1, $src2",
4257 (_.VT (VecNode _.RC:$src1,
4258 _.ScalarIntMemCPat:$src2)),
4259 itins.rm>;
4260
4261 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4262 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4263 (ins _.FRC:$src1, _.FRC:$src2),
4264 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4265 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4266 itins.rr> {
4267 let isCommutable = IsCommutable;
4268 }
4269 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4270 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4271 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4272 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4273 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4274 }
4275
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004276 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4277 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004278 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004279 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004280 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004281 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282}
4283
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004284multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4285 SDNode VecNode,
4286 SizeItins itins, bit IsCommutable> {
4287 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4288 itins.s, IsCommutable>,
4289 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4290 itins.s, IsCommutable>,
4291 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4292 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4293 itins.d, IsCommutable>,
4294 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4295 itins.d, IsCommutable>,
4296 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4297}
4298
4299multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004300 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004301 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004302 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4303 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004304 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004305 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4306 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004307 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4308}
Craig Topper8783bbb2017-02-24 07:21:10 +00004309defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4310defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4311defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4312defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4313defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004314 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004315defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004316 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004317
4318// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4319// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4320multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4321 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004322 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004323 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4324 (ins _.FRC:$src1, _.FRC:$src2),
4325 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4326 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004327 itins.rr> {
4328 let isCommutable = 1;
4329 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004330 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4331 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4332 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4333 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4334 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4335 }
4336}
4337defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4338 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4339 EVEX_CD8<32, CD8VT1>;
4340
4341defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4342 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4343 EVEX_CD8<64, CD8VT1>;
4344
4345defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4346 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4347 EVEX_CD8<32, CD8VT1>;
4348
4349defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4350 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4351 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004352
Craig Topper375aa902016-12-19 00:42:28 +00004353multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004354 X86VectorVTInfo _, OpndItins itins,
4355 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004356 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004357 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4358 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4359 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004360 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4361 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004362 let mayLoad = 1 in {
4363 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4364 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4365 "$src2, $src1", "$src1, $src2",
4366 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4367 EVEX_4V;
4368 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4369 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4370 "${src2}"##_.BroadcastStr##", $src1",
4371 "$src1, ${src2}"##_.BroadcastStr,
4372 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4373 (_.ScalarLdFrag addr:$src2)))),
4374 itins.rm>, EVEX_4V, EVEX_B;
4375 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004376 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004377}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004378
Craig Topper375aa902016-12-19 00:42:28 +00004379multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004380 X86VectorVTInfo _> {
4381 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004382 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4383 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4384 "$rc, $src2, $src1", "$src1, $src2, $rc",
4385 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4386 EVEX_4V, EVEX_B, EVEX_RC;
4387}
4388
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004389
Craig Topper375aa902016-12-19 00:42:28 +00004390multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004391 X86VectorVTInfo _> {
4392 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004393 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4394 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4395 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4396 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4397 EVEX_4V, EVEX_B;
4398}
4399
Craig Topper375aa902016-12-19 00:42:28 +00004400multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004401 Predicate prd, SizeItins itins,
4402 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004403 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004404 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004405 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004406 EVEX_CD8<32, CD8VF>;
4407 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004408 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004409 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004410 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004411
Robert Khasanov595e5982014-10-29 15:43:02 +00004412 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004413 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004414 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004415 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004416 EVEX_CD8<32, CD8VF>;
4417 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004418 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004419 EVEX_CD8<32, CD8VF>;
4420 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004421 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004422 EVEX_CD8<64, CD8VF>;
4423 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004424 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004425 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004426 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004427}
4428
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004429multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004430 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004431 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004432 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004433 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4434}
4435
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004436multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004437 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004438 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004439 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004440 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4441}
4442
Craig Topper9433f972016-08-02 06:16:53 +00004443defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4444 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004445 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004446defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4447 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004448 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004449defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004450 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004451defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004452 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004453defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4454 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004455 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004456defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4457 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004458 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004459let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004460 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4461 SSE_ALU_ITINS_P, 1>;
4462 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4463 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004464}
Craig Topper375aa902016-12-19 00:42:28 +00004465defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004466 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004467defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004468 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004469defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004470 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004471defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004472 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004473
Craig Topper8f6827c2016-08-31 05:37:52 +00004474// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004475multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4476 X86VectorVTInfo _, Predicate prd> {
4477let Predicates = [prd] in {
4478 // Masked register-register logical operations.
4479 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4480 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4481 _.RC:$src0)),
4482 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4483 _.RC:$src1, _.RC:$src2)>;
4484 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4485 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4486 _.ImmAllZerosV)),
4487 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4488 _.RC:$src2)>;
4489 // Masked register-memory logical operations.
4490 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4491 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4492 (load addr:$src2)))),
4493 _.RC:$src0)),
4494 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4495 _.RC:$src1, addr:$src2)>;
4496 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4497 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4498 _.ImmAllZerosV)),
4499 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4500 addr:$src2)>;
4501 // Register-broadcast logical operations.
4502 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4503 (bitconvert (_.VT (X86VBroadcast
4504 (_.ScalarLdFrag addr:$src2)))))),
4505 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4506 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4507 (bitconvert
4508 (_.i64VT (OpNode _.RC:$src1,
4509 (bitconvert (_.VT
4510 (X86VBroadcast
4511 (_.ScalarLdFrag addr:$src2))))))),
4512 _.RC:$src0)),
4513 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4514 _.RC:$src1, addr:$src2)>;
4515 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4516 (bitconvert
4517 (_.i64VT (OpNode _.RC:$src1,
4518 (bitconvert (_.VT
4519 (X86VBroadcast
4520 (_.ScalarLdFrag addr:$src2))))))),
4521 _.ImmAllZerosV)),
4522 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4523 _.RC:$src1, addr:$src2)>;
4524}
Craig Topper8f6827c2016-08-31 05:37:52 +00004525}
4526
Craig Topper45d65032016-09-02 05:29:13 +00004527multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4528 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4529 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4530 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4531 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4532 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4533 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004534}
4535
Craig Topper45d65032016-09-02 05:29:13 +00004536defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4537defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4538defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4539defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4540
Craig Topper2baef8f2016-12-18 04:17:00 +00004541let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004542 // Use packed logical operations for scalar ops.
4543 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4544 (COPY_TO_REGCLASS (VANDPDZ128rr
4545 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4546 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4547 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4548 (COPY_TO_REGCLASS (VORPDZ128rr
4549 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4550 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4551 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4552 (COPY_TO_REGCLASS (VXORPDZ128rr
4553 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4554 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4555 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4556 (COPY_TO_REGCLASS (VANDNPDZ128rr
4557 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4558 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4559
4560 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4561 (COPY_TO_REGCLASS (VANDPSZ128rr
4562 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4563 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4564 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4565 (COPY_TO_REGCLASS (VORPSZ128rr
4566 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4567 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4568 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4569 (COPY_TO_REGCLASS (VXORPSZ128rr
4570 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4571 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4572 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4573 (COPY_TO_REGCLASS (VANDNPSZ128rr
4574 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4575 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4576}
4577
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004578multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4579 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004580 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004581 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4582 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4583 "$src2, $src1", "$src1, $src2",
4584 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004585 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4586 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4587 "$src2, $src1", "$src1, $src2",
4588 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4589 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4590 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4591 "${src2}"##_.BroadcastStr##", $src1",
4592 "$src1, ${src2}"##_.BroadcastStr,
4593 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4594 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4595 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004596 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004597}
4598
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004599multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4600 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004601 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004602 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4603 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4604 "$src2, $src1", "$src1, $src2",
4605 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004606 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4607 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4608 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004609 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004610 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4611 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004612 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004613}
4614
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004615multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004616 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004617 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4618 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004619 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004620 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4621 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004622 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4623 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004624 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004625 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4626 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004627 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4628
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004629 // Define only if AVX512VL feature is present.
4630 let Predicates = [HasVLX] in {
4631 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4632 EVEX_V128, EVEX_CD8<32, CD8VF>;
4633 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4634 EVEX_V256, EVEX_CD8<32, CD8VF>;
4635 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4636 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4637 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4638 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4639 }
4640}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004641defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004642
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004643//===----------------------------------------------------------------------===//
4644// AVX-512 VPTESTM instructions
4645//===----------------------------------------------------------------------===//
4646
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004647multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4648 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004649 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004650 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4651 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4652 "$src2, $src1", "$src1, $src2",
4653 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4654 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004655 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4656 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4657 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004658 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004659 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4660 EVEX_4V,
4661 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004662}
4663
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004664multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4665 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004666 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4667 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4668 "${src2}"##_.BroadcastStr##", $src1",
4669 "$src1, ${src2}"##_.BroadcastStr,
4670 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4671 (_.ScalarLdFrag addr:$src2))))>,
4672 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004673}
Igor Bregerfca0a342016-01-28 13:19:25 +00004674
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004675// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004676multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4677 X86VectorVTInfo _, string Suffix> {
4678 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4679 (_.KVT (COPY_TO_REGCLASS
4680 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004681 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004682 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004683 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004684 _.RC:$src2, _.SubRegIdx)),
4685 _.KRC))>;
4686}
4687
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004688multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004689 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004690 let Predicates = [HasAVX512] in
4691 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
4692 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4693
4694 let Predicates = [HasAVX512, HasVLX] in {
4695 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
4696 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4697 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
4698 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4699 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004700 let Predicates = [HasAVX512, NoVLX] in {
4701 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
4702 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004703 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004704}
4705
4706multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4707 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004708 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004709 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00004710 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004711}
4712
4713multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
4714 SDNode OpNode> {
4715 let Predicates = [HasBWI] in {
4716 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
4717 EVEX_V512, VEX_W;
4718 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
4719 EVEX_V512;
4720 }
4721 let Predicates = [HasVLX, HasBWI] in {
4722
4723 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
4724 EVEX_V256, VEX_W;
4725 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
4726 EVEX_V128, VEX_W;
4727 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
4728 EVEX_V256;
4729 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
4730 EVEX_V128;
4731 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004732
Igor Bregerfca0a342016-01-28 13:19:25 +00004733 let Predicates = [HasAVX512, NoVLX] in {
4734 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
4735 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
4736 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
4737 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004738 }
Igor Bregerfca0a342016-01-28 13:19:25 +00004739
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004740}
4741
4742multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
4743 SDNode OpNode> :
4744 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
4745 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
4746
4747defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
4748defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004749
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004750
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004751//===----------------------------------------------------------------------===//
4752// AVX-512 Shift instructions
4753//===----------------------------------------------------------------------===//
4754multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00004755 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004756 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00004757 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004758 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004759 "$src2, $src1", "$src1, $src2",
4760 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004761 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00004762 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00004763 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00004764 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004765 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
4766 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004767 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00004768 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004769}
4770
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004771multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
4772 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004773 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004774 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
4775 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
4776 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
4777 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004778 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004779}
4780
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004781multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004782 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004783 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00004784 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004785 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4786 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
4787 "$src2, $src1", "$src1, $src2",
4788 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004789 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004790 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4791 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
4792 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00004793 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004794 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004795 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00004796 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004797}
4798
Cameron McInally5fb084e2014-12-11 17:13:05 +00004799multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004800 ValueType SrcVT, PatFrag bc_frag,
4801 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
4802 let Predicates = [prd] in
4803 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4804 VTInfo.info512>, EVEX_V512,
4805 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
4806 let Predicates = [prd, HasVLX] in {
4807 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4808 VTInfo.info256>, EVEX_V256,
4809 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
4810 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
4811 VTInfo.info128>, EVEX_V128,
4812 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
4813 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004814}
4815
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004816multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
4817 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004818 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004819 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004820 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004821 avx512vl_i64_info, HasAVX512>, VEX_W;
4822 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
4823 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824}
4825
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004826multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
4827 string OpcodeStr, SDNode OpNode,
4828 AVX512VLVectorVTInfo VTInfo> {
4829 let Predicates = [HasAVX512] in
4830 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4831 VTInfo.info512>,
4832 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4833 VTInfo.info512>, EVEX_V512;
4834 let Predicates = [HasAVX512, HasVLX] in {
4835 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4836 VTInfo.info256>,
4837 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
4838 VTInfo.info256>, EVEX_V256;
4839 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4840 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00004841 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004842 VTInfo.info128>, EVEX_V128;
4843 }
4844}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004845
Michael Liao66233b72015-08-06 09:06:20 +00004846multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004847 Format ImmFormR, Format ImmFormM,
4848 string OpcodeStr, SDNode OpNode> {
4849 let Predicates = [HasBWI] in
4850 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4851 v32i16_info>, EVEX_V512;
4852 let Predicates = [HasVLX, HasBWI] in {
4853 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4854 v16i16x_info>, EVEX_V256;
4855 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
4856 v8i16x_info>, EVEX_V128;
4857 }
4858}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004859
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004860multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
4861 Format ImmFormR, Format ImmFormM,
4862 string OpcodeStr, SDNode OpNode> {
4863 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
4864 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
4865 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
4866 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
4867}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00004868
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004869defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004870 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004871
4872defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004873 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004874
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00004875defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00004876 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004877
Michael Zuckerman298a6802016-01-13 12:39:33 +00004878defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00004879defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004880
4881defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
4882defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
4883defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004884
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00004885// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
4886let Predicates = [HasAVX512, NoVLX] in {
4887 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
4888 (EXTRACT_SUBREG (v8i64
4889 (VPSRAQZrr
4890 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4891 VR128X:$src2)), sub_ymm)>;
4892
4893 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4894 (EXTRACT_SUBREG (v8i64
4895 (VPSRAQZrr
4896 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4897 VR128X:$src2)), sub_xmm)>;
4898
4899 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
4900 (EXTRACT_SUBREG (v8i64
4901 (VPSRAQZri
4902 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
4903 imm:$src2)), sub_ymm)>;
4904
4905 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
4906 (EXTRACT_SUBREG (v8i64
4907 (VPSRAQZri
4908 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
4909 imm:$src2)), sub_xmm)>;
4910}
4911
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004912//===-------------------------------------------------------------------===//
4913// Variable Bit Shifts
4914//===-------------------------------------------------------------------===//
4915multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00004916 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004917 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00004918 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4919 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4920 "$src2, $src1", "$src1, $src2",
4921 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004922 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004923 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4924 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4925 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00004926 (_.VT (OpNode _.RC:$src1,
4927 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004928 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004929 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00004930 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004931}
4932
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004933multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4934 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00004935 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004936 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4937 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4938 "${src2}"##_.BroadcastStr##", $src1",
4939 "$src1, ${src2}"##_.BroadcastStr,
4940 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4941 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004942 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004943 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
4944}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004945
Cameron McInally5fb084e2014-12-11 17:13:05 +00004946multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
4947 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004948 let Predicates = [HasAVX512] in
4949 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
4950 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
4951
4952 let Predicates = [HasAVX512, HasVLX] in {
4953 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
4954 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
4955 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
4956 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
4957 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00004958}
4959
4960multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
4961 SDNode OpNode> {
4962 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004963 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004964 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004965 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00004966}
4967
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004968// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004969multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
4970 SDNode OpNode, list<Predicate> p> {
4971 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004972 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004973 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004974 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004975 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004976 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4977 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4978 sub_ymm)>;
4979
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004980 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00004981 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004982 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00004983 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00004984 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4985 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4986 sub_xmm)>;
4987 }
4988}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00004989multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
4990 SDNode OpNode> {
4991 let Predicates = [HasBWI] in
4992 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
4993 EVEX_V512, VEX_W;
4994 let Predicates = [HasVLX, HasBWI] in {
4995
4996 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
4997 EVEX_V256, VEX_W;
4998 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
4999 EVEX_V128, VEX_W;
5000 }
5001}
5002
5003defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005004 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005005
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005006defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005007 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005008
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005009defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005010 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5011
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005012defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5013defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005014
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005015defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5016defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5017defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5018defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5019
Craig Topper05629d02016-07-24 07:32:45 +00005020// Special handing for handling VPSRAV intrinsics.
5021multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5022 list<Predicate> p> {
5023 let Predicates = p in {
5024 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5025 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5026 _.RC:$src2)>;
5027 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5028 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5029 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005030 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5031 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5032 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5033 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5034 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5035 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5036 _.RC:$src0)),
5037 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5038 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005039 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5040 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5041 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5042 _.RC:$src1, _.RC:$src2)>;
5043 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5044 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5045 _.ImmAllZerosV)),
5046 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5047 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005048 }
5049}
5050
5051multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5052 list<Predicate> p> :
5053 avx512_var_shift_int_lowering<InstrStr, _, p> {
5054 let Predicates = p in {
5055 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5056 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5057 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5058 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005059 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5060 (X86vsrav _.RC:$src1,
5061 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5062 _.RC:$src0)),
5063 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5064 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005065 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5066 (X86vsrav _.RC:$src1,
5067 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5068 _.ImmAllZerosV)),
5069 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5070 _.RC:$src1, addr:$src2)>;
5071 }
5072}
5073
5074defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5075defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5076defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5077defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5078defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5079defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5080defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5081defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5082defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5083
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005084//===-------------------------------------------------------------------===//
5085// 1-src variable permutation VPERMW/D/Q
5086//===-------------------------------------------------------------------===//
5087multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5088 AVX512VLVectorVTInfo _> {
5089 let Predicates = [HasAVX512] in
5090 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5091 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5092
5093 let Predicates = [HasAVX512, HasVLX] in
5094 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5095 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5096}
5097
5098multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5099 string OpcodeStr, SDNode OpNode,
5100 AVX512VLVectorVTInfo VTInfo> {
5101 let Predicates = [HasAVX512] in
5102 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5103 VTInfo.info512>,
5104 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5105 VTInfo.info512>, EVEX_V512;
5106 let Predicates = [HasAVX512, HasVLX] in
5107 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5108 VTInfo.info256>,
5109 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5110 VTInfo.info256>, EVEX_V256;
5111}
5112
Michael Zuckermand9cac592016-01-19 17:07:43 +00005113multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5114 Predicate prd, SDNode OpNode,
5115 AVX512VLVectorVTInfo _> {
5116 let Predicates = [prd] in
5117 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5118 EVEX_V512 ;
5119 let Predicates = [HasVLX, prd] in {
5120 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5121 EVEX_V256 ;
5122 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5123 EVEX_V128 ;
5124 }
5125}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005126
Michael Zuckermand9cac592016-01-19 17:07:43 +00005127defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5128 avx512vl_i16_info>, VEX_W;
5129defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5130 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005131
5132defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5133 avx512vl_i32_info>;
5134defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5135 avx512vl_i64_info>, VEX_W;
5136defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5137 avx512vl_f32_info>;
5138defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5139 avx512vl_f64_info>, VEX_W;
5140
5141defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5142 X86VPermi, avx512vl_i64_info>,
5143 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5144defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5145 X86VPermi, avx512vl_f64_info>,
5146 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005147//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005148// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005149//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005150
Igor Breger78741a12015-10-04 07:20:41 +00005151multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5152 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5153 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5154 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5155 "$src2, $src1", "$src1, $src2",
5156 (_.VT (OpNode _.RC:$src1,
5157 (Ctrl.VT Ctrl.RC:$src2)))>,
5158 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005159 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5160 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5161 "$src2, $src1", "$src1, $src2",
5162 (_.VT (OpNode
5163 _.RC:$src1,
5164 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5165 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5166 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5167 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5168 "${src2}"##_.BroadcastStr##", $src1",
5169 "$src1, ${src2}"##_.BroadcastStr,
5170 (_.VT (OpNode
5171 _.RC:$src1,
5172 (Ctrl.VT (X86VBroadcast
5173 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5174 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005175}
5176
5177multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5178 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5179 let Predicates = [HasAVX512] in {
5180 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5181 Ctrl.info512>, EVEX_V512;
5182 }
5183 let Predicates = [HasAVX512, HasVLX] in {
5184 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5185 Ctrl.info128>, EVEX_V128;
5186 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5187 Ctrl.info256>, EVEX_V256;
5188 }
5189}
5190
5191multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5192 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5193
5194 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5195 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5196 X86VPermilpi, _>,
5197 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005198}
5199
Craig Topper05948fb2016-08-02 05:11:15 +00005200let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005201defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5202 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005203let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005204defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5205 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005206//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005207// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5208//===----------------------------------------------------------------------===//
5209
5210defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005211 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005212 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5213defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005214 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005215defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005216 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005217
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005218multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5219 let Predicates = [HasBWI] in
5220 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5221
5222 let Predicates = [HasVLX, HasBWI] in {
5223 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5224 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5225 }
5226}
5227
5228defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5229
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005230//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005231// Move Low to High and High to Low packed FP Instructions
5232//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005233def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5234 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005235 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005236 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5237 IIC_SSE_MOV_LH>, EVEX_4V;
5238def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5239 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005240 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005241 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5242 IIC_SSE_MOV_LH>, EVEX_4V;
5243
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005244let Predicates = [HasAVX512] in {
5245 // MOVLHPS patterns
5246 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5247 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5248 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5249 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005250
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005251 // MOVHLPS patterns
5252 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5253 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5254}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005255
5256//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005257// VMOVHPS/PD VMOVLPS Instructions
5258// All patterns was taken from SSS implementation.
5259//===----------------------------------------------------------------------===//
5260multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5261 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005262 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005263 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5264 (ins _.RC:$src1, f64mem:$src2),
5265 !strconcat(OpcodeStr,
5266 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5267 [(set _.RC:$dst,
5268 (OpNode _.RC:$src1,
5269 (_.VT (bitconvert
5270 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5271 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005272}
5273
5274defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5275 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5276defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5277 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5278defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5279 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5280defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5281 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5282
5283let Predicates = [HasAVX512] in {
5284 // VMOVHPS patterns
5285 def : Pat<(X86Movlhps VR128X:$src1,
5286 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5287 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5288 def : Pat<(X86Movlhps VR128X:$src1,
5289 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5290 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5291 // VMOVHPD patterns
5292 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5293 (scalar_to_vector (loadf64 addr:$src2)))),
5294 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5295 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5296 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5297 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5298 // VMOVLPS patterns
5299 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5300 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5301 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5302 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5303 // VMOVLPD patterns
5304 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5305 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5306 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5307 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5308 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5309 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5310 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5311}
5312
Igor Bregerb6b27af2015-11-10 07:09:07 +00005313def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5314 (ins f64mem:$dst, VR128X:$src),
5315 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005316 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005317 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5318 (bc_v2f64 (v4f32 VR128X:$src))),
5319 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5320 EVEX, EVEX_CD8<32, CD8VT2>;
5321def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5322 (ins f64mem:$dst, VR128X:$src),
5323 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005324 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005325 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5326 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5327 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5328def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5329 (ins f64mem:$dst, VR128X:$src),
5330 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005331 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005332 (iPTR 0))), addr:$dst)],
5333 IIC_SSE_MOV_LH>,
5334 EVEX, EVEX_CD8<32, CD8VT2>;
5335def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5336 (ins f64mem:$dst, VR128X:$src),
5337 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005338 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005339 (iPTR 0))), addr:$dst)],
5340 IIC_SSE_MOV_LH>,
5341 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005342
Igor Bregerb6b27af2015-11-10 07:09:07 +00005343let Predicates = [HasAVX512] in {
5344 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005345 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005346 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5347 (iPTR 0))), addr:$dst),
5348 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5349 // VMOVLPS patterns
5350 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5351 addr:$src1),
5352 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5353 def : Pat<(store (v4i32 (X86Movlps
5354 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5355 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5356 // VMOVLPD patterns
5357 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5358 addr:$src1),
5359 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5360 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5361 addr:$src1),
5362 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5363}
5364//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005365// FMA - Fused Multiply Operations
5366//
Adam Nemet26371ce2014-10-24 00:02:55 +00005367
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005368multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005369 X86VectorVTInfo _, string Suff> {
5370 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005371 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005372 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005373 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005374 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005375 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005376
Craig Toppere1cac152016-06-07 07:27:54 +00005377 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5378 (ins _.RC:$src2, _.MemOp:$src3),
5379 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005380 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005381 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005382
Craig Toppere1cac152016-06-07 07:27:54 +00005383 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5384 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5385 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5386 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005387 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005388 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005389 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005390 }
Craig Topper318e40b2016-07-25 07:20:31 +00005391
5392 // Additional pattern for folding broadcast nodes in other orders.
5393 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5394 (OpNode _.RC:$src1, _.RC:$src2,
5395 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5396 _.RC:$src1)),
5397 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5398 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005399}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005400
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005401multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005402 X86VectorVTInfo _, string Suff> {
5403 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005404 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005405 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5406 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005407 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005408 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005409}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005410
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005411multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005412 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5413 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005414 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005415 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5416 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5417 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005418 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005419 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005420 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005421 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005422 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005423 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005424 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005425}
5426
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005427multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005428 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005429 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005430 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005431 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005432 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005433}
5434
5435defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
5436defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5437defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5438defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5439defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5440defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5441
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005442
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005443multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005444 X86VectorVTInfo _, string Suff> {
5445 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005446 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5447 (ins _.RC:$src2, _.RC:$src3),
5448 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005449 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005450 AVX512FMA3Base;
5451
Craig Toppere1cac152016-06-07 07:27:54 +00005452 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5453 (ins _.RC:$src2, _.MemOp:$src3),
5454 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005455 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005456 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005457
Craig Toppere1cac152016-06-07 07:27:54 +00005458 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5459 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5460 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5461 "$src2, ${src3}"##_.BroadcastStr,
5462 (_.VT (OpNode _.RC:$src2,
5463 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005464 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005465 }
Craig Topper318e40b2016-07-25 07:20:31 +00005466
5467 // Additional patterns for folding broadcast nodes in other orders.
5468 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5469 _.RC:$src2, _.RC:$src1)),
5470 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
5471 _.RC:$src2, addr:$src3)>;
5472 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5473 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5474 _.RC:$src2, _.RC:$src1),
5475 _.RC:$src1)),
5476 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5477 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
5478 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5479 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5480 _.RC:$src2, _.RC:$src1),
5481 _.ImmAllZerosV)),
5482 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
5483 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005484}
5485
5486multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005487 X86VectorVTInfo _, string Suff> {
5488 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005489 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5490 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5491 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005492 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005493 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005494}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005495
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005496multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005497 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5498 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005499 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005500 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5501 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5502 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005503 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005504 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005505 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005506 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005507 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005508 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005509 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005510}
5511
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005512multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005513 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005514 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005515 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005516 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005517 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005518}
5519
5520defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
5521defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5522defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5523defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5524defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5525defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5526
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005527multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005528 X86VectorVTInfo _, string Suff> {
5529 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005530 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005531 (ins _.RC:$src2, _.RC:$src3),
5532 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005533 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005534 AVX512FMA3Base;
5535
Craig Toppere1cac152016-06-07 07:27:54 +00005536 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005537 (ins _.RC:$src2, _.MemOp:$src3),
5538 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00005539 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005540 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005541
Craig Toppere1cac152016-06-07 07:27:54 +00005542 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005543 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5544 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5545 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00005546 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00005547 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00005548 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005549 }
Craig Topper318e40b2016-07-25 07:20:31 +00005550
5551 // Additional patterns for folding broadcast nodes in other orders.
5552 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5553 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
5554 _.RC:$src1, _.RC:$src2),
5555 _.RC:$src1)),
5556 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5557 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005558}
5559
5560multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005561 X86VectorVTInfo _, string Suff> {
5562 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005563 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005564 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5565 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00005566 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005567 AVX512FMA3Base, EVEX_B, EVEX_RC;
5568}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005569
5570multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005571 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5572 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005573 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005574 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5575 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5576 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005577 }
5578 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005579 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005580 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005581 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005582 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5583 }
5584}
5585
5586multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005587 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005588 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005589 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005590 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005591 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005592}
5593
5594defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
5595defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5596defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5597defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5598defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5599defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005600
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005601// Scalar FMA
5602let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00005603multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5604 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
5605 dag RHS_r, dag RHS_m > {
5606 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5607 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005608 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005609
Craig Toppere1cac152016-06-07 07:27:54 +00005610 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005611 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005612 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005613
5614 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5615 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00005616 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00005617 AVX512FMA3Base, EVEX_B, EVEX_RC;
5618
Craig Toppereafdbec2016-08-13 06:48:41 +00005619 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005620 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5621 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5622 !strconcat(OpcodeStr,
5623 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5624 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005625 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5626 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5627 !strconcat(OpcodeStr,
5628 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5629 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005630 }// isCodeGenOnly = 1
5631}
5632}// Constraints = "$src1 = $dst"
5633
5634multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005635 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5636 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005637 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00005638 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005639 // Operands for intrinsic are in 123 order to preserve passthu
5640 // semantics.
5641 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
5642 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00005643 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005644 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00005645 (i32 imm:$rc))),
5646 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5647 _.FRC:$src3))),
5648 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
5649 (_.ScalarLdFrag addr:$src3))))>;
5650
Craig Topper2dca3b22016-07-24 08:26:38 +00005651 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005652 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005653 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005654 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005655 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00005656 (i32 imm:$rc))),
5657 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
5658 _.FRC:$src1))),
5659 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
5660 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
5661
Craig Topper2dca3b22016-07-24 08:26:38 +00005662 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00005663 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00005664 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00005665 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00005666 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00005667 (i32 imm:$rc))),
5668 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
5669 _.FRC:$src2))),
5670 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
5671 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00005672 }
Igor Breger15820b02015-07-01 13:24:28 +00005673}
5674
5675multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005676 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5677 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00005678 let Predicates = [HasAVX512] in {
5679 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005680 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
5681 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00005682 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00005683 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
5684 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00005685 }
5686}
5687
Craig Toppera55b4832016-12-09 06:42:28 +00005688defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
5689 X86FmaddRnds3>;
5690defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
5691 X86FmsubRnds3>;
5692defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
5693 X86FnmaddRnds1, X86FnmaddRnds3>;
5694defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
5695 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005696
5697//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00005698// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
5699//===----------------------------------------------------------------------===//
5700let Constraints = "$src1 = $dst" in {
5701multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
5702 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00005703 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00005704 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5705 (ins _.RC:$src2, _.RC:$src3),
5706 OpcodeStr, "$src3, $src2", "$src2, $src3",
5707 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
5708 AVX512FMA3Base;
5709
Craig Toppere1cac152016-06-07 07:27:54 +00005710 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5711 (ins _.RC:$src2, _.MemOp:$src3),
5712 OpcodeStr, "$src3, $src2", "$src2, $src3",
5713 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
5714 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00005715
Craig Toppere1cac152016-06-07 07:27:54 +00005716 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5717 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5718 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5719 !strconcat("$src2, ${src3}", _.BroadcastStr ),
5720 (OpNode _.RC:$src1,
5721 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
5722 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00005723 }
Asaf Badouh655822a2016-01-25 11:14:24 +00005724}
5725} // Constraints = "$src1 = $dst"
5726
5727multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
5728 AVX512VLVectorVTInfo _> {
5729 let Predicates = [HasIFMA] in {
5730 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
5731 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
5732 }
5733 let Predicates = [HasVLX, HasIFMA] in {
5734 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
5735 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
5736 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
5737 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5738 }
5739}
5740
5741defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
5742 avx512vl_i64_info>, VEX_W;
5743defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
5744 avx512vl_i64_info>, VEX_W;
5745
5746//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005747// AVX-512 Scalar convert from sign integer to float/double
5748//===----------------------------------------------------------------------===//
5749
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005750multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
5751 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5752 PatFrag ld_frag, string asm> {
5753 let hasSideEffects = 0 in {
5754 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
5755 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005756 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005757 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005758 let mayLoad = 1 in
5759 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
5760 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005761 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005762 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005763 } // hasSideEffects = 0
5764 let isCodeGenOnly = 1 in {
5765 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5766 (ins DstVT.RC:$src1, SrcRC:$src2),
5767 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5768 [(set DstVT.RC:$dst,
5769 (OpNode (DstVT.VT DstVT.RC:$src1),
5770 SrcRC:$src2,
5771 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5772
5773 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
5774 (ins DstVT.RC:$src1, x86memop:$src2),
5775 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5776 [(set DstVT.RC:$dst,
5777 (OpNode (DstVT.VT DstVT.RC:$src1),
5778 (ld_frag addr:$src2),
5779 (i32 FROUND_CURRENT)))]>, EVEX_4V;
5780 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005781}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00005782
Igor Bregerabe4a792015-06-14 12:44:55 +00005783multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005784 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00005785 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
5786 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005787 !strconcat(asm,
5788 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00005789 [(set DstVT.RC:$dst,
5790 (OpNode (DstVT.VT DstVT.RC:$src1),
5791 SrcRC:$src2,
5792 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
5793}
5794
5795multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005796 X86VectorVTInfo DstVT, X86MemOperand x86memop,
5797 PatFrag ld_frag, string asm> {
5798 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
5799 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
5800 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00005801}
5802
Andrew Trick15a47742013-10-09 05:11:10 +00005803let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00005804defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005805 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
5806 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005807defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005808 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
5809 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005810defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005811 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
5812 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00005813defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005814 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
5815 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005816
Craig Topper8f85ad12016-11-14 02:46:58 +00005817def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5818 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5819def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5820 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5821
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005822def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
5823 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5824def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005825 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005826def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
5827 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5828def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005829 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005830
5831def : Pat<(f32 (sint_to_fp GR32:$src)),
5832 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5833def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005834 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005835def : Pat<(f64 (sint_to_fp GR32:$src)),
5836 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5837def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005838 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
5839
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005840defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005841 v4f32x_info, i32mem, loadi32,
5842 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005843defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005844 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
5845 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005846defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005847 i32mem, loadi32, "cvtusi2sd{l}">,
5848 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00005849defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00005850 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
5851 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005852
Craig Topper8f85ad12016-11-14 02:46:58 +00005853def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
5854 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5855def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
5856 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
5857
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005858def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
5859 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5860def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
5861 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
5862def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
5863 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5864def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
5865 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
5866
5867def : Pat<(f32 (uint_to_fp GR32:$src)),
5868 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
5869def : Pat<(f32 (uint_to_fp GR64:$src)),
5870 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
5871def : Pat<(f64 (uint_to_fp GR32:$src)),
5872 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
5873def : Pat<(f64 (uint_to_fp GR64:$src)),
5874 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00005875}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005876
5877//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005878// AVX-512 Scalar convert from float/double to integer
5879//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005880multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
5881 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00005882 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005883 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00005884 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005885 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
5886 EVEX, VEX_LIG;
5887 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
5888 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005889 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00005890 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00005891 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005892 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005893 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00005894 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005895 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005896 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005897 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005898}
Asaf Badouh2744d212015-09-20 14:31:19 +00005899
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005900// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005901defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005902 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005903 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005904defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005905 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005906 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005907defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005908 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005909 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005910defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005911 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005912 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005913defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005914 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005915 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005916defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005917 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005918 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005919defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005920 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005921 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005922defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00005923 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005924 EVEX_CD8<64, CD8VT1>;
5925
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005926// The SSE version of these instructions are disabled for AVX512.
5927// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
5928let Predicates = [HasAVX512] in {
5929 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005930 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005931 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
5932 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005933 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005934 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005935 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
5936 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005937 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005938 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005939 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
5940 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005941 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00005942 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00005943 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
5944 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00005945} // HasAVX512
5946
Craig Topperac941b92016-09-25 16:33:53 +00005947let Predicates = [HasAVX512] in {
5948 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
5949 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
5950 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
5951 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
5952 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
5953 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
5954 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
5955 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
5956 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
5957 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5958 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
5959 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5960 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
5961 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
5962 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
5963 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
5964 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
5965 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
5966 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
5967 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
5968} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005969
Elad Cohen0c260102017-01-11 09:11:48 +00005970// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
5971// which produce unnecessary vmovs{s,d} instructions
5972let Predicates = [HasAVX512] in {
5973def : Pat<(v4f32 (X86Movss
5974 (v4f32 VR128X:$dst),
5975 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
5976 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
5977
5978def : Pat<(v4f32 (X86Movss
5979 (v4f32 VR128X:$dst),
5980 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
5981 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
5982
5983def : Pat<(v2f64 (X86Movsd
5984 (v2f64 VR128X:$dst),
5985 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
5986 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
5987
5988def : Pat<(v2f64 (X86Movsd
5989 (v2f64 VR128X:$dst),
5990 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
5991 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
5992} // Predicates = [HasAVX512]
5993
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00005994// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005995multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
5996 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00005997 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00005998let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00005999 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006000 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6001 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006002 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006003 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006004 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6005 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006006 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006007 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006008 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006009 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006010
Igor Bregerc59b3a22016-08-03 10:58:05 +00006011 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6012 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6013 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6014 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6015 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006016 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6017 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006018
Craig Toppere1cac152016-06-07 07:27:54 +00006019 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006020 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6021 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6022 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6023 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6024 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6025 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6026 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6027 (i32 FROUND_NO_EXC)))]>,
6028 EVEX,VEX_LIG , EVEX_B;
6029 let mayLoad = 1, hasSideEffects = 0 in
6030 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006031 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006032 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6033 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006034
Craig Toppere1cac152016-06-07 07:27:54 +00006035 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006036} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006037}
6038
Asaf Badouh2744d212015-09-20 14:31:19 +00006039
Igor Bregerc59b3a22016-08-03 10:58:05 +00006040defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6041 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006042 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006043defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6044 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006045 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006046defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6047 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006048 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006049defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6050 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006051 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6052
Igor Bregerc59b3a22016-08-03 10:58:05 +00006053defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6054 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006055 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006056defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6057 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006058 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006059defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6060 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006061 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006062defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6063 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006064 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6065let Predicates = [HasAVX512] in {
6066 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006067 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006068 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6069 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006070 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006071 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006072 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6073 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006074 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006075 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006076 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6077 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006078 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006079 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006080 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6081 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006082} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006083//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006084// AVX-512 Convert form float to double and back
6085//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006086multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6087 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006088 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006089 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006090 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006091 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006092 (_Src.VT _Src.RC:$src2),
6093 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006094 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006095 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006096 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006097 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006098 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006099 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006100 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006101 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006102
Craig Topperd2011e32017-02-25 18:43:42 +00006103 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6104 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6105 (ins _.FRC:$src1, _Src.FRC:$src2),
6106 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6107 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6108 let mayLoad = 1 in
6109 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6110 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6111 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6112 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6113 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006114}
6115
Asaf Badouh2744d212015-09-20 14:31:19 +00006116// Scalar Coversion with SAE - suppress all exceptions
6117multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6118 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006119 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006120 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006121 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006122 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006123 (_Src.VT _Src.RC:$src2),
6124 (i32 FROUND_NO_EXC)))>,
6125 EVEX_4V, VEX_LIG, EVEX_B;
6126}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006127
Asaf Badouh2744d212015-09-20 14:31:19 +00006128// Scalar Conversion with rounding control (RC)
6129multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6130 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006131 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006132 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006133 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006134 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006135 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6136 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6137 EVEX_B, EVEX_RC;
6138}
Craig Toppera02e3942016-09-23 06:24:43 +00006139multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006140 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006141 X86VectorVTInfo _dst> {
6142 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006143 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006144 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006145 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006146 }
6147}
6148
Craig Toppera02e3942016-09-23 06:24:43 +00006149multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006150 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006151 X86VectorVTInfo _dst> {
6152 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006153 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006154 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006155 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006156 }
6157}
Craig Toppera02e3942016-09-23 06:24:43 +00006158defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006159 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006160defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006161 X86fpextRnd,f32x_info, f64x_info >;
6162
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006163def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006164 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006165 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006166def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006167 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006168 Requires<[HasAVX512]>;
6169
6170def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006171 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006172 Requires<[HasAVX512, OptForSize]>;
6173
Asaf Badouh2744d212015-09-20 14:31:19 +00006174def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006175 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006176 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006177
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006178def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006179 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006180 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006181
6182def : Pat<(v4f32 (X86Movss
6183 (v4f32 VR128X:$dst),
6184 (v4f32 (scalar_to_vector
6185 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006186 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006187 Requires<[HasAVX512]>;
6188
6189def : Pat<(v2f64 (X86Movsd
6190 (v2f64 VR128X:$dst),
6191 (v2f64 (scalar_to_vector
6192 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006193 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006194 Requires<[HasAVX512]>;
6195
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006196//===----------------------------------------------------------------------===//
6197// AVX-512 Vector convert from signed/unsigned integer to float/double
6198// and from float/double to signed/unsigned integer
6199//===----------------------------------------------------------------------===//
6200
6201multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6202 X86VectorVTInfo _Src, SDNode OpNode,
6203 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006204 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006205
6206 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6207 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6208 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6209
6210 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006211 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006212 (_.VT (OpNode (_Src.VT
6213 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6214
6215 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006216 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006217 "${src}"##Broadcast, "${src}"##Broadcast,
6218 (_.VT (OpNode (_Src.VT
6219 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6220 ))>, EVEX, EVEX_B;
6221}
6222// Coversion with SAE - suppress all exceptions
6223multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6224 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6225 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6226 (ins _Src.RC:$src), OpcodeStr,
6227 "{sae}, $src", "$src, {sae}",
6228 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6229 (i32 FROUND_NO_EXC)))>,
6230 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006231}
6232
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006233// Conversion with rounding control (RC)
6234multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6235 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6236 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6237 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6238 "$rc, $src", "$src, $rc",
6239 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6240 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006241}
6242
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006243// Extend Float to Double
6244multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6245 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006246 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006247 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6248 X86vfpextRnd>, EVEX_V512;
6249 }
6250 let Predicates = [HasVLX] in {
6251 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006252 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006253 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006254 EVEX_V256;
6255 }
6256}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006257
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006258// Truncate Double to Float
6259multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6260 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006261 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006262 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6263 X86vfproundRnd>, EVEX_V512;
6264 }
6265 let Predicates = [HasVLX] in {
6266 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6267 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006268 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006269 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006270
6271 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6272 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6273 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6274 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6275 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6276 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6277 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6278 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006279 }
6280}
6281
6282defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6283 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6284defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6285 PS, EVEX_CD8<32, CD8VH>;
6286
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006287def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6288 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006289
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006290let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006291 let AddedComplexity = 15 in
6292 def : Pat<(X86vzmovl (v2f64 (bitconvert
6293 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6294 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006295 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6296 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006297 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6298 (VCVTPS2PDZ256rm addr:$src)>;
6299}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006300
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006301// Convert Signed/Unsigned Doubleword to Double
6302multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6303 SDNode OpNode128> {
6304 // No rounding in this op
6305 let Predicates = [HasAVX512] in
6306 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6307 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006308
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006309 let Predicates = [HasVLX] in {
6310 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006311 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006312 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6313 EVEX_V256;
6314 }
6315}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006316
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006317// Convert Signed/Unsigned Doubleword to Float
6318multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6319 SDNode OpNodeRnd> {
6320 let Predicates = [HasAVX512] in
6321 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6322 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6323 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006324
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006325 let Predicates = [HasVLX] in {
6326 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6327 EVEX_V128;
6328 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6329 EVEX_V256;
6330 }
6331}
6332
6333// Convert Float to Signed/Unsigned Doubleword with truncation
6334multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6335 SDNode OpNode, SDNode OpNodeRnd> {
6336 let Predicates = [HasAVX512] in {
6337 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6338 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6339 OpNodeRnd>, EVEX_V512;
6340 }
6341 let Predicates = [HasVLX] in {
6342 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6343 EVEX_V128;
6344 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6345 EVEX_V256;
6346 }
6347}
6348
6349// Convert Float to Signed/Unsigned Doubleword
6350multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6351 SDNode OpNode, SDNode OpNodeRnd> {
6352 let Predicates = [HasAVX512] in {
6353 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6354 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6355 OpNodeRnd>, EVEX_V512;
6356 }
6357 let Predicates = [HasVLX] in {
6358 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6359 EVEX_V128;
6360 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6361 EVEX_V256;
6362 }
6363}
6364
6365// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006366multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6367 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006368 let Predicates = [HasAVX512] in {
6369 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6370 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6371 OpNodeRnd>, EVEX_V512;
6372 }
6373 let Predicates = [HasVLX] in {
6374 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006375 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006376 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6377 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006378 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6379 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006380 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6381 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006382
6383 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6384 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6385 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6386 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6387 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6388 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6389 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6390 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006391 }
6392}
6393
6394// Convert Double to Signed/Unsigned Doubleword
6395multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6396 SDNode OpNode, SDNode OpNodeRnd> {
6397 let Predicates = [HasAVX512] in {
6398 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6399 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6400 OpNodeRnd>, EVEX_V512;
6401 }
6402 let Predicates = [HasVLX] in {
6403 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6404 // memory forms of these instructions in Asm Parcer. They have the same
6405 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6406 // due to the same reason.
6407 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6408 "{1to2}", "{x}">, EVEX_V128;
6409 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6410 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006411
6412 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6413 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6414 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6415 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6416 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6417 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6418 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6419 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006420 }
6421}
6422
6423// Convert Double to Signed/Unsigned Quardword
6424multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6425 SDNode OpNode, SDNode OpNodeRnd> {
6426 let Predicates = [HasDQI] in {
6427 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6428 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6429 OpNodeRnd>, EVEX_V512;
6430 }
6431 let Predicates = [HasDQI, HasVLX] in {
6432 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6433 EVEX_V128;
6434 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6435 EVEX_V256;
6436 }
6437}
6438
6439// Convert Double to Signed/Unsigned Quardword with truncation
6440multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6441 SDNode OpNode, SDNode OpNodeRnd> {
6442 let Predicates = [HasDQI] in {
6443 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6444 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6445 OpNodeRnd>, EVEX_V512;
6446 }
6447 let Predicates = [HasDQI, HasVLX] in {
6448 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6449 EVEX_V128;
6450 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6451 EVEX_V256;
6452 }
6453}
6454
6455// Convert Signed/Unsigned Quardword to Double
6456multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6457 SDNode OpNode, SDNode OpNodeRnd> {
6458 let Predicates = [HasDQI] in {
6459 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6460 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6461 OpNodeRnd>, EVEX_V512;
6462 }
6463 let Predicates = [HasDQI, HasVLX] in {
6464 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6465 EVEX_V128;
6466 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6467 EVEX_V256;
6468 }
6469}
6470
6471// Convert Float to Signed/Unsigned Quardword
6472multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6473 SDNode OpNode, SDNode OpNodeRnd> {
6474 let Predicates = [HasDQI] in {
6475 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6476 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6477 OpNodeRnd>, EVEX_V512;
6478 }
6479 let Predicates = [HasDQI, HasVLX] in {
6480 // Explicitly specified broadcast string, since we take only 2 elements
6481 // from v4f32x_info source
6482 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006483 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006484 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6485 EVEX_V256;
6486 }
6487}
6488
6489// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006490multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6491 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006492 let Predicates = [HasDQI] in {
6493 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6494 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6495 OpNodeRnd>, EVEX_V512;
6496 }
6497 let Predicates = [HasDQI, HasVLX] in {
6498 // Explicitly specified broadcast string, since we take only 2 elements
6499 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006500 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006501 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006502 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6503 EVEX_V256;
6504 }
6505}
6506
6507// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006508multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6509 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006510 let Predicates = [HasDQI] in {
6511 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6512 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6513 OpNodeRnd>, EVEX_V512;
6514 }
6515 let Predicates = [HasDQI, HasVLX] in {
6516 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6517 // memory forms of these instructions in Asm Parcer. They have the same
6518 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6519 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006520 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006521 "{1to2}", "{x}">, EVEX_V128;
6522 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6523 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006524
6525 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6526 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6527 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6528 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6529 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6530 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6531 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6532 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006533 }
6534}
6535
Simon Pilgrima3af7962016-11-24 12:13:46 +00006536defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006537 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006538
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006539defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6540 X86VSintToFpRnd>,
6541 PS, EVEX_CD8<32, CD8VF>;
6542
6543defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006544 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006545 XS, EVEX_CD8<32, CD8VF>;
6546
Simon Pilgrima3af7962016-11-24 12:13:46 +00006547defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006548 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006549 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6550
6551defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006552 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006553 EVEX_CD8<32, CD8VF>;
6554
Craig Topperf334ac192016-11-09 07:48:51 +00006555defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006556 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006557 EVEX_CD8<64, CD8VF>;
6558
Simon Pilgrima3af7962016-11-24 12:13:46 +00006559defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006560 XS, EVEX_CD8<32, CD8VH>;
6561
6562defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6563 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006564 EVEX_CD8<32, CD8VF>;
6565
Craig Topper19e04b62016-05-19 06:13:58 +00006566defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6567 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006568
Craig Topper19e04b62016-05-19 06:13:58 +00006569defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6570 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006571 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006572
Craig Topper19e04b62016-05-19 06:13:58 +00006573defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6574 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006575 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006576defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6577 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006578 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006579
Craig Topper19e04b62016-05-19 06:13:58 +00006580defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6581 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006582 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006583
Craig Topper19e04b62016-05-19 06:13:58 +00006584defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6585 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006586
Craig Topper19e04b62016-05-19 06:13:58 +00006587defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6588 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006589 PD, EVEX_CD8<64, CD8VF>;
6590
Craig Topper19e04b62016-05-19 06:13:58 +00006591defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6592 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006593
6594defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006595 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006596 PD, EVEX_CD8<64, CD8VF>;
6597
Craig Toppera39b6502016-12-10 06:02:48 +00006598defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006599 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006600
6601defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006602 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006603 PD, EVEX_CD8<64, CD8VF>;
6604
Craig Toppera39b6502016-12-10 06:02:48 +00006605defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006606 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006607
6608defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006609 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006610
6611defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006612 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006613
Simon Pilgrima3af7962016-11-24 12:13:46 +00006614defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006615 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006616
Simon Pilgrima3af7962016-11-24 12:13:46 +00006617defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006618 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006619
Craig Toppere38c57a2015-11-27 05:44:02 +00006620let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006621def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006622 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006623 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6624 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006625
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006626def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6627 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006628 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6629 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006630
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006631def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
6632 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006633 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6634 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00006635
Simon Pilgrima3af7962016-11-24 12:13:46 +00006636def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00006637 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
6638 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6639 VR128X:$src, sub_xmm)))), sub_xmm)>;
6640
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006641def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
6642 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006643 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6644 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006645
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006646def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
6647 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00006648 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
6649 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006650
Cameron McInallyf10a7c92014-06-18 14:04:37 +00006651def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
6652 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00006653 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6654 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006655
Simon Pilgrima3af7962016-11-24 12:13:46 +00006656def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00006657 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
6658 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
6659 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006660}
6661
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006662let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006663 let AddedComplexity = 15 in {
6664 def : Pat<(X86vzmovl (v2i64 (bitconvert
6665 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006666 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006667 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
6668 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006669 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006670 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006671 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006672 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006673 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00006674 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006675 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00006676 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00006677}
6678
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006679let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006680 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006681 (VCVTPD2PSZrm addr:$src)>;
6682 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6683 (VCVTPS2PDZrm addr:$src)>;
6684}
6685
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006686let Predicates = [HasDQI, HasVLX] in {
6687 let AddedComplexity = 15 in {
6688 def : Pat<(X86vzmovl (v2f64 (bitconvert
6689 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006690 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006691 def : Pat<(X86vzmovl (v2f64 (bitconvert
6692 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00006693 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00006694 }
6695}
6696
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006697let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006698def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
6699 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6700 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6701 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6702
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006703def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
6704 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
6705 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6706 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6707
6708def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
6709 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
6710 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6711 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6712
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006713def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
6714 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6715 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6716 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6717
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006718def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
6719 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
6720 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
6721 VR128X:$src1, sub_xmm)))), sub_ymm)>;
6722
6723def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
6724 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
6725 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
6726 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6727
6728def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
6729 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
6730 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6731 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6732
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006733def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
6734 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6735 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6736 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6737
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006738def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
6739 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
6740 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6741 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6742
6743def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
6744 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
6745 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6746 VR256X:$src1, sub_ymm)))), sub_xmm)>;
6747
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00006748def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
6749 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6750 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6751 VR128X:$src1, sub_xmm)))), sub_xmm)>;
6752
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00006753def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
6754 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
6755 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
6756 VR256X:$src1, sub_ymm)))), sub_ymm)>;
6757}
6758
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006759//===----------------------------------------------------------------------===//
6760// Half precision conversion instructions
6761//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006762multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00006763 X86MemOperand x86memop, PatFrag ld_frag> {
6764 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6765 "vcvtph2ps", "$src", "$src",
6766 (X86cvtph2ps (_src.VT _src.RC:$src),
6767 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006768 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
6769 "vcvtph2ps", "$src", "$src",
6770 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
6771 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00006772}
6773
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006774multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00006775 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
6776 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
6777 (X86cvtph2ps (_src.VT _src.RC:$src),
6778 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
6779
6780}
6781
6782let Predicates = [HasAVX512] in {
6783 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006784 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00006785 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6786 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006787 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00006788 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
6789 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
6790 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6791 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006792}
6793
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006794multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006795 X86MemOperand x86memop> {
6796 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006797 (ins _src.RC:$src1, i32u8imm:$src2),
6798 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006799 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006800 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006801 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00006802 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
6803 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
6804 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
6805 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00006806 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00006807 addr:$dst)]>;
6808 let hasSideEffects = 0, mayStore = 1 in
6809 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
6810 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
6811 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
6812 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00006813}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006814multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00006815 let hasSideEffects = 0 in
6816 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
6817 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00006818 (ins _src.RC:$src1, i32u8imm:$src2),
6819 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00006820 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006821}
6822let Predicates = [HasAVX512] in {
6823 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
6824 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
6825 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
6826 let Predicates = [HasVLX] in {
6827 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
6828 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006829 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00006830 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
6831 }
6832}
Asaf Badouh2489f352015-12-02 08:17:51 +00006833
Craig Topper9820e342016-09-20 05:44:47 +00006834// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00006835let Predicates = [HasVLX] in {
6836 // Use MXCSR.RC for rounding instead of explicitly specifying the default
6837 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
6838 // configurations we support (the default). However, falling back to MXCSR is
6839 // more consistent with other instructions, which are always controlled by it.
6840 // It's encoded as 0b100.
6841 def : Pat<(fp_to_f16 FR32X:$src),
6842 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
6843 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
6844
6845 def : Pat<(f16_to_fp GR16:$src),
6846 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6847 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
6848
6849 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6850 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
6851 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
6852}
6853
Craig Topper9820e342016-09-20 05:44:47 +00006854// Patterns for matching float to half-float conversion when AVX512 is supported
6855// but F16C isn't. In that case we have to use 512-bit vectors.
6856let Predicates = [HasAVX512, NoVLX, NoF16C] in {
6857 def : Pat<(fp_to_f16 FR32X:$src),
6858 (i16 (EXTRACT_SUBREG
6859 (VMOVPDI2DIZrr
6860 (v8i16 (EXTRACT_SUBREG
6861 (VCVTPS2PHZrr
6862 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6863 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6864 sub_xmm), 4), sub_xmm))), sub_16bit))>;
6865
6866 def : Pat<(f16_to_fp GR16:$src),
6867 (f32 (COPY_TO_REGCLASS
6868 (v4f32 (EXTRACT_SUBREG
6869 (VCVTPH2PSZrr
6870 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
6871 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
6872 sub_xmm)), sub_xmm)), FR32X))>;
6873
6874 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
6875 (f32 (COPY_TO_REGCLASS
6876 (v4f32 (EXTRACT_SUBREG
6877 (VCVTPH2PSZrr
6878 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
6879 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
6880 sub_xmm), 4)), sub_xmm)), FR32X))>;
6881}
6882
Asaf Badouh2489f352015-12-02 08:17:51 +00006883// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00006884multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00006885 string OpcodeStr> {
6886 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
6887 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00006888 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00006889 Sched<[WriteFAdd]>;
6890}
6891
6892let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00006893 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006894 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006895 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006896 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006897 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006898 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00006899 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00006900 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
6901}
6902
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006903let Defs = [EFLAGS], Predicates = [HasAVX512] in {
6904 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006905 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006906 EVEX_CD8<32, CD8VT1>;
6907 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006908 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006909 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6910 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006911 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00006912 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006913 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00006914 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00006915 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006916 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6917 }
Craig Topper9dd48c82014-01-02 17:28:14 +00006918 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00006919 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
6920 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006921 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006922 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
6923 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006924 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006925
Ayman Musa02f95332017-01-04 08:21:54 +00006926 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
6927 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00006928 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00006929 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
6930 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00006931 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
6932 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006933}
Michael Liao5bf95782014-12-04 05:20:33 +00006934
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006935/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00006936multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
6937 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006938 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00006939 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6940 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
6941 "$src2, $src1", "$src1, $src2",
6942 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00006943 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006944 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00006945 "$src2, $src1", "$src1, $src2",
6946 (OpNode (_.VT _.RC:$src1),
6947 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006948}
6949}
6950
Asaf Badouheaf2da12015-09-21 10:23:53 +00006951defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
6952 EVEX_CD8<32, CD8VT1>, T8PD;
6953defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
6954 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
6955defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
6956 EVEX_CD8<32, CD8VT1>, T8PD;
6957defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
6958 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00006959
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006960/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
6961multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00006962 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00006963 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00006964 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6965 (ins _.RC:$src), OpcodeStr, "$src", "$src",
6966 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00006967 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6968 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
6969 (OpNode (_.FloatVT
6970 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
6971 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
6972 (ins _.ScalarMemOp:$src), OpcodeStr,
6973 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
6974 (OpNode (_.FloatVT
6975 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
6976 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00006977 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00006978}
Robert Khasanov3e534c92014-10-28 16:37:13 +00006979
6980multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6981 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
6982 EVEX_V512, EVEX_CD8<32, CD8VF>;
6983 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
6984 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
6985
6986 // Define only if AVX512VL feature is present.
6987 let Predicates = [HasVLX] in {
6988 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6989 OpNode, v4f32x_info>,
6990 EVEX_V128, EVEX_CD8<32, CD8VF>;
6991 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
6992 OpNode, v8f32x_info>,
6993 EVEX_V256, EVEX_CD8<32, CD8VF>;
6994 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6995 OpNode, v2f64x_info>,
6996 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
6997 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
6998 OpNode, v4f64x_info>,
6999 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7000 }
7001}
7002
7003defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7004defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007005
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007006/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007007multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7008 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007009 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007010 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7011 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7012 "$src2, $src1", "$src1, $src2",
7013 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7014 (i32 FROUND_CURRENT))>;
7015
7016 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7017 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007018 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007019 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007020 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007021
7022 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007023 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007024 "$src2, $src1", "$src1, $src2",
7025 (OpNode (_.VT _.RC:$src1),
7026 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7027 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007028 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007029}
7030
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007031multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7032 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7033 EVEX_CD8<32, CD8VT1>;
7034 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7035 EVEX_CD8<64, CD8VT1>, VEX_W;
7036}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007037
Craig Toppere1cac152016-06-07 07:27:54 +00007038let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007039 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7040 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7041}
Igor Breger8352a0d2015-07-28 06:53:28 +00007042
7043defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007044/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007045
7046multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7047 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007048 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007049 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7050 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7051 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7052
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007053 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7054 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7055 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007056 (bitconvert (_.LdFrag addr:$src))),
7057 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007058
7059 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007060 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007061 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007062 (OpNode (_.FloatVT
7063 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7064 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007065 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007066}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007067multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7068 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007069 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007070 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7071 (ins _.RC:$src), OpcodeStr,
7072 "{sae}, $src", "$src, {sae}",
7073 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7074}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007075
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007076multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7077 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007078 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7079 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007080 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007081 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7082 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007083}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007084
Asaf Badouh402ebb32015-06-03 13:41:48 +00007085multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7086 SDNode OpNode> {
7087 // Define only if AVX512VL feature is present.
7088 let Predicates = [HasVLX] in {
7089 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7090 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7091 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7092 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7093 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7094 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7095 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7096 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7097 }
7098}
Craig Toppere1cac152016-06-07 07:27:54 +00007099let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007100
Asaf Badouh402ebb32015-06-03 13:41:48 +00007101 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7102 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7103 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7104}
7105defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7106 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7107
7108multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7109 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007110 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007111 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7112 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7113 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7114 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007115}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007116
Robert Khasanoveb126392014-10-28 18:15:20 +00007117multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7118 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007119 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007120 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007121 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7122 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007123 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7124 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7125 (OpNode (_.FloatVT
7126 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007127
Craig Toppere1cac152016-06-07 07:27:54 +00007128 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7129 (ins _.ScalarMemOp:$src), OpcodeStr,
7130 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7131 (OpNode (_.FloatVT
7132 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7133 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007134 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007135}
7136
Robert Khasanoveb126392014-10-28 18:15:20 +00007137multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7138 SDNode OpNode> {
7139 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7140 v16f32_info>,
7141 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7142 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7143 v8f64_info>,
7144 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7145 // Define only if AVX512VL feature is present.
7146 let Predicates = [HasVLX] in {
7147 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7148 OpNode, v4f32x_info>,
7149 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7150 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7151 OpNode, v8f32x_info>,
7152 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7153 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7154 OpNode, v2f64x_info>,
7155 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7156 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7157 OpNode, v4f64x_info>,
7158 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7159 }
7160}
7161
Asaf Badouh402ebb32015-06-03 13:41:48 +00007162multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7163 SDNode OpNodeRnd> {
7164 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7165 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7166 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7167 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7168}
7169
Igor Breger4c4cd782015-09-20 09:13:41 +00007170multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7171 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007172 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007173 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7174 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7175 "$src2, $src1", "$src1, $src2",
7176 (OpNodeRnd (_.VT _.RC:$src1),
7177 (_.VT _.RC:$src2),
7178 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007179 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7180 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7181 "$src2, $src1", "$src1, $src2",
7182 (OpNodeRnd (_.VT _.RC:$src1),
7183 (_.VT (scalar_to_vector
7184 (_.ScalarLdFrag addr:$src2))),
7185 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007186
7187 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7188 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7189 "$rc, $src2, $src1", "$src1, $src2, $rc",
7190 (OpNodeRnd (_.VT _.RC:$src1),
7191 (_.VT _.RC:$src2),
7192 (i32 imm:$rc))>,
7193 EVEX_B, EVEX_RC;
7194
Craig Toppere1cac152016-06-07 07:27:54 +00007195 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007196 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007197 (ins _.FRC:$src1, _.FRC:$src2),
7198 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7199
7200 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007201 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007202 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7203 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7204 }
Craig Topper176f3312017-02-25 19:18:11 +00007205 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007206
7207 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7208 (!cast<Instruction>(NAME#SUFF#Zr)
7209 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7210
7211 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7212 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007213 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007214}
7215
7216multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7217 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7218 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7219 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7220 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7221}
7222
Asaf Badouh402ebb32015-06-03 13:41:48 +00007223defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7224 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007225
Igor Breger4c4cd782015-09-20 09:13:41 +00007226defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007227
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007228let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007229 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007230 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007231 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007232 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007233 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007234 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007235 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007236 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007237 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007238 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007239}
7240
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007241multiclass
7242avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007243
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007244 let ExeDomain = _.ExeDomain in {
7245 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7246 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7247 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007248 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007249 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7250
7251 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7252 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007253 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7254 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007255 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007256
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007257 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007258 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7259 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007260 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007261 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007262 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7263 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7264 }
7265 let Predicates = [HasAVX512] in {
7266 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7267 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7268 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
7269 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7270 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7271 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
7272 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7273 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7274 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
7275 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7276 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7277 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7278 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7279 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7280 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7281
7282 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7283 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7284 addr:$src, (i32 0x1))), _.FRC)>;
7285 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7286 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7287 addr:$src, (i32 0x2))), _.FRC)>;
7288 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7289 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7290 addr:$src, (i32 0x3))), _.FRC)>;
7291 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7292 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7293 addr:$src, (i32 0x4))), _.FRC)>;
7294 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7295 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7296 addr:$src, (i32 0xc))), _.FRC)>;
7297 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007298}
7299
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007300defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7301 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007302
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007303defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7304 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007305
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007306//-------------------------------------------------
7307// Integer truncate and extend operations
7308//-------------------------------------------------
7309
Igor Breger074a64e2015-07-24 17:24:15 +00007310multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7311 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7312 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007313 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007314 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7315 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7316 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7317 EVEX, T8XS;
7318
7319 // for intrinsic patter match
7320 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7321 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7322 undef)),
7323 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7324 SrcInfo.RC:$src1)>;
7325
7326 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7327 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7328 DestInfo.ImmAllZerosV)),
7329 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7330 SrcInfo.RC:$src1)>;
7331
7332 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7333 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7334 DestInfo.RC:$src0)),
7335 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7336 DestInfo.KRCWM:$mask ,
7337 SrcInfo.RC:$src1)>;
7338
Craig Topper52e2e832016-07-22 05:46:44 +00007339 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7340 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007341 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7342 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007343 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007344 []>, EVEX;
7345
Igor Breger074a64e2015-07-24 17:24:15 +00007346 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7347 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007348 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007349 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007350 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007351}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007352
Igor Breger074a64e2015-07-24 17:24:15 +00007353multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7354 X86VectorVTInfo DestInfo,
7355 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007356
Igor Breger074a64e2015-07-24 17:24:15 +00007357 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7358 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7359 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007360
Igor Breger074a64e2015-07-24 17:24:15 +00007361 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7362 (SrcInfo.VT SrcInfo.RC:$src)),
7363 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7364 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7365}
7366
Igor Breger074a64e2015-07-24 17:24:15 +00007367multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7368 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7369 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7370 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7371 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7372 Predicate prd = HasAVX512>{
7373
7374 let Predicates = [HasVLX, prd] in {
7375 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7376 DestInfoZ128, x86memopZ128>,
7377 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7378 truncFrag, mtruncFrag>, EVEX_V128;
7379
7380 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7381 DestInfoZ256, x86memopZ256>,
7382 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7383 truncFrag, mtruncFrag>, EVEX_V256;
7384 }
7385 let Predicates = [prd] in
7386 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7387 DestInfoZ, x86memopZ>,
7388 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7389 truncFrag, mtruncFrag>, EVEX_V512;
7390}
7391
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007392multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7393 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007394 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7395 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007396 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007397}
7398
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007399multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7400 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007401 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7402 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007403 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007404}
7405
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007406multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7407 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007408 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7409 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007410 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007411}
7412
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007413multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7414 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007415 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7416 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007417 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007418}
7419
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007420multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7421 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007422 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7423 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007424 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007425}
7426
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007427multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7428 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007429 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7430 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007431 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007432}
7433
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007434defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7435 truncstorevi8, masked_truncstorevi8>;
7436defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7437 truncstore_s_vi8, masked_truncstore_s_vi8>;
7438defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7439 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007440
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007441defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7442 truncstorevi16, masked_truncstorevi16>;
7443defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7444 truncstore_s_vi16, masked_truncstore_s_vi16>;
7445defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7446 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007447
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007448defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7449 truncstorevi32, masked_truncstorevi32>;
7450defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7451 truncstore_s_vi32, masked_truncstore_s_vi32>;
7452defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7453 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007454
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007455defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7456 truncstorevi8, masked_truncstorevi8>;
7457defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7458 truncstore_s_vi8, masked_truncstore_s_vi8>;
7459defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7460 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007461
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007462defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7463 truncstorevi16, masked_truncstorevi16>;
7464defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7465 truncstore_s_vi16, masked_truncstore_s_vi16>;
7466defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7467 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007468
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007469defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7470 truncstorevi8, masked_truncstorevi8>;
7471defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7472 truncstore_s_vi8, masked_truncstore_s_vi8>;
7473defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7474 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007475
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007476let Predicates = [HasAVX512, NoVLX] in {
7477def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7478 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007479 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007480 VR256X:$src, sub_ymm)))), sub_xmm))>;
7481def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7482 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007483 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007484 VR256X:$src, sub_ymm)))), sub_xmm))>;
7485}
7486
7487let Predicates = [HasBWI, NoVLX] in {
7488def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007489 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007490 VR256X:$src, sub_ymm))), sub_xmm))>;
7491}
7492
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007493multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007494 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007495 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007496 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007497 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7498 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7499 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7500 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007501
Craig Toppere1cac152016-06-07 07:27:54 +00007502 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7503 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7504 (DestInfo.VT (LdFrag addr:$src))>,
7505 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007506 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007507}
7508
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007509multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007510 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007511 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7512 let Predicates = [HasVLX, HasBWI] in {
7513 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007514 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007515 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007516
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007517 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007518 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007519 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7520 }
7521 let Predicates = [HasBWI] in {
7522 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007523 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007524 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7525 }
7526}
7527
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007528multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007529 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007530 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7531 let Predicates = [HasVLX, HasAVX512] in {
7532 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007533 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007534 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7535
7536 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007537 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007538 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7539 }
7540 let Predicates = [HasAVX512] in {
7541 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007542 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007543 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7544 }
7545}
7546
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007547multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007548 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007549 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7550 let Predicates = [HasVLX, HasAVX512] in {
7551 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007552 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007553 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7554
7555 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007556 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007557 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7558 }
7559 let Predicates = [HasAVX512] in {
7560 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007561 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007562 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7563 }
7564}
7565
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007566multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007567 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007568 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7569 let Predicates = [HasVLX, HasAVX512] in {
7570 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007571 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007572 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7573
7574 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007575 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007576 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7577 }
7578 let Predicates = [HasAVX512] in {
7579 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007580 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007581 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7582 }
7583}
7584
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007585multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007586 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007587 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7588 let Predicates = [HasVLX, HasAVX512] in {
7589 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007590 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007591 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7592
7593 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007594 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007595 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7596 }
7597 let Predicates = [HasAVX512] in {
7598 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007599 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007600 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7601 }
7602}
7603
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007604multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007605 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007606 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7607
7608 let Predicates = [HasVLX, HasAVX512] in {
7609 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007610 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007611 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7612
7613 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007614 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007615 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7616 }
7617 let Predicates = [HasAVX512] in {
7618 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007619 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007620 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7621 }
7622}
7623
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007624defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7625defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7626defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7627defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7628defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7629defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007630
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007631defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7632defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7633defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7634defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7635defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7636defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007637
Igor Breger2ba64ab2016-05-22 10:21:04 +00007638// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007639multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7640 X86VectorVTInfo From, PatFrag LdFrag> {
7641 def : Pat<(To.VT (LdFrag addr:$src)),
7642 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
7643 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
7644 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
7645 To.KRC:$mask, addr:$src)>;
7646 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
7647 To.ImmAllZerosV)),
7648 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
7649 addr:$src)>;
7650}
7651
7652let Predicates = [HasVLX, HasBWI] in {
7653 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
7654 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
7655}
7656let Predicates = [HasBWI] in {
7657 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
7658}
7659let Predicates = [HasVLX, HasAVX512] in {
7660 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
7661 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
7662 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
7663 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
7664 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
7665 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
7666 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
7667 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
7668 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
7669 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
7670}
7671let Predicates = [HasAVX512] in {
7672 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
7673 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
7674 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
7675 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
7676 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
7677}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007678
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007679multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
7680 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00007681 // 128-bit patterns
7682 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007683 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007684 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007685 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007686 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007687 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007688 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007689 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007690 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007691 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007692 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
7693 }
7694 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007695 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007696 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007697 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007698 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007699 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007700 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007701 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007702 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
7703
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007704 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007705 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007706 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007707 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007708 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007709 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007710 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007711 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
7712
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007713 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007714 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007715 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007716 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007717 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007718 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007719 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007720 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007721 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007722 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
7723
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007724 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007725 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007726 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007727 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007728 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007729 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007730 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007731 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
7732
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007733 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007734 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007735 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00007736 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007737 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007738 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007739 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007740 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007741 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00007742 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
7743 }
7744 // 256-bit patterns
7745 let Predicates = [HasVLX, HasBWI] in {
7746 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7747 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7748 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7749 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7750 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7751 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
7752 }
7753 let Predicates = [HasVLX] in {
7754 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7755 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7756 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
7757 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7758 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7759 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7760 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7761 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
7762
7763 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
7764 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7765 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
7766 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7767 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
7768 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7769 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7770 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
7771
7772 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7773 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7774 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7775 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7776 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7777 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
7778
7779 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7780 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7781 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
7782 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7783 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
7784 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7785 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7786 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
7787
7788 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
7789 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7790 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
7791 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7792 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
7793 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
7794 }
7795 // 512-bit patterns
7796 let Predicates = [HasBWI] in {
7797 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
7798 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
7799 }
7800 let Predicates = [HasAVX512] in {
7801 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7802 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
7803
7804 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7805 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00007806 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
7807 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00007808
7809 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
7810 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
7811
7812 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
7813 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
7814
7815 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
7816 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
7817 }
7818}
7819
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007820defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
7821defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00007822
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007823//===----------------------------------------------------------------------===//
7824// GATHER - SCATTER Operations
7825
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007826multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7827 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007828 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
7829 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007830 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
7831 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007832 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00007833 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007834 [(set _.RC:$dst, _.KRCWM:$mask_wb,
7835 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
7836 vectoraddr:$src2))]>, EVEX, EVEX_K,
7837 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007838}
Cameron McInally45325962014-03-26 13:50:50 +00007839
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007840multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
7841 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7842 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007843 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007844 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007845 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007846let Predicates = [HasVLX] in {
7847 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007848 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007849 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007850 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007851 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007852 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007853 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007854 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007855}
Cameron McInally45325962014-03-26 13:50:50 +00007856}
7857
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007858multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
7859 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007860 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007861 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007862 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007863 mgatherv8i64>, EVEX_V512;
7864let Predicates = [HasVLX] in {
7865 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007866 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007867 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007868 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007869 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007870 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007871 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00007872 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007873}
Cameron McInally45325962014-03-26 13:50:50 +00007874}
Michael Liao5bf95782014-12-04 05:20:33 +00007875
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007876
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00007877defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
7878 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
7879
7880defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
7881 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007882
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007883multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7884 X86MemOperand memop, PatFrag ScatterNode> {
7885
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007886let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007887
7888 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
7889 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007890 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00007891 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
7892 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
7893 _.KRCWM:$mask, vectoraddr:$dst))]>,
7894 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007895}
7896
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007897multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
7898 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
7899 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007900 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007901 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00007902 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007903let Predicates = [HasVLX] in {
7904 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007905 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007906 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007907 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007908 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007909 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007910 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007911 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007912}
Cameron McInally45325962014-03-26 13:50:50 +00007913}
7914
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007915multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
7916 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00007917 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007918 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00007919 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007920 mscatterv8i64>, EVEX_V512;
7921let Predicates = [HasVLX] in {
7922 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00007923 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007924 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007925 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007926 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00007927 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007928 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
7929 vx64xmem, mscatterv2i64>, EVEX_V128;
7930}
Cameron McInally45325962014-03-26 13:50:50 +00007931}
7932
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007933defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
7934 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007935
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00007936defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
7937 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007938
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007939// prefetch
7940multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
7941 RegisterClass KRC, X86MemOperand memop> {
7942 let Predicates = [HasPFI], hasSideEffects = 1 in
7943 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00007944 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007945 []>, EVEX, EVEX_K;
7946}
7947
7948defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007949 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007950
7951defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007952 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007953
7954defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007955 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007956
7957defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007958 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007959
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007960defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007961 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007962
7963defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007964 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007965
7966defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007967 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007968
7969defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007970 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007971
7972defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007973 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007974
7975defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007976 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007977
7978defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007979 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007980
7981defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007982 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007983
7984defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00007985 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007986
7987defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00007988 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007989
7990defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007991 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00007992
7993defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00007994 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007995
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00007996// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00007997def v64i1sextv64i8 : PatLeaf<(v64i8
7998 (X86vsext
7999 (v64i1 (X86pcmpgtm
8000 (bc_v64i8 (v16i32 immAllZerosV)),
8001 VR512:$src))))>;
8002def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8003def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8004def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008005
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008006multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008007def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008008 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008009 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8010}
Michael Liao5bf95782014-12-04 05:20:33 +00008011
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008012// Use 512bit version to implement 128/256 bit in case NoVLX.
8013multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8014 X86VectorVTInfo _> {
8015
8016 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8017 (X86Info.VT (EXTRACT_SUBREG
8018 (_.VT (!cast<Instruction>(NAME#"Zrr")
8019 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8020 X86Info.SubRegIdx))>;
8021}
8022
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008023multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8024 string OpcodeStr, Predicate prd> {
8025let Predicates = [prd] in
8026 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8027
8028 let Predicates = [prd, HasVLX] in {
8029 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8030 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8031 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008032let Predicates = [prd, NoVLX] in {
8033 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8034 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8035 }
8036
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008037}
8038
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008039defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8040defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8041defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8042defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008043
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008044multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008045 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8046 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8047 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8048}
8049
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008050// Use 512bit version to implement 128/256 bit in case NoVLX.
8051multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008052 X86VectorVTInfo _> {
8053
8054 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8055 (_.KVT (COPY_TO_REGCLASS
8056 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008057 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008058 _.RC:$src, _.SubRegIdx)),
8059 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008060}
8061
8062multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008063 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8064 let Predicates = [prd] in
8065 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8066 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008067
8068 let Predicates = [prd, HasVLX] in {
8069 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008070 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008071 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008072 EVEX_V128;
8073 }
8074 let Predicates = [prd, NoVLX] in {
8075 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8076 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008077 }
8078}
8079
8080defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8081 avx512vl_i8_info, HasBWI>;
8082defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8083 avx512vl_i16_info, HasBWI>, VEX_W;
8084defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8085 avx512vl_i32_info, HasDQI>;
8086defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8087 avx512vl_i64_info, HasDQI>, VEX_W;
8088
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008089//===----------------------------------------------------------------------===//
8090// AVX-512 - COMPRESS and EXPAND
8091//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008092
Ayman Musad7a5ed42016-09-26 06:22:08 +00008093multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008094 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008095 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008096 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008097 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008098
Craig Toppere1cac152016-06-07 07:27:54 +00008099 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008100 def mr : AVX5128I<opc, MRMDestMem, (outs),
8101 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008102 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008103 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8104
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008105 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8106 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008107 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008108 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008109 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008110}
8111
Ayman Musad7a5ed42016-09-26 06:22:08 +00008112multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8113
8114 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8115 (_.VT _.RC:$src)),
8116 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8117 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8118}
8119
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008120multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8121 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008122 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8123 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008124
8125 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008126 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8127 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8128 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8129 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008130 }
8131}
8132
8133defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8134 EVEX;
8135defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8136 EVEX, VEX_W;
8137defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8138 EVEX;
8139defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8140 EVEX, VEX_W;
8141
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008142// expand
8143multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8144 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008145 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008146 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008147 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008148
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008149 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8150 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8151 (_.VT (X86expand (_.VT (bitconvert
8152 (_.LdFrag addr:$src1)))))>,
8153 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008154}
8155
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008156multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8157
8158 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8159 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8160 _.KRCWM:$mask, addr:$src)>;
8161
8162 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8163 (_.VT _.RC:$src0))),
8164 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8165 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8166}
8167
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008168multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8169 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008170 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8171 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008172
8173 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008174 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8175 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8176 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8177 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008178 }
8179}
8180
8181defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8182 EVEX;
8183defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8184 EVEX, VEX_W;
8185defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8186 EVEX;
8187defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8188 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008189
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008190//handle instruction reg_vec1 = op(reg_vec,imm)
8191// op(mem_vec,imm)
8192// op(broadcast(eltVt),imm)
8193//all instruction created with FROUND_CURRENT
8194multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008195 X86VectorVTInfo _>{
8196 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008197 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8198 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008199 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008200 (OpNode (_.VT _.RC:$src1),
8201 (i32 imm:$src2),
8202 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008203 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8204 (ins _.MemOp:$src1, i32u8imm:$src2),
8205 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8206 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8207 (i32 imm:$src2),
8208 (i32 FROUND_CURRENT))>;
8209 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8210 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8211 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8212 "${src1}"##_.BroadcastStr##", $src2",
8213 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8214 (i32 imm:$src2),
8215 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008216 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008217}
8218
8219//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8220multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8221 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008222 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008223 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8224 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008225 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008226 "$src1, {sae}, $src2",
8227 (OpNode (_.VT _.RC:$src1),
8228 (i32 imm:$src2),
8229 (i32 FROUND_NO_EXC))>, EVEX_B;
8230}
8231
8232multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8233 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8234 let Predicates = [prd] in {
8235 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8236 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8237 EVEX_V512;
8238 }
8239 let Predicates = [prd, HasVLX] in {
8240 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8241 EVEX_V128;
8242 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8243 EVEX_V256;
8244 }
8245}
8246
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008247//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8248// op(reg_vec2,mem_vec,imm)
8249// op(reg_vec2,broadcast(eltVt),imm)
8250//all instruction created with FROUND_CURRENT
8251multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008252 X86VectorVTInfo _>{
8253 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008254 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008255 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008256 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8257 (OpNode (_.VT _.RC:$src1),
8258 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008259 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008260 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008261 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8262 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8263 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8264 (OpNode (_.VT _.RC:$src1),
8265 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8266 (i32 imm:$src3),
8267 (i32 FROUND_CURRENT))>;
8268 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8269 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8270 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8271 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8272 (OpNode (_.VT _.RC:$src1),
8273 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8274 (i32 imm:$src3),
8275 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008276 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008277}
8278
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008279//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8280// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008281multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8282 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008283 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008284 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8285 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8286 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8287 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8288 (SrcInfo.VT SrcInfo.RC:$src2),
8289 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008290 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8291 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8292 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8293 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8294 (SrcInfo.VT (bitconvert
8295 (SrcInfo.LdFrag addr:$src2))),
8296 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008297 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008298}
8299
8300//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8301// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008302// op(reg_vec2,broadcast(eltVt),imm)
8303multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008304 X86VectorVTInfo _>:
8305 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8306
Craig Topper05948fb2016-08-02 05:11:15 +00008307 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008308 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8309 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8310 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8311 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8312 (OpNode (_.VT _.RC:$src1),
8313 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8314 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008315}
8316
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008317//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8318// op(reg_vec2,mem_scalar,imm)
8319//all instruction created with FROUND_CURRENT
8320multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008321 X86VectorVTInfo _> {
8322 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008323 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008324 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008325 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8326 (OpNode (_.VT _.RC:$src1),
8327 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008328 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008329 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008330 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008331 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008332 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8333 (OpNode (_.VT _.RC:$src1),
8334 (_.VT (scalar_to_vector
8335 (_.ScalarLdFrag addr:$src2))),
8336 (i32 imm:$src3),
8337 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008338 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008339}
8340
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008341//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8342multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8343 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008344 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008345 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008346 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008347 OpcodeStr, "$src3, {sae}, $src2, $src1",
8348 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008349 (OpNode (_.VT _.RC:$src1),
8350 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008351 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008352 (i32 FROUND_NO_EXC))>, EVEX_B;
8353}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008354//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8355multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8356 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008357 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008358 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8359 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008360 OpcodeStr, "$src3, {sae}, $src2, $src1",
8361 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008362 (OpNode (_.VT _.RC:$src1),
8363 (_.VT _.RC:$src2),
8364 (i32 imm:$src3),
8365 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008366}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008367
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008368multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8369 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008370 let Predicates = [prd] in {
8371 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008372 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008373 EVEX_V512;
8374
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008375 }
8376 let Predicates = [prd, HasVLX] in {
8377 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008378 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008379 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008380 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008381 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008382}
8383
Igor Breger2ae0fe32015-08-31 11:14:02 +00008384multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8385 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8386 let Predicates = [HasBWI] in {
8387 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8388 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8389 }
8390 let Predicates = [HasBWI, HasVLX] in {
8391 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8392 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8393 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8394 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8395 }
8396}
8397
Igor Breger00d9f842015-06-08 14:03:17 +00008398multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8399 bits<8> opc, SDNode OpNode>{
8400 let Predicates = [HasAVX512] in {
8401 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8402 }
8403 let Predicates = [HasAVX512, HasVLX] in {
8404 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8405 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8406 }
8407}
8408
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008409multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8410 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8411 let Predicates = [prd] in {
8412 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8413 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008414 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008415}
8416
Igor Breger1e58e8a2015-09-02 11:18:55 +00008417multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8418 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8419 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8420 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8421 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8422 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008423}
8424
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008425
Igor Breger1e58e8a2015-09-02 11:18:55 +00008426defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8427 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8428defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8429 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8430defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8431 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8432
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008433
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008434defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8435 0x50, X86VRange, HasDQI>,
8436 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8437defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8438 0x50, X86VRange, HasDQI>,
8439 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8440
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008441defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8442 0x51, X86VRange, HasDQI>,
8443 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8444defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8445 0x51, X86VRange, HasDQI>,
8446 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8447
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008448defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8449 0x57, X86Reduces, HasDQI>,
8450 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8451defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8452 0x57, X86Reduces, HasDQI>,
8453 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008454
Igor Breger1e58e8a2015-09-02 11:18:55 +00008455defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8456 0x27, X86GetMants, HasAVX512>,
8457 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8458defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8459 0x27, X86GetMants, HasAVX512>,
8460 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8461
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008462multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8463 bits<8> opc, SDNode OpNode = X86Shuf128>{
8464 let Predicates = [HasAVX512] in {
8465 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8466
8467 }
8468 let Predicates = [HasAVX512, HasVLX] in {
8469 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8470 }
8471}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008472let Predicates = [HasAVX512] in {
8473def : Pat<(v16f32 (ffloor VR512:$src)),
8474 (VRNDSCALEPSZrri VR512:$src, (i32 0x1))>;
8475def : Pat<(v16f32 (fnearbyint VR512:$src)),
8476 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8477def : Pat<(v16f32 (fceil VR512:$src)),
8478 (VRNDSCALEPSZrri VR512:$src, (i32 0x2))>;
8479def : Pat<(v16f32 (frint VR512:$src)),
8480 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8481def : Pat<(v16f32 (ftrunc VR512:$src)),
8482 (VRNDSCALEPSZrri VR512:$src, (i32 0x3))>;
8483
8484def : Pat<(v8f64 (ffloor VR512:$src)),
8485 (VRNDSCALEPDZrri VR512:$src, (i32 0x1))>;
8486def : Pat<(v8f64 (fnearbyint VR512:$src)),
8487 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8488def : Pat<(v8f64 (fceil VR512:$src)),
8489 (VRNDSCALEPDZrri VR512:$src, (i32 0x2))>;
8490def : Pat<(v8f64 (frint VR512:$src)),
8491 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8492def : Pat<(v8f64 (ftrunc VR512:$src)),
8493 (VRNDSCALEPDZrri VR512:$src, (i32 0x3))>;
8494}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008495
8496defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8497 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8498defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8499 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8500defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8501 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8502defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8503 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008504
Craig Topperb561e662017-01-19 02:34:29 +00008505let Predicates = [HasAVX512] in {
8506// Provide fallback in case the load node that is used in the broadcast
8507// patterns above is used by additional users, which prevents the pattern
8508// selection.
8509def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8510 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8511 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8512 0)>;
8513def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8514 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8515 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8516 0)>;
8517
8518def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8519 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8520 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8521 0)>;
8522def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8523 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8524 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8525 0)>;
8526
8527def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8528 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8529 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8530 0)>;
8531
8532def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8533 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8534 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8535 0)>;
8536}
8537
Craig Topperc48fa892015-12-27 19:45:21 +00008538multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008539 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8540 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008541}
8542
Craig Topperc48fa892015-12-27 19:45:21 +00008543defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008544 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008545defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008546 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008547
Craig Topper7a299302016-06-09 07:06:38 +00008548multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008549 let Predicates = p in
8550 def NAME#_.VTName#rri:
8551 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
8552 (!cast<Instruction>(NAME#_.ZSuffix#rri)
8553 _.RC:$src1, _.RC:$src2, imm:$imm)>;
8554}
8555
Craig Topper7a299302016-06-09 07:06:38 +00008556multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
8557 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
8558 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
8559 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00008560
Craig Topper7a299302016-06-09 07:06:38 +00008561defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008562 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00008563 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
8564 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
8565 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
8566 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
8567 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008568 EVEX_CD8<8, CD8VF>;
8569
Igor Bregerf3ded812015-08-31 13:09:30 +00008570defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8571 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8572
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008573multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8574 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008575 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008576 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008577 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008578 "$src1", "$src1",
8579 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8580
Craig Toppere1cac152016-06-07 07:27:54 +00008581 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8582 (ins _.MemOp:$src1), OpcodeStr,
8583 "$src1", "$src1",
8584 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8585 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008586 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008587}
8588
8589multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8590 X86VectorVTInfo _> :
8591 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008592 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8593 (ins _.ScalarMemOp:$src1), OpcodeStr,
8594 "${src1}"##_.BroadcastStr,
8595 "${src1}"##_.BroadcastStr,
8596 (_.VT (OpNode (X86VBroadcast
8597 (_.ScalarLdFrag addr:$src1))))>,
8598 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008599}
8600
8601multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8602 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8603 let Predicates = [prd] in
8604 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8605
8606 let Predicates = [prd, HasVLX] in {
8607 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8608 EVEX_V256;
8609 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8610 EVEX_V128;
8611 }
8612}
8613
8614multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8615 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8616 let Predicates = [prd] in
8617 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8618 EVEX_V512;
8619
8620 let Predicates = [prd, HasVLX] in {
8621 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8622 EVEX_V256;
8623 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8624 EVEX_V128;
8625 }
8626}
8627
8628multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8629 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008630 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008631 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008632 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8633 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008634}
8635
8636multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8637 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008638 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8639 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008640}
8641
8642multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8643 bits<8> opc_d, bits<8> opc_q,
8644 string OpcodeStr, SDNode OpNode> {
8645 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8646 HasAVX512>,
8647 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8648 HasBWI>;
8649}
8650
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008651defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008652
Simon Pilgrimfea153f2017-05-06 19:11:59 +00008653// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
8654let Predicates = [HasAVX512, NoVLX] in {
8655 def : Pat<(v4i64 (abs VR256X:$src)),
8656 (EXTRACT_SUBREG
8657 (VPABSQZrr
8658 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8659 sub_ymm)>;
8660 def : Pat<(v2i64 (abs VR128X:$src)),
8661 (EXTRACT_SUBREG
8662 (VPABSQZrr
8663 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8664 sub_xmm)>;
8665}
8666
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008667multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
8668
8669 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00008670}
8671
8672defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
8673defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
8674
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00008675// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
8676let Predicates = [HasCDI, NoVLX] in {
8677 def : Pat<(v4i64 (ctlz VR256X:$src)),
8678 (EXTRACT_SUBREG
8679 (VPLZCNTQZrr
8680 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8681 sub_ymm)>;
8682 def : Pat<(v2i64 (ctlz VR128X:$src)),
8683 (EXTRACT_SUBREG
8684 (VPLZCNTQZrr
8685 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8686 sub_xmm)>;
8687
8688 def : Pat<(v8i32 (ctlz VR256X:$src)),
8689 (EXTRACT_SUBREG
8690 (VPLZCNTDZrr
8691 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8692 sub_ymm)>;
8693 def : Pat<(v4i32 (ctlz VR128X:$src)),
8694 (EXTRACT_SUBREG
8695 (VPLZCNTDZrr
8696 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
8697 sub_xmm)>;
8698}
8699
Igor Breger24cab0f2015-11-16 07:22:00 +00008700//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00008701// Counts number of ones - VPOPCNTD and VPOPCNTQ
8702//===---------------------------------------------------------------------===//
8703
8704multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
8705 let Predicates = [HasVPOPCNTDQ] in
8706 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
8707}
8708
8709// Use 512bit version to implement 128/256 bit.
8710multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
8711 let Predicates = [prd] in {
8712 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
8713 (EXTRACT_SUBREG
8714 (!cast<Instruction>(NAME # "Zrr")
8715 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
8716 _.info256.RC:$src1,
8717 _.info256.SubRegIdx)),
8718 _.info256.SubRegIdx)>;
8719
8720 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
8721 (EXTRACT_SUBREG
8722 (!cast<Instruction>(NAME # "Zrr")
8723 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
8724 _.info128.RC:$src1,
8725 _.info128.SubRegIdx)),
8726 _.info128.SubRegIdx)>;
8727 }
8728}
8729
8730defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
8731 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
8732defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
8733 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
8734
8735//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00008736// Replicate Single FP - MOVSHDUP and MOVSLDUP
8737//===---------------------------------------------------------------------===//
8738multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8739 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
8740 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00008741}
8742
8743defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
8744defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00008745
8746//===----------------------------------------------------------------------===//
8747// AVX-512 - MOVDDUP
8748//===----------------------------------------------------------------------===//
8749
8750multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
8751 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008752 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00008753 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8754 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8755 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008756 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8757 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
8758 (_.VT (OpNode (_.VT (scalar_to_vector
8759 (_.ScalarLdFrag addr:$src)))))>,
8760 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008761 }
Igor Breger1f782962015-11-19 08:26:56 +00008762}
8763
8764multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8765 AVX512VLVectorVTInfo VTInfo> {
8766
8767 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8768
8769 let Predicates = [HasAVX512, HasVLX] in {
8770 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8771 EVEX_V256;
8772 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
8773 EVEX_V128;
8774 }
8775}
8776
8777multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
8778 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
8779 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00008780}
8781
8782defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
8783
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008784let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00008785def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008786 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00008787def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008788 (VMOVDDUPZ128rm addr:$src)>;
8789def : Pat<(v2f64 (X86VBroadcast f64:$src)),
8790 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00008791
8792def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8793 (v2f64 VR128X:$src0)),
8794 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8795def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
8796 (bitconvert (v4i32 immAllZerosV))),
8797 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
8798
8799def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8800 (v2f64 VR128X:$src0)),
8801 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
8802 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8803def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
8804 (bitconvert (v4i32 immAllZerosV))),
8805 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
8806
8807def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8808 (v2f64 VR128X:$src0)),
8809 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
8810def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
8811 (bitconvert (v4i32 immAllZerosV))),
8812 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00008813}
Igor Breger1f782962015-11-19 08:26:56 +00008814
Igor Bregerf2460112015-07-26 14:41:44 +00008815//===----------------------------------------------------------------------===//
8816// AVX-512 - Unpack Instructions
8817//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00008818defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
8819 SSE_ALU_ITINS_S>;
8820defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
8821 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00008822
8823defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
8824 SSE_INTALU_ITINS_P, HasBWI>;
8825defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
8826 SSE_INTALU_ITINS_P, HasBWI>;
8827defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
8828 SSE_INTALU_ITINS_P, HasBWI>;
8829defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
8830 SSE_INTALU_ITINS_P, HasBWI>;
8831
8832defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
8833 SSE_INTALU_ITINS_P, HasAVX512>;
8834defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
8835 SSE_INTALU_ITINS_P, HasAVX512>;
8836defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
8837 SSE_INTALU_ITINS_P, HasAVX512>;
8838defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
8839 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008840
8841//===----------------------------------------------------------------------===//
8842// AVX-512 - Extract & Insert Integer Instructions
8843//===----------------------------------------------------------------------===//
8844
8845multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8846 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008847 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
8848 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8849 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8850 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
8851 imm:$src2)))),
8852 addr:$dst)]>,
8853 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008854}
8855
8856multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
8857 let Predicates = [HasBWI] in {
8858 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
8859 (ins _.RC:$src1, u8imm:$src2),
8860 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8861 [(set GR32orGR64:$dst,
8862 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
8863 EVEX, TAPD;
8864
8865 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
8866 }
8867}
8868
8869multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
8870 let Predicates = [HasBWI] in {
8871 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
8872 (ins _.RC:$src1, u8imm:$src2),
8873 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8874 [(set GR32orGR64:$dst,
8875 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
8876 EVEX, PD;
8877
Craig Topper99f6b622016-05-01 01:03:56 +00008878 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00008879 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
8880 (ins _.RC:$src1, u8imm:$src2),
8881 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00008882 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00008883
Igor Bregerdefab3c2015-10-08 12:55:01 +00008884 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
8885 }
8886}
8887
8888multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
8889 RegisterClass GRC> {
8890 let Predicates = [HasDQI] in {
8891 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
8892 (ins _.RC:$src1, u8imm:$src2),
8893 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8894 [(set GRC:$dst,
8895 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
8896 EVEX, TAPD;
8897
Craig Toppere1cac152016-06-07 07:27:54 +00008898 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
8899 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
8900 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
8901 [(store (extractelt (_.VT _.RC:$src1),
8902 imm:$src2),addr:$dst)]>,
8903 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00008904 }
8905}
8906
8907defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
8908defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
8909defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
8910defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
8911
8912multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
8913 X86VectorVTInfo _, PatFrag LdFrag> {
8914 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
8915 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8916 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8917 [(set _.RC:$dst,
8918 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
8919 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
8920}
8921
8922multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8923 X86VectorVTInfo _, PatFrag LdFrag> {
8924 let Predicates = [HasBWI] in {
8925 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8926 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
8927 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8928 [(set _.RC:$dst,
8929 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
8930
8931 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
8932 }
8933}
8934
8935multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
8936 X86VectorVTInfo _, RegisterClass GRC> {
8937 let Predicates = [HasDQI] in {
8938 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
8939 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
8940 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
8941 [(set _.RC:$dst,
8942 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
8943 EVEX_4V, TAPD;
8944
8945 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
8946 _.ScalarLdFrag>, TAPD;
8947 }
8948}
8949
8950defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
8951 extloadi8>, TAPD;
8952defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
8953 extloadi16>, PD;
8954defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
8955defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00008956//===----------------------------------------------------------------------===//
8957// VSHUFPS - VSHUFPD Operations
8958//===----------------------------------------------------------------------===//
8959multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
8960 AVX512VLVectorVTInfo VTInfo_FP>{
8961 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
8962 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
8963 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00008964}
8965
8966defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
8967defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008968//===----------------------------------------------------------------------===//
8969// AVX-512 - Byte shift Left/Right
8970//===----------------------------------------------------------------------===//
8971
8972multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
8973 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
8974 def rr : AVX512<opc, MRMr,
8975 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
8976 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8977 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008978 def rm : AVX512<opc, MRMm,
8979 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
8980 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
8981 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008982 (_.VT (bitconvert (_.LdFrag addr:$src1))),
8983 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008984}
8985
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008986multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00008987 Format MRMm, string OpcodeStr, Predicate prd>{
8988 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008989 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008990 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008991 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008992 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008993 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008994 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00008995 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00008996 }
8997}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008998defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00008999 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009000defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009001 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9002
9003
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009004multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009005 string OpcodeStr, X86VectorVTInfo _dst,
9006 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009007 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009008 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009009 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009010 [(set _dst.RC:$dst,(_dst.VT
9011 (OpNode (_src.VT _src.RC:$src1),
9012 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009013 def rm : AVX512BI<opc, MRMSrcMem,
9014 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9015 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9016 [(set _dst.RC:$dst,(_dst.VT
9017 (OpNode (_src.VT _src.RC:$src1),
9018 (_src.VT (bitconvert
9019 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009020}
9021
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009022multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009023 string OpcodeStr, Predicate prd> {
9024 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009025 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9026 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009027 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009028 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9029 v32i8x_info>, EVEX_V256;
9030 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9031 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009032 }
9033}
9034
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009035defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009036 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009037
Craig Topper4e794c72017-02-19 19:36:58 +00009038// Transforms to swizzle an immediate to enable better matching when
9039// memory operand isn't in the right place.
9040def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9041 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9042 uint8_t Imm = N->getZExtValue();
9043 // Swap bits 1/4 and 3/6.
9044 uint8_t NewImm = Imm & 0xa5;
9045 if (Imm & 0x02) NewImm |= 0x10;
9046 if (Imm & 0x10) NewImm |= 0x02;
9047 if (Imm & 0x08) NewImm |= 0x40;
9048 if (Imm & 0x40) NewImm |= 0x08;
9049 return getI8Imm(NewImm, SDLoc(N));
9050}]>;
9051def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9052 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9053 uint8_t Imm = N->getZExtValue();
9054 // Swap bits 2/4 and 3/5.
9055 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009056 if (Imm & 0x04) NewImm |= 0x10;
9057 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009058 if (Imm & 0x08) NewImm |= 0x20;
9059 if (Imm & 0x20) NewImm |= 0x08;
9060 return getI8Imm(NewImm, SDLoc(N));
9061}]>;
Craig Topper48905772017-02-19 21:32:15 +00009062def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9063 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9064 uint8_t Imm = N->getZExtValue();
9065 // Swap bits 1/2 and 5/6.
9066 uint8_t NewImm = Imm & 0x99;
9067 if (Imm & 0x02) NewImm |= 0x04;
9068 if (Imm & 0x04) NewImm |= 0x02;
9069 if (Imm & 0x20) NewImm |= 0x40;
9070 if (Imm & 0x40) NewImm |= 0x20;
9071 return getI8Imm(NewImm, SDLoc(N));
9072}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009073def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9074 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9075 uint8_t Imm = N->getZExtValue();
9076 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9077 uint8_t NewImm = Imm & 0x81;
9078 if (Imm & 0x02) NewImm |= 0x04;
9079 if (Imm & 0x04) NewImm |= 0x10;
9080 if (Imm & 0x08) NewImm |= 0x40;
9081 if (Imm & 0x10) NewImm |= 0x02;
9082 if (Imm & 0x20) NewImm |= 0x08;
9083 if (Imm & 0x40) NewImm |= 0x20;
9084 return getI8Imm(NewImm, SDLoc(N));
9085}]>;
9086def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9087 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9088 uint8_t Imm = N->getZExtValue();
9089 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9090 uint8_t NewImm = Imm & 0x81;
9091 if (Imm & 0x02) NewImm |= 0x10;
9092 if (Imm & 0x04) NewImm |= 0x02;
9093 if (Imm & 0x08) NewImm |= 0x20;
9094 if (Imm & 0x10) NewImm |= 0x04;
9095 if (Imm & 0x20) NewImm |= 0x40;
9096 if (Imm & 0x40) NewImm |= 0x08;
9097 return getI8Imm(NewImm, SDLoc(N));
9098}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009099
Igor Bregerb4bb1902015-10-15 12:33:24 +00009100multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009101 X86VectorVTInfo _>{
9102 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009103 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9104 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009105 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009106 (OpNode (_.VT _.RC:$src1),
9107 (_.VT _.RC:$src2),
9108 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009109 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009110 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9111 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9112 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9113 (OpNode (_.VT _.RC:$src1),
9114 (_.VT _.RC:$src2),
9115 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009116 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009117 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9118 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9119 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9120 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9121 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9122 (OpNode (_.VT _.RC:$src1),
9123 (_.VT _.RC:$src2),
9124 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009125 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009126 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009127 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009128
9129 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009130 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9131 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9132 _.RC:$src1)),
9133 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9134 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9135 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9136 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9137 _.RC:$src1)),
9138 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9139 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009140
9141 // Additional patterns for matching loads in other positions.
9142 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9143 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9144 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9145 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9146 def : Pat<(_.VT (OpNode _.RC:$src1,
9147 (bitconvert (_.LdFrag addr:$src3)),
9148 _.RC:$src2, (i8 imm:$src4))),
9149 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9150 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9151
9152 // Additional patterns for matching zero masking with loads in other
9153 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009154 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9155 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9156 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9157 _.ImmAllZerosV)),
9158 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9159 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9160 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9161 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9162 _.RC:$src2, (i8 imm:$src4)),
9163 _.ImmAllZerosV)),
9164 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9165 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009166
9167 // Additional patterns for matching masked loads with different
9168 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009169 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9170 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9171 _.RC:$src2, (i8 imm:$src4)),
9172 _.RC:$src1)),
9173 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9174 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009175 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9176 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9177 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9178 _.RC:$src1)),
9179 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9180 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9181 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9182 (OpNode _.RC:$src2, _.RC:$src1,
9183 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9184 _.RC:$src1)),
9185 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9186 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9187 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9188 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9189 _.RC:$src1, (i8 imm:$src4)),
9190 _.RC:$src1)),
9191 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9192 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9193 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9194 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9195 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9196 _.RC:$src1)),
9197 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9198 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009199
9200 // Additional patterns for matching broadcasts in other positions.
9201 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9202 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9203 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9204 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9205 def : Pat<(_.VT (OpNode _.RC:$src1,
9206 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9207 _.RC:$src2, (i8 imm:$src4))),
9208 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9209 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9210
9211 // Additional patterns for matching zero masking with broadcasts in other
9212 // positions.
9213 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9214 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9215 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9216 _.ImmAllZerosV)),
9217 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9218 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9219 (VPTERNLOG321_imm8 imm:$src4))>;
9220 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9221 (OpNode _.RC:$src1,
9222 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9223 _.RC:$src2, (i8 imm:$src4)),
9224 _.ImmAllZerosV)),
9225 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9226 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9227 (VPTERNLOG132_imm8 imm:$src4))>;
9228
9229 // Additional patterns for matching masked broadcasts with different
9230 // operand orders.
9231 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9232 (OpNode _.RC:$src1,
9233 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9234 _.RC:$src2, (i8 imm:$src4)),
9235 _.RC:$src1)),
9236 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9237 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009238 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9239 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9240 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9241 _.RC:$src1)),
9242 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9243 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9244 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9245 (OpNode _.RC:$src2, _.RC:$src1,
9246 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9247 (i8 imm:$src4)), _.RC:$src1)),
9248 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9249 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9250 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9251 (OpNode _.RC:$src2,
9252 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9253 _.RC:$src1, (i8 imm:$src4)),
9254 _.RC:$src1)),
9255 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9256 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9257 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9258 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9259 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9260 _.RC:$src1)),
9261 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9262 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009263}
9264
9265multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9266 let Predicates = [HasAVX512] in
9267 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9268 let Predicates = [HasAVX512, HasVLX] in {
9269 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9270 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9271 }
9272}
9273
9274defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9275defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9276
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009277//===----------------------------------------------------------------------===//
9278// AVX-512 - FixupImm
9279//===----------------------------------------------------------------------===//
9280
9281multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009282 X86VectorVTInfo _>{
9283 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009284 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9285 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9286 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9287 (OpNode (_.VT _.RC:$src1),
9288 (_.VT _.RC:$src2),
9289 (_.IntVT _.RC:$src3),
9290 (i32 imm:$src4),
9291 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009292 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9293 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9294 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9295 (OpNode (_.VT _.RC:$src1),
9296 (_.VT _.RC:$src2),
9297 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9298 (i32 imm:$src4),
9299 (i32 FROUND_CURRENT))>;
9300 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9301 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9302 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9303 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9304 (OpNode (_.VT _.RC:$src1),
9305 (_.VT _.RC:$src2),
9306 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9307 (i32 imm:$src4),
9308 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009309 } // Constraints = "$src1 = $dst"
9310}
9311
9312multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009313 SDNode OpNode, X86VectorVTInfo _>{
9314let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009315 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9316 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009317 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009318 "$src2, $src3, {sae}, $src4",
9319 (OpNode (_.VT _.RC:$src1),
9320 (_.VT _.RC:$src2),
9321 (_.IntVT _.RC:$src3),
9322 (i32 imm:$src4),
9323 (i32 FROUND_NO_EXC))>, EVEX_B;
9324 }
9325}
9326
9327multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9328 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009329 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9330 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009331 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9332 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9333 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9334 (OpNode (_.VT _.RC:$src1),
9335 (_.VT _.RC:$src2),
9336 (_src3VT.VT _src3VT.RC:$src3),
9337 (i32 imm:$src4),
9338 (i32 FROUND_CURRENT))>;
9339
9340 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9341 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9342 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9343 "$src2, $src3, {sae}, $src4",
9344 (OpNode (_.VT _.RC:$src1),
9345 (_.VT _.RC:$src2),
9346 (_src3VT.VT _src3VT.RC:$src3),
9347 (i32 imm:$src4),
9348 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009349 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9350 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9351 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9352 (OpNode (_.VT _.RC:$src1),
9353 (_.VT _.RC:$src2),
9354 (_src3VT.VT (scalar_to_vector
9355 (_src3VT.ScalarLdFrag addr:$src3))),
9356 (i32 imm:$src4),
9357 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009358 }
9359}
9360
9361multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9362 let Predicates = [HasAVX512] in
9363 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9364 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9365 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9366 let Predicates = [HasAVX512, HasVLX] in {
9367 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9368 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9369 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9370 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9371 }
9372}
9373
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009374defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9375 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009376 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009377defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9378 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009379 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009380defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009381 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009382defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009383 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009384
9385
9386
9387// Patterns used to select SSE scalar fp arithmetic instructions from
9388// either:
9389//
9390// (1) a scalar fp operation followed by a blend
9391//
9392// The effect is that the backend no longer emits unnecessary vector
9393// insert instructions immediately after SSE scalar fp instructions
9394// like addss or mulss.
9395//
9396// For example, given the following code:
9397// __m128 foo(__m128 A, __m128 B) {
9398// A[0] += B[0];
9399// return A;
9400// }
9401//
9402// Previously we generated:
9403// addss %xmm0, %xmm1
9404// movss %xmm1, %xmm0
9405//
9406// We now generate:
9407// addss %xmm1, %xmm0
9408//
9409// (2) a vector packed single/double fp operation followed by a vector insert
9410//
9411// The effect is that the backend converts the packed fp instruction
9412// followed by a vector insert into a single SSE scalar fp instruction.
9413//
9414// For example, given the following code:
9415// __m128 foo(__m128 A, __m128 B) {
9416// __m128 C = A + B;
9417// return (__m128) {c[0], a[1], a[2], a[3]};
9418// }
9419//
9420// Previously we generated:
9421// addps %xmm0, %xmm1
9422// movss %xmm1, %xmm0
9423//
9424// We now generate:
9425// addss %xmm1, %xmm0
9426
9427// TODO: Some canonicalization in lowering would simplify the number of
9428// patterns we have to try to match.
9429multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9430 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009431 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009432 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9433 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9434 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009435 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009436 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009437
Craig Topper5625d242016-07-29 06:06:00 +00009438 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009439 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9440 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9441 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009442 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009443 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009444
9445 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009446 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9447 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009448 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9449
9450 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009451 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
9452 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009453 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009454
9455 // extracted masked scalar math op with insert via movss
9456 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9457 (scalar_to_vector
9458 (X86selects VK1WM:$mask,
9459 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9460 FR32X:$src2),
9461 FR32X:$src0))),
9462 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9463 VK1WM:$mask, v4f32:$src1,
9464 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009465 }
9466}
9467
9468defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9469defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9470defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9471defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9472
9473multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9474 let Predicates = [HasAVX512] in {
9475 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009476 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9477 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9478 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009479 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009480 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009481
9482 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009483 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9484 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9485 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009486 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009487 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009488
9489 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009490 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9491 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009492 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9493
9494 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +00009495 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
9496 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +00009497 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +00009498
9499 // extracted masked scalar math op with insert via movss
9500 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9501 (scalar_to_vector
9502 (X86selects VK1WM:$mask,
9503 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9504 FR64X:$src2),
9505 FR64X:$src0))),
9506 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9507 VK1WM:$mask, v2f64:$src1,
9508 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009509 }
9510}
9511
9512defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9513defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9514defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9515defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;