blob: 658837c83b012d6130fb6f7bf639506eeb5c1d64 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000055#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000057using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000058
Evan Chengb1712452010-01-27 06:25:16 +000059STATISTIC(NumTailCalls, "Number of tail calls");
60
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000061static cl::opt<bool> UseRegMask("x86-use-regmask",
62 cl::desc("Use register masks for x86 calls"));
63
Evan Cheng10e86422008-04-25 19:11:04 +000064// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000065static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000066 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000067
David Greenea5f26012011-02-07 19:36:54 +000068/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
69/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000070/// simple subregister reference. Idx is an index in the 128 bits we
71/// want. It need not be aligned to a 128-bit bounday. That makes
72/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl) {
77 EVT VT = Vec.getValueType();
78 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000079 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000080 int Factor = VT.getSizeInBits()/128;
81 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
82 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000083
84 // Extract from UNDEF is UNDEF.
85 if (Vec.getOpcode() == ISD::UNDEF)
86 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
87
88 if (isa<ConstantSDNode>(Idx)) {
89 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
90
91 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
92 // we can match to VEXTRACTF128.
93 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
94
95 // This is the index of the first element of the 128-bit chunk
96 // we want.
97 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
98 * ElemsPerChunk);
99
100 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000101 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
102 VecIdx);
103
104 return Result;
105 }
106
107 return SDValue();
108}
109
110/// Generate a DAG to put 128-bits into a vector > 128 bits. This
111/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000112/// simple superregister reference. Idx is an index in the 128 bits
113/// we want. It need not be aligned to a 128-bit bounday. That makes
114/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000115static SDValue Insert128BitVector(SDValue Result,
116 SDValue Vec,
117 SDValue Idx,
118 SelectionDAG &DAG,
119 DebugLoc dl) {
120 if (isa<ConstantSDNode>(Idx)) {
121 EVT VT = Vec.getValueType();
122 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
123
124 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000125 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000129 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000130
131 // This is the index of the first element of the 128-bit chunk
132 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000137 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139 return Result;
140 }
141
142 return SDValue();
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000146 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
147 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000148
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 if (is64Bit)
151 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000152 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000153 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000154
Evan Cheng203576a2011-07-20 19:50:42 +0000155 if (Subtarget->isTargetELF())
156 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000157 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000158 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000159 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000160}
161
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000162X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000163 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000164 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000165 X86ScalarSSEf64 = Subtarget->hasSSE2();
166 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000167 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000168
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000169 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000170 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000171
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000172 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000173 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
175 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000176 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000177 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
178 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000179
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 // For 64-bit since we have so many registers use the ILP scheduler, for
181 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000182 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000183 if (Subtarget->is64Bit())
184 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000185 else if (Subtarget->isAtom())
186 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 else
188 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000190
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000191 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000192 // Setup Windows compiler runtime calls.
193 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000194 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000195 setLibcallName(RTLIB::SREM_I64, "_allrem");
196 setLibcallName(RTLIB::UREM_I64, "_aullrem");
197 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000199 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000200 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000202 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
203 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000205 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
206 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 }
208
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000210 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 setUseUnderscoreSetJmp(false);
212 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000213 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 // MS runtime is weird: it exports _setjmp, but longjmp!
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(false);
217 } else {
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(true);
220 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000230
Scott Michelfdc40a02009-02-17 22:15:04 +0000231 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000233 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000235 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
237 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000238
239 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
243 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
248 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000252
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000256 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 // We have an algorithm for SSE2->double, and we turn this into a
258 // 64-bit FILD followed by conditional FADD for other targets.
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 // We have an algorithm for SSE2, and we turn this into a 64-bit
261 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
265 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
266 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
268 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000270 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // SSE has no i16 to fp conversion, only i32
272 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284
Dale Johannesen73328d12007-09-19 23:55:34 +0000285 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
286 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
288 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000289
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
291 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
293 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000295 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000297 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000299 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000302 }
303
304 // Handle FP_TO_UINT by promoting the destination to a larger signed
305 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Cheng25ab6902006-09-08 06:48:29 +0000310 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000313 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000314 // Since AVX is a superset of SSE3, only check for SSE here.
315 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chandler Carruth77821022011-12-24 12:12:34 +0000378 // Promote the i8 variants and force them on up to i32 which has a shorter
379 // encoding.
380 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
381 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
382 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000384 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000389 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000390 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
391 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
392 if (Subtarget->is64Bit())
393 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
394 }
Craig Topper37f21672011-10-11 06:44:02 +0000395
396 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000397 // When promoting the i8 variants, force them to i32 for a shorter
398 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000399 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000400 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
402 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
405 if (Subtarget->is64Bit())
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000407 } else {
408 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
414 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000415 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
417 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000418 }
419
Benjamin Kramer1292c222010-12-04 20:32:23 +0000420 if (Subtarget->hasPOPCNT()) {
421 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
422 } else {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
424 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
426 if (Subtarget->is64Bit())
427 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
428 }
429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
431 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000432
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000433 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000434 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000437 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
439 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
442 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000443 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
445 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000450 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000453
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000454 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
456 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
457 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000459 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
461 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000462 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000463 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
465 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
466 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
467 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000468 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000469 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000470 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
472 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000474 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000479
Craig Topper1accb7e2012-01-10 06:54:16 +0000480 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000482
Eric Christopher9a9d2752010-07-22 02:48:34 +0000483 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000484 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000485
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000486 // On X86 and X86-64, atomic operations are lowered to locked instructions.
487 // Locked instructions, in turn, have implicit fence semantics (all memory
488 // operations are flushed before issuing the locked instruction, and they
489 // are not buffered), so we can fold away the common pattern of
490 // fence-atomic-fence.
491 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000492
Mon P Wang63307c32008-05-05 19:05:59 +0000493 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000494 for (unsigned i = 0, e = 4; i != e; ++i) {
495 MVT VT = IntVTs[i];
496 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
497 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000498 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000499 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000500
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000501 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000502 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000510 }
511
Eli Friedman43f51ae2011-08-26 21:21:21 +0000512 if (Subtarget->hasCmpxchg16b()) {
513 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
514 }
515
Evan Cheng3c992d22006-03-07 02:02:57 +0000516 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000517 if (!Subtarget->isTargetDarwin() &&
518 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000519 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000521 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000522
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
524 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000527 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 setExceptionPointerRegister(X86::RAX);
529 setExceptionSelectorRegister(X86::RDX);
530 } else {
531 setExceptionPointerRegister(X86::EAX);
532 setExceptionSelectorRegister(X86::EDX);
533 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000536
Duncan Sands4a544a72011-09-06 13:37:06 +0000537 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
538 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000541
Nate Begemanacc398c2006-01-25 18:21:52 +0000542 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VASTART , MVT::Other, Custom);
544 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Custom);
547 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Expand);
550 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 }
Evan Chengae642192007-03-02 23:16:35 +0000552
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
554 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000555
556 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000559 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
562 else
563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000565
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000566 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000567 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
570 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571
Evan Cheng223547a2006-01-31 22:28:30 +0000572 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 setOperationAction(ISD::FABS , MVT::f64, Custom);
574 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000575
576 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FNEG , MVT::f64, Custom);
578 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000579
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
582 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000584 // Lower this to FGETSIGNx86 plus an AND.
585 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
586 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
587
Evan Chengd25e9e82006-02-02 00:28:23 +0000588 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FSIN , MVT::f64, Expand);
590 setOperationAction(ISD::FCOS , MVT::f64, Expand);
591 setOperationAction(ISD::FSIN , MVT::f32, Expand);
592 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000593
Chris Lattnera54aa942006-01-29 06:26:08 +0000594 // Expand FP immediates into loads from the stack, except for the special
595 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 addLegalFPImmediate(APFloat(+0.0)); // xorpd
597 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000598 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 // Use SSE for f32, x87 for f64.
600 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
602 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
612 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
614 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615
616 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FSIN , MVT::f32, Expand);
618 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619
Nate Begemane1795842008-02-14 08:57:00 +0000620 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621 addLegalFPImmediate(APFloat(+0.0f)); // xorps
622 addLegalFPImmediate(APFloat(+0.0)); // FLD0
623 addLegalFPImmediate(APFloat(+1.0)); // FLD1
624 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
625 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
626
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000627 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
629 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000630 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000631 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000633 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
635 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
638 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
639 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000641
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000642 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
644 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000645 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000646 addLegalFPImmediate(APFloat(+0.0)); // FLD0
647 addLegalFPImmediate(APFloat(+1.0)); // FLD1
648 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
649 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000650 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
651 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
652 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
653 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000654 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000655
Cameron Zwarich33390842011-07-08 21:39:21 +0000656 // We don't support FMA.
657 setOperationAction(ISD::FMA, MVT::f64, Expand);
658 setOperationAction(ISD::FMA, MVT::f32, Expand);
659
Dale Johannesen59a58732007-08-05 18:49:15 +0000660 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000661 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
663 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
664 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000666 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 addLegalFPImmediate(TmpFlt); // FLD0
668 TmpFlt.changeSign();
669 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000670
671 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000672 APFloat TmpFlt2(+1.0);
673 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
674 &ignored);
675 addLegalFPImmediate(TmpFlt2); // FLD1
676 TmpFlt2.changeSign();
677 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
678 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000679
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000680 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
682 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000684
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000685 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
686 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
687 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
688 setOperationAction(ISD::FRINT, MVT::f80, Expand);
689 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000690 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000691 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000692
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000693 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
695 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FLOG, MVT::f80, Expand);
699 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
701 setOperationAction(ISD::FEXP, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000703
Mon P Wangf007a8b2008-11-06 05:31:54 +0000704 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000705 // (for widening) or expand (for scalarization). Then we will selectively
706 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
708 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
709 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000725 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
726 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000741 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000750 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000760 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000761 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000765 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000766 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
767 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
768 setTruncStoreAction((MVT::SimpleValueType)VT,
769 (MVT::SimpleValueType)InnerVT, Expand);
770 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
771 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000773 }
774
Evan Chengc7ce29b2009-02-13 22:36:38 +0000775 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
776 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000777 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000778 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000780 }
781
Dale Johannesen0488fb62010-09-30 23:57:10 +0000782 // MMX-sized vectors (other than x86mmx) are expected to be expanded
783 // into smaller operations.
784 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
785 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
786 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
787 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
788 setOperationAction(ISD::AND, MVT::v8i8, Expand);
789 setOperationAction(ISD::AND, MVT::v4i16, Expand);
790 setOperationAction(ISD::AND, MVT::v2i32, Expand);
791 setOperationAction(ISD::AND, MVT::v1i64, Expand);
792 setOperationAction(ISD::OR, MVT::v8i8, Expand);
793 setOperationAction(ISD::OR, MVT::v4i16, Expand);
794 setOperationAction(ISD::OR, MVT::v2i32, Expand);
795 setOperationAction(ISD::OR, MVT::v1i64, Expand);
796 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
797 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
798 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
799 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
805 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
806 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
807 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
808 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000809 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
810 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000813
Craig Topper1accb7e2012-01-10 06:54:16 +0000814 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
819 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
820 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
821 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
822 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
823 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
824 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
825 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
826 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
827 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000828 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
830
Craig Topper1accb7e2012-01-10 06:54:16 +0000831 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000833
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000834 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
835 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
837 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
842 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
843 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
844 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
845 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
846 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
847 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
848 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
849 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
850 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
851 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
853 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
854 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
856 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000857
Nadav Rotem354efd82011-09-18 14:57:03 +0000858 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000859 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
860 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
861 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000862
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
865 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000868
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
874
Evan Cheng2c3ae372006-04-12 21:21:57 +0000875 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
877 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000878 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000879 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000881 // Do not attempt to custom lower non-128-bit vectors
882 if (!VT.is128BitVector())
883 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR,
885 VT.getSimpleVT().SimpleTy, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
889 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000890 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000891
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
894 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
896 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
897 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000898
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
901 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000902 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000903
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000904 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
906 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000907 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000908
909 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000910 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000911 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000912
Owen Andersond6662ad2009-08-10 20:46:15 +0000913 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000923 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000926
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
929 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
930 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
931 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
934 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000935 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000936
Craig Topperd0a31172012-01-10 06:37:29 +0000937 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000938 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
939 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
940 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
941 setOperationAction(ISD::FRINT, MVT::f32, Legal);
942 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
943 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
944 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
945 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
946 setOperationAction(ISD::FRINT, MVT::f64, Legal);
947 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
948
Nate Begeman14d12ca2008-02-11 04:19:36 +0000949 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000952 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000957
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958 // i8 and i16 vectors are custom , because the source register and source
959 // source memory operand types are not the same width. f32 vectors are
960 // custom since the immediate controlling the insert encodes additional
961 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971
Pete Coopera77214a2011-11-14 19:38:42 +0000972 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000973 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000975 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 }
978 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000979
Craig Topper1accb7e2012-01-10 06:54:16 +0000980 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000981 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000988 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989
990 if (Subtarget->hasAVX2()) {
991 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
998 } else {
999 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1006 }
Nadav Rotem43012222011-05-11 08:12:09 +00001007 }
1008
Craig Topperd0a31172012-01-10 06:37:29 +00001009 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001010 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001011
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001012 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001013 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1014 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001019
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1022 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1039 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001040 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1054
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001055 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001056 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057
Duncan Sands28b77e92011-09-06 19:07:46 +00001058 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1059 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001062
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001063 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1064 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1066
Craig Topperaaa643c2011-11-09 07:28:55 +00001067 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1068 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001071
Craig Topperaaa643c2011-11-09 07:28:55 +00001072 if (Subtarget->hasAVX2()) {
1073 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1074 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1075 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1076 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001077
Craig Topperaaa643c2011-11-09 07:28:55 +00001078 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1079 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1080 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1081 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001082
Craig Topperaaa643c2011-11-09 07:28:55 +00001083 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1084 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1085 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001086 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001087
1088 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001089
1090 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1094 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1095
1096 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001097 } else {
1098 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1099 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1100 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1101 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1102
1103 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1104 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1105 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1106 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1107
1108 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1109 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1110 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1111 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001112
1113 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1117 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1118
1119 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001120 }
Craig Topper13894fa2011-08-24 06:14:18 +00001121
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001123 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1125 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1126 EVT VT = SVT;
1127
1128 // Extract subvector is special because the value type
1129 // (result) is 128-bit but the source is 256-bit wide.
1130 if (VT.is128BitVector())
1131 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1132
1133 // Do not attempt to custom lower other non-256-bit vectors
1134 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001135 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001136
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001137 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1138 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1139 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1140 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001141 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001142 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001143 }
1144
David Greene54d8eba2011-01-27 22:38:56 +00001145 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1147 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1148 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001149
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150 // Do not attempt to promote non-256-bit vectors
1151 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001152 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153
1154 setOperationAction(ISD::AND, SVT, Promote);
1155 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1156 setOperationAction(ISD::OR, SVT, Promote);
1157 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1158 setOperationAction(ISD::XOR, SVT, Promote);
1159 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::LOAD, SVT, Promote);
1161 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1162 setOperationAction(ISD::SELECT, SVT, Promote);
1163 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001164 }
David Greene9b9838d2009-06-29 16:47:10 +00001165 }
1166
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001167 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1168 // of this type with custom code.
1169 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1170 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001171 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1172 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001173 }
1174
Evan Cheng6be2c582006-04-05 23:38:46 +00001175 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001177
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001178
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1180 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001181 //
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // FIXME: We really should do custom legalization for addition and
1183 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1184 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001185 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1186 // Add/Sub/Mul with overflow operations are custom lowered.
1187 MVT VT = IntVTs[i];
1188 setOperationAction(ISD::SADDO, VT, Custom);
1189 setOperationAction(ISD::UADDO, VT, Custom);
1190 setOperationAction(ISD::SSUBO, VT, Custom);
1191 setOperationAction(ISD::USUBO, VT, Custom);
1192 setOperationAction(ISD::SMULO, VT, Custom);
1193 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001194 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001195
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001196 // There are no 8-bit 3-address imul/mul instructions
1197 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1198 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001199
Evan Chengd54f2d52009-03-31 19:38:51 +00001200 if (!Subtarget->is64Bit()) {
1201 // These libcalls are not available in 32-bit.
1202 setLibcallName(RTLIB::SHL_I128, 0);
1203 setLibcallName(RTLIB::SRL_I128, 0);
1204 setLibcallName(RTLIB::SRA_I128, 0);
1205 }
1206
Evan Cheng206ee9d2006-07-07 08:33:52 +00001207 // We have target-specific dag combine patterns for the following nodes:
1208 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001209 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001210 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001211 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001212 setTargetDAGCombine(ISD::SHL);
1213 setTargetDAGCombine(ISD::SRA);
1214 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001215 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001216 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001218 setTargetDAGCombine(ISD::FADD);
1219 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001221 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001222 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001223 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001224 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001225 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001226 if (Subtarget->is64Bit())
1227 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001228 if (Subtarget->hasBMI())
1229 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001230
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001231 computeRegisterProperties();
1232
Evan Cheng05219282011-01-06 06:52:41 +00001233 // On Darwin, -Os means optimize for size without hurting performance,
1234 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001235 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001236 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001237 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1239 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1240 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001241 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001242 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001243
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001244 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001245}
1246
Scott Michel5b8f82e2008-03-10 15:42:14 +00001247
Duncan Sands28b77e92011-09-06 19:07:46 +00001248EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1249 if (!VT.isVector()) return MVT::i8;
1250 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001251}
1252
1253
Evan Cheng29286502008-01-23 23:17:41 +00001254/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1255/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001256static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001257 if (MaxAlign == 16)
1258 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001259 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001260 if (VTy->getBitWidth() == 128)
1261 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001262 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001263 unsigned EltAlign = 0;
1264 getMaxByValAlign(ATy->getElementType(), EltAlign);
1265 if (EltAlign > MaxAlign)
1266 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001267 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001268 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1269 unsigned EltAlign = 0;
1270 getMaxByValAlign(STy->getElementType(i), EltAlign);
1271 if (EltAlign > MaxAlign)
1272 MaxAlign = EltAlign;
1273 if (MaxAlign == 16)
1274 break;
1275 }
1276 }
1277 return;
1278}
1279
1280/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1281/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001282/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1283/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001284unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001285 if (Subtarget->is64Bit()) {
1286 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001287 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001288 if (TyAlign > 8)
1289 return TyAlign;
1290 return 8;
1291 }
1292
Evan Cheng29286502008-01-23 23:17:41 +00001293 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001294 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001295 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001296 return Align;
1297}
Chris Lattner2b02a442007-02-25 08:29:00 +00001298
Evan Chengf0df0312008-05-15 08:39:06 +00001299/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001300/// and store operations as a result of memset, memcpy, and memmove
1301/// lowering. If DstAlign is zero that means it's safe to destination
1302/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1303/// means there isn't a need to check it against alignment requirement,
1304/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001305/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001306/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1307/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1308/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001309/// It returns EVT::Other if the type should be determined using generic
1310/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001311EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001312X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1313 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001314 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001316 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001317 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1318 // linux. This is because the stack realignment code can't handle certain
1319 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001320 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001321 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001322 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001323 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 (Subtarget->isUnalignedMemAccessFast() ||
1325 ((DstAlign == 0 || DstAlign >= 16) &&
1326 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001327 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001328 if (Subtarget->getStackAlignment() >= 32) {
1329 if (Subtarget->hasAVX2())
1330 return MVT::v8i32;
1331 if (Subtarget->hasAVX())
1332 return MVT::v8f32;
1333 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001334 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001335 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001339 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001341 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001342 // Do not use f64 to lower memcpy if source is string constant. It's
1343 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001344 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001345 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001346 }
Evan Chengf0df0312008-05-15 08:39:06 +00001347 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 return MVT::i64;
1349 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001350}
1351
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001352/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1353/// current function. The returned value is a member of the
1354/// MachineJumpTableInfo::JTEntryKind enum.
1355unsigned X86TargetLowering::getJumpTableEncoding() const {
1356 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1357 // symbol.
1358 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1359 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001360 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001361
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001362 // Otherwise, use the normal jump table encoding heuristics.
1363 return TargetLowering::getJumpTableEncoding();
1364}
1365
Chris Lattnerc64daab2010-01-26 05:02:42 +00001366const MCExpr *
1367X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1368 const MachineBasicBlock *MBB,
1369 unsigned uid,MCContext &Ctx) const{
1370 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1371 Subtarget->isPICStyleGOT());
1372 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1373 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001374 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1375 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001376}
1377
Evan Chengcc415862007-11-09 01:32:10 +00001378/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1379/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001380SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001381 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001382 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001383 // This doesn't have DebugLoc associated with it, but is not really the
1384 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001385 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001386 return Table;
1387}
1388
Chris Lattner589c6f62010-01-26 06:28:43 +00001389/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1390/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1391/// MCExpr.
1392const MCExpr *X86TargetLowering::
1393getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1394 MCContext &Ctx) const {
1395 // X86-64 uses RIP relative addressing based on the jump table label.
1396 if (Subtarget->isPICStyleRIPRel())
1397 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1398
1399 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001400 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001401}
1402
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001403// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001404std::pair<const TargetRegisterClass*, uint8_t>
1405X86TargetLowering::findRepresentativeClass(EVT VT) const{
1406 const TargetRegisterClass *RRC = 0;
1407 uint8_t Cost = 1;
1408 switch (VT.getSimpleVT().SimpleTy) {
1409 default:
1410 return TargetLowering::findRepresentativeClass(VT);
1411 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1412 RRC = (Subtarget->is64Bit()
1413 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1414 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001415 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001416 RRC = X86::VR64RegisterClass;
1417 break;
1418 case MVT::f32: case MVT::f64:
1419 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1420 case MVT::v4f32: case MVT::v2f64:
1421 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1422 case MVT::v4f64:
1423 RRC = X86::VR128RegisterClass;
1424 break;
1425 }
1426 return std::make_pair(RRC, Cost);
1427}
1428
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001429bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1430 unsigned &Offset) const {
1431 if (!Subtarget->isTargetLinux())
1432 return false;
1433
1434 if (Subtarget->is64Bit()) {
1435 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1436 Offset = 0x28;
1437 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1438 AddressSpace = 256;
1439 else
1440 AddressSpace = 257;
1441 } else {
1442 // %gs:0x14 on i386
1443 Offset = 0x14;
1444 AddressSpace = 256;
1445 }
1446 return true;
1447}
1448
1449
Chris Lattner2b02a442007-02-25 08:29:00 +00001450//===----------------------------------------------------------------------===//
1451// Return Value Calling Convention Implementation
1452//===----------------------------------------------------------------------===//
1453
Chris Lattner59ed56b2007-02-28 04:55:35 +00001454#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001455
Michael J. Spencerec38de22010-10-10 22:04:20 +00001456bool
Eric Christopher471e4222011-06-08 23:55:35 +00001457X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1458 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001460 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001462 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001463 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001464 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001465}
1466
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467SDValue
1468X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001469 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001470 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001471 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001472 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001473 MachineFunction &MF = DAG.getMachineFunction();
1474 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475
Chris Lattner9774c912007-02-27 05:28:59 +00001476 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001477 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001478 RVLocs, *DAG.getContext());
1479 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001480
Evan Chengdcea1632010-02-04 02:40:39 +00001481 // Add the regs to the liveout set for the function.
1482 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1483 for (unsigned i = 0; i != RVLocs.size(); ++i)
1484 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1485 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001486
Dan Gohman475871a2008-07-27 21:46:04 +00001487 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001490 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1491 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001492 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1493 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001494
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001495 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001496 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1497 CCValAssign &VA = RVLocs[i];
1498 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001499 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 EVT ValVT = ValToCopy.getValueType();
1501
Dale Johannesenc4510512010-09-24 19:05:48 +00001502 // If this is x86-64, and we disabled SSE, we can't return FP values,
1503 // or SSE or MMX vectors.
1504 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1505 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001506 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001507 report_fatal_error("SSE register return with SSE disabled");
1508 }
1509 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1510 // llvm-gcc has never done it right and no one has noticed, so this
1511 // should be OK for now.
1512 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001513 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001514 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1517 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (VA.getLocReg() == X86::ST0 ||
1519 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001520 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1521 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001522 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001523 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001524 RetOps.push_back(ValToCopy);
1525 // Don't emit a copytoreg.
1526 continue;
1527 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001528
Evan Cheng242b38b2009-02-23 09:03:22 +00001529 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1530 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001531 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001532 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001534 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001535 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1536 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 // If we don't have SSE2 available, convert to v4f32 so the generated
1538 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001539 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001540 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001541 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001542 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001543 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001544
Dale Johannesendd64c412009-02-04 00:33:20 +00001545 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001546 Flag = Chain.getValue(1);
1547 }
Dan Gohman61a92132008-04-21 23:59:07 +00001548
1549 // The x86-64 ABI for returning structs by value requires that we copy
1550 // the sret argument into %rax for the return. We saved the argument into
1551 // a virtual register in the entry block, so now we copy the value out
1552 // and into %rax.
1553 if (Subtarget->is64Bit() &&
1554 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1555 MachineFunction &MF = DAG.getMachineFunction();
1556 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1557 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001558 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001559 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001560 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001561
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001564
1565 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001566 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001568
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps[0] = Chain; // Update chain.
1570
1571 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001572 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001573 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
1575 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001576 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001577}
1578
Evan Cheng3d2125c2010-11-30 23:55:39 +00001579bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1580 if (N->getNumValues() != 1)
1581 return false;
1582 if (!N->hasNUsesOfValue(1, 0))
1583 return false;
1584
1585 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001586 if (Copy->getOpcode() != ISD::CopyToReg &&
1587 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001589
1590 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001591 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001592 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 if (UI->getOpcode() != X86ISD::RET_FLAG)
1594 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001595 HasRet = true;
1596 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599}
1600
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001601EVT
1602X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001603 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001604 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001605 // TODO: Is this also valid on 32-bit?
1606 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607 ReturnMVT = MVT::i8;
1608 else
1609 ReturnMVT = MVT::i32;
1610
1611 EVT MinVT = getRegisterType(Context, ReturnMVT);
1612 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001613}
1614
Dan Gohman98ca4f22009-08-05 01:29:28 +00001615/// LowerCallResult - Lower the result values of a call into the
1616/// appropriate copies out of appropriate physical registers.
1617///
1618SDValue
1619X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001620 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621 const SmallVectorImpl<ISD::InputArg> &Ins,
1622 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001623 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001624
Chris Lattnere32bbf62007-02-28 07:09:55 +00001625 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001626 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001627 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001628 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1629 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001631
Chris Lattner3085e152007-02-25 08:59:22 +00001632 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001633 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001634 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001635 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001636
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001638 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001639 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001640 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001641 }
1642
Evan Cheng79fb3b42009-02-20 20:43:02 +00001643 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001644
1645 // If this is a call to a function that returns an fp value on the floating
1646 // point stack, we must guarantee the the value is popped from the stack, so
1647 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001648 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001649 // instead.
1650 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1651 // If we prefer to use the value in xmm registers, copy it out as f80 and
1652 // use a truncate to move it from fp stack reg to xmm reg.
1653 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001654 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001655 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1656 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001657 Val = Chain.getValue(0);
1658
1659 // Round the f80 to the right size, which also moves it to the appropriate
1660 // xmm register.
1661 if (CopyVT != VA.getValVT())
1662 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1663 // This truncation won't change the value.
1664 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001665 } else {
1666 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1667 CopyVT, InFlag).getValue(1);
1668 Val = Chain.getValue(0);
1669 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001670 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001672 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001675}
1676
1677
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001678//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001679// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001681// StdCall calling convention seems to be standard for many Windows' API
1682// routines and around. It differs from C calling convention just a little:
1683// callee should clean up the stack, not caller. Symbols should be also
1684// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// For info on fast calling convention see Fast Calling Convention (tail call)
1686// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001689/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1691 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001692 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001695}
1696
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001697/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001698/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699static bool
1700ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1701 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001702 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001703
Dan Gohman98ca4f22009-08-05 01:29:28 +00001704 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001705}
1706
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001707/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1708/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001709/// the specific parameter attribute. The copy will be passed as a byval
1710/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001711static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001712CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1714 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001715 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001716
Dale Johannesendd64c412009-02-04 00:33:20 +00001717 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001718 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001719 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001720}
1721
Chris Lattner29689432010-03-11 00:22:57 +00001722/// IsTailCallConvention - Return true if the calling convention is one that
1723/// supports tail call optimization.
1724static bool IsTailCallConvention(CallingConv::ID CC) {
1725 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1726}
1727
Evan Cheng485fafc2011-03-21 01:19:09 +00001728bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001729 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001730 return false;
1731
1732 CallSite CS(CI);
1733 CallingConv::ID CalleeCC = CS.getCallingConv();
1734 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1735 return false;
1736
1737 return true;
1738}
1739
Evan Cheng0c439eb2010-01-27 00:07:07 +00001740/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1741/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001742static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1743 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001744 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001745}
1746
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747SDValue
1748X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001749 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001750 const SmallVectorImpl<ISD::InputArg> &Ins,
1751 DebugLoc dl, SelectionDAG &DAG,
1752 const CCValAssign &VA,
1753 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001754 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001755 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001757 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1758 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001759 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001760 EVT ValVT;
1761
1762 // If value is passed by pointer we have address passed instead of the value
1763 // itself.
1764 if (VA.getLocInfo() == CCValAssign::Indirect)
1765 ValVT = VA.getLocVT();
1766 else
1767 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001768
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001769 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001770 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // In case of tail call optimization mark all arguments mutable. Since they
1772 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001773 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001774 unsigned Bytes = Flags.getByValSize();
1775 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1776 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 return DAG.getFrameIndex(FI, getPointerTy());
1778 } else {
1779 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001780 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1782 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001783 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001784 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001785 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001786}
1787
Dan Gohman475871a2008-07-27 21:46:04 +00001788SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001789X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001790 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 bool isVarArg,
1792 const SmallVectorImpl<ISD::InputArg> &Ins,
1793 DebugLoc dl,
1794 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001795 SmallVectorImpl<SDValue> &InVals)
1796 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001797 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001798 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001799
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 const Function* Fn = MF.getFunction();
1801 if (Fn->hasExternalLinkage() &&
1802 Subtarget->isTargetCygMing() &&
1803 Fn->getName() == "main")
1804 FuncInfo->setForceFramePointer(true);
1805
Evan Cheng1bc78042006-04-26 01:20:17 +00001806 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001807 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001808 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001809 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001810
Chris Lattner29689432010-03-11 00:22:57 +00001811 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1812 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001813
Chris Lattner638402b2007-02-28 07:00:42 +00001814 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001815 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001816 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001817 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001818
1819 // Allocate shadow area for Win64
1820 if (IsWin64) {
1821 CCInfo.AllocateStack(32, 8);
1822 }
1823
Duncan Sands45907662010-10-31 13:21:44 +00001824 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001825
Chris Lattnerf39f7712007-02-28 05:46:49 +00001826 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001827 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001828 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1829 CCValAssign &VA = ArgLocs[i];
1830 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1831 // places.
1832 assert(VA.getValNo() != LastVal &&
1833 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001834 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001836
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001838 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001839 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001847 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001848 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1849 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001850 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001851 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001852 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001853 RC = X86::VR64RegisterClass;
1854 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001855 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001856
Devang Patel68e6bee2011-02-21 23:21:26 +00001857 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001858 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Chris Lattnerf39f7712007-02-28 05:46:49 +00001860 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1861 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1862 // right size.
1863 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001864 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001865 DAG.getValueType(VA.getValVT()));
1866 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001867 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001868 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001870 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001872 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001873 // Handle MMX values passed in XMM regs.
1874 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001875 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1876 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001877 } else
1878 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001879 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 } else {
1881 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001883 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884
1885 // If value is passed via pointer - do a load.
1886 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001887 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001888 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001889
Dan Gohman98ca4f22009-08-05 01:29:28 +00001890 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001891 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001892
Dan Gohman61a92132008-04-21 23:59:07 +00001893 // The x86-64 ABI for returning structs by value requires that we copy
1894 // the sret argument into %rax for the return. Save the argument into
1895 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001896 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001897 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1898 unsigned Reg = FuncInfo->getSRetReturnReg();
1899 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001901 FuncInfo->setSRetReturnReg(Reg);
1902 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001903 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001905 }
1906
Chris Lattnerf39f7712007-02-28 05:46:49 +00001907 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001908 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001909 if (FuncIsMadeTailCallSafe(CallConv,
1910 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001911 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001912
Evan Cheng1bc78042006-04-26 01:20:17 +00001913 // If the function takes variable number of arguments, make a frame index for
1914 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001915 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001916 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1917 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001918 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001919 }
1920 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001921 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1922
1923 // FIXME: We should really autogenerate these arrays
1924 static const unsigned GPR64ArgRegsWin64[] = {
1925 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001926 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 static const unsigned GPR64ArgRegs64Bit[] = {
1928 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1929 };
1930 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1932 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1933 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001934 const unsigned *GPR64ArgRegs;
1935 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001936
1937 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 // The XMM registers which might contain var arg parameters are shadowed
1939 // in their paired GPR. So we only need to save the GPR to their home
1940 // slots.
1941 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 } else {
1944 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1945 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001946
Chad Rosier30450e82011-12-22 22:35:21 +00001947 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1948 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 }
1950 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1951 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001952
Devang Patel578efa92009-06-05 21:57:13 +00001953 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001954 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001955 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001956 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1957 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001958 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001959 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 // Kernel mode asks for SSE to be disabled, so don't push them
1962 // on the stack.
1963 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001964
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001965 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001966 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001967 // Get to the caller-allocated home save location. Add 8 to account
1968 // for the return address.
1969 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001970 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001971 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001972 // Fixup to set vararg frame on shadow area (4 x i64).
1973 if (NumIntRegs < 4)
1974 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975 } else {
1976 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001977 // registers, then we must store them to their spots on the stack so
1978 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001979 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1980 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1981 FuncInfo->setRegSaveFrameIndex(
1982 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001983 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001985
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001988 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1989 getPointerTy());
1990 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001992 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1993 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001994 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001995 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001997 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001998 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001999 MachinePointerInfo::getFixedStack(
2000 FuncInfo->getRegSaveFrameIndex(), Offset),
2001 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002002 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002003 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002004 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002005
Dan Gohmanface41a2009-08-16 21:24:25 +00002006 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2007 // Now store the XMM (fp + vector) parameter registers.
2008 SmallVector<SDValue, 11> SaveXMMOps;
2009 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002010
Devang Patel68e6bee2011-02-21 23:21:26 +00002011 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2013 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002014
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2016 FuncInfo->getRegSaveFrameIndex()));
2017 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2018 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002019
Dan Gohmanface41a2009-08-16 21:24:25 +00002020 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002021 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002022 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002023 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2024 SaveXMMOps.push_back(Val);
2025 }
2026 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2027 MVT::Other,
2028 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002029 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002030
2031 if (!MemOps.empty())
2032 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2033 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002034 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002035 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002036
Gordon Henriksen86737662008-01-05 16:56:59 +00002037 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002038 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2039 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002040 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002041 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002043 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002044 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2045 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 // RegSaveFrameIndex is X86-64 only.
2051 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002052 if (CallConv == CallingConv::X86_FastCall ||
2053 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 // fastcc functions can't have varargs.
2055 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 }
Evan Cheng25caf632006-05-23 21:06:34 +00002057
Rafael Espindola76927d752011-08-30 19:39:58 +00002058 FuncInfo->setArgumentStackSize(StackSize);
2059
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002061}
2062
Dan Gohman475871a2008-07-27 21:46:04 +00002063SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002064X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2065 SDValue StackPtr, SDValue Arg,
2066 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002067 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002068 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002069 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002071 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002072 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002073 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002074
2075 return DAG.getStore(Chain, dl, Arg, PtrOff,
2076 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002077 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002078}
2079
Bill Wendling64e87322009-01-16 19:25:27 +00002080/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002081/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002082SDValue
2083X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002084 SDValue &OutRetAddr, SDValue Chain,
2085 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002088 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002090
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002092 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002093 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002094 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095}
2096
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002097/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002098/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002099static SDValue
2100EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002101 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002102 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 // Store the return address to the appropriate stack slot.
2104 if (!FPDiff) return Chain;
2105 // Calculate the new stack slot for the return address.
2106 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002108 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002110 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002111 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002112 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002113 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002114 return Chain;
2115}
2116
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002118X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002119 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002120 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002122 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 const SmallVectorImpl<ISD::InputArg> &Ins,
2124 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002125 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 MachineFunction &MF = DAG.getMachineFunction();
2127 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002128 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002129 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002131 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132
Nick Lewycky22de16d2012-01-19 00:34:10 +00002133 if (MF.getTarget().Options.DisableTailCalls)
2134 isTailCall = false;
2135
Evan Cheng5f941932010-02-05 02:21:12 +00002136 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002137 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002138 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2139 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002140 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002141
2142 // Sibcalls are automatically detected tailcalls which do not require
2143 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002144 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002145 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002146
2147 if (isTailCall)
2148 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002149 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002150
Chris Lattner29689432010-03-11 00:22:57 +00002151 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2152 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002153
Chris Lattner638402b2007-02-28 07:00:42 +00002154 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002155 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002156 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002157 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002158
2159 // Allocate shadow area for Win64
2160 if (IsWin64) {
2161 CCInfo.AllocateStack(32, 8);
2162 }
2163
Duncan Sands45907662010-10-31 13:21:44 +00002164 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002165
Chris Lattner423c5f42007-02-28 05:31:48 +00002166 // Get a count of how many bytes are to be pushed on the stack.
2167 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002168 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002169 // This is a sibcall. The memory operands are available in caller's
2170 // own caller's stack.
2171 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002172 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2173 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002177 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002179 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002180 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2181 FPDiff = NumBytesCallerPushed - NumBytes;
2182
2183 // Set the delta of movement of the returnaddr stackslot.
2184 // But only set if delta is greater than previous delta.
2185 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2186 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2187 }
2188
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 if (!IsSibcall)
2190 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002191
Dan Gohman475871a2008-07-27 21:46:04 +00002192 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002193 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002194 if (isTailCall && FPDiff)
2195 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2196 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2199 SmallVector<SDValue, 8> MemOpChains;
2200 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002201
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202 // Walk the register/memloc assignments, inserting copies/loads. In the case
2203 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002204 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2205 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002206 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002207 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002208 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002209 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002210
Chris Lattner423c5f42007-02-28 05:31:48 +00002211 // Promote the value if needed.
2212 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002213 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002214 case CCValAssign::Full: break;
2215 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002216 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 break;
2218 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002219 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 break;
2221 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2223 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002224 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002225 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2226 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002227 } else
2228 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2229 break;
2230 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002231 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 case CCValAssign::Indirect: {
2234 // Store the argument.
2235 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002236 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002237 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002238 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002239 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002240 Arg = SpillSlot;
2241 break;
2242 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002243 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002244
Chris Lattner423c5f42007-02-28 05:31:48 +00002245 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002246 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2247 if (isVarArg && IsWin64) {
2248 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2249 // shadow reg if callee is a varargs function.
2250 unsigned ShadowReg = 0;
2251 switch (VA.getLocReg()) {
2252 case X86::XMM0: ShadowReg = X86::RCX; break;
2253 case X86::XMM1: ShadowReg = X86::RDX; break;
2254 case X86::XMM2: ShadowReg = X86::R8; break;
2255 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002256 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002257 if (ShadowReg)
2258 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002259 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002260 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002261 assert(VA.isMemLoc());
2262 if (StackPtr.getNode() == 0)
2263 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2264 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2265 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002266 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002267 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002268
Evan Cheng32fe1032006-05-25 00:59:30 +00002269 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002271 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272
Evan Cheng347d5f72006-04-28 21:29:37 +00002273 // Build a sequence of copy-to-reg nodes chained together with token chain
2274 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002275 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002276 // Tail call byval lowering might overwrite argument registers so in case of
2277 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002278 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002280 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002281 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 InFlag = Chain.getValue(1);
2283 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002284
Chris Lattner88e1fd52009-07-09 04:24:46 +00002285 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002286 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2287 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002288 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002289 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2290 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002291 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 InFlag);
2293 InFlag = Chain.getValue(1);
2294 } else {
2295 // If we are tail calling and generating PIC/GOT style code load the
2296 // address of the callee into ECX. The value in ecx is used as target of
2297 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2298 // for tail calls on PIC/GOT architectures. Normally we would just put the
2299 // address of GOT into ebx and then call target@PLT. But for tail calls
2300 // ebx would be restored (since ebx is callee saved) before jumping to the
2301 // target@PLT.
2302
2303 // Note: The actual moving to ECX is done further down.
2304 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2305 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2306 !G->getGlobal()->hasProtectedVisibility())
2307 Callee = LowerGlobalAddress(Callee, DAG);
2308 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002309 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002310 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002311 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002312
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002313 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002314 // From AMD64 ABI document:
2315 // For calls that may call functions that use varargs or stdargs
2316 // (prototype-less calls or calls to functions containing ellipsis (...) in
2317 // the declaration) %al is used as hidden argument to specify the number
2318 // of SSE registers used. The contents of %al do not need to match exactly
2319 // the number of registers, but must be an ubound on the number of SSE
2320 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002321
Gordon Henriksen86737662008-01-05 16:56:59 +00002322 // Count the number of XMM registers allocated.
2323 static const unsigned XMMArgRegs[] = {
2324 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2325 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2326 };
2327 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002328 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002329 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002330
Dale Johannesendd64c412009-02-04 00:33:20 +00002331 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002332 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 InFlag = Chain.getValue(1);
2334 }
2335
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002336
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002337 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002338 if (isTailCall) {
2339 // Force all the incoming stack arguments to be loaded from the stack
2340 // before any new outgoing arguments are stored to the stack, because the
2341 // outgoing stack slots may alias the incoming argument stack slots, and
2342 // the alias isn't otherwise explicit. This is slightly more conservative
2343 // than necessary, because it means that each store effectively depends
2344 // on every argument instead of just those arguments it would clobber.
2345 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2346
Dan Gohman475871a2008-07-27 21:46:04 +00002347 SmallVector<SDValue, 8> MemOpChains2;
2348 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002349 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002350 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002351 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002352 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002353 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2354 CCValAssign &VA = ArgLocs[i];
2355 if (VA.isRegLoc())
2356 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002357 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002358 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002359 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002360 // Create frame index.
2361 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002362 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002363 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002364 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002365
Duncan Sands276dcbd2008-03-21 09:14:45 +00002366 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002367 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002368 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002369 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002370 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002371 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002372 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002373
Dan Gohman98ca4f22009-08-05 01:29:28 +00002374 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2375 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002376 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002378 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002379 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002381 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002382 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002383 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002384 }
2385 }
2386
2387 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002388 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002389 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002390
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 // Copy arguments to their registers.
2392 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002393 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002394 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002395 InFlag = Chain.getValue(1);
2396 }
Dan Gohman475871a2008-07-27 21:46:04 +00002397 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002398
Gordon Henriksen86737662008-01-05 16:56:59 +00002399 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002400 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002401 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002402 }
2403
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002404 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2405 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2406 // In the 64-bit large code model, we have to make all calls
2407 // through a register, since the call instruction's 32-bit
2408 // pc-relative offset may not be large enough to hold the whole
2409 // address.
2410 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002411 // If the callee is a GlobalAddress node (quite common, every direct call
2412 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2413 // it.
2414
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002415 // We should use extra load for direct calls to dllimported functions in
2416 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002417 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002418 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002420 bool ExtraLoad = false;
2421 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002422
Chris Lattner48a7d022009-07-09 05:02:21 +00002423 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2424 // external symbols most go through the PLT in PIC mode. If the symbol
2425 // has hidden or protected visibility, or if it is static or local, then
2426 // we don't need to use the PLT - we can directly call it.
2427 if (Subtarget->isTargetELF() &&
2428 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002429 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002430 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002431 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002432 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002433 (!Subtarget->getTargetTriple().isMacOSX() ||
2434 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 // PC-relative references to external symbols should go through $stub,
2436 // unless we're building with the leopard linker or later, which
2437 // automatically synthesizes these stubs.
2438 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002439 } else if (Subtarget->isPICStyleRIPRel() &&
2440 isa<Function>(GV) &&
2441 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2442 // If the function is marked as non-lazy, generate an indirect call
2443 // which loads from the GOT directly. This avoids runtime overhead
2444 // at the cost of eager binding (and one extra byte of encoding).
2445 OpFlags = X86II::MO_GOTPCREL;
2446 WrapperKind = X86ISD::WrapperRIP;
2447 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002448 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002449
Devang Patel0d881da2010-07-06 22:08:15 +00002450 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002451 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002452
2453 // Add a wrapper if needed.
2454 if (WrapperKind != ISD::DELETED_NODE)
2455 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2456 // Add extra indirection if needed.
2457 if (ExtraLoad)
2458 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2459 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002460 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002461 }
Bill Wendling056292f2008-09-16 21:48:12 +00002462 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 unsigned char OpFlags = 0;
2464
Evan Cheng1bf891a2010-12-01 22:59:46 +00002465 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2466 // external symbols should go through the PLT.
2467 if (Subtarget->isTargetELF() &&
2468 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2469 OpFlags = X86II::MO_PLT;
2470 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002471 (!Subtarget->getTargetTriple().isMacOSX() ||
2472 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002473 // PC-relative references to external symbols should go through $stub,
2474 // unless we're building with the leopard linker or later, which
2475 // automatically synthesizes these stubs.
2476 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002477 }
Eric Christopherfd179292009-08-27 18:07:15 +00002478
Chris Lattner48a7d022009-07-09 05:02:21 +00002479 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2480 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002481 }
2482
Chris Lattnerd96d0722007-02-25 06:40:16 +00002483 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002484 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002485 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002486
Evan Chengf22f9b32010-02-06 03:28:46 +00002487 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002488 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2489 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002490 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002491 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002492
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002493 Ops.push_back(Chain);
2494 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002495
Dan Gohman98ca4f22009-08-05 01:29:28 +00002496 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002498
Gordon Henriksen86737662008-01-05 16:56:59 +00002499 // Add argument registers to the end of the list so that they are known live
2500 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002501 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2502 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2503 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002504
Evan Cheng586ccac2008-03-18 23:36:35 +00002505 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002506 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002507 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2508
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002509 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002510 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002511 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002512
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002513 // Experimental: Add a register mask operand representing the call-preserved
2514 // registers.
2515 if (UseRegMask) {
2516 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2517 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2518 Ops.push_back(DAG.getRegisterMask(Mask));
2519 }
2520
Gabor Greifba36cb52008-08-28 21:40:38 +00002521 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002522 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002523
Dan Gohman98ca4f22009-08-05 01:29:28 +00002524 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002525 // We used to do:
2526 //// If this is the first return lowered for this function, add the regs
2527 //// to the liveout set for the function.
2528 // This isn't right, although it's probably harmless on x86; liveouts
2529 // should be computed from returns not tail calls. Consider a void
2530 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 return DAG.getNode(X86ISD::TC_RETURN, dl,
2532 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 }
2534
Dale Johannesenace16102009-02-03 19:33:06 +00002535 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002536 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002537
Chris Lattner2d297092006-05-23 18:50:38 +00002538 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002539 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002540 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2541 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002542 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002543 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2544 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002545 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002546 // pops the hidden struct pointer, so we have to push it back.
2547 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002548 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002549 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002550 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002551 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002552
Gordon Henriksenae636f82008-01-03 16:47:34 +00002553 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002554 if (!IsSibcall) {
2555 Chain = DAG.getCALLSEQ_END(Chain,
2556 DAG.getIntPtrConstant(NumBytes, true),
2557 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2558 true),
2559 InFlag);
2560 InFlag = Chain.getValue(1);
2561 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002562
Chris Lattner3085e152007-02-25 08:59:22 +00002563 // Handle result values, copying them out of physregs into vregs that we
2564 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2566 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002567}
2568
Evan Cheng25ab6902006-09-08 06:48:29 +00002569
2570//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002571// Fast Calling Convention (tail call) implementation
2572//===----------------------------------------------------------------------===//
2573
2574// Like std call, callee cleans arguments, convention except that ECX is
2575// reserved for storing the tail called function address. Only 2 registers are
2576// free for argument passing (inreg). Tail call optimization is performed
2577// provided:
2578// * tailcallopt is enabled
2579// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002580// On X86_64 architecture with GOT-style position independent code only local
2581// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002582// To keep the stack aligned according to platform abi the function
2583// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2584// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002585// If a tail called function callee has more arguments than the caller the
2586// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002587// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002588// original REtADDR, but before the saved framepointer or the spilled registers
2589// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2590// stack layout:
2591// arg1
2592// arg2
2593// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002594// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// move area ]
2596// (possible EBP)
2597// ESI
2598// EDI
2599// local1 ..
2600
2601/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2602/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002603unsigned
2604X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2605 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002606 MachineFunction &MF = DAG.getMachineFunction();
2607 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002608 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002609 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002610 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002611 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002612 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2614 // Number smaller than 12 so just add the difference.
2615 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2616 } else {
2617 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002618 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002620 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002622}
2623
Evan Cheng5f941932010-02-05 02:21:12 +00002624/// MatchingStackOffset - Return true if the given stack call argument is
2625/// already available in the same position (relatively) of the caller's
2626/// incoming argument stack.
2627static
2628bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2629 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2630 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002631 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2632 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002633 if (Arg.getOpcode() == ISD::CopyFromReg) {
2634 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002635 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002636 return false;
2637 MachineInstr *Def = MRI->getVRegDef(VR);
2638 if (!Def)
2639 return false;
2640 if (!Flags.isByVal()) {
2641 if (!TII->isLoadFromStackSlot(Def, FI))
2642 return false;
2643 } else {
2644 unsigned Opcode = Def->getOpcode();
2645 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2646 Def->getOperand(1).isFI()) {
2647 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002648 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002649 } else
2650 return false;
2651 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2653 if (Flags.isByVal())
2654 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002655 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 // define @foo(%struct.X* %A) {
2657 // tail call @bar(%struct.X* byval %A)
2658 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002659 return false;
2660 SDValue Ptr = Ld->getBasePtr();
2661 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2662 if (!FINode)
2663 return false;
2664 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002665 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002666 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002667 FI = FINode->getIndex();
2668 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 } else
2670 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002671
Evan Cheng4cae1332010-03-05 08:38:04 +00002672 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002673 if (!MFI->isFixedObjectIndex(FI))
2674 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002675 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002676}
2677
Dan Gohman98ca4f22009-08-05 01:29:28 +00002678/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2679/// for tail call optimization. Targets which want to do tail call
2680/// optimization should implement this function.
2681bool
2682X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002683 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002685 bool isCalleeStructRet,
2686 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002687 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002688 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002689 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002690 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002691 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002692 CalleeCC != CallingConv::C)
2693 return false;
2694
Evan Cheng7096ae42010-01-29 06:45:59 +00002695 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002696 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002697 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002698 CallingConv::ID CallerCC = CallerF->getCallingConv();
2699 bool CCMatch = CallerCC == CalleeCC;
2700
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002701 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002702 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002703 return true;
2704 return false;
2705 }
2706
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002707 // Look for obvious safe cases to perform tail call optimization that do not
2708 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002709
Evan Cheng2c12cb42010-03-26 16:26:03 +00002710 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2711 // emit a special epilogue.
2712 if (RegInfo->needsStackRealignment(MF))
2713 return false;
2714
Evan Chenga375d472010-03-15 18:54:48 +00002715 // Also avoid sibcall optimization if either caller or callee uses struct
2716 // return semantics.
2717 if (isCalleeStructRet || isCallerStructRet)
2718 return false;
2719
Chad Rosier2416da32011-06-24 21:15:36 +00002720 // An stdcall caller is expected to clean up its arguments; the callee
2721 // isn't going to do that.
2722 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2723 return false;
2724
Chad Rosier871f6642011-05-18 19:59:50 +00002725 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002726 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002727 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002728
2729 // Optimizing for varargs on Win64 is unlikely to be safe without
2730 // additional testing.
2731 if (Subtarget->isTargetWin64())
2732 return false;
2733
Chad Rosier871f6642011-05-18 19:59:50 +00002734 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002735 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2736 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2739 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2740 if (!ArgLocs[i].isRegLoc())
2741 return false;
2742 }
2743
Chad Rosier30450e82011-12-22 22:35:21 +00002744 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2745 // stack. Therefore, if it's not used by the call it is not safe to optimize
2746 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002747 bool Unused = false;
2748 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2749 if (!Ins[i].Used) {
2750 Unused = true;
2751 break;
2752 }
2753 }
2754 if (Unused) {
2755 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002756 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2757 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002758 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002759 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002760 CCValAssign &VA = RVLocs[i];
2761 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2762 return false;
2763 }
2764 }
2765
Evan Cheng13617962010-04-30 01:12:32 +00002766 // If the calling conventions do not match, then we'd better make sure the
2767 // results are returned in the same way as what the caller expects.
2768 if (!CCMatch) {
2769 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002770 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2771 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002772 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2773
2774 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002775 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2776 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002777 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2778
2779 if (RVLocs1.size() != RVLocs2.size())
2780 return false;
2781 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2782 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2783 return false;
2784 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2785 return false;
2786 if (RVLocs1[i].isRegLoc()) {
2787 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2788 return false;
2789 } else {
2790 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2791 return false;
2792 }
2793 }
2794 }
2795
Evan Chenga6bff982010-01-30 01:22:00 +00002796 // If the callee takes no arguments then go on to check the results of the
2797 // call.
2798 if (!Outs.empty()) {
2799 // Check if stack adjustment is needed. For now, do not do this if any
2800 // argument is passed on the stack.
2801 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002802 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2803 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002804
2805 // Allocate shadow area for Win64
2806 if (Subtarget->isTargetWin64()) {
2807 CCInfo.AllocateStack(32, 8);
2808 }
2809
Duncan Sands45907662010-10-31 13:21:44 +00002810 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002811 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002812 MachineFunction &MF = DAG.getMachineFunction();
2813 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2814 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002815
2816 // Check if the arguments are already laid out in the right way as
2817 // the caller's fixed stack objects.
2818 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002819 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2820 const X86InstrInfo *TII =
2821 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002822 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2823 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002824 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002825 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002826 if (VA.getLocInfo() == CCValAssign::Indirect)
2827 return false;
2828 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002829 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2830 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002831 return false;
2832 }
2833 }
2834 }
Evan Cheng9c044672010-05-29 01:35:22 +00002835
2836 // If the tailcall address may be in a register, then make sure it's
2837 // possible to register allocate for it. In 32-bit, the call address can
2838 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002839 // callee-saved registers are restored. These happen to be the same
2840 // registers used to pass 'inreg' arguments so watch out for those.
2841 if (!Subtarget->is64Bit() &&
2842 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002843 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002844 unsigned NumInRegs = 0;
2845 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2846 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002847 if (!VA.isRegLoc())
2848 continue;
2849 unsigned Reg = VA.getLocReg();
2850 switch (Reg) {
2851 default: break;
2852 case X86::EAX: case X86::EDX: case X86::ECX:
2853 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002854 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002855 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002856 }
2857 }
2858 }
Evan Chenga6bff982010-01-30 01:22:00 +00002859 }
Evan Chengb1712452010-01-27 06:25:16 +00002860
Evan Cheng86809cc2010-02-03 03:28:02 +00002861 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002862}
2863
Dan Gohman3df24e62008-09-03 23:12:08 +00002864FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002865X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2866 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002867}
2868
2869
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002870//===----------------------------------------------------------------------===//
2871// Other Lowering Hooks
2872//===----------------------------------------------------------------------===//
2873
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002874static bool MayFoldLoad(SDValue Op) {
2875 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2876}
2877
2878static bool MayFoldIntoStore(SDValue Op) {
2879 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2880}
2881
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002882static bool isTargetShuffle(unsigned Opcode) {
2883 switch(Opcode) {
2884 default: return false;
2885 case X86ISD::PSHUFD:
2886 case X86ISD::PSHUFHW:
2887 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002888 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002889 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002890 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002891 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002892 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002893 case X86ISD::MOVLPS:
2894 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002895 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002896 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002897 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002898 case X86ISD::MOVSS:
2899 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002900 case X86ISD::UNPCKL:
2901 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002902 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002903 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002904 return true;
2905 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002906}
2907
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002908static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002909 SDValue V1, SelectionDAG &DAG) {
2910 switch(Opc) {
2911 default: llvm_unreachable("Unknown x86 shuffle node");
2912 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002913 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002914 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002915 return DAG.getNode(Opc, dl, VT, V1);
2916 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002917}
2918
2919static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002920 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002921 switch(Opc) {
2922 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002923 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002924 case X86ISD::PSHUFHW:
2925 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002926 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002927 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2928 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002929}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002930
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002931static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2932 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2933 switch(Opc) {
2934 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002935 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002936 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002937 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002938 return DAG.getNode(Opc, dl, VT, V1, V2,
2939 DAG.getConstant(TargetMask, MVT::i8));
2940 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002941}
2942
2943static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2944 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2945 switch(Opc) {
2946 default: llvm_unreachable("Unknown x86 shuffle node");
2947 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002948 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002949 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002950 case X86ISD::MOVLPS:
2951 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002952 case X86ISD::MOVSS:
2953 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002954 case X86ISD::UNPCKL:
2955 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002956 return DAG.getNode(Opc, dl, VT, V1, V2);
2957 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002958}
2959
Dan Gohmand858e902010-04-17 15:26:15 +00002960SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002961 MachineFunction &MF = DAG.getMachineFunction();
2962 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2963 int ReturnAddrIndex = FuncInfo->getRAIndex();
2964
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002965 if (ReturnAddrIndex == 0) {
2966 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002967 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002968 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002969 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002970 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002971 }
2972
Evan Cheng25ab6902006-09-08 06:48:29 +00002973 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002974}
2975
2976
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002977bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2978 bool hasSymbolicDisplacement) {
2979 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002980 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002981 return false;
2982
2983 // If we don't have a symbolic displacement - we don't have any extra
2984 // restrictions.
2985 if (!hasSymbolicDisplacement)
2986 return true;
2987
2988 // FIXME: Some tweaks might be needed for medium code model.
2989 if (M != CodeModel::Small && M != CodeModel::Kernel)
2990 return false;
2991
2992 // For small code model we assume that latest object is 16MB before end of 31
2993 // bits boundary. We may also accept pretty large negative constants knowing
2994 // that all objects are in the positive half of address space.
2995 if (M == CodeModel::Small && Offset < 16*1024*1024)
2996 return true;
2997
2998 // For kernel code model we know that all object resist in the negative half
2999 // of 32bits address space. We may not accept negative offsets, since they may
3000 // be just off and we may accept pretty large positive ones.
3001 if (M == CodeModel::Kernel && Offset > 0)
3002 return true;
3003
3004 return false;
3005}
3006
Evan Chengef41ff62011-06-23 17:54:54 +00003007/// isCalleePop - Determines whether the callee is required to pop its
3008/// own arguments. Callee pop is necessary to support tail calls.
3009bool X86::isCalleePop(CallingConv::ID CallingConv,
3010 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3011 if (IsVarArg)
3012 return false;
3013
3014 switch (CallingConv) {
3015 default:
3016 return false;
3017 case CallingConv::X86_StdCall:
3018 return !is64Bit;
3019 case CallingConv::X86_FastCall:
3020 return !is64Bit;
3021 case CallingConv::X86_ThisCall:
3022 return !is64Bit;
3023 case CallingConv::Fast:
3024 return TailCallOpt;
3025 case CallingConv::GHC:
3026 return TailCallOpt;
3027 }
3028}
3029
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003030/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3031/// specific condition code, returning the condition code and the LHS/RHS of the
3032/// comparison to make.
3033static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3034 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003035 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003036 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3037 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3038 // X > -1 -> X == 0, jump !sign.
3039 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003041 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3042 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003044 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003045 // X < 1 -> X <= 0
3046 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003048 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003049 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003050
Evan Chengd9558e02006-01-06 00:43:03 +00003051 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003052 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 case ISD::SETEQ: return X86::COND_E;
3054 case ISD::SETGT: return X86::COND_G;
3055 case ISD::SETGE: return X86::COND_GE;
3056 case ISD::SETLT: return X86::COND_L;
3057 case ISD::SETLE: return X86::COND_LE;
3058 case ISD::SETNE: return X86::COND_NE;
3059 case ISD::SETULT: return X86::COND_B;
3060 case ISD::SETUGT: return X86::COND_A;
3061 case ISD::SETULE: return X86::COND_BE;
3062 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003063 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003065
Chris Lattner4c78e022008-12-23 23:42:27 +00003066 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003067
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003069 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3070 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003071 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3072 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003073 }
3074
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 switch (SetCCOpcode) {
3076 default: break;
3077 case ISD::SETOLT:
3078 case ISD::SETOLE:
3079 case ISD::SETUGT:
3080 case ISD::SETUGE:
3081 std::swap(LHS, RHS);
3082 break;
3083 }
3084
3085 // On a floating point condition, the flags are set as follows:
3086 // ZF PF CF op
3087 // 0 | 0 | 0 | X > Y
3088 // 0 | 0 | 1 | X < Y
3089 // 1 | 0 | 0 | X == Y
3090 // 1 | 1 | 1 | unordered
3091 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003092 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003093 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETOLT: // flipped
3096 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETOLE: // flipped
3099 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETUGT: // flipped
3102 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003103 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 case ISD::SETUGE: // flipped
3105 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETNE: return X86::COND_NE;
3109 case ISD::SETUO: return X86::COND_P;
3110 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003111 case ISD::SETOEQ:
3112 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 }
Evan Chengd9558e02006-01-06 00:43:03 +00003114}
3115
Evan Cheng4a460802006-01-11 00:33:36 +00003116/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3117/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003118/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003119static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003120 switch (X86CC) {
3121 default:
3122 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003123 case X86::COND_B:
3124 case X86::COND_BE:
3125 case X86::COND_E:
3126 case X86::COND_P:
3127 case X86::COND_A:
3128 case X86::COND_AE:
3129 case X86::COND_NE:
3130 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003131 return true;
3132 }
3133}
3134
Evan Chengeb2f9692009-10-27 19:56:55 +00003135/// isFPImmLegal - Returns true if the target can instruction select the
3136/// specified FP immediate natively. If false, the legalizer will
3137/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003138bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003139 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3140 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3141 return true;
3142 }
3143 return false;
3144}
3145
Nate Begeman9008ca62009-04-27 18:41:29 +00003146/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3147/// the specified range (L, H].
3148static bool isUndefOrInRange(int Val, int Low, int Hi) {
3149 return (Val < 0) || (Val >= Low && Val < Hi);
3150}
3151
3152/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3153/// specified value.
3154static bool isUndefOrEqual(int Val, int CmpVal) {
3155 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003156 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003158}
3159
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003160/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3161/// from position Pos and ending in Pos+Size, falls within the specified
3162/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003163static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003164 int Pos, int Size, int Low) {
3165 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3166 if (!isUndefOrEqual(Mask[i], Low))
3167 return false;
3168 return true;
3169}
3170
Nate Begeman9008ca62009-04-27 18:41:29 +00003171/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3172/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3173/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003174static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003175 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 return (Mask[0] < 2 && Mask[1] < 2);
3179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180}
3181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003183 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003184}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3187/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003188static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003193 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Evan Cheng506d3df2006-03-29 23:07:14 +00003196 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003197 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return true;
3202}
3203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003205 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003206}
Evan Cheng506d3df2006-03-29 23:07:14 +00003207
Nate Begeman9008ca62009-04-27 18:41:29 +00003208/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3209/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003210static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003211 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Rafael Espindola15684b22009-04-24 12:40:33 +00003214 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003215 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003219 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003224}
3225
Nate Begeman9008ca62009-04-27 18:41:29 +00003226bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003227 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003228}
3229
Nate Begemana09008b2009-10-19 02:17:23 +00003230/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3231/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003232static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3233 const X86Subtarget *Subtarget) {
3234 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3235 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003236 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003237
Craig Topper0e2037b2012-01-20 05:53:00 +00003238 unsigned NumElts = VT.getVectorNumElements();
3239 unsigned NumLanes = VT.getSizeInBits()/128;
3240 unsigned NumLaneElts = NumElts/NumLanes;
3241
3242 // Do not handle 64-bit element shuffles with palignr.
3243 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003244 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003245
Craig Topper0e2037b2012-01-20 05:53:00 +00003246 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3247 unsigned i;
3248 for (i = 0; i != NumLaneElts; ++i) {
3249 if (Mask[i+l] >= 0)
3250 break;
3251 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003252
Craig Topper0e2037b2012-01-20 05:53:00 +00003253 // Lane is all undef, go to next lane
3254 if (i == NumLaneElts)
3255 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003256
Craig Topper0e2037b2012-01-20 05:53:00 +00003257 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003258
Craig Topper0e2037b2012-01-20 05:53:00 +00003259 // Make sure its in this lane in one of the sources
3260 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3261 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003262 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003263
3264 // If not lane 0, then we must match lane 0
3265 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3266 return false;
3267
3268 // Correct second source to be contiguous with first source
3269 if (Start >= (int)NumElts)
3270 Start -= NumElts - NumLaneElts;
3271
3272 // Make sure we're shifting in the right direction.
3273 if (Start <= (int)(i+l))
3274 return false;
3275
3276 Start -= i;
3277
3278 // Check the rest of the elements to see if they are consecutive.
3279 for (++i; i != NumLaneElts; ++i) {
3280 int Idx = Mask[i+l];
3281
3282 // Make sure its in this lane
3283 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3284 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3285 return false;
3286
3287 // If not lane 0, then we must match lane 0
3288 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3289 return false;
3290
3291 if (Idx >= (int)NumElts)
3292 Idx -= NumElts - NumLaneElts;
3293
3294 if (!isUndefOrEqual(Idx, Start+i))
3295 return false;
3296
3297 }
Nate Begemana09008b2009-10-19 02:17:23 +00003298 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003299
Nate Begemana09008b2009-10-19 02:17:23 +00003300 return true;
3301}
3302
Craig Topper1a7700a2012-01-19 08:19:12 +00003303/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3304/// the two vector operands have swapped position.
3305static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3306 unsigned NumElems) {
3307 for (unsigned i = 0; i != NumElems; ++i) {
3308 int idx = Mask[i];
3309 if (idx < 0)
3310 continue;
3311 else if (idx < (int)NumElems)
3312 Mask[i] = idx + NumElems;
3313 else
3314 Mask[i] = idx - NumElems;
3315 }
3316}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003317
Craig Topper1a7700a2012-01-19 08:19:12 +00003318/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3319/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3320/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3321/// reverse of what x86 shuffles want.
3322static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3323 bool Commuted = false) {
3324 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003325 return false;
3326
Craig Topper1a7700a2012-01-19 08:19:12 +00003327 unsigned NumElems = VT.getVectorNumElements();
3328 unsigned NumLanes = VT.getSizeInBits()/128;
3329 unsigned NumLaneElems = NumElems/NumLanes;
3330
3331 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003332 return false;
3333
3334 // VSHUFPSY divides the resulting vector into 4 chunks.
3335 // The sources are also splitted into 4 chunks, and each destination
3336 // chunk must come from a different source chunk.
3337 //
3338 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3339 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3340 //
3341 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3342 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3343 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003344 // VSHUFPDY divides the resulting vector into 4 chunks.
3345 // The sources are also splitted into 4 chunks, and each destination
3346 // chunk must come from a different source chunk.
3347 //
3348 // SRC1 => X3 X2 X1 X0
3349 // SRC2 => Y3 Y2 Y1 Y0
3350 //
3351 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3352 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003353 unsigned HalfLaneElems = NumLaneElems/2;
3354 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3355 for (unsigned i = 0; i != NumLaneElems; ++i) {
3356 int Idx = Mask[i+l];
3357 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3358 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3359 return false;
3360 // For VSHUFPSY, the mask of the second half must be the same as the
3361 // first but with the appropriate offsets. This works in the same way as
3362 // VPERMILPS works with masks.
3363 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3364 continue;
3365 if (!isUndefOrEqual(Idx, Mask[i]+l))
3366 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003367 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003368 }
3369
3370 return true;
3371}
3372
Craig Topper1a7700a2012-01-19 08:19:12 +00003373bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3374 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003375}
3376
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003377/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3378/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003379bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003380 EVT VT = N->getValueType(0);
3381 unsigned NumElems = VT.getVectorNumElements();
3382
3383 if (VT.getSizeInBits() != 128)
3384 return false;
3385
3386 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003387 return false;
3388
Evan Cheng2064a2b2006-03-28 06:50:32 +00003389 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3391 isUndefOrEqual(N->getMaskElt(1), 7) &&
3392 isUndefOrEqual(N->getMaskElt(2), 2) &&
3393 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003394}
3395
Nate Begeman0b10b912009-11-07 23:17:15 +00003396/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3397/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3398/// <2, 3, 2, 3>
3399bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003400 EVT VT = N->getValueType(0);
3401 unsigned NumElems = VT.getVectorNumElements();
3402
3403 if (VT.getSizeInBits() != 128)
3404 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003405
Nate Begeman0b10b912009-11-07 23:17:15 +00003406 if (NumElems != 4)
3407 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003408
Nate Begeman0b10b912009-11-07 23:17:15 +00003409 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003410 isUndefOrEqual(N->getMaskElt(1), 3) &&
3411 isUndefOrEqual(N->getMaskElt(2), 2) &&
3412 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003413}
3414
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3416/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003417bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003418 EVT VT = N->getValueType(0);
3419
3420 if (VT.getSizeInBits() != 128)
3421 return false;
3422
Nate Begeman9008ca62009-04-27 18:41:29 +00003423 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003424
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425 if (NumElems != 2 && NumElems != 4)
3426 return false;
3427
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003429 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003430 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431
Evan Chengc5cdff22006-04-07 21:53:05 +00003432 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003433 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003434 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435
3436 return true;
3437}
3438
Nate Begeman0b10b912009-11-07 23:17:15 +00003439/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3440/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3441bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003442 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003443
David Greenea20244d2011-03-02 17:23:43 +00003444 if ((NumElems != 2 && NumElems != 4)
3445 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003446 return false;
3447
Evan Chengc5cdff22006-04-07 21:53:05 +00003448 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003449 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003450 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003451
Nate Begeman9008ca62009-04-27 18:41:29 +00003452 for (unsigned i = 0; i < NumElems/2; ++i)
3453 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003454 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003455
3456 return true;
3457}
3458
Evan Cheng0038e592006-03-28 00:39:58 +00003459/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3460/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003461static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003462 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003463 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003464
3465 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3466 "Unsupported vector type for unpckh");
3467
Craig Topper6347e862011-11-21 06:57:39 +00003468 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003469 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003470 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003471
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003472 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3473 // independently on 128-bit lanes.
3474 unsigned NumLanes = VT.getSizeInBits()/128;
3475 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003476
Craig Topper94438ba2011-12-16 08:06:31 +00003477 for (unsigned l = 0; l != NumLanes; ++l) {
3478 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3479 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003480 i += 2, ++j) {
3481 int BitI = Mask[i];
3482 int BitI1 = Mask[i+1];
3483 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003484 return false;
David Greenea20244d2011-03-02 17:23:43 +00003485 if (V2IsSplat) {
3486 if (!isUndefOrEqual(BitI1, NumElts))
3487 return false;
3488 } else {
3489 if (!isUndefOrEqual(BitI1, j + NumElts))
3490 return false;
3491 }
Evan Cheng39623da2006-04-20 08:58:49 +00003492 }
Evan Cheng0038e592006-03-28 00:39:58 +00003493 }
David Greenea20244d2011-03-02 17:23:43 +00003494
Evan Cheng0038e592006-03-28 00:39:58 +00003495 return true;
3496}
3497
Craig Topper6347e862011-11-21 06:57:39 +00003498bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003499 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003500}
3501
Evan Cheng4fcb9222006-03-28 02:43:26 +00003502/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3503/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003504static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003505 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003506 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003507
3508 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3509 "Unsupported vector type for unpckh");
3510
Craig Topper6347e862011-11-21 06:57:39 +00003511 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003512 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003513 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003514
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003515 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3516 // independently on 128-bit lanes.
3517 unsigned NumLanes = VT.getSizeInBits()/128;
3518 unsigned NumLaneElts = NumElts/NumLanes;
3519
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003520 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003521 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3522 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003523 int BitI = Mask[i];
3524 int BitI1 = Mask[i+1];
3525 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003526 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003527 if (V2IsSplat) {
3528 if (isUndefOrEqual(BitI1, NumElts))
3529 return false;
3530 } else {
3531 if (!isUndefOrEqual(BitI1, j+NumElts))
3532 return false;
3533 }
Evan Cheng39623da2006-04-20 08:58:49 +00003534 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003535 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003536 return true;
3537}
3538
Craig Topper6347e862011-11-21 06:57:39 +00003539bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003540 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003541}
3542
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003543/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3544/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3545/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003546static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003547 bool HasAVX2) {
3548 unsigned NumElts = VT.getVectorNumElements();
3549
3550 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3551 "Unsupported vector type for unpckh");
3552
3553 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3554 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003555 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003556
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003557 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3558 // FIXME: Need a better way to get rid of this, there's no latency difference
3559 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3560 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003561 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003562 return false;
3563
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003564 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3565 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003566 unsigned NumLanes = VT.getSizeInBits()/128;
3567 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003568
Craig Topper94438ba2011-12-16 08:06:31 +00003569 for (unsigned l = 0; l != NumLanes; ++l) {
3570 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3571 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003572 i += 2, ++j) {
3573 int BitI = Mask[i];
3574 int BitI1 = Mask[i+1];
3575
3576 if (!isUndefOrEqual(BitI, j))
3577 return false;
3578 if (!isUndefOrEqual(BitI1, j))
3579 return false;
3580 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003581 }
David Greenea20244d2011-03-02 17:23:43 +00003582
Rafael Espindola15684b22009-04-24 12:40:33 +00003583 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003584}
3585
Craig Topper94438ba2011-12-16 08:06:31 +00003586bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003587 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003588}
3589
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003590/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3591/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3592/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003593static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003594 unsigned NumElts = VT.getVectorNumElements();
3595
3596 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3597 "Unsupported vector type for unpckh");
3598
3599 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3600 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003601 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003602
Craig Topper94438ba2011-12-16 08:06:31 +00003603 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3604 // independently on 128-bit lanes.
3605 unsigned NumLanes = VT.getSizeInBits()/128;
3606 unsigned NumLaneElts = NumElts/NumLanes;
3607
3608 for (unsigned l = 0; l != NumLanes; ++l) {
3609 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3610 i != (l+1)*NumLaneElts; i += 2, ++j) {
3611 int BitI = Mask[i];
3612 int BitI1 = Mask[i+1];
3613 if (!isUndefOrEqual(BitI, j))
3614 return false;
3615 if (!isUndefOrEqual(BitI1, j))
3616 return false;
3617 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003618 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003619 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003620}
3621
Craig Topper94438ba2011-12-16 08:06:31 +00003622bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003623 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003624}
3625
Evan Cheng017dcc62006-04-21 01:05:10 +00003626/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3627/// specifies a shuffle of elements that is suitable for input to MOVSS,
3628/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003629static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003630 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003631 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003632 if (VT.getSizeInBits() == 256)
3633 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003634
Craig Topperc612d792012-01-02 09:17:37 +00003635 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003636
Nate Begeman9008ca62009-04-27 18:41:29 +00003637 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003638 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003639
Craig Topperc612d792012-01-02 09:17:37 +00003640 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003641 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003642 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003643
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003644 return true;
3645}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003646
Nate Begeman9008ca62009-04-27 18:41:29 +00003647bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003648 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003649}
3650
Craig Topper70b883b2011-11-28 10:14:51 +00003651/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003652/// as permutations between 128-bit chunks or halves. As an example: this
3653/// shuffle bellow:
3654/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3655/// The first half comes from the second half of V1 and the second half from the
3656/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003657static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003658 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003659 return false;
3660
3661 // The shuffle result is divided into half A and half B. In total the two
3662 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3663 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003664 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 bool MatchA = false, MatchB = false;
3666
3667 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003668 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003669 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3670 MatchA = true;
3671 break;
3672 }
3673 }
3674
3675 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003676 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003677 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3678 MatchB = true;
3679 break;
3680 }
3681 }
3682
3683 return MatchA && MatchB;
3684}
3685
Craig Topper70b883b2011-11-28 10:14:51 +00003686/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3687/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003688static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003689 EVT VT = SVOp->getValueType(0);
3690
Craig Topperc612d792012-01-02 09:17:37 +00003691 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003692
Craig Topperc612d792012-01-02 09:17:37 +00003693 unsigned FstHalf = 0, SndHalf = 0;
3694 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003695 if (SVOp->getMaskElt(i) > 0) {
3696 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3697 break;
3698 }
3699 }
Craig Topperc612d792012-01-02 09:17:37 +00003700 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003701 if (SVOp->getMaskElt(i) > 0) {
3702 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3703 break;
3704 }
3705 }
3706
3707 return (FstHalf | (SndHalf << 4));
3708}
3709
Craig Topper70b883b2011-11-28 10:14:51 +00003710/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003711/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3712/// Note that VPERMIL mask matching is different depending whether theunderlying
3713/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3714/// to the same elements of the low, but to the higher half of the source.
3715/// In VPERMILPD the two lanes could be shuffled independently of each other
3716/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003717static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003718 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003719 return false;
3720
Craig Topperc612d792012-01-02 09:17:37 +00003721 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003722 // Only match 256-bit with 32/64-bit types
3723 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003724 return false;
3725
Craig Topperc612d792012-01-02 09:17:37 +00003726 unsigned NumLanes = VT.getSizeInBits()/128;
3727 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003728 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003729 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003730 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003731 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003732 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003733 continue;
3734 // VPERMILPS handling
3735 if (Mask[i] < 0)
3736 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003737 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003738 return false;
3739 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003740 }
3741
3742 return true;
3743}
3744
Craig Topper70b883b2011-11-28 10:14:51 +00003745/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3746/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003747static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003748 EVT VT = SVOp->getValueType(0);
3749
Craig Topperc612d792012-01-02 09:17:37 +00003750 unsigned NumElts = VT.getVectorNumElements();
3751 unsigned NumLanes = VT.getSizeInBits()/128;
3752 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003753
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003754 // Although the mask is equal for both lanes do it twice to get the cases
3755 // where a mask will match because the same mask element is undef on the
3756 // first half but valid on the second. This would get pathological cases
3757 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003758 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003759 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003760 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003761 int MaskElt = SVOp->getMaskElt(i);
3762 if (MaskElt < 0)
3763 continue;
3764 MaskElt %= LaneSize;
3765 unsigned Shamt = i;
3766 // VPERMILPSY, the mask of the first half must be equal to the second one
3767 if (NumElts == 8) Shamt %= LaneSize;
3768 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003769 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003770
3771 return Mask;
3772}
3773
Evan Cheng017dcc62006-04-21 01:05:10 +00003774/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3775/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003776/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003777static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003778 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003779 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003780 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003781 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003782
Nate Begeman9008ca62009-04-27 18:41:29 +00003783 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003784 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003785
Craig Topperc612d792012-01-02 09:17:37 +00003786 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3788 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3789 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003790 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003791
Evan Cheng39623da2006-04-20 08:58:49 +00003792 return true;
3793}
3794
Nate Begeman9008ca62009-04-27 18:41:29 +00003795static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003796 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003797 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3798 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003799}
3800
Evan Chengd9539472006-04-14 21:59:03 +00003801/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3802/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003803/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3804bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3805 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003806 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003807 return false;
3808
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003809 // The second vector must be undef
3810 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3811 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003812
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003813 EVT VT = N->getValueType(0);
3814 unsigned NumElems = VT.getVectorNumElements();
3815
3816 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3817 (VT.getSizeInBits() == 256 && NumElems != 8))
3818 return false;
3819
3820 // "i+1" is the value the indexed mask element must have
3821 for (unsigned i = 0; i < NumElems; i += 2)
3822 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3823 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003824 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003825
3826 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003827}
3828
3829/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3830/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003831/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3832bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3833 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003834 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003835 return false;
3836
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003837 // The second vector must be undef
3838 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3839 return false;
3840
3841 EVT VT = N->getValueType(0);
3842 unsigned NumElems = VT.getVectorNumElements();
3843
3844 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3845 (VT.getSizeInBits() == 256 && NumElems != 8))
3846 return false;
3847
3848 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003849 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003850 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3851 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003852 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003853
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003854 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003855}
3856
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003857/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3858/// specifies a shuffle of elements that is suitable for input to 256-bit
3859/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003860static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003861 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003862
Craig Topperbeabc6c2011-12-05 06:56:46 +00003863 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003864 return false;
3865
Craig Topperc612d792012-01-02 09:17:37 +00003866 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003867 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003868 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003869 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003870 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003871 return false;
3872 return true;
3873}
3874
Evan Cheng0b457f02008-09-25 20:50:48 +00003875/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003876/// specifies a shuffle of elements that is suitable for input to 128-bit
3877/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003878bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003879 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003880
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003881 if (VT.getSizeInBits() != 128)
3882 return false;
3883
Craig Topperc612d792012-01-02 09:17:37 +00003884 unsigned e = VT.getVectorNumElements() / 2;
3885 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003886 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003887 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003888 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003889 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003890 return false;
3891 return true;
3892}
3893
David Greenec38a03e2011-02-03 15:50:00 +00003894/// isVEXTRACTF128Index - Return true if the specified
3895/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3896/// suitable for input to VEXTRACTF128.
3897bool X86::isVEXTRACTF128Index(SDNode *N) {
3898 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3899 return false;
3900
3901 // The index should be aligned on a 128-bit boundary.
3902 uint64_t Index =
3903 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3904
3905 unsigned VL = N->getValueType(0).getVectorNumElements();
3906 unsigned VBits = N->getValueType(0).getSizeInBits();
3907 unsigned ElSize = VBits / VL;
3908 bool Result = (Index * ElSize) % 128 == 0;
3909
3910 return Result;
3911}
3912
David Greeneccacdc12011-02-04 16:08:29 +00003913/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3914/// operand specifies a subvector insert that is suitable for input to
3915/// VINSERTF128.
3916bool X86::isVINSERTF128Index(SDNode *N) {
3917 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3918 return false;
3919
3920 // The index should be aligned on a 128-bit boundary.
3921 uint64_t Index =
3922 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3923
3924 unsigned VL = N->getValueType(0).getVectorNumElements();
3925 unsigned VBits = N->getValueType(0).getSizeInBits();
3926 unsigned ElSize = VBits / VL;
3927 bool Result = (Index * ElSize) % 128 == 0;
3928
3929 return Result;
3930}
3931
Evan Cheng63d33002006-03-22 08:01:21 +00003932/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003933/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003934/// Handles 128-bit and 256-bit.
3935unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3936 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003937
Craig Topper1a7700a2012-01-19 08:19:12 +00003938 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3939 "Unsupported vector type for PSHUF/SHUFP");
3940
3941 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3942 // independently on 128-bit lanes.
3943 unsigned NumElts = VT.getVectorNumElements();
3944 unsigned NumLanes = VT.getSizeInBits()/128;
3945 unsigned NumLaneElts = NumElts/NumLanes;
3946
3947 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3948 "Only supports 2 or 4 elements per lane");
3949
3950 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003951 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003952 for (unsigned i = 0; i != NumElts; ++i) {
3953 int Elt = N->getMaskElt(i);
3954 if (Elt < 0) continue;
3955 Elt %= NumLaneElts;
3956 unsigned ShAmt = i << Shift;
3957 if (ShAmt >= 8) ShAmt -= 8;
3958 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003959 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003960
Evan Cheng63d33002006-03-22 08:01:21 +00003961 return Mask;
3962}
3963
Evan Cheng506d3df2006-03-29 23:07:14 +00003964/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003965/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003966unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003968 unsigned Mask = 0;
3969 // 8 nodes, but we only care about the last 4.
3970 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 int Val = SVOp->getMaskElt(i);
3972 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003973 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003974 if (i != 4)
3975 Mask <<= 2;
3976 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003977 return Mask;
3978}
3979
3980/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003981/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003982unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003984 unsigned Mask = 0;
3985 // 8 nodes, but we only care about the first 4.
3986 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 int Val = SVOp->getMaskElt(i);
3988 if (Val >= 0)
3989 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003990 if (i != 0)
3991 Mask <<= 2;
3992 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003993 return Mask;
3994}
3995
Nate Begemana09008b2009-10-19 02:17:23 +00003996/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3997/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003998static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3999 EVT VT = SVOp->getValueType(0);
4000 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004001
Craig Topper0e2037b2012-01-20 05:53:00 +00004002 unsigned NumElts = VT.getVectorNumElements();
4003 unsigned NumLanes = VT.getSizeInBits()/128;
4004 unsigned NumLaneElts = NumElts/NumLanes;
4005
4006 int Val = 0;
4007 unsigned i;
4008 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004009 Val = SVOp->getMaskElt(i);
4010 if (Val >= 0)
4011 break;
4012 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004013 if (Val >= (int)NumElts)
4014 Val -= NumElts - NumLaneElts;
4015
Eli Friedman63f8dde2011-07-25 21:36:45 +00004016 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004017 return (Val - i) * EltSize;
4018}
4019
David Greenec38a03e2011-02-03 15:50:00 +00004020/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4021/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4022/// instructions.
4023unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4024 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4025 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4026
4027 uint64_t Index =
4028 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4029
4030 EVT VecVT = N->getOperand(0).getValueType();
4031 EVT ElVT = VecVT.getVectorElementType();
4032
4033 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004034 return Index / NumElemsPerChunk;
4035}
4036
David Greeneccacdc12011-02-04 16:08:29 +00004037/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4038/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4039/// instructions.
4040unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4041 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4042 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4043
4044 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004045 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004046
4047 EVT VecVT = N->getValueType(0);
4048 EVT ElVT = VecVT.getVectorElementType();
4049
4050 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004051 return Index / NumElemsPerChunk;
4052}
4053
Evan Cheng37b73872009-07-30 08:33:02 +00004054/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4055/// constant +0.0.
4056bool X86::isZeroNode(SDValue Elt) {
4057 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004058 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004059 (isa<ConstantFPSDNode>(Elt) &&
4060 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4061}
4062
Nate Begeman9008ca62009-04-27 18:41:29 +00004063/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4064/// their permute mask.
4065static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4066 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004067 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004068 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004070
Nate Begeman5a5ca152009-04-29 05:20:52 +00004071 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 int idx = SVOp->getMaskElt(i);
4073 if (idx < 0)
4074 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004075 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004077 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004079 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4081 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004082}
4083
Evan Cheng533a0aa2006-04-19 20:35:22 +00004084/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4085/// match movhlps. The lower half elements should come from upper half of
4086/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004087/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004088static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004089 EVT VT = Op->getValueType(0);
4090 if (VT.getSizeInBits() != 128)
4091 return false;
4092 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004093 return false;
4094 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004096 return false;
4097 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004098 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004099 return false;
4100 return true;
4101}
4102
Evan Cheng5ced1d82006-04-06 23:23:56 +00004103/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004104/// is promoted to a vector. It also returns the LoadSDNode by reference if
4105/// required.
4106static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004107 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4108 return false;
4109 N = N->getOperand(0).getNode();
4110 if (!ISD::isNON_EXTLoad(N))
4111 return false;
4112 if (LD)
4113 *LD = cast<LoadSDNode>(N);
4114 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004115}
4116
Dan Gohman65fd6562011-11-03 21:49:52 +00004117// Test whether the given value is a vector value which will be legalized
4118// into a load.
4119static bool WillBeConstantPoolLoad(SDNode *N) {
4120 if (N->getOpcode() != ISD::BUILD_VECTOR)
4121 return false;
4122
4123 // Check for any non-constant elements.
4124 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4125 switch (N->getOperand(i).getNode()->getOpcode()) {
4126 case ISD::UNDEF:
4127 case ISD::ConstantFP:
4128 case ISD::Constant:
4129 break;
4130 default:
4131 return false;
4132 }
4133
4134 // Vectors of all-zeros and all-ones are materialized with special
4135 // instructions rather than being loaded.
4136 return !ISD::isBuildVectorAllZeros(N) &&
4137 !ISD::isBuildVectorAllOnes(N);
4138}
4139
Evan Cheng533a0aa2006-04-19 20:35:22 +00004140/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4141/// match movlp{s|d}. The lower half elements should come from lower half of
4142/// V1 (and in order), and the upper half elements should come from the upper
4143/// half of V2 (and in order). And since V1 will become the source of the
4144/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004145static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4146 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004147 EVT VT = Op->getValueType(0);
4148 if (VT.getSizeInBits() != 128)
4149 return false;
4150
Evan Cheng466685d2006-10-09 20:57:25 +00004151 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004152 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004153 // Is V2 is a vector load, don't do this transformation. We will try to use
4154 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004155 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004156 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004157
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004158 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004159
Evan Cheng533a0aa2006-04-19 20:35:22 +00004160 if (NumElems != 2 && NumElems != 4)
4161 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004162 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004163 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004164 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004165 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004166 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004167 return false;
4168 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004169}
4170
Evan Cheng39623da2006-04-20 08:58:49 +00004171/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4172/// all the same.
4173static bool isSplatVector(SDNode *N) {
4174 if (N->getOpcode() != ISD::BUILD_VECTOR)
4175 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004176
Dan Gohman475871a2008-07-27 21:46:04 +00004177 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004178 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4179 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004180 return false;
4181 return true;
4182}
4183
Evan Cheng213d2cf2007-05-17 18:45:50 +00004184/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004185/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004186/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004187static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004188 SDValue V1 = N->getOperand(0);
4189 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004190 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4191 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004193 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004195 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4196 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004197 if (Opc != ISD::BUILD_VECTOR ||
4198 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 return false;
4200 } else if (Idx >= 0) {
4201 unsigned Opc = V1.getOpcode();
4202 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4203 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004204 if (Opc != ISD::BUILD_VECTOR ||
4205 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004206 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004207 }
4208 }
4209 return true;
4210}
4211
4212/// getZeroVector - Returns a vector of specified type with all zero elements.
4213///
Craig Topper12216172012-01-13 08:12:35 +00004214static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4215 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004216 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004217
Dale Johannesen0488fb62010-09-30 23:57:10 +00004218 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004219 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004220 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004221 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004222 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004223 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4224 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4225 } else { // SSE1
4226 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4227 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4228 }
4229 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004230 if (HasAVX2) { // AVX2
4231 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4232 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4233 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4234 } else {
4235 // 256-bit logic and arithmetic instructions in AVX are all
4236 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4237 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4238 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4239 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4240 }
Evan Chengf0df0312008-05-15 08:39:06 +00004241 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004242 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004243}
4244
Chris Lattner8a594482007-11-25 00:24:49 +00004245/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004246/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4247/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4248/// Then bitcast to their original type, ensuring they get CSE'd.
4249static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4250 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004251 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004252 assert((VT.is128BitVector() || VT.is256BitVector())
4253 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004254
Owen Anderson825b72b2009-08-11 20:47:22 +00004255 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004256 SDValue Vec;
4257 if (VT.getSizeInBits() == 256) {
4258 if (HasAVX2) { // AVX2
4259 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4260 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4261 } else { // AVX
4262 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4263 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4264 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4265 Vec = Insert128BitVector(InsV, Vec,
4266 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4267 }
4268 } else {
4269 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004270 }
4271
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004272 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004273}
4274
Evan Cheng39623da2006-04-20 08:58:49 +00004275/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4276/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004277static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004278 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004279 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004280
Evan Cheng39623da2006-04-20 08:58:49 +00004281 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004282 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004283
Nate Begeman5a5ca152009-04-29 05:20:52 +00004284 for (unsigned i = 0; i != NumElems; ++i) {
4285 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 MaskVec[i] = NumElems;
4287 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004288 }
Evan Cheng39623da2006-04-20 08:58:49 +00004289 }
Evan Cheng39623da2006-04-20 08:58:49 +00004290 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004291 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4292 SVOp->getOperand(1), &MaskVec[0]);
4293 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004294}
4295
Evan Cheng017dcc62006-04-21 01:05:10 +00004296/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4297/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004298static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 SDValue V2) {
4300 unsigned NumElems = VT.getVectorNumElements();
4301 SmallVector<int, 8> Mask;
4302 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004303 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004304 Mask.push_back(i);
4305 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004306}
4307
Nate Begeman9008ca62009-04-27 18:41:29 +00004308/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004309static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004310 SDValue V2) {
4311 unsigned NumElems = VT.getVectorNumElements();
4312 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004313 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004314 Mask.push_back(i);
4315 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004316 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004317 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004318}
4319
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004320/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004321static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004322 SDValue V2) {
4323 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004324 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004325 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004326 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 Mask.push_back(i + Half);
4328 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004329 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004331}
4332
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004333// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004334// a generic shuffle instruction because the target has no such instructions.
4335// Generate shuffles which repeat i16 and i8 several times until they can be
4336// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004337static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004338 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004340 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004341
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 while (NumElems > 4) {
4343 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004345 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004346 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004347 EltNo -= NumElems/2;
4348 }
4349 NumElems >>= 1;
4350 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004351 return V;
4352}
Eric Christopherfd179292009-08-27 18:07:15 +00004353
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004354/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4355static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4356 EVT VT = V.getValueType();
4357 DebugLoc dl = V.getDebugLoc();
4358 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4359 && "Vector size not supported");
4360
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004361 if (VT.getSizeInBits() == 128) {
4362 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004363 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004364 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4365 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004366 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004367 // To use VPERMILPS to splat scalars, the second half of indicies must
4368 // refer to the higher part, which is a duplication of the lower one,
4369 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004370 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4371 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004372
4373 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4374 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4375 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004376 }
4377
4378 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4379}
4380
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004381/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4383 EVT SrcVT = SV->getValueType(0);
4384 SDValue V1 = SV->getOperand(0);
4385 DebugLoc dl = SV->getDebugLoc();
4386
4387 int EltNo = SV->getSplatIndex();
4388 int NumElems = SrcVT.getVectorNumElements();
4389 unsigned Size = SrcVT.getSizeInBits();
4390
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004391 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4392 "Unknown how to promote splat for type");
4393
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004394 // Extract the 128-bit part containing the splat element and update
4395 // the splat element index when it refers to the higher register.
4396 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004397 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004398 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4399 if (Idx > 0)
4400 EltNo -= NumElems/2;
4401 }
4402
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004403 // All i16 and i8 vector types can't be used directly by a generic shuffle
4404 // instruction because the target has no such instruction. Generate shuffles
4405 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004406 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004407 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004408 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004409 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004410
4411 // Recreate the 256-bit vector and place the same 128-bit vector
4412 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004413 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004414 if (Size == 256) {
4415 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4416 DAG.getConstant(0, MVT::i32), DAG, dl);
4417 V1 = Insert128BitVector(InsV, V1,
4418 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4419 }
4420
4421 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004422}
4423
Evan Chengba05f722006-04-21 23:03:30 +00004424/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004425/// vector of zero or undef vector. This produces a shuffle where the low
4426/// element of V2 is swizzled into the zero/undef vector, landing at element
4427/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004428static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004429 bool IsZero,
4430 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004431 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004432 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004433 SDValue V1 = IsZero
4434 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4435 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004436 unsigned NumElems = VT.getVectorNumElements();
4437 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004438 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004439 // If this is the insertion idx, put the low elt of V2 here.
4440 MaskVec.push_back(i == Idx ? NumElems : i);
4441 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004442}
4443
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004444/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4445/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004446static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4447 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004448 if (Depth == 6)
4449 return SDValue(); // Limit search depth.
4450
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004451 SDValue V = SDValue(N, 0);
4452 EVT VT = V.getValueType();
4453 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004454
4455 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4456 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4457 Index = SV->getMaskElt(Index);
4458
4459 if (Index < 0)
4460 return DAG.getUNDEF(VT.getVectorElementType());
4461
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004462 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004463 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004464 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004465 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004466
4467 // Recurse into target specific vector shuffles to find scalars.
4468 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004469 int NumElems = VT.getVectorNumElements();
4470 SmallVector<unsigned, 16> ShuffleMask;
4471 SDValue ImmN;
4472
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004473 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004474 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004475 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004476 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4477 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004478 break;
Craig Topper34671b82011-12-06 08:21:25 +00004479 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004480 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004481 break;
Craig Topper34671b82011-12-06 08:21:25 +00004482 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004483 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004484 break;
4485 case X86ISD::MOVHLPS:
4486 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4487 break;
4488 case X86ISD::MOVLHPS:
4489 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4490 break;
4491 case X86ISD::PSHUFD:
4492 ImmN = N->getOperand(N->getNumOperands()-1);
4493 DecodePSHUFMask(NumElems,
4494 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4495 ShuffleMask);
4496 break;
4497 case X86ISD::PSHUFHW:
4498 ImmN = N->getOperand(N->getNumOperands()-1);
4499 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4500 ShuffleMask);
4501 break;
4502 case X86ISD::PSHUFLW:
4503 ImmN = N->getOperand(N->getNumOperands()-1);
4504 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4505 ShuffleMask);
4506 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004507 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004508 case X86ISD::MOVSD: {
4509 // The index 0 always comes from the first element of the second source,
4510 // this is why MOVSS and MOVSD are used in the first place. The other
4511 // elements come from the other positions of the first source vector.
4512 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004513 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4514 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004515 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004516 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004517 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004518 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004519 ShuffleMask);
4520 break;
Craig Topperec24e612011-11-30 07:47:51 +00004521 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004522 ImmN = N->getOperand(N->getNumOperands()-1);
4523 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4524 ShuffleMask);
4525 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004526 case X86ISD::MOVDDUP:
4527 case X86ISD::MOVLHPD:
4528 case X86ISD::MOVLPD:
4529 case X86ISD::MOVLPS:
4530 case X86ISD::MOVSHDUP:
4531 case X86ISD::MOVSLDUP:
4532 case X86ISD::PALIGN:
4533 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004534 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004535 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004536 return SDValue();
4537 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004538
4539 Index = ShuffleMask[Index];
4540 if (Index < 0)
4541 return DAG.getUNDEF(VT.getVectorElementType());
4542
4543 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4544 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4545 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004546 }
4547
4548 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004549 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004550 V = V.getOperand(0);
4551 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004552 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004553
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004554 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004555 return SDValue();
4556 }
4557
4558 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4559 return (Index == 0) ? V.getOperand(0)
4560 : DAG.getUNDEF(VT.getVectorElementType());
4561
4562 if (V.getOpcode() == ISD::BUILD_VECTOR)
4563 return V.getOperand(Index);
4564
4565 return SDValue();
4566}
4567
4568/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4569/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004570/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004571static
4572unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4573 bool ZerosFromLeft, SelectionDAG &DAG) {
4574 int i = 0;
4575
4576 while (i < NumElems) {
4577 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004578 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004579 if (!(Elt.getNode() &&
4580 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4581 break;
4582 ++i;
4583 }
4584
4585 return i;
4586}
4587
4588/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4589/// MaskE correspond consecutively to elements from one of the vector operands,
4590/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4591static
4592bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4593 int OpIdx, int NumElems, unsigned &OpNum) {
4594 bool SeenV1 = false;
4595 bool SeenV2 = false;
4596
4597 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4598 int Idx = SVOp->getMaskElt(i);
4599 // Ignore undef indicies
4600 if (Idx < 0)
4601 continue;
4602
4603 if (Idx < NumElems)
4604 SeenV1 = true;
4605 else
4606 SeenV2 = true;
4607
4608 // Only accept consecutive elements from the same vector
4609 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4610 return false;
4611 }
4612
4613 OpNum = SeenV1 ? 0 : 1;
4614 return true;
4615}
4616
4617/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4618/// logical left shift of a vector.
4619static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4620 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4621 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4622 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4623 false /* check zeros from right */, DAG);
4624 unsigned OpSrc;
4625
4626 if (!NumZeros)
4627 return false;
4628
4629 // Considering the elements in the mask that are not consecutive zeros,
4630 // check if they consecutively come from only one of the source vectors.
4631 //
4632 // V1 = {X, A, B, C} 0
4633 // \ \ \ /
4634 // vector_shuffle V1, V2 <1, 2, 3, X>
4635 //
4636 if (!isShuffleMaskConsecutive(SVOp,
4637 0, // Mask Start Index
4638 NumElems-NumZeros-1, // Mask End Index
4639 NumZeros, // Where to start looking in the src vector
4640 NumElems, // Number of elements in vector
4641 OpSrc)) // Which source operand ?
4642 return false;
4643
4644 isLeft = false;
4645 ShAmt = NumZeros;
4646 ShVal = SVOp->getOperand(OpSrc);
4647 return true;
4648}
4649
4650/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4651/// logical left shift of a vector.
4652static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4653 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4654 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4655 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4656 true /* check zeros from left */, DAG);
4657 unsigned OpSrc;
4658
4659 if (!NumZeros)
4660 return false;
4661
4662 // Considering the elements in the mask that are not consecutive zeros,
4663 // check if they consecutively come from only one of the source vectors.
4664 //
4665 // 0 { A, B, X, X } = V2
4666 // / \ / /
4667 // vector_shuffle V1, V2 <X, X, 4, 5>
4668 //
4669 if (!isShuffleMaskConsecutive(SVOp,
4670 NumZeros, // Mask Start Index
4671 NumElems-1, // Mask End Index
4672 0, // Where to start looking in the src vector
4673 NumElems, // Number of elements in vector
4674 OpSrc)) // Which source operand ?
4675 return false;
4676
4677 isLeft = true;
4678 ShAmt = NumZeros;
4679 ShVal = SVOp->getOperand(OpSrc);
4680 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004681}
4682
4683/// isVectorShift - Returns true if the shuffle can be implemented as a
4684/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004685static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004686 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004687 // Although the logic below support any bitwidth size, there are no
4688 // shift instructions which handle more than 128-bit vectors.
4689 if (SVOp->getValueType(0).getSizeInBits() > 128)
4690 return false;
4691
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004692 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4693 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4694 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004695
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004696 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004697}
4698
Evan Chengc78d3b42006-04-24 18:01:45 +00004699/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4700///
Dan Gohman475871a2008-07-27 21:46:04 +00004701static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004702 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004703 SelectionDAG &DAG,
4704 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004705 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004706 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004707
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004708 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004709 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 bool First = true;
4711 for (unsigned i = 0; i < 16; ++i) {
4712 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4713 if (ThisIsNonZero && First) {
4714 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004715 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4716 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004717 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004719 First = false;
4720 }
4721
4722 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004723 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004724 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4725 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004726 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004727 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004728 }
4729 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004730 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4731 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4732 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004733 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004734 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004735 } else
4736 ThisElt = LastElt;
4737
Gabor Greifba36cb52008-08-28 21:40:38 +00004738 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004739 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004740 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004741 }
4742 }
4743
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004744 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004745}
4746
Bill Wendlinga348c562007-03-22 18:42:45 +00004747/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004748///
Dan Gohman475871a2008-07-27 21:46:04 +00004749static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004750 unsigned NumNonZero, unsigned NumZero,
4751 SelectionDAG &DAG,
4752 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004753 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004754 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004755
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004756 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004757 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004758 bool First = true;
4759 for (unsigned i = 0; i < 8; ++i) {
4760 bool isNonZero = (NonZeros & (1 << i)) != 0;
4761 if (isNonZero) {
4762 if (First) {
4763 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004764 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4765 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004766 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004767 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004768 First = false;
4769 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004770 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004772 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004773 }
4774 }
4775
4776 return V;
4777}
4778
Evan Chengf26ffe92008-05-29 08:22:04 +00004779/// getVShift - Return a vector logical shift node.
4780///
Owen Andersone50ed302009-08-10 22:56:29 +00004781static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004782 unsigned NumBits, SelectionDAG &DAG,
4783 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004784 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004785 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004786 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004787 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4788 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004789 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004790 DAG.getConstant(NumBits,
4791 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004792}
4793
Dan Gohman475871a2008-07-27 21:46:04 +00004794SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004795X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004796 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004797
Evan Chengc3630942009-12-09 21:00:30 +00004798 // Check if the scalar load can be widened into a vector load. And if
4799 // the address is "base + cst" see if the cst can be "absorbed" into
4800 // the shuffle mask.
4801 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4802 SDValue Ptr = LD->getBasePtr();
4803 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4804 return SDValue();
4805 EVT PVT = LD->getValueType(0);
4806 if (PVT != MVT::i32 && PVT != MVT::f32)
4807 return SDValue();
4808
4809 int FI = -1;
4810 int64_t Offset = 0;
4811 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4812 FI = FINode->getIndex();
4813 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004814 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004815 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4816 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4817 Offset = Ptr.getConstantOperandVal(1);
4818 Ptr = Ptr.getOperand(0);
4819 } else {
4820 return SDValue();
4821 }
4822
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004823 // FIXME: 256-bit vector instructions don't require a strict alignment,
4824 // improve this code to support it better.
4825 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004826 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004827 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004828 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004829 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004830 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004831 // Can't change the alignment. FIXME: It's possible to compute
4832 // the exact stack offset and reference FI + adjust offset instead.
4833 // If someone *really* cares about this. That's the way to implement it.
4834 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004835 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004836 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004837 }
4838 }
4839
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004840 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004841 // Ptr + (Offset & ~15).
4842 if (Offset < 0)
4843 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004844 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004845 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004846 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004847 if (StartOffset)
4848 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4849 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4850
4851 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004852 int NumElems = VT.getVectorNumElements();
4853
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004854 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4855 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004856 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004857 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004858
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004859 SmallVector<int, 8> Mask;
4860 for (int i = 0; i < NumElems; ++i)
4861 Mask.push_back(EltNo);
4862
Craig Toppercc3000632012-01-30 07:50:31 +00004863 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004864 }
4865
4866 return SDValue();
4867}
4868
Michael J. Spencerec38de22010-10-10 22:04:20 +00004869/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4870/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004871/// load which has the same value as a build_vector whose operands are 'elts'.
4872///
4873/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004874///
Nate Begeman1449f292010-03-24 22:19:06 +00004875/// FIXME: we'd also like to handle the case where the last elements are zero
4876/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4877/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004878static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004879 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004880 EVT EltVT = VT.getVectorElementType();
4881 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004882
Nate Begemanfdea31a2010-03-24 20:49:50 +00004883 LoadSDNode *LDBase = NULL;
4884 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004885
Nate Begeman1449f292010-03-24 22:19:06 +00004886 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004887 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004888 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004889 for (unsigned i = 0; i < NumElems; ++i) {
4890 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004891
Nate Begemanfdea31a2010-03-24 20:49:50 +00004892 if (!Elt.getNode() ||
4893 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4894 return SDValue();
4895 if (!LDBase) {
4896 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4897 return SDValue();
4898 LDBase = cast<LoadSDNode>(Elt.getNode());
4899 LastLoadedElt = i;
4900 continue;
4901 }
4902 if (Elt.getOpcode() == ISD::UNDEF)
4903 continue;
4904
4905 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4906 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4907 return SDValue();
4908 LastLoadedElt = i;
4909 }
Nate Begeman1449f292010-03-24 22:19:06 +00004910
4911 // If we have found an entire vector of loads and undefs, then return a large
4912 // load of the entire vector width starting at the base pointer. If we found
4913 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004914 if (LastLoadedElt == NumElems - 1) {
4915 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004916 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004917 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004918 LDBase->isVolatile(), LDBase->isNonTemporal(),
4919 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004920 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004921 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004922 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004923 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004924 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4925 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004926 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4927 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004928 SDValue ResNode =
4929 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4930 LDBase->getPointerInfo(),
4931 LDBase->getAlignment(),
4932 false/*isVolatile*/, true/*ReadMem*/,
4933 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004934 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004935 }
4936 return SDValue();
4937}
4938
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004939/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4940/// a vbroadcast node. We support two patterns:
4941/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4942/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4943/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004944/// The scalar load node is returned when a pattern is found,
4945/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004946static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4947 if (!Subtarget->hasAVX())
4948 return SDValue();
4949
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004950 EVT VT = Op.getValueType();
4951 SDValue V = Op;
4952
4953 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4954 V = V.getOperand(0);
4955
4956 //A suspected load to be broadcasted.
4957 SDValue Ld;
4958
4959 switch (V.getOpcode()) {
4960 default:
4961 // Unknown pattern found.
4962 return SDValue();
4963
4964 case ISD::BUILD_VECTOR: {
4965 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004966 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004967 return SDValue();
4968
4969 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004970
4971 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004972 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004973 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004974 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004975 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004976 }
4977
4978 case ISD::VECTOR_SHUFFLE: {
4979 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4980
4981 // Shuffles must have a splat mask where the first element is
4982 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004983 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004984 return SDValue();
4985
4986 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004987 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988 return SDValue();
4989
4990 Ld = Sc.getOperand(0);
4991
4992 // The scalar_to_vector node and the suspected
4993 // load node must have exactly one user.
4994 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4995 return SDValue();
4996 break;
4997 }
4998 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004999
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005000 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005001 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005002 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005003
Craig Toppera1902a12012-02-01 06:51:58 +00005004 // Reject loads that have uses of the chain result
5005 if (Ld->hasAnyUseOfValue(1))
5006 return SDValue();
5007
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005008 bool Is256 = VT.getSizeInBits() == 256;
5009 bool Is128 = VT.getSizeInBits() == 128;
5010 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5011
5012 // VBroadcast to YMM
5013 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5014 return Ld;
5015
5016 // VBroadcast to XMM
5017 if (Is128 && (ScalarSize == 32))
5018 return Ld;
5019
Craig Toppera9376332012-01-10 08:23:59 +00005020 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5021 // double since there is vbroadcastsd xmm
5022 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5023 // VBroadcast to YMM
5024 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5025 return Ld;
5026
5027 // VBroadcast to XMM
5028 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5029 return Ld;
5030 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005031
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005032 // Unsupported broadcast.
5033 return SDValue();
5034}
5035
Evan Chengc3630942009-12-09 21:00:30 +00005036SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005037X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005038 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005039
David Greenef125a292011-02-08 19:04:41 +00005040 EVT VT = Op.getValueType();
5041 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005042 unsigned NumElems = Op.getNumOperands();
5043
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005044 // Vectors containing all zeros can be matched by pxor and xorps later
5045 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5046 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5047 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005048 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005049 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005050
Craig Topper07a27622012-01-22 03:07:48 +00005051 return getZeroVector(VT, Subtarget->hasSSE2(),
Craig Topper12216172012-01-13 08:12:35 +00005052 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005053 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005054
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005055 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005056 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5057 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005058 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005059 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005060 return Op;
5061
Craig Topper07a27622012-01-22 03:07:48 +00005062 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005063 }
5064
Craig Toppera9376332012-01-10 08:23:59 +00005065 SDValue LD = isVectorBroadcast(Op, Subtarget);
5066 if (LD.getNode())
5067 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005068
Owen Andersone50ed302009-08-10 22:56:29 +00005069 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005070
Evan Cheng0db9fe62006-04-25 20:13:52 +00005071 unsigned NumZero = 0;
5072 unsigned NumNonZero = 0;
5073 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005074 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005075 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005076 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005077 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005078 if (Elt.getOpcode() == ISD::UNDEF)
5079 continue;
5080 Values.insert(Elt);
5081 if (Elt.getOpcode() != ISD::Constant &&
5082 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005083 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005084 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005085 NumZero++;
5086 else {
5087 NonZeros |= (1 << i);
5088 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005089 }
5090 }
5091
Chris Lattner97a2a562010-08-26 05:24:29 +00005092 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5093 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005094 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005095
Chris Lattner67f453a2008-03-09 05:42:06 +00005096 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005097 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005098 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Chris Lattner62098042008-03-09 01:05:04 +00005101 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5102 // the value are obviously zero, truncate the value to i32 and do the
5103 // insertion that way. Only do this if the value is non-constant or if the
5104 // value is a constant being inserted into element 0. It is cheaper to do
5105 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005107 (!IsAllConstants || Idx == 0)) {
5108 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005109 // Handle SSE only.
5110 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5111 EVT VecVT = MVT::v4i32;
5112 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005113
Chris Lattner62098042008-03-09 01:05:04 +00005114 // Truncate the value (which may itself be a constant) to i32, and
5115 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005116 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005117 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005118 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005119
Chris Lattner62098042008-03-09 01:05:04 +00005120 // Now we have our 32-bit value zero extended in the low element of
5121 // a vector. If Idx != 0, swizzle it into place.
5122 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005123 SmallVector<int, 4> Mask;
5124 Mask.push_back(Idx);
5125 for (unsigned i = 1; i != VecElts; ++i)
5126 Mask.push_back(i);
5127 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005128 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005129 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005130 }
Craig Topper07a27622012-01-22 03:07:48 +00005131 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005132 }
5133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005134
Chris Lattner19f79692008-03-08 22:59:52 +00005135 // If we have a constant or non-constant insertion into the low element of
5136 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5137 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005138 // depending on what the source datatype is.
5139 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005140 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005141 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005142
5143 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005145 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005146 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5147 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005148 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5149 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005150 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005151 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005152 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5153 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005154 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005155 }
5156
5157 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005159 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005160 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005161 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5162 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005163 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5164 DAG, dl);
5165 } else {
5166 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005167 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005168 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005169 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005170 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005171 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005172
5173 // Is it a vector logical left shift?
5174 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005175 X86::isZeroNode(Op.getOperand(0)) &&
5176 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005177 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005178 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005179 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005180 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005181 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005182 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005183
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005184 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005185 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005186
Chris Lattner19f79692008-03-08 22:59:52 +00005187 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5188 // is a non-constant being inserted into an element other than the low one,
5189 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5190 // movd/movss) to move this into the low element, then shuffle it into
5191 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005192 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005193 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005194
Evan Cheng0db9fe62006-04-25 20:13:52 +00005195 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005196 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005197 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005198 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005199 MaskVec.push_back(i == Idx ? 0 : 1);
5200 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005201 }
5202 }
5203
Chris Lattner67f453a2008-03-09 05:42:06 +00005204 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005205 if (Values.size() == 1) {
5206 if (EVTBits == 32) {
5207 // Instead of a shuffle like this:
5208 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5209 // Check if it's possible to issue this instead.
5210 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5211 unsigned Idx = CountTrailingZeros_32(NonZeros);
5212 SDValue Item = Op.getOperand(Idx);
5213 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5214 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5215 }
Dan Gohman475871a2008-07-27 21:46:04 +00005216 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005218
Dan Gohmana3941172007-07-24 22:55:08 +00005219 // A vector full of immediates; various special cases are already
5220 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005221 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005222 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005223
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005224 // For AVX-length vectors, build the individual 128-bit pieces and use
5225 // shuffles to put them in place.
5226 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5227 SmallVector<SDValue, 32> V;
5228 for (unsigned i = 0; i < NumElems; ++i)
5229 V.push_back(Op.getOperand(i));
5230
5231 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5232
5233 // Build both the lower and upper subvector.
5234 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5235 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5236 NumElems/2);
5237
5238 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005239 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5240 DAG.getConstant(0, MVT::i32), DAG, dl);
5241 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005242 DAG, dl);
5243 }
5244
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005245 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005246 if (EVTBits == 64) {
5247 if (NumNonZero == 1) {
5248 // One half is zero or undef.
5249 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005250 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005251 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005252 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005253 }
Dan Gohman475871a2008-07-27 21:46:04 +00005254 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005255 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005256
5257 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005258 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005259 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005260 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005261 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005262 }
5263
Bill Wendling826f36f2007-03-28 00:57:11 +00005264 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005265 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005266 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005267 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268 }
5269
5270 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005271 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005272 if (NumElems == 4 && NumZero > 0) {
5273 for (unsigned i = 0; i < 4; ++i) {
5274 bool isZero = !(NonZeros & (1 << i));
5275 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005276 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5277 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 else
Dale Johannesenace16102009-02-03 19:33:06 +00005279 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005280 }
5281
5282 for (unsigned i = 0; i < 2; ++i) {
5283 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5284 default: break;
5285 case 0:
5286 V[i] = V[i*2]; // Must be a zero vector.
5287 break;
5288 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005290 break;
5291 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005292 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 break;
5294 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005295 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 break;
5297 }
5298 }
5299
Benjamin Kramer9c683542012-01-30 15:16:21 +00005300 bool Reverse1 = (NonZeros & 0x3) == 2;
5301 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5302 int MaskVec[] = {
5303 Reverse1 ? 1 : 0,
5304 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005305 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5306 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005307 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005308 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005309 }
5310
Nate Begemanfdea31a2010-03-24 20:49:50 +00005311 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5312 // Check for a build vector of consecutive loads.
5313 for (unsigned i = 0; i < NumElems; ++i)
5314 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005315
Nate Begemanfdea31a2010-03-24 20:49:50 +00005316 // Check for elements which are consecutive loads.
5317 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5318 if (LD.getNode())
5319 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005320
5321 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005322 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005323 SDValue Result;
5324 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5325 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5326 else
5327 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005328
Chris Lattner24faf612010-08-28 17:59:08 +00005329 for (unsigned i = 1; i < NumElems; ++i) {
5330 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5331 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005332 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005333 }
5334 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005336
Chris Lattner6e80e442010-08-28 17:15:43 +00005337 // Otherwise, expand into a number of unpckl*, start by extending each of
5338 // our (non-undef) elements to the full vector width with the element in the
5339 // bottom slot of the vector (which generates no code for SSE).
5340 for (unsigned i = 0; i < NumElems; ++i) {
5341 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5342 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5343 else
5344 V[i] = DAG.getUNDEF(VT);
5345 }
5346
5347 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005348 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5349 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5350 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005351 unsigned EltStride = NumElems >> 1;
5352 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005353 for (unsigned i = 0; i < EltStride; ++i) {
5354 // If V[i+EltStride] is undef and this is the first round of mixing,
5355 // then it is safe to just drop this shuffle: V[i] is already in the
5356 // right place, the one element (since it's the first round) being
5357 // inserted as undef can be dropped. This isn't safe for successive
5358 // rounds because they will permute elements within both vectors.
5359 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5360 EltStride == NumElems/2)
5361 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005362
Chris Lattner6e80e442010-08-28 17:15:43 +00005363 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005364 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005365 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366 }
5367 return V[0];
5368 }
Dan Gohman475871a2008-07-27 21:46:04 +00005369 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005370}
5371
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005372// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5373// them in a MMX register. This is better than doing a stack convert.
5374static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005375 DebugLoc dl = Op.getDebugLoc();
5376 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005377
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005378 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5379 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5380 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005381 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005382 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5383 InVec = Op.getOperand(1);
5384 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5385 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005386 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005387 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5388 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5389 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005390 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005391 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5392 Mask[0] = 0; Mask[1] = 2;
5393 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5394 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005395 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005396}
5397
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005398// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5399// to create 256-bit vectors from two other 128-bit ones.
5400static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5401 DebugLoc dl = Op.getDebugLoc();
5402 EVT ResVT = Op.getValueType();
5403
5404 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5405
5406 SDValue V1 = Op.getOperand(0);
5407 SDValue V2 = Op.getOperand(1);
5408 unsigned NumElems = ResVT.getVectorNumElements();
5409
5410 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5411 DAG.getConstant(0, MVT::i32), DAG, dl);
5412 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5413 DAG, dl);
5414}
5415
5416SDValue
5417X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005418 EVT ResVT = Op.getValueType();
5419
5420 assert(Op.getNumOperands() == 2);
5421 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5422 "Unsupported CONCAT_VECTORS for value type");
5423
5424 // We support concatenate two MMX registers and place them in a MMX register.
5425 // This is better than doing a stack convert.
5426 if (ResVT.is128BitVector())
5427 return LowerMMXCONCAT_VECTORS(Op, DAG);
5428
5429 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5430 // from two other 128-bit ones.
5431 return LowerAVXCONCAT_VECTORS(Op, DAG);
5432}
5433
Nate Begemanb9a47b82009-02-23 08:49:38 +00005434// v8i16 shuffles - Prefer shuffles in the following order:
5435// 1. [all] pshuflw, pshufhw, optional move
5436// 2. [ssse3] 1 x pshufb
5437// 3. [ssse3] 2 x pshufb + 1 x por
5438// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005439SDValue
5440X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5441 SelectionDAG &DAG) const {
5442 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005443 SDValue V1 = SVOp->getOperand(0);
5444 SDValue V2 = SVOp->getOperand(1);
5445 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005446 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005447
Nate Begemanb9a47b82009-02-23 08:49:38 +00005448 // Determine if more than 1 of the words in each of the low and high quadwords
5449 // of the result come from the same quadword of one of the two inputs. Undef
5450 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005451 unsigned LoQuad[] = { 0, 0, 0, 0 };
5452 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005453 BitVector InputQuads(4);
5454 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005455 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005456 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005457 MaskVals.push_back(EltIdx);
5458 if (EltIdx < 0) {
5459 ++Quad[0];
5460 ++Quad[1];
5461 ++Quad[2];
5462 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005463 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005464 }
5465 ++Quad[EltIdx / 4];
5466 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005467 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005468
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005470 unsigned MaxQuad = 1;
5471 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 if (LoQuad[i] > MaxQuad) {
5473 BestLoQuad = i;
5474 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005475 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005476 }
5477
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005479 MaxQuad = 1;
5480 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 if (HiQuad[i] > MaxQuad) {
5482 BestHiQuad = i;
5483 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005484 }
5485 }
5486
Nate Begemanb9a47b82009-02-23 08:49:38 +00005487 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005488 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 // single pshufb instruction is necessary. If There are more than 2 input
5490 // quads, disable the next transformation since it does not help SSSE3.
5491 bool V1Used = InputQuads[0] || InputQuads[1];
5492 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005493 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 if (InputQuads.count() == 2 && V1Used && V2Used) {
5495 BestLoQuad = InputQuads.find_first();
5496 BestHiQuad = InputQuads.find_next(BestLoQuad);
5497 }
5498 if (InputQuads.count() > 2) {
5499 BestLoQuad = -1;
5500 BestHiQuad = -1;
5501 }
5502 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005503
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5505 // the shuffle mask. If a quad is scored as -1, that means that it contains
5506 // words from all 4 input quadwords.
5507 SDValue NewV;
5508 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005509 int MaskV[] = {
5510 BestLoQuad < 0 ? 0 : BestLoQuad,
5511 BestHiQuad < 0 ? 1 : BestHiQuad
5512 };
Eric Christopherfd179292009-08-27 18:07:15 +00005513 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005514 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5515 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5516 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005517
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5519 // source words for the shuffle, to aid later transformations.
5520 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005521 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005522 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005523 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005524 if (idx != (int)i)
5525 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005526 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005527 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005528 AllWordsInNewV = false;
5529 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005530 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005531
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5533 if (AllWordsInNewV) {
5534 for (int i = 0; i != 8; ++i) {
5535 int idx = MaskVals[i];
5536 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005537 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005538 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005539 if ((idx != i) && idx < 4)
5540 pshufhw = false;
5541 if ((idx != i) && idx > 3)
5542 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005543 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 V1 = NewV;
5545 V2Used = false;
5546 BestLoQuad = 0;
5547 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005548 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005549
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5551 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005552 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005553 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5554 unsigned TargetMask = 0;
5555 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005557 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5558 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5559 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005560 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005561 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 }
Eric Christopherfd179292009-08-27 18:07:15 +00005563
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 // If we have SSSE3, and all words of the result are from 1 input vector,
5565 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5566 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005567 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005569
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005571 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 // mask, and elements that come from V1 in the V2 mask, so that the two
5573 // results can be OR'd together.
5574 bool TwoInputs = V1Used && V2Used;
5575 for (unsigned i = 0; i != 8; ++i) {
5576 int EltIdx = MaskVals[i] * 2;
5577 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5579 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005580 continue;
5581 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005582 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5583 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005584 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005585 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005586 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005587 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005590 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005591
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 // Calculate the shuffle mask for the second input, shuffle it, and
5593 // OR it with the first shuffled input.
5594 pshufbMask.clear();
5595 for (unsigned i = 0; i != 8; ++i) {
5596 int EltIdx = MaskVals[i] * 2;
5597 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5599 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 continue;
5601 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005602 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5603 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005605 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005606 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005607 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 MVT::v16i8, &pshufbMask[0], 16));
5609 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005610 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 }
5612
5613 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5614 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005615 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005616 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005617 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 for (int i = 0; i != 4; ++i) {
5619 int idx = MaskVals[i];
5620 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005621 InOrder.set(i);
5622 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005623 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005624 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 }
5626 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005628 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005629
Craig Topperd0a31172012-01-10 06:37:29 +00005630 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005631 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5632 NewV.getOperand(0),
5633 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5634 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 }
Eric Christopherfd179292009-08-27 18:07:15 +00005636
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5638 // and update MaskVals with the new element order.
5639 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005640 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 for (unsigned i = 4; i != 8; ++i) {
5642 int idx = MaskVals[i];
5643 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 InOrder.set(i);
5645 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005646 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 }
5649 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005651 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005652
Craig Topperd0a31172012-01-10 06:37:29 +00005653 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005654 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5655 NewV.getOperand(0),
5656 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5657 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 }
Eric Christopherfd179292009-08-27 18:07:15 +00005659
Nate Begemanb9a47b82009-02-23 08:49:38 +00005660 // In case BestHi & BestLo were both -1, which means each quadword has a word
5661 // from each of the four input quadwords, calculate the InOrder bitvector now
5662 // before falling through to the insert/extract cleanup.
5663 if (BestLoQuad == -1 && BestHiQuad == -1) {
5664 NewV = V1;
5665 for (int i = 0; i != 8; ++i)
5666 if (MaskVals[i] < 0 || MaskVals[i] == i)
5667 InOrder.set(i);
5668 }
Eric Christopherfd179292009-08-27 18:07:15 +00005669
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 // The other elements are put in the right place using pextrw and pinsrw.
5671 for (unsigned i = 0; i != 8; ++i) {
5672 if (InOrder[i])
5673 continue;
5674 int EltIdx = MaskVals[i];
5675 if (EltIdx < 0)
5676 continue;
5677 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005678 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005680 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005682 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005683 DAG.getIntPtrConstant(i));
5684 }
5685 return NewV;
5686}
5687
5688// v16i8 shuffles - Prefer shuffles in the following order:
5689// 1. [ssse3] 1 x pshufb
5690// 2. [ssse3] 2 x pshufb + 1 x por
5691// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5692static
Nate Begeman9008ca62009-04-27 18:41:29 +00005693SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005694 SelectionDAG &DAG,
5695 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005696 SDValue V1 = SVOp->getOperand(0);
5697 SDValue V2 = SVOp->getOperand(1);
5698 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005699 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005700
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005702 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 // present, fall back to case 3.
5704 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5705 bool V1Only = true;
5706 bool V2Only = true;
5707 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005708 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005709 if (EltIdx < 0)
5710 continue;
5711 if (EltIdx < 16)
5712 V2Only = false;
5713 else
5714 V1Only = false;
5715 }
Eric Christopherfd179292009-08-27 18:07:15 +00005716
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005718 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005719 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005720
Nate Begemanb9a47b82009-02-23 08:49:38 +00005721 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005722 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005723 //
5724 // Otherwise, we have elements from both input vectors, and must zero out
5725 // elements that come from V2 in the first mask, and V1 in the second mask
5726 // so that we can OR them together.
5727 bool TwoInputs = !(V1Only || V2Only);
5728 for (unsigned i = 0; i != 16; ++i) {
5729 int EltIdx = MaskVals[i];
5730 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005732 continue;
5733 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 }
5736 // If all the elements are from V2, assign it to V1 and return after
5737 // building the first pshufb.
5738 if (V2Only)
5739 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005740 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005741 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005742 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 if (!TwoInputs)
5744 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005745
Nate Begemanb9a47b82009-02-23 08:49:38 +00005746 // Calculate the shuffle mask for the second input, shuffle it, and
5747 // OR it with the first shuffled input.
5748 pshufbMask.clear();
5749 for (unsigned i = 0; i != 16; ++i) {
5750 int EltIdx = MaskVals[i];
5751 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005752 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 continue;
5754 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005755 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005756 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005757 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005758 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005759 MVT::v16i8, &pshufbMask[0], 16));
5760 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005761 }
Eric Christopherfd179292009-08-27 18:07:15 +00005762
Nate Begemanb9a47b82009-02-23 08:49:38 +00005763 // No SSSE3 - Calculate in place words and then fix all out of place words
5764 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5765 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005766 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5767 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005768 SDValue NewV = V2Only ? V2 : V1;
5769 for (int i = 0; i != 8; ++i) {
5770 int Elt0 = MaskVals[i*2];
5771 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005772
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 // This word of the result is all undef, skip it.
5774 if (Elt0 < 0 && Elt1 < 0)
5775 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005776
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 // This word of the result is already in the correct place, skip it.
5778 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5779 continue;
5780 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5781 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005782
Nate Begemanb9a47b82009-02-23 08:49:38 +00005783 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5784 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5785 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005786
5787 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5788 // using a single extract together, load it and store it.
5789 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005791 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005792 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005793 DAG.getIntPtrConstant(i));
5794 continue;
5795 }
5796
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005798 // source byte is not also odd, shift the extracted word left 8 bits
5799 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005800 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005801 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 DAG.getIntPtrConstant(Elt1 / 2));
5803 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005804 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005805 DAG.getConstant(8,
5806 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005807 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5809 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 }
5811 // If Elt0 is defined, extract it from the appropriate source. If the
5812 // source byte is not also even, shift the extracted word right 8 bits. If
5813 // Elt1 was also defined, OR the extracted values together before
5814 // inserting them in the result.
5815 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005816 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5818 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005820 DAG.getConstant(8,
5821 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005822 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005823 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5824 DAG.getConstant(0x00FF, MVT::i16));
5825 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005826 : InsElt0;
5827 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005828 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 DAG.getIntPtrConstant(i));
5830 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005831 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005832}
5833
Evan Cheng7a831ce2007-12-15 03:00:47 +00005834/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005835/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005836/// done when every pair / quad of shuffle mask elements point to elements in
5837/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005838/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005839static
Nate Begeman9008ca62009-04-27 18:41:29 +00005840SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005841 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005842 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005843 SDValue V1 = SVOp->getOperand(0);
5844 SDValue V2 = SVOp->getOperand(1);
5845 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005846 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005847 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005849 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005850 case MVT::v4f32: NewVT = MVT::v2f64; break;
5851 case MVT::v4i32: NewVT = MVT::v2i64; break;
5852 case MVT::v8i16: NewVT = MVT::v4i32; break;
5853 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005854 }
5855
Nate Begeman9008ca62009-04-27 18:41:29 +00005856 int Scale = NumElems / NewWidth;
5857 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005858 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005859 int StartIdx = -1;
5860 for (int j = 0; j < Scale; ++j) {
5861 int EltIdx = SVOp->getMaskElt(i+j);
5862 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005863 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005864 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005865 StartIdx = EltIdx - (EltIdx % Scale);
5866 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005867 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005868 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005869 if (StartIdx == -1)
5870 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005871 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005872 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005873 }
5874
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005875 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5876 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005877 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005878}
5879
Evan Chengd880b972008-05-09 21:53:03 +00005880/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005881///
Owen Andersone50ed302009-08-10 22:56:29 +00005882static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005883 SDValue SrcOp, SelectionDAG &DAG,
5884 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005885 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005886 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005887 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005888 LD = dyn_cast<LoadSDNode>(SrcOp);
5889 if (!LD) {
5890 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5891 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005892 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005893 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005894 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005895 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005896 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005897 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005899 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005900 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5901 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5902 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005903 SrcOp.getOperand(0)
5904 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005905 }
5906 }
5907 }
5908
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005909 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005910 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005911 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005912 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005913}
5914
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005915/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5916/// which could not be matched by any known target speficic shuffle
5917static SDValue
5918LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005919 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005920
Craig Topper8f35c132012-01-20 09:29:03 +00005921 unsigned NumElems = VT.getVectorNumElements();
5922 unsigned NumLaneElems = NumElems / 2;
5923
5924 int MinRange[2][2] = { { static_cast<int>(NumElems),
5925 static_cast<int>(NumElems) },
5926 { static_cast<int>(NumElems),
5927 static_cast<int>(NumElems) } };
5928 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5929
5930 // Collect used ranges for each source in each lane
5931 for (unsigned l = 0; l < 2; ++l) {
5932 unsigned LaneStart = l*NumLaneElems;
5933 for (unsigned i = 0; i != NumLaneElems; ++i) {
5934 int Idx = SVOp->getMaskElt(i+LaneStart);
5935 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005936 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005937
Craig Topper8f35c132012-01-20 09:29:03 +00005938 int Input = 0;
5939 if (Idx >= (int)NumElems) {
5940 Idx -= NumElems;
5941 Input = 1;
5942 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005943
Craig Topper8f35c132012-01-20 09:29:03 +00005944 if (Idx > MaxRange[l][Input])
5945 MaxRange[l][Input] = Idx;
5946 if (Idx < MinRange[l][Input])
5947 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005948 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005949 }
5950
Craig Topper8f35c132012-01-20 09:29:03 +00005951 // Make sure each range is 128-bits
5952 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5953 for (unsigned l = 0; l < 2; ++l) {
5954 for (unsigned Input = 0; Input < 2; ++Input) {
5955 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5956 continue;
5957
Craig Topperd9ec7252012-01-21 08:49:33 +00005958 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005959 ExtractIdx[l][Input] = 0;
5960 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005961 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005962 ExtractIdx[l][Input] = NumLaneElems;
5963 else
5964 return SDValue();
5965 }
5966 }
5967
5968 DebugLoc dl = SVOp->getDebugLoc();
5969 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5970 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5971
5972 SDValue Ops[2][2];
5973 for (unsigned l = 0; l < 2; ++l) {
5974 for (unsigned Input = 0; Input < 2; ++Input) {
5975 if (ExtractIdx[l][Input] >= 0)
5976 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5977 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5978 DAG, dl);
5979 else
5980 Ops[l][Input] = DAG.getUNDEF(NVT);
5981 }
5982 }
5983
5984 // Generate 128-bit shuffles
5985 SmallVector<int, 16> Mask1, Mask2;
5986 for (unsigned i = 0; i != NumLaneElems; ++i) {
5987 int Elt = SVOp->getMaskElt(i);
5988 if (Elt >= (int)NumElems) {
5989 Elt %= NumLaneElems;
5990 Elt += NumLaneElems;
5991 } else if (Elt >= 0) {
5992 Elt %= NumLaneElems;
5993 }
5994 Mask1.push_back(Elt);
5995 }
5996 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5997 int Elt = SVOp->getMaskElt(i);
5998 if (Elt >= (int)NumElems) {
5999 Elt %= NumLaneElems;
6000 Elt += NumLaneElems;
6001 } else if (Elt >= 0) {
6002 Elt %= NumLaneElems;
6003 }
6004 Mask2.push_back(Elt);
6005 }
6006
6007 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
6008 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
6009
6010 // Concatenate the result back
6011 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
6012 DAG.getConstant(0, MVT::i32), DAG, dl);
6013 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
6014 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006015}
6016
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006017/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6018/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006019static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006020LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006021 SDValue V1 = SVOp->getOperand(0);
6022 SDValue V2 = SVOp->getOperand(1);
6023 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006024 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006025
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006026 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6027
Benjamin Kramer9c683542012-01-30 15:16:21 +00006028 std::pair<int, int> Locs[4];
6029 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006030 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006031
Evan Chengace3c172008-07-22 21:13:36 +00006032 unsigned NumHi = 0;
6033 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006034 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006035 int Idx = PermMask[i];
6036 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006037 Locs[i] = std::make_pair(-1, -1);
6038 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6040 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006041 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006042 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006043 NumLo++;
6044 } else {
6045 Locs[i] = std::make_pair(1, NumHi);
6046 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006047 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006048 NumHi++;
6049 }
6050 }
6051 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006052
Evan Chengace3c172008-07-22 21:13:36 +00006053 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006054 // If no more than two elements come from either vector. This can be
6055 // implemented with two shuffles. First shuffle gather the elements.
6056 // The second shuffle, which takes the first shuffle as both of its
6057 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006058 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006059
Benjamin Kramer9c683542012-01-30 15:16:21 +00006060 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006061
Benjamin Kramer9c683542012-01-30 15:16:21 +00006062 for (unsigned i = 0; i != 4; ++i)
6063 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006064 unsigned Idx = (i < 2) ? 0 : 4;
6065 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006066 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006067 }
Evan Chengace3c172008-07-22 21:13:36 +00006068
Nate Begeman9008ca62009-04-27 18:41:29 +00006069 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006070 } else if (NumLo == 3 || NumHi == 3) {
6071 // Otherwise, we must have three elements from one vector, call it X, and
6072 // one element from the other, call it Y. First, use a shufps to build an
6073 // intermediate vector with the one element from Y and the element from X
6074 // that will be in the same half in the final destination (the indexes don't
6075 // matter). Then, use a shufps to build the final vector, taking the half
6076 // containing the element from Y from the intermediate, and the other half
6077 // from X.
6078 if (NumHi == 3) {
6079 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006080 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006081 std::swap(V1, V2);
6082 }
6083
6084 // Find the element from V2.
6085 unsigned HiIndex;
6086 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006087 int Val = PermMask[HiIndex];
6088 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006089 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006090 if (Val >= 4)
6091 break;
6092 }
6093
Nate Begeman9008ca62009-04-27 18:41:29 +00006094 Mask1[0] = PermMask[HiIndex];
6095 Mask1[1] = -1;
6096 Mask1[2] = PermMask[HiIndex^1];
6097 Mask1[3] = -1;
6098 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006099
6100 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006101 Mask1[0] = PermMask[0];
6102 Mask1[1] = PermMask[1];
6103 Mask1[2] = HiIndex & 1 ? 6 : 4;
6104 Mask1[3] = HiIndex & 1 ? 4 : 6;
6105 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006106 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006107 Mask1[0] = HiIndex & 1 ? 2 : 0;
6108 Mask1[1] = HiIndex & 1 ? 0 : 2;
6109 Mask1[2] = PermMask[2];
6110 Mask1[3] = PermMask[3];
6111 if (Mask1[2] >= 0)
6112 Mask1[2] += 4;
6113 if (Mask1[3] >= 0)
6114 Mask1[3] += 4;
6115 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006116 }
Evan Chengace3c172008-07-22 21:13:36 +00006117 }
6118
6119 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006120 int LoMask[] = { -1, -1, -1, -1 };
6121 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006122
Benjamin Kramer9c683542012-01-30 15:16:21 +00006123 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006124 unsigned MaskIdx = 0;
6125 unsigned LoIdx = 0;
6126 unsigned HiIdx = 2;
6127 for (unsigned i = 0; i != 4; ++i) {
6128 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006129 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006130 MaskIdx = 1;
6131 LoIdx = 0;
6132 HiIdx = 2;
6133 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006134 int Idx = PermMask[i];
6135 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006136 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006137 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006138 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006139 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006140 LoIdx++;
6141 } else {
6142 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006143 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006144 HiIdx++;
6145 }
6146 }
6147
Nate Begeman9008ca62009-04-27 18:41:29 +00006148 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6149 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006150 int MaskOps[] = { -1, -1, -1, -1 };
6151 for (unsigned i = 0; i != 4; ++i)
6152 if (Locs[i].first != -1)
6153 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006154 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006155}
6156
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006157static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006158 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006159 V = V.getOperand(0);
6160 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6161 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006162 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6163 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6164 // BUILD_VECTOR (load), undef
6165 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006166 if (MayFoldLoad(V))
6167 return true;
6168 return false;
6169}
6170
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006171// FIXME: the version above should always be used. Since there's
6172// a bug where several vector shuffles can't be folded because the
6173// DAG is not updated during lowering and a node claims to have two
6174// uses while it only has one, use this version, and let isel match
6175// another instruction if the load really happens to have more than
6176// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006177// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006178static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006179 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006180 V = V.getOperand(0);
6181 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6182 V = V.getOperand(0);
6183 if (ISD::isNormalLoad(V.getNode()))
6184 return true;
6185 return false;
6186}
6187
6188/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6189/// a vector extract, and if both can be later optimized into a single load.
6190/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6191/// here because otherwise a target specific shuffle node is going to be
6192/// emitted for this shuffle, and the optimization not done.
6193/// FIXME: This is probably not the best approach, but fix the problem
6194/// until the right path is decided.
6195static
6196bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6197 const TargetLowering &TLI) {
6198 EVT VT = V.getValueType();
6199 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6200
6201 // Be sure that the vector shuffle is present in a pattern like this:
6202 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6203 if (!V.hasOneUse())
6204 return false;
6205
6206 SDNode *N = *V.getNode()->use_begin();
6207 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6208 return false;
6209
6210 SDValue EltNo = N->getOperand(1);
6211 if (!isa<ConstantSDNode>(EltNo))
6212 return false;
6213
6214 // If the bit convert changed the number of elements, it is unsafe
6215 // to examine the mask.
6216 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006217 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006218 EVT SrcVT = V.getOperand(0).getValueType();
6219 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6220 return false;
6221 V = V.getOperand(0);
6222 HasShuffleIntoBitcast = true;
6223 }
6224
6225 // Select the input vector, guarding against out of range extract vector.
6226 unsigned NumElems = VT.getVectorNumElements();
6227 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6228 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6229 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6230
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006231 // If we are accessing the upper part of a YMM register
6232 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6233 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6234 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006235 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006236 return false;
6237
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006238 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006239 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006240 V = V.getOperand(0);
6241
Craig Toppera51bb3a2012-01-02 08:46:48 +00006242 if (!ISD::isNormalLoad(V.getNode()))
6243 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006244
Craig Toppera51bb3a2012-01-02 08:46:48 +00006245 // Is the original load suitable?
6246 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006247
Craig Toppera51bb3a2012-01-02 08:46:48 +00006248 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6249 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006250
Craig Toppera51bb3a2012-01-02 08:46:48 +00006251 if (!HasShuffleIntoBitcast)
6252 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006253
Craig Toppera51bb3a2012-01-02 08:46:48 +00006254 // If there's a bitcast before the shuffle, check if the load type and
6255 // alignment is valid.
6256 unsigned Align = LN0->getAlignment();
6257 unsigned NewAlign =
6258 TLI.getTargetData()->getABITypeAlignment(
6259 VT.getTypeForEVT(*DAG.getContext()));
6260
6261 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6262 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006263
6264 return true;
6265}
6266
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006267static
Evan Cheng835580f2010-10-07 20:50:20 +00006268SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6269 EVT VT = Op.getValueType();
6270
6271 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006272 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6273 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006274 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6275 V1, DAG));
6276}
6277
6278static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006279SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006280 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006281 SDValue V1 = Op.getOperand(0);
6282 SDValue V2 = Op.getOperand(1);
6283 EVT VT = Op.getValueType();
6284
6285 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6286
Craig Topper1accb7e2012-01-10 06:54:16 +00006287 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006288 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6289
Evan Cheng0899f5c2011-08-31 02:05:24 +00006290 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6291 return DAG.getNode(ISD::BITCAST, dl, VT,
6292 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6293 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6294 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006295}
6296
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006297static
6298SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6299 SDValue V1 = Op.getOperand(0);
6300 SDValue V2 = Op.getOperand(1);
6301 EVT VT = Op.getValueType();
6302
6303 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6304 "unsupported shuffle type");
6305
6306 if (V2.getOpcode() == ISD::UNDEF)
6307 V2 = V1;
6308
6309 // v4i32 or v4f32
6310 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6311}
6312
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006313static
Craig Topper1accb7e2012-01-10 06:54:16 +00006314SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006315 SDValue V1 = Op.getOperand(0);
6316 SDValue V2 = Op.getOperand(1);
6317 EVT VT = Op.getValueType();
6318 unsigned NumElems = VT.getVectorNumElements();
6319
6320 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6321 // operand of these instructions is only memory, so check if there's a
6322 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6323 // same masks.
6324 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006325
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006326 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006327 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006328 CanFoldLoad = true;
6329
6330 // When V1 is a load, it can be folded later into a store in isel, example:
6331 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6332 // turns into:
6333 // (MOVLPSmr addr:$src1, VR128:$src2)
6334 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006335 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006336 CanFoldLoad = true;
6337
Dan Gohman65fd6562011-11-03 21:49:52 +00006338 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006339 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006340 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006341 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6342
6343 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006344 // If we don't care about the second element, procede to use movss.
6345 if (SVOp->getMaskElt(1) != -1)
6346 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006347 }
6348
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006349 // movl and movlp will both match v2i64, but v2i64 is never matched by
6350 // movl earlier because we make it strict to avoid messing with the movlp load
6351 // folding logic (see the code above getMOVLP call). Match it here then,
6352 // this is horrible, but will stay like this until we move all shuffle
6353 // matching to x86 specific nodes. Note that for the 1st condition all
6354 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006355 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006356 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6357 // as to remove this logic from here, as much as possible
6358 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006359 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006360 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006361 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006362
6363 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6364
6365 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006366 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006367 X86::getShuffleSHUFImmediate(SVOp), DAG);
6368}
6369
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006370static
6371SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006372 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006373 const X86Subtarget *Subtarget) {
6374 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6375 EVT VT = Op.getValueType();
6376 DebugLoc dl = Op.getDebugLoc();
6377 SDValue V1 = Op.getOperand(0);
6378 SDValue V2 = Op.getOperand(1);
6379
6380 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006381 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6382 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006383
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006384 // Handle splat operations
6385 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006386 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006387 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006388 // Special case, this is the only place now where it's allowed to return
6389 // a vector_shuffle operation without using a target specific node, because
6390 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6391 // this be moved to DAGCombine instead?
6392 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006393 return Op;
6394
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006395 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006396 SDValue LD = isVectorBroadcast(Op, Subtarget);
6397 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006398 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006399
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006400 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006401 if ((Size == 128 && NumElem <= 4) ||
6402 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006403 return SDValue();
6404
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006405 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006406 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006407 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006408
6409 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6410 // do it!
6411 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6412 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6413 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006414 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006415 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006416 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006417 // FIXME: Figure out a cleaner way to do this.
6418 // Try to make use of movq to zero out the top part.
6419 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6420 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6421 if (NewOp.getNode()) {
6422 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6423 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6424 DAG, Subtarget, dl);
6425 }
6426 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6427 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6428 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6429 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6430 DAG, Subtarget, dl);
6431 }
6432 }
6433 return SDValue();
6434}
6435
Dan Gohman475871a2008-07-27 21:46:04 +00006436SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006437X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006438 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006439 SDValue V1 = Op.getOperand(0);
6440 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006441 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006442 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006443 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006444 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006445 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006446 bool V1IsSplat = false;
6447 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006448 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006449 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006450 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006451 MachineFunction &MF = DAG.getMachineFunction();
6452 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006453
Craig Topper3426a3e2011-11-14 06:46:21 +00006454 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006455
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006456 if (V1IsUndef && V2IsUndef)
6457 return DAG.getUNDEF(VT);
6458
6459 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006460
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006461 // Vector shuffle lowering takes 3 steps:
6462 //
6463 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6464 // narrowing and commutation of operands should be handled.
6465 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6466 // shuffle nodes.
6467 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6468 // so the shuffle can be broken into other shuffles and the legalizer can
6469 // try the lowering again.
6470 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006471 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006472 // be matched during isel, all of them must be converted to a target specific
6473 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006474
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006475 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6476 // narrowing and commutation of operands should be handled. The actual code
6477 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006478 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006479 if (NewOp.getNode())
6480 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006481
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006482 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6483 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006484 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006485 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006486 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006487 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006488
Craig Topperd0a31172012-01-10 06:37:29 +00006489 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006490 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006491 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006492
Dale Johannesen0488fb62010-09-30 23:57:10 +00006493 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006494 return getMOVHighToLow(Op, dl, DAG);
6495
6496 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006497 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006498 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006499 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006500
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006501 if (X86::isPSHUFDMask(SVOp)) {
6502 // The actual implementation will match the mask in the if above and then
6503 // during isel it can match several different instructions, not only pshufd
6504 // as its name says, sad but true, emulate the behavior for now...
6505 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6506 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6507
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006508 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6509
Craig Topper1accb7e2012-01-10 06:54:16 +00006510 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006511 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6512
Craig Topperb3982da2011-12-31 23:50:21 +00006513 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006514 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006515 }
Eric Christopherfd179292009-08-27 18:07:15 +00006516
Evan Chengf26ffe92008-05-29 08:22:04 +00006517 // Check if this can be converted into a logical shift.
6518 bool isLeft = false;
6519 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006520 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006521 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006522 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006523 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006524 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006525 EVT EltVT = VT.getVectorElementType();
6526 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006527 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006528 }
Eric Christopherfd179292009-08-27 18:07:15 +00006529
Nate Begeman9008ca62009-04-27 18:41:29 +00006530 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006531 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006532 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006533 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006534 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006535 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6536
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006537 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006538 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6539 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006540 }
Eric Christopherfd179292009-08-27 18:07:15 +00006541
Nate Begeman9008ca62009-04-27 18:41:29 +00006542 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006543 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006544 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006545
Dale Johannesen0488fb62010-09-30 23:57:10 +00006546 if (X86::isMOVHLPSMask(SVOp))
6547 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006548
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006549 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006550 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006551
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006552 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006553 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006554
Dale Johannesen0488fb62010-09-30 23:57:10 +00006555 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006556 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006557
Nate Begeman9008ca62009-04-27 18:41:29 +00006558 if (ShouldXformToMOVHLPS(SVOp) ||
6559 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6560 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006561
Evan Chengf26ffe92008-05-29 08:22:04 +00006562 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006563 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006564 EVT EltVT = VT.getVectorElementType();
6565 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006566 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006567 }
Eric Christopherfd179292009-08-27 18:07:15 +00006568
Evan Cheng9eca5e82006-10-25 21:49:50 +00006569 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006570 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6571 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006572 V1IsSplat = isSplatVector(V1.getNode());
6573 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006574
Chris Lattner8a594482007-11-25 00:24:49 +00006575 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006576 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006577 Op = CommuteVectorShuffle(SVOp, DAG);
6578 SVOp = cast<ShuffleVectorSDNode>(Op);
6579 V1 = SVOp->getOperand(0);
6580 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006581 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006582 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006583 }
6584
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006585 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006586
6587 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006588 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006589 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006590 return V1;
6591 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6592 // the instruction selector will not match, so get a canonical MOVL with
6593 // swapped operands to undo the commute.
6594 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006595 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006596
Craig Topperbeabc6c2011-12-05 06:56:46 +00006597 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006598 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006599
Craig Topperbeabc6c2011-12-05 06:56:46 +00006600 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006601 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006602
Evan Cheng9bbbb982006-10-25 20:48:19 +00006603 if (V2IsSplat) {
6604 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006605 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006606 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006607 SDValue NewMask = NormalizeMask(SVOp, DAG);
6608 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6609 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006610 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006611 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006612 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006613 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006614 }
6615 }
6616 }
6617
Evan Cheng9eca5e82006-10-25 21:49:50 +00006618 if (Commuted) {
6619 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006620 // FIXME: this seems wrong.
6621 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6622 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006623
Craig Topperc0d82852011-11-22 00:44:41 +00006624 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006625 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006626
Craig Topperc0d82852011-11-22 00:44:41 +00006627 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006628 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006629 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006630
Nate Begeman9008ca62009-04-27 18:41:29 +00006631 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006632 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006633 return CommuteVectorShuffle(SVOp, DAG);
6634
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006635 // The checks below are all present in isShuffleMaskLegal, but they are
6636 // inlined here right now to enable us to directly emit target specific
6637 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006638
Craig Topper0e2037b2012-01-20 05:53:00 +00006639 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006640 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006641 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006642 DAG);
6643
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006644 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6645 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006646 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006647 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006648 }
6649
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006650 if (isPSHUFHWMask(M, VT))
6651 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6652 X86::getShufflePSHUFHWImmediate(SVOp),
6653 DAG);
6654
6655 if (isPSHUFLWMask(M, VT))
6656 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6657 X86::getShufflePSHUFLWImmediate(SVOp),
6658 DAG);
6659
Craig Topper1a7700a2012-01-19 08:19:12 +00006660 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006661 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006662 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006663
Craig Topper94438ba2011-12-16 08:06:31 +00006664 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006665 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006666 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006667 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006668
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006669 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006670 // Generate target specific nodes for 128 or 256-bit shuffles only
6671 // supported in the AVX instruction set.
6672 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006673
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006674 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006675 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006676 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6677
Craig Topper70b883b2011-11-28 10:14:51 +00006678 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006679 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006680 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006681 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006682
Craig Topper70b883b2011-11-28 10:14:51 +00006683 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006684 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006685 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006686 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006687
6688 //===--------------------------------------------------------------------===//
6689 // Since no target specific shuffle was selected for this generic one,
6690 // lower it into other known shuffles. FIXME: this isn't true yet, but
6691 // this is the plan.
6692 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006693
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006694 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6695 if (VT == MVT::v8i16) {
6696 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6697 if (NewOp.getNode())
6698 return NewOp;
6699 }
6700
6701 if (VT == MVT::v16i8) {
6702 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6703 if (NewOp.getNode())
6704 return NewOp;
6705 }
6706
6707 // Handle all 128-bit wide vectors with 4 elements, and match them with
6708 // several different shuffle types.
6709 if (NumElems == 4 && VT.getSizeInBits() == 128)
6710 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6711
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006712 // Handle general 256-bit shuffles
6713 if (VT.is256BitVector())
6714 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6715
Dan Gohman475871a2008-07-27 21:46:04 +00006716 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006717}
6718
Dan Gohman475871a2008-07-27 21:46:04 +00006719SDValue
6720X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006721 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006722 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006723 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006724
6725 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6726 return SDValue();
6727
Duncan Sands83ec4b62008-06-06 12:08:01 +00006728 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006730 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006732 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006733 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006734 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006735 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6736 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6737 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006738 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6739 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006740 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006741 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006742 Op.getOperand(0)),
6743 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006744 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006745 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006747 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006748 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006749 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006750 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6751 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006752 // result has a single use which is a store or a bitcast to i32. And in
6753 // the case of a store, it's not worth it if the index is a constant 0,
6754 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006755 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006756 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006757 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006758 if ((User->getOpcode() != ISD::STORE ||
6759 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6760 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006761 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006762 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006763 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006765 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006766 Op.getOperand(0)),
6767 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006768 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006769 } else if (VT == MVT::i32 || VT == MVT::i64) {
6770 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006771 if (isa<ConstantSDNode>(Op.getOperand(1)))
6772 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006773 }
Dan Gohman475871a2008-07-27 21:46:04 +00006774 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006775}
6776
6777
Dan Gohman475871a2008-07-27 21:46:04 +00006778SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006779X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6780 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006781 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006782 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783
David Greene74a579d2011-02-10 16:57:36 +00006784 SDValue Vec = Op.getOperand(0);
6785 EVT VecVT = Vec.getValueType();
6786
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006787 // If this is a 256-bit vector result, first extract the 128-bit vector and
6788 // then extract the element from the 128-bit vector.
6789 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006790 DebugLoc dl = Op.getNode()->getDebugLoc();
6791 unsigned NumElems = VecVT.getVectorNumElements();
6792 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006793 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6794
6795 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006796 bool Upper = IdxVal >= NumElems/2;
6797 Vec = Extract128BitVector(Vec,
6798 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006799
David Greene74a579d2011-02-10 16:57:36 +00006800 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006801 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006802 }
6803
6804 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6805
Craig Topperd0a31172012-01-10 06:37:29 +00006806 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006807 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006808 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006809 return Res;
6810 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006811
Owen Andersone50ed302009-08-10 22:56:29 +00006812 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006813 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006814 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006815 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006816 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006817 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006818 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6820 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006821 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006823 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006824 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006825 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006826 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006827 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006828 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006829 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006830 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006831 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006832 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006833 if (Idx == 0)
6834 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006835
Evan Cheng0db9fe62006-04-25 20:13:52 +00006836 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006837 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006838 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006839 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006840 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006841 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006842 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006843 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006844 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6845 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6846 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006847 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006848 if (Idx == 0)
6849 return Op;
6850
6851 // UNPCKHPD the element to the lowest double word, then movsd.
6852 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6853 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006854 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006855 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006856 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006857 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006858 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006859 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 }
6861
Dan Gohman475871a2008-07-27 21:46:04 +00006862 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863}
6864
Dan Gohman475871a2008-07-27 21:46:04 +00006865SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006866X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6867 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006868 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006869 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006870 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006871
Dan Gohman475871a2008-07-27 21:46:04 +00006872 SDValue N0 = Op.getOperand(0);
6873 SDValue N1 = Op.getOperand(1);
6874 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006875
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006876 if (VT.getSizeInBits() == 256)
6877 return SDValue();
6878
Dan Gohman8a55ce42009-09-23 21:02:20 +00006879 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006880 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006881 unsigned Opc;
6882 if (VT == MVT::v8i16)
6883 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006884 else if (VT == MVT::v16i8)
6885 Opc = X86ISD::PINSRB;
6886 else
6887 Opc = X86ISD::PINSRB;
6888
Nate Begeman14d12ca2008-02-11 04:19:36 +00006889 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6890 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006891 if (N1.getValueType() != MVT::i32)
6892 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6893 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006894 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006895 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006896 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006897 // Bits [7:6] of the constant are the source select. This will always be
6898 // zero here. The DAG Combiner may combine an extract_elt index into these
6899 // bits. For example (insert (extract, 3), 2) could be matched by putting
6900 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006901 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006902 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006903 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006904 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006905 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006906 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006907 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006908 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006909 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6910 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006911 // PINSR* works with constant index.
6912 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006913 }
Dan Gohman475871a2008-07-27 21:46:04 +00006914 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006915}
6916
Dan Gohman475871a2008-07-27 21:46:04 +00006917SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006918X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006919 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006920 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006921
David Greene6b381262011-02-09 15:32:06 +00006922 DebugLoc dl = Op.getDebugLoc();
6923 SDValue N0 = Op.getOperand(0);
6924 SDValue N1 = Op.getOperand(1);
6925 SDValue N2 = Op.getOperand(2);
6926
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006927 // If this is a 256-bit vector result, first extract the 128-bit vector,
6928 // insert the element into the extracted half and then place it back.
6929 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006930 if (!isa<ConstantSDNode>(N2))
6931 return SDValue();
6932
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006933 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006934 unsigned NumElems = VT.getVectorNumElements();
6935 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006936 bool Upper = IdxVal >= NumElems/2;
6937 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6938 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006939
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006940 // Insert the element into the desired half.
6941 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6942 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006943
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006944 // Insert the changed part back to the 256-bit vector
6945 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006946 }
6947
Craig Topperd0a31172012-01-10 06:37:29 +00006948 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006949 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6950
Dan Gohman8a55ce42009-09-23 21:02:20 +00006951 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006952 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006953
Dan Gohman8a55ce42009-09-23 21:02:20 +00006954 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006955 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6956 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006957 if (N1.getValueType() != MVT::i32)
6958 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6959 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006960 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006961 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006962 }
Dan Gohman475871a2008-07-27 21:46:04 +00006963 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006964}
6965
Dan Gohman475871a2008-07-27 21:46:04 +00006966SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006967X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006968 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006969 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006970 EVT OpVT = Op.getValueType();
6971
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006972 // If this is a 256-bit vector result, first insert into a 128-bit
6973 // vector and then insert into the 256-bit vector.
6974 if (OpVT.getSizeInBits() > 128) {
6975 // Insert into a 128-bit vector.
6976 EVT VT128 = EVT::getVectorVT(*Context,
6977 OpVT.getVectorElementType(),
6978 OpVT.getVectorNumElements() / 2);
6979
6980 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6981
6982 // Insert the 128-bit vector.
6983 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6984 DAG.getConstant(0, MVT::i32),
6985 DAG, dl);
6986 }
6987
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006988 if (Op.getValueType() == MVT::v1i64 &&
6989 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006991
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006993 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6994 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006995 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006996 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006997}
6998
David Greene91585092011-01-26 15:38:49 +00006999// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7000// a simple subregister reference or explicit instructions to grab
7001// upper bits of a vector.
7002SDValue
7003X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7004 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007005 DebugLoc dl = Op.getNode()->getDebugLoc();
7006 SDValue Vec = Op.getNode()->getOperand(0);
7007 SDValue Idx = Op.getNode()->getOperand(1);
7008
7009 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7010 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7011 return Extract128BitVector(Vec, Idx, DAG, dl);
7012 }
David Greene91585092011-01-26 15:38:49 +00007013 }
7014 return SDValue();
7015}
7016
David Greenecfe33c42011-01-26 19:13:22 +00007017// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7018// simple superregister reference or explicit instructions to insert
7019// the upper bits of a vector.
7020SDValue
7021X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7022 if (Subtarget->hasAVX()) {
7023 DebugLoc dl = Op.getNode()->getDebugLoc();
7024 SDValue Vec = Op.getNode()->getOperand(0);
7025 SDValue SubVec = Op.getNode()->getOperand(1);
7026 SDValue Idx = Op.getNode()->getOperand(2);
7027
7028 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7029 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007030 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007031 }
7032 }
7033 return SDValue();
7034}
7035
Bill Wendling056292f2008-09-16 21:48:12 +00007036// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7037// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7038// one of the above mentioned nodes. It has to be wrapped because otherwise
7039// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7040// be used to form addressing mode. These wrapped nodes will be selected
7041// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007042SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007043X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007044 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007045
Chris Lattner41621a22009-06-26 19:22:52 +00007046 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7047 // global base reg.
7048 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007049 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007050 CodeModel::Model M = getTargetMachine().getCodeModel();
7051
Chris Lattner4f066492009-07-11 20:29:19 +00007052 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007053 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007054 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007055 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007056 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007057 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007058 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007059
Evan Cheng1606e8e2009-03-13 07:51:59 +00007060 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007061 CP->getAlignment(),
7062 CP->getOffset(), OpFlag);
7063 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007064 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007065 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007066 if (OpFlag) {
7067 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007068 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007069 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007070 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007071 }
7072
7073 return Result;
7074}
7075
Dan Gohmand858e902010-04-17 15:26:15 +00007076SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007077 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007078
Chris Lattner18c59872009-06-27 04:16:01 +00007079 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7080 // global base reg.
7081 unsigned char OpFlag = 0;
7082 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007083 CodeModel::Model M = getTargetMachine().getCodeModel();
7084
Chris Lattner4f066492009-07-11 20:29:19 +00007085 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007086 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007087 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007088 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007089 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007090 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007091 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007092
Chris Lattner18c59872009-06-27 04:16:01 +00007093 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7094 OpFlag);
7095 DebugLoc DL = JT->getDebugLoc();
7096 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007097
Chris Lattner18c59872009-06-27 04:16:01 +00007098 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007099 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007100 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7101 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007102 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007103 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007104
Chris Lattner18c59872009-06-27 04:16:01 +00007105 return Result;
7106}
7107
7108SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007109X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007110 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007111
Chris Lattner18c59872009-06-27 04:16:01 +00007112 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7113 // global base reg.
7114 unsigned char OpFlag = 0;
7115 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007116 CodeModel::Model M = getTargetMachine().getCodeModel();
7117
Chris Lattner4f066492009-07-11 20:29:19 +00007118 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007119 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7120 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7121 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007122 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007123 } else if (Subtarget->isPICStyleGOT()) {
7124 OpFlag = X86II::MO_GOT;
7125 } else if (Subtarget->isPICStyleStubPIC()) {
7126 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7127 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7128 OpFlag = X86II::MO_DARWIN_NONLAZY;
7129 }
Eric Christopherfd179292009-08-27 18:07:15 +00007130
Chris Lattner18c59872009-06-27 04:16:01 +00007131 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007132
Chris Lattner18c59872009-06-27 04:16:01 +00007133 DebugLoc DL = Op.getDebugLoc();
7134 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007135
7136
Chris Lattner18c59872009-06-27 04:16:01 +00007137 // With PIC, the address is actually $g + Offset.
7138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007139 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007140 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7141 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007142 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007143 Result);
7144 }
Eric Christopherfd179292009-08-27 18:07:15 +00007145
Eli Friedman586272d2011-08-11 01:48:05 +00007146 // For symbols that require a load from a stub to get the address, emit the
7147 // load.
7148 if (isGlobalStubReference(OpFlag))
7149 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007150 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007151
Chris Lattner18c59872009-06-27 04:16:01 +00007152 return Result;
7153}
7154
Dan Gohman475871a2008-07-27 21:46:04 +00007155SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007156X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007157 // Create the TargetBlockAddressAddress node.
7158 unsigned char OpFlags =
7159 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007160 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007161 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007162 DebugLoc dl = Op.getDebugLoc();
7163 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7164 /*isTarget=*/true, OpFlags);
7165
Dan Gohmanf705adb2009-10-30 01:28:02 +00007166 if (Subtarget->isPICStyleRIPRel() &&
7167 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007168 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7169 else
7170 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007171
Dan Gohman29cbade2009-11-20 23:18:13 +00007172 // With PIC, the address is actually $g + Offset.
7173 if (isGlobalRelativeToPICBase(OpFlags)) {
7174 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7175 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7176 Result);
7177 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007178
7179 return Result;
7180}
7181
7182SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007183X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007184 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007185 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007186 // Create the TargetGlobalAddress node, folding in the constant
7187 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007188 unsigned char OpFlags =
7189 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007190 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007191 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007192 if (OpFlags == X86II::MO_NO_FLAG &&
7193 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007194 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007195 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007196 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007197 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007198 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007199 }
Eric Christopherfd179292009-08-27 18:07:15 +00007200
Chris Lattner4f066492009-07-11 20:29:19 +00007201 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007202 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007203 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7204 else
7205 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007206
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007207 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007208 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007209 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7210 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007211 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007213
Chris Lattner36c25012009-07-10 07:34:39 +00007214 // For globals that require a load from a stub to get the address, emit the
7215 // load.
7216 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007217 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007218 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007219
Dan Gohman6520e202008-10-18 02:06:02 +00007220 // If there was a non-zero offset that we didn't fold, create an explicit
7221 // addition for it.
7222 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007223 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007224 DAG.getConstant(Offset, getPointerTy()));
7225
Evan Cheng0db9fe62006-04-25 20:13:52 +00007226 return Result;
7227}
7228
Evan Chengda43bcf2008-09-24 00:05:32 +00007229SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007230X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007231 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007232 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007233 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007234}
7235
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007236static SDValue
7237GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007238 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007239 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007240 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007241 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007242 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007243 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007244 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007245 GA->getOffset(),
7246 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007247 if (InFlag) {
7248 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007249 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007250 } else {
7251 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007252 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007253 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007254
7255 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007256 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007257
Rafael Espindola15f1b662009-04-24 12:59:40 +00007258 SDValue Flag = Chain.getValue(1);
7259 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007260}
7261
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007262// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007263static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007264LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007265 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007266 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007267 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7268 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007269 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007270 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007271 InFlag = Chain.getValue(1);
7272
Chris Lattnerb903bed2009-06-26 21:20:29 +00007273 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007274}
7275
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007276// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007277static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007278LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007279 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007280 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7281 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007282}
7283
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007284// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7285// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007286static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007287 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007288 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007289 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007290
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007291 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7292 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7293 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007294
Michael J. Spencerec38de22010-10-10 22:04:20 +00007295 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007296 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007297 MachinePointerInfo(Ptr),
7298 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007299
Chris Lattnerb903bed2009-06-26 21:20:29 +00007300 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007301 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7302 // initialexec.
7303 unsigned WrapperKind = X86ISD::Wrapper;
7304 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007305 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007306 } else if (is64Bit) {
7307 assert(model == TLSModel::InitialExec);
7308 OperandFlags = X86II::MO_GOTTPOFF;
7309 WrapperKind = X86ISD::WrapperRIP;
7310 } else {
7311 assert(model == TLSModel::InitialExec);
7312 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007313 }
Eric Christopherfd179292009-08-27 18:07:15 +00007314
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007315 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7316 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007317 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007318 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007319 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007320 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007321
Rafael Espindola9a580232009-02-27 13:37:18 +00007322 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007323 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007324 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007325
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007326 // The address of the thread local variable is the add of the thread
7327 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007328 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007329}
7330
Dan Gohman475871a2008-07-27 21:46:04 +00007331SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007332X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007333
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007334 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007335 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007336
Eric Christopher30ef0e52010-06-03 04:07:48 +00007337 if (Subtarget->isTargetELF()) {
7338 // TODO: implement the "local dynamic" model
7339 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007340
Eric Christopher30ef0e52010-06-03 04:07:48 +00007341 // If GV is an alias then use the aliasee for determining
7342 // thread-localness.
7343 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7344 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007345
7346 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007347 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007348
Eric Christopher30ef0e52010-06-03 04:07:48 +00007349 switch (model) {
7350 case TLSModel::GeneralDynamic:
7351 case TLSModel::LocalDynamic: // not implemented
7352 if (Subtarget->is64Bit())
7353 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7354 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007355
Eric Christopher30ef0e52010-06-03 04:07:48 +00007356 case TLSModel::InitialExec:
7357 case TLSModel::LocalExec:
7358 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7359 Subtarget->is64Bit());
7360 }
7361 } else if (Subtarget->isTargetDarwin()) {
7362 // Darwin only has one model of TLS. Lower to that.
7363 unsigned char OpFlag = 0;
7364 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7365 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007366
Eric Christopher30ef0e52010-06-03 04:07:48 +00007367 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7368 // global base reg.
7369 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7370 !Subtarget->is64Bit();
7371 if (PIC32)
7372 OpFlag = X86II::MO_TLVP_PIC_BASE;
7373 else
7374 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007376 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007377 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007378 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007379 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007380
Eric Christopher30ef0e52010-06-03 04:07:48 +00007381 // With PIC32, the address is actually $g + Offset.
7382 if (PIC32)
7383 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7384 DAG.getNode(X86ISD::GlobalBaseReg,
7385 DebugLoc(), getPointerTy()),
7386 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007387
Eric Christopher30ef0e52010-06-03 04:07:48 +00007388 // Lowering the machine isd will make sure everything is in the right
7389 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007390 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007391 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007392 SDValue Args[] = { Chain, Offset };
7393 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007394
Eric Christopher30ef0e52010-06-03 04:07:48 +00007395 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7396 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7397 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007398
Eric Christopher30ef0e52010-06-03 04:07:48 +00007399 // And our return value (tls address) is in the standard call return value
7400 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007401 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007402 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7403 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007404 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007405
David Blaikie4d6ccb52012-01-20 21:51:11 +00007406 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007407}
7408
Evan Cheng0db9fe62006-04-25 20:13:52 +00007409
Chad Rosierb90d2a92012-01-03 23:19:12 +00007410/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7411/// and take a 2 x i32 value to shift plus a shift amount.
7412SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007413 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007414 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007415 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007416 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007417 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007418 SDValue ShOpLo = Op.getOperand(0);
7419 SDValue ShOpHi = Op.getOperand(1);
7420 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007421 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007423 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007424
Dan Gohman475871a2008-07-27 21:46:04 +00007425 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007426 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007427 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7428 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007429 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007430 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7431 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007432 }
Evan Chenge3413162006-01-09 18:33:28 +00007433
Owen Anderson825b72b2009-08-11 20:47:22 +00007434 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7435 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007436 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007437 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007438
Dan Gohman475871a2008-07-27 21:46:04 +00007439 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007440 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007441 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7442 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007443
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007444 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007445 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7446 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007447 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007448 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7449 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007450 }
7451
Dan Gohman475871a2008-07-27 21:46:04 +00007452 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007453 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007454}
Evan Chenga3195e82006-01-12 22:54:21 +00007455
Dan Gohmand858e902010-04-17 15:26:15 +00007456SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7457 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007458 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007459
Dale Johannesen0488fb62010-09-30 23:57:10 +00007460 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007461 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007462
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007464 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007465
Eli Friedman36df4992009-05-27 00:47:34 +00007466 // These are really Legal; return the operand so the caller accepts it as
7467 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007468 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007469 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007470 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007471 Subtarget->is64Bit()) {
7472 return Op;
7473 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007474
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007475 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007476 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007477 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007478 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007479 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007480 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007481 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007482 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007483 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007484 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7485}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486
Owen Andersone50ed302009-08-10 22:56:29 +00007487SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007488 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007489 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007490 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007491 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007492 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007493 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007494 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007495 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007496 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007497 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007498
Chris Lattner492a43e2010-09-22 01:28:21 +00007499 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007500
Stuart Hastings84be9582011-06-02 15:57:11 +00007501 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7502 MachineMemOperand *MMO;
7503 if (FI) {
7504 int SSFI = FI->getIndex();
7505 MMO =
7506 DAG.getMachineFunction()
7507 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7508 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7509 } else {
7510 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7511 StackSlot = StackSlot.getOperand(1);
7512 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007513 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007514 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7515 X86ISD::FILD, DL,
7516 Tys, Ops, array_lengthof(Ops),
7517 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007518
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007519 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007520 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007521 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007522
7523 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7524 // shouldn't be necessary except that RFP cannot be live across
7525 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007526 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007527 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7528 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007529 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007531 SDValue Ops[] = {
7532 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7533 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007534 MachineMemOperand *MMO =
7535 DAG.getMachineFunction()
7536 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007537 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007538
Chris Lattner492a43e2010-09-22 01:28:21 +00007539 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7540 Ops, array_lengthof(Ops),
7541 Op.getValueType(), MMO);
7542 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007543 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007544 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007545 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007546
Evan Cheng0db9fe62006-04-25 20:13:52 +00007547 return Result;
7548}
7549
Bill Wendling8b8a6362009-01-17 03:56:04 +00007550// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007551SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7552 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007553 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007554 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007555 movq %rax, %xmm0
7556 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7557 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7558 #ifdef __SSE3__
7559 haddpd %xmm0, %xmm0
7560 #else
7561 pshufd $0x4e, %xmm0, %xmm1
7562 addpd %xmm1, %xmm0
7563 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007564 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007565
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007566 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007567 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007568
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007569 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007570 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007571 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007572 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007573 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7574 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007575 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007576 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007577
Chris Lattner97484792012-01-25 09:56:22 +00007578 SmallVector<Constant*,2> CV1;
7579 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007580 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007581 CV1.push_back(
7582 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7583 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007584 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007585
Bill Wendling397ae212012-01-05 02:13:20 +00007586 // Load the 64-bit value into an XMM register.
7587 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7588 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007590 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007591 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007592 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7593 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7594 CLod0);
7595
Owen Anderson825b72b2009-08-11 20:47:22 +00007596 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007597 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007598 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007599 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007601 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007602
Craig Topperd0a31172012-01-10 06:37:29 +00007603 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007604 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7605 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7606 } else {
7607 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7608 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7609 S2F, 0x4E, DAG);
7610 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7611 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7612 Sub);
7613 }
7614
7615 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007616 DAG.getIntPtrConstant(0));
7617}
7618
Bill Wendling8b8a6362009-01-17 03:56:04 +00007619// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007620SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7621 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007622 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007623 // FP constant to bias correct the final result.
7624 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007625 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007626
7627 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007629 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007630
Eli Friedmanf3704762011-08-29 21:15:46 +00007631 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007632 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007633
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007635 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007636 DAG.getIntPtrConstant(0));
7637
7638 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007640 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007641 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007642 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007643 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007644 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007645 MVT::v2f64, Bias)));
7646 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007647 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007648 DAG.getIntPtrConstant(0));
7649
7650 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007651 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007652
7653 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007654 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007655
Owen Anderson825b72b2009-08-11 20:47:22 +00007656 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007657 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007658 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007659 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007660 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007661 }
7662
7663 // Handle final rounding.
7664 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665}
7666
Dan Gohmand858e902010-04-17 15:26:15 +00007667SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7668 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007669 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007670 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007671
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007672 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007673 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7674 // the optimization here.
7675 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007676 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007677
Owen Andersone50ed302009-08-10 22:56:29 +00007678 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007679 EVT DstVT = Op.getValueType();
7680 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007681 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007682 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007683 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007684 else if (Subtarget->is64Bit() &&
7685 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007686 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007687
7688 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007690 if (SrcVT == MVT::i32) {
7691 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7692 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7693 getPointerTy(), StackSlot, WordOff);
7694 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007695 StackSlot, MachinePointerInfo(),
7696 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007697 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007698 OffsetSlot, MachinePointerInfo(),
7699 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007700 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7701 return Fild;
7702 }
7703
7704 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7705 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007706 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007707 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007708 // For i64 source, we need to add the appropriate power of 2 if the input
7709 // was negative. This is the same as the optimization in
7710 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7711 // we must be careful to do the computation in x87 extended precision, not
7712 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007713 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7714 MachineMemOperand *MMO =
7715 DAG.getMachineFunction()
7716 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7717 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007718
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007719 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7720 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007721 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7722 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007723
7724 APInt FF(32, 0x5F800000ULL);
7725
7726 // Check whether the sign bit is set.
7727 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7728 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7729 ISD::SETLT);
7730
7731 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7732 SDValue FudgePtr = DAG.getConstantPool(
7733 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7734 getPointerTy());
7735
7736 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7737 SDValue Zero = DAG.getIntPtrConstant(0);
7738 SDValue Four = DAG.getIntPtrConstant(4);
7739 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7740 Zero, Four);
7741 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7742
7743 // Load the value out, extending it from f32 to f80.
7744 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007745 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007746 FudgePtr, MachinePointerInfo::getConstantPool(),
7747 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007748 // Extend everything to 80 bits to force it to be done on x87.
7749 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7750 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007751}
7752
Dan Gohman475871a2008-07-27 21:46:04 +00007753std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007754FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007755 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007756
Owen Andersone50ed302009-08-10 22:56:29 +00007757 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007758
7759 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007760 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7761 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007762 }
7763
Owen Anderson825b72b2009-08-11 20:47:22 +00007764 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7765 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007766 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007767
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007768 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007769 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007770 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007771 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007772 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007773 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007774 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007775 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007776
Evan Cheng87c89352007-10-15 20:11:21 +00007777 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7778 // stack slot.
7779 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007780 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007781 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007782 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007783
Michael J. Spencerec38de22010-10-10 22:04:20 +00007784
7785
Evan Cheng0db9fe62006-04-25 20:13:52 +00007786 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007787 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007788 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007789 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7790 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7791 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007792 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007793
Dan Gohman475871a2008-07-27 21:46:04 +00007794 SDValue Chain = DAG.getEntryNode();
7795 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007796 EVT TheVT = Op.getOperand(0).getValueType();
7797 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007798 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007799 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007800 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007801 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007802 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007803 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007804 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007805 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007806
Chris Lattner492a43e2010-09-22 01:28:21 +00007807 MachineMemOperand *MMO =
7808 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7809 MachineMemOperand::MOLoad, MemSize, MemSize);
7810 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7811 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007812 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007813 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007814 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7815 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007816
Chris Lattner07290932010-09-22 01:05:16 +00007817 MachineMemOperand *MMO =
7818 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7819 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007820
Evan Cheng0db9fe62006-04-25 20:13:52 +00007821 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007822 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007823 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7824 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007825
Chris Lattner27a6c732007-11-24 07:07:01 +00007826 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007827}
7828
Dan Gohmand858e902010-04-17 15:26:15 +00007829SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7830 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007831 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007832 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007833
Eli Friedman948e95a2009-05-23 09:59:16 +00007834 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007835 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007836 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7837 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007838
Chris Lattner27a6c732007-11-24 07:07:01 +00007839 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007840 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007841 FIST, StackSlot, MachinePointerInfo(),
7842 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007843}
7844
Dan Gohmand858e902010-04-17 15:26:15 +00007845SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7846 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007847 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7848 SDValue FIST = Vals.first, StackSlot = Vals.second;
7849 assert(FIST.getNode() && "Unexpected failure");
7850
7851 // Load the result.
7852 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007853 FIST, StackSlot, MachinePointerInfo(),
7854 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007855}
7856
Dan Gohmand858e902010-04-17 15:26:15 +00007857SDValue X86TargetLowering::LowerFABS(SDValue Op,
7858 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007859 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007860 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007861 EVT VT = Op.getValueType();
7862 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007863 if (VT.isVector())
7864 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007865 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007866 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007867 C = ConstantVector::getSplat(2,
7868 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007869 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007870 C = ConstantVector::getSplat(4,
7871 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007872 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007873 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007874 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007875 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007876 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007877 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007878}
7879
Dan Gohmand858e902010-04-17 15:26:15 +00007880SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007881 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007882 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007883 EVT VT = Op.getValueType();
7884 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007885 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7886 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007887 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007888 NumElts = VT.getVectorNumElements();
7889 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007890 Constant *C;
7891 if (EltVT == MVT::f64)
7892 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7893 else
7894 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7895 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007896 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007897 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007898 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007899 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007900 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007901 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007902 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007903 DAG.getNode(ISD::XOR, dl, XORVT,
7904 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007905 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007906 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007907 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007908 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007909 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007910}
7911
Dan Gohmand858e902010-04-17 15:26:15 +00007912SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007913 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007914 SDValue Op0 = Op.getOperand(0);
7915 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007916 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007917 EVT VT = Op.getValueType();
7918 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007919
7920 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007921 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007922 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007923 SrcVT = VT;
7924 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007925 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007926 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007927 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007928 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007929 }
7930
7931 // At this point the operands and the result should have the same
7932 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007933
Evan Cheng68c47cb2007-01-05 07:55:56 +00007934 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007935 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007936 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007937 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7938 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007939 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007940 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7941 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7942 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7943 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007944 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007945 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007946 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007947 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007948 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007949 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007950 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007951
7952 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007953 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007954 // Op0 is MVT::f32, Op1 is MVT::f64.
7955 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7956 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7957 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007958 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007960 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007961 }
7962
Evan Cheng73d6cf12007-01-05 21:37:56 +00007963 // Clear first operand sign bit.
7964 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007965 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007966 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7967 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007968 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007969 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7971 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7972 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007973 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007974 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007975 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007976 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007977 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007978 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007979 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007980
7981 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007982 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007983}
7984
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007985SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7986 SDValue N0 = Op.getOperand(0);
7987 DebugLoc dl = Op.getDebugLoc();
7988 EVT VT = Op.getValueType();
7989
7990 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7991 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7992 DAG.getConstant(1, VT));
7993 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7994}
7995
Dan Gohman076aee32009-03-04 19:44:21 +00007996/// Emit nodes that will be selected as "test Op0,Op0", or something
7997/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007998SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007999 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008000 DebugLoc dl = Op.getDebugLoc();
8001
Dan Gohman31125812009-03-07 01:58:32 +00008002 // CF and OF aren't always set the way we want. Determine which
8003 // of these we need.
8004 bool NeedCF = false;
8005 bool NeedOF = false;
8006 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008007 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008008 case X86::COND_A: case X86::COND_AE:
8009 case X86::COND_B: case X86::COND_BE:
8010 NeedCF = true;
8011 break;
8012 case X86::COND_G: case X86::COND_GE:
8013 case X86::COND_L: case X86::COND_LE:
8014 case X86::COND_O: case X86::COND_NO:
8015 NeedOF = true;
8016 break;
Dan Gohman31125812009-03-07 01:58:32 +00008017 }
8018
Dan Gohman076aee32009-03-04 19:44:21 +00008019 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008020 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8021 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008022 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8023 // Emit a CMP with 0, which is the TEST pattern.
8024 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8025 DAG.getConstant(0, Op.getValueType()));
8026
8027 unsigned Opcode = 0;
8028 unsigned NumOperands = 0;
8029 switch (Op.getNode()->getOpcode()) {
8030 case ISD::ADD:
8031 // Due to an isel shortcoming, be conservative if this add is likely to be
8032 // selected as part of a load-modify-store instruction. When the root node
8033 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8034 // uses of other nodes in the match, such as the ADD in this case. This
8035 // leads to the ADD being left around and reselected, with the result being
8036 // two adds in the output. Alas, even if none our users are stores, that
8037 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8038 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8039 // climbing the DAG back to the root, and it doesn't seem to be worth the
8040 // effort.
8041 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008042 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8043 if (UI->getOpcode() != ISD::CopyToReg &&
8044 UI->getOpcode() != ISD::SETCC &&
8045 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008046 goto default_case;
8047
8048 if (ConstantSDNode *C =
8049 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8050 // An add of one will be selected as an INC.
8051 if (C->getAPIntValue() == 1) {
8052 Opcode = X86ISD::INC;
8053 NumOperands = 1;
8054 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008055 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008056
8057 // An add of negative one (subtract of one) will be selected as a DEC.
8058 if (C->getAPIntValue().isAllOnesValue()) {
8059 Opcode = X86ISD::DEC;
8060 NumOperands = 1;
8061 break;
8062 }
Dan Gohman076aee32009-03-04 19:44:21 +00008063 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008064
8065 // Otherwise use a regular EFLAGS-setting add.
8066 Opcode = X86ISD::ADD;
8067 NumOperands = 2;
8068 break;
8069 case ISD::AND: {
8070 // If the primary and result isn't used, don't bother using X86ISD::AND,
8071 // because a TEST instruction will be better.
8072 bool NonFlagUse = false;
8073 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8074 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8075 SDNode *User = *UI;
8076 unsigned UOpNo = UI.getOperandNo();
8077 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8078 // Look pass truncate.
8079 UOpNo = User->use_begin().getOperandNo();
8080 User = *User->use_begin();
8081 }
8082
8083 if (User->getOpcode() != ISD::BRCOND &&
8084 User->getOpcode() != ISD::SETCC &&
8085 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8086 NonFlagUse = true;
8087 break;
8088 }
Dan Gohman076aee32009-03-04 19:44:21 +00008089 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008090
8091 if (!NonFlagUse)
8092 break;
8093 }
8094 // FALL THROUGH
8095 case ISD::SUB:
8096 case ISD::OR:
8097 case ISD::XOR:
8098 // Due to the ISEL shortcoming noted above, be conservative if this op is
8099 // likely to be selected as part of a load-modify-store instruction.
8100 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8101 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8102 if (UI->getOpcode() == ISD::STORE)
8103 goto default_case;
8104
8105 // Otherwise use a regular EFLAGS-setting instruction.
8106 switch (Op.getNode()->getOpcode()) {
8107 default: llvm_unreachable("unexpected operator!");
8108 case ISD::SUB: Opcode = X86ISD::SUB; break;
8109 case ISD::OR: Opcode = X86ISD::OR; break;
8110 case ISD::XOR: Opcode = X86ISD::XOR; break;
8111 case ISD::AND: Opcode = X86ISD::AND; break;
8112 }
8113
8114 NumOperands = 2;
8115 break;
8116 case X86ISD::ADD:
8117 case X86ISD::SUB:
8118 case X86ISD::INC:
8119 case X86ISD::DEC:
8120 case X86ISD::OR:
8121 case X86ISD::XOR:
8122 case X86ISD::AND:
8123 return SDValue(Op.getNode(), 1);
8124 default:
8125 default_case:
8126 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008127 }
8128
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008129 if (Opcode == 0)
8130 // Emit a CMP with 0, which is the TEST pattern.
8131 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8132 DAG.getConstant(0, Op.getValueType()));
8133
8134 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8135 SmallVector<SDValue, 4> Ops;
8136 for (unsigned i = 0; i != NumOperands; ++i)
8137 Ops.push_back(Op.getOperand(i));
8138
8139 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8140 DAG.ReplaceAllUsesWith(Op, New);
8141 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008142}
8143
8144/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8145/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008146SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008147 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008148 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8149 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008150 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008151
8152 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008153 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008154}
8155
Evan Chengd40d03e2010-01-06 19:38:29 +00008156/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8157/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008158SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8159 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008160 SDValue Op0 = And.getOperand(0);
8161 SDValue Op1 = And.getOperand(1);
8162 if (Op0.getOpcode() == ISD::TRUNCATE)
8163 Op0 = Op0.getOperand(0);
8164 if (Op1.getOpcode() == ISD::TRUNCATE)
8165 Op1 = Op1.getOperand(0);
8166
Evan Chengd40d03e2010-01-06 19:38:29 +00008167 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008168 if (Op1.getOpcode() == ISD::SHL)
8169 std::swap(Op0, Op1);
8170 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008171 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8172 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008173 // If we looked past a truncate, check that it's only truncating away
8174 // known zeros.
8175 unsigned BitWidth = Op0.getValueSizeInBits();
8176 unsigned AndBitWidth = And.getValueSizeInBits();
8177 if (BitWidth > AndBitWidth) {
8178 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8179 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8180 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8181 return SDValue();
8182 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008183 LHS = Op1;
8184 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008185 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008186 } else if (Op1.getOpcode() == ISD::Constant) {
8187 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008188 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008189 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008190
8191 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008192 LHS = AndLHS.getOperand(0);
8193 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008194 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008195
8196 // Use BT if the immediate can't be encoded in a TEST instruction.
8197 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8198 LHS = AndLHS;
8199 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8200 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008201 }
Evan Cheng0488db92007-09-25 01:57:46 +00008202
Evan Chengd40d03e2010-01-06 19:38:29 +00008203 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008204 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008205 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008206 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008207 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008208 // Also promote i16 to i32 for performance / code size reason.
8209 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008210 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008211 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008212
Evan Chengd40d03e2010-01-06 19:38:29 +00008213 // If the operand types disagree, extend the shift amount to match. Since
8214 // BT ignores high bits (like shifts) we can use anyextend.
8215 if (LHS.getValueType() != RHS.getValueType())
8216 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008217
Evan Chengd40d03e2010-01-06 19:38:29 +00008218 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8219 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8220 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8221 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008222 }
8223
Evan Cheng54de3ea2010-01-05 06:52:31 +00008224 return SDValue();
8225}
8226
Dan Gohmand858e902010-04-17 15:26:15 +00008227SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008228
8229 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8230
Evan Cheng54de3ea2010-01-05 06:52:31 +00008231 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8232 SDValue Op0 = Op.getOperand(0);
8233 SDValue Op1 = Op.getOperand(1);
8234 DebugLoc dl = Op.getDebugLoc();
8235 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8236
8237 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008238 // Lower (X & (1 << N)) == 0 to BT(X, N).
8239 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8240 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008241 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008242 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008243 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008244 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8245 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8246 if (NewSetCC.getNode())
8247 return NewSetCC;
8248 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008249
Chris Lattner481eebc2010-12-19 21:23:48 +00008250 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8251 // these.
8252 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008253 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008254 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8255 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008256
Chris Lattner481eebc2010-12-19 21:23:48 +00008257 // If the input is a setcc, then reuse the input setcc or use a new one with
8258 // the inverted condition.
8259 if (Op0.getOpcode() == X86ISD::SETCC) {
8260 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8261 bool Invert = (CC == ISD::SETNE) ^
8262 cast<ConstantSDNode>(Op1)->isNullValue();
8263 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008264
Evan Cheng2c755ba2010-02-27 07:36:59 +00008265 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008266 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8267 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8268 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008269 }
8270
Evan Chenge5b51ac2010-04-17 06:13:15 +00008271 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008272 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008273 if (X86CC == X86::COND_INVALID)
8274 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008275
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008276 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008277 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008278 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008279}
8280
Craig Topper89af15e2011-09-18 08:03:58 +00008281// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008282// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008283static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008284 EVT VT = Op.getValueType();
8285
Duncan Sands28b77e92011-09-06 19:07:46 +00008286 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008287 "Unsupported value type for operation");
8288
8289 int NumElems = VT.getVectorNumElements();
8290 DebugLoc dl = Op.getDebugLoc();
8291 SDValue CC = Op.getOperand(2);
8292 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8293 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8294
8295 // Extract the LHS vectors
8296 SDValue LHS = Op.getOperand(0);
8297 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8298 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8299
8300 // Extract the RHS vectors
8301 SDValue RHS = Op.getOperand(1);
8302 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8303 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8304
8305 // Issue the operation on the smaller types and concatenate the result back
8306 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8307 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8308 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8309 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8310 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8311}
8312
8313
Dan Gohmand858e902010-04-17 15:26:15 +00008314SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008315 SDValue Cond;
8316 SDValue Op0 = Op.getOperand(0);
8317 SDValue Op1 = Op.getOperand(1);
8318 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008319 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008320 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8321 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008322 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008323
8324 if (isFP) {
8325 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008326 EVT EltVT = Op0.getValueType().getVectorElementType();
8327 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8328
Nate Begeman30a0de92008-07-17 16:51:19 +00008329 bool Swap = false;
8330
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008331 // SSE Condition code mapping:
8332 // 0 - EQ
8333 // 1 - LT
8334 // 2 - LE
8335 // 3 - UNORD
8336 // 4 - NEQ
8337 // 5 - NLT
8338 // 6 - NLE
8339 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008340 switch (SetCCOpcode) {
8341 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008342 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008343 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008344 case ISD::SETOGT:
8345 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008346 case ISD::SETLT:
8347 case ISD::SETOLT: SSECC = 1; break;
8348 case ISD::SETOGE:
8349 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008350 case ISD::SETLE:
8351 case ISD::SETOLE: SSECC = 2; break;
8352 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008353 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008354 case ISD::SETNE: SSECC = 4; break;
8355 case ISD::SETULE: Swap = true;
8356 case ISD::SETUGE: SSECC = 5; break;
8357 case ISD::SETULT: Swap = true;
8358 case ISD::SETUGT: SSECC = 6; break;
8359 case ISD::SETO: SSECC = 7; break;
8360 }
8361 if (Swap)
8362 std::swap(Op0, Op1);
8363
Nate Begemanfb8ead02008-07-25 19:05:58 +00008364 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008365 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008366 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008367 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008368 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8369 DAG.getConstant(3, MVT::i8));
8370 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8371 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008372 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008373 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008374 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008375 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8376 DAG.getConstant(7, MVT::i8));
8377 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8378 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008379 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008380 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008381 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008382 }
8383 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008384 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8385 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008386 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008387
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008388 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008389 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008390 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008391
Nate Begeman30a0de92008-07-17 16:51:19 +00008392 // We are handling one of the integer comparisons here. Since SSE only has
8393 // GT and EQ comparisons for integer, swapping operands and multiple
8394 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008395 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008397
Nate Begeman30a0de92008-07-17 16:51:19 +00008398 switch (SetCCOpcode) {
8399 default: break;
8400 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008401 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008402 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008403 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008404 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008405 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008406 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008407 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008408 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008409 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008410 }
8411 if (Swap)
8412 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008413
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008414 // Check that the operation in question is available (most are plain SSE2,
8415 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008416 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008417 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008418 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008419 return SDValue();
8420
Nate Begeman30a0de92008-07-17 16:51:19 +00008421 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8422 // bits of the inputs before performing those operations.
8423 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008424 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008425 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8426 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008427 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008428 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8429 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008430 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8431 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008432 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008433
Dale Johannesenace16102009-02-03 19:33:06 +00008434 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008435
8436 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008437 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008438 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008439
Nate Begeman30a0de92008-07-17 16:51:19 +00008440 return Result;
8441}
Evan Cheng0488db92007-09-25 01:57:46 +00008442
Evan Cheng370e5342008-12-03 08:38:43 +00008443// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008444static bool isX86LogicalCmp(SDValue Op) {
8445 unsigned Opc = Op.getNode()->getOpcode();
8446 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8447 return true;
8448 if (Op.getResNo() == 1 &&
8449 (Opc == X86ISD::ADD ||
8450 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008451 Opc == X86ISD::ADC ||
8452 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008453 Opc == X86ISD::SMUL ||
8454 Opc == X86ISD::UMUL ||
8455 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008456 Opc == X86ISD::DEC ||
8457 Opc == X86ISD::OR ||
8458 Opc == X86ISD::XOR ||
8459 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008460 return true;
8461
Chris Lattner9637d5b2010-12-05 07:49:54 +00008462 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8463 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008464
Dan Gohman076aee32009-03-04 19:44:21 +00008465 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008466}
8467
Chris Lattnera2b56002010-12-05 01:23:24 +00008468static bool isZero(SDValue V) {
8469 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8470 return C && C->isNullValue();
8471}
8472
Chris Lattner96908b12010-12-05 02:00:51 +00008473static bool isAllOnes(SDValue V) {
8474 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8475 return C && C->isAllOnesValue();
8476}
8477
Dan Gohmand858e902010-04-17 15:26:15 +00008478SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008479 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008480 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008481 SDValue Op1 = Op.getOperand(1);
8482 SDValue Op2 = Op.getOperand(2);
8483 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008484 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008485
Dan Gohman1a492952009-10-20 16:22:37 +00008486 if (Cond.getOpcode() == ISD::SETCC) {
8487 SDValue NewCond = LowerSETCC(Cond, DAG);
8488 if (NewCond.getNode())
8489 Cond = NewCond;
8490 }
Evan Cheng734503b2006-09-11 02:19:56 +00008491
Chris Lattnera2b56002010-12-05 01:23:24 +00008492 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008493 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008494 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008495 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008496 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008497 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8498 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008499 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008500
Chris Lattnera2b56002010-12-05 01:23:24 +00008501 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008502
8503 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008504 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8505 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008506
8507 SDValue CmpOp0 = Cmp.getOperand(0);
8508 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8509 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008510
Chris Lattner96908b12010-12-05 02:00:51 +00008511 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008512 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8513 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008514
Chris Lattner96908b12010-12-05 02:00:51 +00008515 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8516 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008517
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008518 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008519 if (N2C == 0 || !N2C->isNullValue())
8520 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8521 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008522 }
8523 }
8524
Chris Lattnera2b56002010-12-05 01:23:24 +00008525 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008526 if (Cond.getOpcode() == ISD::AND &&
8527 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8528 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008529 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008530 Cond = Cond.getOperand(0);
8531 }
8532
Evan Cheng3f41d662007-10-08 22:16:29 +00008533 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8534 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008535 unsigned CondOpcode = Cond.getOpcode();
8536 if (CondOpcode == X86ISD::SETCC ||
8537 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008538 CC = Cond.getOperand(0);
8539
Dan Gohman475871a2008-07-27 21:46:04 +00008540 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008541 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008542 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008543
Evan Cheng3f41d662007-10-08 22:16:29 +00008544 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008545 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008546 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008547 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008548
Chris Lattnerd1980a52009-03-12 06:52:53 +00008549 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8550 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008551 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008552 addTest = false;
8553 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008554 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8555 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8556 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8557 Cond.getOperand(0).getValueType() != MVT::i8)) {
8558 SDValue LHS = Cond.getOperand(0);
8559 SDValue RHS = Cond.getOperand(1);
8560 unsigned X86Opcode;
8561 unsigned X86Cond;
8562 SDVTList VTs;
8563 switch (CondOpcode) {
8564 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8565 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8566 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8567 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8568 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8569 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8570 default: llvm_unreachable("unexpected overflowing operator");
8571 }
8572 if (CondOpcode == ISD::UMULO)
8573 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8574 MVT::i32);
8575 else
8576 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8577
8578 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8579
8580 if (CondOpcode == ISD::UMULO)
8581 Cond = X86Op.getValue(2);
8582 else
8583 Cond = X86Op.getValue(1);
8584
8585 CC = DAG.getConstant(X86Cond, MVT::i8);
8586 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008587 }
8588
8589 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008590 // Look pass the truncate.
8591 if (Cond.getOpcode() == ISD::TRUNCATE)
8592 Cond = Cond.getOperand(0);
8593
8594 // We know the result of AND is compared against zero. Try to match
8595 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008596 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008597 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008598 if (NewSetCC.getNode()) {
8599 CC = NewSetCC.getOperand(0);
8600 Cond = NewSetCC.getOperand(1);
8601 addTest = false;
8602 }
8603 }
8604 }
8605
8606 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008607 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008608 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008609 }
8610
Benjamin Kramere915ff32010-12-22 23:09:28 +00008611 // a < b ? -1 : 0 -> RES = ~setcc_carry
8612 // a < b ? 0 : -1 -> RES = setcc_carry
8613 // a >= b ? -1 : 0 -> RES = setcc_carry
8614 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8615 if (Cond.getOpcode() == X86ISD::CMP) {
8616 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8617
8618 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8619 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8620 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8621 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8622 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8623 return DAG.getNOT(DL, Res, Res.getValueType());
8624 return Res;
8625 }
8626 }
8627
Evan Cheng0488db92007-09-25 01:57:46 +00008628 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8629 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008630 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008631 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008632 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008633}
8634
Evan Cheng370e5342008-12-03 08:38:43 +00008635// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8636// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8637// from the AND / OR.
8638static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8639 Opc = Op.getOpcode();
8640 if (Opc != ISD::OR && Opc != ISD::AND)
8641 return false;
8642 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8643 Op.getOperand(0).hasOneUse() &&
8644 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8645 Op.getOperand(1).hasOneUse());
8646}
8647
Evan Cheng961d6d42009-02-02 08:19:07 +00008648// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8649// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008650static bool isXor1OfSetCC(SDValue Op) {
8651 if (Op.getOpcode() != ISD::XOR)
8652 return false;
8653 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8654 if (N1C && N1C->getAPIntValue() == 1) {
8655 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8656 Op.getOperand(0).hasOneUse();
8657 }
8658 return false;
8659}
8660
Dan Gohmand858e902010-04-17 15:26:15 +00008661SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008662 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008663 SDValue Chain = Op.getOperand(0);
8664 SDValue Cond = Op.getOperand(1);
8665 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008666 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008667 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008668 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008669
Dan Gohman1a492952009-10-20 16:22:37 +00008670 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008671 // Check for setcc([su]{add,sub,mul}o == 0).
8672 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8673 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8674 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8675 Cond.getOperand(0).getResNo() == 1 &&
8676 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8677 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8678 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8679 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8680 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8681 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8682 Inverted = true;
8683 Cond = Cond.getOperand(0);
8684 } else {
8685 SDValue NewCond = LowerSETCC(Cond, DAG);
8686 if (NewCond.getNode())
8687 Cond = NewCond;
8688 }
Dan Gohman1a492952009-10-20 16:22:37 +00008689 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008690#if 0
8691 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008692 else if (Cond.getOpcode() == X86ISD::ADD ||
8693 Cond.getOpcode() == X86ISD::SUB ||
8694 Cond.getOpcode() == X86ISD::SMUL ||
8695 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008696 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008697#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008698
Evan Chengad9c0a32009-12-15 00:53:42 +00008699 // Look pass (and (setcc_carry (cmp ...)), 1).
8700 if (Cond.getOpcode() == ISD::AND &&
8701 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8702 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008703 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008704 Cond = Cond.getOperand(0);
8705 }
8706
Evan Cheng3f41d662007-10-08 22:16:29 +00008707 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8708 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008709 unsigned CondOpcode = Cond.getOpcode();
8710 if (CondOpcode == X86ISD::SETCC ||
8711 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008712 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008713
Dan Gohman475871a2008-07-27 21:46:04 +00008714 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008715 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008716 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008717 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008718 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008719 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008720 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008721 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008722 default: break;
8723 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008724 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008725 // These can only come from an arithmetic instruction with overflow,
8726 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008727 Cond = Cond.getNode()->getOperand(1);
8728 addTest = false;
8729 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008730 }
Evan Cheng0488db92007-09-25 01:57:46 +00008731 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008732 }
8733 CondOpcode = Cond.getOpcode();
8734 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8735 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8736 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8737 Cond.getOperand(0).getValueType() != MVT::i8)) {
8738 SDValue LHS = Cond.getOperand(0);
8739 SDValue RHS = Cond.getOperand(1);
8740 unsigned X86Opcode;
8741 unsigned X86Cond;
8742 SDVTList VTs;
8743 switch (CondOpcode) {
8744 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8745 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8746 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8747 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8748 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8749 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8750 default: llvm_unreachable("unexpected overflowing operator");
8751 }
8752 if (Inverted)
8753 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8754 if (CondOpcode == ISD::UMULO)
8755 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8756 MVT::i32);
8757 else
8758 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8759
8760 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8761
8762 if (CondOpcode == ISD::UMULO)
8763 Cond = X86Op.getValue(2);
8764 else
8765 Cond = X86Op.getValue(1);
8766
8767 CC = DAG.getConstant(X86Cond, MVT::i8);
8768 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008769 } else {
8770 unsigned CondOpc;
8771 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8772 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008773 if (CondOpc == ISD::OR) {
8774 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8775 // two branches instead of an explicit OR instruction with a
8776 // separate test.
8777 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008778 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008779 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008780 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008781 Chain, Dest, CC, Cmp);
8782 CC = Cond.getOperand(1).getOperand(0);
8783 Cond = Cmp;
8784 addTest = false;
8785 }
8786 } else { // ISD::AND
8787 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8788 // two branches instead of an explicit AND instruction with a
8789 // separate test. However, we only do this if this block doesn't
8790 // have a fall-through edge, because this requires an explicit
8791 // jmp when the condition is false.
8792 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008793 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008794 Op.getNode()->hasOneUse()) {
8795 X86::CondCode CCode =
8796 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8797 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008798 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008799 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008800 // Look for an unconditional branch following this conditional branch.
8801 // We need this because we need to reverse the successors in order
8802 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008803 if (User->getOpcode() == ISD::BR) {
8804 SDValue FalseBB = User->getOperand(1);
8805 SDNode *NewBR =
8806 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008807 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008808 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008809 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008810
Dale Johannesene4d209d2009-02-03 20:21:25 +00008811 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008812 Chain, Dest, CC, Cmp);
8813 X86::CondCode CCode =
8814 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8815 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008816 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008817 Cond = Cmp;
8818 addTest = false;
8819 }
8820 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008821 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008822 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8823 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8824 // It should be transformed during dag combiner except when the condition
8825 // is set by a arithmetics with overflow node.
8826 X86::CondCode CCode =
8827 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8828 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008829 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008830 Cond = Cond.getOperand(0).getOperand(1);
8831 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008832 } else if (Cond.getOpcode() == ISD::SETCC &&
8833 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8834 // For FCMP_OEQ, we can emit
8835 // two branches instead of an explicit AND instruction with a
8836 // separate test. However, we only do this if this block doesn't
8837 // have a fall-through edge, because this requires an explicit
8838 // jmp when the condition is false.
8839 if (Op.getNode()->hasOneUse()) {
8840 SDNode *User = *Op.getNode()->use_begin();
8841 // Look for an unconditional branch following this conditional branch.
8842 // We need this because we need to reverse the successors in order
8843 // to implement FCMP_OEQ.
8844 if (User->getOpcode() == ISD::BR) {
8845 SDValue FalseBB = User->getOperand(1);
8846 SDNode *NewBR =
8847 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8848 assert(NewBR == User);
8849 (void)NewBR;
8850 Dest = FalseBB;
8851
8852 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8853 Cond.getOperand(0), Cond.getOperand(1));
8854 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8855 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8856 Chain, Dest, CC, Cmp);
8857 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8858 Cond = Cmp;
8859 addTest = false;
8860 }
8861 }
8862 } else if (Cond.getOpcode() == ISD::SETCC &&
8863 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8864 // For FCMP_UNE, we can emit
8865 // two branches instead of an explicit AND instruction with a
8866 // separate test. However, we only do this if this block doesn't
8867 // have a fall-through edge, because this requires an explicit
8868 // jmp when the condition is false.
8869 if (Op.getNode()->hasOneUse()) {
8870 SDNode *User = *Op.getNode()->use_begin();
8871 // Look for an unconditional branch following this conditional branch.
8872 // We need this because we need to reverse the successors in order
8873 // to implement FCMP_UNE.
8874 if (User->getOpcode() == ISD::BR) {
8875 SDValue FalseBB = User->getOperand(1);
8876 SDNode *NewBR =
8877 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8878 assert(NewBR == User);
8879 (void)NewBR;
8880
8881 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8882 Cond.getOperand(0), Cond.getOperand(1));
8883 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8884 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8885 Chain, Dest, CC, Cmp);
8886 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8887 Cond = Cmp;
8888 addTest = false;
8889 Dest = FalseBB;
8890 }
8891 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008892 }
Evan Cheng0488db92007-09-25 01:57:46 +00008893 }
8894
8895 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008896 // Look pass the truncate.
8897 if (Cond.getOpcode() == ISD::TRUNCATE)
8898 Cond = Cond.getOperand(0);
8899
8900 // We know the result of AND is compared against zero. Try to match
8901 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008902 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008903 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8904 if (NewSetCC.getNode()) {
8905 CC = NewSetCC.getOperand(0);
8906 Cond = NewSetCC.getOperand(1);
8907 addTest = false;
8908 }
8909 }
8910 }
8911
8912 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008913 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008914 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008915 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008916 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008917 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008918}
8919
Anton Korobeynikove060b532007-04-17 19:34:00 +00008920
8921// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8922// Calls to _alloca is needed to probe the stack when allocating more than 4k
8923// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8924// that the guard pages used by the OS virtual memory manager are allocated in
8925// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008926SDValue
8927X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008928 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008929 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008930 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008931 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008932 "are being used");
8933 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008934 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008935
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008936 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008937 SDValue Chain = Op.getOperand(0);
8938 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008939 // FIXME: Ensure alignment here
8940
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008941 bool Is64Bit = Subtarget->is64Bit();
8942 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008943
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008944 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008945 MachineFunction &MF = DAG.getMachineFunction();
8946 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008947
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008948 if (Is64Bit) {
8949 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008950 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008951 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008952
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008953 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8954 I != E; I++)
8955 if (I->hasNestAttr())
8956 report_fatal_error("Cannot use segmented stacks with functions that "
8957 "have nested arguments.");
8958 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008959
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008960 const TargetRegisterClass *AddrRegClass =
8961 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8962 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8963 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8964 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8965 DAG.getRegister(Vreg, SPTy));
8966 SDValue Ops1[2] = { Value, Chain };
8967 return DAG.getMergeValues(Ops1, 2, dl);
8968 } else {
8969 SDValue Flag;
8970 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008971
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008972 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8973 Flag = Chain.getValue(1);
8974 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008975
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008976 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8977 Flag = Chain.getValue(1);
8978
8979 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8980
8981 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8982 return DAG.getMergeValues(Ops1, 2, dl);
8983 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008984}
8985
Dan Gohmand858e902010-04-17 15:26:15 +00008986SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008987 MachineFunction &MF = DAG.getMachineFunction();
8988 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8989
Dan Gohman69de1932008-02-06 22:27:42 +00008990 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008991 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008992
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008993 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008994 // vastart just stores the address of the VarArgsFrameIndex slot into the
8995 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008996 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8997 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008998 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8999 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009000 }
9001
9002 // __va_list_tag:
9003 // gp_offset (0 - 6 * 8)
9004 // fp_offset (48 - 48 + 8 * 16)
9005 // overflow_arg_area (point to parameters coming in memory).
9006 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009007 SmallVector<SDValue, 8> MemOps;
9008 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009009 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009010 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009011 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9012 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009013 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009014 MemOps.push_back(Store);
9015
9016 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009017 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009018 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009019 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009020 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9021 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009022 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009023 MemOps.push_back(Store);
9024
9025 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009026 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009027 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009028 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9029 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009030 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9031 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009032 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009033 MemOps.push_back(Store);
9034
9035 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009036 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009037 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009038 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9039 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009040 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9041 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009042 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009043 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009044 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009045}
9046
Dan Gohmand858e902010-04-17 15:26:15 +00009047SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009048 assert(Subtarget->is64Bit() &&
9049 "LowerVAARG only handles 64-bit va_arg!");
9050 assert((Subtarget->isTargetLinux() ||
9051 Subtarget->isTargetDarwin()) &&
9052 "Unhandled target in LowerVAARG");
9053 assert(Op.getNode()->getNumOperands() == 4);
9054 SDValue Chain = Op.getOperand(0);
9055 SDValue SrcPtr = Op.getOperand(1);
9056 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9057 unsigned Align = Op.getConstantOperandVal(3);
9058 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009059
Dan Gohman320afb82010-10-12 18:00:49 +00009060 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009061 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009062 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9063 uint8_t ArgMode;
9064
9065 // Decide which area this value should be read from.
9066 // TODO: Implement the AMD64 ABI in its entirety. This simple
9067 // selection mechanism works only for the basic types.
9068 if (ArgVT == MVT::f80) {
9069 llvm_unreachable("va_arg for f80 not yet implemented");
9070 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9071 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9072 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9073 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9074 } else {
9075 llvm_unreachable("Unhandled argument type in LowerVAARG");
9076 }
9077
9078 if (ArgMode == 2) {
9079 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009080 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009081 !(DAG.getMachineFunction()
9082 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009083 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009084 }
9085
9086 // Insert VAARG_64 node into the DAG
9087 // VAARG_64 returns two values: Variable Argument Address, Chain
9088 SmallVector<SDValue, 11> InstOps;
9089 InstOps.push_back(Chain);
9090 InstOps.push_back(SrcPtr);
9091 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9092 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9093 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9094 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9095 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9096 VTs, &InstOps[0], InstOps.size(),
9097 MVT::i64,
9098 MachinePointerInfo(SV),
9099 /*Align=*/0,
9100 /*Volatile=*/false,
9101 /*ReadMem=*/true,
9102 /*WriteMem=*/true);
9103 Chain = VAARG.getValue(1);
9104
9105 // Load the next argument and return it
9106 return DAG.getLoad(ArgVT, dl,
9107 Chain,
9108 VAARG,
9109 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009110 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009111}
9112
Dan Gohmand858e902010-04-17 15:26:15 +00009113SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009114 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009115 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009116 SDValue Chain = Op.getOperand(0);
9117 SDValue DstPtr = Op.getOperand(1);
9118 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009119 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9120 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009121 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009122
Chris Lattnere72f2022010-09-21 05:40:29 +00009123 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009124 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009125 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009126 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009127}
9128
Craig Topper80e46362012-01-23 06:16:53 +00009129// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9130// may or may not be a constant. Takes immediate version of shift as input.
9131static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9132 SDValue SrcOp, SDValue ShAmt,
9133 SelectionDAG &DAG) {
9134 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9135
9136 if (isa<ConstantSDNode>(ShAmt)) {
9137 switch (Opc) {
9138 default: llvm_unreachable("Unknown target vector shift node");
9139 case X86ISD::VSHLI:
9140 case X86ISD::VSRLI:
9141 case X86ISD::VSRAI:
9142 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9143 }
9144 }
9145
9146 // Change opcode to non-immediate version
9147 switch (Opc) {
9148 default: llvm_unreachable("Unknown target vector shift node");
9149 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9150 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9151 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9152 }
9153
9154 // Need to build a vector containing shift amount
9155 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9156 SDValue ShOps[4];
9157 ShOps[0] = ShAmt;
9158 ShOps[1] = DAG.getConstant(0, MVT::i32);
9159 ShOps[2] = DAG.getUNDEF(MVT::i32);
9160 ShOps[3] = DAG.getUNDEF(MVT::i32);
9161 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9162 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9163 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9164}
9165
Dan Gohman475871a2008-07-27 21:46:04 +00009166SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009167X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009168 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009169 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009170 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009171 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009172 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009173 case Intrinsic::x86_sse_comieq_ss:
9174 case Intrinsic::x86_sse_comilt_ss:
9175 case Intrinsic::x86_sse_comile_ss:
9176 case Intrinsic::x86_sse_comigt_ss:
9177 case Intrinsic::x86_sse_comige_ss:
9178 case Intrinsic::x86_sse_comineq_ss:
9179 case Intrinsic::x86_sse_ucomieq_ss:
9180 case Intrinsic::x86_sse_ucomilt_ss:
9181 case Intrinsic::x86_sse_ucomile_ss:
9182 case Intrinsic::x86_sse_ucomigt_ss:
9183 case Intrinsic::x86_sse_ucomige_ss:
9184 case Intrinsic::x86_sse_ucomineq_ss:
9185 case Intrinsic::x86_sse2_comieq_sd:
9186 case Intrinsic::x86_sse2_comilt_sd:
9187 case Intrinsic::x86_sse2_comile_sd:
9188 case Intrinsic::x86_sse2_comigt_sd:
9189 case Intrinsic::x86_sse2_comige_sd:
9190 case Intrinsic::x86_sse2_comineq_sd:
9191 case Intrinsic::x86_sse2_ucomieq_sd:
9192 case Intrinsic::x86_sse2_ucomilt_sd:
9193 case Intrinsic::x86_sse2_ucomile_sd:
9194 case Intrinsic::x86_sse2_ucomigt_sd:
9195 case Intrinsic::x86_sse2_ucomige_sd:
9196 case Intrinsic::x86_sse2_ucomineq_sd: {
9197 unsigned Opc = 0;
9198 ISD::CondCode CC = ISD::SETCC_INVALID;
9199 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009200 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009201 case Intrinsic::x86_sse_comieq_ss:
9202 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009203 Opc = X86ISD::COMI;
9204 CC = ISD::SETEQ;
9205 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009206 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009207 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009208 Opc = X86ISD::COMI;
9209 CC = ISD::SETLT;
9210 break;
9211 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009212 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009213 Opc = X86ISD::COMI;
9214 CC = ISD::SETLE;
9215 break;
9216 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009217 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009218 Opc = X86ISD::COMI;
9219 CC = ISD::SETGT;
9220 break;
9221 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009222 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009223 Opc = X86ISD::COMI;
9224 CC = ISD::SETGE;
9225 break;
9226 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009227 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009228 Opc = X86ISD::COMI;
9229 CC = ISD::SETNE;
9230 break;
9231 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009232 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009233 Opc = X86ISD::UCOMI;
9234 CC = ISD::SETEQ;
9235 break;
9236 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009237 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009238 Opc = X86ISD::UCOMI;
9239 CC = ISD::SETLT;
9240 break;
9241 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009242 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009243 Opc = X86ISD::UCOMI;
9244 CC = ISD::SETLE;
9245 break;
9246 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009247 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009248 Opc = X86ISD::UCOMI;
9249 CC = ISD::SETGT;
9250 break;
9251 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009252 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009253 Opc = X86ISD::UCOMI;
9254 CC = ISD::SETGE;
9255 break;
9256 case Intrinsic::x86_sse_ucomineq_ss:
9257 case Intrinsic::x86_sse2_ucomineq_sd:
9258 Opc = X86ISD::UCOMI;
9259 CC = ISD::SETNE;
9260 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009261 }
Evan Cheng734503b2006-09-11 02:19:56 +00009262
Dan Gohman475871a2008-07-27 21:46:04 +00009263 SDValue LHS = Op.getOperand(1);
9264 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009265 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009266 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009267 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9268 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9269 DAG.getConstant(X86CC, MVT::i8), Cond);
9270 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009271 }
Craig Topper86c7c582012-01-30 01:10:15 +00009272 // XOP comparison intrinsics
9273 case Intrinsic::x86_xop_vpcomltb:
9274 case Intrinsic::x86_xop_vpcomltw:
9275 case Intrinsic::x86_xop_vpcomltd:
9276 case Intrinsic::x86_xop_vpcomltq:
9277 case Intrinsic::x86_xop_vpcomltub:
9278 case Intrinsic::x86_xop_vpcomltuw:
9279 case Intrinsic::x86_xop_vpcomltud:
9280 case Intrinsic::x86_xop_vpcomltuq:
9281 case Intrinsic::x86_xop_vpcomleb:
9282 case Intrinsic::x86_xop_vpcomlew:
9283 case Intrinsic::x86_xop_vpcomled:
9284 case Intrinsic::x86_xop_vpcomleq:
9285 case Intrinsic::x86_xop_vpcomleub:
9286 case Intrinsic::x86_xop_vpcomleuw:
9287 case Intrinsic::x86_xop_vpcomleud:
9288 case Intrinsic::x86_xop_vpcomleuq:
9289 case Intrinsic::x86_xop_vpcomgtb:
9290 case Intrinsic::x86_xop_vpcomgtw:
9291 case Intrinsic::x86_xop_vpcomgtd:
9292 case Intrinsic::x86_xop_vpcomgtq:
9293 case Intrinsic::x86_xop_vpcomgtub:
9294 case Intrinsic::x86_xop_vpcomgtuw:
9295 case Intrinsic::x86_xop_vpcomgtud:
9296 case Intrinsic::x86_xop_vpcomgtuq:
9297 case Intrinsic::x86_xop_vpcomgeb:
9298 case Intrinsic::x86_xop_vpcomgew:
9299 case Intrinsic::x86_xop_vpcomged:
9300 case Intrinsic::x86_xop_vpcomgeq:
9301 case Intrinsic::x86_xop_vpcomgeub:
9302 case Intrinsic::x86_xop_vpcomgeuw:
9303 case Intrinsic::x86_xop_vpcomgeud:
9304 case Intrinsic::x86_xop_vpcomgeuq:
9305 case Intrinsic::x86_xop_vpcomeqb:
9306 case Intrinsic::x86_xop_vpcomeqw:
9307 case Intrinsic::x86_xop_vpcomeqd:
9308 case Intrinsic::x86_xop_vpcomeqq:
9309 case Intrinsic::x86_xop_vpcomequb:
9310 case Intrinsic::x86_xop_vpcomequw:
9311 case Intrinsic::x86_xop_vpcomequd:
9312 case Intrinsic::x86_xop_vpcomequq:
9313 case Intrinsic::x86_xop_vpcomneb:
9314 case Intrinsic::x86_xop_vpcomnew:
9315 case Intrinsic::x86_xop_vpcomned:
9316 case Intrinsic::x86_xop_vpcomneq:
9317 case Intrinsic::x86_xop_vpcomneub:
9318 case Intrinsic::x86_xop_vpcomneuw:
9319 case Intrinsic::x86_xop_vpcomneud:
9320 case Intrinsic::x86_xop_vpcomneuq:
9321 case Intrinsic::x86_xop_vpcomfalseb:
9322 case Intrinsic::x86_xop_vpcomfalsew:
9323 case Intrinsic::x86_xop_vpcomfalsed:
9324 case Intrinsic::x86_xop_vpcomfalseq:
9325 case Intrinsic::x86_xop_vpcomfalseub:
9326 case Intrinsic::x86_xop_vpcomfalseuw:
9327 case Intrinsic::x86_xop_vpcomfalseud:
9328 case Intrinsic::x86_xop_vpcomfalseuq:
9329 case Intrinsic::x86_xop_vpcomtrueb:
9330 case Intrinsic::x86_xop_vpcomtruew:
9331 case Intrinsic::x86_xop_vpcomtrued:
9332 case Intrinsic::x86_xop_vpcomtrueq:
9333 case Intrinsic::x86_xop_vpcomtrueub:
9334 case Intrinsic::x86_xop_vpcomtrueuw:
9335 case Intrinsic::x86_xop_vpcomtrueud:
9336 case Intrinsic::x86_xop_vpcomtrueuq: {
9337 unsigned CC = 0;
9338 unsigned Opc = 0;
9339
9340 switch (IntNo) {
9341 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9342 case Intrinsic::x86_xop_vpcomltb:
9343 case Intrinsic::x86_xop_vpcomltw:
9344 case Intrinsic::x86_xop_vpcomltd:
9345 case Intrinsic::x86_xop_vpcomltq:
9346 CC = 0;
9347 Opc = X86ISD::VPCOM;
9348 break;
9349 case Intrinsic::x86_xop_vpcomltub:
9350 case Intrinsic::x86_xop_vpcomltuw:
9351 case Intrinsic::x86_xop_vpcomltud:
9352 case Intrinsic::x86_xop_vpcomltuq:
9353 CC = 0;
9354 Opc = X86ISD::VPCOMU;
9355 break;
9356 case Intrinsic::x86_xop_vpcomleb:
9357 case Intrinsic::x86_xop_vpcomlew:
9358 case Intrinsic::x86_xop_vpcomled:
9359 case Intrinsic::x86_xop_vpcomleq:
9360 CC = 1;
9361 Opc = X86ISD::VPCOM;
9362 break;
9363 case Intrinsic::x86_xop_vpcomleub:
9364 case Intrinsic::x86_xop_vpcomleuw:
9365 case Intrinsic::x86_xop_vpcomleud:
9366 case Intrinsic::x86_xop_vpcomleuq:
9367 CC = 1;
9368 Opc = X86ISD::VPCOMU;
9369 break;
9370 case Intrinsic::x86_xop_vpcomgtb:
9371 case Intrinsic::x86_xop_vpcomgtw:
9372 case Intrinsic::x86_xop_vpcomgtd:
9373 case Intrinsic::x86_xop_vpcomgtq:
9374 CC = 2;
9375 Opc = X86ISD::VPCOM;
9376 break;
9377 case Intrinsic::x86_xop_vpcomgtub:
9378 case Intrinsic::x86_xop_vpcomgtuw:
9379 case Intrinsic::x86_xop_vpcomgtud:
9380 case Intrinsic::x86_xop_vpcomgtuq:
9381 CC = 2;
9382 Opc = X86ISD::VPCOMU;
9383 break;
9384 case Intrinsic::x86_xop_vpcomgeb:
9385 case Intrinsic::x86_xop_vpcomgew:
9386 case Intrinsic::x86_xop_vpcomged:
9387 case Intrinsic::x86_xop_vpcomgeq:
9388 CC = 3;
9389 Opc = X86ISD::VPCOM;
9390 break;
9391 case Intrinsic::x86_xop_vpcomgeub:
9392 case Intrinsic::x86_xop_vpcomgeuw:
9393 case Intrinsic::x86_xop_vpcomgeud:
9394 case Intrinsic::x86_xop_vpcomgeuq:
9395 CC = 3;
9396 Opc = X86ISD::VPCOMU;
9397 break;
9398 case Intrinsic::x86_xop_vpcomeqb:
9399 case Intrinsic::x86_xop_vpcomeqw:
9400 case Intrinsic::x86_xop_vpcomeqd:
9401 case Intrinsic::x86_xop_vpcomeqq:
9402 CC = 4;
9403 Opc = X86ISD::VPCOM;
9404 break;
9405 case Intrinsic::x86_xop_vpcomequb:
9406 case Intrinsic::x86_xop_vpcomequw:
9407 case Intrinsic::x86_xop_vpcomequd:
9408 case Intrinsic::x86_xop_vpcomequq:
9409 CC = 4;
9410 Opc = X86ISD::VPCOMU;
9411 break;
9412 case Intrinsic::x86_xop_vpcomneb:
9413 case Intrinsic::x86_xop_vpcomnew:
9414 case Intrinsic::x86_xop_vpcomned:
9415 case Intrinsic::x86_xop_vpcomneq:
9416 CC = 5;
9417 Opc = X86ISD::VPCOM;
9418 break;
9419 case Intrinsic::x86_xop_vpcomneub:
9420 case Intrinsic::x86_xop_vpcomneuw:
9421 case Intrinsic::x86_xop_vpcomneud:
9422 case Intrinsic::x86_xop_vpcomneuq:
9423 CC = 5;
9424 Opc = X86ISD::VPCOMU;
9425 break;
9426 case Intrinsic::x86_xop_vpcomfalseb:
9427 case Intrinsic::x86_xop_vpcomfalsew:
9428 case Intrinsic::x86_xop_vpcomfalsed:
9429 case Intrinsic::x86_xop_vpcomfalseq:
9430 CC = 6;
9431 Opc = X86ISD::VPCOM;
9432 break;
9433 case Intrinsic::x86_xop_vpcomfalseub:
9434 case Intrinsic::x86_xop_vpcomfalseuw:
9435 case Intrinsic::x86_xop_vpcomfalseud:
9436 case Intrinsic::x86_xop_vpcomfalseuq:
9437 CC = 6;
9438 Opc = X86ISD::VPCOMU;
9439 break;
9440 case Intrinsic::x86_xop_vpcomtrueb:
9441 case Intrinsic::x86_xop_vpcomtruew:
9442 case Intrinsic::x86_xop_vpcomtrued:
9443 case Intrinsic::x86_xop_vpcomtrueq:
9444 CC = 7;
9445 Opc = X86ISD::VPCOM;
9446 break;
9447 case Intrinsic::x86_xop_vpcomtrueub:
9448 case Intrinsic::x86_xop_vpcomtrueuw:
9449 case Intrinsic::x86_xop_vpcomtrueud:
9450 case Intrinsic::x86_xop_vpcomtrueuq:
9451 CC = 7;
9452 Opc = X86ISD::VPCOMU;
9453 break;
9454 }
9455
9456 SDValue LHS = Op.getOperand(1);
9457 SDValue RHS = Op.getOperand(2);
9458 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9459 DAG.getConstant(CC, MVT::i8));
9460 }
9461
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009462 // Arithmetic intrinsics.
9463 case Intrinsic::x86_sse3_hadd_ps:
9464 case Intrinsic::x86_sse3_hadd_pd:
9465 case Intrinsic::x86_avx_hadd_ps_256:
9466 case Intrinsic::x86_avx_hadd_pd_256:
9467 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9468 Op.getOperand(1), Op.getOperand(2));
9469 case Intrinsic::x86_sse3_hsub_ps:
9470 case Intrinsic::x86_sse3_hsub_pd:
9471 case Intrinsic::x86_avx_hsub_ps_256:
9472 case Intrinsic::x86_avx_hsub_pd_256:
9473 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9474 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009475 case Intrinsic::x86_ssse3_phadd_w_128:
9476 case Intrinsic::x86_ssse3_phadd_d_128:
9477 case Intrinsic::x86_avx2_phadd_w:
9478 case Intrinsic::x86_avx2_phadd_d:
9479 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9480 Op.getOperand(1), Op.getOperand(2));
9481 case Intrinsic::x86_ssse3_phsub_w_128:
9482 case Intrinsic::x86_ssse3_phsub_d_128:
9483 case Intrinsic::x86_avx2_phsub_w:
9484 case Intrinsic::x86_avx2_phsub_d:
9485 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9486 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009487 case Intrinsic::x86_avx2_psllv_d:
9488 case Intrinsic::x86_avx2_psllv_q:
9489 case Intrinsic::x86_avx2_psllv_d_256:
9490 case Intrinsic::x86_avx2_psllv_q_256:
9491 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9492 Op.getOperand(1), Op.getOperand(2));
9493 case Intrinsic::x86_avx2_psrlv_d:
9494 case Intrinsic::x86_avx2_psrlv_q:
9495 case Intrinsic::x86_avx2_psrlv_d_256:
9496 case Intrinsic::x86_avx2_psrlv_q_256:
9497 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9498 Op.getOperand(1), Op.getOperand(2));
9499 case Intrinsic::x86_avx2_psrav_d:
9500 case Intrinsic::x86_avx2_psrav_d_256:
9501 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9502 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009503 case Intrinsic::x86_ssse3_pshuf_b_128:
9504 case Intrinsic::x86_avx2_pshuf_b:
9505 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9506 Op.getOperand(1), Op.getOperand(2));
9507 case Intrinsic::x86_ssse3_psign_b_128:
9508 case Intrinsic::x86_ssse3_psign_w_128:
9509 case Intrinsic::x86_ssse3_psign_d_128:
9510 case Intrinsic::x86_avx2_psign_b:
9511 case Intrinsic::x86_avx2_psign_w:
9512 case Intrinsic::x86_avx2_psign_d:
9513 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9514 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009515 case Intrinsic::x86_sse41_insertps:
9516 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9517 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9518 case Intrinsic::x86_avx_vperm2f128_ps_256:
9519 case Intrinsic::x86_avx_vperm2f128_pd_256:
9520 case Intrinsic::x86_avx_vperm2f128_si_256:
9521 case Intrinsic::x86_avx2_vperm2i128:
9522 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9523 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper98fc7292011-11-19 17:46:46 +00009524
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009525 // ptest and testp intrinsics. The intrinsic these come from are designed to
9526 // return an integer value, not just an instruction so lower it to the ptest
9527 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009528 case Intrinsic::x86_sse41_ptestz:
9529 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009530 case Intrinsic::x86_sse41_ptestnzc:
9531 case Intrinsic::x86_avx_ptestz_256:
9532 case Intrinsic::x86_avx_ptestc_256:
9533 case Intrinsic::x86_avx_ptestnzc_256:
9534 case Intrinsic::x86_avx_vtestz_ps:
9535 case Intrinsic::x86_avx_vtestc_ps:
9536 case Intrinsic::x86_avx_vtestnzc_ps:
9537 case Intrinsic::x86_avx_vtestz_pd:
9538 case Intrinsic::x86_avx_vtestc_pd:
9539 case Intrinsic::x86_avx_vtestnzc_pd:
9540 case Intrinsic::x86_avx_vtestz_ps_256:
9541 case Intrinsic::x86_avx_vtestc_ps_256:
9542 case Intrinsic::x86_avx_vtestnzc_ps_256:
9543 case Intrinsic::x86_avx_vtestz_pd_256:
9544 case Intrinsic::x86_avx_vtestc_pd_256:
9545 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9546 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009547 unsigned X86CC = 0;
9548 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009549 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009550 case Intrinsic::x86_avx_vtestz_ps:
9551 case Intrinsic::x86_avx_vtestz_pd:
9552 case Intrinsic::x86_avx_vtestz_ps_256:
9553 case Intrinsic::x86_avx_vtestz_pd_256:
9554 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009555 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009556 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009557 // ZF = 1
9558 X86CC = X86::COND_E;
9559 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009560 case Intrinsic::x86_avx_vtestc_ps:
9561 case Intrinsic::x86_avx_vtestc_pd:
9562 case Intrinsic::x86_avx_vtestc_ps_256:
9563 case Intrinsic::x86_avx_vtestc_pd_256:
9564 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009565 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009566 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009567 // CF = 1
9568 X86CC = X86::COND_B;
9569 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009570 case Intrinsic::x86_avx_vtestnzc_ps:
9571 case Intrinsic::x86_avx_vtestnzc_pd:
9572 case Intrinsic::x86_avx_vtestnzc_ps_256:
9573 case Intrinsic::x86_avx_vtestnzc_pd_256:
9574 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009575 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009576 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009577 // ZF and CF = 0
9578 X86CC = X86::COND_A;
9579 break;
9580 }
Eric Christopherfd179292009-08-27 18:07:15 +00009581
Eric Christopher71c67532009-07-29 00:28:05 +00009582 SDValue LHS = Op.getOperand(1);
9583 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009584 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9585 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009586 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9587 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9588 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009589 }
Evan Cheng5759f972008-05-04 09:15:50 +00009590
Craig Topper80e46362012-01-23 06:16:53 +00009591 // SSE/AVX shift intrinsics
9592 case Intrinsic::x86_sse2_psll_w:
9593 case Intrinsic::x86_sse2_psll_d:
9594 case Intrinsic::x86_sse2_psll_q:
9595 case Intrinsic::x86_avx2_psll_w:
9596 case Intrinsic::x86_avx2_psll_d:
9597 case Intrinsic::x86_avx2_psll_q:
9598 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9599 Op.getOperand(1), Op.getOperand(2));
9600 case Intrinsic::x86_sse2_psrl_w:
9601 case Intrinsic::x86_sse2_psrl_d:
9602 case Intrinsic::x86_sse2_psrl_q:
9603 case Intrinsic::x86_avx2_psrl_w:
9604 case Intrinsic::x86_avx2_psrl_d:
9605 case Intrinsic::x86_avx2_psrl_q:
9606 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9607 Op.getOperand(1), Op.getOperand(2));
9608 case Intrinsic::x86_sse2_psra_w:
9609 case Intrinsic::x86_sse2_psra_d:
9610 case Intrinsic::x86_avx2_psra_w:
9611 case Intrinsic::x86_avx2_psra_d:
9612 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9613 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009614 case Intrinsic::x86_sse2_pslli_w:
9615 case Intrinsic::x86_sse2_pslli_d:
9616 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009617 case Intrinsic::x86_avx2_pslli_w:
9618 case Intrinsic::x86_avx2_pslli_d:
9619 case Intrinsic::x86_avx2_pslli_q:
9620 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9621 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009622 case Intrinsic::x86_sse2_psrli_w:
9623 case Intrinsic::x86_sse2_psrli_d:
9624 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009625 case Intrinsic::x86_avx2_psrli_w:
9626 case Intrinsic::x86_avx2_psrli_d:
9627 case Intrinsic::x86_avx2_psrli_q:
9628 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9629 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009630 case Intrinsic::x86_sse2_psrai_w:
9631 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009632 case Intrinsic::x86_avx2_psrai_w:
9633 case Intrinsic::x86_avx2_psrai_d:
9634 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9635 Op.getOperand(1), Op.getOperand(2), DAG);
9636 // Fix vector shift instructions where the last operand is a non-immediate
9637 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009638 case Intrinsic::x86_mmx_pslli_w:
9639 case Intrinsic::x86_mmx_pslli_d:
9640 case Intrinsic::x86_mmx_pslli_q:
9641 case Intrinsic::x86_mmx_psrli_w:
9642 case Intrinsic::x86_mmx_psrli_d:
9643 case Intrinsic::x86_mmx_psrli_q:
9644 case Intrinsic::x86_mmx_psrai_w:
9645 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009646 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009647 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009648 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009649
9650 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009651 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009652 case Intrinsic::x86_mmx_pslli_w:
9653 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009654 break;
Craig Topper80e46362012-01-23 06:16:53 +00009655 case Intrinsic::x86_mmx_pslli_d:
9656 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009657 break;
Craig Topper80e46362012-01-23 06:16:53 +00009658 case Intrinsic::x86_mmx_pslli_q:
9659 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009660 break;
Craig Topper80e46362012-01-23 06:16:53 +00009661 case Intrinsic::x86_mmx_psrli_w:
9662 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009663 break;
Craig Topper80e46362012-01-23 06:16:53 +00009664 case Intrinsic::x86_mmx_psrli_d:
9665 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009666 break;
Craig Topper80e46362012-01-23 06:16:53 +00009667 case Intrinsic::x86_mmx_psrli_q:
9668 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009669 break;
Craig Topper80e46362012-01-23 06:16:53 +00009670 case Intrinsic::x86_mmx_psrai_w:
9671 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009672 break;
Craig Topper80e46362012-01-23 06:16:53 +00009673 case Intrinsic::x86_mmx_psrai_d:
9674 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009675 break;
Craig Topper80e46362012-01-23 06:16:53 +00009676 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009677 }
Mon P Wangefa42202009-09-03 19:56:25 +00009678
9679 // The vector shift intrinsics with scalars uses 32b shift amounts but
9680 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9681 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009682 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9683 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009684// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009685
Owen Andersone50ed302009-08-10 22:56:29 +00009686 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009687 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009688 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009689 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009690 Op.getOperand(1), ShAmt);
9691 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009692 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009693}
Evan Cheng72261582005-12-20 06:22:03 +00009694
Dan Gohmand858e902010-04-17 15:26:15 +00009695SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9696 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009697 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9698 MFI->setReturnAddressIsTaken(true);
9699
Bill Wendling64e87322009-01-16 19:25:27 +00009700 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009701 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009702
9703 if (Depth > 0) {
9704 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9705 SDValue Offset =
9706 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009707 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009708 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009709 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009710 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009711 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009712 }
9713
9714 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009715 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009716 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009717 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009718}
9719
Dan Gohmand858e902010-04-17 15:26:15 +00009720SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009721 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9722 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009723
Owen Andersone50ed302009-08-10 22:56:29 +00009724 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009725 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009726 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9727 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009728 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009729 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009730 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9731 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009732 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009733 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009734}
9735
Dan Gohman475871a2008-07-27 21:46:04 +00009736SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009737 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009738 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009739}
9740
Dan Gohmand858e902010-04-17 15:26:15 +00009741SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009742 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009743 SDValue Chain = Op.getOperand(0);
9744 SDValue Offset = Op.getOperand(1);
9745 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009746 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009747
Dan Gohmand8816272010-08-11 18:14:00 +00009748 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9749 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9750 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009751 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009752
Dan Gohmand8816272010-08-11 18:14:00 +00009753 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9754 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009755 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009756 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9757 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009758 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009759 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009760
Dale Johannesene4d209d2009-02-03 20:21:25 +00009761 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009762 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009763 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009764}
9765
Duncan Sands4a544a72011-09-06 13:37:06 +00009766SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9767 SelectionDAG &DAG) const {
9768 return Op.getOperand(0);
9769}
9770
9771SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9772 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009773 SDValue Root = Op.getOperand(0);
9774 SDValue Trmp = Op.getOperand(1); // trampoline
9775 SDValue FPtr = Op.getOperand(2); // nested function
9776 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009777 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009778
Dan Gohman69de1932008-02-06 22:27:42 +00009779 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009780
9781 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009782 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009783
9784 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009785 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9786 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009787
Evan Cheng0e6a0522011-07-18 20:57:22 +00009788 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9789 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009790
9791 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9792
9793 // Load the pointer to the nested function into R11.
9794 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009795 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009796 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009797 Addr, MachinePointerInfo(TrmpAddr),
9798 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009799
Owen Anderson825b72b2009-08-11 20:47:22 +00009800 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9801 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009802 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9803 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009804 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009805
9806 // Load the 'nest' parameter value into R10.
9807 // R10 is specified in X86CallingConv.td
9808 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009809 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9810 DAG.getConstant(10, MVT::i64));
9811 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009812 Addr, MachinePointerInfo(TrmpAddr, 10),
9813 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009814
Owen Anderson825b72b2009-08-11 20:47:22 +00009815 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9816 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009817 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9818 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009819 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009820
9821 // Jump to the nested function.
9822 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009823 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9824 DAG.getConstant(20, MVT::i64));
9825 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009826 Addr, MachinePointerInfo(TrmpAddr, 20),
9827 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009828
9829 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009830 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9831 DAG.getConstant(22, MVT::i64));
9832 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009833 MachinePointerInfo(TrmpAddr, 22),
9834 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009835
Duncan Sands4a544a72011-09-06 13:37:06 +00009836 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009837 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009838 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009839 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009840 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009841 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009842
9843 switch (CC) {
9844 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009845 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009846 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009847 case CallingConv::X86_StdCall: {
9848 // Pass 'nest' parameter in ECX.
9849 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009850 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009851
9852 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009853 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009854 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009855
Chris Lattner58d74912008-03-12 17:45:29 +00009856 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009857 unsigned InRegCount = 0;
9858 unsigned Idx = 1;
9859
9860 for (FunctionType::param_iterator I = FTy->param_begin(),
9861 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009862 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009863 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009864 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009865
9866 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009867 report_fatal_error("Nest register in use - reduce number of inreg"
9868 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009869 }
9870 }
9871 break;
9872 }
9873 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009874 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009875 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009876 // Pass 'nest' parameter in EAX.
9877 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009878 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009879 break;
9880 }
9881
Dan Gohman475871a2008-07-27 21:46:04 +00009882 SDValue OutChains[4];
9883 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009884
Owen Anderson825b72b2009-08-11 20:47:22 +00009885 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9886 DAG.getConstant(10, MVT::i32));
9887 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009888
Chris Lattnera62fe662010-02-05 19:20:30 +00009889 // This is storing the opcode for MOV32ri.
9890 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009891 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009892 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009893 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009894 Trmp, MachinePointerInfo(TrmpAddr),
9895 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009896
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9898 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009899 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9900 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009901 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009902
Chris Lattnera62fe662010-02-05 19:20:30 +00009903 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009904 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9905 DAG.getConstant(5, MVT::i32));
9906 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009907 MachinePointerInfo(TrmpAddr, 5),
9908 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009909
Owen Anderson825b72b2009-08-11 20:47:22 +00009910 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9911 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009912 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9913 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009914 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009915
Duncan Sands4a544a72011-09-06 13:37:06 +00009916 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009917 }
9918}
9919
Dan Gohmand858e902010-04-17 15:26:15 +00009920SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9921 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009922 /*
9923 The rounding mode is in bits 11:10 of FPSR, and has the following
9924 settings:
9925 00 Round to nearest
9926 01 Round to -inf
9927 10 Round to +inf
9928 11 Round to 0
9929
9930 FLT_ROUNDS, on the other hand, expects the following:
9931 -1 Undefined
9932 0 Round to 0
9933 1 Round to nearest
9934 2 Round to +inf
9935 3 Round to -inf
9936
9937 To perform the conversion, we do:
9938 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9939 */
9940
9941 MachineFunction &MF = DAG.getMachineFunction();
9942 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009943 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009944 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009945 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009946 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009947
9948 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009949 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009950 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009951
Michael J. Spencerec38de22010-10-10 22:04:20 +00009952
Chris Lattner2156b792010-09-22 01:11:26 +00009953 MachineMemOperand *MMO =
9954 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9955 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009956
Chris Lattner2156b792010-09-22 01:11:26 +00009957 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9958 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9959 DAG.getVTList(MVT::Other),
9960 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009961
9962 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009963 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009964 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009965
9966 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009967 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009968 DAG.getNode(ISD::SRL, DL, MVT::i16,
9969 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009970 CWD, DAG.getConstant(0x800, MVT::i16)),
9971 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009972 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009973 DAG.getNode(ISD::SRL, DL, MVT::i16,
9974 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 CWD, DAG.getConstant(0x400, MVT::i16)),
9976 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009977
Dan Gohman475871a2008-07-27 21:46:04 +00009978 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009979 DAG.getNode(ISD::AND, DL, MVT::i16,
9980 DAG.getNode(ISD::ADD, DL, MVT::i16,
9981 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009982 DAG.getConstant(1, MVT::i16)),
9983 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009984
9985
Duncan Sands83ec4b62008-06-06 12:08:01 +00009986 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009987 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009988}
9989
Dan Gohmand858e902010-04-17 15:26:15 +00009990SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009991 EVT VT = Op.getValueType();
9992 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009993 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009994 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009995
9996 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009998 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009999 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010000 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010001 }
Evan Cheng18efe262007-12-14 02:13:44 +000010002
Evan Cheng152804e2007-12-14 08:30:15 +000010003 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010004 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010005 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010006
10007 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010008 SDValue Ops[] = {
10009 Op,
10010 DAG.getConstant(NumBits+NumBits-1, OpVT),
10011 DAG.getConstant(X86::COND_E, MVT::i8),
10012 Op.getValue(1)
10013 };
10014 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010015
10016 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010017 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010018
Owen Anderson825b72b2009-08-11 20:47:22 +000010019 if (VT == MVT::i8)
10020 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010021 return Op;
10022}
10023
Chandler Carruthacc068e2011-12-24 10:55:54 +000010024SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10025 SelectionDAG &DAG) const {
10026 EVT VT = Op.getValueType();
10027 EVT OpVT = VT;
10028 unsigned NumBits = VT.getSizeInBits();
10029 DebugLoc dl = Op.getDebugLoc();
10030
10031 Op = Op.getOperand(0);
10032 if (VT == MVT::i8) {
10033 // Zero extend to i32 since there is not an i8 bsr.
10034 OpVT = MVT::i32;
10035 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10036 }
10037
10038 // Issue a bsr (scan bits in reverse).
10039 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10040 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10041
10042 // And xor with NumBits-1.
10043 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10044
10045 if (VT == MVT::i8)
10046 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10047 return Op;
10048}
10049
Dan Gohmand858e902010-04-17 15:26:15 +000010050SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010051 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010052 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010053 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010054 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010055
10056 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010057 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010058 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010059
10060 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010061 SDValue Ops[] = {
10062 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010063 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010064 DAG.getConstant(X86::COND_E, MVT::i8),
10065 Op.getValue(1)
10066 };
Chandler Carruth77821022011-12-24 12:12:34 +000010067 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010068}
10069
Craig Topper13894fa2011-08-24 06:14:18 +000010070// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10071// ones, and then concatenate the result back.
10072static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010073 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010074
10075 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10076 "Unsupported value type for operation");
10077
10078 int NumElems = VT.getVectorNumElements();
10079 DebugLoc dl = Op.getDebugLoc();
10080 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10081 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10082
10083 // Extract the LHS vectors
10084 SDValue LHS = Op.getOperand(0);
10085 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10086 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10087
10088 // Extract the RHS vectors
10089 SDValue RHS = Op.getOperand(1);
10090 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10091 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10092
10093 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10094 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10095
10096 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10097 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10098 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10099}
10100
10101SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10102 assert(Op.getValueType().getSizeInBits() == 256 &&
10103 Op.getValueType().isInteger() &&
10104 "Only handle AVX 256-bit vector integer operation");
10105 return Lower256IntArith(Op, DAG);
10106}
10107
10108SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10109 assert(Op.getValueType().getSizeInBits() == 256 &&
10110 Op.getValueType().isInteger() &&
10111 "Only handle AVX 256-bit vector integer operation");
10112 return Lower256IntArith(Op, DAG);
10113}
10114
10115SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10116 EVT VT = Op.getValueType();
10117
10118 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010119 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010120 return Lower256IntArith(Op, DAG);
10121
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010122 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010123
Craig Topperaaa643c2011-11-09 07:28:55 +000010124 SDValue A = Op.getOperand(0);
10125 SDValue B = Op.getOperand(1);
10126
10127 if (VT == MVT::v4i64) {
10128 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10129
10130 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10131 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10132 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10133 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10134 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10135 //
10136 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10137 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10138 // return AloBlo + AloBhi + AhiBlo;
10139
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010140 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A,
10141 DAG.getConstant(32, MVT::i32));
10142 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B,
10143 DAG.getConstant(32, MVT::i32));
Craig Topperaaa643c2011-11-09 07:28:55 +000010144 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10145 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10146 A, B);
10147 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10148 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10149 A, Bhi);
10150 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10151 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10152 Ahi, B);
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010153 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi,
10154 DAG.getConstant(32, MVT::i32));
10155 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo,
10156 DAG.getConstant(32, MVT::i32));
Craig Topperaaa643c2011-11-09 07:28:55 +000010157 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10158 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10159 return Res;
10160 }
10161
10162 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10163
Mon P Wangaf9b9522008-12-18 21:42:19 +000010164 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10165 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10166 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10167 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10168 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10169 //
10170 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10171 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10172 // return AloBlo + AloBhi + AhiBlo;
10173
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010174 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A,
10175 DAG.getConstant(32, MVT::i32));
10176 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B,
10177 DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010178 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010179 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010180 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010181 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010182 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010183 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010184 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010185 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010186 Ahi, B);
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010187 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi,
10188 DAG.getConstant(32, MVT::i32));
10189 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo,
10190 DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010191 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10192 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010193 return Res;
10194}
10195
Nadav Rotem43012222011-05-11 08:12:09 +000010196SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10197
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010198 EVT VT = Op.getValueType();
10199 DebugLoc dl = Op.getDebugLoc();
10200 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010201 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010202 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010203
Craig Topper1accb7e2012-01-10 06:54:16 +000010204 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010205 return SDValue();
10206
Nadav Rotem43012222011-05-11 08:12:09 +000010207 // Optimize shl/srl/sra with constant shift amount.
10208 if (isSplatVector(Amt.getNode())) {
10209 SDValue SclrAmt = Amt->getOperand(0);
10210 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10211 uint64_t ShiftAmt = C->getZExtValue();
10212
Craig Toppered2e13d2012-01-22 19:15:14 +000010213 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10214 (Subtarget->hasAVX2() &&
10215 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10216 if (Op.getOpcode() == ISD::SHL)
10217 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10218 DAG.getConstant(ShiftAmt, MVT::i32));
10219 if (Op.getOpcode() == ISD::SRL)
10220 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10221 DAG.getConstant(ShiftAmt, MVT::i32));
10222 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10223 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10224 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010225 }
10226
Craig Toppered2e13d2012-01-22 19:15:14 +000010227 if (VT == MVT::v16i8) {
10228 if (Op.getOpcode() == ISD::SHL) {
10229 // Make a large shift.
10230 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10231 DAG.getConstant(ShiftAmt, MVT::i32));
10232 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10233 // Zero out the rightmost bits.
10234 SmallVector<SDValue, 16> V(16,
10235 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10236 MVT::i8));
10237 return DAG.getNode(ISD::AND, dl, VT, SHL,
10238 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010239 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010240 if (Op.getOpcode() == ISD::SRL) {
10241 // Make a large shift.
10242 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10243 DAG.getConstant(ShiftAmt, MVT::i32));
10244 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10245 // Zero out the leftmost bits.
10246 SmallVector<SDValue, 16> V(16,
10247 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10248 MVT::i8));
10249 return DAG.getNode(ISD::AND, dl, VT, SRL,
10250 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10251 }
10252 if (Op.getOpcode() == ISD::SRA) {
10253 if (ShiftAmt == 7) {
10254 // R s>> 7 === R s< 0
10255 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10256 /* HasAVX2 */false, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010257 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010258 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010259
Craig Toppered2e13d2012-01-22 19:15:14 +000010260 // R s>> a === ((R u>> a) ^ m) - m
10261 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10262 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10263 MVT::i8));
10264 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10265 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10266 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10267 return Res;
10268 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010269 }
Craig Topper46154eb2011-11-11 07:39:23 +000010270
Craig Topper0d86d462011-11-20 00:12:05 +000010271 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10272 if (Op.getOpcode() == ISD::SHL) {
10273 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010274 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10275 DAG.getConstant(ShiftAmt, MVT::i32));
10276 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010277 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010278 SmallVector<SDValue, 32> V(32,
10279 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10280 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010281 return DAG.getNode(ISD::AND, dl, VT, SHL,
10282 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010283 }
Craig Topper0d86d462011-11-20 00:12:05 +000010284 if (Op.getOpcode() == ISD::SRL) {
10285 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010286 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10287 DAG.getConstant(ShiftAmt, MVT::i32));
10288 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010289 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010290 SmallVector<SDValue, 32> V(32,
10291 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10292 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010293 return DAG.getNode(ISD::AND, dl, VT, SRL,
10294 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10295 }
10296 if (Op.getOpcode() == ISD::SRA) {
10297 if (ShiftAmt == 7) {
10298 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010299 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10300 true /* HasAVX2 */, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010301 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010302 }
10303
10304 // R s>> a === ((R u>> a) ^ m) - m
10305 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10306 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10307 MVT::i8));
10308 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10309 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10310 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10311 return Res;
10312 }
10313 }
Nadav Rotem43012222011-05-11 08:12:09 +000010314 }
10315 }
10316
10317 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010318 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010319 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10320 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010321
10322 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Chris Lattner4ca829e2012-01-25 06:02:56 +000010323 Constant *C = ConstantVector::getSplat(4, CI);
Nate Begeman51409212010-07-28 00:21:48 +000010324 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10325 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010326 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010327 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010328
10329 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010330 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010331 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10332 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10333 }
Nadav Rotem43012222011-05-11 08:12:09 +000010334 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010335 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010336
Nate Begeman51409212010-07-28 00:21:48 +000010337 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010338 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10339 DAG.getConstant(5, MVT::i32));
10340 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010341
Lang Hames8b99c1e2011-12-17 01:08:46 +000010342 // Turn 'a' into a mask suitable for VSELECT
10343 SDValue VSelM = DAG.getConstant(0x80, VT);
10344 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010345 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010346
Lang Hames8b99c1e2011-12-17 01:08:46 +000010347 SDValue CM1 = DAG.getConstant(0x0f, VT);
10348 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010349
Lang Hames8b99c1e2011-12-17 01:08:46 +000010350 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10351 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010352 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10353 DAG.getConstant(4, MVT::i32), DAG);
10354 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010355 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10356
Nate Begeman51409212010-07-28 00:21:48 +000010357 // a += a
10358 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010359 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010360 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010361
Lang Hames8b99c1e2011-12-17 01:08:46 +000010362 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10363 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010364 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10365 DAG.getConstant(2, MVT::i32), DAG);
10366 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010367 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10368
Nate Begeman51409212010-07-28 00:21:48 +000010369 // a += a
10370 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010371 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010372 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010373
Lang Hames8b99c1e2011-12-17 01:08:46 +000010374 // return VSELECT(r, r+r, a);
10375 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010376 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010377 return R;
10378 }
Craig Topper46154eb2011-11-11 07:39:23 +000010379
10380 // Decompose 256-bit shifts into smaller 128-bit shifts.
10381 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010382 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010383 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10384 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10385
10386 // Extract the two vectors
10387 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10388 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10389 DAG, dl);
10390
10391 // Recreate the shift amount vectors
10392 SDValue Amt1, Amt2;
10393 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10394 // Constant shift amount
10395 SmallVector<SDValue, 4> Amt1Csts;
10396 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010397 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010398 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010399 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010400 Amt2Csts.push_back(Amt->getOperand(i));
10401
10402 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10403 &Amt1Csts[0], NumElems/2);
10404 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10405 &Amt2Csts[0], NumElems/2);
10406 } else {
10407 // Variable shift amount
10408 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10409 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10410 DAG, dl);
10411 }
10412
10413 // Issue new vector shifts for the smaller types
10414 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10415 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10416
10417 // Concatenate the result back
10418 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10419 }
10420
Nate Begeman51409212010-07-28 00:21:48 +000010421 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010422}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010423
Dan Gohmand858e902010-04-17 15:26:15 +000010424SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010425 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10426 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010427 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10428 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010429 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010430 SDValue LHS = N->getOperand(0);
10431 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010432 unsigned BaseOp = 0;
10433 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010434 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010435 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010436 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010437 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010438 // A subtract of one will be selected as a INC. Note that INC doesn't
10439 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10441 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010442 BaseOp = X86ISD::INC;
10443 Cond = X86::COND_O;
10444 break;
10445 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010446 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010447 Cond = X86::COND_O;
10448 break;
10449 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010450 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010451 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010452 break;
10453 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010454 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10455 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010456 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10457 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010458 BaseOp = X86ISD::DEC;
10459 Cond = X86::COND_O;
10460 break;
10461 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010462 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010463 Cond = X86::COND_O;
10464 break;
10465 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010466 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010467 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010468 break;
10469 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010470 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010471 Cond = X86::COND_O;
10472 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010473 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10474 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10475 MVT::i32);
10476 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010477
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010478 SDValue SetCC =
10479 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10480 DAG.getConstant(X86::COND_O, MVT::i32),
10481 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010482
Dan Gohman6e5fda22011-07-22 18:45:15 +000010483 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010484 }
Bill Wendling74c37652008-12-09 22:08:41 +000010485 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010486
Bill Wendling61edeb52008-12-02 01:06:39 +000010487 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010488 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010489 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010490
Bill Wendling61edeb52008-12-02 01:06:39 +000010491 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010492 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10493 DAG.getConstant(Cond, MVT::i32),
10494 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010495
Dan Gohman6e5fda22011-07-22 18:45:15 +000010496 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010497}
10498
Chad Rosier30450e82011-12-22 22:35:21 +000010499SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10500 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010501 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010502 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10503 EVT VT = Op.getValueType();
10504
Craig Toppered2e13d2012-01-22 19:15:14 +000010505 if (!Subtarget->hasSSE2() || !VT.isVector())
10506 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010507
Craig Toppered2e13d2012-01-22 19:15:14 +000010508 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10509 ExtraVT.getScalarType().getSizeInBits();
10510 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10511
10512 switch (VT.getSimpleVT().SimpleTy) {
10513 default: return SDValue();
10514 case MVT::v8i32:
10515 case MVT::v16i16:
10516 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010517 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010518 if (!Subtarget->hasAVX2()) {
10519 // needs to be split
10520 int NumElems = VT.getVectorNumElements();
10521 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10522 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010523
Craig Toppered2e13d2012-01-22 19:15:14 +000010524 // Extract the LHS vectors
10525 SDValue LHS = Op.getOperand(0);
10526 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10527 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010528
Craig Toppered2e13d2012-01-22 19:15:14 +000010529 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10530 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010531
Craig Toppered2e13d2012-01-22 19:15:14 +000010532 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10533 int ExtraNumElems = ExtraVT.getVectorNumElements();
10534 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10535 ExtraNumElems/2);
10536 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010537
Craig Toppered2e13d2012-01-22 19:15:14 +000010538 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10539 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010540
Craig Toppered2e13d2012-01-22 19:15:14 +000010541 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10542 }
10543 // fall through
10544 case MVT::v4i32:
10545 case MVT::v8i16: {
10546 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10547 Op.getOperand(0), ShAmt, DAG);
10548 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010549 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010550 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010551}
10552
10553
Eric Christopher9a9d2752010-07-22 02:48:34 +000010554SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10555 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010556
Eric Christopher77ed1352011-07-08 00:04:56 +000010557 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10558 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010559 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010560 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010561 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010562 SDValue Ops[] = {
10563 DAG.getRegister(X86::ESP, MVT::i32), // Base
10564 DAG.getTargetConstant(1, MVT::i8), // Scale
10565 DAG.getRegister(0, MVT::i32), // Index
10566 DAG.getTargetConstant(0, MVT::i32), // Disp
10567 DAG.getRegister(0, MVT::i32), // Segment.
10568 Zero,
10569 Chain
10570 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010571 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010572 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10573 array_lengthof(Ops));
10574 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010575 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010576
Eric Christopher9a9d2752010-07-22 02:48:34 +000010577 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010578 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010579 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010580
Chris Lattner132929a2010-08-14 17:26:09 +000010581 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10582 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10583 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10584 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010585
Chris Lattner132929a2010-08-14 17:26:09 +000010586 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10587 if (!Op1 && !Op2 && !Op3 && Op4)
10588 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010589
Chris Lattner132929a2010-08-14 17:26:09 +000010590 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10591 if (Op1 && !Op2 && !Op3 && !Op4)
10592 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010593
10594 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010595 // (MFENCE)>;
10596 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010597}
10598
Eli Friedman14648462011-07-27 22:21:52 +000010599SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10600 SelectionDAG &DAG) const {
10601 DebugLoc dl = Op.getDebugLoc();
10602 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10603 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10604 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10605 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10606
10607 // The only fence that needs an instruction is a sequentially-consistent
10608 // cross-thread fence.
10609 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10610 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10611 // no-sse2). There isn't any reason to disable it if the target processor
10612 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010613 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010614 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10615
10616 SDValue Chain = Op.getOperand(0);
10617 SDValue Zero = DAG.getConstant(0, MVT::i32);
10618 SDValue Ops[] = {
10619 DAG.getRegister(X86::ESP, MVT::i32), // Base
10620 DAG.getTargetConstant(1, MVT::i8), // Scale
10621 DAG.getRegister(0, MVT::i32), // Index
10622 DAG.getTargetConstant(0, MVT::i32), // Disp
10623 DAG.getRegister(0, MVT::i32), // Segment.
10624 Zero,
10625 Chain
10626 };
10627 SDNode *Res =
10628 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10629 array_lengthof(Ops));
10630 return SDValue(Res, 0);
10631 }
10632
10633 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10634 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10635}
10636
10637
Dan Gohmand858e902010-04-17 15:26:15 +000010638SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010639 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010640 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010641 unsigned Reg = 0;
10642 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010643 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010644 default:
10645 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010646 case MVT::i8: Reg = X86::AL; size = 1; break;
10647 case MVT::i16: Reg = X86::AX; size = 2; break;
10648 case MVT::i32: Reg = X86::EAX; size = 4; break;
10649 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010650 assert(Subtarget->is64Bit() && "Node not type legal!");
10651 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010652 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010653 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010654 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010655 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010656 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010657 Op.getOperand(1),
10658 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010659 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010660 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010661 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010662 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10663 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10664 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010665 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010666 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010667 return cpOut;
10668}
10669
Duncan Sands1607f052008-12-01 11:39:25 +000010670SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010671 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010672 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010673 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010674 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010675 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010676 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010677 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10678 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010679 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010680 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10681 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010682 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010683 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010684 rdx.getValue(1)
10685 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010686 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010687}
10688
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010689SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010690 SelectionDAG &DAG) const {
10691 EVT SrcVT = Op.getOperand(0).getValueType();
10692 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010693 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010694 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010695 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010696 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010697 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010698 // i64 <=> MMX conversions are Legal.
10699 if (SrcVT==MVT::i64 && DstVT.isVector())
10700 return Op;
10701 if (DstVT==MVT::i64 && SrcVT.isVector())
10702 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010703 // MMX <=> MMX conversions are Legal.
10704 if (SrcVT.isVector() && DstVT.isVector())
10705 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010706 // All other conversions need to be expanded.
10707 return SDValue();
10708}
Chris Lattner5b856542010-12-20 00:59:46 +000010709
Dan Gohmand858e902010-04-17 15:26:15 +000010710SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010711 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010712 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010713 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010714 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010715 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010716 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010717 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010718 Node->getOperand(0),
10719 Node->getOperand(1), negOp,
10720 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010721 cast<AtomicSDNode>(Node)->getAlignment(),
10722 cast<AtomicSDNode>(Node)->getOrdering(),
10723 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010724}
10725
Eli Friedman327236c2011-08-24 20:50:09 +000010726static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10727 SDNode *Node = Op.getNode();
10728 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010729 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010730
10731 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010732 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10733 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10734 // (The only way to get a 16-byte store is cmpxchg16b)
10735 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10736 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10737 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010738 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10739 cast<AtomicSDNode>(Node)->getMemoryVT(),
10740 Node->getOperand(0),
10741 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010742 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010743 cast<AtomicSDNode>(Node)->getOrdering(),
10744 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010745 return Swap.getValue(1);
10746 }
10747 // Other atomic stores have a simple pattern.
10748 return Op;
10749}
10750
Chris Lattner5b856542010-12-20 00:59:46 +000010751static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10752 EVT VT = Op.getNode()->getValueType(0);
10753
10754 // Let legalize expand this if it isn't a legal type yet.
10755 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10756 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010757
Chris Lattner5b856542010-12-20 00:59:46 +000010758 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010759
Chris Lattner5b856542010-12-20 00:59:46 +000010760 unsigned Opc;
10761 bool ExtraOp = false;
10762 switch (Op.getOpcode()) {
10763 default: assert(0 && "Invalid code");
10764 case ISD::ADDC: Opc = X86ISD::ADD; break;
10765 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10766 case ISD::SUBC: Opc = X86ISD::SUB; break;
10767 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10768 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010769
Chris Lattner5b856542010-12-20 00:59:46 +000010770 if (!ExtraOp)
10771 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10772 Op.getOperand(1));
10773 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10774 Op.getOperand(1), Op.getOperand(2));
10775}
10776
Evan Cheng0db9fe62006-04-25 20:13:52 +000010777/// LowerOperation - Provide custom lowering hooks for some operations.
10778///
Dan Gohmand858e902010-04-17 15:26:15 +000010779SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010780 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010781 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010782 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010783 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010784 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010785 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10786 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010787 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010788 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010789 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010790 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10791 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10792 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010793 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010794 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010795 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10796 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10797 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010798 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010799 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010800 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010801 case ISD::SHL_PARTS:
10802 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010803 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010804 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010805 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010806 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010807 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010808 case ISD::FABS: return LowerFABS(Op, DAG);
10809 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010810 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010811 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010812 case ISD::SETCC: return LowerSETCC(Op, DAG);
10813 case ISD::SELECT: return LowerSELECT(Op, DAG);
10814 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010815 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010816 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010817 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010818 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010819 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010820 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10821 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010822 case ISD::FRAME_TO_ARGS_OFFSET:
10823 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010824 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010825 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010826 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10827 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010828 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010829 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010830 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010831 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010832 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010833 case ISD::SRA:
10834 case ISD::SRL:
10835 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010836 case ISD::SADDO:
10837 case ISD::UADDO:
10838 case ISD::SSUBO:
10839 case ISD::USUBO:
10840 case ISD::SMULO:
10841 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010842 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010843 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010844 case ISD::ADDC:
10845 case ISD::ADDE:
10846 case ISD::SUBC:
10847 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010848 case ISD::ADD: return LowerADD(Op, DAG);
10849 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010850 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010851}
10852
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010853static void ReplaceATOMIC_LOAD(SDNode *Node,
10854 SmallVectorImpl<SDValue> &Results,
10855 SelectionDAG &DAG) {
10856 DebugLoc dl = Node->getDebugLoc();
10857 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10858
10859 // Convert wide load -> cmpxchg8b/cmpxchg16b
10860 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10861 // (The only way to get a 16-byte load is cmpxchg16b)
10862 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010863 SDValue Zero = DAG.getConstant(0, VT);
10864 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010865 Node->getOperand(0),
10866 Node->getOperand(1), Zero, Zero,
10867 cast<AtomicSDNode>(Node)->getMemOperand(),
10868 cast<AtomicSDNode>(Node)->getOrdering(),
10869 cast<AtomicSDNode>(Node)->getSynchScope());
10870 Results.push_back(Swap.getValue(0));
10871 Results.push_back(Swap.getValue(1));
10872}
10873
Duncan Sands1607f052008-12-01 11:39:25 +000010874void X86TargetLowering::
10875ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010876 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010877 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010878 assert (Node->getValueType(0) == MVT::i64 &&
10879 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010880
10881 SDValue Chain = Node->getOperand(0);
10882 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010883 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010884 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010885 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010886 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010887 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010888 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010889 SDValue Result =
10890 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10891 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010892 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010893 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010894 Results.push_back(Result.getValue(2));
10895}
10896
Duncan Sands126d9072008-07-04 11:47:58 +000010897/// ReplaceNodeResults - Replace a node with an illegal result type
10898/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010899void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10900 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010901 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010902 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010903 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010904 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010905 assert(false && "Do not know how to custom type legalize this operation!");
10906 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010907 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010908 case ISD::ADDC:
10909 case ISD::ADDE:
10910 case ISD::SUBC:
10911 case ISD::SUBE:
10912 // We don't want to expand or promote these.
10913 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010914 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010915 std::pair<SDValue,SDValue> Vals =
10916 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010917 SDValue FIST = Vals.first, StackSlot = Vals.second;
10918 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010919 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010920 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010921 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010922 MachinePointerInfo(),
10923 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010924 }
10925 return;
10926 }
10927 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010928 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010929 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010930 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010931 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010932 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010933 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010934 eax.getValue(2));
10935 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10936 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010937 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010938 Results.push_back(edx.getValue(1));
10939 return;
10940 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010941 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010942 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010943 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010944 bool Regs64bit = T == MVT::i128;
10945 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010946 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010947 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10948 DAG.getConstant(0, HalfT));
10949 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10950 DAG.getConstant(1, HalfT));
10951 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10952 Regs64bit ? X86::RAX : X86::EAX,
10953 cpInL, SDValue());
10954 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10955 Regs64bit ? X86::RDX : X86::EDX,
10956 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010957 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010958 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10959 DAG.getConstant(0, HalfT));
10960 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10961 DAG.getConstant(1, HalfT));
10962 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10963 Regs64bit ? X86::RBX : X86::EBX,
10964 swapInL, cpInH.getValue(1));
10965 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10966 Regs64bit ? X86::RCX : X86::ECX,
10967 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010968 SDValue Ops[] = { swapInH.getValue(0),
10969 N->getOperand(1),
10970 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010971 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010972 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010973 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10974 X86ISD::LCMPXCHG8_DAG;
10975 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010976 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010977 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10978 Regs64bit ? X86::RAX : X86::EAX,
10979 HalfT, Result.getValue(1));
10980 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10981 Regs64bit ? X86::RDX : X86::EDX,
10982 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010983 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010984 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010985 Results.push_back(cpOutH.getValue(1));
10986 return;
10987 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010988 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010989 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10990 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010991 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010992 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10993 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010994 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010995 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10996 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010997 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010998 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10999 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011000 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011001 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11002 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011003 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011004 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11005 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011006 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011007 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11008 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011009 case ISD::ATOMIC_LOAD:
11010 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011011 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011012}
11013
Evan Cheng72261582005-12-20 06:22:03 +000011014const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11015 switch (Opcode) {
11016 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011017 case X86ISD::BSF: return "X86ISD::BSF";
11018 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011019 case X86ISD::SHLD: return "X86ISD::SHLD";
11020 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011021 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011022 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011023 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011024 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011025 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011026 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011027 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11028 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11029 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011030 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011031 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011032 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011033 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011034 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011035 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011036 case X86ISD::COMI: return "X86ISD::COMI";
11037 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011038 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011039 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011040 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11041 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011042 case X86ISD::CMOV: return "X86ISD::CMOV";
11043 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011044 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011045 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11046 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011047 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011048 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011049 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011050 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011051 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011052 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11053 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011054 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011055 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011056 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011057 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011058 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011059 case X86ISD::HADD: return "X86ISD::HADD";
11060 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011061 case X86ISD::FHADD: return "X86ISD::FHADD";
11062 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011063 case X86ISD::FMAX: return "X86ISD::FMAX";
11064 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011065 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11066 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011067 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011068 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011069 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011070 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011071 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011072 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11073 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011074 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11075 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11076 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11077 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11078 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11079 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011080 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11081 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011082 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11083 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011084 case X86ISD::VSHL: return "X86ISD::VSHL";
11085 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011086 case X86ISD::VSRA: return "X86ISD::VSRA";
11087 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11088 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11089 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011090 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011091 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11092 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011093 case X86ISD::ADD: return "X86ISD::ADD";
11094 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011095 case X86ISD::ADC: return "X86ISD::ADC";
11096 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011097 case X86ISD::SMUL: return "X86ISD::SMUL";
11098 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011099 case X86ISD::INC: return "X86ISD::INC";
11100 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011101 case X86ISD::OR: return "X86ISD::OR";
11102 case X86ISD::XOR: return "X86ISD::XOR";
11103 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011104 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011105 case X86ISD::BLSI: return "X86ISD::BLSI";
11106 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11107 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011108 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011109 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011110 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011111 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11112 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11113 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011114 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011115 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011116 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011117 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011118 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011119 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11120 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011121 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11122 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11123 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011124 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11125 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011126 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11127 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011128 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011129 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011130 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011131 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011132 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011133 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011134 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011135 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011136 }
11137}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011138
Chris Lattnerc9addb72007-03-30 23:15:24 +000011139// isLegalAddressingMode - Return true if the addressing mode represented
11140// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011141bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011142 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011143 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011144 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011145 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011146
Chris Lattnerc9addb72007-03-30 23:15:24 +000011147 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011148 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011149 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011150
Chris Lattnerc9addb72007-03-30 23:15:24 +000011151 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011152 unsigned GVFlags =
11153 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011154
Chris Lattnerdfed4132009-07-10 07:38:24 +000011155 // If a reference to this global requires an extra load, we can't fold it.
11156 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011157 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011158
Chris Lattnerdfed4132009-07-10 07:38:24 +000011159 // If BaseGV requires a register for the PIC base, we cannot also have a
11160 // BaseReg specified.
11161 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011162 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011163
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011164 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011165 if ((M != CodeModel::Small || R != Reloc::Static) &&
11166 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011167 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011168 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011169
Chris Lattnerc9addb72007-03-30 23:15:24 +000011170 switch (AM.Scale) {
11171 case 0:
11172 case 1:
11173 case 2:
11174 case 4:
11175 case 8:
11176 // These scales always work.
11177 break;
11178 case 3:
11179 case 5:
11180 case 9:
11181 // These scales are formed with basereg+scalereg. Only accept if there is
11182 // no basereg yet.
11183 if (AM.HasBaseReg)
11184 return false;
11185 break;
11186 default: // Other stuff never works.
11187 return false;
11188 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011189
Chris Lattnerc9addb72007-03-30 23:15:24 +000011190 return true;
11191}
11192
11193
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011194bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011195 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011196 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011197 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11198 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011199 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011200 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011201 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011202}
11203
Owen Andersone50ed302009-08-10 22:56:29 +000011204bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011205 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011206 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011207 unsigned NumBits1 = VT1.getSizeInBits();
11208 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011209 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011210 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011211 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011212}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011213
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011214bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011215 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011216 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011217}
11218
Owen Andersone50ed302009-08-10 22:56:29 +000011219bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011220 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011221 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011222}
11223
Owen Andersone50ed302009-08-10 22:56:29 +000011224bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011225 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011226 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011227}
11228
Evan Cheng60c07e12006-07-05 22:17:51 +000011229/// isShuffleMaskLegal - Targets can use this to indicate that they only
11230/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11231/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11232/// are assumed to be legal.
11233bool
Eric Christopherfd179292009-08-27 18:07:15 +000011234X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011235 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011236 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011237 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011238 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011239
Nate Begemana09008b2009-10-19 02:17:23 +000011240 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011241 return (VT.getVectorNumElements() == 2 ||
11242 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11243 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011244 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011245 isPSHUFDMask(M, VT) ||
11246 isPSHUFHWMask(M, VT) ||
11247 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011248 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011249 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11250 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011251 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11252 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011253}
11254
Dan Gohman7d8143f2008-04-09 20:09:42 +000011255bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011256X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011257 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011258 unsigned NumElts = VT.getVectorNumElements();
11259 // FIXME: This collection of masks seems suspect.
11260 if (NumElts == 2)
11261 return true;
11262 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11263 return (isMOVLMask(Mask, VT) ||
11264 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011265 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11266 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011267 }
11268 return false;
11269}
11270
11271//===----------------------------------------------------------------------===//
11272// X86 Scheduler Hooks
11273//===----------------------------------------------------------------------===//
11274
Mon P Wang63307c32008-05-05 19:05:59 +000011275// private utility function
11276MachineBasicBlock *
11277X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11278 MachineBasicBlock *MBB,
11279 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011280 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011281 unsigned LoadOpc,
11282 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011283 unsigned notOpc,
11284 unsigned EAXreg,
11285 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011286 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011287 // For the atomic bitwise operator, we generate
11288 // thisMBB:
11289 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011290 // ld t1 = [bitinstr.addr]
11291 // op t2 = t1, [bitinstr.val]
11292 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011293 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11294 // bz newMBB
11295 // fallthrough -->nextMBB
11296 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11297 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011298 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011299 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011300
Mon P Wang63307c32008-05-05 19:05:59 +000011301 /// First build the CFG
11302 MachineFunction *F = MBB->getParent();
11303 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011304 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11305 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11306 F->insert(MBBIter, newMBB);
11307 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011308
Dan Gohman14152b42010-07-06 20:24:04 +000011309 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11310 nextMBB->splice(nextMBB->begin(), thisMBB,
11311 llvm::next(MachineBasicBlock::iterator(bInstr)),
11312 thisMBB->end());
11313 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011314
Mon P Wang63307c32008-05-05 19:05:59 +000011315 // Update thisMBB to fall through to newMBB
11316 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011317
Mon P Wang63307c32008-05-05 19:05:59 +000011318 // newMBB jumps to itself and fall through to nextMBB
11319 newMBB->addSuccessor(nextMBB);
11320 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011321
Mon P Wang63307c32008-05-05 19:05:59 +000011322 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011323 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011324 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011325 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011326 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011327 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011328 int numArgs = bInstr->getNumOperands() - 1;
11329 for (int i=0; i < numArgs; ++i)
11330 argOpers[i] = &bInstr->getOperand(i+1);
11331
11332 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011333 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011334 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011335
Dale Johannesen140be2d2008-08-19 18:47:28 +000011336 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011337 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011338 for (int i=0; i <= lastAddrIndx; ++i)
11339 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011340
Dale Johannesen140be2d2008-08-19 18:47:28 +000011341 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011342 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011343 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011344 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011345 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011346 tt = t1;
11347
Dale Johannesen140be2d2008-08-19 18:47:28 +000011348 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011349 assert((argOpers[valArgIndx]->isReg() ||
11350 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011351 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011352 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011353 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011354 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011355 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011356 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011357 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011358
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011359 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011360 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011361
Dale Johannesene4d209d2009-02-03 20:21:25 +000011362 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011363 for (int i=0; i <= lastAddrIndx; ++i)
11364 (*MIB).addOperand(*argOpers[i]);
11365 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011366 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011367 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11368 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011369
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011370 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011371 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011372
Mon P Wang63307c32008-05-05 19:05:59 +000011373 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011374 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011375
Dan Gohman14152b42010-07-06 20:24:04 +000011376 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011377 return nextMBB;
11378}
11379
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011380// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011381MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011382X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11383 MachineBasicBlock *MBB,
11384 unsigned regOpcL,
11385 unsigned regOpcH,
11386 unsigned immOpcL,
11387 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011388 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011389 // For the atomic bitwise operator, we generate
11390 // thisMBB (instructions are in pairs, except cmpxchg8b)
11391 // ld t1,t2 = [bitinstr.addr]
11392 // newMBB:
11393 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11394 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011395 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011396 // mov ECX, EBX <- t5, t6
11397 // mov EAX, EDX <- t1, t2
11398 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11399 // mov t3, t4 <- EAX, EDX
11400 // bz newMBB
11401 // result in out1, out2
11402 // fallthrough -->nextMBB
11403
11404 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11405 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011406 const unsigned NotOpc = X86::NOT32r;
11407 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11408 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11409 MachineFunction::iterator MBBIter = MBB;
11410 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011411
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011412 /// First build the CFG
11413 MachineFunction *F = MBB->getParent();
11414 MachineBasicBlock *thisMBB = MBB;
11415 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11416 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11417 F->insert(MBBIter, newMBB);
11418 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011419
Dan Gohman14152b42010-07-06 20:24:04 +000011420 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11421 nextMBB->splice(nextMBB->begin(), thisMBB,
11422 llvm::next(MachineBasicBlock::iterator(bInstr)),
11423 thisMBB->end());
11424 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011425
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011426 // Update thisMBB to fall through to newMBB
11427 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011428
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011429 // newMBB jumps to itself and fall through to nextMBB
11430 newMBB->addSuccessor(nextMBB);
11431 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011432
Dale Johannesene4d209d2009-02-03 20:21:25 +000011433 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011434 // Insert instructions into newMBB based on incoming instruction
11435 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011436 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011437 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011438 MachineOperand& dest1Oper = bInstr->getOperand(0);
11439 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011440 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11441 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011442 argOpers[i] = &bInstr->getOperand(i+2);
11443
Dan Gohman71ea4e52010-05-14 21:01:44 +000011444 // We use some of the operands multiple times, so conservatively just
11445 // clear any kill flags that might be present.
11446 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11447 argOpers[i]->setIsKill(false);
11448 }
11449
Evan Chengad5b52f2010-01-08 19:14:57 +000011450 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011451 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011452
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011453 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011454 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011455 for (int i=0; i <= lastAddrIndx; ++i)
11456 (*MIB).addOperand(*argOpers[i]);
11457 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011458 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011459 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011460 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011462 MachineOperand newOp3 = *(argOpers[3]);
11463 if (newOp3.isImm())
11464 newOp3.setImm(newOp3.getImm()+4);
11465 else
11466 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011468 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011469
11470 // t3/4 are defined later, at the bottom of the loop
11471 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11472 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011473 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011474 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011475 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011476 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11477
Evan Cheng306b4ca2010-01-08 23:41:50 +000011478 // The subsequent operations should be using the destination registers of
11479 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011480 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011481 t1 = F->getRegInfo().createVirtualRegister(RC);
11482 t2 = F->getRegInfo().createVirtualRegister(RC);
11483 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11484 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011485 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011486 t1 = dest1Oper.getReg();
11487 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011488 }
11489
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011490 int valArgIndx = lastAddrIndx + 1;
11491 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011492 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 "invalid operand");
11494 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11495 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011496 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011497 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011498 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011499 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011500 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011501 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011502 (*MIB).addOperand(*argOpers[valArgIndx]);
11503 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011504 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011505 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011506 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011507 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011508 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011510 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011511 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011512 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011513 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011514
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011515 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011516 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011517 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011518 MIB.addReg(t2);
11519
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011520 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011521 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011522 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011523 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011524
Dale Johannesene4d209d2009-02-03 20:21:25 +000011525 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011526 for (int i=0; i <= lastAddrIndx; ++i)
11527 (*MIB).addOperand(*argOpers[i]);
11528
11529 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011530 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11531 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011532
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011533 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011534 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011535 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011536 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011537
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011538 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011539 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011540
Dan Gohman14152b42010-07-06 20:24:04 +000011541 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011542 return nextMBB;
11543}
11544
11545// private utility function
11546MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011547X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11548 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011549 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011550 // For the atomic min/max operator, we generate
11551 // thisMBB:
11552 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011553 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011554 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011555 // cmp t1, t2
11556 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011557 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011558 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11559 // bz newMBB
11560 // fallthrough -->nextMBB
11561 //
11562 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11563 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011564 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011565 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011566
Mon P Wang63307c32008-05-05 19:05:59 +000011567 /// First build the CFG
11568 MachineFunction *F = MBB->getParent();
11569 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011570 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11571 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11572 F->insert(MBBIter, newMBB);
11573 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011574
Dan Gohman14152b42010-07-06 20:24:04 +000011575 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11576 nextMBB->splice(nextMBB->begin(), thisMBB,
11577 llvm::next(MachineBasicBlock::iterator(mInstr)),
11578 thisMBB->end());
11579 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011580
Mon P Wang63307c32008-05-05 19:05:59 +000011581 // Update thisMBB to fall through to newMBB
11582 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011583
Mon P Wang63307c32008-05-05 19:05:59 +000011584 // newMBB jumps to newMBB and fall through to nextMBB
11585 newMBB->addSuccessor(nextMBB);
11586 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011587
Dale Johannesene4d209d2009-02-03 20:21:25 +000011588 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011589 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011590 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011591 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011592 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011593 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011594 int numArgs = mInstr->getNumOperands() - 1;
11595 for (int i=0; i < numArgs; ++i)
11596 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011597
Mon P Wang63307c32008-05-05 19:05:59 +000011598 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011599 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011600 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011601
Mon P Wangab3e7472008-05-05 22:56:23 +000011602 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011603 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011604 for (int i=0; i <= lastAddrIndx; ++i)
11605 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011606
Mon P Wang63307c32008-05-05 19:05:59 +000011607 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011608 assert((argOpers[valArgIndx]->isReg() ||
11609 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011610 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011611
11612 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011613 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011614 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011615 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011616 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011617 (*MIB).addOperand(*argOpers[valArgIndx]);
11618
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011619 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011620 MIB.addReg(t1);
11621
Dale Johannesene4d209d2009-02-03 20:21:25 +000011622 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011623 MIB.addReg(t1);
11624 MIB.addReg(t2);
11625
11626 // Generate movc
11627 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011628 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011629 MIB.addReg(t2);
11630 MIB.addReg(t1);
11631
11632 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011633 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011634 for (int i=0; i <= lastAddrIndx; ++i)
11635 (*MIB).addOperand(*argOpers[i]);
11636 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011637 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011638 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11639 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011640
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011641 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011642 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011643
Mon P Wang63307c32008-05-05 19:05:59 +000011644 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011645 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011646
Dan Gohman14152b42010-07-06 20:24:04 +000011647 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011648 return nextMBB;
11649}
11650
Eric Christopherf83a5de2009-08-27 18:08:16 +000011651// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011652// or XMM0_V32I8 in AVX all of this code can be replaced with that
11653// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011654MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011655X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011656 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011657 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011658 "Target must have SSE4.2 or AVX features enabled");
11659
Eric Christopherb120ab42009-08-18 22:50:32 +000011660 DebugLoc dl = MI->getDebugLoc();
11661 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011662 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011663 if (!Subtarget->hasAVX()) {
11664 if (memArg)
11665 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11666 else
11667 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11668 } else {
11669 if (memArg)
11670 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11671 else
11672 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11673 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011674
Eric Christopher41c902f2010-11-30 08:20:21 +000011675 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011676 for (unsigned i = 0; i < numArgs; ++i) {
11677 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011678 if (!(Op.isReg() && Op.isImplicit()))
11679 MIB.addOperand(Op);
11680 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011681 BuildMI(*BB, MI, dl,
11682 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11683 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011684 .addReg(X86::XMM0);
11685
Dan Gohman14152b42010-07-06 20:24:04 +000011686 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011687 return BB;
11688}
11689
11690MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011691X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011692 DebugLoc dl = MI->getDebugLoc();
11693 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011694
Eric Christopher228232b2010-11-30 07:20:12 +000011695 // Address into RAX/EAX, other two args into ECX, EDX.
11696 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11697 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11698 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11699 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011700 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011701
Eric Christopher228232b2010-11-30 07:20:12 +000011702 unsigned ValOps = X86::AddrNumOperands;
11703 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11704 .addReg(MI->getOperand(ValOps).getReg());
11705 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11706 .addReg(MI->getOperand(ValOps+1).getReg());
11707
11708 // The instruction doesn't actually take any operands though.
11709 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011710
Eric Christopher228232b2010-11-30 07:20:12 +000011711 MI->eraseFromParent(); // The pseudo is gone now.
11712 return BB;
11713}
11714
11715MachineBasicBlock *
11716X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011717 DebugLoc dl = MI->getDebugLoc();
11718 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011719
Eric Christopher228232b2010-11-30 07:20:12 +000011720 // First arg in ECX, the second in EAX.
11721 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11722 .addReg(MI->getOperand(0).getReg());
11723 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11724 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011725
Eric Christopher228232b2010-11-30 07:20:12 +000011726 // The instruction doesn't actually take any operands though.
11727 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011728
Eric Christopher228232b2010-11-30 07:20:12 +000011729 MI->eraseFromParent(); // The pseudo is gone now.
11730 return BB;
11731}
11732
11733MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011734X86TargetLowering::EmitVAARG64WithCustomInserter(
11735 MachineInstr *MI,
11736 MachineBasicBlock *MBB) const {
11737 // Emit va_arg instruction on X86-64.
11738
11739 // Operands to this pseudo-instruction:
11740 // 0 ) Output : destination address (reg)
11741 // 1-5) Input : va_list address (addr, i64mem)
11742 // 6 ) ArgSize : Size (in bytes) of vararg type
11743 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11744 // 8 ) Align : Alignment of type
11745 // 9 ) EFLAGS (implicit-def)
11746
11747 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11748 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11749
11750 unsigned DestReg = MI->getOperand(0).getReg();
11751 MachineOperand &Base = MI->getOperand(1);
11752 MachineOperand &Scale = MI->getOperand(2);
11753 MachineOperand &Index = MI->getOperand(3);
11754 MachineOperand &Disp = MI->getOperand(4);
11755 MachineOperand &Segment = MI->getOperand(5);
11756 unsigned ArgSize = MI->getOperand(6).getImm();
11757 unsigned ArgMode = MI->getOperand(7).getImm();
11758 unsigned Align = MI->getOperand(8).getImm();
11759
11760 // Memory Reference
11761 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11762 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11763 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11764
11765 // Machine Information
11766 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11767 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11768 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11769 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11770 DebugLoc DL = MI->getDebugLoc();
11771
11772 // struct va_list {
11773 // i32 gp_offset
11774 // i32 fp_offset
11775 // i64 overflow_area (address)
11776 // i64 reg_save_area (address)
11777 // }
11778 // sizeof(va_list) = 24
11779 // alignment(va_list) = 8
11780
11781 unsigned TotalNumIntRegs = 6;
11782 unsigned TotalNumXMMRegs = 8;
11783 bool UseGPOffset = (ArgMode == 1);
11784 bool UseFPOffset = (ArgMode == 2);
11785 unsigned MaxOffset = TotalNumIntRegs * 8 +
11786 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11787
11788 /* Align ArgSize to a multiple of 8 */
11789 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11790 bool NeedsAlign = (Align > 8);
11791
11792 MachineBasicBlock *thisMBB = MBB;
11793 MachineBasicBlock *overflowMBB;
11794 MachineBasicBlock *offsetMBB;
11795 MachineBasicBlock *endMBB;
11796
11797 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11798 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11799 unsigned OffsetReg = 0;
11800
11801 if (!UseGPOffset && !UseFPOffset) {
11802 // If we only pull from the overflow region, we don't create a branch.
11803 // We don't need to alter control flow.
11804 OffsetDestReg = 0; // unused
11805 OverflowDestReg = DestReg;
11806
11807 offsetMBB = NULL;
11808 overflowMBB = thisMBB;
11809 endMBB = thisMBB;
11810 } else {
11811 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11812 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11813 // If not, pull from overflow_area. (branch to overflowMBB)
11814 //
11815 // thisMBB
11816 // | .
11817 // | .
11818 // offsetMBB overflowMBB
11819 // | .
11820 // | .
11821 // endMBB
11822
11823 // Registers for the PHI in endMBB
11824 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11825 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11826
11827 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11828 MachineFunction *MF = MBB->getParent();
11829 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11830 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11831 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11832
11833 MachineFunction::iterator MBBIter = MBB;
11834 ++MBBIter;
11835
11836 // Insert the new basic blocks
11837 MF->insert(MBBIter, offsetMBB);
11838 MF->insert(MBBIter, overflowMBB);
11839 MF->insert(MBBIter, endMBB);
11840
11841 // Transfer the remainder of MBB and its successor edges to endMBB.
11842 endMBB->splice(endMBB->begin(), thisMBB,
11843 llvm::next(MachineBasicBlock::iterator(MI)),
11844 thisMBB->end());
11845 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11846
11847 // Make offsetMBB and overflowMBB successors of thisMBB
11848 thisMBB->addSuccessor(offsetMBB);
11849 thisMBB->addSuccessor(overflowMBB);
11850
11851 // endMBB is a successor of both offsetMBB and overflowMBB
11852 offsetMBB->addSuccessor(endMBB);
11853 overflowMBB->addSuccessor(endMBB);
11854
11855 // Load the offset value into a register
11856 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11857 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11858 .addOperand(Base)
11859 .addOperand(Scale)
11860 .addOperand(Index)
11861 .addDisp(Disp, UseFPOffset ? 4 : 0)
11862 .addOperand(Segment)
11863 .setMemRefs(MMOBegin, MMOEnd);
11864
11865 // Check if there is enough room left to pull this argument.
11866 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11867 .addReg(OffsetReg)
11868 .addImm(MaxOffset + 8 - ArgSizeA8);
11869
11870 // Branch to "overflowMBB" if offset >= max
11871 // Fall through to "offsetMBB" otherwise
11872 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11873 .addMBB(overflowMBB);
11874 }
11875
11876 // In offsetMBB, emit code to use the reg_save_area.
11877 if (offsetMBB) {
11878 assert(OffsetReg != 0);
11879
11880 // Read the reg_save_area address.
11881 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11882 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11883 .addOperand(Base)
11884 .addOperand(Scale)
11885 .addOperand(Index)
11886 .addDisp(Disp, 16)
11887 .addOperand(Segment)
11888 .setMemRefs(MMOBegin, MMOEnd);
11889
11890 // Zero-extend the offset
11891 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11892 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11893 .addImm(0)
11894 .addReg(OffsetReg)
11895 .addImm(X86::sub_32bit);
11896
11897 // Add the offset to the reg_save_area to get the final address.
11898 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11899 .addReg(OffsetReg64)
11900 .addReg(RegSaveReg);
11901
11902 // Compute the offset for the next argument
11903 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11904 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11905 .addReg(OffsetReg)
11906 .addImm(UseFPOffset ? 16 : 8);
11907
11908 // Store it back into the va_list.
11909 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11910 .addOperand(Base)
11911 .addOperand(Scale)
11912 .addOperand(Index)
11913 .addDisp(Disp, UseFPOffset ? 4 : 0)
11914 .addOperand(Segment)
11915 .addReg(NextOffsetReg)
11916 .setMemRefs(MMOBegin, MMOEnd);
11917
11918 // Jump to endMBB
11919 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11920 .addMBB(endMBB);
11921 }
11922
11923 //
11924 // Emit code to use overflow area
11925 //
11926
11927 // Load the overflow_area address into a register.
11928 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11929 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11930 .addOperand(Base)
11931 .addOperand(Scale)
11932 .addOperand(Index)
11933 .addDisp(Disp, 8)
11934 .addOperand(Segment)
11935 .setMemRefs(MMOBegin, MMOEnd);
11936
11937 // If we need to align it, do so. Otherwise, just copy the address
11938 // to OverflowDestReg.
11939 if (NeedsAlign) {
11940 // Align the overflow address
11941 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11942 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11943
11944 // aligned_addr = (addr + (align-1)) & ~(align-1)
11945 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11946 .addReg(OverflowAddrReg)
11947 .addImm(Align-1);
11948
11949 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11950 .addReg(TmpReg)
11951 .addImm(~(uint64_t)(Align-1));
11952 } else {
11953 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11954 .addReg(OverflowAddrReg);
11955 }
11956
11957 // Compute the next overflow address after this argument.
11958 // (the overflow address should be kept 8-byte aligned)
11959 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11960 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11961 .addReg(OverflowDestReg)
11962 .addImm(ArgSizeA8);
11963
11964 // Store the new overflow address.
11965 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11966 .addOperand(Base)
11967 .addOperand(Scale)
11968 .addOperand(Index)
11969 .addDisp(Disp, 8)
11970 .addOperand(Segment)
11971 .addReg(NextAddrReg)
11972 .setMemRefs(MMOBegin, MMOEnd);
11973
11974 // If we branched, emit the PHI to the front of endMBB.
11975 if (offsetMBB) {
11976 BuildMI(*endMBB, endMBB->begin(), DL,
11977 TII->get(X86::PHI), DestReg)
11978 .addReg(OffsetDestReg).addMBB(offsetMBB)
11979 .addReg(OverflowDestReg).addMBB(overflowMBB);
11980 }
11981
11982 // Erase the pseudo instruction
11983 MI->eraseFromParent();
11984
11985 return endMBB;
11986}
11987
11988MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011989X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11990 MachineInstr *MI,
11991 MachineBasicBlock *MBB) const {
11992 // Emit code to save XMM registers to the stack. The ABI says that the
11993 // number of registers to save is given in %al, so it's theoretically
11994 // possible to do an indirect jump trick to avoid saving all of them,
11995 // however this code takes a simpler approach and just executes all
11996 // of the stores if %al is non-zero. It's less code, and it's probably
11997 // easier on the hardware branch predictor, and stores aren't all that
11998 // expensive anyway.
11999
12000 // Create the new basic blocks. One block contains all the XMM stores,
12001 // and one block is the final destination regardless of whether any
12002 // stores were performed.
12003 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12004 MachineFunction *F = MBB->getParent();
12005 MachineFunction::iterator MBBIter = MBB;
12006 ++MBBIter;
12007 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12008 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12009 F->insert(MBBIter, XMMSaveMBB);
12010 F->insert(MBBIter, EndMBB);
12011
Dan Gohman14152b42010-07-06 20:24:04 +000012012 // Transfer the remainder of MBB and its successor edges to EndMBB.
12013 EndMBB->splice(EndMBB->begin(), MBB,
12014 llvm::next(MachineBasicBlock::iterator(MI)),
12015 MBB->end());
12016 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12017
Dan Gohmand6708ea2009-08-15 01:38:56 +000012018 // The original block will now fall through to the XMM save block.
12019 MBB->addSuccessor(XMMSaveMBB);
12020 // The XMMSaveMBB will fall through to the end block.
12021 XMMSaveMBB->addSuccessor(EndMBB);
12022
12023 // Now add the instructions.
12024 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12025 DebugLoc DL = MI->getDebugLoc();
12026
12027 unsigned CountReg = MI->getOperand(0).getReg();
12028 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12029 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12030
12031 if (!Subtarget->isTargetWin64()) {
12032 // If %al is 0, branch around the XMM save block.
12033 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012034 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012035 MBB->addSuccessor(EndMBB);
12036 }
12037
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012038 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012039 // In the XMM save block, save all the XMM argument registers.
12040 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12041 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012042 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012043 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012044 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012045 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012046 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012047 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012048 .addFrameIndex(RegSaveFrameIndex)
12049 .addImm(/*Scale=*/1)
12050 .addReg(/*IndexReg=*/0)
12051 .addImm(/*Disp=*/Offset)
12052 .addReg(/*Segment=*/0)
12053 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012054 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012055 }
12056
Dan Gohman14152b42010-07-06 20:24:04 +000012057 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012058
12059 return EndMBB;
12060}
Mon P Wang63307c32008-05-05 19:05:59 +000012061
Evan Cheng60c07e12006-07-05 22:17:51 +000012062MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012063X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012064 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012065 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12066 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012067
Chris Lattner52600972009-09-02 05:57:00 +000012068 // To "insert" a SELECT_CC instruction, we actually have to insert the
12069 // diamond control-flow pattern. The incoming instruction knows the
12070 // destination vreg to set, the condition code register to branch on, the
12071 // true/false values to select between, and a branch opcode to use.
12072 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12073 MachineFunction::iterator It = BB;
12074 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012075
Chris Lattner52600972009-09-02 05:57:00 +000012076 // thisMBB:
12077 // ...
12078 // TrueVal = ...
12079 // cmpTY ccX, r1, r2
12080 // bCC copy1MBB
12081 // fallthrough --> copy0MBB
12082 MachineBasicBlock *thisMBB = BB;
12083 MachineFunction *F = BB->getParent();
12084 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12085 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012086 F->insert(It, copy0MBB);
12087 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012088
Bill Wendling730c07e2010-06-25 20:48:10 +000012089 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12090 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012091 if (!MI->killsRegister(X86::EFLAGS)) {
12092 copy0MBB->addLiveIn(X86::EFLAGS);
12093 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012094 }
12095
Dan Gohman14152b42010-07-06 20:24:04 +000012096 // Transfer the remainder of BB and its successor edges to sinkMBB.
12097 sinkMBB->splice(sinkMBB->begin(), BB,
12098 llvm::next(MachineBasicBlock::iterator(MI)),
12099 BB->end());
12100 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12101
12102 // Add the true and fallthrough blocks as its successors.
12103 BB->addSuccessor(copy0MBB);
12104 BB->addSuccessor(sinkMBB);
12105
12106 // Create the conditional branch instruction.
12107 unsigned Opc =
12108 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12109 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12110
Chris Lattner52600972009-09-02 05:57:00 +000012111 // copy0MBB:
12112 // %FalseValue = ...
12113 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012114 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012115
Chris Lattner52600972009-09-02 05:57:00 +000012116 // sinkMBB:
12117 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12118 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012119 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12120 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012121 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12122 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12123
Dan Gohman14152b42010-07-06 20:24:04 +000012124 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012125 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012126}
12127
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012128MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012129X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12130 bool Is64Bit) const {
12131 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12132 DebugLoc DL = MI->getDebugLoc();
12133 MachineFunction *MF = BB->getParent();
12134 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12135
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012136 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012137
12138 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12139 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12140
12141 // BB:
12142 // ... [Till the alloca]
12143 // If stacklet is not large enough, jump to mallocMBB
12144 //
12145 // bumpMBB:
12146 // Allocate by subtracting from RSP
12147 // Jump to continueMBB
12148 //
12149 // mallocMBB:
12150 // Allocate by call to runtime
12151 //
12152 // continueMBB:
12153 // ...
12154 // [rest of original BB]
12155 //
12156
12157 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12158 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12159 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12160
12161 MachineRegisterInfo &MRI = MF->getRegInfo();
12162 const TargetRegisterClass *AddrRegClass =
12163 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12164
12165 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12166 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12167 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012168 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012169 sizeVReg = MI->getOperand(1).getReg(),
12170 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12171
12172 MachineFunction::iterator MBBIter = BB;
12173 ++MBBIter;
12174
12175 MF->insert(MBBIter, bumpMBB);
12176 MF->insert(MBBIter, mallocMBB);
12177 MF->insert(MBBIter, continueMBB);
12178
12179 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12180 (MachineBasicBlock::iterator(MI)), BB->end());
12181 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12182
12183 // Add code to the main basic block to check if the stack limit has been hit,
12184 // and if so, jump to mallocMBB otherwise to bumpMBB.
12185 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012186 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012187 .addReg(tmpSPVReg).addReg(sizeVReg);
12188 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012189 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012190 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012191 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12192
12193 // bumpMBB simply decreases the stack pointer, since we know the current
12194 // stacklet has enough space.
12195 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012196 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012197 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012198 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012199 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12200
12201 // Calls into a routine in libgcc to allocate more space from the heap.
12202 if (Is64Bit) {
12203 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12204 .addReg(sizeVReg);
12205 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12206 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12207 } else {
12208 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12209 .addImm(12);
12210 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12211 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12212 .addExternalSymbol("__morestack_allocate_stack_space");
12213 }
12214
12215 if (!Is64Bit)
12216 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12217 .addImm(16);
12218
12219 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12220 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12221 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12222
12223 // Set up the CFG correctly.
12224 BB->addSuccessor(bumpMBB);
12225 BB->addSuccessor(mallocMBB);
12226 mallocMBB->addSuccessor(continueMBB);
12227 bumpMBB->addSuccessor(continueMBB);
12228
12229 // Take care of the PHI nodes.
12230 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12231 MI->getOperand(0).getReg())
12232 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12233 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12234
12235 // Delete the original pseudo instruction.
12236 MI->eraseFromParent();
12237
12238 // And we're done.
12239 return continueMBB;
12240}
12241
12242MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012243X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012244 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012245 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12246 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012247
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012248 assert(!Subtarget->isTargetEnvMacho());
12249
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012250 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12251 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012252
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012253 if (Subtarget->isTargetWin64()) {
12254 if (Subtarget->isTargetCygMing()) {
12255 // ___chkstk(Mingw64):
12256 // Clobbers R10, R11, RAX and EFLAGS.
12257 // Updates RSP.
12258 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12259 .addExternalSymbol("___chkstk")
12260 .addReg(X86::RAX, RegState::Implicit)
12261 .addReg(X86::RSP, RegState::Implicit)
12262 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12263 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12264 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12265 } else {
12266 // __chkstk(MSVCRT): does not update stack pointer.
12267 // Clobbers R10, R11 and EFLAGS.
12268 // FIXME: RAX(allocated size) might be reused and not killed.
12269 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12270 .addExternalSymbol("__chkstk")
12271 .addReg(X86::RAX, RegState::Implicit)
12272 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12273 // RAX has the offset to subtracted from RSP.
12274 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12275 .addReg(X86::RSP)
12276 .addReg(X86::RAX);
12277 }
12278 } else {
12279 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012280 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12281
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012282 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12283 .addExternalSymbol(StackProbeSymbol)
12284 .addReg(X86::EAX, RegState::Implicit)
12285 .addReg(X86::ESP, RegState::Implicit)
12286 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12287 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12288 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12289 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012290
Dan Gohman14152b42010-07-06 20:24:04 +000012291 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012292 return BB;
12293}
Chris Lattner52600972009-09-02 05:57:00 +000012294
12295MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012296X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12297 MachineBasicBlock *BB) const {
12298 // This is pretty easy. We're taking the value that we received from
12299 // our load from the relocation, sticking it in either RDI (x86-64)
12300 // or EAX and doing an indirect call. The return value will then
12301 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012302 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012303 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012304 DebugLoc DL = MI->getDebugLoc();
12305 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012306
12307 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012308 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012309
Eric Christopher30ef0e52010-06-03 04:07:48 +000012310 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012311 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12312 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012313 .addReg(X86::RIP)
12314 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012315 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012316 MI->getOperand(3).getTargetFlags())
12317 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012318 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012319 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012320 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012321 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12322 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012323 .addReg(0)
12324 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012325 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012326 MI->getOperand(3).getTargetFlags())
12327 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012328 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012329 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012330 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012331 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12332 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012333 .addReg(TII->getGlobalBaseReg(F))
12334 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012335 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012336 MI->getOperand(3).getTargetFlags())
12337 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012338 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012339 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012340 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012341
Dan Gohman14152b42010-07-06 20:24:04 +000012342 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012343 return BB;
12344}
12345
12346MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012347X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012348 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012349 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012350 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012351 case X86::TAILJMPd64:
12352 case X86::TAILJMPr64:
12353 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012354 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012355 case X86::TCRETURNdi64:
12356 case X86::TCRETURNri64:
12357 case X86::TCRETURNmi64:
12358 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12359 // On AMD64, additional defs should be added before register allocation.
12360 if (!Subtarget->isTargetWin64()) {
12361 MI->addRegisterDefined(X86::RSI);
12362 MI->addRegisterDefined(X86::RDI);
12363 MI->addRegisterDefined(X86::XMM6);
12364 MI->addRegisterDefined(X86::XMM7);
12365 MI->addRegisterDefined(X86::XMM8);
12366 MI->addRegisterDefined(X86::XMM9);
12367 MI->addRegisterDefined(X86::XMM10);
12368 MI->addRegisterDefined(X86::XMM11);
12369 MI->addRegisterDefined(X86::XMM12);
12370 MI->addRegisterDefined(X86::XMM13);
12371 MI->addRegisterDefined(X86::XMM14);
12372 MI->addRegisterDefined(X86::XMM15);
12373 }
12374 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012375 case X86::WIN_ALLOCA:
12376 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012377 case X86::SEG_ALLOCA_32:
12378 return EmitLoweredSegAlloca(MI, BB, false);
12379 case X86::SEG_ALLOCA_64:
12380 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012381 case X86::TLSCall_32:
12382 case X86::TLSCall_64:
12383 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012384 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012385 case X86::CMOV_FR32:
12386 case X86::CMOV_FR64:
12387 case X86::CMOV_V4F32:
12388 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012389 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012390 case X86::CMOV_V8F32:
12391 case X86::CMOV_V4F64:
12392 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012393 case X86::CMOV_GR16:
12394 case X86::CMOV_GR32:
12395 case X86::CMOV_RFP32:
12396 case X86::CMOV_RFP64:
12397 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012398 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012399
Dale Johannesen849f2142007-07-03 00:53:03 +000012400 case X86::FP32_TO_INT16_IN_MEM:
12401 case X86::FP32_TO_INT32_IN_MEM:
12402 case X86::FP32_TO_INT64_IN_MEM:
12403 case X86::FP64_TO_INT16_IN_MEM:
12404 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012405 case X86::FP64_TO_INT64_IN_MEM:
12406 case X86::FP80_TO_INT16_IN_MEM:
12407 case X86::FP80_TO_INT32_IN_MEM:
12408 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012409 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12410 DebugLoc DL = MI->getDebugLoc();
12411
Evan Cheng60c07e12006-07-05 22:17:51 +000012412 // Change the floating point control register to use "round towards zero"
12413 // mode when truncating to an integer value.
12414 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012415 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012416 addFrameReference(BuildMI(*BB, MI, DL,
12417 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012418
12419 // Load the old value of the high byte of the control word...
12420 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012421 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012422 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012423 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012424
12425 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012426 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012427 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012428
12429 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012430 addFrameReference(BuildMI(*BB, MI, DL,
12431 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012432
12433 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012434 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012435 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012436
12437 // Get the X86 opcode to use.
12438 unsigned Opc;
12439 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012440 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012441 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12442 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12443 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12444 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12445 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12446 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012447 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12448 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12449 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012450 }
12451
12452 X86AddressMode AM;
12453 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012454 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012455 AM.BaseType = X86AddressMode::RegBase;
12456 AM.Base.Reg = Op.getReg();
12457 } else {
12458 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012459 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012460 }
12461 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012462 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012463 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012464 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012465 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012466 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012467 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012468 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012469 AM.GV = Op.getGlobal();
12470 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012471 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012472 }
Dan Gohman14152b42010-07-06 20:24:04 +000012473 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012474 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012475
12476 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012477 addFrameReference(BuildMI(*BB, MI, DL,
12478 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012479
Dan Gohman14152b42010-07-06 20:24:04 +000012480 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012481 return BB;
12482 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012483 // String/text processing lowering.
12484 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012485 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012486 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12487 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012488 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012489 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12490 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012491 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012492 return EmitPCMP(MI, BB, 5, false /* in mem */);
12493 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012494 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012495 return EmitPCMP(MI, BB, 5, true /* in mem */);
12496
Eric Christopher228232b2010-11-30 07:20:12 +000012497 // Thread synchronization.
12498 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012499 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012500 case X86::MWAIT:
12501 return EmitMwait(MI, BB);
12502
Eric Christopherb120ab42009-08-18 22:50:32 +000012503 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012504 case X86::ATOMAND32:
12505 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012506 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012507 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012508 X86::NOT32r, X86::EAX,
12509 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012510 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012511 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12512 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012513 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012514 X86::NOT32r, X86::EAX,
12515 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012516 case X86::ATOMXOR32:
12517 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012518 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012519 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012520 X86::NOT32r, X86::EAX,
12521 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012522 case X86::ATOMNAND32:
12523 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012524 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012525 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012526 X86::NOT32r, X86::EAX,
12527 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012528 case X86::ATOMMIN32:
12529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12530 case X86::ATOMMAX32:
12531 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12532 case X86::ATOMUMIN32:
12533 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12534 case X86::ATOMUMAX32:
12535 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012536
12537 case X86::ATOMAND16:
12538 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12539 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012540 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012541 X86::NOT16r, X86::AX,
12542 X86::GR16RegisterClass);
12543 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012544 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012545 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012546 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012547 X86::NOT16r, X86::AX,
12548 X86::GR16RegisterClass);
12549 case X86::ATOMXOR16:
12550 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12551 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012552 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012553 X86::NOT16r, X86::AX,
12554 X86::GR16RegisterClass);
12555 case X86::ATOMNAND16:
12556 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12557 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012558 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012559 X86::NOT16r, X86::AX,
12560 X86::GR16RegisterClass, true);
12561 case X86::ATOMMIN16:
12562 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12563 case X86::ATOMMAX16:
12564 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12565 case X86::ATOMUMIN16:
12566 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12567 case X86::ATOMUMAX16:
12568 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12569
12570 case X86::ATOMAND8:
12571 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12572 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012573 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012574 X86::NOT8r, X86::AL,
12575 X86::GR8RegisterClass);
12576 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012577 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012578 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012579 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012580 X86::NOT8r, X86::AL,
12581 X86::GR8RegisterClass);
12582 case X86::ATOMXOR8:
12583 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12584 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012585 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012586 X86::NOT8r, X86::AL,
12587 X86::GR8RegisterClass);
12588 case X86::ATOMNAND8:
12589 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12590 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012591 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012592 X86::NOT8r, X86::AL,
12593 X86::GR8RegisterClass, true);
12594 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012595 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012596 case X86::ATOMAND64:
12597 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012598 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012599 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012600 X86::NOT64r, X86::RAX,
12601 X86::GR64RegisterClass);
12602 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12604 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012605 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012606 X86::NOT64r, X86::RAX,
12607 X86::GR64RegisterClass);
12608 case X86::ATOMXOR64:
12609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012610 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012611 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012612 X86::NOT64r, X86::RAX,
12613 X86::GR64RegisterClass);
12614 case X86::ATOMNAND64:
12615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12616 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012617 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012618 X86::NOT64r, X86::RAX,
12619 X86::GR64RegisterClass, true);
12620 case X86::ATOMMIN64:
12621 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12622 case X86::ATOMMAX64:
12623 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12624 case X86::ATOMUMIN64:
12625 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12626 case X86::ATOMUMAX64:
12627 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012628
12629 // This group does 64-bit operations on a 32-bit host.
12630 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012631 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012632 X86::AND32rr, X86::AND32rr,
12633 X86::AND32ri, X86::AND32ri,
12634 false);
12635 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012636 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012637 X86::OR32rr, X86::OR32rr,
12638 X86::OR32ri, X86::OR32ri,
12639 false);
12640 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012641 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012642 X86::XOR32rr, X86::XOR32rr,
12643 X86::XOR32ri, X86::XOR32ri,
12644 false);
12645 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012646 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012647 X86::AND32rr, X86::AND32rr,
12648 X86::AND32ri, X86::AND32ri,
12649 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012650 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012651 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012652 X86::ADD32rr, X86::ADC32rr,
12653 X86::ADD32ri, X86::ADC32ri,
12654 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012655 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012656 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012657 X86::SUB32rr, X86::SBB32rr,
12658 X86::SUB32ri, X86::SBB32ri,
12659 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012660 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012661 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012662 X86::MOV32rr, X86::MOV32rr,
12663 X86::MOV32ri, X86::MOV32ri,
12664 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012665 case X86::VASTART_SAVE_XMM_REGS:
12666 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012667
12668 case X86::VAARG_64:
12669 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012670 }
12671}
12672
12673//===----------------------------------------------------------------------===//
12674// X86 Optimization Hooks
12675//===----------------------------------------------------------------------===//
12676
Dan Gohman475871a2008-07-27 21:46:04 +000012677void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012678 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012679 APInt &KnownZero,
12680 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012681 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012682 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012683 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012684 assert((Opc >= ISD::BUILTIN_OP_END ||
12685 Opc == ISD::INTRINSIC_WO_CHAIN ||
12686 Opc == ISD::INTRINSIC_W_CHAIN ||
12687 Opc == ISD::INTRINSIC_VOID) &&
12688 "Should use MaskedValueIsZero if you don't know whether Op"
12689 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012690
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012691 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012692 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012693 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012694 case X86ISD::ADD:
12695 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012696 case X86ISD::ADC:
12697 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012698 case X86ISD::SMUL:
12699 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012700 case X86ISD::INC:
12701 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012702 case X86ISD::OR:
12703 case X86ISD::XOR:
12704 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012705 // These nodes' second result is a boolean.
12706 if (Op.getResNo() == 0)
12707 break;
12708 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012709 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012710 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12711 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012712 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012713 case ISD::INTRINSIC_WO_CHAIN: {
12714 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12715 unsigned NumLoBits = 0;
12716 switch (IntId) {
12717 default: break;
12718 case Intrinsic::x86_sse_movmsk_ps:
12719 case Intrinsic::x86_avx_movmsk_ps_256:
12720 case Intrinsic::x86_sse2_movmsk_pd:
12721 case Intrinsic::x86_avx_movmsk_pd_256:
12722 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012723 case Intrinsic::x86_sse2_pmovmskb_128:
12724 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012725 // High bits of movmskp{s|d}, pmovmskb are known zero.
12726 switch (IntId) {
12727 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12728 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12729 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12730 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12731 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12732 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012733 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012734 }
12735 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12736 Mask.getBitWidth() - NumLoBits);
12737 break;
12738 }
12739 }
12740 break;
12741 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012742 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012743}
Chris Lattner259e97c2006-01-31 19:43:35 +000012744
Owen Andersonbc146b02010-09-21 20:42:50 +000012745unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12746 unsigned Depth) const {
12747 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12748 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12749 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012750
Owen Andersonbc146b02010-09-21 20:42:50 +000012751 // Fallback case.
12752 return 1;
12753}
12754
Evan Cheng206ee9d2006-07-07 08:33:52 +000012755/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012756/// node is a GlobalAddress + offset.
12757bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012758 const GlobalValue* &GA,
12759 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012760 if (N->getOpcode() == X86ISD::Wrapper) {
12761 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012762 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012763 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012764 return true;
12765 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012766 }
Evan Chengad4196b2008-05-12 19:56:52 +000012767 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012768}
12769
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012770/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12771/// same as extracting the high 128-bit part of 256-bit vector and then
12772/// inserting the result into the low part of a new 256-bit vector
12773static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12774 EVT VT = SVOp->getValueType(0);
12775 int NumElems = VT.getVectorNumElements();
12776
12777 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12778 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12779 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12780 SVOp->getMaskElt(j) >= 0)
12781 return false;
12782
12783 return true;
12784}
12785
12786/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12787/// same as extracting the low 128-bit part of 256-bit vector and then
12788/// inserting the result into the high part of a new 256-bit vector
12789static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12790 EVT VT = SVOp->getValueType(0);
12791 int NumElems = VT.getVectorNumElements();
12792
12793 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12794 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12795 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12796 SVOp->getMaskElt(j) >= 0)
12797 return false;
12798
12799 return true;
12800}
12801
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012802/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12803static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012804 TargetLowering::DAGCombinerInfo &DCI,
12805 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012806 DebugLoc dl = N->getDebugLoc();
12807 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12808 SDValue V1 = SVOp->getOperand(0);
12809 SDValue V2 = SVOp->getOperand(1);
12810 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012811 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012812
12813 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12814 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12815 //
12816 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012817 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012818 // V UNDEF BUILD_VECTOR UNDEF
12819 // \ / \ /
12820 // CONCAT_VECTOR CONCAT_VECTOR
12821 // \ /
12822 // \ /
12823 // RESULT: V + zero extended
12824 //
12825 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12826 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12827 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12828 return SDValue();
12829
12830 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12831 return SDValue();
12832
12833 // To match the shuffle mask, the first half of the mask should
12834 // be exactly the first vector, and all the rest a splat with the
12835 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012836 for (int i = 0; i < NumElems/2; ++i)
12837 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12838 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12839 return SDValue();
12840
Chad Rosier3d1161e2012-01-03 21:05:52 +000012841 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12842 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12843 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12844 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12845 SDValue ResNode =
12846 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12847 Ld->getMemoryVT(),
12848 Ld->getPointerInfo(),
12849 Ld->getAlignment(),
12850 false/*isVolatile*/, true/*ReadMem*/,
12851 false/*WriteMem*/);
12852 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12853 }
12854
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012855 // Emit a zeroed vector and insert the desired subvector on its
12856 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012857 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012858 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12859 DAG.getConstant(0, MVT::i32), DAG, dl);
12860 return DCI.CombineTo(N, InsV);
12861 }
12862
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012863 //===--------------------------------------------------------------------===//
12864 // Combine some shuffles into subvector extracts and inserts:
12865 //
12866
12867 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12868 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12869 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12870 DAG, dl);
12871 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12872 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12873 return DCI.CombineTo(N, InsV);
12874 }
12875
12876 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12877 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12878 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12879 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12880 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12881 return DCI.CombineTo(N, InsV);
12882 }
12883
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012884 return SDValue();
12885}
12886
12887/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012888static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012889 TargetLowering::DAGCombinerInfo &DCI,
12890 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012891 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012892 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012893
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012894 // Don't create instructions with illegal types after legalize types has run.
12895 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12896 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12897 return SDValue();
12898
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012899 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12900 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12901 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012902 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012903
12904 // Only handle 128 wide vector from here on.
12905 if (VT.getSizeInBits() != 128)
12906 return SDValue();
12907
12908 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12909 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12910 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012911 SmallVector<SDValue, 16> Elts;
12912 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012913 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012914
Nate Begemanfdea31a2010-03-24 20:49:50 +000012915 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012916}
Evan Chengd880b972008-05-09 21:53:03 +000012917
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012918
12919/// PerformTruncateCombine - Converts truncate operation to
12920/// a sequence of vector shuffle operations.
12921/// It is possible when we truncate 256-bit vector to 128-bit vector
12922
12923SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12924 DAGCombinerInfo &DCI) const {
12925 if (!DCI.isBeforeLegalizeOps())
12926 return SDValue();
12927
12928 if (!Subtarget->hasAVX()) return SDValue();
12929
12930 EVT VT = N->getValueType(0);
12931 SDValue Op = N->getOperand(0);
12932 EVT OpVT = Op.getValueType();
12933 DebugLoc dl = N->getDebugLoc();
12934
12935 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12936
12937 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12938 DAG.getIntPtrConstant(0));
12939
12940 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12941 DAG.getIntPtrConstant(2));
12942
12943 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12944 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12945
12946 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012947 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012948
12949 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012950 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012951 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012952 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012953
12954 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012955 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012956
Elena Demikhovsky73252572012-02-01 10:33:05 +000012957 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012958 }
12959 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12960
12961 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12962 DAG.getIntPtrConstant(0));
12963
12964 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12965 DAG.getIntPtrConstant(4));
12966
12967 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12968 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12969
12970 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012971 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12972 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012973
12974 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12975 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012976 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012977 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12978 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012979 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012980
12981 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12982 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12983
12984 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012985 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012986
Elena Demikhovsky73252572012-02-01 10:33:05 +000012987 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012988 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012989 }
12990
12991 return SDValue();
12992}
12993
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012994/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12995/// generation and convert it from being a bunch of shuffles and extracts
12996/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012997static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12998 const TargetLowering &TLI) {
12999 SDValue InputVector = N->getOperand(0);
13000
13001 // Only operate on vectors of 4 elements, where the alternative shuffling
13002 // gets to be more expensive.
13003 if (InputVector.getValueType() != MVT::v4i32)
13004 return SDValue();
13005
13006 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13007 // single use which is a sign-extend or zero-extend, and all elements are
13008 // used.
13009 SmallVector<SDNode *, 4> Uses;
13010 unsigned ExtractedElements = 0;
13011 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13012 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13013 if (UI.getUse().getResNo() != InputVector.getResNo())
13014 return SDValue();
13015
13016 SDNode *Extract = *UI;
13017 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13018 return SDValue();
13019
13020 if (Extract->getValueType(0) != MVT::i32)
13021 return SDValue();
13022 if (!Extract->hasOneUse())
13023 return SDValue();
13024 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13025 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13026 return SDValue();
13027 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13028 return SDValue();
13029
13030 // Record which element was extracted.
13031 ExtractedElements |=
13032 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13033
13034 Uses.push_back(Extract);
13035 }
13036
13037 // If not all the elements were used, this may not be worthwhile.
13038 if (ExtractedElements != 15)
13039 return SDValue();
13040
13041 // Ok, we've now decided to do the transformation.
13042 DebugLoc dl = InputVector.getDebugLoc();
13043
13044 // Store the value to a temporary stack slot.
13045 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013046 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13047 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013048
13049 // Replace each use (extract) with a load of the appropriate element.
13050 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13051 UE = Uses.end(); UI != UE; ++UI) {
13052 SDNode *Extract = *UI;
13053
Nadav Rotem86694292011-05-17 08:31:57 +000013054 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013055 SDValue Idx = Extract->getOperand(1);
13056 unsigned EltSize =
13057 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13058 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13059 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13060
Nadav Rotem86694292011-05-17 08:31:57 +000013061 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013062 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013063
13064 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013065 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013066 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013067 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013068
13069 // Replace the exact with the load.
13070 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13071 }
13072
13073 // The replacement was made in place; don't return anything.
13074 return SDValue();
13075}
13076
Duncan Sands6bcd2192011-09-17 16:49:39 +000013077/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13078/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013079static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013080 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013081 const X86Subtarget *Subtarget) {
13082 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013083 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013084 // Get the LHS/RHS of the select.
13085 SDValue LHS = N->getOperand(1);
13086 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013087 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013088
Dan Gohman670e5392009-09-21 18:03:22 +000013089 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013090 // instructions match the semantics of the common C idiom x<y?x:y but not
13091 // x<=y?x:y, because of how they handle negative zero (which can be
13092 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013093 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13094 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013095 (Subtarget->hasSSE2() ||
13096 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013097 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013098
Chris Lattner47b4ce82009-03-11 05:48:52 +000013099 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013100 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013101 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13102 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013103 switch (CC) {
13104 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013105 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013106 // Converting this to a min would handle NaNs incorrectly, and swapping
13107 // the operands would cause it to handle comparisons between positive
13108 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013109 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013110 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013111 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13112 break;
13113 std::swap(LHS, RHS);
13114 }
Dan Gohman670e5392009-09-21 18:03:22 +000013115 Opcode = X86ISD::FMIN;
13116 break;
13117 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013118 // Converting this to a min would handle comparisons between positive
13119 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013120 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013121 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13122 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013123 Opcode = X86ISD::FMIN;
13124 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013125 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013126 // Converting this to a min would handle both negative zeros and NaNs
13127 // incorrectly, but we can swap the operands to fix both.
13128 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013129 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013130 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013131 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013132 Opcode = X86ISD::FMIN;
13133 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013134
Dan Gohman670e5392009-09-21 18:03:22 +000013135 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013136 // Converting this to a max would handle comparisons between positive
13137 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013138 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013139 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013140 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013141 Opcode = X86ISD::FMAX;
13142 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013143 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013144 // Converting this to a max would handle NaNs incorrectly, and swapping
13145 // the operands would cause it to handle comparisons between positive
13146 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013147 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013148 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013149 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13150 break;
13151 std::swap(LHS, RHS);
13152 }
Dan Gohman670e5392009-09-21 18:03:22 +000013153 Opcode = X86ISD::FMAX;
13154 break;
13155 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013156 // Converting this to a max would handle both negative zeros and NaNs
13157 // incorrectly, but we can swap the operands to fix both.
13158 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013159 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013160 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013161 case ISD::SETGE:
13162 Opcode = X86ISD::FMAX;
13163 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013164 }
Dan Gohman670e5392009-09-21 18:03:22 +000013165 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013166 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13167 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013168 switch (CC) {
13169 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013170 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013171 // Converting this to a min would handle comparisons between positive
13172 // and negative zero incorrectly, and swapping the operands would
13173 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013174 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013175 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013176 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013177 break;
13178 std::swap(LHS, RHS);
13179 }
Dan Gohman670e5392009-09-21 18:03:22 +000013180 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013181 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013182 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013183 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013184 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013185 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13186 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013187 Opcode = X86ISD::FMIN;
13188 break;
13189 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013190 // Converting this to a min would handle both negative zeros and NaNs
13191 // incorrectly, but we can swap the operands to fix both.
13192 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013193 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013194 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013195 case ISD::SETGE:
13196 Opcode = X86ISD::FMIN;
13197 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013198
Dan Gohman670e5392009-09-21 18:03:22 +000013199 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013200 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013201 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013202 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013203 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013204 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013205 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013206 // Converting this to a max would handle comparisons between positive
13207 // and negative zero incorrectly, and swapping the operands would
13208 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013209 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013210 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013211 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013212 break;
13213 std::swap(LHS, RHS);
13214 }
Dan Gohman670e5392009-09-21 18:03:22 +000013215 Opcode = X86ISD::FMAX;
13216 break;
13217 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013218 // Converting this to a max would handle both negative zeros and NaNs
13219 // incorrectly, but we can swap the operands to fix both.
13220 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013221 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013222 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013223 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013224 Opcode = X86ISD::FMAX;
13225 break;
13226 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013227 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013228
Chris Lattner47b4ce82009-03-11 05:48:52 +000013229 if (Opcode)
13230 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013231 }
Eric Christopherfd179292009-08-27 18:07:15 +000013232
Chris Lattnerd1980a52009-03-12 06:52:53 +000013233 // If this is a select between two integer constants, try to do some
13234 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013235 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13236 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013237 // Don't do this for crazy integer types.
13238 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13239 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013240 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013241 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013242
Chris Lattnercee56e72009-03-13 05:53:31 +000013243 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013244 // Efficiently invertible.
13245 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13246 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13247 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13248 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013249 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013250 }
Eric Christopherfd179292009-08-27 18:07:15 +000013251
Chris Lattnerd1980a52009-03-12 06:52:53 +000013252 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013253 if (FalseC->getAPIntValue() == 0 &&
13254 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013255 if (NeedsCondInvert) // Invert the condition if needed.
13256 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13257 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013258
Chris Lattnerd1980a52009-03-12 06:52:53 +000013259 // Zero extend the condition if needed.
13260 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013261
Chris Lattnercee56e72009-03-13 05:53:31 +000013262 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013263 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013264 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013265 }
Eric Christopherfd179292009-08-27 18:07:15 +000013266
Chris Lattner97a29a52009-03-13 05:22:11 +000013267 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013268 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013269 if (NeedsCondInvert) // Invert the condition if needed.
13270 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13271 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013272
Chris Lattner97a29a52009-03-13 05:22:11 +000013273 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013274 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13275 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013276 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013277 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013278 }
Eric Christopherfd179292009-08-27 18:07:15 +000013279
Chris Lattnercee56e72009-03-13 05:53:31 +000013280 // Optimize cases that will turn into an LEA instruction. This requires
13281 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013282 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013283 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013284 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013285
Chris Lattnercee56e72009-03-13 05:53:31 +000013286 bool isFastMultiplier = false;
13287 if (Diff < 10) {
13288 switch ((unsigned char)Diff) {
13289 default: break;
13290 case 1: // result = add base, cond
13291 case 2: // result = lea base( , cond*2)
13292 case 3: // result = lea base(cond, cond*2)
13293 case 4: // result = lea base( , cond*4)
13294 case 5: // result = lea base(cond, cond*4)
13295 case 8: // result = lea base( , cond*8)
13296 case 9: // result = lea base(cond, cond*8)
13297 isFastMultiplier = true;
13298 break;
13299 }
13300 }
Eric Christopherfd179292009-08-27 18:07:15 +000013301
Chris Lattnercee56e72009-03-13 05:53:31 +000013302 if (isFastMultiplier) {
13303 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13304 if (NeedsCondInvert) // Invert the condition if needed.
13305 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13306 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013307
Chris Lattnercee56e72009-03-13 05:53:31 +000013308 // Zero extend the condition if needed.
13309 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13310 Cond);
13311 // Scale the condition by the difference.
13312 if (Diff != 1)
13313 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13314 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013315
Chris Lattnercee56e72009-03-13 05:53:31 +000013316 // Add the base if non-zero.
13317 if (FalseC->getAPIntValue() != 0)
13318 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13319 SDValue(FalseC, 0));
13320 return Cond;
13321 }
Eric Christopherfd179292009-08-27 18:07:15 +000013322 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013323 }
13324 }
Eric Christopherfd179292009-08-27 18:07:15 +000013325
Evan Cheng56f582d2012-01-04 01:41:39 +000013326 // Canonicalize max and min:
13327 // (x > y) ? x : y -> (x >= y) ? x : y
13328 // (x < y) ? x : y -> (x <= y) ? x : y
13329 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13330 // the need for an extra compare
13331 // against zero. e.g.
13332 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13333 // subl %esi, %edi
13334 // testl %edi, %edi
13335 // movl $0, %eax
13336 // cmovgl %edi, %eax
13337 // =>
13338 // xorl %eax, %eax
13339 // subl %esi, $edi
13340 // cmovsl %eax, %edi
13341 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13342 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13343 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13344 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13345 switch (CC) {
13346 default: break;
13347 case ISD::SETLT:
13348 case ISD::SETGT: {
13349 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13350 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13351 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13352 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13353 }
13354 }
13355 }
13356
Nadav Rotemcc616562012-01-15 19:27:55 +000013357 // If we know that this node is legal then we know that it is going to be
13358 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13359 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13360 // to simplify previous instructions.
13361 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13362 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13363 !DCI.isBeforeLegalize() &&
13364 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13365 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13366 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13367 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13368
13369 APInt KnownZero, KnownOne;
13370 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13371 DCI.isBeforeLegalizeOps());
13372 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13373 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13374 DCI.CommitTargetLoweringOpt(TLO);
13375 }
13376
Dan Gohman475871a2008-07-27 21:46:04 +000013377 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013378}
13379
Chris Lattnerd1980a52009-03-12 06:52:53 +000013380/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13381static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13382 TargetLowering::DAGCombinerInfo &DCI) {
13383 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013384
Chris Lattnerd1980a52009-03-12 06:52:53 +000013385 // If the flag operand isn't dead, don't touch this CMOV.
13386 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13387 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013388
Evan Chengb5a55d92011-05-24 01:48:22 +000013389 SDValue FalseOp = N->getOperand(0);
13390 SDValue TrueOp = N->getOperand(1);
13391 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13392 SDValue Cond = N->getOperand(3);
13393 if (CC == X86::COND_E || CC == X86::COND_NE) {
13394 switch (Cond.getOpcode()) {
13395 default: break;
13396 case X86ISD::BSR:
13397 case X86ISD::BSF:
13398 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13399 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13400 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13401 }
13402 }
13403
Chris Lattnerd1980a52009-03-12 06:52:53 +000013404 // If this is a select between two integer constants, try to do some
13405 // optimizations. Note that the operands are ordered the opposite of SELECT
13406 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013407 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13408 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013409 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13410 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013411 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13412 CC = X86::GetOppositeBranchCondition(CC);
13413 std::swap(TrueC, FalseC);
13414 }
Eric Christopherfd179292009-08-27 18:07:15 +000013415
Chris Lattnerd1980a52009-03-12 06:52:53 +000013416 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013417 // This is efficient for any integer data type (including i8/i16) and
13418 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013419 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013420 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13421 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013422
Chris Lattnerd1980a52009-03-12 06:52:53 +000013423 // Zero extend the condition if needed.
13424 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013425
Chris Lattnerd1980a52009-03-12 06:52:53 +000013426 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13427 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013428 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013429 if (N->getNumValues() == 2) // Dead flag value?
13430 return DCI.CombineTo(N, Cond, SDValue());
13431 return Cond;
13432 }
Eric Christopherfd179292009-08-27 18:07:15 +000013433
Chris Lattnercee56e72009-03-13 05:53:31 +000013434 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13435 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013436 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013437 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13438 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013439
Chris Lattner97a29a52009-03-13 05:22:11 +000013440 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013441 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13442 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013443 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13444 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013445
Chris Lattner97a29a52009-03-13 05:22:11 +000013446 if (N->getNumValues() == 2) // Dead flag value?
13447 return DCI.CombineTo(N, Cond, SDValue());
13448 return Cond;
13449 }
Eric Christopherfd179292009-08-27 18:07:15 +000013450
Chris Lattnercee56e72009-03-13 05:53:31 +000013451 // Optimize cases that will turn into an LEA instruction. This requires
13452 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013453 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013454 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013455 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013456
Chris Lattnercee56e72009-03-13 05:53:31 +000013457 bool isFastMultiplier = false;
13458 if (Diff < 10) {
13459 switch ((unsigned char)Diff) {
13460 default: break;
13461 case 1: // result = add base, cond
13462 case 2: // result = lea base( , cond*2)
13463 case 3: // result = lea base(cond, cond*2)
13464 case 4: // result = lea base( , cond*4)
13465 case 5: // result = lea base(cond, cond*4)
13466 case 8: // result = lea base( , cond*8)
13467 case 9: // result = lea base(cond, cond*8)
13468 isFastMultiplier = true;
13469 break;
13470 }
13471 }
Eric Christopherfd179292009-08-27 18:07:15 +000013472
Chris Lattnercee56e72009-03-13 05:53:31 +000013473 if (isFastMultiplier) {
13474 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013475 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13476 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013477 // Zero extend the condition if needed.
13478 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13479 Cond);
13480 // Scale the condition by the difference.
13481 if (Diff != 1)
13482 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13483 DAG.getConstant(Diff, Cond.getValueType()));
13484
13485 // Add the base if non-zero.
13486 if (FalseC->getAPIntValue() != 0)
13487 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13488 SDValue(FalseC, 0));
13489 if (N->getNumValues() == 2) // Dead flag value?
13490 return DCI.CombineTo(N, Cond, SDValue());
13491 return Cond;
13492 }
Eric Christopherfd179292009-08-27 18:07:15 +000013493 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013494 }
13495 }
13496 return SDValue();
13497}
13498
13499
Evan Cheng0b0cd912009-03-28 05:57:29 +000013500/// PerformMulCombine - Optimize a single multiply with constant into two
13501/// in order to implement it with two cheaper instructions, e.g.
13502/// LEA + SHL, LEA + LEA.
13503static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13504 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013505 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13506 return SDValue();
13507
Owen Andersone50ed302009-08-10 22:56:29 +000013508 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013509 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013510 return SDValue();
13511
13512 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13513 if (!C)
13514 return SDValue();
13515 uint64_t MulAmt = C->getZExtValue();
13516 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13517 return SDValue();
13518
13519 uint64_t MulAmt1 = 0;
13520 uint64_t MulAmt2 = 0;
13521 if ((MulAmt % 9) == 0) {
13522 MulAmt1 = 9;
13523 MulAmt2 = MulAmt / 9;
13524 } else if ((MulAmt % 5) == 0) {
13525 MulAmt1 = 5;
13526 MulAmt2 = MulAmt / 5;
13527 } else if ((MulAmt % 3) == 0) {
13528 MulAmt1 = 3;
13529 MulAmt2 = MulAmt / 3;
13530 }
13531 if (MulAmt2 &&
13532 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13533 DebugLoc DL = N->getDebugLoc();
13534
13535 if (isPowerOf2_64(MulAmt2) &&
13536 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13537 // If second multiplifer is pow2, issue it first. We want the multiply by
13538 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13539 // is an add.
13540 std::swap(MulAmt1, MulAmt2);
13541
13542 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013543 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013544 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013545 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013546 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013547 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013548 DAG.getConstant(MulAmt1, VT));
13549
Eric Christopherfd179292009-08-27 18:07:15 +000013550 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013551 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013552 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013553 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013554 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013555 DAG.getConstant(MulAmt2, VT));
13556
13557 // Do not add new nodes to DAG combiner worklist.
13558 DCI.CombineTo(N, NewMul, false);
13559 }
13560 return SDValue();
13561}
13562
Evan Chengad9c0a32009-12-15 00:53:42 +000013563static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13564 SDValue N0 = N->getOperand(0);
13565 SDValue N1 = N->getOperand(1);
13566 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13567 EVT VT = N0.getValueType();
13568
13569 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13570 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013571 if (VT.isInteger() && !VT.isVector() &&
13572 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013573 N0.getOperand(1).getOpcode() == ISD::Constant) {
13574 SDValue N00 = N0.getOperand(0);
13575 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13576 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13577 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13578 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13579 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13580 APInt ShAmt = N1C->getAPIntValue();
13581 Mask = Mask.shl(ShAmt);
13582 if (Mask != 0)
13583 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13584 N00, DAG.getConstant(Mask, VT));
13585 }
13586 }
13587
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013588
13589 // Hardware support for vector shifts is sparse which makes us scalarize the
13590 // vector operations in many cases. Also, on sandybridge ADD is faster than
13591 // shl.
13592 // (shl V, 1) -> add V,V
13593 if (isSplatVector(N1.getNode())) {
13594 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13595 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13596 // We shift all of the values by one. In many cases we do not have
13597 // hardware support for this operation. This is better expressed as an ADD
13598 // of two values.
13599 if (N1C && (1 == N1C->getZExtValue())) {
13600 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13601 }
13602 }
13603
Evan Chengad9c0a32009-12-15 00:53:42 +000013604 return SDValue();
13605}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013606
Nate Begeman740ab032009-01-26 00:52:55 +000013607/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13608/// when possible.
13609static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013610 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013611 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013612 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013613 if (N->getOpcode() == ISD::SHL) {
13614 SDValue V = PerformSHLCombine(N, DAG);
13615 if (V.getNode()) return V;
13616 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013617
Nate Begeman740ab032009-01-26 00:52:55 +000013618 // On X86 with SSE2 support, we can transform this to a vector shift if
13619 // all elements are shifted by the same amount. We can't do this in legalize
13620 // because the a constant vector is typically transformed to a constant pool
13621 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013622 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013623 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013624
Craig Topper7be5dfd2011-11-12 09:58:49 +000013625 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13626 (!Subtarget->hasAVX2() ||
13627 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013628 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013629
Mon P Wang3becd092009-01-28 08:12:05 +000013630 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013631 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013632 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013633 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013634 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13635 unsigned NumElts = VT.getVectorNumElements();
13636 unsigned i = 0;
13637 for (; i != NumElts; ++i) {
13638 SDValue Arg = ShAmtOp.getOperand(i);
13639 if (Arg.getOpcode() == ISD::UNDEF) continue;
13640 BaseShAmt = Arg;
13641 break;
13642 }
Craig Topper37c26772012-01-17 04:44:50 +000013643 // Handle the case where the build_vector is all undef
13644 // FIXME: Should DAG allow this?
13645 if (i == NumElts)
13646 return SDValue();
13647
Mon P Wang3becd092009-01-28 08:12:05 +000013648 for (; i != NumElts; ++i) {
13649 SDValue Arg = ShAmtOp.getOperand(i);
13650 if (Arg.getOpcode() == ISD::UNDEF) continue;
13651 if (Arg != BaseShAmt) {
13652 return SDValue();
13653 }
13654 }
13655 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013656 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013657 SDValue InVec = ShAmtOp.getOperand(0);
13658 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13659 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13660 unsigned i = 0;
13661 for (; i != NumElts; ++i) {
13662 SDValue Arg = InVec.getOperand(i);
13663 if (Arg.getOpcode() == ISD::UNDEF) continue;
13664 BaseShAmt = Arg;
13665 break;
13666 }
13667 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13668 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013669 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013670 if (C->getZExtValue() == SplatIdx)
13671 BaseShAmt = InVec.getOperand(1);
13672 }
13673 }
Mon P Wang845b1892012-02-01 22:15:20 +000013674 if (BaseShAmt.getNode() == 0) {
13675 // Don't create instructions with illegal types after legalize
13676 // types has run.
13677 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13678 !DCI.isBeforeLegalize())
13679 return SDValue();
13680
Mon P Wangefa42202009-09-03 19:56:25 +000013681 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13682 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013683 }
Mon P Wang3becd092009-01-28 08:12:05 +000013684 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013685 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013686
Mon P Wangefa42202009-09-03 19:56:25 +000013687 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013688 if (EltVT.bitsGT(MVT::i32))
13689 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13690 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013691 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013692
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013693 // The shift amount is identical so we can do a vector shift.
13694 SDValue ValOp = N->getOperand(0);
13695 switch (N->getOpcode()) {
13696 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013697 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013698 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013699 switch (VT.getSimpleVT().SimpleTy) {
13700 default: return SDValue();
13701 case MVT::v2i64:
13702 case MVT::v4i32:
13703 case MVT::v8i16:
13704 case MVT::v4i64:
13705 case MVT::v8i32:
13706 case MVT::v16i16:
13707 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13708 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013709 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013710 switch (VT.getSimpleVT().SimpleTy) {
13711 default: return SDValue();
13712 case MVT::v4i32:
13713 case MVT::v8i16:
13714 case MVT::v8i32:
13715 case MVT::v16i16:
13716 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13717 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013718 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013719 switch (VT.getSimpleVT().SimpleTy) {
13720 default: return SDValue();
13721 case MVT::v2i64:
13722 case MVT::v4i32:
13723 case MVT::v8i16:
13724 case MVT::v4i64:
13725 case MVT::v8i32:
13726 case MVT::v16i16:
13727 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13728 }
Nate Begeman740ab032009-01-26 00:52:55 +000013729 }
Nate Begeman740ab032009-01-26 00:52:55 +000013730}
13731
Nate Begemanb65c1752010-12-17 22:55:37 +000013732
Stuart Hastings865f0932011-06-03 23:53:54 +000013733// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13734// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13735// and friends. Likewise for OR -> CMPNEQSS.
13736static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13737 TargetLowering::DAGCombinerInfo &DCI,
13738 const X86Subtarget *Subtarget) {
13739 unsigned opcode;
13740
13741 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13742 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013743 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013744 SDValue N0 = N->getOperand(0);
13745 SDValue N1 = N->getOperand(1);
13746 SDValue CMP0 = N0->getOperand(1);
13747 SDValue CMP1 = N1->getOperand(1);
13748 DebugLoc DL = N->getDebugLoc();
13749
13750 // The SETCCs should both refer to the same CMP.
13751 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13752 return SDValue();
13753
13754 SDValue CMP00 = CMP0->getOperand(0);
13755 SDValue CMP01 = CMP0->getOperand(1);
13756 EVT VT = CMP00.getValueType();
13757
13758 if (VT == MVT::f32 || VT == MVT::f64) {
13759 bool ExpectingFlags = false;
13760 // Check for any users that want flags:
13761 for (SDNode::use_iterator UI = N->use_begin(),
13762 UE = N->use_end();
13763 !ExpectingFlags && UI != UE; ++UI)
13764 switch (UI->getOpcode()) {
13765 default:
13766 case ISD::BR_CC:
13767 case ISD::BRCOND:
13768 case ISD::SELECT:
13769 ExpectingFlags = true;
13770 break;
13771 case ISD::CopyToReg:
13772 case ISD::SIGN_EXTEND:
13773 case ISD::ZERO_EXTEND:
13774 case ISD::ANY_EXTEND:
13775 break;
13776 }
13777
13778 if (!ExpectingFlags) {
13779 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13780 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13781
13782 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13783 X86::CondCode tmp = cc0;
13784 cc0 = cc1;
13785 cc1 = tmp;
13786 }
13787
13788 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13789 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13790 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13791 X86ISD::NodeType NTOperator = is64BitFP ?
13792 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13793 // FIXME: need symbolic constants for these magic numbers.
13794 // See X86ATTInstPrinter.cpp:printSSECC().
13795 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13796 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13797 DAG.getConstant(x86cc, MVT::i8));
13798 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13799 OnesOrZeroesF);
13800 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13801 DAG.getConstant(1, MVT::i32));
13802 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13803 return OneBitOfTruth;
13804 }
13805 }
13806 }
13807 }
13808 return SDValue();
13809}
13810
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013811/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13812/// so it can be folded inside ANDNP.
13813static bool CanFoldXORWithAllOnes(const SDNode *N) {
13814 EVT VT = N->getValueType(0);
13815
13816 // Match direct AllOnes for 128 and 256-bit vectors
13817 if (ISD::isBuildVectorAllOnes(N))
13818 return true;
13819
13820 // Look through a bit convert.
13821 if (N->getOpcode() == ISD::BITCAST)
13822 N = N->getOperand(0).getNode();
13823
13824 // Sometimes the operand may come from a insert_subvector building a 256-bit
13825 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013826 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013827 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13828 SDValue V1 = N->getOperand(0);
13829 SDValue V2 = N->getOperand(1);
13830
13831 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13832 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13833 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13834 ISD::isBuildVectorAllOnes(V2.getNode()))
13835 return true;
13836 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013837
13838 return false;
13839}
13840
Nate Begemanb65c1752010-12-17 22:55:37 +000013841static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13842 TargetLowering::DAGCombinerInfo &DCI,
13843 const X86Subtarget *Subtarget) {
13844 if (DCI.isBeforeLegalizeOps())
13845 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013846
Stuart Hastings865f0932011-06-03 23:53:54 +000013847 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13848 if (R.getNode())
13849 return R;
13850
Craig Topper54a11172011-10-14 07:06:56 +000013851 EVT VT = N->getValueType(0);
13852
Craig Topperb4c94572011-10-21 06:55:01 +000013853 // Create ANDN, BLSI, and BLSR instructions
13854 // BLSI is X & (-X)
13855 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013856 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13857 SDValue N0 = N->getOperand(0);
13858 SDValue N1 = N->getOperand(1);
13859 DebugLoc DL = N->getDebugLoc();
13860
13861 // Check LHS for not
13862 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13863 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13864 // Check RHS for not
13865 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13866 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13867
Craig Topperb4c94572011-10-21 06:55:01 +000013868 // Check LHS for neg
13869 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13870 isZero(N0.getOperand(0)))
13871 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13872
13873 // Check RHS for neg
13874 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13875 isZero(N1.getOperand(0)))
13876 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13877
13878 // Check LHS for X-1
13879 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13880 isAllOnes(N0.getOperand(1)))
13881 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13882
13883 // Check RHS for X-1
13884 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13885 isAllOnes(N1.getOperand(1)))
13886 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13887
Craig Topper54a11172011-10-14 07:06:56 +000013888 return SDValue();
13889 }
13890
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013891 // Want to form ANDNP nodes:
13892 // 1) In the hopes of then easily combining them with OR and AND nodes
13893 // to form PBLEND/PSIGN.
13894 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013895 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013896 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013897
Nate Begemanb65c1752010-12-17 22:55:37 +000013898 SDValue N0 = N->getOperand(0);
13899 SDValue N1 = N->getOperand(1);
13900 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013901
Nate Begemanb65c1752010-12-17 22:55:37 +000013902 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013903 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013904 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13905 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013906 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013907
13908 // Check RHS for vnot
13909 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013910 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13911 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013912 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013913
Nate Begemanb65c1752010-12-17 22:55:37 +000013914 return SDValue();
13915}
13916
Evan Cheng760d1942010-01-04 21:22:48 +000013917static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013918 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013919 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013920 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013921 return SDValue();
13922
Stuart Hastings865f0932011-06-03 23:53:54 +000013923 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13924 if (R.getNode())
13925 return R;
13926
Evan Cheng760d1942010-01-04 21:22:48 +000013927 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013928
Evan Cheng760d1942010-01-04 21:22:48 +000013929 SDValue N0 = N->getOperand(0);
13930 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013931
Nate Begemanb65c1752010-12-17 22:55:37 +000013932 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013933 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013934 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013935 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13936 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013937
Craig Topper1666cb62011-11-19 07:07:26 +000013938 // Canonicalize pandn to RHS
13939 if (N0.getOpcode() == X86ISD::ANDNP)
13940 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013941 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013942 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13943 SDValue Mask = N1.getOperand(0);
13944 SDValue X = N1.getOperand(1);
13945 SDValue Y;
13946 if (N0.getOperand(0) == Mask)
13947 Y = N0.getOperand(1);
13948 if (N0.getOperand(1) == Mask)
13949 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013950
Craig Topper1666cb62011-11-19 07:07:26 +000013951 // Check to see if the mask appeared in both the AND and ANDNP and
13952 if (!Y.getNode())
13953 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013954
Craig Topper1666cb62011-11-19 07:07:26 +000013955 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13956 if (Mask.getOpcode() != ISD::BITCAST ||
13957 X.getOpcode() != ISD::BITCAST ||
13958 Y.getOpcode() != ISD::BITCAST)
13959 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013960
Craig Topper1666cb62011-11-19 07:07:26 +000013961 // Look through mask bitcast.
13962 Mask = Mask.getOperand(0);
13963 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013964
Craig Toppered2e13d2012-01-22 19:15:14 +000013965 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013966 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13967 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013968 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013969 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013970
13971 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013972 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013973 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13974 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13975 if ((SraAmt + 1) != EltBits)
13976 return SDValue();
13977
13978 DebugLoc DL = N->getDebugLoc();
13979
13980 // Now we know we at least have a plendvb with the mask val. See if
13981 // we can form a psignb/w/d.
13982 // psign = x.type == y.type == mask.type && y = sub(0, x);
13983 X = X.getOperand(0);
13984 Y = Y.getOperand(0);
13985 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13986 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013987 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13988 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13989 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013990 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000013991 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000013992 }
13993 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013994 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013995 return SDValue();
13996
13997 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13998
13999 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14000 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14001 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014002 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014003 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014004 }
14005 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014006
Craig Topper1666cb62011-11-19 07:07:26 +000014007 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14008 return SDValue();
14009
Nate Begemanb65c1752010-12-17 22:55:37 +000014010 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014011 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14012 std::swap(N0, N1);
14013 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14014 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014015 if (!N0.hasOneUse() || !N1.hasOneUse())
14016 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014017
14018 SDValue ShAmt0 = N0.getOperand(1);
14019 if (ShAmt0.getValueType() != MVT::i8)
14020 return SDValue();
14021 SDValue ShAmt1 = N1.getOperand(1);
14022 if (ShAmt1.getValueType() != MVT::i8)
14023 return SDValue();
14024 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14025 ShAmt0 = ShAmt0.getOperand(0);
14026 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14027 ShAmt1 = ShAmt1.getOperand(0);
14028
14029 DebugLoc DL = N->getDebugLoc();
14030 unsigned Opc = X86ISD::SHLD;
14031 SDValue Op0 = N0.getOperand(0);
14032 SDValue Op1 = N1.getOperand(0);
14033 if (ShAmt0.getOpcode() == ISD::SUB) {
14034 Opc = X86ISD::SHRD;
14035 std::swap(Op0, Op1);
14036 std::swap(ShAmt0, ShAmt1);
14037 }
14038
Evan Cheng8b1190a2010-04-28 01:18:01 +000014039 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014040 if (ShAmt1.getOpcode() == ISD::SUB) {
14041 SDValue Sum = ShAmt1.getOperand(0);
14042 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014043 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14044 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14045 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14046 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014047 return DAG.getNode(Opc, DL, VT,
14048 Op0, Op1,
14049 DAG.getNode(ISD::TRUNCATE, DL,
14050 MVT::i8, ShAmt0));
14051 }
14052 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14053 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14054 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014055 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014056 return DAG.getNode(Opc, DL, VT,
14057 N0.getOperand(0), N1.getOperand(0),
14058 DAG.getNode(ISD::TRUNCATE, DL,
14059 MVT::i8, ShAmt0));
14060 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014061
Evan Cheng760d1942010-01-04 21:22:48 +000014062 return SDValue();
14063}
14064
Craig Topper3738ccd2011-12-27 06:27:23 +000014065// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014066static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14067 TargetLowering::DAGCombinerInfo &DCI,
14068 const X86Subtarget *Subtarget) {
14069 if (DCI.isBeforeLegalizeOps())
14070 return SDValue();
14071
14072 EVT VT = N->getValueType(0);
14073
14074 if (VT != MVT::i32 && VT != MVT::i64)
14075 return SDValue();
14076
Craig Topper3738ccd2011-12-27 06:27:23 +000014077 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14078
Craig Topperb4c94572011-10-21 06:55:01 +000014079 // Create BLSMSK instructions by finding X ^ (X-1)
14080 SDValue N0 = N->getOperand(0);
14081 SDValue N1 = N->getOperand(1);
14082 DebugLoc DL = N->getDebugLoc();
14083
14084 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14085 isAllOnes(N0.getOperand(1)))
14086 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14087
14088 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14089 isAllOnes(N1.getOperand(1)))
14090 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14091
14092 return SDValue();
14093}
14094
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014095/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14096static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14097 const X86Subtarget *Subtarget) {
14098 LoadSDNode *Ld = cast<LoadSDNode>(N);
14099 EVT RegVT = Ld->getValueType(0);
14100 EVT MemVT = Ld->getMemoryVT();
14101 DebugLoc dl = Ld->getDebugLoc();
14102 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14103
14104 ISD::LoadExtType Ext = Ld->getExtensionType();
14105
Nadav Rotemca6f2962011-09-18 19:00:23 +000014106 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014107 // shuffle. We need SSE4 for the shuffles.
14108 // TODO: It is possible to support ZExt by zeroing the undef values
14109 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014110 if (RegVT.isVector() && RegVT.isInteger() &&
14111 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014112 assert(MemVT != RegVT && "Cannot extend to the same type");
14113 assert(MemVT.isVector() && "Must load a vector from memory");
14114
14115 unsigned NumElems = RegVT.getVectorNumElements();
14116 unsigned RegSz = RegVT.getSizeInBits();
14117 unsigned MemSz = MemVT.getSizeInBits();
14118 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014119 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014120 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14121
14122 // Attempt to load the original value using a single load op.
14123 // Find a scalar type which is equal to the loaded word size.
14124 MVT SclrLoadTy = MVT::i8;
14125 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14126 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14127 MVT Tp = (MVT::SimpleValueType)tp;
14128 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14129 SclrLoadTy = Tp;
14130 break;
14131 }
14132 }
14133
14134 // Proceed if a load word is found.
14135 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14136
14137 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14138 RegSz/SclrLoadTy.getSizeInBits());
14139
14140 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14141 RegSz/MemVT.getScalarType().getSizeInBits());
14142 // Can't shuffle using an illegal type.
14143 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14144
14145 // Perform a single load.
14146 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14147 Ld->getBasePtr(),
14148 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014149 Ld->isNonTemporal(), Ld->isInvariant(),
14150 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014151
14152 // Insert the word loaded into a vector.
14153 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14154 LoadUnitVecVT, ScalarLoad);
14155
14156 // Bitcast the loaded value to a vector of the original element type, in
14157 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014158 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14159 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014160 unsigned SizeRatio = RegSz/MemSz;
14161
14162 // Redistribute the loaded elements into the different locations.
14163 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14164 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14165
14166 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14167 DAG.getUNDEF(SlicedVec.getValueType()),
14168 ShuffleVec.data());
14169
14170 // Bitcast to the requested type.
14171 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14172 // Replace the original load with the new sequence
14173 // and return the new chain.
14174 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14175 return SDValue(ScalarLoad.getNode(), 1);
14176 }
14177
14178 return SDValue();
14179}
14180
Chris Lattner149a4e52008-02-22 02:09:43 +000014181/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014182static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014183 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014184 StoreSDNode *St = cast<StoreSDNode>(N);
14185 EVT VT = St->getValue().getValueType();
14186 EVT StVT = St->getMemoryVT();
14187 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014188 SDValue StoredVal = St->getOperand(1);
14189 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14190
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014191 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014192 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14193 // 128-bit ones. If in the future the cost becomes only one memory access the
14194 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014195 if (VT.getSizeInBits() == 256 &&
14196 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14197 StoredVal.getNumOperands() == 2) {
14198
14199 SDValue Value0 = StoredVal.getOperand(0);
14200 SDValue Value1 = StoredVal.getOperand(1);
14201
14202 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14203 SDValue Ptr0 = St->getBasePtr();
14204 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14205
14206 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14207 St->getPointerInfo(), St->isVolatile(),
14208 St->isNonTemporal(), St->getAlignment());
14209 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14210 St->getPointerInfo(), St->isVolatile(),
14211 St->isNonTemporal(), St->getAlignment());
14212 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14213 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014214
14215 // Optimize trunc store (of multiple scalars) to shuffle and store.
14216 // First, pack all of the elements in one place. Next, store to memory
14217 // in fewer chunks.
14218 if (St->isTruncatingStore() && VT.isVector()) {
14219 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14220 unsigned NumElems = VT.getVectorNumElements();
14221 assert(StVT != VT && "Cannot truncate to the same type");
14222 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14223 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14224
14225 // From, To sizes and ElemCount must be pow of two
14226 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014227 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014228 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014229 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014230
Nadav Rotem614061b2011-08-10 19:30:14 +000014231 unsigned SizeRatio = FromSz / ToSz;
14232
14233 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14234
14235 // Create a type on which we perform the shuffle
14236 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14237 StVT.getScalarType(), NumElems*SizeRatio);
14238
14239 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14240
14241 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14242 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14243 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14244
14245 // Can't shuffle using an illegal type
14246 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14247
14248 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14249 DAG.getUNDEF(WideVec.getValueType()),
14250 ShuffleVec.data());
14251 // At this point all of the data is stored at the bottom of the
14252 // register. We now need to save it to mem.
14253
14254 // Find the largest store unit
14255 MVT StoreType = MVT::i8;
14256 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14257 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14258 MVT Tp = (MVT::SimpleValueType)tp;
14259 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14260 StoreType = Tp;
14261 }
14262
14263 // Bitcast the original vector into a vector of store-size units
14264 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14265 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14266 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14267 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14268 SmallVector<SDValue, 8> Chains;
14269 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14270 TLI.getPointerTy());
14271 SDValue Ptr = St->getBasePtr();
14272
14273 // Perform one or more big stores into memory.
14274 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14275 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14276 StoreType, ShuffWide,
14277 DAG.getIntPtrConstant(i));
14278 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14279 St->getPointerInfo(), St->isVolatile(),
14280 St->isNonTemporal(), St->getAlignment());
14281 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14282 Chains.push_back(Ch);
14283 }
14284
14285 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14286 Chains.size());
14287 }
14288
14289
Chris Lattner149a4e52008-02-22 02:09:43 +000014290 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14291 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014292 // A preferable solution to the general problem is to figure out the right
14293 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014294
14295 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014296 if (VT.getSizeInBits() != 64)
14297 return SDValue();
14298
Devang Patel578efa92009-06-05 21:57:13 +000014299 const Function *F = DAG.getMachineFunction().getFunction();
14300 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014301 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014302 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014303 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014304 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014305 isa<LoadSDNode>(St->getValue()) &&
14306 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14307 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014308 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014309 LoadSDNode *Ld = 0;
14310 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014311 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014312 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014313 // Must be a store of a load. We currently handle two cases: the load
14314 // is a direct child, and it's under an intervening TokenFactor. It is
14315 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014316 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014317 Ld = cast<LoadSDNode>(St->getChain());
14318 else if (St->getValue().hasOneUse() &&
14319 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014320 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014321 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014322 TokenFactorIndex = i;
14323 Ld = cast<LoadSDNode>(St->getValue());
14324 } else
14325 Ops.push_back(ChainVal->getOperand(i));
14326 }
14327 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014328
Evan Cheng536e6672009-03-12 05:59:15 +000014329 if (!Ld || !ISD::isNormalLoad(Ld))
14330 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014331
Evan Cheng536e6672009-03-12 05:59:15 +000014332 // If this is not the MMX case, i.e. we are just turning i64 load/store
14333 // into f64 load/store, avoid the transformation if there are multiple
14334 // uses of the loaded value.
14335 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14336 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014337
Evan Cheng536e6672009-03-12 05:59:15 +000014338 DebugLoc LdDL = Ld->getDebugLoc();
14339 DebugLoc StDL = N->getDebugLoc();
14340 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14341 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14342 // pair instead.
14343 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014344 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014345 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14346 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014347 Ld->isNonTemporal(), Ld->isInvariant(),
14348 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014349 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014350 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014351 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014352 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014353 Ops.size());
14354 }
Evan Cheng536e6672009-03-12 05:59:15 +000014355 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014356 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014357 St->isVolatile(), St->isNonTemporal(),
14358 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014359 }
Evan Cheng536e6672009-03-12 05:59:15 +000014360
14361 // Otherwise, lower to two pairs of 32-bit loads / stores.
14362 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014363 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14364 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014365
Owen Anderson825b72b2009-08-11 20:47:22 +000014366 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014367 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014368 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014369 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014370 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014371 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014372 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014373 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014374 MinAlign(Ld->getAlignment(), 4));
14375
14376 SDValue NewChain = LoLd.getValue(1);
14377 if (TokenFactorIndex != -1) {
14378 Ops.push_back(LoLd);
14379 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014380 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014381 Ops.size());
14382 }
14383
14384 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014385 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14386 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014387
14388 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014389 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014390 St->isVolatile(), St->isNonTemporal(),
14391 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014392 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014393 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014394 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014395 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014396 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014397 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014398 }
Dan Gohman475871a2008-07-27 21:46:04 +000014399 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014400}
14401
Duncan Sands17470be2011-09-22 20:15:48 +000014402/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14403/// and return the operands for the horizontal operation in LHS and RHS. A
14404/// horizontal operation performs the binary operation on successive elements
14405/// of its first operand, then on successive elements of its second operand,
14406/// returning the resulting values in a vector. For example, if
14407/// A = < float a0, float a1, float a2, float a3 >
14408/// and
14409/// B = < float b0, float b1, float b2, float b3 >
14410/// then the result of doing a horizontal operation on A and B is
14411/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14412/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14413/// A horizontal-op B, for some already available A and B, and if so then LHS is
14414/// set to A, RHS to B, and the routine returns 'true'.
14415/// Note that the binary operation should have the property that if one of the
14416/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014417static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014418 // Look for the following pattern: if
14419 // A = < float a0, float a1, float a2, float a3 >
14420 // B = < float b0, float b1, float b2, float b3 >
14421 // and
14422 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14423 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14424 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14425 // which is A horizontal-op B.
14426
14427 // At least one of the operands should be a vector shuffle.
14428 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14429 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14430 return false;
14431
14432 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014433
14434 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14435 "Unsupported vector type for horizontal add/sub");
14436
14437 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14438 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014439 unsigned NumElts = VT.getVectorNumElements();
14440 unsigned NumLanes = VT.getSizeInBits()/128;
14441 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014442 assert((NumLaneElts % 2 == 0) &&
14443 "Vector type should have an even number of elements in each lane");
14444 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014445
14446 // View LHS in the form
14447 // LHS = VECTOR_SHUFFLE A, B, LMask
14448 // If LHS is not a shuffle then pretend it is the shuffle
14449 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14450 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14451 // type VT.
14452 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014453 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014454 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14455 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14456 A = LHS.getOperand(0);
14457 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14458 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014459 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14460 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014461 } else {
14462 if (LHS.getOpcode() != ISD::UNDEF)
14463 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014464 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014465 LMask[i] = i;
14466 }
14467
14468 // Likewise, view RHS in the form
14469 // RHS = VECTOR_SHUFFLE C, D, RMask
14470 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014471 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014472 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14473 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14474 C = RHS.getOperand(0);
14475 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14476 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014477 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14478 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014479 } else {
14480 if (RHS.getOpcode() != ISD::UNDEF)
14481 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014482 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014483 RMask[i] = i;
14484 }
14485
14486 // Check that the shuffles are both shuffling the same vectors.
14487 if (!(A == C && B == D) && !(A == D && B == C))
14488 return false;
14489
14490 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14491 if (!A.getNode() && !B.getNode())
14492 return false;
14493
14494 // If A and B occur in reverse order in RHS, then "swap" them (which means
14495 // rewriting the mask).
14496 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014497 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014498
14499 // At this point LHS and RHS are equivalent to
14500 // LHS = VECTOR_SHUFFLE A, B, LMask
14501 // RHS = VECTOR_SHUFFLE A, B, RMask
14502 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014503 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014504 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014505
Craig Topperf8363302011-12-02 08:18:41 +000014506 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014507 if (LIdx < 0 || RIdx < 0 ||
14508 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14509 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014510 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014511
Craig Topperf8363302011-12-02 08:18:41 +000014512 // Check that successive elements are being operated on. If not, this is
14513 // not a horizontal operation.
14514 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14515 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014516 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014517 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014518 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014519 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014520 }
14521
14522 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14523 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14524 return true;
14525}
14526
14527/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14528static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14529 const X86Subtarget *Subtarget) {
14530 EVT VT = N->getValueType(0);
14531 SDValue LHS = N->getOperand(0);
14532 SDValue RHS = N->getOperand(1);
14533
14534 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014535 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014536 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014537 isHorizontalBinOp(LHS, RHS, true))
14538 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14539 return SDValue();
14540}
14541
14542/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14543static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14544 const X86Subtarget *Subtarget) {
14545 EVT VT = N->getValueType(0);
14546 SDValue LHS = N->getOperand(0);
14547 SDValue RHS = N->getOperand(1);
14548
14549 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014550 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014551 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014552 isHorizontalBinOp(LHS, RHS, false))
14553 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14554 return SDValue();
14555}
14556
Chris Lattner6cf73262008-01-25 06:14:17 +000014557/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14558/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014559static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014560 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14561 // F[X]OR(0.0, x) -> x
14562 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014563 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14564 if (C->getValueAPF().isPosZero())
14565 return N->getOperand(1);
14566 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14567 if (C->getValueAPF().isPosZero())
14568 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014569 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014570}
14571
14572/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014573static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014574 // FAND(0.0, x) -> 0.0
14575 // FAND(x, 0.0) -> 0.0
14576 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14577 if (C->getValueAPF().isPosZero())
14578 return N->getOperand(0);
14579 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14580 if (C->getValueAPF().isPosZero())
14581 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014582 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014583}
14584
Dan Gohmane5af2d32009-01-29 01:59:02 +000014585static SDValue PerformBTCombine(SDNode *N,
14586 SelectionDAG &DAG,
14587 TargetLowering::DAGCombinerInfo &DCI) {
14588 // BT ignores high bits in the bit index operand.
14589 SDValue Op1 = N->getOperand(1);
14590 if (Op1.hasOneUse()) {
14591 unsigned BitWidth = Op1.getValueSizeInBits();
14592 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14593 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014594 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14595 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014596 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014597 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14598 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14599 DCI.CommitTargetLoweringOpt(TLO);
14600 }
14601 return SDValue();
14602}
Chris Lattner83e6c992006-10-04 06:57:07 +000014603
Eli Friedman7a5e5552009-06-07 06:52:44 +000014604static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14605 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014606 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014607 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014608 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014609 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014610 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014611 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014612 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014613 }
14614 return SDValue();
14615}
14616
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014617static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14618 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014619 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14620 // (and (i32 x86isd::setcc_carry), 1)
14621 // This eliminates the zext. This transformation is necessary because
14622 // ISD::SETCC is always legalized to i8.
14623 DebugLoc dl = N->getDebugLoc();
14624 SDValue N0 = N->getOperand(0);
14625 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014626 EVT OpVT = N0.getValueType();
14627
Evan Cheng2e489c42009-12-16 00:53:11 +000014628 if (N0.getOpcode() == ISD::AND &&
14629 N0.hasOneUse() &&
14630 N0.getOperand(0).hasOneUse()) {
14631 SDValue N00 = N0.getOperand(0);
14632 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14633 return SDValue();
14634 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14635 if (!C || C->getZExtValue() != 1)
14636 return SDValue();
14637 return DAG.getNode(ISD::AND, dl, VT,
14638 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14639 N00.getOperand(0), N00.getOperand(1)),
14640 DAG.getConstant(1, VT));
14641 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014642 // Optimize vectors in AVX mode:
14643 //
14644 // v8i16 -> v8i32
14645 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14646 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14647 // Concat upper and lower parts.
14648 //
14649 // v4i32 -> v4i64
14650 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14651 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14652 // Concat upper and lower parts.
14653 //
14654 if (Subtarget->hasAVX()) {
14655
14656 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14657 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14658
14659 SDValue ZeroVec = getZeroVector(OpVT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
14660 DAG, dl);
14661 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14662 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14663
14664 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14665 VT.getVectorNumElements()/2);
14666
14667 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14668 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14669
14670 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14671 }
14672 }
14673
Evan Cheng2e489c42009-12-16 00:53:11 +000014674
14675 return SDValue();
14676}
14677
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014678// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14679static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14680 unsigned X86CC = N->getConstantOperandVal(0);
14681 SDValue EFLAG = N->getOperand(1);
14682 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014683
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014684 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14685 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14686 // cases.
14687 if (X86CC == X86::COND_B)
14688 return DAG.getNode(ISD::AND, DL, MVT::i8,
14689 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14690 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14691 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014692
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014693 return SDValue();
14694}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014695
Benjamin Kramer1396c402011-06-18 11:09:41 +000014696static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14697 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014698 SDValue Op0 = N->getOperand(0);
14699 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14700 // a 32-bit target where SSE doesn't support i64->FP operations.
14701 if (Op0.getOpcode() == ISD::LOAD) {
14702 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14703 EVT VT = Ld->getValueType(0);
14704 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14705 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14706 !XTLI->getSubtarget()->is64Bit() &&
14707 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014708 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14709 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014710 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14711 return FILDChain;
14712 }
14713 }
14714 return SDValue();
14715}
14716
Chris Lattner23a01992010-12-20 01:37:09 +000014717// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14718static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14719 X86TargetLowering::DAGCombinerInfo &DCI) {
14720 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14721 // the result is either zero or one (depending on the input carry bit).
14722 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14723 if (X86::isZeroNode(N->getOperand(0)) &&
14724 X86::isZeroNode(N->getOperand(1)) &&
14725 // We don't have a good way to replace an EFLAGS use, so only do this when
14726 // dead right now.
14727 SDValue(N, 1).use_empty()) {
14728 DebugLoc DL = N->getDebugLoc();
14729 EVT VT = N->getValueType(0);
14730 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14731 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14732 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14733 DAG.getConstant(X86::COND_B,MVT::i8),
14734 N->getOperand(2)),
14735 DAG.getConstant(1, VT));
14736 return DCI.CombineTo(N, Res1, CarryOut);
14737 }
14738
14739 return SDValue();
14740}
14741
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014742// fold (add Y, (sete X, 0)) -> adc 0, Y
14743// (add Y, (setne X, 0)) -> sbb -1, Y
14744// (sub (sete X, 0), Y) -> sbb 0, Y
14745// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014746static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014747 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014748
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014749 // Look through ZExts.
14750 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14751 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14752 return SDValue();
14753
14754 SDValue SetCC = Ext.getOperand(0);
14755 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14756 return SDValue();
14757
14758 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14759 if (CC != X86::COND_E && CC != X86::COND_NE)
14760 return SDValue();
14761
14762 SDValue Cmp = SetCC.getOperand(1);
14763 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014764 !X86::isZeroNode(Cmp.getOperand(1)) ||
14765 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014766 return SDValue();
14767
14768 SDValue CmpOp0 = Cmp.getOperand(0);
14769 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14770 DAG.getConstant(1, CmpOp0.getValueType()));
14771
14772 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14773 if (CC == X86::COND_NE)
14774 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14775 DL, OtherVal.getValueType(), OtherVal,
14776 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14777 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14778 DL, OtherVal.getValueType(), OtherVal,
14779 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14780}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014781
Craig Topper54f952a2011-11-19 09:02:40 +000014782/// PerformADDCombine - Do target-specific dag combines on integer adds.
14783static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14784 const X86Subtarget *Subtarget) {
14785 EVT VT = N->getValueType(0);
14786 SDValue Op0 = N->getOperand(0);
14787 SDValue Op1 = N->getOperand(1);
14788
14789 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014790 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014791 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014792 isHorizontalBinOp(Op0, Op1, true))
14793 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14794
14795 return OptimizeConditionalInDecrement(N, DAG);
14796}
14797
14798static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14799 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014800 SDValue Op0 = N->getOperand(0);
14801 SDValue Op1 = N->getOperand(1);
14802
14803 // X86 can't encode an immediate LHS of a sub. See if we can push the
14804 // negation into a preceding instruction.
14805 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014806 // If the RHS of the sub is a XOR with one use and a constant, invert the
14807 // immediate. Then add one to the LHS of the sub so we can turn
14808 // X-Y -> X+~Y+1, saving one register.
14809 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14810 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014811 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014812 EVT VT = Op0.getValueType();
14813 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14814 Op1.getOperand(0),
14815 DAG.getConstant(~XorC, VT));
14816 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014817 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014818 }
14819 }
14820
Craig Topper54f952a2011-11-19 09:02:40 +000014821 // Try to synthesize horizontal adds from adds of shuffles.
14822 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014823 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014824 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14825 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014826 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14827
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014828 return OptimizeConditionalInDecrement(N, DAG);
14829}
14830
Dan Gohman475871a2008-07-27 21:46:04 +000014831SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014832 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014833 SelectionDAG &DAG = DCI.DAG;
14834 switch (N->getOpcode()) {
14835 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014836 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014837 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014838 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014839 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014840 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014841 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14842 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014843 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014844 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014845 case ISD::SHL:
14846 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014847 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014848 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014849 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014850 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014851 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014852 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014853 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014854 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14855 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014856 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014857 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14858 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014859 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014860 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014861 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014862 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014863 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014864 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014865 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014866 case X86ISD::UNPCKH:
14867 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014868 case X86ISD::MOVHLPS:
14869 case X86ISD::MOVLHPS:
14870 case X86ISD::PSHUFD:
14871 case X86ISD::PSHUFHW:
14872 case X86ISD::PSHUFLW:
14873 case X86ISD::MOVSS:
14874 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014875 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014876 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014877 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014878 }
14879
Dan Gohman475871a2008-07-27 21:46:04 +000014880 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014881}
14882
Evan Chenge5b51ac2010-04-17 06:13:15 +000014883/// isTypeDesirableForOp - Return true if the target has native support for
14884/// the specified value type and it is 'desirable' to use the type for the
14885/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14886/// instruction encodings are longer and some i16 instructions are slow.
14887bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14888 if (!isTypeLegal(VT))
14889 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014890 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014891 return true;
14892
14893 switch (Opc) {
14894 default:
14895 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014896 case ISD::LOAD:
14897 case ISD::SIGN_EXTEND:
14898 case ISD::ZERO_EXTEND:
14899 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014900 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014901 case ISD::SRL:
14902 case ISD::SUB:
14903 case ISD::ADD:
14904 case ISD::MUL:
14905 case ISD::AND:
14906 case ISD::OR:
14907 case ISD::XOR:
14908 return false;
14909 }
14910}
14911
14912/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014913/// beneficial for dag combiner to promote the specified node. If true, it
14914/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014915bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014916 EVT VT = Op.getValueType();
14917 if (VT != MVT::i16)
14918 return false;
14919
Evan Cheng4c26e932010-04-19 19:29:22 +000014920 bool Promote = false;
14921 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014922 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014923 default: break;
14924 case ISD::LOAD: {
14925 LoadSDNode *LD = cast<LoadSDNode>(Op);
14926 // If the non-extending load has a single use and it's not live out, then it
14927 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014928 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14929 Op.hasOneUse()*/) {
14930 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14931 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14932 // The only case where we'd want to promote LOAD (rather then it being
14933 // promoted as an operand is when it's only use is liveout.
14934 if (UI->getOpcode() != ISD::CopyToReg)
14935 return false;
14936 }
14937 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014938 Promote = true;
14939 break;
14940 }
14941 case ISD::SIGN_EXTEND:
14942 case ISD::ZERO_EXTEND:
14943 case ISD::ANY_EXTEND:
14944 Promote = true;
14945 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014946 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014947 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014948 SDValue N0 = Op.getOperand(0);
14949 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014950 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014951 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014952 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014953 break;
14954 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014955 case ISD::ADD:
14956 case ISD::MUL:
14957 case ISD::AND:
14958 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014959 case ISD::XOR:
14960 Commute = true;
14961 // fallthrough
14962 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014963 SDValue N0 = Op.getOperand(0);
14964 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014965 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014966 return false;
14967 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014968 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014969 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014970 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014971 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014972 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014973 }
14974 }
14975
14976 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014977 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014978}
14979
Evan Cheng60c07e12006-07-05 22:17:51 +000014980//===----------------------------------------------------------------------===//
14981// X86 Inline Assembly Support
14982//===----------------------------------------------------------------------===//
14983
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014984namespace {
14985 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014986 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014987 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000014988
Benjamin Kramer0581ed72011-12-18 20:51:31 +000014989 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014990 StringRef piece(*args[i]);
14991 if (!s.startswith(piece)) // Check if the piece matches.
14992 return false;
14993
14994 s = s.substr(piece.size());
14995 StringRef::size_type pos = s.find_first_not_of(" \t");
14996 if (pos == 0) // We matched a prefix.
14997 return false;
14998
14999 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015000 }
15001
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015002 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015003 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015004 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015005}
15006
Chris Lattnerb8105652009-07-20 17:51:36 +000015007bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15008 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015009
15010 std::string AsmStr = IA->getAsmString();
15011
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015012 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15013 if (!Ty || Ty->getBitWidth() % 16 != 0)
15014 return false;
15015
Chris Lattnerb8105652009-07-20 17:51:36 +000015016 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015017 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015018 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015019
15020 switch (AsmPieces.size()) {
15021 default: return false;
15022 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015023 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015024 // we will turn this bswap into something that will be lowered to logical
15025 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15026 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015027 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015028 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15029 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15030 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15031 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15032 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15033 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015034 // No need to check constraints, nothing other than the equivalent of
15035 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015036 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015037 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015038
Chris Lattnerb8105652009-07-20 17:51:36 +000015039 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015040 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015041 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015042 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15043 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015044 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015045 const std::string &ConstraintsStr = IA->getConstraintString();
15046 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015047 std::sort(AsmPieces.begin(), AsmPieces.end());
15048 if (AsmPieces.size() == 4 &&
15049 AsmPieces[0] == "~{cc}" &&
15050 AsmPieces[1] == "~{dirflag}" &&
15051 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015052 AsmPieces[3] == "~{fpsr}")
15053 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015054 }
15055 break;
15056 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015057 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015058 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015059 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15060 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15061 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015062 AsmPieces.clear();
15063 const std::string &ConstraintsStr = IA->getConstraintString();
15064 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15065 std::sort(AsmPieces.begin(), AsmPieces.end());
15066 if (AsmPieces.size() == 4 &&
15067 AsmPieces[0] == "~{cc}" &&
15068 AsmPieces[1] == "~{dirflag}" &&
15069 AsmPieces[2] == "~{flags}" &&
15070 AsmPieces[3] == "~{fpsr}")
15071 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015072 }
Evan Cheng55d42002011-01-08 01:24:27 +000015073
15074 if (CI->getType()->isIntegerTy(64)) {
15075 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15076 if (Constraints.size() >= 2 &&
15077 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15078 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15079 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015080 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15081 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15082 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015083 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015084 }
15085 }
15086 break;
15087 }
15088 return false;
15089}
15090
15091
15092
Chris Lattnerf4dff842006-07-11 02:54:03 +000015093/// getConstraintType - Given a constraint letter, return the type of
15094/// constraint it is for this target.
15095X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015096X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15097 if (Constraint.size() == 1) {
15098 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015099 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015100 case 'q':
15101 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015102 case 'f':
15103 case 't':
15104 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015105 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015106 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015107 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015108 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015109 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015110 case 'a':
15111 case 'b':
15112 case 'c':
15113 case 'd':
15114 case 'S':
15115 case 'D':
15116 case 'A':
15117 return C_Register;
15118 case 'I':
15119 case 'J':
15120 case 'K':
15121 case 'L':
15122 case 'M':
15123 case 'N':
15124 case 'G':
15125 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015126 case 'e':
15127 case 'Z':
15128 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015129 default:
15130 break;
15131 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015132 }
Chris Lattner4234f572007-03-25 02:14:49 +000015133 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015134}
15135
John Thompson44ab89e2010-10-29 17:29:13 +000015136/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015137/// This object must already have been set up with the operand type
15138/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015139TargetLowering::ConstraintWeight
15140 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015141 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015142 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015143 Value *CallOperandVal = info.CallOperandVal;
15144 // If we don't have a value, we can't do a match,
15145 // but allow it at the lowest weight.
15146 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015147 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015148 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015149 // Look at the constraint type.
15150 switch (*constraint) {
15151 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015152 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15153 case 'R':
15154 case 'q':
15155 case 'Q':
15156 case 'a':
15157 case 'b':
15158 case 'c':
15159 case 'd':
15160 case 'S':
15161 case 'D':
15162 case 'A':
15163 if (CallOperandVal->getType()->isIntegerTy())
15164 weight = CW_SpecificReg;
15165 break;
15166 case 'f':
15167 case 't':
15168 case 'u':
15169 if (type->isFloatingPointTy())
15170 weight = CW_SpecificReg;
15171 break;
15172 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015173 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015174 weight = CW_SpecificReg;
15175 break;
15176 case 'x':
15177 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015178 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015179 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015180 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015181 break;
15182 case 'I':
15183 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15184 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015185 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015186 }
15187 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015188 case 'J':
15189 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15190 if (C->getZExtValue() <= 63)
15191 weight = CW_Constant;
15192 }
15193 break;
15194 case 'K':
15195 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15196 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15197 weight = CW_Constant;
15198 }
15199 break;
15200 case 'L':
15201 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15202 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15203 weight = CW_Constant;
15204 }
15205 break;
15206 case 'M':
15207 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15208 if (C->getZExtValue() <= 3)
15209 weight = CW_Constant;
15210 }
15211 break;
15212 case 'N':
15213 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15214 if (C->getZExtValue() <= 0xff)
15215 weight = CW_Constant;
15216 }
15217 break;
15218 case 'G':
15219 case 'C':
15220 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15221 weight = CW_Constant;
15222 }
15223 break;
15224 case 'e':
15225 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15226 if ((C->getSExtValue() >= -0x80000000LL) &&
15227 (C->getSExtValue() <= 0x7fffffffLL))
15228 weight = CW_Constant;
15229 }
15230 break;
15231 case 'Z':
15232 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15233 if (C->getZExtValue() <= 0xffffffff)
15234 weight = CW_Constant;
15235 }
15236 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015237 }
15238 return weight;
15239}
15240
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015241/// LowerXConstraint - try to replace an X constraint, which matches anything,
15242/// with another that has more specific requirements based on the type of the
15243/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015244const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015245LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015246 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15247 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015248 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015249 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015250 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015251 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015252 return "x";
15253 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015254
Chris Lattner5e764232008-04-26 23:02:14 +000015255 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015256}
15257
Chris Lattner48884cd2007-08-25 00:47:38 +000015258/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15259/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015260void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015261 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015262 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015263 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015264 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015265
Eric Christopher100c8332011-06-02 23:16:42 +000015266 // Only support length 1 constraints for now.
15267 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015268
Eric Christopher100c8332011-06-02 23:16:42 +000015269 char ConstraintLetter = Constraint[0];
15270 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015271 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015272 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015273 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015274 if (C->getZExtValue() <= 31) {
15275 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015276 break;
15277 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015278 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015279 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015280 case 'J':
15281 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015282 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015283 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15284 break;
15285 }
15286 }
15287 return;
15288 case 'K':
15289 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015290 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015291 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15292 break;
15293 }
15294 }
15295 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015296 case 'N':
15297 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015298 if (C->getZExtValue() <= 255) {
15299 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015300 break;
15301 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015302 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015303 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015304 case 'e': {
15305 // 32-bit signed value
15306 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015307 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15308 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015309 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015310 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015311 break;
15312 }
15313 // FIXME gcc accepts some relocatable values here too, but only in certain
15314 // memory models; it's complicated.
15315 }
15316 return;
15317 }
15318 case 'Z': {
15319 // 32-bit unsigned value
15320 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015321 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15322 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015323 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15324 break;
15325 }
15326 }
15327 // FIXME gcc accepts some relocatable values here too, but only in certain
15328 // memory models; it's complicated.
15329 return;
15330 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015331 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015332 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015333 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015334 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015335 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015336 break;
15337 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015338
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015339 // In any sort of PIC mode addresses need to be computed at runtime by
15340 // adding in a register or some sort of table lookup. These can't
15341 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015342 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015343 return;
15344
Chris Lattnerdc43a882007-05-03 16:52:29 +000015345 // If we are in non-pic codegen mode, we allow the address of a global (with
15346 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015347 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015348 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015349
Chris Lattner49921962009-05-08 18:23:14 +000015350 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15351 while (1) {
15352 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15353 Offset += GA->getOffset();
15354 break;
15355 } else if (Op.getOpcode() == ISD::ADD) {
15356 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15357 Offset += C->getZExtValue();
15358 Op = Op.getOperand(0);
15359 continue;
15360 }
15361 } else if (Op.getOpcode() == ISD::SUB) {
15362 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15363 Offset += -C->getZExtValue();
15364 Op = Op.getOperand(0);
15365 continue;
15366 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015367 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015368
Chris Lattner49921962009-05-08 18:23:14 +000015369 // Otherwise, this isn't something we can handle, reject it.
15370 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015371 }
Eric Christopherfd179292009-08-27 18:07:15 +000015372
Dan Gohman46510a72010-04-15 01:51:59 +000015373 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015374 // If we require an extra load to get this address, as in PIC mode, we
15375 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015376 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15377 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015378 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015379
Devang Patel0d881da2010-07-06 22:08:15 +000015380 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15381 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015382 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015383 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015384 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015385
Gabor Greifba36cb52008-08-28 21:40:38 +000015386 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015387 Ops.push_back(Result);
15388 return;
15389 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015390 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015391}
15392
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015393std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015394X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015395 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015396 // First, see if this is a constraint that directly corresponds to an LLVM
15397 // register class.
15398 if (Constraint.size() == 1) {
15399 // GCC Constraint Letters
15400 switch (Constraint[0]) {
15401 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015402 // TODO: Slight differences here in allocation order and leaving
15403 // RIP in the class. Do they matter any more here than they do
15404 // in the normal allocation?
15405 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15406 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015407 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015408 return std::make_pair(0U, X86::GR32RegisterClass);
15409 else if (VT == MVT::i16)
15410 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015411 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015412 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015413 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015414 return std::make_pair(0U, X86::GR64RegisterClass);
15415 break;
15416 }
15417 // 32-bit fallthrough
15418 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015419 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015420 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15421 else if (VT == MVT::i16)
15422 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015423 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015424 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15425 else if (VT == MVT::i64)
15426 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15427 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015428 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015429 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015430 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015431 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015432 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015433 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015434 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015435 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015436 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015437 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015438 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015439 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15440 if (VT == MVT::i16)
15441 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15442 if (VT == MVT::i32 || !Subtarget->is64Bit())
15443 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15444 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015445 case 'f': // FP Stack registers.
15446 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15447 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015448 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015449 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015450 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015451 return std::make_pair(0U, X86::RFP64RegisterClass);
15452 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015453 case 'y': // MMX_REGS if MMX allowed.
15454 if (!Subtarget->hasMMX()) break;
15455 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015456 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015457 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015458 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015459 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015460 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015461
Owen Anderson825b72b2009-08-11 20:47:22 +000015462 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015463 default: break;
15464 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015465 case MVT::f32:
15466 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015467 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015468 case MVT::f64:
15469 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015470 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015471 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015472 case MVT::v16i8:
15473 case MVT::v8i16:
15474 case MVT::v4i32:
15475 case MVT::v2i64:
15476 case MVT::v4f32:
15477 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015478 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015479 // AVX types.
15480 case MVT::v32i8:
15481 case MVT::v16i16:
15482 case MVT::v8i32:
15483 case MVT::v4i64:
15484 case MVT::v8f32:
15485 case MVT::v4f64:
15486 return std::make_pair(0U, X86::VR256RegisterClass);
15487
Chris Lattner0f65cad2007-04-09 05:49:22 +000015488 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015489 break;
15490 }
15491 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015492
Chris Lattnerf76d1802006-07-31 23:26:50 +000015493 // Use the default implementation in TargetLowering to convert the register
15494 // constraint into a member of a register class.
15495 std::pair<unsigned, const TargetRegisterClass*> Res;
15496 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015497
15498 // Not found as a standard register?
15499 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015500 // Map st(0) -> st(7) -> ST0
15501 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15502 tolower(Constraint[1]) == 's' &&
15503 tolower(Constraint[2]) == 't' &&
15504 Constraint[3] == '(' &&
15505 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15506 Constraint[5] == ')' &&
15507 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015508
Chris Lattner56d77c72009-09-13 22:41:48 +000015509 Res.first = X86::ST0+Constraint[4]-'0';
15510 Res.second = X86::RFP80RegisterClass;
15511 return Res;
15512 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015513
Chris Lattner56d77c72009-09-13 22:41:48 +000015514 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015515 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015516 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015517 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015518 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015519 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015520
15521 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015522 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015523 Res.first = X86::EFLAGS;
15524 Res.second = X86::CCRRegisterClass;
15525 return Res;
15526 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015527
Dale Johannesen330169f2008-11-13 21:52:36 +000015528 // 'A' means EAX + EDX.
15529 if (Constraint == "A") {
15530 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015531 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015532 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015533 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015534 return Res;
15535 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015536
Chris Lattnerf76d1802006-07-31 23:26:50 +000015537 // Otherwise, check to see if this is a register class of the wrong value
15538 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15539 // turn into {ax},{dx}.
15540 if (Res.second->hasType(VT))
15541 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015542
Chris Lattnerf76d1802006-07-31 23:26:50 +000015543 // All of the single-register GCC register classes map their values onto
15544 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15545 // really want an 8-bit or 32-bit register, map to the appropriate register
15546 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015547 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015548 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015549 unsigned DestReg = 0;
15550 switch (Res.first) {
15551 default: break;
15552 case X86::AX: DestReg = X86::AL; break;
15553 case X86::DX: DestReg = X86::DL; break;
15554 case X86::CX: DestReg = X86::CL; break;
15555 case X86::BX: DestReg = X86::BL; break;
15556 }
15557 if (DestReg) {
15558 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015559 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015560 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015561 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015562 unsigned DestReg = 0;
15563 switch (Res.first) {
15564 default: break;
15565 case X86::AX: DestReg = X86::EAX; break;
15566 case X86::DX: DestReg = X86::EDX; break;
15567 case X86::CX: DestReg = X86::ECX; break;
15568 case X86::BX: DestReg = X86::EBX; break;
15569 case X86::SI: DestReg = X86::ESI; break;
15570 case X86::DI: DestReg = X86::EDI; break;
15571 case X86::BP: DestReg = X86::EBP; break;
15572 case X86::SP: DestReg = X86::ESP; break;
15573 }
15574 if (DestReg) {
15575 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015576 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015577 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015578 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015579 unsigned DestReg = 0;
15580 switch (Res.first) {
15581 default: break;
15582 case X86::AX: DestReg = X86::RAX; break;
15583 case X86::DX: DestReg = X86::RDX; break;
15584 case X86::CX: DestReg = X86::RCX; break;
15585 case X86::BX: DestReg = X86::RBX; break;
15586 case X86::SI: DestReg = X86::RSI; break;
15587 case X86::DI: DestReg = X86::RDI; break;
15588 case X86::BP: DestReg = X86::RBP; break;
15589 case X86::SP: DestReg = X86::RSP; break;
15590 }
15591 if (DestReg) {
15592 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015593 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015594 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015595 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015596 } else if (Res.second == X86::FR32RegisterClass ||
15597 Res.second == X86::FR64RegisterClass ||
15598 Res.second == X86::VR128RegisterClass) {
15599 // Handle references to XMM physical registers that got mapped into the
15600 // wrong class. This can happen with constraints like {xmm0} where the
15601 // target independent register mapper will just pick the first match it can
15602 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015603 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015604 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015605 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015606 Res.second = X86::FR64RegisterClass;
15607 else if (X86::VR128RegisterClass->hasType(VT))
15608 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015609 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015610
Chris Lattnerf76d1802006-07-31 23:26:50 +000015611 return Res;
15612}