blob: a80b15f7acfad4030a5a7f58b7dbf8a64a5a4575 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetterf89fe1f2015-02-27 19:12:46 +010059#define DRIVER_DATE "20150227"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
73#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
74 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020075
Rob Clarke2c719b2014-12-15 13:56:32 -050076/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
77 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
78 * which may not necessarily be a user visible problem. This will either
79 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
80 * enable distros and users to tailor their preferred amount of i915 abrt
81 * spam.
82 */
83#define I915_STATE_WARN(condition, format...) ({ \
84 int __ret_warn_on = !!(condition); \
85 if (unlikely(__ret_warn_on)) { \
86 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020087 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050088 else \
89 DRM_ERROR(format); \
90 } \
91 unlikely(__ret_warn_on); \
92})
93
94#define I915_STATE_WARN_ON(condition) ({ \
95 int __ret_warn_on = !!(condition); \
96 if (unlikely(__ret_warn_on)) { \
97 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020098 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -050099 else \
100 DRM_ERROR("WARN_ON(" #condition ")\n"); \
101 } \
102 unlikely(__ret_warn_on); \
103})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700104
105enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800106 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200107 PIPE_A = 0,
108 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700109 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800110 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200112};
113#define pipe_name(p) ((p) + 'A')
114
115enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200116 TRANSCODER_A = 0,
117 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200118 TRANSCODER_C,
119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530121};
122#define transcoder_name(t) ((t) + 'A')
123
124/*
125 * This is the maximum (across all platforms) number of planes (primary +
126 * sprites) that can be active at the same time on one pipe.
127 *
128 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700129 */
130#define I915_MAX_PLANES 3
131
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800132enum plane {
Jesse Barnes80824002009-09-10 15:28:06 -0700133 PLANE_A = 0,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800134 PLANE_B,
Keith Packard52440212008-11-18 09:30:25 -0800135 PLANE_C,
Damien Lespiaud615a162014-03-03 17:31:48 +0000136};
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300137#define plane_name(p) ((p) + 'A')
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300138
139#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
140
141enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300148};
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800149#define port_name(p) ((p) + 'A')
150
151#define I915_NUM_PHYS_VLV 2
152
153enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156};
157
158enum dpio_phy {
159 DPIO_PHY0,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300160 DPIO_PHY1
161};
162
163enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
Imre Deakf52e3532013-10-16 17:25:48 +0300170 POWER_DOMAIN_TRANSCODER_A,
Imre Deak319be8a2014-03-04 19:22:57 +0200171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
173 POWER_DOMAIN_TRANSCODER_EDP,
174 POWER_DOMAIN_PORT_DDI_A_2_LANES,
175 POWER_DOMAIN_PORT_DDI_A_4_LANES,
176 POWER_DOMAIN_PORT_DDI_B_2_LANES,
177 POWER_DOMAIN_PORT_DDI_B_4_LANES,
178 POWER_DOMAIN_PORT_DDI_C_2_LANES,
179 POWER_DOMAIN_PORT_DDI_C_4_LANES,
180 POWER_DOMAIN_PORT_DDI_D_2_LANES,
181 POWER_DOMAIN_PORT_DDI_D_4_LANES,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300182 POWER_DOMAIN_PORT_DSI,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200183 POWER_DOMAIN_PORT_CRT,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300184 POWER_DOMAIN_PORT_OTHER,
Imre Deakbaa70702013-10-25 17:36:48 +0300185 POWER_DOMAIN_VGA,
Imre Deakbddc7642013-10-16 17:25:49 +0300186 POWER_DOMAIN_AUDIO,
187 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000188 POWER_DOMAIN_AUX_A,
189 POWER_DOMAIN_AUX_B,
190 POWER_DOMAIN_AUX_C,
191 POWER_DOMAIN_AUX_D,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300192 POWER_DOMAIN_INIT,
193
194 POWER_DOMAIN_NUM,
195};
196
197#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
198#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
199 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300200#define POWER_DOMAIN_TRANSCODER(tran) \
201 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
202 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300203
Egbert Eich1d843f92013-02-25 12:06:49 -0500204enum hpd_pin {
205 HPD_NONE = 0,
206 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
207 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
208 HPD_CRT,
209 HPD_SDVO_B,
210 HPD_SDVO_C,
211 HPD_PORT_B,
212 HPD_PORT_C,
213 HPD_PORT_D,
214 HPD_NUM_PINS
215};
216
Chris Wilson2a2d5482012-12-03 11:49:06 +0000217#define I915_GEM_GPU_DOMAINS \
218 (I915_GEM_DOMAIN_RENDER | \
219 I915_GEM_DOMAIN_SAMPLER | \
220 I915_GEM_DOMAIN_COMMAND | \
221 I915_GEM_DOMAIN_INSTRUCTION | \
222 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700223
Damien Lespiau055e3932014-08-18 13:49:10 +0100224#define for_each_pipe(__dev_priv, __p) \
225 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000226#define for_each_plane(__dev_priv, __pipe, __p) \
227 for ((__p) = 0; \
228 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
229 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000230#define for_each_sprite(__dev_priv, __p, __s) \
231 for ((__s) = 0; \
232 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
233 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800234
Damien Lespiaud79b8142014-05-13 23:32:23 +0100235#define for_each_crtc(dev, crtc) \
236 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
237
Damien Lespiaud063ae42014-05-13 23:32:21 +0100238#define for_each_intel_crtc(dev, intel_crtc) \
239 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
240
Damien Lespiaub2784e12014-08-05 11:29:37 +0100241#define for_each_intel_encoder(dev, intel_encoder) \
242 list_for_each_entry(intel_encoder, \
243 &(dev)->mode_config.encoder_list, \
244 base.head)
245
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200246#define for_each_intel_connector(dev, intel_connector) \
247 list_for_each_entry(intel_connector, \
248 &dev->mode_config.connector_list, \
249 base.head)
250
251
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200252#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
253 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
254 if ((intel_encoder)->base.crtc == (__crtc))
255
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800256#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
257 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
258 if ((intel_connector)->base.encoder == (__encoder))
259
Borun Fub04c5bd2014-07-12 10:02:27 +0530260#define for_each_power_domain(domain, mask) \
261 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
262 if ((1 << (domain)) & (mask))
263
Daniel Vettere7b903d2013-06-05 13:34:14 +0200264struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100265struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100266struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200267
Daniel Vettere2b78262013-06-07 23:10:03 +0200268enum intel_dpll_id {
269 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
270 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300271 DPLL_ID_PCH_PLL_A = 0,
272 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000273 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300274 DPLL_ID_WRPLL1 = 0,
275 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000276 /* skl */
277 DPLL_ID_SKL_DPLL1 = 0,
278 DPLL_ID_SKL_DPLL2 = 1,
279 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200280};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000281#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100282
Daniel Vetter53589012013-06-05 13:34:16 +0200283struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100284 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200285 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200286 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200287 uint32_t fp0;
288 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100289
290 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300291 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000292
293 /* skl */
294 /*
295 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
296 * lower part of crtl1 and they get shifted into position when writing
297 * the register. This allows us to easily compare the state to share
298 * the DPLL.
299 */
300 uint32_t ctrl1;
301 /* HDMI only, 0 when used for DP */
302 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200303};
304
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200305struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200306 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200307 struct intel_dpll_hw_state hw_state;
308};
309
310struct intel_shared_dpll {
311 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200312 struct intel_shared_dpll_config *new_config;
313
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 int active; /* count of number of active CRTCs (i.e. DPMS on) */
315 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200316 const char *name;
317 /* should match the index in the dev_priv->shared_dplls array */
318 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300319 /* The mode_set hook is optional and should be used together with the
320 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200321 void (*mode_set)(struct drm_i915_private *dev_priv,
322 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200323 void (*enable)(struct drm_i915_private *dev_priv,
324 struct intel_shared_dpll *pll);
325 void (*disable)(struct drm_i915_private *dev_priv,
326 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200327 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
328 struct intel_shared_dpll *pll,
329 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000332#define SKL_DPLL0 0
333#define SKL_DPLL1 1
334#define SKL_DPLL2 2
335#define SKL_DPLL3 3
336
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100337/* Used by dp and fdi links */
338struct intel_link_m_n {
339 uint32_t tu;
340 uint32_t gmch_m;
341 uint32_t gmch_n;
342 uint32_t link_m;
343 uint32_t link_n;
344};
345
346void intel_link_compute_m_n(int bpp, int nlanes,
347 int pixel_clock, int link_clock,
348 struct intel_link_m_n *m_n);
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* Interface history:
351 *
352 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100353 * 1.2: Add Power Management
354 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100355 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000356 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000357 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
358 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 */
360#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000361#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362#define DRIVER_PATCHLEVEL 0
363
Chris Wilson23bc5982010-09-29 16:10:57 +0100364#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700365
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700366struct opregion_header;
367struct opregion_acpi;
368struct opregion_swsci;
369struct opregion_asle;
370
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100371struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700372 struct opregion_header __iomem *header;
373 struct opregion_acpi __iomem *acpi;
374 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300375 u32 swsci_gbda_sub_functions;
376 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700377 struct opregion_asle __iomem *asle;
378 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000379 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200380 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100381};
Chris Wilson44834a62010-08-19 16:09:23 +0100382#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100383
Chris Wilson6ef3d422010-08-04 20:26:07 +0100384struct intel_overlay;
385struct intel_overlay_error_state;
386
Jesse Barnesde151cf2008-11-12 10:03:55 -0800387#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300388#define I915_MAX_NUM_FENCES 32
389/* 32 fences + sign bit for FENCE_REG_NONE */
390#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800391
392struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200393 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000394 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100395 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800396};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000397
yakui_zhao9b9d1722009-05-31 17:17:17 +0800398struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100399 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800400 u8 dvo_port;
401 u8 slave_addr;
402 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100403 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400404 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800405};
406
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000407struct intel_display_error_state;
408
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700409struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200410 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800411 struct timeval time;
412
Mika Kuoppalacb383002014-02-25 17:11:25 +0200413 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200414 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200415 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200416
Ben Widawsky585b0282014-01-30 00:19:37 -0800417 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700418 u32 eir;
419 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700420 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700421 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700422 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000423 u32 derrmr;
424 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800425 u32 error; /* gen6+ */
426 u32 err_int; /* gen7 */
427 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800428 u32 gac_eco;
429 u32 gam_ecochk;
430 u32 gab_ctl;
431 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800432 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800433 u64 fence[I915_MAX_NUM_FENCES];
434 struct intel_overlay_error_state *overlay;
435 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700436 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800437
Chris Wilson52d39a22012-02-15 11:25:37 +0000438 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000439 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800440 /* Software tracked state */
441 bool waiting;
442 int hangcheck_score;
443 enum intel_ring_hangcheck_action hangcheck_action;
444 int num_requests;
445
446 /* our own tracking of ring head and tail */
447 u32 cpu_ring_head;
448 u32 cpu_ring_tail;
449
450 u32 semaphore_seqno[I915_NUM_RINGS - 1];
451
452 /* Register state */
453 u32 tail;
454 u32 head;
455 u32 ctl;
456 u32 hws;
457 u32 ipeir;
458 u32 ipehr;
459 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800460 u32 bbstate;
461 u32 instpm;
462 u32 instps;
463 u32 seqno;
464 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000465 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800466 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700467 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800468 u32 rc_psmi; /* sleep state */
469 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
470
Chris Wilson52d39a22012-02-15 11:25:37 +0000471 struct drm_i915_error_object {
472 int page_count;
473 u32 gtt_offset;
474 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200475 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800476
Chris Wilson52d39a22012-02-15 11:25:37 +0000477 struct drm_i915_error_request {
478 long jiffies;
479 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000480 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000481 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800482
483 struct {
484 u32 gfx_mode;
485 union {
486 u64 pdp[4];
487 u32 pp_dir_base;
488 };
489 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200490
491 pid_t pid;
492 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000493 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100494
Chris Wilson9df30792010-02-18 10:24:56 +0000495 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000496 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000497 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100498 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000499 u32 gtt_offset;
500 u32 read_domains;
501 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200502 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000503 s32 pinned:2;
504 u32 tiling:2;
505 u32 dirty:1;
506 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100507 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100508 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100509 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700510 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800511
Ben Widawsky95f53012013-07-31 17:00:15 -0700512 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100513 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700514};
515
Jani Nikula7bd688c2013-11-08 16:48:56 +0200516struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200517struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200518struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000519struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100520struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200521struct intel_limit;
522struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100523
Jesse Barnese70236a2009-09-21 10:42:27 -0700524struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400525 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200526 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700527 void (*disable_fbc)(struct drm_device *dev);
528 int (*get_display_clock_speed)(struct drm_device *dev);
529 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200530 /**
531 * find_dpll() - Find the best values for the PLL
532 * @limit: limits for the PLL
533 * @crtc: current CRTC
534 * @target: target frequency in kHz
535 * @refclk: reference clock frequency in kHz
536 * @match_clock: if provided, @best_clock P divider must
537 * match the P divider from @match_clock
538 * used for LVDS downclocking
539 * @best_clock: best PLL values found
540 *
541 * Returns true on success, false on failure.
542 */
543 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300544 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200545 int target, int refclk,
546 struct dpll *match_clock,
547 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300548 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300549 void (*update_sprite_wm)(struct drm_plane *plane,
550 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200551 uint32_t sprite_width, uint32_t sprite_height,
552 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200553 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100554 /* Returns the active state of the crtc, and if the crtc is active,
555 * fills out the pipe-config with the hw state. */
556 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200557 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000558 void (*get_initial_plane_config)(struct intel_crtc *,
559 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200560 int (*crtc_compute_clock)(struct intel_crtc *crtc,
561 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200562 void (*crtc_enable)(struct drm_crtc *crtc);
563 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100564 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200565 void (*audio_codec_enable)(struct drm_connector *connector,
566 struct intel_encoder *encoder,
567 struct drm_display_mode *mode);
568 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700569 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700570 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700571 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
572 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700573 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100574 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700575 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200576 void (*update_primary_plane)(struct drm_crtc *crtc,
577 struct drm_framebuffer *fb,
578 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100579 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700580 /* clock updates for mode set */
581 /* cursor updates */
582 /* render clock increase/decrease */
583 /* display clock increase/decrease */
584 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200585
Ville Syrjälä6517d272014-11-07 11:16:02 +0200586 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200587 uint32_t (*get_backlight)(struct intel_connector *connector);
588 void (*set_backlight)(struct intel_connector *connector,
589 uint32_t level);
590 void (*disable_backlight)(struct intel_connector *connector);
591 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700592};
593
Mika Kuoppala48c10262015-01-16 11:34:41 +0200594enum forcewake_domain_id {
595 FW_DOMAIN_ID_RENDER = 0,
596 FW_DOMAIN_ID_BLITTER,
597 FW_DOMAIN_ID_MEDIA,
598
599 FW_DOMAIN_ID_COUNT
600};
601
602enum forcewake_domains {
603 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
604 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
605 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
606 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
607 FORCEWAKE_BLITTER |
608 FORCEWAKE_MEDIA)
609};
610
Chris Wilson907b28c2013-07-19 20:36:52 +0100611struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530612 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200613 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530614 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200615 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700616
617 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
618 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
619 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
620 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
621
622 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
623 uint8_t val, bool trace);
624 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
625 uint16_t val, bool trace);
626 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
627 uint32_t val, bool trace);
628 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
629 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300630};
631
Chris Wilson907b28c2013-07-19 20:36:52 +0100632struct intel_uncore {
633 spinlock_t lock; /** lock is also taken in irq contexts. */
634
635 struct intel_uncore_funcs funcs;
636
637 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200638 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100639
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200640 struct intel_uncore_forcewake_domain {
641 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200642 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200643 unsigned wake_count;
644 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200645 u32 reg_set;
646 u32 val_set;
647 u32 val_clear;
648 u32 reg_ack;
649 u32 reg_post;
650 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200651 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100652};
653
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200654/* Iterate over initialised fw domains */
655#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
656 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
657 (i__) < FW_DOMAIN_ID_COUNT; \
658 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
659 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
660
661#define for_each_fw_domain(domain__, dev_priv__, i__) \
662 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
663
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100664#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
665 func(is_mobile) sep \
666 func(is_i85x) sep \
667 func(is_i915g) sep \
668 func(is_i945gm) sep \
669 func(is_g33) sep \
670 func(need_gfx_hws) sep \
671 func(is_g4x) sep \
672 func(is_pineview) sep \
673 func(is_broadwater) sep \
674 func(is_crestline) sep \
675 func(is_ivybridge) sep \
676 func(is_valleyview) sep \
677 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530678 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700679 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100680 func(has_fbc) sep \
681 func(has_pipe_cxsr) sep \
682 func(has_hotplug) sep \
683 func(cursor_needs_physical) sep \
684 func(has_overlay) sep \
685 func(overlay_needs_physical) sep \
686 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100687 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100688 func(has_ddi) sep \
689 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200690
Damien Lespiaua587f772013-04-22 18:40:38 +0100691#define DEFINE_FLAG(name) u8 name:1
692#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200693
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500694struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200695 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100696 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700697 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000698 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000699 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700700 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100701 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200702 /* Register offsets for the various display pipes and transcoders */
703 int pipe_offsets[I915_MAX_TRANSCODERS];
704 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200705 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300706 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600707
708 /* Slice/subslice/EU info */
709 u8 slice_total;
710 u8 subslice_total;
711 u8 subslice_per_slice;
712 u8 eu_total;
713 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000714 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
715 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600716 u8 has_slice_pg:1;
717 u8 has_subslice_pg:1;
718 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500719};
720
Damien Lespiaua587f772013-04-22 18:40:38 +0100721#undef DEFINE_FLAG
722#undef SEP_SEMICOLON
723
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800724enum i915_cache_level {
725 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100726 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
727 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
728 caches, eg sampler/render caches, and the
729 large Last-Level-Cache. LLC is coherent with
730 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100731 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800732};
733
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300734struct i915_ctx_hang_stats {
735 /* This context had batch pending when hang was declared */
736 unsigned batch_pending;
737
738 /* This context had batch active when hang was declared */
739 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300740
741 /* Time when this context was last blamed for a GPU reset */
742 unsigned long guilty_ts;
743
Chris Wilson676fa572014-12-24 08:13:39 -0800744 /* If the contexts causes a second GPU hang within this time,
745 * it is permanently banned from submitting any more work.
746 */
747 unsigned long ban_period_seconds;
748
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300749 /* This context is banned to submit more work */
750 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300751};
Ben Widawsky40521052012-06-04 14:42:43 -0700752
753/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100754#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100755/**
756 * struct intel_context - as the name implies, represents a context.
757 * @ref: reference count.
758 * @user_handle: userspace tracking identity for this context.
759 * @remap_slice: l3 row remapping information.
760 * @file_priv: filp associated with this context (NULL for global default
761 * context).
762 * @hang_stats: information about the role of this context in possible GPU
763 * hangs.
764 * @vm: virtual memory space used by this context.
765 * @legacy_hw_ctx: render context backing object and whether it is correctly
766 * initialized (legacy ring submission mechanism only).
767 * @link: link in the global list of contexts.
768 *
769 * Contexts are memory images used by the hardware to store copies of their
770 * internal state.
771 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100772struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300773 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100774 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700775 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700776 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300777 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200778 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700779
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100780 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100781 struct {
782 struct drm_i915_gem_object *rcs_state;
783 bool initialized;
784 } legacy_hw_ctx;
785
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100786 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100787 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100788 struct {
789 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100790 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200791 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100792 } engine[I915_NUM_RINGS];
793
Ben Widawskya33afea2013-09-17 21:12:45 -0700794 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700795};
796
Paulo Zanonia4001f12015-02-13 17:23:44 -0200797enum fb_op_origin {
798 ORIGIN_GTT,
799 ORIGIN_CPU,
800 ORIGIN_CS,
801 ORIGIN_FLIP,
802};
803
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700804struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200805 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700806 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700807 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200808 unsigned int possible_framebuffer_bits;
809 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200810 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700811 int y;
812
Ben Widawskyc4213882014-06-19 12:06:10 -0700813 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700814 struct drm_mm_node *compressed_llb;
815
Rodrigo Vivida46f932014-08-01 02:04:45 -0700816 bool false_color;
817
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300818 /* Tracks whether the HW is actually enabled, not whether the feature is
819 * possible. */
820 bool enabled;
821
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700822 struct intel_fbc_work {
823 struct delayed_work work;
824 struct drm_crtc *crtc;
825 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700826 } *fbc_work;
827
Chris Wilson29ebf902013-07-27 17:23:55 +0100828 enum no_fbc_reason {
829 FBC_OK, /* FBC is enabled */
830 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700831 FBC_NO_OUTPUT, /* no outputs enabled to compress */
832 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
833 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
834 FBC_MODE_TOO_LARGE, /* mode too large for compression */
835 FBC_BAD_PLANE, /* fbc not supported on plane */
836 FBC_NOT_TILED, /* buffer not tiled */
837 FBC_MULTIPLE_PIPES, /* more than one pipe active */
838 FBC_MODULE_PARAM,
839 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
840 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800841};
842
Vandana Kannan96178ee2015-01-10 02:25:56 +0530843/**
844 * HIGH_RR is the highest eDP panel refresh rate read from EDID
845 * LOW_RR is the lowest eDP panel refresh rate found from EDID
846 * parsing for same resolution.
847 */
848enum drrs_refresh_rate_type {
849 DRRS_HIGH_RR,
850 DRRS_LOW_RR,
851 DRRS_MAX_RR, /* RR count */
852};
853
854enum drrs_support_type {
855 DRRS_NOT_SUPPORTED = 0,
856 STATIC_DRRS_SUPPORT = 1,
857 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530858};
859
Daniel Vetter2807cf62014-07-11 10:30:11 -0700860struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530861struct i915_drrs {
862 struct mutex mutex;
863 struct delayed_work work;
864 struct intel_dp *dp;
865 unsigned busy_frontbuffer_bits;
866 enum drrs_refresh_rate_type refresh_rate_type;
867 enum drrs_support_type type;
868};
869
Rodrigo Vivia031d702013-10-03 16:15:06 -0300870struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700871 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300872 bool sink_support;
873 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700874 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700875 bool active;
876 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700877 unsigned busy_frontbuffer_bits;
Rodrigo Vivi0243f7b2015-01-12 10:14:32 -0800878 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300879};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700880
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800881enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300882 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800883 PCH_IBX, /* Ibexpeak PCH */
884 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300885 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530886 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700887 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800888};
889
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200890enum intel_sbi_destination {
891 SBI_ICLK,
892 SBI_MPHY,
893};
894
Jesse Barnesb690e962010-07-19 13:53:12 -0700895#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700896#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100897#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000898#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300899#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100900#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700901
Dave Airlie8be48d92010-03-30 05:34:14 +0000902struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100903struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000904
Daniel Vetterc2b91522012-02-14 22:37:19 +0100905struct intel_gmbus {
906 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000907 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100908 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100909 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100910 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100911 struct drm_i915_private *dev_priv;
912};
913
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100914struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000915 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000916 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700917 u32 savePP_ON_DELAYS;
918 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000919 u32 savePP_ON;
920 u32 savePP_OFF;
921 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700922 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000923 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800924 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800925 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000926 u32 saveSWF0[16];
927 u32 saveSWF1[16];
928 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200929 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400930 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800931 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100932};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100933
Imre Deakddeea5b2014-05-05 15:19:56 +0300934struct vlv_s0ix_state {
935 /* GAM */
936 u32 wr_watermark;
937 u32 gfx_prio_ctrl;
938 u32 arb_mode;
939 u32 gfx_pend_tlb0;
940 u32 gfx_pend_tlb1;
941 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
942 u32 media_max_req_count;
943 u32 gfx_max_req_count;
944 u32 render_hwsp;
945 u32 ecochk;
946 u32 bsd_hwsp;
947 u32 blt_hwsp;
948 u32 tlb_rd_addr;
949
950 /* MBC */
951 u32 g3dctl;
952 u32 gsckgctl;
953 u32 mbctl;
954
955 /* GCP */
956 u32 ucgctl1;
957 u32 ucgctl3;
958 u32 rcgctl1;
959 u32 rcgctl2;
960 u32 rstctl;
961 u32 misccpctl;
962
963 /* GPM */
964 u32 gfxpause;
965 u32 rpdeuhwtc;
966 u32 rpdeuc;
967 u32 ecobus;
968 u32 pwrdwnupctl;
969 u32 rp_down_timeout;
970 u32 rp_deucsw;
971 u32 rcubmabdtmr;
972 u32 rcedata;
973 u32 spare2gh;
974
975 /* Display 1 CZ domain */
976 u32 gt_imr;
977 u32 gt_ier;
978 u32 pm_imr;
979 u32 pm_ier;
980 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
981
982 /* GT SA CZ domain */
983 u32 tilectl;
984 u32 gt_fifoctl;
985 u32 gtlc_wake_ctrl;
986 u32 gtlc_survive;
987 u32 pmwgicz;
988
989 /* Display 2 CZ domain */
990 u32 gu_ctl0;
991 u32 gu_ctl1;
992 u32 clock_gate_dis2;
993};
994
Chris Wilsonbf225f22014-07-10 20:31:18 +0100995struct intel_rps_ei {
996 u32 cz_clock;
997 u32 render_c0;
998 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400999};
1000
Daniel Vetterc85aa882012-11-02 19:55:03 +01001001struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001002 /*
1003 * work, interrupts_enabled and pm_iir are protected by
1004 * dev_priv->irq_lock
1005 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001006 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001007 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001008 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001009
Ben Widawskyb39fb292014-03-19 18:31:11 -07001010 /* Frequencies are stored in potentially platform dependent multiples.
1011 * In other words, *_freq needs to be multiplied by X to be interesting.
1012 * Soft limits are those which are used for the dynamic reclocking done
1013 * by the driver (raise frequencies under heavy loads, and lower for
1014 * lighter loads). Hard limits are those imposed by the hardware.
1015 *
1016 * A distinction is made for overclocking, which is never enabled by
1017 * default, and is considered to be above the hard limit if it's
1018 * possible at all.
1019 */
1020 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1021 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1022 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1023 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1024 u8 min_freq; /* AKA RPn. Minimum frequency */
1025 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1026 u8 rp1_freq; /* "less than" RP0 power/freqency */
1027 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301028 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001029
Deepak S31685c22014-07-03 17:33:01 -04001030 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001031
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001032 int last_adj;
1033 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1034
Chris Wilsonc0951f02013-10-10 21:58:50 +01001035 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001036 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001037
Chris Wilsonbf225f22014-07-10 20:31:18 +01001038 /* manual wa residency calculations */
1039 struct intel_rps_ei up_ei, down_ei;
1040
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001041 /*
1042 * Protects RPS/RC6 register access and PCU communication.
1043 * Must be taken after struct_mutex if nested.
1044 */
1045 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001046};
1047
Daniel Vetter1a240d42012-11-29 22:18:51 +01001048/* defined intel_pm.c */
1049extern spinlock_t mchdev_lock;
1050
Daniel Vetterc85aa882012-11-02 19:55:03 +01001051struct intel_ilk_power_mgmt {
1052 u8 cur_delay;
1053 u8 min_delay;
1054 u8 max_delay;
1055 u8 fmax;
1056 u8 fstart;
1057
1058 u64 last_count1;
1059 unsigned long last_time1;
1060 unsigned long chipset_power;
1061 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001062 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001063 unsigned long gfx_power;
1064 u8 corr;
1065
1066 int c_m;
1067 int r_t;
1068};
1069
Imre Deakc6cb5822014-03-04 19:22:55 +02001070struct drm_i915_private;
1071struct i915_power_well;
1072
1073struct i915_power_well_ops {
1074 /*
1075 * Synchronize the well's hw state to match the current sw state, for
1076 * example enable/disable it based on the current refcount. Called
1077 * during driver init and resume time, possibly after first calling
1078 * the enable/disable handlers.
1079 */
1080 void (*sync_hw)(struct drm_i915_private *dev_priv,
1081 struct i915_power_well *power_well);
1082 /*
1083 * Enable the well and resources that depend on it (for example
1084 * interrupts located on the well). Called after the 0->1 refcount
1085 * transition.
1086 */
1087 void (*enable)(struct drm_i915_private *dev_priv,
1088 struct i915_power_well *power_well);
1089 /*
1090 * Disable the well and resources that depend on it. Called after
1091 * the 1->0 refcount transition.
1092 */
1093 void (*disable)(struct drm_i915_private *dev_priv,
1094 struct i915_power_well *power_well);
1095 /* Returns the hw enabled state. */
1096 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1097 struct i915_power_well *power_well);
1098};
1099
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001100/* Power well structure for haswell */
1101struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001102 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001103 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001104 /* power well enable/disable usage count */
1105 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001106 /* cached hw enabled state */
1107 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001108 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001109 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001110 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001111};
1112
Imre Deak83c00f552013-10-25 17:36:47 +03001113struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001114 /*
1115 * Power wells needed for initialization at driver init and suspend
1116 * time are on. They are kept on until after the first modeset.
1117 */
1118 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001119 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001120 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001121
Imre Deak83c00f552013-10-25 17:36:47 +03001122 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001123 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001124 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001125};
1126
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001127#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001128struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001129 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001130 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001131 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001132};
1133
Brad Volkin493018d2014-12-11 12:13:08 -08001134struct i915_gem_batch_pool {
1135 struct drm_device *dev;
1136 struct list_head cache_list;
1137};
1138
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001139struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001140 /** Memory allocator for GTT stolen memory */
1141 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001142 /** List of all objects in gtt_space. Used to restore gtt
1143 * mappings on resume */
1144 struct list_head bound_list;
1145 /**
1146 * List of objects which are not bound to the GTT (thus
1147 * are idle and not used by the GPU) but still have
1148 * (presumably uncached) pages still attached.
1149 */
1150 struct list_head unbound_list;
1151
Brad Volkin493018d2014-12-11 12:13:08 -08001152 /*
1153 * A pool of objects to use as shadow copies of client batch buffers
1154 * when the command parser is enabled. Prevents the client from
1155 * modifying the batch contents after software parsing.
1156 */
1157 struct i915_gem_batch_pool batch_pool;
1158
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001159 /** Usable portion of the GTT for GEM */
1160 unsigned long stolen_base; /* limited to low memory (32-bit) */
1161
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001162 /** PPGTT used for aliasing the PPGTT with the GTT */
1163 struct i915_hw_ppgtt *aliasing_ppgtt;
1164
Chris Wilson2cfcd322014-05-20 08:28:43 +01001165 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001166 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001167 bool shrinker_no_lock_stealing;
1168
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001169 /** LRU list of objects with fence regs on them. */
1170 struct list_head fence_list;
1171
1172 /**
1173 * We leave the user IRQ off as much as possible,
1174 * but this means that requests will finish and never
1175 * be retired once the system goes idle. Set a timer to
1176 * fire periodically while the ring is running. When it
1177 * fires, go retire requests.
1178 */
1179 struct delayed_work retire_work;
1180
1181 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001182 * When we detect an idle GPU, we want to turn on
1183 * powersaving features. So once we see that there
1184 * are no more requests outstanding and no more
1185 * arrive within a small period of time, we fire
1186 * off the idle_work.
1187 */
1188 struct delayed_work idle_work;
1189
1190 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001191 * Are we in a non-interruptible section of code like
1192 * modesetting?
1193 */
1194 bool interruptible;
1195
Chris Wilsonf62a0072014-02-21 17:55:39 +00001196 /**
1197 * Is the GPU currently considered idle, or busy executing userspace
1198 * requests? Whilst idle, we attempt to power down the hardware and
1199 * display clocks. In order to reduce the effect on performance, there
1200 * is a slight delay before we do so.
1201 */
1202 bool busy;
1203
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001204 /* the indicator for dispatch video commands on two BSD rings */
1205 int bsd_ring_dispatch_index;
1206
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001207 /** Bit 6 swizzling required for X tiling */
1208 uint32_t bit_6_swizzle_x;
1209 /** Bit 6 swizzling required for Y tiling */
1210 uint32_t bit_6_swizzle_y;
1211
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001212 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001213 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001214 size_t object_memory;
1215 u32 object_count;
1216};
1217
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001218struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001219 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001220 unsigned bytes;
1221 unsigned size;
1222 int err;
1223 u8 *buf;
1224 loff_t start;
1225 loff_t pos;
1226};
1227
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001228struct i915_error_state_file_priv {
1229 struct drm_device *dev;
1230 struct drm_i915_error_state *error;
1231};
1232
Daniel Vetter99584db2012-11-14 17:14:04 +01001233struct i915_gpu_error {
1234 /* For hangcheck timer */
1235#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1236#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001237 /* Hang gpu twice in this window and your context gets banned */
1238#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1239
Chris Wilson737b1502015-01-26 18:03:03 +02001240 struct workqueue_struct *hangcheck_wq;
1241 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001242
1243 /* For reset and error_state handling. */
1244 spinlock_t lock;
1245 /* Protected by the above dev->gpu_error.lock. */
1246 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001247
1248 unsigned long missed_irq_rings;
1249
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001250 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001251 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001252 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001253 * This is a counter which gets incremented when reset is triggered,
1254 * and again when reset has been handled. So odd values (lowest bit set)
1255 * means that reset is in progress and even values that
1256 * (reset_counter >> 1):th reset was successfully completed.
1257 *
1258 * If reset is not completed succesfully, the I915_WEDGE bit is
1259 * set meaning that hardware is terminally sour and there is no
1260 * recovery. All waiters on the reset_queue will be woken when
1261 * that happens.
1262 *
1263 * This counter is used by the wait_seqno code to notice that reset
1264 * event happened and it needs to restart the entire ioctl (since most
1265 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001266 *
1267 * This is important for lock-free wait paths, where no contended lock
1268 * naturally enforces the correct ordering between the bail-out of the
1269 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001270 */
1271 atomic_t reset_counter;
1272
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001273#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001274#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001275
1276 /**
1277 * Waitqueue to signal when the reset has completed. Used by clients
1278 * that wait for dev_priv->mm.wedged to settle.
1279 */
1280 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001281
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001282 /* Userspace knobs for gpu hang simulation;
1283 * combines both a ring mask, and extra flags
1284 */
1285 u32 stop_rings;
1286#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1287#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001288
1289 /* For missed irq/seqno simulation. */
1290 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001291
1292 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1293 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001294};
1295
Zhang Ruib8efb172013-02-05 15:41:53 +08001296enum modeset_restore {
1297 MODESET_ON_LID_OPEN,
1298 MODESET_DONE,
1299 MODESET_SUSPENDED,
1300};
1301
Paulo Zanoni6acab152013-09-12 17:06:24 -03001302struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001303 /*
1304 * This is an index in the HDMI/DVI DDI buffer translation table.
1305 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1306 * populate this field.
1307 */
1308#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001309 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001310
1311 uint8_t supports_dvi:1;
1312 uint8_t supports_hdmi:1;
1313 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001314};
1315
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001316enum psr_lines_to_wait {
1317 PSR_0_LINES_TO_WAIT = 0,
1318 PSR_1_LINE_TO_WAIT,
1319 PSR_4_LINES_TO_WAIT,
1320 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301321};
1322
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001323struct intel_vbt_data {
1324 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1325 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1326
1327 /* Feature bits */
1328 unsigned int int_tv_support:1;
1329 unsigned int lvds_dither:1;
1330 unsigned int lvds_vbt:1;
1331 unsigned int int_crt_support:1;
1332 unsigned int lvds_use_ssc:1;
1333 unsigned int display_clock_mode:1;
1334 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301335 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001336 int lvds_ssc_freq;
1337 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1338
Pradeep Bhat83a72802014-03-28 10:14:57 +05301339 enum drrs_support_type drrs_type;
1340
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001341 /* eDP */
1342 int edp_rate;
1343 int edp_lanes;
1344 int edp_preemphasis;
1345 int edp_vswing;
1346 bool edp_initialized;
1347 bool edp_support;
1348 int edp_bpp;
Sonika Jindal9a57f5b2015-02-25 10:29:11 +05301349 bool edp_low_vswing;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001350 struct edp_power_seq edp_pps;
1351
Jani Nikulaf00076d2013-12-14 20:38:29 -02001352 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001353 bool full_link;
1354 bool require_aux_wakeup;
1355 int idle_frames;
1356 enum psr_lines_to_wait lines_to_wait;
1357 int tp1_wakeup_time;
1358 int tp2_tp3_wakeup_time;
1359 } psr;
1360
1361 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001362 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001363 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001364 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001365 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001366 } backlight;
1367
Shobhit Kumard17c5442013-08-27 15:12:25 +03001368 /* MIPI DSI */
1369 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301370 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001371 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301372 struct mipi_config *config;
1373 struct mipi_pps_data *pps;
1374 u8 seq_version;
1375 u32 size;
1376 u8 *data;
1377 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001378 } dsi;
1379
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001380 int crt_ddc_pin;
1381
1382 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001383 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001384
1385 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001386};
1387
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001388enum intel_ddb_partitioning {
1389 INTEL_DDB_PART_1_2,
1390 INTEL_DDB_PART_5_6, /* IVB+ */
1391};
1392
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001393struct intel_wm_level {
1394 bool enable;
1395 uint32_t pri_val;
1396 uint32_t spr_val;
1397 uint32_t cur_val;
1398 uint32_t fbc_val;
1399};
1400
Imre Deak820c1982013-12-17 14:46:36 +02001401struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001402 uint32_t wm_pipe[3];
1403 uint32_t wm_lp[3];
1404 uint32_t wm_lp_spr[3];
1405 uint32_t wm_linetime[3];
1406 bool enable_fbc_wm;
1407 enum intel_ddb_partitioning partitioning;
1408};
1409
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001410struct vlv_wm_values {
1411 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001412 uint16_t primary;
1413 uint16_t sprite[2];
1414 uint8_t cursor;
1415 } pipe[3];
1416
1417 struct {
1418 uint16_t plane;
1419 uint8_t cursor;
1420 } sr;
1421
1422 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001423 uint8_t cursor;
1424 uint8_t sprite[2];
1425 uint8_t primary;
1426 } ddl[3];
1427};
1428
Damien Lespiauc1939242014-11-04 17:06:41 +00001429struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001430 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001431};
1432
1433static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1434{
Damien Lespiau16160e32014-11-04 17:06:53 +00001435 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001436}
1437
Damien Lespiau08db6652014-11-04 17:06:52 +00001438static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1439 const struct skl_ddb_entry *e2)
1440{
1441 if (e1->start == e2->start && e1->end == e2->end)
1442 return true;
1443
1444 return false;
1445}
1446
Damien Lespiauc1939242014-11-04 17:06:41 +00001447struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001448 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001449 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1450 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1451};
1452
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001453struct skl_wm_values {
1454 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001455 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001456 uint32_t wm_linetime[I915_MAX_PIPES];
1457 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1458 uint32_t cursor[I915_MAX_PIPES][8];
1459 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1460 uint32_t cursor_trans[I915_MAX_PIPES];
1461};
1462
1463struct skl_wm_level {
1464 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001465 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001466 uint16_t plane_res_b[I915_MAX_PLANES];
1467 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001468 uint16_t cursor_res_b;
1469 uint8_t cursor_res_l;
1470};
1471
Paulo Zanonic67a4702013-08-19 13:18:09 -03001472/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001473 * This struct helps tracking the state needed for runtime PM, which puts the
1474 * device in PCI D3 state. Notice that when this happens, nothing on the
1475 * graphics device works, even register access, so we don't get interrupts nor
1476 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001477 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001478 * Every piece of our code that needs to actually touch the hardware needs to
1479 * either call intel_runtime_pm_get or call intel_display_power_get with the
1480 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001481 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001482 * Our driver uses the autosuspend delay feature, which means we'll only really
1483 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001484 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001485 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001486 *
1487 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1488 * goes back to false exactly before we reenable the IRQs. We use this variable
1489 * to check if someone is trying to enable/disable IRQs while they're supposed
1490 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001491 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001492 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001493 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001494 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001495struct i915_runtime_pm {
1496 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001497 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001498};
1499
Daniel Vetter926321d2013-10-16 13:30:34 +02001500enum intel_pipe_crc_source {
1501 INTEL_PIPE_CRC_SOURCE_NONE,
1502 INTEL_PIPE_CRC_SOURCE_PLANE1,
1503 INTEL_PIPE_CRC_SOURCE_PLANE2,
1504 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001505 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001506 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1507 INTEL_PIPE_CRC_SOURCE_TV,
1508 INTEL_PIPE_CRC_SOURCE_DP_B,
1509 INTEL_PIPE_CRC_SOURCE_DP_C,
1510 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001511 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001512 INTEL_PIPE_CRC_SOURCE_MAX,
1513};
1514
Shuang He8bf1e9f2013-10-15 18:55:27 +01001515struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001516 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001517 uint32_t crc[5];
1518};
1519
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001520#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001521struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001522 spinlock_t lock;
1523 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001524 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001525 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001526 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001527 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001528};
1529
Daniel Vetterf99d7062014-06-19 16:01:59 +02001530struct i915_frontbuffer_tracking {
1531 struct mutex lock;
1532
1533 /*
1534 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1535 * scheduled flips.
1536 */
1537 unsigned busy_bits;
1538 unsigned flip_bits;
1539};
1540
Mika Kuoppala72253422014-10-07 17:21:26 +03001541struct i915_wa_reg {
1542 u32 addr;
1543 u32 value;
1544 /* bitmask representing WA bits */
1545 u32 mask;
1546};
1547
1548#define I915_MAX_WA_REGS 16
1549
1550struct i915_workarounds {
1551 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1552 u32 count;
1553};
1554
Yu Zhangcf9d2892015-02-10 19:05:47 +08001555struct i915_virtual_gpu {
1556 bool active;
1557};
1558
Jani Nikula77fec552014-03-31 14:27:22 +03001559struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001560 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001561 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001562
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001563 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001564
1565 int relative_constants_mode;
1566
1567 void __iomem *regs;
1568
Chris Wilson907b28c2013-07-19 20:36:52 +01001569 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001570
Yu Zhangcf9d2892015-02-10 19:05:47 +08001571 struct i915_virtual_gpu vgpu;
1572
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001573 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1574
Daniel Vetter28c70f12012-12-01 13:53:45 +01001575
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001576 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1577 * controller on different i2c buses. */
1578 struct mutex gmbus_mutex;
1579
1580 /**
1581 * Base address of the gmbus and gpio block.
1582 */
1583 uint32_t gpio_mmio_base;
1584
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301585 /* MMIO base address for MIPI regs */
1586 uint32_t mipi_mmio_base;
1587
Daniel Vetter28c70f12012-12-01 13:53:45 +01001588 wait_queue_head_t gmbus_wait_queue;
1589
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001590 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001591 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001592 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001593 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001594
Daniel Vetterba8286f2014-09-11 07:43:25 +02001595 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001596 struct resource mch_res;
1597
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001598 /* protects the irq masks */
1599 spinlock_t irq_lock;
1600
Sourab Gupta84c33a62014-06-02 16:47:17 +05301601 /* protects the mmio flip data */
1602 spinlock_t mmio_flip_lock;
1603
Imre Deakf8b79e52014-03-04 19:23:07 +02001604 bool display_irqs_enabled;
1605
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001606 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1607 struct pm_qos_request pm_qos;
1608
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001609 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001610 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001611
1612 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001613 union {
1614 u32 irq_mask;
1615 u32 de_irq_mask[I915_MAX_PIPES];
1616 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001618 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301619 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001620 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001621
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001622 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001623 struct {
1624 unsigned long hpd_last_jiffies;
1625 int hpd_cnt;
1626 enum {
1627 HPD_ENABLED = 0,
1628 HPD_DISABLED = 1,
1629 HPD_MARK_DISABLED = 2
1630 } hpd_mark;
1631 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001632 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001633 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001634
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001635 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301636 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001637 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001638 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001639
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001640 bool preserve_bios_swizzle;
1641
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001642 /* overlay */
1643 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001644
Jani Nikula58c68772013-11-08 16:48:54 +02001645 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001646 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001647
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001648 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001649 bool no_aux_handshake;
1650
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001651 /* protects panel power sequencer state */
1652 struct mutex pps_mutex;
1653
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001654 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1655 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1656 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1657
1658 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001659 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001660 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001661
Daniel Vetter645416f2013-09-02 16:22:25 +02001662 /**
1663 * wq - Driver workqueue for GEM.
1664 *
1665 * NOTE: Work items scheduled here are not allowed to grab any modeset
1666 * locks, for otherwise the flushing done in the pageflip code will
1667 * result in deadlocks.
1668 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001669 struct workqueue_struct *wq;
1670
1671 /* Display functions */
1672 struct drm_i915_display_funcs display;
1673
1674 /* PCH chipset type */
1675 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001676 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001677
1678 unsigned long quirks;
1679
Zhang Ruib8efb172013-02-05 15:41:53 +08001680 enum modeset_restore modeset_restore;
1681 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001682
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001683 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001684 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001685
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001686 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001687 DECLARE_HASHTABLE(mm_structs, 7);
1688 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001689
Daniel Vetter87813422012-05-02 11:49:32 +02001690 /* Kernel Modesetting */
1691
yakui_zhao9b9d1722009-05-31 17:17:17 +08001692 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001693
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001694 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1695 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001696 wait_queue_head_t pending_flip_queue;
1697
Daniel Vetterc4597872013-10-21 21:04:07 +02001698#ifdef CONFIG_DEBUG_FS
1699 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1700#endif
1701
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001702 int num_shared_dpll;
1703 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001704 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001705
Mika Kuoppala72253422014-10-07 17:21:26 +03001706 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001707
Jesse Barnes652c3932009-08-17 13:31:43 -07001708 /* Reclocking support */
1709 bool render_reclock_avail;
1710 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001711 /* indicates the reduced downclock for LVDS*/
1712 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001713
1714 struct i915_frontbuffer_tracking fb_tracking;
1715
Jesse Barnes652c3932009-08-17 13:31:43 -07001716 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001717
Zhenyu Wangc48044112009-12-17 14:48:43 +08001718 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001719
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001720 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001721
Ben Widawsky59124502013-07-04 11:02:05 -07001722 /* Cannot be determined by PCIID. You must always read a register. */
1723 size_t ellc_size;
1724
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001725 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001726 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001727
Daniel Vetter20e4d402012-08-08 23:35:39 +02001728 /* ilk-only ips/rps state. Everything in here is protected by the global
1729 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001730 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001731
Imre Deak83c00f552013-10-25 17:36:47 +03001732 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001733
Rodrigo Vivia031d702013-10-03 16:15:06 -03001734 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001735
Daniel Vetter99584db2012-11-14 17:14:04 +01001736 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001737
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001738 struct drm_i915_gem_object *vlv_pctx;
1739
Daniel Vetter4520f532013-10-09 09:18:51 +02001740#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001741 /* list of fbdev register on this device */
1742 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001743 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001744#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001745
1746 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001747 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001748
Imre Deak58fddc22015-01-08 17:54:14 +02001749 /* hda/i915 audio component */
1750 bool audio_component_registered;
1751
Ben Widawsky254f9652012-06-04 14:42:42 -07001752 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001753 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001754
Damien Lespiau3e683202012-12-11 18:48:29 +00001755 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001756
Daniel Vetter842f1c82014-03-10 10:01:44 +01001757 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001758 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001759 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001760
Ville Syrjälä53615a52013-08-01 16:18:50 +03001761 struct {
1762 /*
1763 * Raw watermark latency values:
1764 * in 0.1us units for WM0,
1765 * in 0.5us units for WM1+.
1766 */
1767 /* primary */
1768 uint16_t pri_latency[5];
1769 /* sprite */
1770 uint16_t spr_latency[5];
1771 /* cursor */
1772 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001773 /*
1774 * Raw watermark memory latency values
1775 * for SKL for all 8 levels
1776 * in 1us units.
1777 */
1778 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001779
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001780 /*
1781 * The skl_wm_values structure is a bit too big for stack
1782 * allocation, so we keep the staging struct where we store
1783 * intermediate results here instead.
1784 */
1785 struct skl_wm_values skl_results;
1786
Ville Syrjälä609cede2013-10-09 19:18:03 +03001787 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001788 union {
1789 struct ilk_wm_values hw;
1790 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001791 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001792 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001793 } wm;
1794
Paulo Zanoni8a187452013-12-06 20:32:13 -02001795 struct i915_runtime_pm pm;
1796
Dave Airlie13cf5502014-06-18 11:29:35 +10001797 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1798 u32 long_hpd_port_mask;
1799 u32 short_hpd_port_mask;
1800 struct work_struct dig_port_work;
1801
Dave Airlie0e32b392014-05-02 14:02:48 +10001802 /*
1803 * if we get a HPD irq from DP and a HPD irq from non-DP
1804 * the non-DP HPD could block the workqueue on a mode config
1805 * mutex getting, that userspace may have taken. However
1806 * userspace is waiting on the DP workqueue to run which is
1807 * blocked behind the non-DP one.
1808 */
1809 struct workqueue_struct *dp_wq;
1810
Oscar Mateoa83014d2014-07-24 17:04:21 +01001811 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1812 struct {
1813 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1814 struct intel_engine_cs *ring,
1815 struct intel_context *ctx,
1816 struct drm_i915_gem_execbuffer2 *args,
1817 struct list_head *vmas,
1818 struct drm_i915_gem_object *batch_obj,
1819 u64 exec_start, u32 flags);
1820 int (*init_rings)(struct drm_device *dev);
1821 void (*cleanup_ring)(struct intel_engine_cs *ring);
1822 void (*stop_ring)(struct intel_engine_cs *ring);
1823 } gt;
1824
John Harrison67e29372014-12-05 13:49:35 +00001825 uint32_t request_uniq;
1826
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001827 /*
1828 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1829 * will be rejected. Instead look for a better place.
1830 */
Jani Nikula77fec552014-03-31 14:27:22 +03001831};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832
Chris Wilson2c1792a2013-08-01 18:39:55 +01001833static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1834{
1835 return dev->dev_private;
1836}
1837
Imre Deak888d0d42015-01-08 17:54:13 +02001838static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1839{
1840 return to_i915(dev_get_drvdata(dev));
1841}
1842
Chris Wilsonb4519512012-05-11 14:29:30 +01001843/* Iterate over initialised rings */
1844#define for_each_ring(ring__, dev_priv__, i__) \
1845 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1846 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1847
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001848enum hdmi_force_audio {
1849 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1850 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1851 HDMI_AUDIO_AUTO, /* trust EDID */
1852 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1853};
1854
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001855#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001856
Chris Wilson37e680a2012-06-07 15:38:42 +01001857struct drm_i915_gem_object_ops {
1858 /* Interface between the GEM object and its backing storage.
1859 * get_pages() is called once prior to the use of the associated set
1860 * of pages before to binding them into the GTT, and put_pages() is
1861 * called after we no longer need them. As we expect there to be
1862 * associated cost with migrating pages between the backing storage
1863 * and making them available for the GPU (e.g. clflush), we may hold
1864 * onto the pages after they are no longer referenced by the GPU
1865 * in case they may be used again shortly (for example migrating the
1866 * pages to a different memory domain within the GTT). put_pages()
1867 * will therefore most likely be called when the object itself is
1868 * being released or under memory pressure (where we attempt to
1869 * reap pages for the shrinker).
1870 */
1871 int (*get_pages)(struct drm_i915_gem_object *);
1872 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001873 int (*dmabuf_export)(struct drm_i915_gem_object *);
1874 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001875};
1876
Daniel Vettera071fa02014-06-18 23:28:09 +02001877/*
1878 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1879 * considered to be the frontbuffer for the given plane interface-vise. This
1880 * doesn't mean that the hw necessarily already scans it out, but that any
1881 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1882 *
1883 * We have one bit per pipe and per scanout plane type.
1884 */
1885#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1886#define INTEL_FRONTBUFFER_BITS \
1887 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1888#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1889 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1890#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1891 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1892#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1893 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1894#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1895 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001896#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1897 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001898
Eric Anholt673a3942008-07-30 12:06:12 -07001899struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001900 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001901
Chris Wilson37e680a2012-06-07 15:38:42 +01001902 const struct drm_i915_gem_object_ops *ops;
1903
Ben Widawsky2f633152013-07-17 12:19:03 -07001904 /** List of VMAs backed by this object */
1905 struct list_head vma_list;
1906
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001907 /** Stolen memory for this object, instead of being backed by shmem. */
1908 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001909 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001910
Chris Wilson69dc4982010-10-19 10:36:51 +01001911 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001912 /** Used in execbuf to temporarily hold a ref */
1913 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001914
Brad Volkin493018d2014-12-11 12:13:08 -08001915 struct list_head batch_pool_list;
1916
Eric Anholt673a3942008-07-30 12:06:12 -07001917 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001918 * This is set if the object is on the active lists (has pending
1919 * rendering and so a non-zero seqno), and is not set if it i s on
1920 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001921 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001922 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001923
1924 /**
1925 * This is set if the object has been written to since last bound
1926 * to the GTT
1927 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001928 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001929
1930 /**
1931 * Fence register bits (if any) for this object. Will be set
1932 * as needed when mapped into the GTT.
1933 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001934 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001935 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001936
1937 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001938 * Advice: are the backing pages purgeable?
1939 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001940 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001941
1942 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001943 * Current tiling mode for the object.
1944 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001945 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001946 /**
1947 * Whether the tiling parameters for the currently associated fence
1948 * register have changed. Note that for the purposes of tracking
1949 * tiling changes we also treat the unfenced register, the register
1950 * slot that the object occupies whilst it executes a fenced
1951 * command (such as BLT on gen2/3), as a "fence".
1952 */
1953 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001954
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001955 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001956 * Is the object at the current location in the gtt mappable and
1957 * fenceable? Used to avoid costly recalculations.
1958 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001959 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001960
1961 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001962 * Whether the current gtt mapping needs to be mappable (and isn't just
1963 * mappable by accident). Track pin and fault separate for a more
1964 * accurate mappable working set.
1965 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001966 unsigned int fault_mappable:1;
1967 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001968 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001969
Chris Wilsoncaea7472010-11-12 13:53:37 +00001970 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301971 * Is the object to be mapped as read-only to the GPU
1972 * Only honoured if hardware has relevant pte bit
1973 */
1974 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001975 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00001976 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07001977
Chris Wilson9da3da62012-06-01 15:20:22 +01001978 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001979
Daniel Vettera071fa02014-06-18 23:28:09 +02001980 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1981
Chris Wilson9da3da62012-06-01 15:20:22 +01001982 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001983 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001984
Daniel Vetter1286ff72012-05-10 15:25:09 +02001985 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001986 void *dma_buf_vmapping;
1987 int vmapping_count;
1988
Chris Wilson1c293ea2012-04-17 15:31:27 +01001989 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001990 struct drm_i915_gem_request *last_read_req;
1991 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001992 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001993 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07001994
Daniel Vetter778c3542010-05-13 11:49:44 +02001995 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001996 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001997
Daniel Vetter80075d42013-10-09 21:23:52 +02001998 /** References from framebuffers, locks out tiling changes. */
1999 unsigned long framebuffer_references;
2000
Eric Anholt280b7132009-03-12 16:56:27 -07002001 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002002 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002003
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002004 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002005 /** for phy allocated objects */
2006 struct drm_dma_handle *phys_handle;
2007
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002008 struct i915_gem_userptr {
2009 uintptr_t ptr;
2010 unsigned read_only :1;
2011 unsigned workers :4;
2012#define I915_GEM_USERPTR_MAX_WORKERS 15
2013
Chris Wilsonad46cb52014-08-07 14:20:40 +01002014 struct i915_mm_struct *mm;
2015 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002016 struct work_struct *work;
2017 } userptr;
2018 };
2019};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002020#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002021
Daniel Vettera071fa02014-06-18 23:28:09 +02002022void i915_gem_track_fb(struct drm_i915_gem_object *old,
2023 struct drm_i915_gem_object *new,
2024 unsigned frontbuffer_bits);
2025
Eric Anholt673a3942008-07-30 12:06:12 -07002026/**
2027 * Request queue structure.
2028 *
2029 * The request queue allows us to note sequence numbers that have been emitted
2030 * and may be associated with active buffers to be retired.
2031 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002032 * By keeping this list, we can avoid having to do questionable sequence
2033 * number comparisons on buffer last_read|write_seqno. It also allows an
2034 * emission time to be associated with the request for tracking how far ahead
2035 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002036 *
2037 * The requests are reference counted, so upon creation they should have an
2038 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002039 */
2040struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002041 struct kref ref;
2042
Zou Nan hai852835f2010-05-21 09:08:56 +08002043 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002044 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002045
Eric Anholt673a3942008-07-30 12:06:12 -07002046 /** GEM sequence number associated with this request. */
2047 uint32_t seqno;
2048
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002049 /** Position in the ringbuffer of the start of the request */
2050 u32 head;
2051
Nick Hoath72f95af2015-01-15 13:10:37 +00002052 /**
2053 * Position in the ringbuffer of the start of the postfix.
2054 * This is required to calculate the maximum available ringbuffer
2055 * space without overwriting the postfix.
2056 */
2057 u32 postfix;
2058
2059 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002060 u32 tail;
2061
Nick Hoathb3a38992015-02-19 16:30:47 +00002062 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002063 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002064 * Contexts are refcounted, so when this request is associated with a
2065 * context, we must increment the context's refcount, to guarantee that
2066 * it persists while any request is linked to it. Requests themselves
2067 * are also refcounted, so the request will only be freed when the last
2068 * reference to it is dismissed, and the code in
2069 * i915_gem_request_free() will then decrement the refcount on the
2070 * context.
2071 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002072 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002073 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002074
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002075 /** Batch buffer related to this request if any */
2076 struct drm_i915_gem_object *batch_obj;
2077
Eric Anholt673a3942008-07-30 12:06:12 -07002078 /** Time at which this request was emitted, in jiffies. */
2079 unsigned long emitted_jiffies;
2080
Eric Anholtb9624422009-06-03 07:27:35 +00002081 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002082 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002083
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002084 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002085 /** file_priv list entry for this request */
2086 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002087
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002088 /** process identifier submitting this request */
2089 struct pid *pid;
2090
John Harrison67e29372014-12-05 13:49:35 +00002091 uint32_t uniq;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002092
2093 /**
2094 * The ELSP only accepts two elements at a time, so we queue
2095 * context/tail pairs on a given queue (ring->execlist_queue) until the
2096 * hardware is available. The queue serves a double purpose: we also use
2097 * it to keep track of the up to 2 contexts currently in the hardware
2098 * (usually one in execution and the other queued up by the GPU): We
2099 * only remove elements from the head of the queue when the hardware
2100 * informs us that an element has been completed.
2101 *
2102 * All accesses to the queue are mediated by a spinlock
2103 * (ring->execlist_lock).
2104 */
2105
2106 /** Execlist link in the submission queue.*/
2107 struct list_head execlist_link;
2108
2109 /** Execlists no. of times this request has been sent to the ELSP */
2110 int elsp_submitted;
2111
Eric Anholt673a3942008-07-30 12:06:12 -07002112};
2113
John Harrisonabfe2622014-11-24 18:49:24 +00002114void i915_gem_request_free(struct kref *req_ref);
2115
John Harrisonb793a002014-11-24 18:49:25 +00002116static inline uint32_t
2117i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2118{
2119 return req ? req->seqno : 0;
2120}
2121
2122static inline struct intel_engine_cs *
2123i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2124{
2125 return req ? req->ring : NULL;
2126}
2127
John Harrisonabfe2622014-11-24 18:49:24 +00002128static inline void
2129i915_gem_request_reference(struct drm_i915_gem_request *req)
2130{
2131 kref_get(&req->ref);
2132}
2133
2134static inline void
2135i915_gem_request_unreference(struct drm_i915_gem_request *req)
2136{
Daniel Vetterf2458602014-11-26 10:26:05 +01002137 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002138 kref_put(&req->ref, i915_gem_request_free);
2139}
2140
2141static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2142 struct drm_i915_gem_request *src)
2143{
2144 if (src)
2145 i915_gem_request_reference(src);
2146
2147 if (*pdst)
2148 i915_gem_request_unreference(*pdst);
2149
2150 *pdst = src;
2151}
2152
John Harrison1b5a4332014-11-24 18:49:42 +00002153/*
2154 * XXX: i915_gem_request_completed should be here but currently needs the
2155 * definition of i915_seqno_passed() which is below. It will be moved in
2156 * a later patch when the call to i915_seqno_passed() is obsoleted...
2157 */
2158
Eric Anholt673a3942008-07-30 12:06:12 -07002159struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002160 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002161 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002162
Eric Anholt673a3942008-07-30 12:06:12 -07002163 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002164 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002165 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002166 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002167 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002168 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002169
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002170 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002171 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002172};
2173
Brad Volkin351e3db2014-02-18 10:15:46 -08002174/*
2175 * A command that requires special handling by the command parser.
2176 */
2177struct drm_i915_cmd_descriptor {
2178 /*
2179 * Flags describing how the command parser processes the command.
2180 *
2181 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2182 * a length mask if not set
2183 * CMD_DESC_SKIP: The command is allowed but does not follow the
2184 * standard length encoding for the opcode range in
2185 * which it falls
2186 * CMD_DESC_REJECT: The command is never allowed
2187 * CMD_DESC_REGISTER: The command should be checked against the
2188 * register whitelist for the appropriate ring
2189 * CMD_DESC_MASTER: The command is allowed if the submitting process
2190 * is the DRM master
2191 */
2192 u32 flags;
2193#define CMD_DESC_FIXED (1<<0)
2194#define CMD_DESC_SKIP (1<<1)
2195#define CMD_DESC_REJECT (1<<2)
2196#define CMD_DESC_REGISTER (1<<3)
2197#define CMD_DESC_BITMASK (1<<4)
2198#define CMD_DESC_MASTER (1<<5)
2199
2200 /*
2201 * The command's unique identification bits and the bitmask to get them.
2202 * This isn't strictly the opcode field as defined in the spec and may
2203 * also include type, subtype, and/or subop fields.
2204 */
2205 struct {
2206 u32 value;
2207 u32 mask;
2208 } cmd;
2209
2210 /*
2211 * The command's length. The command is either fixed length (i.e. does
2212 * not include a length field) or has a length field mask. The flag
2213 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2214 * a length mask. All command entries in a command table must include
2215 * length information.
2216 */
2217 union {
2218 u32 fixed;
2219 u32 mask;
2220 } length;
2221
2222 /*
2223 * Describes where to find a register address in the command to check
2224 * against the ring's register whitelist. Only valid if flags has the
2225 * CMD_DESC_REGISTER bit set.
2226 */
2227 struct {
2228 u32 offset;
2229 u32 mask;
2230 } reg;
2231
2232#define MAX_CMD_DESC_BITMASKS 3
2233 /*
2234 * Describes command checks where a particular dword is masked and
2235 * compared against an expected value. If the command does not match
2236 * the expected value, the parser rejects it. Only valid if flags has
2237 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2238 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002239 *
2240 * If the check specifies a non-zero condition_mask then the parser
2241 * only performs the check when the bits specified by condition_mask
2242 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002243 */
2244 struct {
2245 u32 offset;
2246 u32 mask;
2247 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002248 u32 condition_offset;
2249 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002250 } bits[MAX_CMD_DESC_BITMASKS];
2251};
2252
2253/*
2254 * A table of commands requiring special handling by the command parser.
2255 *
2256 * Each ring has an array of tables. Each table consists of an array of command
2257 * descriptors, which must be sorted with command opcodes in ascending order.
2258 */
2259struct drm_i915_cmd_table {
2260 const struct drm_i915_cmd_descriptor *table;
2261 int count;
2262};
2263
Chris Wilsondbbe9122014-08-09 19:18:43 +01002264/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002265#define __I915__(p) ({ \
2266 struct drm_i915_private *__p; \
2267 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2268 __p = (struct drm_i915_private *)p; \
2269 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2270 __p = to_i915((struct drm_device *)p); \
2271 else \
2272 BUILD_BUG(); \
2273 __p; \
2274})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002275#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002276#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002277#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002278
Chris Wilson87f1f462014-08-09 19:18:42 +01002279#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2280#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002281#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002282#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002283#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002284#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2285#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002286#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2287#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2288#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002289#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002290#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002291#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2292#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002293#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2294#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002295#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002296#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002297#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2298 INTEL_DEVID(dev) == 0x0152 || \
2299 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002300#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002301#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002302#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002303#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302304#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002305#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002306#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002307 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002308#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002309 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002310 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002311 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002312#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2313 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002314#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002315 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002316#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002317 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002318/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002319#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2320 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002321#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002322
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002323#define SKL_REVID_A0 (0x0)
2324#define SKL_REVID_B0 (0x1)
2325#define SKL_REVID_C0 (0x2)
2326#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002327#define SKL_REVID_E0 (0x4)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002328
Jesse Barnes85436692011-04-06 12:11:14 -07002329/*
2330 * The genX designation typically refers to the render engine, so render
2331 * capability related checks should use IS_GEN, while display and other checks
2332 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2333 * chips, etc.).
2334 */
Zou Nan haicae58522010-11-09 17:17:32 +08002335#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2336#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2337#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2338#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2339#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002340#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002341#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002342#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002343
Ben Widawsky73ae4782013-10-15 10:02:57 -07002344#define RENDER_RING (1<<RCS)
2345#define BSD_RING (1<<VCS)
2346#define BLT_RING (1<<BCS)
2347#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002348#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002349#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002350#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002351#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2352#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2353#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2354#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002355 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002356#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2357
Ben Widawsky254f9652012-06-04 14:42:42 -07002358#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002359#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002360#define USES_PPGTT(dev) (i915.enable_ppgtt)
2361#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002362
Chris Wilson05394f32010-11-08 19:18:58 +00002363#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002364#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2365
Daniel Vetterb45305f2012-12-17 16:21:27 +01002366/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2367#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002368/*
2369 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2370 * even when in MSI mode. This results in spurious interrupt warnings if the
2371 * legacy irq no. is shared with another device. The kernel then disables that
2372 * interrupt source and so prevents the other device from working properly.
2373 */
2374#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2375#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002376
Zou Nan haicae58522010-11-09 17:17:32 +08002377/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2378 * rows, which changed the alignment requirements and fence programming.
2379 */
2380#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2381 IS_I915GM(dev)))
2382#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2383#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2384#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002385#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2386#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002387
2388#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2389#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002390#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002391
Damien Lespiaudbf77862014-10-01 20:04:14 +01002392#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002393
Damien Lespiaudd93be52013-04-22 18:40:39 +01002394#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002395#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002396#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302397 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2398 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002399#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002400 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002401#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2402#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002403
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002404#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2405#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2406#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2407#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2408#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2409#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302410#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2411#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002412
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002413#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302414#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002415#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002416#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2417#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002418#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002419#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002420
Sonika Jindal5fafe292014-07-21 15:23:38 +05302421#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2422
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002423/* DPF == dynamic parity feature */
2424#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2425#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002426
Ben Widawskyc8735b02012-09-07 19:43:39 -07002427#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302428#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002429
Chris Wilson05394f32010-11-08 19:18:58 +00002430#include "i915_trace.h"
2431
Rob Clarkbaa70942013-08-02 13:27:49 -04002432extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002433extern int i915_max_ioctl;
2434
Imre Deakfc49b3d2014-10-23 19:23:27 +03002435extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2436extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002437
Jani Nikulad330a952014-01-21 11:24:25 +02002438/* i915_params.c */
2439struct i915_params {
2440 int modeset;
2441 int panel_ignore_lid;
2442 unsigned int powersave;
2443 int semaphores;
2444 unsigned int lvds_downclock;
2445 int lvds_channel_mode;
2446 int panel_use_ssc;
2447 int vbt_sdvo_panel_type;
2448 int enable_rc6;
2449 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002450 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002451 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002452 int enable_psr;
2453 unsigned int preliminary_hw_support;
2454 int disable_power_well;
2455 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002456 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002457 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002458 /* leave bools at the end to not create holes */
2459 bool enable_hangcheck;
2460 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002461 bool prefault_disable;
2462 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002463 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002464 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302465 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002466 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002467 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002468 bool nuclear_pageflip;
Jani Nikulad330a952014-01-21 11:24:25 +02002469};
2470extern struct i915_params i915 __read_mostly;
2471
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002473extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002474extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002475extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002476extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002477extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002478 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002479extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002480 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002481extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002482#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002483extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2484 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002485#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002486extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002487extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002488extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2489extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2490extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2491extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002492int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002493void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002494
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002496void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002497__printf(3, 4)
2498void i915_handle_error(struct drm_device *dev, bool wedged,
2499 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500
Daniel Vetterb9632912014-09-30 10:56:44 +02002501extern void intel_irq_init(struct drm_i915_private *dev_priv);
2502extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002503int intel_irq_install(struct drm_i915_private *dev_priv);
2504void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002505
2506extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002507extern void intel_uncore_early_sanitize(struct drm_device *dev,
2508 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002509extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002510extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002511extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002512extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002513const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002514void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002515 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002516void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002517 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002518void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002519static inline bool intel_vgpu_active(struct drm_device *dev)
2520{
2521 return to_i915(dev)->vgpu.active;
2522}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002523
Keith Packard7c463582008-11-04 02:03:27 -08002524void
Jani Nikula50227e12014-03-31 14:27:21 +03002525i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002526 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002527
2528void
Jani Nikula50227e12014-03-31 14:27:21 +03002529i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002530 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002531
Imre Deakf8b79e52014-03-04 19:23:07 +02002532void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2533void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002534void
2535ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2536void
2537ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2538void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2539 uint32_t interrupt_mask,
2540 uint32_t enabled_irq_mask);
2541#define ibx_enable_display_interrupt(dev_priv, bits) \
2542 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2543#define ibx_disable_display_interrupt(dev_priv, bits) \
2544 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002545
Eric Anholt673a3942008-07-30 12:06:12 -07002546/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002547int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2548 struct drm_file *file_priv);
2549int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2550 struct drm_file *file_priv);
2551int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2552 struct drm_file *file_priv);
2553int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2554 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002555int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2556 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002557int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2558 struct drm_file *file_priv);
2559int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2560 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002561void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2562 struct intel_engine_cs *ring);
2563void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2564 struct drm_file *file,
2565 struct intel_engine_cs *ring,
2566 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002567int i915_gem_ringbuffer_submission(struct drm_device *dev,
2568 struct drm_file *file,
2569 struct intel_engine_cs *ring,
2570 struct intel_context *ctx,
2571 struct drm_i915_gem_execbuffer2 *args,
2572 struct list_head *vmas,
2573 struct drm_i915_gem_object *batch_obj,
2574 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002575int i915_gem_execbuffer(struct drm_device *dev, void *data,
2576 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002577int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2578 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002579int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2580 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002581int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2582 struct drm_file *file);
2583int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2584 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002585int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2586 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002587int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2588 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002589int i915_gem_set_tiling(struct drm_device *dev, void *data,
2590 struct drm_file *file_priv);
2591int i915_gem_get_tiling(struct drm_device *dev, void *data,
2592 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002593int i915_gem_init_userptr(struct drm_device *dev);
2594int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2595 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002596int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2597 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002598int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2599 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002600void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002601unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2602 long target,
2603 unsigned flags);
2604#define I915_SHRINK_PURGEABLE 0x1
2605#define I915_SHRINK_UNBOUND 0x2
2606#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002607void *i915_gem_object_alloc(struct drm_device *dev);
2608void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002609void i915_gem_object_init(struct drm_i915_gem_object *obj,
2610 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002611struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2612 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002613void i915_init_vm(struct drm_i915_private *dev_priv,
2614 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002615void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002616void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002617
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002618#define PIN_MAPPABLE 0x1
2619#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002620#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002621#define PIN_OFFSET_BIAS 0x8
2622#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002623int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2624 struct i915_address_space *vm,
2625 uint32_t alignment,
2626 uint64_t flags,
2627 const struct i915_ggtt_view *view);
2628static inline
Chris Wilson20217462010-11-23 15:26:33 +00002629int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002630 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002631 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002632 uint64_t flags)
2633{
2634 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2635 &i915_ggtt_view_normal);
2636}
2637
2638int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2639 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002640int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002641int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002642void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002643void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002644
Brad Volkin4c914c02014-02-18 10:15:45 -08002645int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2646 int *needs_clflush);
2647
Chris Wilson37e680a2012-06-07 15:38:42 +01002648int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002649static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2650{
Imre Deak67d5a502013-02-18 19:28:02 +02002651 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002652
Imre Deak67d5a502013-02-18 19:28:02 +02002653 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002654 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002655
2656 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002657}
Chris Wilsona5570172012-09-04 21:02:54 +01002658static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2659{
2660 BUG_ON(obj->pages == NULL);
2661 obj->pages_pin_count++;
2662}
2663static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2664{
2665 BUG_ON(obj->pages_pin_count == 0);
2666 obj->pages_pin_count--;
2667}
2668
Chris Wilson54cf91d2010-11-25 18:00:26 +00002669int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002670int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002671 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002672void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002673 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002674int i915_gem_dumb_create(struct drm_file *file_priv,
2675 struct drm_device *dev,
2676 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002677int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2678 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002679/**
2680 * Returns true if seq1 is later than seq2.
2681 */
2682static inline bool
2683i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2684{
2685 return (int32_t)(seq1 - seq2) >= 0;
2686}
2687
John Harrison1b5a4332014-11-24 18:49:42 +00002688static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2689 bool lazy_coherency)
2690{
2691 u32 seqno;
2692
2693 BUG_ON(req == NULL);
2694
2695 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2696
2697 return i915_seqno_passed(seqno, req->seqno);
2698}
2699
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002700int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2701int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002702int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002703int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002704
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002705bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2706void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002707
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002708struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002709i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002710
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002711bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002712void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002713int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002714 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002715int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302716
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002717static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2718{
2719 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002720 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002721}
2722
2723static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2724{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002725 return atomic_read(&error->reset_counter) & I915_WEDGED;
2726}
2727
2728static inline u32 i915_reset_count(struct i915_gpu_error *error)
2729{
2730 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002731}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002732
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002733static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2734{
2735 return dev_priv->gpu_error.stop_rings == 0 ||
2736 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2737}
2738
2739static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2740{
2741 return dev_priv->gpu_error.stop_rings == 0 ||
2742 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2743}
2744
Chris Wilson069efc12010-09-30 16:53:18 +01002745void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002746bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002747int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002748int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002749int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002750int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002751int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002752void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002753void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002754int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002755int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002756int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002757 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002758 struct drm_i915_gem_object *batch_obj);
2759#define i915_add_request(ring) \
2760 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002761int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002762 unsigned reset_counter,
2763 bool interruptible,
2764 s64 *timeout,
2765 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002766int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002767int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002768int __must_check
2769i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2770 bool write);
2771int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002772i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2773int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002774i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2775 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002776 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002777void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002778int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002779 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002780int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002781void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002782
Chris Wilson467cffb2011-03-07 10:42:03 +00002783uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002784i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2785uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002786i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2787 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002788
Chris Wilsone4ffd172011-04-04 09:44:39 +01002789int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2790 enum i915_cache_level cache_level);
2791
Daniel Vetter1286ff72012-05-10 15:25:09 +02002792struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2793 struct dma_buf *dma_buf);
2794
2795struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2796 struct drm_gem_object *gem_obj, int flags);
2797
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002798void i915_gem_restore_fences(struct drm_device *dev);
2799
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002800unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2801 struct i915_address_space *vm,
2802 enum i915_ggtt_view_type view);
2803static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002804unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002805 struct i915_address_space *vm)
2806{
2807 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2808}
Ben Widawskya70a3142013-07-31 16:59:56 -07002809bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002810bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2811 struct i915_address_space *vm,
2812 enum i915_ggtt_view_type view);
2813static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002814bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002815 struct i915_address_space *vm)
2816{
2817 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2818}
2819
Ben Widawskya70a3142013-07-31 16:59:56 -07002820unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2821 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002822struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2823 struct i915_address_space *vm,
2824 const struct i915_ggtt_view *view);
2825static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002826struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002827 struct i915_address_space *vm)
2828{
2829 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2830}
2831
2832struct i915_vma *
2833i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2834 struct i915_address_space *vm,
2835 const struct i915_ggtt_view *view);
2836
2837static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002838struct i915_vma *
2839i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002840 struct i915_address_space *vm)
2841{
2842 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2843 &i915_ggtt_view_normal);
2844}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002845
2846struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002847static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2848 struct i915_vma *vma;
2849 list_for_each_entry(vma, &obj->vma_list, vma_link)
2850 if (vma->pin_count > 0)
2851 return true;
2852 return false;
2853}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002854
Ben Widawskya70a3142013-07-31 16:59:56 -07002855/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002856#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002857 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2858static inline bool i915_is_ggtt(struct i915_address_space *vm)
2859{
2860 struct i915_address_space *ggtt =
2861 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2862 return vm == ggtt;
2863}
2864
Daniel Vetter841cd772014-08-06 15:04:48 +02002865static inline struct i915_hw_ppgtt *
2866i915_vm_to_ppgtt(struct i915_address_space *vm)
2867{
2868 WARN_ON(i915_is_ggtt(vm));
2869
2870 return container_of(vm, struct i915_hw_ppgtt, base);
2871}
2872
2873
Ben Widawskya70a3142013-07-31 16:59:56 -07002874static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2875{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002876 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002877}
2878
2879static inline unsigned long
2880i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2881{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002882 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002883}
2884
2885static inline unsigned long
2886i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2887{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002888 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002889}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002890
2891static inline int __must_check
2892i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2893 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002894 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002895{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002896 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2897 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002898}
Ben Widawskya70a3142013-07-31 16:59:56 -07002899
Daniel Vetterb2871102014-02-14 14:01:19 +01002900static inline int
2901i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2902{
2903 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2904}
2905
2906void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2907
Ben Widawsky254f9652012-06-04 14:42:42 -07002908/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002909int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002910void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002911void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002912int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002913int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002914void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002915int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002916 struct intel_context *to);
2917struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002918i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002919void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002920struct drm_i915_gem_object *
2921i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002922static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002923{
Chris Wilson691e6412014-04-09 09:07:36 +01002924 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002925}
2926
Oscar Mateo273497e2014-05-22 14:13:37 +01002927static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002928{
Chris Wilson691e6412014-04-09 09:07:36 +01002929 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002930}
2931
Oscar Mateo273497e2014-05-22 14:13:37 +01002932static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002933{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002934 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002935}
2936
Ben Widawsky84624812012-06-04 14:42:54 -07002937int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2938 struct drm_file *file);
2939int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2940 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08002941int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2942 struct drm_file *file_priv);
2943int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2944 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002945
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002946/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002947int __must_check i915_gem_evict_something(struct drm_device *dev,
2948 struct i915_address_space *vm,
2949 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002950 unsigned alignment,
2951 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002952 unsigned long start,
2953 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002954 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002955int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002956int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002957
Ben Widawsky0260c422014-03-22 22:47:21 -07002958/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002959static inline void i915_gem_chipset_flush(struct drm_device *dev)
2960{
Chris Wilson05394f32010-11-08 19:18:58 +00002961 if (INTEL_INFO(dev)->gen < 6)
2962 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002963}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002964
Chris Wilson9797fbf2012-04-24 15:47:39 +01002965/* i915_gem_stolen.c */
2966int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002967int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002968void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002969void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002970struct drm_i915_gem_object *
2971i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002972struct drm_i915_gem_object *
2973i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2974 u32 stolen_offset,
2975 u32 gtt_offset,
2976 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002977
Eric Anholt673a3942008-07-30 12:06:12 -07002978/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002979static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002980{
Jani Nikula50227e12014-03-31 14:27:21 +03002981 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002982
2983 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2984 obj->tiling_mode != I915_TILING_NONE;
2985}
2986
Eric Anholt673a3942008-07-30 12:06:12 -07002987void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002988void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2989void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002990
2991/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002992#if WATCH_LISTS
2993int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002994#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002995#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002996#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002997
Ben Gamari20172632009-02-17 20:08:50 -05002998/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002999int i915_debugfs_init(struct drm_minor *minor);
3000void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003001#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01003002void intel_display_crc_init(struct drm_device *dev);
3003#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003004static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003005#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003006
3007/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003008__printf(2, 3)
3009void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003010int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3011 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003012int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003013 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003014 size_t count, loff_t pos);
3015static inline void i915_error_state_buf_release(
3016 struct drm_i915_error_state_buf *eb)
3017{
3018 kfree(eb->buf);
3019}
Mika Kuoppala58174462014-02-25 17:11:26 +02003020void i915_capture_error_state(struct drm_device *dev, bool wedge,
3021 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003022void i915_error_state_get(struct drm_device *dev,
3023 struct i915_error_state_file_priv *error_priv);
3024void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3025void i915_destroy_error_state(struct drm_device *dev);
3026
3027void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003028const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003029
Brad Volkin493018d2014-12-11 12:13:08 -08003030/* i915_gem_batch_pool.c */
3031void i915_gem_batch_pool_init(struct drm_device *dev,
3032 struct i915_gem_batch_pool *pool);
3033void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3034struct drm_i915_gem_object*
3035i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3036
Brad Volkin351e3db2014-02-18 10:15:46 -08003037/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003038int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003039int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3040void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3041bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3042int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003043 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003044 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003045 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003046 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003047 bool is_master);
3048
Jesse Barnes317c35d2008-08-25 15:11:06 -07003049/* i915_suspend.c */
3050extern int i915_save_state(struct drm_device *dev);
3051extern int i915_restore_state(struct drm_device *dev);
3052
Ben Widawsky0136db582012-04-10 21:17:01 -07003053/* i915_sysfs.c */
3054void i915_setup_sysfs(struct drm_device *dev_priv);
3055void i915_teardown_sysfs(struct drm_device *dev_priv);
3056
Chris Wilsonf899fc62010-07-20 15:44:45 -07003057/* intel_i2c.c */
3058extern int intel_setup_gmbus(struct drm_device *dev);
3059extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003060static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003061{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08003062 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003063}
3064
3065extern struct i2c_adapter *intel_gmbus_get_adapter(
3066 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01003067extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3068extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003069static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003070{
3071 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3072}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003073extern void intel_i2c_reset(struct drm_device *dev);
3074
Chris Wilson3b617962010-08-24 09:02:58 +01003075/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003076#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003077extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003078extern void intel_opregion_init(struct drm_device *dev);
3079extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003080extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003081extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3082 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003083extern int intel_opregion_notify_adapter(struct drm_device *dev,
3084 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003085#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003086static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003087static inline void intel_opregion_init(struct drm_device *dev) { return; }
3088static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003089static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003090static inline int
3091intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3092{
3093 return 0;
3094}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003095static inline int
3096intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3097{
3098 return 0;
3099}
Len Brown65e082c2008-10-24 17:18:10 -04003100#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003101
Jesse Barnes723bfd72010-10-07 16:01:13 -07003102/* intel_acpi.c */
3103#ifdef CONFIG_ACPI
3104extern void intel_register_dsm_handler(void);
3105extern void intel_unregister_dsm_handler(void);
3106#else
3107static inline void intel_register_dsm_handler(void) { return; }
3108static inline void intel_unregister_dsm_handler(void) { return; }
3109#endif /* CONFIG_ACPI */
3110
Jesse Barnes79e53942008-11-07 14:24:08 -08003111/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003112extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003113extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003114extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003115extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003116extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003117extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003118extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3119 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003120extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003121extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003122extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003123extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003124extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003125extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3126 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003127extern void intel_detect_pch(struct drm_device *dev);
3128extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003129extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003130
Ben Widawsky2911a352012-04-05 14:47:36 -07003131extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003132int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3133 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003134int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3135 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003136
Chris Wilson6ef3d422010-08-04 20:26:07 +01003137/* overlay */
3138extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003139extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3140 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003141
3142extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003143extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003144 struct drm_device *dev,
3145 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003146
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003147int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3148int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003149
3150/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303151u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3152void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003153u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003154u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3155void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3156u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3157void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3158u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3159void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003160u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3161void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003162u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3163void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003164u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3165void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003166u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3167 enum intel_sbi_destination destination);
3168void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3169 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303170u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3171void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003172
Ville Syrjälä616bc822015-01-23 21:04:25 +02003173int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3174int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303175
Ben Widawsky0b274482013-10-04 21:22:51 -07003176#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3177#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003178
Ben Widawsky0b274482013-10-04 21:22:51 -07003179#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3180#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3181#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3182#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003183
Ben Widawsky0b274482013-10-04 21:22:51 -07003184#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3185#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3186#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3187#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003188
Chris Wilson698b3132014-03-21 13:16:43 +00003189/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3190 * will be implemented using 2 32-bit writes in an arbitrary order with
3191 * an arbitrary delay between them. This can cause the hardware to
3192 * act upon the intermediate value, possibly leading to corruption and
3193 * machine death. You have been warned.
3194 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003195#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3196#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003197
Chris Wilson50877442014-03-21 12:41:53 +00003198#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3199 u32 upper = I915_READ(upper_reg); \
3200 u32 lower = I915_READ(lower_reg); \
3201 u32 tmp = I915_READ(upper_reg); \
3202 if (upper != tmp) { \
3203 upper = tmp; \
3204 lower = I915_READ(lower_reg); \
3205 WARN_ON(I915_READ(upper_reg) != upper); \
3206 } \
3207 (u64)upper << 32 | lower; })
3208
Zou Nan haicae58522010-11-09 17:17:32 +08003209#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3210#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3211
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003212/* "Broadcast RGB" property */
3213#define INTEL_BROADCAST_RGB_AUTO 0
3214#define INTEL_BROADCAST_RGB_FULL 1
3215#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003216
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003217static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3218{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303219 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003220 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303221 else if (INTEL_INFO(dev)->gen >= 5)
3222 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003223 else
3224 return VGACNTRL;
3225}
3226
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003227static inline void __user *to_user_ptr(u64 address)
3228{
3229 return (void __user *)(uintptr_t)address;
3230}
3231
Imre Deakdf977292013-05-21 20:03:17 +03003232static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3233{
3234 unsigned long j = msecs_to_jiffies(m);
3235
3236 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3237}
3238
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003239static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3240{
3241 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3242}
3243
Imre Deakdf977292013-05-21 20:03:17 +03003244static inline unsigned long
3245timespec_to_jiffies_timeout(const struct timespec *value)
3246{
3247 unsigned long j = timespec_to_jiffies(value);
3248
3249 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3250}
3251
Paulo Zanonidce56b32013-12-19 14:29:40 -02003252/*
3253 * If you need to wait X milliseconds between events A and B, but event B
3254 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3255 * when event A happened, then just before event B you call this function and
3256 * pass the timestamp as the first argument, and X as the second argument.
3257 */
3258static inline void
3259wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3260{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003261 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003262
3263 /*
3264 * Don't re-read the value of "jiffies" every time since it may change
3265 * behind our back and break the math.
3266 */
3267 tmp_jiffies = jiffies;
3268 target_jiffies = timestamp_jiffies +
3269 msecs_to_jiffies_timeout(to_wait_ms);
3270
3271 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003272 remaining_jiffies = target_jiffies - tmp_jiffies;
3273 while (remaining_jiffies)
3274 remaining_jiffies =
3275 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003276 }
3277}
3278
John Harrison581c26e82014-11-24 18:49:39 +00003279static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3280 struct drm_i915_gem_request *req)
3281{
3282 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3283 i915_gem_request_assign(&ring->trace_irq_req, req);
3284}
3285
Linus Torvalds1da177e2005-04-16 15:20:36 -07003286#endif