blob: a7a52eb278330d9b65a28cdfbef873cf65e65556 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000265 MaskingConstraint, NoItinerary, IsCommutable,
266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Ayman Musa6e670cf2017-02-23 07:24:21 +0000268// Similar to AVX512_maskable_common, but with scalar types.
269multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
270 dag Outs,
271 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
272 string OpcodeStr,
273 string AttSrcAsm, string IntelSrcAsm,
274 SDNode Select = vselect,
275 string MaskingConstraint = "",
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0,
278 bit IsKCommutable = 0> :
279 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
280 AttSrcAsm, IntelSrcAsm,
281 [], [], [],
282 MaskingConstraint, NoItinerary, IsCommutable,
283 IsKCommutable>;
284
Adam Nemet2e91ee52014-08-14 17:13:19 +0000285// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000286// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000287// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000288multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
289 dag Outs, dag Ins, string OpcodeStr,
290 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000291 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000292 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsCommutable = 0, bit IsKCommutable = 0,
294 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000295 AVX512_maskable_common<O, F, _, Outs, Ins,
296 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
297 !con((ins _.KRCWM:$mask), Ins),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000299 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000300 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000301
302// This multiclass generates the unconditional/non-masking, the masking and
303// the zero-masking variant of the scalar instruction.
304multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
305 dag Outs, dag Ins, string OpcodeStr,
306 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000307 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000308 InstrItinClass itin = NoItinerary,
309 bit IsCommutable = 0> :
310 AVX512_maskable_common<O, F, _, Outs, Ins,
311 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
312 !con((ins _.KRCWM:$mask), Ins),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
315 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000318// ($src1) is already tied to $dst so we just use that for the preserved
319// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
320// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000321multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
322 dag Outs, dag NonTiedIns, string OpcodeStr,
323 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000324 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000325 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000326 AVX512_maskable_common<O, F, _, Outs,
327 !con((ins _.RC:$src1), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
329 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
330 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000331 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
332 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Igor Breger15820b02015-07-01 13:24:28 +0000334multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
335 dag Outs, dag NonTiedIns, string OpcodeStr,
336 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000337 dag RHS, bit IsCommutable = 0,
338 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000339 AVX512_maskable_common<O, F, _, Outs,
340 !con((ins _.RC:$src1), NonTiedIns),
341 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
342 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
343 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000344 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000345 X86selects, "", NoItinerary, IsCommutable,
346 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000432// no instruction is needed for the conversion.
433def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
434def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
435def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
436def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
437def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
438def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
439def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
440def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
441def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
442def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
443def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
444def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
445def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
446def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
447def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
448def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
449def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
450def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
451def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
452def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
453def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
454def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
455def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
456def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
457def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
458def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
459def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
460def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
461def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
462def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
463def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464
Craig Topper9d9251b2016-05-08 20:10:20 +0000465// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
466// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
467// swizzled by ExecutionDepsFix to pxor.
468// We set canFoldAsLoad because this can be converted to a constant-pool
469// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000471 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000473 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000474def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
475 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000476}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000477
Craig Topper6393afc2017-01-09 02:44:34 +0000478// Alias instructions that allow VPTERNLOG to be used with a mask to create
479// a mix of all ones and all zeros elements. This is done this way to force
480// the same register to be used as input for all three sources.
481let isPseudo = 1, Predicates = [HasAVX512] in {
482def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
483 (ins VK16WM:$mask), "",
484 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
485 (v16i32 immAllOnesV),
486 (v16i32 immAllZerosV)))]>;
487def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
488 (ins VK8WM:$mask), "",
489 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
490 (bc_v8i64 (v16i32 immAllOnesV)),
491 (bc_v8i64 (v16i32 immAllZerosV))))]>;
492}
493
Craig Toppere5ce84a2016-05-08 21:33:53 +0000494let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000495 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000496def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
497 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
498def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
499 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
500}
501
Craig Topperadd9cc62016-12-18 06:23:14 +0000502// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
503// This is expanded by ExpandPostRAPseudos.
504let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000505 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000506 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
507 [(set FR32X:$dst, fp32imm0)]>;
508 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
509 [(set FR64X:$dst, fpimm0)]>;
510}
511
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000512//===----------------------------------------------------------------------===//
513// AVX-512 - VECTOR INSERT
514//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
516 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000517 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000519 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000520 "vinsert" # From.EltTypeName # "x" # From.NumElts,
521 "$src3, $src2, $src1", "$src1, $src2, $src3",
522 (vinsert_insert:$src3 (To.VT To.RC:$src1),
523 (From.VT From.RC:$src2),
524 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000527 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000528 "vinsert" # From.EltTypeName # "x" # From.NumElts,
529 "$src3, $src2, $src1", "$src1, $src2, $src3",
530 (vinsert_insert:$src3 (To.VT To.RC:$src1),
531 (From.VT (bitconvert (From.LdFrag addr:$src2))),
532 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
533 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000534 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000535}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000536
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
538 X86VectorVTInfo To, PatFrag vinsert_insert,
539 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
540 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000541 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000542 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
543 (To.VT (!cast<Instruction>(InstrStr#"rr")
544 To.RC:$src1, From.RC:$src2,
545 (INSERT_get_vinsert_imm To.RC:$ins)))>;
546
547 def : Pat<(vinsert_insert:$ins
548 (To.VT To.RC:$src1),
549 (From.VT (bitconvert (From.LdFrag addr:$src2))),
550 (iPTR imm)),
551 (To.VT (!cast<Instruction>(InstrStr#"rm")
552 To.RC:$src1, addr:$src2,
553 (INSERT_get_vinsert_imm To.RC:$ins)))>;
554 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555}
556
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000557multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
558 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559
560 let Predicates = [HasVLX] in
561 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
562 X86VectorVTInfo< 4, EltVT32, VR128X>,
563 X86VectorVTInfo< 8, EltVT32, VR256X>,
564 vinsert128_insert>, EVEX_V256;
565
566 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000567 X86VectorVTInfo< 4, EltVT32, VR128X>,
568 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 vinsert128_insert>, EVEX_V512;
570
571 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000572 X86VectorVTInfo< 4, EltVT64, VR256X>,
573 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574 vinsert256_insert>, VEX_W, EVEX_V512;
575
576 let Predicates = [HasVLX, HasDQI] in
577 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
578 X86VectorVTInfo< 2, EltVT64, VR128X>,
579 X86VectorVTInfo< 4, EltVT64, VR256X>,
580 vinsert128_insert>, VEX_W, EVEX_V256;
581
582 let Predicates = [HasDQI] in {
583 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
584 X86VectorVTInfo< 2, EltVT64, VR128X>,
585 X86VectorVTInfo< 8, EltVT64, VR512>,
586 vinsert128_insert>, VEX_W, EVEX_V512;
587
588 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
589 X86VectorVTInfo< 8, EltVT32, VR256X>,
590 X86VectorVTInfo<16, EltVT32, VR512>,
591 vinsert256_insert>, EVEX_V512;
592 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000593}
594
Adam Nemet4e2ef472014-10-02 23:18:28 +0000595defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
596defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598// Codegen pattern with the alternative types,
599// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
600defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
601 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
602defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
603 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
604
605defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
609
610defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
611 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
612defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
613 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
614
615// Codegen pattern with the alternative types insert VEC128 into VEC256
616defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
617 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
618defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
619 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
620// Codegen pattern with the alternative types insert VEC128 into VEC512
621defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
622 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
623defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
624 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
625// Codegen pattern with the alternative types insert VEC256 into VEC512
626defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
627 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
628defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
629 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
630
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000632let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000633def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000634 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000635 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000636 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000637 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000638def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000639 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000640 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000641 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
643 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000644}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000645
646//===----------------------------------------------------------------------===//
647// AVX-512 VECTOR EXTRACT
648//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000649
Igor Breger7f69a992015-09-10 12:54:54 +0000650multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000651 X86VectorVTInfo From, X86VectorVTInfo To,
652 PatFrag vextract_extract,
653 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000654
655 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
656 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
657 // vextract_extract), we interesting only in patterns without mask,
658 // intrinsics pattern match generated bellow.
659 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000660 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000661 "vextract" # To.EltTypeName # "x" # To.NumElts,
662 "$idx, $src1", "$src1, $idx",
663 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
664 (iPTR imm)))]>,
665 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000666 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000667 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000668 "vextract" # To.EltTypeName # "x" # To.NumElts #
669 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
670 [(store (To.VT (vextract_extract:$idx
671 (From.VT From.RC:$src1), (iPTR imm))),
672 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000673
Craig Toppere1cac152016-06-07 07:27:54 +0000674 let mayStore = 1, hasSideEffects = 0 in
675 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
676 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000677 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000678 "vextract" # To.EltTypeName # "x" # To.NumElts #
679 "\t{$idx, $src1, $dst {${mask}}|"
680 "$dst {${mask}}, $src1, $idx}",
681 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000682 }
Renato Golindb7ea862015-09-09 19:44:40 +0000683
Craig Topperd4e58072016-10-31 05:55:57 +0000684 def : Pat<(To.VT (vselect To.KRCWM:$mask,
685 (vextract_extract:$ext (From.VT From.RC:$src1),
686 (iPTR imm)),
687 To.RC:$src0)),
688 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
689 From.ZSuffix # "rrk")
690 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
691 (EXTRACT_get_vextract_imm To.RC:$ext))>;
692
693 def : Pat<(To.VT (vselect To.KRCWM:$mask,
694 (vextract_extract:$ext (From.VT From.RC:$src1),
695 (iPTR imm)),
696 To.ImmAllZerosV)),
697 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
698 From.ZSuffix # "rrkz")
699 To.KRCWM:$mask, From.RC:$src1,
700 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000701}
702
Igor Bregerdefab3c2015-10-08 12:55:01 +0000703// Codegen pattern for the alternative types
704multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
705 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000706 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000707 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
709 (To.VT (!cast<Instruction>(InstrStr#"rr")
710 From.RC:$src1,
711 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000712 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
713 (iPTR imm))), addr:$dst),
714 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
715 (EXTRACT_get_vextract_imm To.RC:$ext))>;
716 }
Igor Breger7f69a992015-09-10 12:54:54 +0000717}
718
719multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000720 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000722 X86VectorVTInfo<16, EltVT32, VR512>,
723 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000724 vextract128_extract,
725 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000728 X86VectorVTInfo< 8, EltVT64, VR512>,
729 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000730 vextract256_extract,
731 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000732 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
733 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000735 X86VectorVTInfo< 8, EltVT32, VR256X>,
736 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000737 vextract128_extract,
738 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000739 EVEX_V256, EVEX_CD8<32, CD8VT4>;
740 let Predicates = [HasVLX, HasDQI] in
741 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
742 X86VectorVTInfo< 4, EltVT64, VR256X>,
743 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000744 vextract128_extract,
745 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000746 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
747 let Predicates = [HasDQI] in {
748 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
749 X86VectorVTInfo< 8, EltVT64, VR512>,
750 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000751 vextract128_extract,
752 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000753 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
754 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
755 X86VectorVTInfo<16, EltVT32, VR512>,
756 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000757 vextract256_extract,
758 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000759 EVEX_V512, EVEX_CD8<32, CD8VT8>;
760 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000761}
762
Adam Nemet55536c62014-09-25 23:48:45 +0000763defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
764defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
Igor Bregerdefab3c2015-10-08 12:55:01 +0000766// extract_subvector codegen patterns with the alternative types.
767// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
768defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
772
773defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000774 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
777
778defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
779 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
780defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
781 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
782
Craig Topper08a68572016-05-21 22:50:04 +0000783// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000784defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
785 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
786defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
787 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
788
789// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000790defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
791 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
792defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
793 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
794// Codegen pattern with the alternative types extract VEC256 from VEC512
795defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
796 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
797defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
798 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
799
Craig Topper5f3fef82016-05-22 07:40:58 +0000800// A 128-bit subvector extract from the first 256-bit vector position
801// is a subregister copy that needs no instruction.
802def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
803 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
804def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
805 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
806def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
807 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
808def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
809 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
810def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
811 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
812def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
813 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
814
815// A 256-bit subvector extract from the first 256-bit vector position
816// is a subregister copy that needs no instruction.
817def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
818 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
819def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
820 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
821def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
822 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
823def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
824 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
825def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
826 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
827def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
828 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
829
830let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000831// A 128-bit subvector insert to the first 512-bit vector position
832// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000833def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
834 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
835def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
836 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
837def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
838 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
839def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
840 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
841def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
842 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
843def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
844 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000845
Craig Topper5f3fef82016-05-22 07:40:58 +0000846// A 256-bit subvector insert to the first 512-bit vector position
847// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000848def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000850def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000852def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000854def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000855 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000856def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000857 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000858def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000859 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000860}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861
862// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000863def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000864 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000865 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000866 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
867 EVEX;
868
Craig Topper03b849e2016-05-21 22:50:11 +0000869def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000870 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000871 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000873 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000874
875//===---------------------------------------------------------------------===//
876// AVX-512 BROADCAST
877//---
Igor Breger131008f2016-05-01 08:40:00 +0000878// broadcast with a scalar argument.
879multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
880 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000881 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
882 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
883 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
884 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
885 (X86VBroadcast SrcInfo.FRC:$src),
886 DestInfo.RC:$src0)),
887 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
888 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
889 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
890 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
891 (X86VBroadcast SrcInfo.FRC:$src),
892 DestInfo.ImmAllZerosV)),
893 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
894 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000895}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000896
Igor Breger21296d22015-10-20 11:56:42 +0000897multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
898 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000899 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000900 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
901 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
902 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
903 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000904 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000905 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000906 (DestInfo.VT (X86VBroadcast
907 (SrcInfo.ScalarLdFrag addr:$src)))>,
908 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000909 }
Craig Toppere1cac152016-06-07 07:27:54 +0000910
Craig Topper80934372016-07-16 03:42:59 +0000911 def : Pat<(DestInfo.VT (X86VBroadcast
912 (SrcInfo.VT (scalar_to_vector
913 (SrcInfo.ScalarLdFrag addr:$src))))),
914 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000915 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
916 (X86VBroadcast
917 (SrcInfo.VT (scalar_to_vector
918 (SrcInfo.ScalarLdFrag addr:$src)))),
919 DestInfo.RC:$src0)),
920 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
921 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000922 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
923 (X86VBroadcast
924 (SrcInfo.VT (scalar_to_vector
925 (SrcInfo.ScalarLdFrag addr:$src)))),
926 DestInfo.ImmAllZerosV)),
927 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
928 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000930
Craig Topper80934372016-07-16 03:42:59 +0000931multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000932 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000933 let Predicates = [HasAVX512] in
934 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
935 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
936 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000937
938 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000939 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000940 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000941 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000942 }
943}
944
Craig Topper80934372016-07-16 03:42:59 +0000945multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
946 AVX512VLVectorVTInfo _> {
947 let Predicates = [HasAVX512] in
948 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
949 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
950 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951
Craig Topper80934372016-07-16 03:42:59 +0000952 let Predicates = [HasVLX] in {
953 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
954 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
955 EVEX_V256;
956 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
957 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
958 EVEX_V128;
959 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960}
Craig Topper80934372016-07-16 03:42:59 +0000961defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
962 avx512vl_f32_info>;
963defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
964 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000965
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000966def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000967 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000968def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000969 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000970
Robert Khasanovcbc57032014-12-09 16:38:41 +0000971multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000972 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +0000974 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +0000975 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000976 (ins SrcRC:$src),
977 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +0000978 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979}
980
Robert Khasanovcbc57032014-12-09 16:38:41 +0000981multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000982 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000983 RegisterClass SrcRC, Predicate prd> {
984 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +0000985 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000986 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000987 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
988 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000989 }
990}
991
Igor Breger0aeda372016-02-07 08:30:50 +0000992let isCodeGenOnly = 1 in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000993defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
994 X86VBroadcast, GR8, HasBWI>;
995defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
996 X86VBroadcast, GR16, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000997}
998let isAsmParserOnly = 1 in {
999 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
Craig Topper49ba3f52017-02-26 06:45:48 +00001000 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +00001001 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Craig Topper49ba3f52017-02-26 06:45:48 +00001002 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +00001003}
Craig Topper49ba3f52017-02-26 06:45:48 +00001004defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1005 X86VBroadcast, GR32, HasAVX512>;
1006defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1007 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001008
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001010 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001011def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001012 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001013
Igor Breger21296d22015-10-20 11:56:42 +00001014// Provide aliases for broadcast from the same register class that
1015// automatically does the extract.
1016multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1017 X86VectorVTInfo SrcInfo> {
1018 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1019 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1020 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1021}
1022
1023multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1024 AVX512VLVectorVTInfo _, Predicate prd> {
1025 let Predicates = [prd] in {
1026 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1027 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1028 EVEX_V512;
1029 // Defined separately to avoid redefinition.
1030 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1031 }
1032 let Predicates = [prd, HasVLX] in {
1033 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1034 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1035 EVEX_V256;
1036 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1037 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001038 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001039}
1040
Igor Breger21296d22015-10-20 11:56:42 +00001041defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1042 avx512vl_i8_info, HasBWI>;
1043defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1044 avx512vl_i16_info, HasBWI>;
1045defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1046 avx512vl_i32_info, HasAVX512>;
1047defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1048 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001049
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001050multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1051 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001052 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001053 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1054 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001055 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001056 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001057}
1058
Simon Pilgrim79195582017-02-21 16:41:44 +00001059let Predicates = [HasAVX512] in {
1060 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1061 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1062 (VPBROADCASTQZm addr:$src)>;
1063}
1064
Craig Topperbe351ee2016-10-01 06:01:23 +00001065let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001066 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1067 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1068 (VPBROADCASTQZ128m addr:$src)>;
1069 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1070 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001071 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1072 // This means we'll encounter truncated i32 loads; match that here.
1073 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1074 (VPBROADCASTWZ128m addr:$src)>;
1075 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1076 (VPBROADCASTWZ256m addr:$src)>;
1077 def : Pat<(v8i16 (X86VBroadcast
1078 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1079 (VPBROADCASTWZ128m addr:$src)>;
1080 def : Pat<(v16i16 (X86VBroadcast
1081 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1082 (VPBROADCASTWZ256m addr:$src)>;
1083}
1084
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001085//===----------------------------------------------------------------------===//
1086// AVX-512 BROADCAST SUBVECTORS
1087//
1088
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001089defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1090 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001091 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001092defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1093 v16f32_info, v4f32x_info>,
1094 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1095defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1096 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001097 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001098defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1099 v8f64_info, v4f64x_info>, VEX_W,
1100 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1101
Craig Topper715ad7f2016-10-16 23:29:51 +00001102let Predicates = [HasAVX512] in {
1103def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1104 (VBROADCASTI64X4rm addr:$src)>;
1105def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1106 (VBROADCASTI64X4rm addr:$src)>;
1107
1108// Provide fallback in case the load node that is used in the patterns above
1109// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001110def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1111 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001112 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001113def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1114 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001115 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001116def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1117 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1118 (v16i16 VR256X:$src), 1)>;
1119def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1120 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1121 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001122
1123def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1124 (VBROADCASTI32X4rm addr:$src)>;
1125def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1126 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001127}
1128
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001129let Predicates = [HasVLX] in {
1130defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1131 v8i32x_info, v4i32x_info>,
1132 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1133defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1134 v8f32x_info, v4f32x_info>,
1135 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001136
1137def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1138 (VBROADCASTI32X4Z256rm addr:$src)>;
1139def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1140 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001141
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001142// Provide fallback in case the load node that is used in the patterns above
1143// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001144def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001145 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001146 (v4f32 VR128X:$src), 1)>;
1147def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001148 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001149 (v4i32 VR128X:$src), 1)>;
1150def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001151 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001152 (v8i16 VR128X:$src), 1)>;
1153def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001154 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001156}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001157
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001158let Predicates = [HasVLX, HasDQI] in {
1159defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1160 v4i64x_info, v2i64x_info>, VEX_W,
1161 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1162defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1163 v4f64x_info, v2f64x_info>, VEX_W,
1164 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001165
1166// Provide fallback in case the load node that is used in the patterns above
1167// is used by additional users, which prevents the pattern selection.
1168def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1169 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1170 (v2f64 VR128X:$src), 1)>;
1171def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1172 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1173 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001174}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001175
1176let Predicates = [HasVLX, NoDQI] in {
1177def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1178 (VBROADCASTF32X4Z256rm addr:$src)>;
1179def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1180 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001181
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001182// Provide fallback in case the load node that is used in the patterns above
1183// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001184def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001185 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001186 (v2f64 VR128X:$src), 1)>;
1187def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001188 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1189 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001190}
1191
Craig Topper715ad7f2016-10-16 23:29:51 +00001192let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001193def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1194 (VBROADCASTF32X4rm addr:$src)>;
1195def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1196 (VBROADCASTI32X4rm addr:$src)>;
1197
Craig Topper715ad7f2016-10-16 23:29:51 +00001198def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1199 (VBROADCASTF64X4rm addr:$src)>;
1200def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1201 (VBROADCASTI64X4rm addr:$src)>;
1202
1203// Provide fallback in case the load node that is used in the patterns above
1204// is used by additional users, which prevents the pattern selection.
1205def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1206 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1207 (v8f32 VR256X:$src), 1)>;
1208def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1209 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1210 (v8i32 VR256X:$src), 1)>;
1211}
1212
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001213let Predicates = [HasDQI] in {
1214defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1215 v8i64_info, v2i64x_info>, VEX_W,
1216 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1217defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1218 v16i32_info, v8i32x_info>,
1219 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1220defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1221 v8f64_info, v2f64x_info>, VEX_W,
1222 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1223defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1224 v16f32_info, v8f32x_info>,
1225 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001226
1227// Provide fallback in case the load node that is used in the patterns above
1228// is used by additional users, which prevents the pattern selection.
1229def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1230 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1231 (v8f32 VR256X:$src), 1)>;
1232def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1233 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1234 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001235}
Adam Nemet73f72e12014-06-27 00:43:38 +00001236
Igor Bregerfa798a92015-11-02 07:39:36 +00001237multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001238 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001239 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001240 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001241 EVEX_V512;
1242 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001243 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001244 EVEX_V256;
1245}
1246
1247multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001248 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1249 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001250
1251 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001252 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1253 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001254}
1255
Craig Topper51e052f2016-10-15 16:26:02 +00001256defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1257 avx512vl_i32_info, avx512vl_i64_info>;
1258defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1259 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001260
Craig Topper52317e82017-01-15 05:47:45 +00001261let Predicates = [HasVLX] in {
1262def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1263 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1264def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1265 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1266}
1267
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001268def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001269 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001270def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1271 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1272
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001273def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001274 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001275def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1276 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001277
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001278//===----------------------------------------------------------------------===//
1279// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1280//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001281multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1282 X86VectorVTInfo _, RegisterClass KRC> {
1283 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001284 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001285 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001286}
1287
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001288multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001289 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1290 let Predicates = [HasCDI] in
1291 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1292 let Predicates = [HasCDI, HasVLX] in {
1293 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1294 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1295 }
1296}
1297
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001298defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001299 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001300defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001301 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001302
1303//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001304// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001305multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001306let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001307 // The index operand in the pattern should really be an integer type. However,
1308 // if we do that and it happens to come from a bitcast, then it becomes
1309 // difficult to find the bitcast needed to convert the index to the
1310 // destination type for the passthru since it will be folded with the bitcast
1311 // of the index operand.
1312 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001313 (ins _.RC:$src2, _.RC:$src3),
1314 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001315 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001316 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001317
Craig Topper4fa3b502016-09-06 06:56:59 +00001318 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001319 (ins _.RC:$src2, _.MemOp:$src3),
1320 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001321 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001322 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001323 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324 }
1325}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001326multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001327 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001328 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001329 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001330 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1331 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1332 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001333 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001334 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1335 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001336}
1337
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001338multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001339 AVX512VLVectorVTInfo VTInfo> {
1340 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1341 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001342 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001343 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1344 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1345 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1346 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001347 }
1348}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001349
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001350multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001351 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001352 Predicate Prd> {
1353 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001354 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001355 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001356 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1357 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001358 }
1359}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001360
Craig Topperaad5f112015-11-30 00:13:24 +00001361defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001362 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001363defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001364 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001365defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001366 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001367 VEX_W, EVEX_CD8<16, CD8VF>;
1368defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001369 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001370 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001371defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001372 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001373defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001374 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375
Craig Topperaad5f112015-11-30 00:13:24 +00001376// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001377multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001378 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001379let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001380 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1381 (ins IdxVT.RC:$src2, _.RC:$src3),
1382 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001383 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1384 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001385
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001386 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1387 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1388 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001389 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001390 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001391 EVEX_4V, AVX5128IBase;
1392 }
1393}
1394multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001395 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001396 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001397 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1398 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1399 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1400 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001401 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001402 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1403 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001404}
1405
1406multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 AVX512VLVectorVTInfo VTInfo,
1408 AVX512VLVectorVTInfo ShuffleMask> {
1409 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001410 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001411 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001412 ShuffleMask.info512>, EVEX_V512;
1413 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001414 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001415 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001416 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001417 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001418 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001419 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001420 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1421 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001422 }
1423}
1424
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001425multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001426 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001427 AVX512VLVectorVTInfo Idx,
1428 Predicate Prd> {
1429 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001430 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1431 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001432 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001433 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1434 Idx.info128>, EVEX_V128;
1435 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1436 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 }
1438}
1439
Craig Toppera47576f2015-11-26 20:21:29 +00001440defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001441 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001442defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001443 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001444defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1445 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1446 VEX_W, EVEX_CD8<16, CD8VF>;
1447defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1448 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1449 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001450defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001451 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001452defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001453 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001454
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001455//===----------------------------------------------------------------------===//
1456// AVX-512 - BLEND using mask
1457//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001458multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001459 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001460 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1461 (ins _.RC:$src1, _.RC:$src2),
1462 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001463 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001464 []>, EVEX_4V;
1465 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1466 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001467 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001468 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001469 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001470 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1471 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1472 !strconcat(OpcodeStr,
1473 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1474 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001475 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001476 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1477 (ins _.RC:$src1, _.MemOp:$src2),
1478 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001479 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001480 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1481 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1482 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001483 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001484 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001485 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001486 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1487 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1488 !strconcat(OpcodeStr,
1489 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1490 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1491 }
Craig Toppera74e3082017-01-07 22:20:34 +00001492 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001493}
1494multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1495
Craig Topper81f20aa2017-01-07 22:20:26 +00001496 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001497 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1498 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1499 !strconcat(OpcodeStr,
1500 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1501 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001502 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001503
1504 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1505 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1506 !strconcat(OpcodeStr,
1507 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1508 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001509 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001510 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001511}
1512
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001513multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1514 AVX512VLVectorVTInfo VTInfo> {
1515 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1516 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001517
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001518 let Predicates = [HasVLX] in {
1519 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1520 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1521 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1522 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1523 }
1524}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001525
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001526multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1527 AVX512VLVectorVTInfo VTInfo> {
1528 let Predicates = [HasBWI] in
1529 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001530
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001531 let Predicates = [HasBWI, HasVLX] in {
1532 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1533 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1534 }
1535}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001537
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001538defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1539defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1540defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1541defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1542defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1543defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001544
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001545
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001546//===----------------------------------------------------------------------===//
1547// Compare Instructions
1548//===----------------------------------------------------------------------===//
1549
1550// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001551
1552multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1553
1554 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1555 (outs _.KRC:$dst),
1556 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1557 "vcmp${cc}"#_.Suffix,
1558 "$src2, $src1", "$src1, $src2",
1559 (OpNode (_.VT _.RC:$src1),
1560 (_.VT _.RC:$src2),
1561 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001562 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001563 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1564 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001565 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001566 "vcmp${cc}"#_.Suffix,
1567 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001568 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001569 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001570
1571 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1572 (outs _.KRC:$dst),
1573 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1574 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001575 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001576 (OpNodeRnd (_.VT _.RC:$src1),
1577 (_.VT _.RC:$src2),
1578 imm:$cc,
1579 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1580 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001581 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001582 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1583 (outs VK1:$dst),
1584 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1585 "vcmp"#_.Suffix,
1586 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001587 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001588 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1589 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001590 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001591 "vcmp"#_.Suffix,
1592 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1593 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1594
1595 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1596 (outs _.KRC:$dst),
1597 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1598 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001599 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001600 EVEX_4V, EVEX_B;
1601 }// let isAsmParserOnly = 1, hasSideEffects = 0
1602
1603 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001604 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001605 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1606 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1607 !strconcat("vcmp${cc}", _.Suffix,
1608 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1609 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1610 _.FRC:$src2,
1611 imm:$cc))],
1612 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001613 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1614 (outs _.KRC:$dst),
1615 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1616 !strconcat("vcmp${cc}", _.Suffix,
1617 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1618 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1619 (_.ScalarLdFrag addr:$src2),
1620 imm:$cc))],
1621 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001622 }
1623}
1624
1625let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001626 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001627 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1628 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001629 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001630 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1631 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001632}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001634multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001635 X86VectorVTInfo _, bit IsCommutable> {
1636 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001638 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1639 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1640 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1642 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001643 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1644 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1645 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1646 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001648 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001649 def rrk : AVX512BI<opc, MRMSrcReg,
1650 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1651 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1652 "$dst {${mask}}, $src1, $src2}"),
1653 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1654 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1655 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001656 def rmk : AVX512BI<opc, MRMSrcMem,
1657 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1658 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1659 "$dst {${mask}}, $src1, $src2}"),
1660 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1661 (OpNode (_.VT _.RC:$src1),
1662 (_.VT (bitconvert
1663 (_.LdFrag addr:$src2))))))],
1664 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665}
1666
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001667multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001668 X86VectorVTInfo _, bit IsCommutable> :
1669 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001670 def rmb : AVX512BI<opc, MRMSrcMem,
1671 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1672 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1673 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1674 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1675 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1676 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1677 def rmbk : AVX512BI<opc, MRMSrcMem,
1678 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1679 _.ScalarMemOp:$src2),
1680 !strconcat(OpcodeStr,
1681 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1682 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1683 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1684 (OpNode (_.VT _.RC:$src1),
1685 (X86VBroadcast
1686 (_.ScalarLdFrag addr:$src2)))))],
1687 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001688}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001689
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001690multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001691 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1692 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001693 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001694 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1695 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696
1697 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001698 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1699 IsCommutable>, EVEX_V256;
1700 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1701 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001702 }
1703}
1704
1705multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1706 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001707 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001708 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001709 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1710 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001711
1712 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001713 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1714 IsCommutable>, EVEX_V256;
1715 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1716 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717 }
1718}
1719
1720defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001721 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001722 EVEX_CD8<8, CD8VF>;
1723
1724defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001725 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001726 EVEX_CD8<16, CD8VF>;
1727
Robert Khasanovf70f7982014-09-18 14:06:55 +00001728defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001729 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001730 EVEX_CD8<32, CD8VF>;
1731
Robert Khasanovf70f7982014-09-18 14:06:55 +00001732defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001733 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001734 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1735
1736defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1737 avx512vl_i8_info, HasBWI>,
1738 EVEX_CD8<8, CD8VF>;
1739
1740defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1741 avx512vl_i16_info, HasBWI>,
1742 EVEX_CD8<16, CD8VF>;
1743
Robert Khasanovf70f7982014-09-18 14:06:55 +00001744defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001745 avx512vl_i32_info, HasAVX512>,
1746 EVEX_CD8<32, CD8VF>;
1747
Robert Khasanovf70f7982014-09-18 14:06:55 +00001748defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749 avx512vl_i64_info, HasAVX512>,
1750 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752
Ayman Musa721d97f2017-06-27 12:08:37 +00001753multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1754 SDNode OpNode, string InstrStr,
1755 list<Predicate> Preds> {
1756let Predicates = Preds in {
1757 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1758 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1759 (i64 0)),
1760 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1761 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001762
Ayman Musa721d97f2017-06-27 12:08:37 +00001763 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001764 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001765 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1766 (i64 0)),
1767 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1768 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001769
Ayman Musa721d97f2017-06-27 12:08:37 +00001770 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001771 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001772 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1773 (i64 0)),
1774 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1775 _.RC:$src1, _.RC:$src2),
1776 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001777
Ayman Musa721d97f2017-06-27 12:08:37 +00001778 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001779 (_.KVT (and (_.KVT _.KRCWM:$mask),
1780 (_.KVT (OpNode (_.VT _.RC:$src1),
1781 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001782 (_.LdFrag addr:$src2))))))),
1783 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001784 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001785 _.RC:$src1, addr:$src2),
1786 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001787}
Ayman Musa721d97f2017-06-27 12:08:37 +00001788}
1789
1790multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1791 SDNode OpNode, string InstrStr,
1792 list<Predicate> Preds>
1793 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
1794let Predicates = Preds in {
1795 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1796 (_.KVT (OpNode (_.VT _.RC:$src1),
1797 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
1798 (i64 0)),
1799 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
1800 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001801
Ayman Musa721d97f2017-06-27 12:08:37 +00001802 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1803 (_.KVT (and (_.KVT _.KRCWM:$mask),
1804 (_.KVT (OpNode (_.VT _.RC:$src1),
1805 (X86VBroadcast
1806 (_.ScalarLdFrag addr:$src2)))))),
1807 (i64 0)),
1808 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
1809 _.RC:$src1, addr:$src2),
1810 NewInf.KRC)>;
1811}
1812}
1813
1814// VPCMPEQB - i8
1815defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
1816 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1817defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
1818 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1819
1820defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
1821 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
1822
1823// VPCMPEQW - i16
1824defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
1825 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1826defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
1827 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1828defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
1829 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1830
1831defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
1832 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1833defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
1834 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1835
1836defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
1837 "VPCMPEQWZ", [HasBWI]>;
1838
1839// VPCMPEQD - i32
1840defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
1841 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1842defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
1843 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1844defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
1845 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1846defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
1847 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1848
1849defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
1850 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1851defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
1852 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1853defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
1854 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1855
1856defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
1857 "VPCMPEQDZ", [HasAVX512]>;
1858defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
1859 "VPCMPEQDZ", [HasAVX512]>;
1860
1861// VPCMPEQQ - i64
1862defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
1863 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1864defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
1865 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1866defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
1867 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1868defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
1869 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1870defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
1871 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1872
1873defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
1874 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1875defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
1876 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1877defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
1878 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1879defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
1880 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1881
Simon Pilgrim64fff142017-07-16 18:37:23 +00001882defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00001883 "VPCMPEQQZ", [HasAVX512]>;
1884defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
1885 "VPCMPEQQZ", [HasAVX512]>;
1886defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
1887 "VPCMPEQQZ", [HasAVX512]>;
1888
1889// VPCMPGTB - i8
1890defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
1891 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
1892defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
1893 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
1894
1895defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
1896 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
1897
1898// VPCMPGTW - i16
1899defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
1900 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1901defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
1902 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1903defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
1904 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1905
1906defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
1907 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
1908defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
1909 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
1910
1911defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
1912 "VPCMPGTWZ", [HasBWI]>;
1913
1914// VPCMPGTD - i32
1915defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
1916 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1917defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
1918 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1919defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
1920 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1921defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
1922 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1923
1924defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
1925 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1926defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
1927 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1928defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
1929 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1930
1931defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
1932 "VPCMPGTDZ", [HasAVX512]>;
1933defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
1934 "VPCMPGTDZ", [HasAVX512]>;
1935
1936// VPCMPGTQ - i64
1937defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
1938 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1939defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
1940 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1941defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
1942 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1943defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
1944 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1945defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
1946 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1947
1948defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
1949 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
1950defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
1951 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
1952defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
1953 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
1954defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
1955 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
1956
1957defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
1958 "VPCMPGTQZ", [HasAVX512]>;
1959defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
1960 "VPCMPGTQZ", [HasAVX512]>;
1961defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
1962 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001963
Robert Khasanov29e3b962014-08-27 09:34:37 +00001964multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1965 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001966 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001968 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001969 !strconcat("vpcmp${cc}", Suffix,
1970 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001971 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1972 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1974 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001975 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001976 !strconcat("vpcmp${cc}", Suffix,
1977 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001978 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1979 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001980 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001981 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00001982 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001983 def rrik : AVX512AIi8<opc, MRMSrcReg,
1984 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001985 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001986 !strconcat("vpcmp${cc}", Suffix,
1987 "\t{$src2, $src1, $dst {${mask}}|",
1988 "$dst {${mask}}, $src1, $src2}"),
1989 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1990 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001991 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001992 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001993 def rmik : AVX512AIi8<opc, MRMSrcMem,
1994 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001995 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001996 !strconcat("vpcmp${cc}", Suffix,
1997 "\t{$src2, $src1, $dst {${mask}}|",
1998 "$dst {${mask}}, $src1, $src2}"),
1999 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2000 (OpNode (_.VT _.RC:$src1),
2001 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002002 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002003 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2004
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002006 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002008 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002009 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2010 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002011 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002012 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002013 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002014 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002015 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2016 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002017 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002018 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2019 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002020 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002021 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002022 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2023 "$dst {${mask}}, $src1, $src2, $cc}"),
2024 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002025 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002026 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2027 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002028 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002029 !strconcat("vpcmp", Suffix,
2030 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2031 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002032 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 }
2034}
2035
Robert Khasanov29e3b962014-08-27 09:34:37 +00002036multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002037 X86VectorVTInfo _> :
2038 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002039 def rmib : AVX512AIi8<opc, MRMSrcMem,
2040 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002041 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002042 !strconcat("vpcmp${cc}", Suffix,
2043 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2044 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2045 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2046 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002047 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002048 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2049 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2050 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002051 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002052 !strconcat("vpcmp${cc}", Suffix,
2053 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2054 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2055 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2056 (OpNode (_.VT _.RC:$src1),
2057 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002058 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002059 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060
Robert Khasanov29e3b962014-08-27 09:34:37 +00002061 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002062 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002063 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2064 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002065 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002066 !strconcat("vpcmp", Suffix,
2067 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2068 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2069 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2070 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2071 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002072 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002073 !strconcat("vpcmp", Suffix,
2074 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2075 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2076 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2077 }
2078}
2079
2080multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2081 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2082 let Predicates = [prd] in
2083 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2084
2085 let Predicates = [prd, HasVLX] in {
2086 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2087 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2088 }
2089}
2090
2091multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2092 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2093 let Predicates = [prd] in
2094 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2095 EVEX_V512;
2096
2097 let Predicates = [prd, HasVLX] in {
2098 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2099 EVEX_V256;
2100 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2101 EVEX_V128;
2102 }
2103}
2104
2105defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2106 HasBWI>, EVEX_CD8<8, CD8VF>;
2107defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2108 HasBWI>, EVEX_CD8<8, CD8VF>;
2109
2110defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2111 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2112defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2113 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2114
Robert Khasanovf70f7982014-09-18 14:06:55 +00002115defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002116 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002117defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002118 HasAVX512>, EVEX_CD8<32, CD8VF>;
2119
Robert Khasanovf70f7982014-09-18 14:06:55 +00002120defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002121 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002122defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002123 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002124
Ayman Musa721d97f2017-06-27 12:08:37 +00002125multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2126 SDNode OpNode, string InstrStr,
2127 list<Predicate> Preds> {
2128let Predicates = Preds in {
2129 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002130 (_.KVT (OpNode (_.VT _.RC:$src1),
2131 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002132 imm:$cc)),
2133 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002134 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002135 _.RC:$src2,
2136 imm:$cc),
2137 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002138
Ayman Musa721d97f2017-06-27 12:08:37 +00002139 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002140 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002141 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2142 imm:$cc)),
2143 (i64 0)),
2144 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2145 addr:$src2,
2146 imm:$cc),
2147 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002148
Ayman Musa721d97f2017-06-27 12:08:37 +00002149 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002150 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002151 (OpNode (_.VT _.RC:$src1),
2152 (_.VT _.RC:$src2),
2153 imm:$cc))),
2154 (i64 0)),
2155 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002156 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002157 _.RC:$src2,
2158 imm:$cc),
2159 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002160
Ayman Musa721d97f2017-06-27 12:08:37 +00002161 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002162 (_.KVT (and (_.KVT _.KRCWM:$mask),
2163 (_.KVT (OpNode (_.VT _.RC:$src1),
2164 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002165 (_.LdFrag addr:$src2))),
2166 imm:$cc)))),
2167 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002168 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002169 _.RC:$src1,
2170 addr:$src2,
2171 imm:$cc),
2172 NewInf.KRC)>;
2173}
2174}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002175
Ayman Musa721d97f2017-06-27 12:08:37 +00002176multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2177 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002178 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002179 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2180let Predicates = Preds in {
2181 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2182 (_.KVT (OpNode (_.VT _.RC:$src1),
2183 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2184 imm:$cc)),
2185 (i64 0)),
2186 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2187 addr:$src2,
2188 imm:$cc),
2189 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002190
Ayman Musa721d97f2017-06-27 12:08:37 +00002191 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2192 (_.KVT (and (_.KVT _.KRCWM:$mask),
2193 (_.KVT (OpNode (_.VT _.RC:$src1),
2194 (X86VBroadcast
2195 (_.ScalarLdFrag addr:$src2)),
2196 imm:$cc)))),
2197 (i64 0)),
2198 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2199 _.RC:$src1,
2200 addr:$src2,
2201 imm:$cc),
2202 NewInf.KRC)>;
2203}
2204}
2205
2206// VPCMPB - i8
2207defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2208 "VPCMPBZ128", [HasBWI, HasVLX]>;
2209defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2210 "VPCMPBZ128", [HasBWI, HasVLX]>;
2211
2212defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2213 "VPCMPBZ256", [HasBWI, HasVLX]>;
2214
2215// VPCMPW - i16
2216defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2217 "VPCMPWZ128", [HasBWI, HasVLX]>;
2218defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2219 "VPCMPWZ128", [HasBWI, HasVLX]>;
2220defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2221 "VPCMPWZ128", [HasBWI, HasVLX]>;
2222
2223defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2224 "VPCMPWZ256", [HasBWI, HasVLX]>;
2225defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2226 "VPCMPWZ256", [HasBWI, HasVLX]>;
2227
2228defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2229 "VPCMPWZ", [HasBWI]>;
2230
2231// VPCMPD - i32
2232defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2233 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2234defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2235 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2236defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2237 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2238defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2239 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2240
2241defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2242 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2243defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2244 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2245defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2246 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2247
2248defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2249 "VPCMPDZ", [HasAVX512]>;
2250defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2251 "VPCMPDZ", [HasAVX512]>;
2252
2253// VPCMPQ - i64
2254defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2255 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2256defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2257 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2258defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2259 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2260defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2261 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2262defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2263 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2264
2265defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2266 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2267defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2268 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2269defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2270 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2271defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2272 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2273
2274defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2275 "VPCMPQZ", [HasAVX512]>;
2276defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2277 "VPCMPQZ", [HasAVX512]>;
2278defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2279 "VPCMPQZ", [HasAVX512]>;
2280
2281// VPCMPUB - i8
2282defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2283 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2284defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2285 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2286
2287defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2288 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2289
2290// VPCMPUW - i16
2291defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2292 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2293defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2294 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2295defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2296 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2297
2298defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2299 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2300defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2301 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2302
2303defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2304 "VPCMPUWZ", [HasBWI]>;
2305
2306// VPCMPUD - i32
2307defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2308 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2309defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2310 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2311defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2312 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2313defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2314 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2315
2316defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2317 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2318defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2319 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2320defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2321 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2322
2323defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2324 "VPCMPUDZ", [HasAVX512]>;
2325defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2326 "VPCMPUDZ", [HasAVX512]>;
2327
2328// VPCMPUQ - i64
2329defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2330 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2331defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2332 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2333defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2334 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2335defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2336 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2337defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2338 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2339
2340defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2341 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2342defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2343 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2344defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2345 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2346defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2347 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2348
2349defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2350 "VPCMPUQZ", [HasAVX512]>;
2351defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2352 "VPCMPUQZ", [HasAVX512]>;
2353defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2354 "VPCMPUQZ", [HasAVX512]>;
2355
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002356multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002358 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2359 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2360 "vcmp${cc}"#_.Suffix,
2361 "$src2, $src1", "$src1, $src2",
2362 (X86cmpm (_.VT _.RC:$src1),
2363 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002364 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002365
Craig Toppere1cac152016-06-07 07:27:54 +00002366 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2367 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2368 "vcmp${cc}"#_.Suffix,
2369 "$src2, $src1", "$src1, $src2",
2370 (X86cmpm (_.VT _.RC:$src1),
2371 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2372 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002373
Craig Toppere1cac152016-06-07 07:27:54 +00002374 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2375 (outs _.KRC:$dst),
2376 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2377 "vcmp${cc}"#_.Suffix,
2378 "${src2}"##_.BroadcastStr##", $src1",
2379 "$src1, ${src2}"##_.BroadcastStr,
2380 (X86cmpm (_.VT _.RC:$src1),
2381 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2382 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002384 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002385 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2386 (outs _.KRC:$dst),
2387 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2388 "vcmp"#_.Suffix,
2389 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2390
2391 let mayLoad = 1 in {
2392 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2393 (outs _.KRC:$dst),
2394 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2395 "vcmp"#_.Suffix,
2396 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2397
2398 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2399 (outs _.KRC:$dst),
2400 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2401 "vcmp"#_.Suffix,
2402 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2403 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2404 }
2405 }
2406}
2407
2408multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2409 // comparison code form (VCMP[EQ/LT/LE/...]
2410 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2411 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2412 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002413 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002414 (X86cmpmRnd (_.VT _.RC:$src1),
2415 (_.VT _.RC:$src2),
2416 imm:$cc,
2417 (i32 FROUND_NO_EXC))>, EVEX_B;
2418
2419 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2420 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2421 (outs _.KRC:$dst),
2422 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2423 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002424 "$cc, {sae}, $src2, $src1",
2425 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002426 }
2427}
2428
2429multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2430 let Predicates = [HasAVX512] in {
2431 defm Z : avx512_vcmp_common<_.info512>,
2432 avx512_vcmp_sae<_.info512>, EVEX_V512;
2433
2434 }
2435 let Predicates = [HasAVX512,HasVLX] in {
2436 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2437 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438 }
2439}
2440
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002441defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2442 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2443defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2444 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445
Ayman Musa721d97f2017-06-27 12:08:37 +00002446multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2447 string InstrStr, list<Predicate> Preds> {
2448let Predicates = Preds in {
2449 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002450 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2451 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002452 imm:$cc)),
2453 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002454 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002455 _.RC:$src2,
2456 imm:$cc),
2457 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002458
Ayman Musa721d97f2017-06-27 12:08:37 +00002459 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002460 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002461 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2462 imm:$cc)),
2463 (i64 0)),
2464 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2465 addr:$src2,
2466 imm:$cc),
2467 NewInf.KRC)>;
2468
2469 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2470 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2471 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2472 imm:$cc)),
2473 (i64 0)),
2474 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2475 addr:$src2,
2476 imm:$cc),
2477 NewInf.KRC)>;
2478}
2479}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002480
Ayman Musa721d97f2017-06-27 12:08:37 +00002481multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002482 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002483 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2484
2485let Predicates = Preds in
2486 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002487 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2488 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002489 imm:$cc,
2490 (i32 FROUND_NO_EXC))),
2491 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002492 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002493 _.RC:$src2,
2494 imm:$cc),
2495 NewInf.KRC)>;
2496}
2497
2498
2499// VCMPPS - f32
2500defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2501 [HasAVX512, HasVLX]>;
2502defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2503 [HasAVX512, HasVLX]>;
2504defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2505 [HasAVX512, HasVLX]>;
2506defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2507 [HasAVX512, HasVLX]>;
2508
2509defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2510 [HasAVX512, HasVLX]>;
2511defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2512 [HasAVX512, HasVLX]>;
2513defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2514 [HasAVX512, HasVLX]>;
2515
2516defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2517 [HasAVX512]>;
2518defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2519 [HasAVX512]>;
2520
2521// VCMPPD - f64
2522defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2523 [HasAVX512, HasVLX]>;
2524defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2525 [HasAVX512, HasVLX]>;
2526defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2527 [HasAVX512, HasVLX]>;
2528defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2529 [HasAVX512, HasVLX]>;
2530defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2531 [HasAVX512, HasVLX]>;
2532
2533defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2534 [HasAVX512, HasVLX]>;
2535defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2536 [HasAVX512, HasVLX]>;
2537defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2538 [HasAVX512, HasVLX]>;
2539defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2540 [HasAVX512, HasVLX]>;
2541
2542defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2543 [HasAVX512]>;
2544defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2545 [HasAVX512]>;
2546defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2547 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002548
Asaf Badouh572bbce2015-09-20 08:46:07 +00002549// ----------------------------------------------------------------
2550// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002551//handle fpclass instruction mask = op(reg_scalar,imm)
2552// op(mem_scalar,imm)
2553multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2554 X86VectorVTInfo _, Predicate prd> {
2555 let Predicates = [prd] in {
2556 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2557 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002558 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002559 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2560 (i32 imm:$src2)))], NoItinerary>;
2561 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2562 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2563 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002564 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002565 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002566 (OpNode (_.VT _.RC:$src1),
2567 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002568 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2569 (ins _.MemOp:$src1, i32u8imm:$src2),
2570 OpcodeStr##_.Suffix##
2571 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2572 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002573 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002574 (i32 imm:$src2)))], NoItinerary>;
2575 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2576 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2577 OpcodeStr##_.Suffix##
2578 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2579 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2580 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2581 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002582 }
2583}
2584
Asaf Badouh572bbce2015-09-20 08:46:07 +00002585//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2586// fpclass(reg_vec, mem_vec, imm)
2587// fpclass(reg_vec, broadcast(eltVt), imm)
2588multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2589 X86VectorVTInfo _, string mem, string broadcast>{
2590 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2591 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002592 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002593 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2594 (i32 imm:$src2)))], NoItinerary>;
2595 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2596 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2597 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002598 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002599 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002600 (OpNode (_.VT _.RC:$src1),
2601 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002602 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2603 (ins _.MemOp:$src1, i32u8imm:$src2),
2604 OpcodeStr##_.Suffix##mem#
2605 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002606 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002607 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2608 (i32 imm:$src2)))], NoItinerary>;
2609 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2610 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2611 OpcodeStr##_.Suffix##mem#
2612 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002613 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002614 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2615 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2616 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2617 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2618 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2619 _.BroadcastStr##", $dst|$dst, ${src1}"
2620 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002621 [(set _.KRC:$dst,(OpNode
2622 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002623 (_.ScalarLdFrag addr:$src1))),
2624 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2625 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2626 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2627 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2628 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2629 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002630 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2631 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002632 (_.ScalarLdFrag addr:$src1))),
2633 (i32 imm:$src2))))], NoItinerary>,
2634 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002635}
2636
Asaf Badouh572bbce2015-09-20 08:46:07 +00002637multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002638 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002639 string broadcast>{
2640 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002641 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002642 broadcast>, EVEX_V512;
2643 }
2644 let Predicates = [prd, HasVLX] in {
2645 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2646 broadcast>, EVEX_V128;
2647 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2648 broadcast>, EVEX_V256;
2649 }
2650}
2651
2652multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002653 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002654 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002655 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002656 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002657 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2658 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2659 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2660 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2661 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002662}
2663
Asaf Badouh696e8e02015-10-18 11:04:38 +00002664defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2665 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002666
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002667//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002668// Mask register copy, including
2669// - copy between mask registers
2670// - load/store mask registers
2671// - copy from GPR to mask register and vice versa
2672//
2673multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2674 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002675 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002676 let hasSideEffects = 0 in
2677 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2678 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2679 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2680 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2681 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2682 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2683 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2684 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002685}
2686
2687multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2688 string OpcodeStr,
2689 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002690 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002692 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002693 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002694 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002695 }
2696}
2697
Robert Khasanov74acbb72014-07-23 14:49:42 +00002698let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002699 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002700 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2701 VEX, PD;
2702
2703let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002704 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002705 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002706 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002707
2708let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002709 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2710 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002711 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2712 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002713 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2714 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002715 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2716 VEX, XD, VEX_W;
2717}
2718
2719// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002720def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002721 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002722def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002723 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002724
2725def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002726 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002727def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002728 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002729
2730def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002731 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002732def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002733 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002734
2735def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002736 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002737def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2738 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002739def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002740 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002741
2742def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2743 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2744def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2745 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2746def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2747 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2748def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2749 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002750
Robert Khasanov74acbb72014-07-23 14:49:42 +00002751// Load/store kreg
2752let Predicates = [HasDQI] in {
2753 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2754 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002755 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2756 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002757
2758 def : Pat<(store VK4:$src, addr:$dst),
2759 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2760 def : Pat<(store VK2:$src, addr:$dst),
2761 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002762 def : Pat<(store VK1:$src, addr:$dst),
2763 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002764
2765 def : Pat<(v2i1 (load addr:$src)),
2766 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2767 def : Pat<(v4i1 (load addr:$src)),
2768 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002769}
2770let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002771 def : Pat<(store VK1:$src, addr:$dst),
2772 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002773 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2774 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002775 def : Pat<(store VK2:$src, addr:$dst),
2776 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002777 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2778 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002779 def : Pat<(store VK4:$src, addr:$dst),
2780 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002781 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2782 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002783 def : Pat<(store VK8:$src, addr:$dst),
2784 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002785 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2786 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002787
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002788 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002789 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002790 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002791 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002792 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002793 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002794}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002795
Robert Khasanov74acbb72014-07-23 14:49:42 +00002796let Predicates = [HasAVX512] in {
2797 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002798 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002799 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002800 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002801 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2802 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002803}
2804let Predicates = [HasBWI] in {
2805 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2806 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002807 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2808 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002809 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2810 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002811 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2812 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002813}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002814
Robert Khasanov74acbb72014-07-23 14:49:42 +00002815let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002816 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2817 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2818 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002819
Simon Pilgrim64fff142017-07-16 18:37:23 +00002820 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002821 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002822
Guy Blank548e22a2017-05-19 12:35:15 +00002823 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2824 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002825
Simon Pilgrim64fff142017-07-16 18:37:23 +00002826 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002827 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002828
Simon Pilgrim64fff142017-07-16 18:37:23 +00002829 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002830 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2831 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002832
Guy Blank548e22a2017-05-19 12:35:15 +00002833 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2834 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2835 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2836 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2837 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2838 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2839 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002840
Guy Blank548e22a2017-05-19 12:35:15 +00002841 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2842 (COPY_TO_REGCLASS
2843 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2844 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2845 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2846 (COPY_TO_REGCLASS
2847 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2848 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2849 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2850 (COPY_TO_REGCLASS
2851 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2852 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002853
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002854}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855
2856// Mask unary operation
2857// - KNOT
2858multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002859 RegisterClass KRC, SDPatternOperator OpNode,
2860 Predicate prd> {
2861 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002863 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002864 [(set KRC:$dst, (OpNode KRC:$src))]>;
2865}
2866
Robert Khasanov74acbb72014-07-23 14:49:42 +00002867multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2868 SDPatternOperator OpNode> {
2869 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2870 HasDQI>, VEX, PD;
2871 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2872 HasAVX512>, VEX, PS;
2873 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2874 HasBWI>, VEX, PD, VEX_W;
2875 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2876 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002877}
2878
Craig Topper7b9cc142016-11-03 06:04:28 +00002879defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002880
Robert Khasanov74acbb72014-07-23 14:49:42 +00002881// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002882let Predicates = [HasAVX512, NoDQI] in
2883def : Pat<(vnot VK8:$src),
2884 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2885
2886def : Pat<(vnot VK4:$src),
2887 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2888def : Pat<(vnot VK2:$src),
2889 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002890
2891// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002892// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002894 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002895 Predicate prd, bit IsCommutable> {
2896 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002897 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2898 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002899 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2901}
2902
Robert Khasanov595683d2014-07-28 13:46:45 +00002903multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002904 SDPatternOperator OpNode, bit IsCommutable,
2905 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002906 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002907 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002908 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002909 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002910 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002911 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002912 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002913 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002914}
2915
2916def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2917def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002918// These nodes use 'vnot' instead of 'not' to support vectors.
2919def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2920def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921
Craig Topper7b9cc142016-11-03 06:04:28 +00002922defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2923defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2924defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2925defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2926defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2927defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002928
Craig Topper7b9cc142016-11-03 06:04:28 +00002929multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2930 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002931 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2932 // for the DQI set, this type is legal and KxxxB instruction is used
2933 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002934 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002935 (COPY_TO_REGCLASS
2936 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2937 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2938
2939 // All types smaller than 8 bits require conversion anyway
2940 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2941 (COPY_TO_REGCLASS (Inst
2942 (COPY_TO_REGCLASS VK1:$src1, VK16),
2943 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002944 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002945 (COPY_TO_REGCLASS (Inst
2946 (COPY_TO_REGCLASS VK2:$src1, VK16),
2947 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002948 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002949 (COPY_TO_REGCLASS (Inst
2950 (COPY_TO_REGCLASS VK4:$src1, VK16),
2951 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952}
2953
Craig Topper7b9cc142016-11-03 06:04:28 +00002954defm : avx512_binop_pat<and, and, KANDWrr>;
2955defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2956defm : avx512_binop_pat<or, or, KORWrr>;
2957defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2958defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002959
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002960// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002961multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2962 RegisterClass KRCSrc, Predicate prd> {
2963 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002964 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002965 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2966 (ins KRC:$src1, KRC:$src2),
2967 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2968 VEX_4V, VEX_L;
2969
2970 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2971 (!cast<Instruction>(NAME##rr)
2972 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2973 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2974 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002975}
2976
Igor Bregera54a1a82015-09-08 13:10:00 +00002977defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2978defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2979defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002980
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002981// Mask bit testing
2982multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002983 SDNode OpNode, Predicate prd> {
2984 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002985 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002986 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2988}
2989
Igor Breger5ea0a6812015-08-31 13:30:19 +00002990multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2991 Predicate prdW = HasAVX512> {
2992 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2993 VEX, PD;
2994 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2995 VEX, PS;
2996 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2997 VEX, PS, VEX_W;
2998 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2999 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003000}
3001
3002defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003003defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003004
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005// Mask shift
3006multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3007 SDNode OpNode> {
3008 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003009 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003011 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003012 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3013}
3014
3015multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3016 SDNode OpNode> {
3017 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003018 VEX, TAPD, VEX_W;
3019 let Predicates = [HasDQI] in
3020 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3021 VEX, TAPD;
3022 let Predicates = [HasBWI] in {
3023 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3024 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003025 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3026 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003027 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003028}
3029
Craig Topper3b7e8232017-01-30 00:06:01 +00003030defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3031defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003032
Ayman Musa721d97f2017-06-27 12:08:37 +00003033multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3034def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3035 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3036 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3037 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3038
Simon Pilgrim64fff142017-07-16 18:37:23 +00003039def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003040 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3041 (i64 0)),
3042 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3043 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3044 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3045 (i8 8)), (i8 8))>;
3046
Simon Pilgrim64fff142017-07-16 18:37:23 +00003047def : Pat<(insert_subvector (v16i1 immAllZerosV),
3048 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003049 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3050 (i64 0)),
3051 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3052 (COPY_TO_REGCLASS VK8:$mask, VK16),
3053 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3054 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3055 (i8 8)), (i8 8))>;
3056}
3057
3058multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3059 AVX512VLVectorVTInfo _> {
3060def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3061 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3062 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3063 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3064 imm:$cc), VK8)>;
3065
Simon Pilgrim64fff142017-07-16 18:37:23 +00003066def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003067 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3068 (i64 0)),
3069 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3070 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3071 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3072 imm:$cc),
3073 (i8 8)), (i8 8))>;
3074
Simon Pilgrim64fff142017-07-16 18:37:23 +00003075def : Pat<(insert_subvector (v16i1 immAllZerosV),
3076 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003077 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3078 (i64 0)),
3079 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3080 (COPY_TO_REGCLASS VK8:$mask, VK16),
3081 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3082 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3083 imm:$cc),
3084 (i8 8)), (i8 8))>;
3085}
3086
3087let Predicates = [HasAVX512, NoVLX] in {
3088 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3089 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3090
3091 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3092 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3093 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3094}
3095
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003096// Mask setting all 0s or 1s
3097multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3098 let Predicates = [HasAVX512] in
3099 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3100 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3101 [(set KRC:$dst, (VT Val))]>;
3102}
3103
3104multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003106 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3107 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108}
3109
3110defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3111defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3112
3113// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3114let Predicates = [HasAVX512] in {
3115 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003116 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3117 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003118 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003120 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3121 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003122 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003124
3125// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3126multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3127 RegisterClass RC, ValueType VT> {
3128 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3129 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003130
Igor Bregerf1bd7612016-03-06 07:46:03 +00003131 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003132 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003133}
Guy Blank548e22a2017-05-19 12:35:15 +00003134defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3135defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3136defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3137defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3138defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3139defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003140
3141defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3142defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3143defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3144defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3145defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3146
3147defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3148defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3149defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3150defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3151
3152defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3153defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3154defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3155
3156defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3157defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3158
3159defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003160
Igor Breger999ac752016-03-08 15:21:25 +00003161def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003162 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003163 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3164 VK2))>;
3165def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003166 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003167 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3168 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003169def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3170 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003171def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3172 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003173def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3174 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3175
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003176
Igor Breger86724082016-08-14 05:25:07 +00003177// Patterns for kmask shift
3178multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003179 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003180 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003181 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003182 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003183 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003184 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003185 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003186 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003187 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003188 RC))>;
3189}
3190
3191defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3192defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3193defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003194//===----------------------------------------------------------------------===//
3195// AVX-512 - Aligned and unaligned load and store
3196//
3197
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003198
3199multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003200 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00003201 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003202 let hasSideEffects = 0 in {
3203 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003204 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003205 _.ExeDomain>, EVEX;
3206 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3207 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003208 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003209 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003210 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003211 (_.VT _.RC:$src),
3212 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003213 EVEX, EVEX_KZ;
3214
Craig Topper4e7b8882016-10-03 02:00:29 +00003215 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003216 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003217 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003218 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003219 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
3220 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003221
Craig Topper63e2cd62017-01-14 07:50:52 +00003222 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003223 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3224 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3225 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3226 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003227 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003228 (_.VT _.RC:$src1),
3229 (_.VT _.RC:$src0))))], _.ExeDomain>,
3230 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003231 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003232 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3233 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003234 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3235 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003236 [(set _.RC:$dst, (_.VT
3237 (vselect _.KRCWM:$mask,
3238 (_.VT (bitconvert (ld_frag addr:$src1))),
3239 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003240 }
Craig Toppere1cac152016-06-07 07:27:54 +00003241 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003242 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3243 (ins _.KRCWM:$mask, _.MemOp:$src),
3244 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3245 "${dst} {${mask}} {z}, $src}",
3246 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3247 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3248 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003249 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003250 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3251 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3252
3253 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3254 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3255
3256 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3257 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3258 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003259}
3260
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003261multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3262 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003263 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003264 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003265 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003266 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003267
3268 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003269 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003270 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003271 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003272 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003273 }
3274}
3275
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003276multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3277 AVX512VLVectorVTInfo _,
3278 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00003279 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003280 let Predicates = [prd] in
3281 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003282 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003283
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003284 let Predicates = [prd, HasVLX] in {
3285 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003286 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003287 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003288 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003289 }
3290}
3291
3292multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003293 PatFrag st_frag, PatFrag mstore, string Name> {
Igor Breger81b79de2015-11-19 07:43:43 +00003294
Craig Topper99f6b622016-05-01 01:03:56 +00003295 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003296 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3297 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003298 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003299 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3300 (ins _.KRCWM:$mask, _.RC:$src),
3301 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3302 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003303 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003304 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003305 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003306 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003307 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003308 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003309 }
Igor Breger81b79de2015-11-19 07:43:43 +00003310
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003311 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003312 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003313 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003314 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003315 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3316 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3317 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003318
3319 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3320 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3321 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003322}
3323
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003324
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003325multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003326 AVX512VLVectorVTInfo _, Predicate prd,
3327 string Name> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003328 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003329 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003330 masked_store_unaligned, Name#Z>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003331
3332 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003333 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003334 masked_store_unaligned, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003335 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003336 masked_store_unaligned, Name#Z128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003337 }
3338}
3339
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003340multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003341 AVX512VLVectorVTInfo _, Predicate prd,
3342 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003343 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003344 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003345 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003346
3347 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003348 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003349 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003350 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003351 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003352 }
3353}
3354
3355defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3356 HasAVX512>,
3357 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003358 HasAVX512, "VMOVAPS">,
3359 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003360
3361defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3362 HasAVX512>,
3363 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003364 HasAVX512, "VMOVAPD">,
3365 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003366
Craig Topperc9293492016-02-26 06:50:29 +00003367defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00003368 null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003369 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3370 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003371 PS, EVEX_CD8<32, CD8VF>;
3372
Craig Topper4e7b8882016-10-03 02:00:29 +00003373defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00003374 null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003375 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3376 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003377 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003378
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003379defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3380 HasAVX512>,
3381 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003382 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003383 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003384
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003385defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3386 HasAVX512>,
3387 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003388 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003389 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003390
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003391defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003392 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003393 HasBWI, "VMOVDQU8">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003394 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003395
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003396defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
3397 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003398 HasBWI, "VMOVDQU16">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003399 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003400
Craig Topperc9293492016-02-26 06:50:29 +00003401defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00003402 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003403 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003404 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003405 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003406
Craig Topperc9293492016-02-26 06:50:29 +00003407defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00003408 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003409 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003410 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003411 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003412
Craig Topperd875d6b2016-09-29 06:07:09 +00003413// Special instructions to help with spilling when we don't have VLX. We need
3414// to load or store from a ZMM register instead. These are converted in
3415// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003416let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003417 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3418def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3419 "", []>;
3420def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3421 "", []>;
3422def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3423 "", []>;
3424def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3425 "", []>;
3426}
3427
3428let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003429def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003430 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003431def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003432 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003433def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003434 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003435def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003436 "", []>;
3437}
3438
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003439def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003440 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003441 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003442 VK8), VR512:$src)>;
3443
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003444def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003445 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003446 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003447
Craig Topper33c550c2016-05-22 00:39:30 +00003448// These patterns exist to prevent the above patterns from introducing a second
3449// mask inversion when one already exists.
3450def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3451 (bc_v8i64 (v16i32 immAllZerosV)),
3452 (v8i64 VR512:$src))),
3453 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3454def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3455 (v16i32 immAllZerosV),
3456 (v16i32 VR512:$src))),
3457 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3458
Craig Topper96ab6fd2017-01-09 04:19:34 +00003459// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3460// available. Use a 512-bit operation and extract.
3461let Predicates = [HasAVX512, NoVLX] in {
3462def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3463 (v8f32 VR256X:$src0))),
3464 (EXTRACT_SUBREG
3465 (v16f32
3466 (VMOVAPSZrrk
3467 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3468 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3469 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3470 sub_ymm)>;
3471
3472def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3473 (v8i32 VR256X:$src0))),
3474 (EXTRACT_SUBREG
3475 (v16i32
3476 (VMOVDQA32Zrrk
3477 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3478 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3479 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3480 sub_ymm)>;
3481}
3482
Craig Topper14aa2662016-08-11 06:04:04 +00003483let Predicates = [HasVLX, NoBWI] in {
3484 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003485 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3486 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3487 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3488 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3489 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3490 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3491 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3492 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003493
3494 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003495 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
3496 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3497 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
3498 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3499 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3500 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3501 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3502 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003503}
3504
Craig Topper95bdabd2016-05-22 23:44:33 +00003505let Predicates = [HasVLX] in {
3506 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3507 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3508 def : Pat<(alignedstore (v2f64 (extract_subvector
3509 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3510 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3511 def : Pat<(alignedstore (v4f32 (extract_subvector
3512 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3513 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3514 def : Pat<(alignedstore (v2i64 (extract_subvector
3515 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3516 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3517 def : Pat<(alignedstore (v4i32 (extract_subvector
3518 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3519 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3520 def : Pat<(alignedstore (v8i16 (extract_subvector
3521 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3522 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3523 def : Pat<(alignedstore (v16i8 (extract_subvector
3524 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3525 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3526
3527 def : Pat<(store (v2f64 (extract_subvector
3528 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3529 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3530 def : Pat<(store (v4f32 (extract_subvector
3531 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3532 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3533 def : Pat<(store (v2i64 (extract_subvector
3534 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3535 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3536 def : Pat<(store (v4i32 (extract_subvector
3537 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3538 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3539 def : Pat<(store (v8i16 (extract_subvector
3540 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3541 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3542 def : Pat<(store (v16i8 (extract_subvector
3543 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3544 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3545
3546 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3547 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3548 def : Pat<(alignedstore (v2f64 (extract_subvector
3549 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3550 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3551 def : Pat<(alignedstore (v4f32 (extract_subvector
3552 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3553 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3554 def : Pat<(alignedstore (v2i64 (extract_subvector
3555 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3556 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3557 def : Pat<(alignedstore (v4i32 (extract_subvector
3558 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3559 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3560 def : Pat<(alignedstore (v8i16 (extract_subvector
3561 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3562 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3563 def : Pat<(alignedstore (v16i8 (extract_subvector
3564 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3565 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3566
3567 def : Pat<(store (v2f64 (extract_subvector
3568 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3569 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3570 def : Pat<(store (v4f32 (extract_subvector
3571 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3572 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3573 def : Pat<(store (v2i64 (extract_subvector
3574 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3575 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3576 def : Pat<(store (v4i32 (extract_subvector
3577 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3578 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3579 def : Pat<(store (v8i16 (extract_subvector
3580 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3581 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3582 def : Pat<(store (v16i8 (extract_subvector
3583 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3584 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3585
3586 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3587 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003588 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3589 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003590 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3591 def : Pat<(alignedstore (v8f32 (extract_subvector
3592 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3593 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003594 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3595 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003596 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003597 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3598 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003599 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003600 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3601 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003602 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003603 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3604 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003605 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3606
3607 def : Pat<(store (v4f64 (extract_subvector
3608 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3609 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3610 def : Pat<(store (v8f32 (extract_subvector
3611 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3612 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3613 def : Pat<(store (v4i64 (extract_subvector
3614 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3615 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3616 def : Pat<(store (v8i32 (extract_subvector
3617 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3618 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3619 def : Pat<(store (v16i16 (extract_subvector
3620 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3621 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3622 def : Pat<(store (v32i8 (extract_subvector
3623 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3624 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3625}
3626
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003627
3628// Move Int Doubleword to Packed Double Int
3629//
3630let ExeDomain = SSEPackedInt in {
3631def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3632 "vmovd\t{$src, $dst|$dst, $src}",
3633 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003634 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003635 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003636def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003637 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003638 [(set VR128X:$dst,
3639 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003640 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003641def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003642 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003643 [(set VR128X:$dst,
3644 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003645 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003646let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3647def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3648 (ins i64mem:$src),
3649 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003650 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003651let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003652def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003653 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003654 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003655 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003656def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3657 "vmovq\t{$src, $dst|$dst, $src}",
3658 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3659 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003660def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003661 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003662 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003663 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003664def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003665 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003666 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003667 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3668 EVEX_CD8<64, CD8VT1>;
3669}
3670} // ExeDomain = SSEPackedInt
3671
3672// Move Int Doubleword to Single Scalar
3673//
3674let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3675def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3676 "vmovd\t{$src, $dst|$dst, $src}",
3677 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003678 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003679
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003680def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003681 "vmovd\t{$src, $dst|$dst, $src}",
3682 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3683 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3684} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3685
3686// Move doubleword from xmm register to r/m32
3687//
3688let ExeDomain = SSEPackedInt in {
3689def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3690 "vmovd\t{$src, $dst|$dst, $src}",
3691 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003692 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003693 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003694def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003695 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003696 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003697 [(store (i32 (extractelt (v4i32 VR128X:$src),
3698 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3699 EVEX, EVEX_CD8<32, CD8VT1>;
3700} // ExeDomain = SSEPackedInt
3701
3702// Move quadword from xmm1 register to r/m64
3703//
3704let ExeDomain = SSEPackedInt in {
3705def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3706 "vmovq\t{$src, $dst|$dst, $src}",
3707 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003708 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003709 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003710 Requires<[HasAVX512, In64BitMode]>;
3711
Craig Topperc648c9b2015-12-28 06:11:42 +00003712let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3713def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3714 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003715 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003716 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003717
Craig Topperc648c9b2015-12-28 06:11:42 +00003718def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3719 (ins i64mem:$dst, VR128X:$src),
3720 "vmovq\t{$src, $dst|$dst, $src}",
3721 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3722 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003723 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003724 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3725
3726let hasSideEffects = 0 in
3727def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003728 (ins VR128X:$src),
3729 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3730 EVEX, VEX_W;
3731} // ExeDomain = SSEPackedInt
3732
3733// Move Scalar Single to Double Int
3734//
3735let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3736def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3737 (ins FR32X:$src),
3738 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003739 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003740 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003741def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003742 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003743 "vmovd\t{$src, $dst|$dst, $src}",
3744 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3745 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3746} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3747
3748// Move Quadword Int to Packed Quadword Int
3749//
3750let ExeDomain = SSEPackedInt in {
3751def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3752 (ins i64mem:$src),
3753 "vmovq\t{$src, $dst|$dst, $src}",
3754 [(set VR128X:$dst,
3755 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3756 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3757} // ExeDomain = SSEPackedInt
3758
3759//===----------------------------------------------------------------------===//
3760// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003761//===----------------------------------------------------------------------===//
3762
Craig Topperc7de3a12016-07-29 02:49:08 +00003763multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003764 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003765 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3766 (ins _.RC:$src1, _.FRC:$src2),
3767 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3768 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3769 (scalar_to_vector _.FRC:$src2))))],
3770 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3771 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003772 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003773 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3774 "$dst {${mask}} {z}, $src1, $src2}"),
3775 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003776 (_.VT (OpNode _.RC:$src1,
3777 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003778 _.ImmAllZerosV)))],
3779 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3780 let Constraints = "$src0 = $dst" in
3781 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003782 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003783 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3784 "$dst {${mask}}, $src1, $src2}"),
3785 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003786 (_.VT (OpNode _.RC:$src1,
3787 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003788 (_.VT _.RC:$src0))))],
3789 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003790 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003791 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3792 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3793 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3794 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3795 let mayLoad = 1, hasSideEffects = 0 in {
3796 let Constraints = "$src0 = $dst" in
3797 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3798 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3799 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3800 "$dst {${mask}}, $src}"),
3801 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3802 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3803 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3804 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3805 "$dst {${mask}} {z}, $src}"),
3806 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003807 }
Craig Toppere1cac152016-06-07 07:27:54 +00003808 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3809 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3810 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3811 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003812 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003813 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3814 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3815 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3816 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003817}
3818
Asaf Badouh41ecf462015-12-06 13:26:56 +00003819defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3820 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003821
Asaf Badouh41ecf462015-12-06 13:26:56 +00003822defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3823 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003824
Ayman Musa46af8f92016-11-13 14:29:32 +00003825
3826multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3827 PatLeaf ZeroFP, X86VectorVTInfo _> {
3828
3829def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003830 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003831 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003832 (_.EltVT _.FRC:$src1),
3833 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003834 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003835 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3836 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003837 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003838 _.RC)>;
3839
3840def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003841 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003842 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003843 (_.EltVT _.FRC:$src1),
3844 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003845 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003846 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003847 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003848 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003849}
3850
3851multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3852 dag Mask, RegisterClass MaskRC> {
3853
3854def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003855 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003856 (_.info256.VT (insert_subvector undef,
3857 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003858 (iPTR 0))),
3859 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003860 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003861 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003862 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003863
3864}
3865
Craig Topper058f2f62017-03-28 16:35:29 +00003866multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3867 AVX512VLVectorVTInfo _,
3868 dag Mask, RegisterClass MaskRC,
3869 SubRegIndex subreg> {
3870
3871def : Pat<(masked_store addr:$dst, Mask,
3872 (_.info512.VT (insert_subvector undef,
3873 (_.info256.VT (insert_subvector undef,
3874 (_.info128.VT _.info128.RC:$src),
3875 (iPTR 0))),
3876 (iPTR 0)))),
3877 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003878 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003879 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3880
3881}
3882
Ayman Musa46af8f92016-11-13 14:29:32 +00003883multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3884 dag Mask, RegisterClass MaskRC> {
3885
3886def : Pat<(_.info128.VT (extract_subvector
3887 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003888 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003889 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003890 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003891 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003892 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003893 addr:$srcAddr)>;
3894
3895def : Pat<(_.info128.VT (extract_subvector
3896 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3897 (_.info512.VT (insert_subvector undef,
3898 (_.info256.VT (insert_subvector undef,
3899 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003900 (iPTR 0))),
3901 (iPTR 0))))),
3902 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003903 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003904 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003905 addr:$srcAddr)>;
3906
3907}
3908
Craig Topper058f2f62017-03-28 16:35:29 +00003909multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3910 AVX512VLVectorVTInfo _,
3911 dag Mask, RegisterClass MaskRC,
3912 SubRegIndex subreg> {
3913
3914def : Pat<(_.info128.VT (extract_subvector
3915 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3916 (_.info512.VT (bitconvert
3917 (v16i32 immAllZerosV))))),
3918 (iPTR 0))),
3919 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003920 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003921 addr:$srcAddr)>;
3922
3923def : Pat<(_.info128.VT (extract_subvector
3924 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3925 (_.info512.VT (insert_subvector undef,
3926 (_.info256.VT (insert_subvector undef,
3927 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3928 (iPTR 0))),
3929 (iPTR 0))))),
3930 (iPTR 0))),
3931 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003932 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003933 addr:$srcAddr)>;
3934
3935}
3936
Ayman Musa46af8f92016-11-13 14:29:32 +00003937defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3938defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3939
3940defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3941 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003942defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3943 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3944defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3945 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003946
3947defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3948 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003949defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3950 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3951defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3952 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003953
Craig Topper74ed0872016-05-18 06:55:59 +00003954def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003955 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003956 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003957
Craig Topper74ed0872016-05-18 06:55:59 +00003958def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003959 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003960 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003961
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003962def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003963 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003964 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3965
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003966let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003967 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003968 (ins VR128X:$src1, FR32X:$src2),
3969 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3970 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3971 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003972
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003973let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003974 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3975 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003976 VR128X:$src1, FR32X:$src2),
3977 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3978 "$dst {${mask}}, $src1, $src2}",
3979 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3980 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003981
3982 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003983 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
3984 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3985 "$dst {${mask}} {z}, $src1, $src2}",
3986 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3987 FoldGenData<"VMOVSSZrrkz">;
3988
Simon Pilgrim64fff142017-07-16 18:37:23 +00003989 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003990 (ins VR128X:$src1, FR64X:$src2),
3991 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3992 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3993 FoldGenData<"VMOVSDZrr">;
3994
3995let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003996 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3997 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003998 VR128X:$src1, FR64X:$src2),
3999 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4000 "$dst {${mask}}, $src1, $src2}",
4001 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004002 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004003
Simon Pilgrim64fff142017-07-16 18:37:23 +00004004 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4005 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004006 FR64X:$src2),
4007 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4008 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004009 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004010 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4011}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004012
4013let Predicates = [HasAVX512] in {
4014 let AddedComplexity = 15 in {
4015 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
4016 // MOVS{S,D} to the lower bits.
4017 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004018 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004020 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004021 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004022 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004023 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004024 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004026
4027 // Move low f32 and clear high bits.
4028 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4029 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004030 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004031 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4032 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4033 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004034 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004035 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004036 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4037 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004038 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004039 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4040 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4041 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004042 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004043 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004044
4045 let AddedComplexity = 20 in {
4046 // MOVSSrm zeros the high parts of the register; represent this
4047 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4048 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4049 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4050 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4051 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4052 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4053 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004054 def : Pat<(v4f32 (X86vzload addr:$src)),
4055 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004056
4057 // MOVSDrm zeros the high parts of the register; represent this
4058 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4059 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4060 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4061 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4062 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4063 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4064 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4065 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4066 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4067 def : Pat<(v2f64 (X86vzload addr:$src)),
4068 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4069
4070 // Represent the same patterns above but in the form they appear for
4071 // 256-bit types
4072 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4073 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004074 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4076 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4077 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004078 def : Pat<(v8f32 (X86vzload addr:$src)),
4079 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004080 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4081 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4082 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004083 def : Pat<(v4f64 (X86vzload addr:$src)),
4084 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004085
4086 // Represent the same patterns above but in the form they appear for
4087 // 512-bit types
4088 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4089 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4090 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4091 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4092 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4093 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004094 def : Pat<(v16f32 (X86vzload addr:$src)),
4095 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004096 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4097 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4098 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004099 def : Pat<(v8f64 (X86vzload addr:$src)),
4100 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004101 }
4102 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4103 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004104 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004105 FR32X:$src)), sub_xmm)>;
4106 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4107 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004108 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004109 FR64X:$src)), sub_xmm)>;
4110 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4111 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004112 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004113
4114 // Move low f64 and clear high bits.
4115 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4116 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004117 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004118 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004119 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4120 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004121 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004122 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004123
4124 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004125 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004126 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004127 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004128 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004129 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004130
4131 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004132 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004133 addr:$dst),
4134 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004135
4136 // Shuffle with VMOVSS
4137 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4138 (VMOVSSZrr (v4i32 VR128X:$src1),
4139 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4140 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4141 (VMOVSSZrr (v4f32 VR128X:$src1),
4142 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4143
4144 // 256-bit variants
4145 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
4146 (SUBREG_TO_REG (i32 0),
4147 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
4148 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
4149 sub_xmm)>;
4150 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
4151 (SUBREG_TO_REG (i32 0),
4152 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
4153 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
4154 sub_xmm)>;
4155
4156 // Shuffle with VMOVSD
4157 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4158 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4159 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4160 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161
4162 // 256-bit variants
4163 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4164 (SUBREG_TO_REG (i32 0),
4165 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
4166 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
4167 sub_xmm)>;
4168 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4169 (SUBREG_TO_REG (i32 0),
4170 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
4171 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
4172 sub_xmm)>;
4173
4174 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4175 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4176 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4177 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4178 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4179 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4180 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4181 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4182}
4183
4184let AddedComplexity = 15 in
4185def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4186 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004187 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004188 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004189 (v2i64 VR128X:$src))))],
4190 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4191
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004192let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004193 let AddedComplexity = 15 in {
4194 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4195 (VMOVDI2PDIZrr GR32:$src)>;
4196
4197 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4198 (VMOV64toPQIZrr GR64:$src)>;
4199
4200 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4201 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4202 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004203
4204 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4205 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4206 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004207 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004208 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4209 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004210 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4211 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004212 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4213 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004214 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4215 (VMOVDI2PDIZrm addr:$src)>;
4216 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4217 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004218 def : Pat<(v4i32 (X86vzload addr:$src)),
4219 (VMOVDI2PDIZrm addr:$src)>;
4220 def : Pat<(v8i32 (X86vzload addr:$src)),
4221 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004223 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004225 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004226 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004227 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004228 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004229 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004230 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004231
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004232 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4233 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4234 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4235 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004236 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4237 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4238 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4239
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004240 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004241 def : Pat<(v16i32 (X86vzload addr:$src)),
4242 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004243 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004244 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004246//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004247// AVX-512 - Non-temporals
4248//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004249let SchedRW = [WriteLoad] in {
4250 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4251 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004252 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004253 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004254
Craig Topper2f90c1f2016-06-07 07:27:57 +00004255 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004256 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004257 (ins i256mem:$src),
4258 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004259 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004260 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004261
Robert Khasanoved882972014-08-13 10:46:00 +00004262 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004263 (ins i128mem:$src),
4264 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004265 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004266 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004267 }
Adam Nemetefd07852014-06-18 16:51:10 +00004268}
4269
Igor Bregerd3341f52016-01-20 13:11:47 +00004270multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4271 PatFrag st_frag = alignednontemporalstore,
4272 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004273 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004274 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004275 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004276 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4277 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004278}
4279
Igor Bregerd3341f52016-01-20 13:11:47 +00004280multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4281 AVX512VLVectorVTInfo VTInfo> {
4282 let Predicates = [HasAVX512] in
4283 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004284
Igor Bregerd3341f52016-01-20 13:11:47 +00004285 let Predicates = [HasAVX512, HasVLX] in {
4286 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4287 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004288 }
4289}
4290
Igor Bregerd3341f52016-01-20 13:11:47 +00004291defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4292defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4293defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004294
Craig Topper707c89c2016-05-08 23:43:17 +00004295let Predicates = [HasAVX512], AddedComplexity = 400 in {
4296 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4297 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4298 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4299 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4300 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4301 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004302
4303 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4304 (VMOVNTDQAZrm addr:$src)>;
4305 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4306 (VMOVNTDQAZrm addr:$src)>;
4307 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4308 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004309 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004310 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004311 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004312 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004313 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004314 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004315}
4316
Craig Topperc41320d2016-05-08 23:08:45 +00004317let Predicates = [HasVLX], AddedComplexity = 400 in {
4318 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4319 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4320 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4321 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4322 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4323 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4324
Simon Pilgrim9a896232016-06-07 13:34:24 +00004325 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4326 (VMOVNTDQAZ256rm addr:$src)>;
4327 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4328 (VMOVNTDQAZ256rm addr:$src)>;
4329 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4330 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004331 def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004332 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004333 def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004334 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004335 def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004336 (VMOVNTDQAZ256rm addr:$src)>;
4337
Craig Topperc41320d2016-05-08 23:08:45 +00004338 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4339 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4340 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4341 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4342 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4343 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004344
4345 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4346 (VMOVNTDQAZ128rm addr:$src)>;
4347 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4348 (VMOVNTDQAZ128rm addr:$src)>;
4349 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4350 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004351 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004352 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004353 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004354 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004355 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004356 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004357}
4358
Adam Nemet7f62b232014-06-10 16:39:53 +00004359//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004360// AVX-512 - Integer arithmetic
4361//
4362multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004363 X86VectorVTInfo _, OpndItins itins,
4364 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004365 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004366 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004367 "$src2, $src1", "$src1, $src2",
4368 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004369 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004370 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004371
Craig Toppere1cac152016-06-07 07:27:54 +00004372 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4373 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4374 "$src2, $src1", "$src1, $src2",
4375 (_.VT (OpNode _.RC:$src1,
4376 (bitconvert (_.LdFrag addr:$src2)))),
4377 itins.rm>,
4378 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004379}
4380
4381multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4382 X86VectorVTInfo _, OpndItins itins,
4383 bit IsCommutable = 0> :
4384 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004385 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4386 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4387 "${src2}"##_.BroadcastStr##", $src1",
4388 "$src1, ${src2}"##_.BroadcastStr,
4389 (_.VT (OpNode _.RC:$src1,
4390 (X86VBroadcast
4391 (_.ScalarLdFrag addr:$src2)))),
4392 itins.rm>,
4393 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004394}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004395
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004396multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4397 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4398 Predicate prd, bit IsCommutable = 0> {
4399 let Predicates = [prd] in
4400 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4401 IsCommutable>, EVEX_V512;
4402
4403 let Predicates = [prd, HasVLX] in {
4404 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4405 IsCommutable>, EVEX_V256;
4406 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4407 IsCommutable>, EVEX_V128;
4408 }
4409}
4410
Robert Khasanov545d1b72014-10-14 14:36:19 +00004411multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4412 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4413 Predicate prd, bit IsCommutable = 0> {
4414 let Predicates = [prd] in
4415 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4416 IsCommutable>, EVEX_V512;
4417
4418 let Predicates = [prd, HasVLX] in {
4419 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4420 IsCommutable>, EVEX_V256;
4421 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4422 IsCommutable>, EVEX_V128;
4423 }
4424}
4425
4426multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4427 OpndItins itins, Predicate prd,
4428 bit IsCommutable = 0> {
4429 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4430 itins, prd, IsCommutable>,
4431 VEX_W, EVEX_CD8<64, CD8VF>;
4432}
4433
4434multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4435 OpndItins itins, Predicate prd,
4436 bit IsCommutable = 0> {
4437 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4438 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4439}
4440
4441multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4442 OpndItins itins, Predicate prd,
4443 bit IsCommutable = 0> {
4444 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4445 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4446}
4447
4448multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4449 OpndItins itins, Predicate prd,
4450 bit IsCommutable = 0> {
4451 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4452 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4453}
4454
4455multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4456 SDNode OpNode, OpndItins itins, Predicate prd,
4457 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004458 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004459 IsCommutable>;
4460
Igor Bregerf2460112015-07-26 14:41:44 +00004461 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004462 IsCommutable>;
4463}
4464
4465multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4466 SDNode OpNode, OpndItins itins, Predicate prd,
4467 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004468 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004469 IsCommutable>;
4470
Igor Bregerf2460112015-07-26 14:41:44 +00004471 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004472 IsCommutable>;
4473}
4474
4475multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4476 bits<8> opc_d, bits<8> opc_q,
4477 string OpcodeStr, SDNode OpNode,
4478 OpndItins itins, bit IsCommutable = 0> {
4479 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4480 itins, HasAVX512, IsCommutable>,
4481 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4482 itins, HasBWI, IsCommutable>;
4483}
4484
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004485multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004486 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004487 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4488 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004489 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004490 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004491 "$src2, $src1","$src1, $src2",
4492 (_Dst.VT (OpNode
4493 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004494 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004495 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004496 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004497 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4498 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4499 "$src2, $src1", "$src1, $src2",
4500 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4501 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004502 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004503 AVX512BIBase, EVEX_4V;
4504
4505 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004506 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004507 OpcodeStr,
4508 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004509 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004510 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4511 (_Brdct.VT (X86VBroadcast
4512 (_Brdct.ScalarLdFrag addr:$src2)))))),
4513 itins.rm>,
4514 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004515}
4516
Robert Khasanov545d1b72014-10-14 14:36:19 +00004517defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4518 SSE_INTALU_ITINS_P, 1>;
4519defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4520 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004521defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4522 SSE_INTALU_ITINS_P, HasBWI, 1>;
4523defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4524 SSE_INTALU_ITINS_P, HasBWI, 0>;
4525defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004526 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004527defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004528 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004529defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004530 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004531defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004532 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004533defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004534 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004535defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004536 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004537defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004538 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004539defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004540 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004541defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004542 SSE_INTALU_ITINS_P, HasBWI, 1>;
4543
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004544multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004545 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4546 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4547 let Predicates = [prd] in
4548 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4549 _SrcVTInfo.info512, _DstVTInfo.info512,
4550 v8i64_info, IsCommutable>,
4551 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4552 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004553 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004554 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004555 v4i64x_info, IsCommutable>,
4556 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004557 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004558 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004559 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004560 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4561 }
Michael Liao66233b72015-08-06 09:06:20 +00004562}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004563
4564defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004565 avx512vl_i32_info, avx512vl_i64_info,
4566 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004567defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004568 avx512vl_i32_info, avx512vl_i64_info,
4569 X86pmuludq, HasAVX512, 1>;
4570defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4571 avx512vl_i8_info, avx512vl_i8_info,
4572 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004573
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004574multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4575 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004576 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4577 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4578 OpcodeStr,
4579 "${src2}"##_Src.BroadcastStr##", $src1",
4580 "$src1, ${src2}"##_Src.BroadcastStr,
4581 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4582 (_Src.VT (X86VBroadcast
4583 (_Src.ScalarLdFrag addr:$src2))))))>,
4584 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004585}
4586
Michael Liao66233b72015-08-06 09:06:20 +00004587multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4588 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004589 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004590 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004591 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004592 "$src2, $src1","$src1, $src2",
4593 (_Dst.VT (OpNode
4594 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004595 (_Src.VT _Src.RC:$src2))),
4596 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004597 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004598 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4599 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4600 "$src2, $src1", "$src1, $src2",
4601 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4602 (bitconvert (_Src.LdFrag addr:$src2))))>,
4603 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004604}
4605
4606multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4607 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004608 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004609 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4610 v32i16_info>,
4611 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4612 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004613 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004614 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4615 v16i16x_info>,
4616 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4617 v16i16x_info>, EVEX_V256;
4618 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4619 v8i16x_info>,
4620 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4621 v8i16x_info>, EVEX_V128;
4622 }
4623}
4624multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4625 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004626 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004627 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4628 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004629 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004630 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4631 v32i8x_info>, EVEX_V256;
4632 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4633 v16i8x_info>, EVEX_V128;
4634 }
4635}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004636
4637multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4638 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004639 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004640 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004641 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004642 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004643 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004644 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004645 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004646 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004647 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004648 }
4649}
4650
Craig Topperb6da6542016-05-01 17:38:32 +00004651defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4652defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4653defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4654defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004655
Craig Topper5acb5a12016-05-01 06:24:57 +00004656defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4657 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4658defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004659 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004660
Igor Bregerf2460112015-07-26 14:41:44 +00004661defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004662 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004663defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004664 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004665defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004666 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004667
Igor Bregerf2460112015-07-26 14:41:44 +00004668defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004669 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004670defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004671 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004672defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004673 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004674
Igor Bregerf2460112015-07-26 14:41:44 +00004675defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004676 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004677defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004678 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004679defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004680 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004681
Igor Bregerf2460112015-07-26 14:41:44 +00004682defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004683 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004684defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004685 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004686defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004687 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004688
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004689// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4690let Predicates = [HasDQI, NoVLX] in {
4691 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4692 (EXTRACT_SUBREG
4693 (VPMULLQZrr
4694 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4695 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4696 sub_ymm)>;
4697
4698 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4699 (EXTRACT_SUBREG
4700 (VPMULLQZrr
4701 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4702 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4703 sub_xmm)>;
4704}
4705
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004706//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004707// AVX-512 Logical Instructions
4708//===----------------------------------------------------------------------===//
4709
Craig Topperabe80cc2016-08-28 06:06:28 +00004710multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004711 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004712 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4713 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4714 "$src2, $src1", "$src1, $src2",
4715 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4716 (bitconvert (_.VT _.RC:$src2)))),
4717 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4718 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004719 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004720 AVX512BIBase, EVEX_4V;
4721
4722 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4723 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4724 "$src2, $src1", "$src1, $src2",
4725 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4726 (bitconvert (_.LdFrag addr:$src2)))),
4727 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4728 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004729 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004730 AVX512BIBase, EVEX_4V;
4731}
4732
4733multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004734 X86VectorVTInfo _, bit IsCommutable = 0> :
4735 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004736 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4737 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4738 "${src2}"##_.BroadcastStr##", $src1",
4739 "$src1, ${src2}"##_.BroadcastStr,
4740 (_.i64VT (OpNode _.RC:$src1,
4741 (bitconvert
4742 (_.VT (X86VBroadcast
4743 (_.ScalarLdFrag addr:$src2)))))),
4744 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4745 (bitconvert
4746 (_.VT (X86VBroadcast
4747 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004748 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004749 AVX512BIBase, EVEX_4V, EVEX_B;
4750}
4751
4752multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004753 AVX512VLVectorVTInfo VTInfo,
4754 bit IsCommutable = 0> {
4755 let Predicates = [HasAVX512] in
4756 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004757 IsCommutable>, EVEX_V512;
4758
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004759 let Predicates = [HasAVX512, HasVLX] in {
4760 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004761 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004762 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004763 IsCommutable>, EVEX_V128;
4764 }
4765}
4766
4767multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004768 bit IsCommutable = 0> {
4769 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004770 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004771}
4772
4773multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004774 bit IsCommutable = 0> {
4775 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004776 IsCommutable>,
4777 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004778}
4779
4780multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004781 SDNode OpNode, bit IsCommutable = 0> {
4782 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4783 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004784}
4785
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004786defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4787defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4788defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4789defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004790
4791//===----------------------------------------------------------------------===//
4792// AVX-512 FP arithmetic
4793//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004794multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4795 SDNode OpNode, SDNode VecNode, OpndItins itins,
4796 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004797 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004798 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4799 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4800 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004801 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4802 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004803 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004804
4805 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004806 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004807 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004808 (_.VT (VecNode _.RC:$src1,
4809 _.ScalarIntMemCPat:$src2,
4810 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004811 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004812 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004813 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004814 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004815 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4816 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004817 itins.rr> {
4818 let isCommutable = IsCommutable;
4819 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004820 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004821 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004822 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4823 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004824 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004825 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004826 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004827}
4828
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004829multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004830 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004831 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004832 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4833 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4834 "$rc, $src2, $src1", "$src1, $src2, $rc",
4835 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004836 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004837 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004838}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004839multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004840 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4841 OpndItins itins, bit IsCommutable> {
4842 let ExeDomain = _.ExeDomain in {
4843 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4844 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4845 "$src2, $src1", "$src1, $src2",
4846 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4847 itins.rr>;
4848
4849 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4850 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4851 "$src2, $src1", "$src1, $src2",
4852 (_.VT (VecNode _.RC:$src1,
4853 _.ScalarIntMemCPat:$src2)),
4854 itins.rm>;
4855
4856 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4857 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4858 (ins _.FRC:$src1, _.FRC:$src2),
4859 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4860 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4861 itins.rr> {
4862 let isCommutable = IsCommutable;
4863 }
4864 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4865 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4866 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4867 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4868 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4869 }
4870
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004871 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4872 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004873 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004874 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004875 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004876 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004877}
4878
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004879multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4880 SDNode VecNode,
4881 SizeItins itins, bit IsCommutable> {
4882 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4883 itins.s, IsCommutable>,
4884 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4885 itins.s, IsCommutable>,
4886 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4887 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4888 itins.d, IsCommutable>,
4889 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4890 itins.d, IsCommutable>,
4891 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4892}
4893
4894multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004895 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004896 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004897 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4898 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004899 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004900 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4901 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004902 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4903}
Craig Topper8783bbb2017-02-24 07:21:10 +00004904defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4905defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4906defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4907defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4908defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004909 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004910defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004911 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004912
4913// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4914// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4915multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4916 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004917 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004918 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4919 (ins _.FRC:$src1, _.FRC:$src2),
4920 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4921 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004922 itins.rr> {
4923 let isCommutable = 1;
4924 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004925 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4926 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4927 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4928 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4929 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4930 }
4931}
4932defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4933 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4934 EVEX_CD8<32, CD8VT1>;
4935
4936defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4937 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4938 EVEX_CD8<64, CD8VT1>;
4939
4940defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4941 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4942 EVEX_CD8<32, CD8VT1>;
4943
4944defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4945 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4946 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004947
Craig Topper375aa902016-12-19 00:42:28 +00004948multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004949 X86VectorVTInfo _, OpndItins itins,
4950 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004951 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004952 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4953 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4954 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004955 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4956 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004957 let mayLoad = 1 in {
4958 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4959 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4960 "$src2, $src1", "$src1, $src2",
4961 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4962 EVEX_4V;
4963 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4964 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4965 "${src2}"##_.BroadcastStr##", $src1",
4966 "$src1, ${src2}"##_.BroadcastStr,
4967 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4968 (_.ScalarLdFrag addr:$src2)))),
4969 itins.rm>, EVEX_4V, EVEX_B;
4970 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004971 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004972}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004973
Craig Topper375aa902016-12-19 00:42:28 +00004974multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004975 X86VectorVTInfo _> {
4976 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004977 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4978 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4979 "$rc, $src2, $src1", "$src1, $src2, $rc",
4980 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4981 EVEX_4V, EVEX_B, EVEX_RC;
4982}
4983
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004984
Craig Topper375aa902016-12-19 00:42:28 +00004985multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004986 X86VectorVTInfo _> {
4987 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004988 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4989 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4990 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4991 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4992 EVEX_4V, EVEX_B;
4993}
4994
Craig Topper375aa902016-12-19 00:42:28 +00004995multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004996 Predicate prd, SizeItins itins,
4997 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004998 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004999 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005000 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005001 EVEX_CD8<32, CD8VF>;
5002 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005003 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005004 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005005 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005006
Robert Khasanov595e5982014-10-29 15:43:02 +00005007 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005008 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005009 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005010 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005011 EVEX_CD8<32, CD8VF>;
5012 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005013 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005014 EVEX_CD8<32, CD8VF>;
5015 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005016 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005017 EVEX_CD8<64, CD8VF>;
5018 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005019 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005020 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005021 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005022}
5023
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005024multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005025 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005026 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005027 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005028 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5029}
5030
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005031multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005032 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005033 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005034 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005035 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5036}
5037
Craig Topper9433f972016-08-02 06:16:53 +00005038defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5039 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005040 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005041defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5042 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005043 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005044defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005045 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005046defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005047 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005048defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5049 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005050 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005051defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5052 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005053 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005054let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005055 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5056 SSE_ALU_ITINS_P, 1>;
5057 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5058 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005059}
Craig Topper375aa902016-12-19 00:42:28 +00005060defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005061 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005062defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005063 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005064defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005065 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005066defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005067 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005068
Craig Topper8f6827c2016-08-31 05:37:52 +00005069// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005070multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5071 X86VectorVTInfo _, Predicate prd> {
5072let Predicates = [prd] in {
5073 // Masked register-register logical operations.
5074 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5075 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5076 _.RC:$src0)),
5077 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5078 _.RC:$src1, _.RC:$src2)>;
5079 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5080 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5081 _.ImmAllZerosV)),
5082 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5083 _.RC:$src2)>;
5084 // Masked register-memory logical operations.
5085 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5086 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5087 (load addr:$src2)))),
5088 _.RC:$src0)),
5089 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5090 _.RC:$src1, addr:$src2)>;
5091 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5092 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5093 _.ImmAllZerosV)),
5094 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5095 addr:$src2)>;
5096 // Register-broadcast logical operations.
5097 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5098 (bitconvert (_.VT (X86VBroadcast
5099 (_.ScalarLdFrag addr:$src2)))))),
5100 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5101 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5102 (bitconvert
5103 (_.i64VT (OpNode _.RC:$src1,
5104 (bitconvert (_.VT
5105 (X86VBroadcast
5106 (_.ScalarLdFrag addr:$src2))))))),
5107 _.RC:$src0)),
5108 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5109 _.RC:$src1, addr:$src2)>;
5110 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5111 (bitconvert
5112 (_.i64VT (OpNode _.RC:$src1,
5113 (bitconvert (_.VT
5114 (X86VBroadcast
5115 (_.ScalarLdFrag addr:$src2))))))),
5116 _.ImmAllZerosV)),
5117 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5118 _.RC:$src1, addr:$src2)>;
5119}
Craig Topper8f6827c2016-08-31 05:37:52 +00005120}
5121
Craig Topper45d65032016-09-02 05:29:13 +00005122multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5123 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5124 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5125 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5126 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5127 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5128 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005129}
5130
Craig Topper45d65032016-09-02 05:29:13 +00005131defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5132defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5133defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5134defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5135
Craig Topper2baef8f2016-12-18 04:17:00 +00005136let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005137 // Use packed logical operations for scalar ops.
5138 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5139 (COPY_TO_REGCLASS (VANDPDZ128rr
5140 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5141 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5142 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5143 (COPY_TO_REGCLASS (VORPDZ128rr
5144 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5145 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5146 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5147 (COPY_TO_REGCLASS (VXORPDZ128rr
5148 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5149 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5150 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5151 (COPY_TO_REGCLASS (VANDNPDZ128rr
5152 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5153 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5154
5155 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5156 (COPY_TO_REGCLASS (VANDPSZ128rr
5157 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5158 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5159 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5160 (COPY_TO_REGCLASS (VORPSZ128rr
5161 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5162 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5163 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5164 (COPY_TO_REGCLASS (VXORPSZ128rr
5165 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5166 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5167 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5168 (COPY_TO_REGCLASS (VANDNPSZ128rr
5169 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5170 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5171}
5172
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005173multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5174 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005175 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005176 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5177 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5178 "$src2, $src1", "$src1, $src2",
5179 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005180 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5181 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5182 "$src2, $src1", "$src1, $src2",
5183 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5184 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5185 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5186 "${src2}"##_.BroadcastStr##", $src1",
5187 "$src1, ${src2}"##_.BroadcastStr,
5188 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5189 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5190 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005191 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005192}
5193
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005194multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5195 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005196 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005197 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5198 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5199 "$src2, $src1", "$src1, $src2",
5200 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005201 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5202 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5203 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005204 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005205 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5206 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005207 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005208}
5209
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005210multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005211 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005212 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5213 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005214 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005215 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5216 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005217 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5218 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005219 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005220 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5221 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005222 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5223
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005224 // Define only if AVX512VL feature is present.
5225 let Predicates = [HasVLX] in {
5226 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5227 EVEX_V128, EVEX_CD8<32, CD8VF>;
5228 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5229 EVEX_V256, EVEX_CD8<32, CD8VF>;
5230 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5231 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5232 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5233 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5234 }
5235}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005236defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005237
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005238//===----------------------------------------------------------------------===//
5239// AVX-512 VPTESTM instructions
5240//===----------------------------------------------------------------------===//
5241
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005242multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5243 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005244 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005245 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5246 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5247 "$src2, $src1", "$src1, $src2",
5248 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5249 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005250 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5251 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5252 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005253 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005254 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5255 EVEX_4V,
5256 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005257}
5258
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005259multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5260 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005261 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5262 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5263 "${src2}"##_.BroadcastStr##", $src1",
5264 "$src1, ${src2}"##_.BroadcastStr,
5265 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5266 (_.ScalarLdFrag addr:$src2))))>,
5267 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005268}
Igor Bregerfca0a342016-01-28 13:19:25 +00005269
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005270// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005271multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5272 X86VectorVTInfo _, string Suffix> {
5273 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5274 (_.KVT (COPY_TO_REGCLASS
5275 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005276 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005277 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005278 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005279 _.RC:$src2, _.SubRegIdx)),
5280 _.KRC))>;
5281}
5282
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005283multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005284 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005285 let Predicates = [HasAVX512] in
5286 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5287 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5288
5289 let Predicates = [HasAVX512, HasVLX] in {
5290 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5291 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5292 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5293 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5294 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005295 let Predicates = [HasAVX512, NoVLX] in {
5296 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5297 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005298 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005299}
5300
5301multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5302 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005303 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005304 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005305 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005306}
5307
5308multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5309 SDNode OpNode> {
5310 let Predicates = [HasBWI] in {
5311 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5312 EVEX_V512, VEX_W;
5313 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5314 EVEX_V512;
5315 }
5316 let Predicates = [HasVLX, HasBWI] in {
5317
5318 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5319 EVEX_V256, VEX_W;
5320 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5321 EVEX_V128, VEX_W;
5322 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5323 EVEX_V256;
5324 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5325 EVEX_V128;
5326 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005327
Igor Bregerfca0a342016-01-28 13:19:25 +00005328 let Predicates = [HasAVX512, NoVLX] in {
5329 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5330 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5331 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5332 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005333 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005334
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005335}
5336
5337multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5338 SDNode OpNode> :
5339 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5340 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5341
5342defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5343defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005344
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005345
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005346//===----------------------------------------------------------------------===//
5347// AVX-512 Shift instructions
5348//===----------------------------------------------------------------------===//
5349multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005350 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005351 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005352 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005353 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005354 "$src2, $src1", "$src1, $src2",
5355 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005356 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005357 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005358 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005359 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005360 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5361 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005362 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005363 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005364}
5365
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005366multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5367 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005368 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005369 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5370 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5371 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5372 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005373 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005374}
5375
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005376multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005377 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005378 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005379 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005380 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5381 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5382 "$src2, $src1", "$src1, $src2",
5383 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005384 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005385 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5386 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5387 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005388 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005389 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005390 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005391 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005392}
5393
Cameron McInally5fb084e2014-12-11 17:13:05 +00005394multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005395 ValueType SrcVT, PatFrag bc_frag,
5396 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5397 let Predicates = [prd] in
5398 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5399 VTInfo.info512>, EVEX_V512,
5400 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5401 let Predicates = [prd, HasVLX] in {
5402 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5403 VTInfo.info256>, EVEX_V256,
5404 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5405 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5406 VTInfo.info128>, EVEX_V128,
5407 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5408 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005409}
5410
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005411multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5412 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005413 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005414 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005415 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005416 avx512vl_i64_info, HasAVX512>, VEX_W;
5417 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5418 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005419}
5420
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005421multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5422 string OpcodeStr, SDNode OpNode,
5423 AVX512VLVectorVTInfo VTInfo> {
5424 let Predicates = [HasAVX512] in
5425 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5426 VTInfo.info512>,
5427 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5428 VTInfo.info512>, EVEX_V512;
5429 let Predicates = [HasAVX512, HasVLX] in {
5430 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5431 VTInfo.info256>,
5432 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5433 VTInfo.info256>, EVEX_V256;
5434 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5435 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005436 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005437 VTInfo.info128>, EVEX_V128;
5438 }
5439}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005440
Michael Liao66233b72015-08-06 09:06:20 +00005441multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005442 Format ImmFormR, Format ImmFormM,
5443 string OpcodeStr, SDNode OpNode> {
5444 let Predicates = [HasBWI] in
5445 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5446 v32i16_info>, EVEX_V512;
5447 let Predicates = [HasVLX, HasBWI] in {
5448 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5449 v16i16x_info>, EVEX_V256;
5450 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5451 v8i16x_info>, EVEX_V128;
5452 }
5453}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005454
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005455multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5456 Format ImmFormR, Format ImmFormM,
5457 string OpcodeStr, SDNode OpNode> {
5458 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5459 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5460 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5461 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5462}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005463
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005464defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005465 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005466
5467defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005468 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005469
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005470defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005471 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005472
Michael Zuckerman298a6802016-01-13 12:39:33 +00005473defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005474defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005475
5476defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5477defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5478defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005479
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005480// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5481let Predicates = [HasAVX512, NoVLX] in {
5482 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5483 (EXTRACT_SUBREG (v8i64
5484 (VPSRAQZrr
5485 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5486 VR128X:$src2)), sub_ymm)>;
5487
5488 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5489 (EXTRACT_SUBREG (v8i64
5490 (VPSRAQZrr
5491 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5492 VR128X:$src2)), sub_xmm)>;
5493
5494 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5495 (EXTRACT_SUBREG (v8i64
5496 (VPSRAQZri
5497 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5498 imm:$src2)), sub_ymm)>;
5499
5500 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5501 (EXTRACT_SUBREG (v8i64
5502 (VPSRAQZri
5503 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5504 imm:$src2)), sub_xmm)>;
5505}
5506
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005507//===-------------------------------------------------------------------===//
5508// Variable Bit Shifts
5509//===-------------------------------------------------------------------===//
5510multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005511 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005512 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005513 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5514 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5515 "$src2, $src1", "$src1, $src2",
5516 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005517 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005518 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5519 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5520 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005521 (_.VT (OpNode _.RC:$src1,
5522 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005523 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005524 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005525 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005526}
5527
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005528multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5529 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005530 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005531 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5532 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5533 "${src2}"##_.BroadcastStr##", $src1",
5534 "$src1, ${src2}"##_.BroadcastStr,
5535 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5536 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005537 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005538 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5539}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005540
Cameron McInally5fb084e2014-12-11 17:13:05 +00005541multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5542 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005543 let Predicates = [HasAVX512] in
5544 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5545 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5546
5547 let Predicates = [HasAVX512, HasVLX] in {
5548 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5549 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5550 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5551 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5552 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005553}
5554
5555multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5556 SDNode OpNode> {
5557 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005558 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005559 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005560 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005561}
5562
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005563// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005564multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5565 SDNode OpNode, list<Predicate> p> {
5566 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005567 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005568 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005569 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005570 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005571 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5572 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5573 sub_ymm)>;
5574
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005575 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005576 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005577 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005578 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005579 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5580 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5581 sub_xmm)>;
5582 }
5583}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005584multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5585 SDNode OpNode> {
5586 let Predicates = [HasBWI] in
5587 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5588 EVEX_V512, VEX_W;
5589 let Predicates = [HasVLX, HasBWI] in {
5590
5591 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5592 EVEX_V256, VEX_W;
5593 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5594 EVEX_V128, VEX_W;
5595 }
5596}
5597
5598defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005599 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005600
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005601defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005602 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005603
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005604defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005605 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5606
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005607defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5608defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005609
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005610defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5611defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5612defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5613defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5614
Craig Topper05629d02016-07-24 07:32:45 +00005615// Special handing for handling VPSRAV intrinsics.
5616multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5617 list<Predicate> p> {
5618 let Predicates = p in {
5619 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5620 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5621 _.RC:$src2)>;
5622 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5623 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5624 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005625 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5626 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5627 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5628 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5629 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5630 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5631 _.RC:$src0)),
5632 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5633 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005634 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5635 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5636 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5637 _.RC:$src1, _.RC:$src2)>;
5638 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5639 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5640 _.ImmAllZerosV)),
5641 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5642 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005643 }
5644}
5645
5646multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5647 list<Predicate> p> :
5648 avx512_var_shift_int_lowering<InstrStr, _, p> {
5649 let Predicates = p in {
5650 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5651 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5652 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5653 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005654 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5655 (X86vsrav _.RC:$src1,
5656 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5657 _.RC:$src0)),
5658 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5659 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005660 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5661 (X86vsrav _.RC:$src1,
5662 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5663 _.ImmAllZerosV)),
5664 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5665 _.RC:$src1, addr:$src2)>;
5666 }
5667}
5668
5669defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5670defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5671defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5672defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5673defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5674defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5675defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5676defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5677defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5678
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005679//===-------------------------------------------------------------------===//
5680// 1-src variable permutation VPERMW/D/Q
5681//===-------------------------------------------------------------------===//
5682multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5683 AVX512VLVectorVTInfo _> {
5684 let Predicates = [HasAVX512] in
5685 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5686 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5687
5688 let Predicates = [HasAVX512, HasVLX] in
5689 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5690 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5691}
5692
5693multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5694 string OpcodeStr, SDNode OpNode,
5695 AVX512VLVectorVTInfo VTInfo> {
5696 let Predicates = [HasAVX512] in
5697 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5698 VTInfo.info512>,
5699 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5700 VTInfo.info512>, EVEX_V512;
5701 let Predicates = [HasAVX512, HasVLX] in
5702 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5703 VTInfo.info256>,
5704 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5705 VTInfo.info256>, EVEX_V256;
5706}
5707
Michael Zuckermand9cac592016-01-19 17:07:43 +00005708multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5709 Predicate prd, SDNode OpNode,
5710 AVX512VLVectorVTInfo _> {
5711 let Predicates = [prd] in
5712 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5713 EVEX_V512 ;
5714 let Predicates = [HasVLX, prd] in {
5715 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5716 EVEX_V256 ;
5717 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5718 EVEX_V128 ;
5719 }
5720}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005721
Michael Zuckermand9cac592016-01-19 17:07:43 +00005722defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5723 avx512vl_i16_info>, VEX_W;
5724defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5725 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005726
5727defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5728 avx512vl_i32_info>;
5729defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5730 avx512vl_i64_info>, VEX_W;
5731defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5732 avx512vl_f32_info>;
5733defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5734 avx512vl_f64_info>, VEX_W;
5735
5736defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5737 X86VPermi, avx512vl_i64_info>,
5738 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5739defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5740 X86VPermi, avx512vl_f64_info>,
5741 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005742//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005743// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005744//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005745
Igor Breger78741a12015-10-04 07:20:41 +00005746multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5747 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5748 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5749 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5750 "$src2, $src1", "$src1, $src2",
5751 (_.VT (OpNode _.RC:$src1,
5752 (Ctrl.VT Ctrl.RC:$src2)))>,
5753 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005754 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5755 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5756 "$src2, $src1", "$src1, $src2",
5757 (_.VT (OpNode
5758 _.RC:$src1,
5759 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5760 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5761 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5762 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5763 "${src2}"##_.BroadcastStr##", $src1",
5764 "$src1, ${src2}"##_.BroadcastStr,
5765 (_.VT (OpNode
5766 _.RC:$src1,
5767 (Ctrl.VT (X86VBroadcast
5768 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5769 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005770}
5771
5772multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5773 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5774 let Predicates = [HasAVX512] in {
5775 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5776 Ctrl.info512>, EVEX_V512;
5777 }
5778 let Predicates = [HasAVX512, HasVLX] in {
5779 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5780 Ctrl.info128>, EVEX_V128;
5781 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5782 Ctrl.info256>, EVEX_V256;
5783 }
5784}
5785
5786multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5787 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5788
5789 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5790 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5791 X86VPermilpi, _>,
5792 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005793}
5794
Craig Topper05948fb2016-08-02 05:11:15 +00005795let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005796defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5797 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005798let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005799defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5800 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005801//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005802// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5803//===----------------------------------------------------------------------===//
5804
5805defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005806 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005807 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5808defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005809 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005810defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005811 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005812
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005813multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5814 let Predicates = [HasBWI] in
5815 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5816
5817 let Predicates = [HasVLX, HasBWI] in {
5818 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5819 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5820 }
5821}
5822
5823defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5824
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005825//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005826// Move Low to High and High to Low packed FP Instructions
5827//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005828def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5829 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005830 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005831 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5832 IIC_SSE_MOV_LH>, EVEX_4V;
5833def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5834 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005835 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005836 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5837 IIC_SSE_MOV_LH>, EVEX_4V;
5838
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005839let Predicates = [HasAVX512] in {
5840 // MOVLHPS patterns
5841 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5842 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5843 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5844 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005845
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005846 // MOVHLPS patterns
5847 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
5848 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
5849}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005850
5851//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005852// VMOVHPS/PD VMOVLPS Instructions
5853// All patterns was taken from SSS implementation.
5854//===----------------------------------------------------------------------===//
5855multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5856 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005857 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005858 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5859 (ins _.RC:$src1, f64mem:$src2),
5860 !strconcat(OpcodeStr,
5861 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5862 [(set _.RC:$dst,
5863 (OpNode _.RC:$src1,
5864 (_.VT (bitconvert
5865 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5866 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005867}
5868
5869defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5870 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5871defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
5872 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5873defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5874 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5875defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5876 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5877
5878let Predicates = [HasAVX512] in {
5879 // VMOVHPS patterns
5880 def : Pat<(X86Movlhps VR128X:$src1,
5881 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5882 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5883 def : Pat<(X86Movlhps VR128X:$src1,
5884 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
5885 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5886 // VMOVHPD patterns
5887 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5888 (scalar_to_vector (loadf64 addr:$src2)))),
5889 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5890 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
5891 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5892 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5893 // VMOVLPS patterns
5894 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5895 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5896 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5897 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
5898 // VMOVLPD patterns
5899 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5900 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5901 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5902 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5903 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5904 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5905 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5906}
5907
Igor Bregerb6b27af2015-11-10 07:09:07 +00005908def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5909 (ins f64mem:$dst, VR128X:$src),
5910 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005911 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005912 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5913 (bc_v2f64 (v4f32 VR128X:$src))),
5914 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5915 EVEX, EVEX_CD8<32, CD8VT2>;
5916def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5917 (ins f64mem:$dst, VR128X:$src),
5918 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005919 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005920 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5921 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5922 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5923def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5924 (ins f64mem:$dst, VR128X:$src),
5925 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005926 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005927 (iPTR 0))), addr:$dst)],
5928 IIC_SSE_MOV_LH>,
5929 EVEX, EVEX_CD8<32, CD8VT2>;
5930def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5931 (ins f64mem:$dst, VR128X:$src),
5932 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005933 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005934 (iPTR 0))), addr:$dst)],
5935 IIC_SSE_MOV_LH>,
5936 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005937
Igor Bregerb6b27af2015-11-10 07:09:07 +00005938let Predicates = [HasAVX512] in {
5939 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005940 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005941 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5942 (iPTR 0))), addr:$dst),
5943 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5944 // VMOVLPS patterns
5945 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5946 addr:$src1),
5947 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5948 def : Pat<(store (v4i32 (X86Movlps
5949 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
5950 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
5951 // VMOVLPD patterns
5952 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5953 addr:$src1),
5954 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5955 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5956 addr:$src1),
5957 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
5958}
5959//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005960// FMA - Fused Multiply Operations
5961//
Adam Nemet26371ce2014-10-24 00:02:55 +00005962
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005963multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005964 X86VectorVTInfo _, string Suff> {
5965 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00005966 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005967 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005968 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005969 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005970 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005971
Craig Toppere1cac152016-06-07 07:27:54 +00005972 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5973 (ins _.RC:$src2, _.MemOp:$src3),
5974 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005975 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005976 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005977
Craig Toppere1cac152016-06-07 07:27:54 +00005978 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5979 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5980 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5981 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005982 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005983 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005984 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005985 }
Craig Topper318e40b2016-07-25 07:20:31 +00005986
5987 // Additional pattern for folding broadcast nodes in other orders.
5988 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5989 (OpNode _.RC:$src1, _.RC:$src2,
5990 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
5991 _.RC:$src1)),
5992 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
5993 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005994}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005995
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005996multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005997 X86VectorVTInfo _, string Suff> {
5998 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005999 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006000 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6001 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006002 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006003 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006004}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006005
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006006multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006007 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6008 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006009 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006010 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6011 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6012 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006013 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006014 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006015 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006016 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006017 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006018 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006019 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006020}
6021
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006022multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006023 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006024 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006025 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006026 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006027 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006028}
6029
6030defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
6031defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6032defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6033defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6034defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6035defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6036
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006037
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006038multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006039 X86VectorVTInfo _, string Suff> {
6040 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006041 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6042 (ins _.RC:$src2, _.RC:$src3),
6043 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006044 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006045 AVX512FMA3Base;
6046
Craig Toppere1cac152016-06-07 07:27:54 +00006047 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6048 (ins _.RC:$src2, _.MemOp:$src3),
6049 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006050 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006051 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006052
Craig Toppere1cac152016-06-07 07:27:54 +00006053 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6054 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6055 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6056 "$src2, ${src3}"##_.BroadcastStr,
6057 (_.VT (OpNode _.RC:$src2,
6058 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006059 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006060 }
Craig Topper318e40b2016-07-25 07:20:31 +00006061
6062 // Additional patterns for folding broadcast nodes in other orders.
6063 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6064 _.RC:$src2, _.RC:$src1)),
6065 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
6066 _.RC:$src2, addr:$src3)>;
6067 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6068 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6069 _.RC:$src2, _.RC:$src1),
6070 _.RC:$src1)),
6071 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6072 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
6073 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6074 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6075 _.RC:$src2, _.RC:$src1),
6076 _.ImmAllZerosV)),
6077 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
6078 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006079}
6080
6081multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006082 X86VectorVTInfo _, string Suff> {
6083 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006084 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6085 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6086 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006087 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006088 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006089}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006090
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006091multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006092 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6093 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006094 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006095 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6096 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6097 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006098 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006099 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006100 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006101 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006102 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006103 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006104 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006105}
6106
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006107multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006108 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006109 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006110 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006111 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006112 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006113}
6114
6115defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
6116defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6117defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6118defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6119defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6120defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6121
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006122multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006123 X86VectorVTInfo _, string Suff> {
6124 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006125 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006126 (ins _.RC:$src2, _.RC:$src3),
6127 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006128 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006129 AVX512FMA3Base;
6130
Craig Toppere1cac152016-06-07 07:27:54 +00006131 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006132 (ins _.RC:$src2, _.MemOp:$src3),
6133 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006134 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006135 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006136
Craig Toppere1cac152016-06-07 07:27:54 +00006137 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006138 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6139 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6140 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00006141 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00006142 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00006143 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006144 }
Craig Topper318e40b2016-07-25 07:20:31 +00006145
6146 // Additional patterns for folding broadcast nodes in other orders.
6147 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6148 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6149 _.RC:$src1, _.RC:$src2),
6150 _.RC:$src1)),
6151 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6152 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006153}
6154
6155multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006156 X86VectorVTInfo _, string Suff> {
6157 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006158 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006159 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6160 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00006161 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006162 AVX512FMA3Base, EVEX_B, EVEX_RC;
6163}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006164
6165multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006166 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6167 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006168 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006169 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6170 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6171 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006172 }
6173 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006174 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006175 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006176 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006177 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6178 }
6179}
6180
6181multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006182 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006183 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006184 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006185 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006186 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006187}
6188
6189defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
6190defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6191defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6192defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6193defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6194defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006195
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006196// Scalar FMA
6197let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00006198multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6199 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
6200 dag RHS_r, dag RHS_m > {
6201 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6202 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006203 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006204
Craig Toppere1cac152016-06-07 07:27:54 +00006205 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006206 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006207 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006208
6209 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6210 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00006211 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00006212 AVX512FMA3Base, EVEX_B, EVEX_RC;
6213
Craig Toppereafdbec2016-08-13 06:48:41 +00006214 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006215 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6216 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6217 !strconcat(OpcodeStr,
6218 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6219 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006220 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6221 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6222 !strconcat(OpcodeStr,
6223 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6224 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006225 }// isCodeGenOnly = 1
6226}
6227}// Constraints = "$src1 = $dst"
6228
6229multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006230 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6231 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006232 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00006233 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006234 // Operands for intrinsic are in 123 order to preserve passthu
6235 // semantics.
6236 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
6237 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006238 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006239 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006240 (i32 imm:$rc))),
6241 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6242 _.FRC:$src3))),
6243 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6244 (_.ScalarLdFrag addr:$src3))))>;
6245
Craig Topper2dca3b22016-07-24 08:26:38 +00006246 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006247 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006248 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006249 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006250 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006251 (i32 imm:$rc))),
6252 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6253 _.FRC:$src1))),
6254 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
6255 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
6256
Craig Topper2dca3b22016-07-24 08:26:38 +00006257 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006258 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006259 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006260 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006261 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00006262 (i32 imm:$rc))),
6263 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6264 _.FRC:$src2))),
6265 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
6266 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006267 }
Igor Breger15820b02015-07-01 13:24:28 +00006268}
6269
6270multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006271 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6272 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006273 let Predicates = [HasAVX512] in {
6274 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006275 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6276 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006277 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006278 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6279 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006280 }
6281}
6282
Craig Toppera55b4832016-12-09 06:42:28 +00006283defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
6284 X86FmaddRnds3>;
6285defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6286 X86FmsubRnds3>;
6287defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6288 X86FnmaddRnds1, X86FnmaddRnds3>;
6289defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6290 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006291
6292//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006293// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6294//===----------------------------------------------------------------------===//
6295let Constraints = "$src1 = $dst" in {
6296multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6297 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00006298 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006299 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6300 (ins _.RC:$src2, _.RC:$src3),
6301 OpcodeStr, "$src3, $src2", "$src2, $src3",
6302 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
6303 AVX512FMA3Base;
6304
Craig Toppere1cac152016-06-07 07:27:54 +00006305 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6306 (ins _.RC:$src2, _.MemOp:$src3),
6307 OpcodeStr, "$src3, $src2", "$src2, $src3",
6308 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
6309 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006310
Craig Toppere1cac152016-06-07 07:27:54 +00006311 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6312 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6313 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6314 !strconcat("$src2, ${src3}", _.BroadcastStr ),
6315 (OpNode _.RC:$src1,
6316 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
6317 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006318 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006319}
6320} // Constraints = "$src1 = $dst"
6321
6322multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6323 AVX512VLVectorVTInfo _> {
6324 let Predicates = [HasIFMA] in {
6325 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6326 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6327 }
6328 let Predicates = [HasVLX, HasIFMA] in {
6329 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6330 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6331 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6332 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6333 }
6334}
6335
6336defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6337 avx512vl_i64_info>, VEX_W;
6338defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6339 avx512vl_i64_info>, VEX_W;
6340
6341//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006342// AVX-512 Scalar convert from sign integer to float/double
6343//===----------------------------------------------------------------------===//
6344
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006345multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6346 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6347 PatFrag ld_frag, string asm> {
6348 let hasSideEffects = 0 in {
6349 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6350 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006351 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006352 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006353 let mayLoad = 1 in
6354 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6355 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006356 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006357 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006358 } // hasSideEffects = 0
6359 let isCodeGenOnly = 1 in {
6360 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6361 (ins DstVT.RC:$src1, SrcRC:$src2),
6362 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6363 [(set DstVT.RC:$dst,
6364 (OpNode (DstVT.VT DstVT.RC:$src1),
6365 SrcRC:$src2,
6366 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6367
6368 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6369 (ins DstVT.RC:$src1, x86memop:$src2),
6370 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6371 [(set DstVT.RC:$dst,
6372 (OpNode (DstVT.VT DstVT.RC:$src1),
6373 (ld_frag addr:$src2),
6374 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6375 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006376}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006377
Igor Bregerabe4a792015-06-14 12:44:55 +00006378multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006379 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006380 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6381 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006382 !strconcat(asm,
6383 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006384 [(set DstVT.RC:$dst,
6385 (OpNode (DstVT.VT DstVT.RC:$src1),
6386 SrcRC:$src2,
6387 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6388}
6389
6390multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006391 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6392 PatFrag ld_frag, string asm> {
6393 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6394 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6395 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006396}
6397
Andrew Trick15a47742013-10-09 05:11:10 +00006398let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006399defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006400 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6401 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006402defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006403 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6404 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006405defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006406 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6407 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006408defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006409 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6410 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006411
Craig Topper8f85ad12016-11-14 02:46:58 +00006412def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6413 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6414def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6415 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6416
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006417def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6418 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6419def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006420 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006421def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6422 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6423def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006424 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006425
6426def : Pat<(f32 (sint_to_fp GR32:$src)),
6427 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6428def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006429 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006430def : Pat<(f64 (sint_to_fp GR32:$src)),
6431 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6432def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006433 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6434
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006435defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006436 v4f32x_info, i32mem, loadi32,
6437 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006438defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006439 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6440 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006441defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006442 i32mem, loadi32, "cvtusi2sd{l}">,
6443 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006444defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006445 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6446 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006447
Craig Topper8f85ad12016-11-14 02:46:58 +00006448def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6449 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6450def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6451 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6452
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006453def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6454 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6455def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6456 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6457def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6458 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6459def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6460 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6461
6462def : Pat<(f32 (uint_to_fp GR32:$src)),
6463 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6464def : Pat<(f32 (uint_to_fp GR64:$src)),
6465 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6466def : Pat<(f64 (uint_to_fp GR32:$src)),
6467 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6468def : Pat<(f64 (uint_to_fp GR64:$src)),
6469 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006470}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006471
6472//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006473// AVX-512 Scalar convert from float/double to integer
6474//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006475multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6476 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006477 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006478 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006479 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006480 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6481 EVEX, VEX_LIG;
6482 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6483 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006484 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006485 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006486 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006487 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006488 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006489 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006490 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006491 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006492 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006493}
Asaf Badouh2744d212015-09-20 14:31:19 +00006494
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006495// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006496defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006497 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006498 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006499defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006500 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006501 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006502defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006503 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006504 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006505defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006506 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006507 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006508defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006509 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006510 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006511defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006512 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006513 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006514defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006515 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006516 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006517defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006518 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006519 EVEX_CD8<64, CD8VT1>;
6520
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006521// The SSE version of these instructions are disabled for AVX512.
6522// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6523let Predicates = [HasAVX512] in {
6524 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006525 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006526 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6527 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006528 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006529 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006530 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6531 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006532 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006533 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006534 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6535 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006536 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006537 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006538 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6539 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006540} // HasAVX512
6541
Craig Topperac941b92016-09-25 16:33:53 +00006542let Predicates = [HasAVX512] in {
6543 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6544 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6545 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6546 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6547 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6548 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6549 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6550 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6551 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6552 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6553 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6554 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6555 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6556 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6557 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6558 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6559 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6560 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6561 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6562 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6563} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006564
Elad Cohen0c260102017-01-11 09:11:48 +00006565// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6566// which produce unnecessary vmovs{s,d} instructions
6567let Predicates = [HasAVX512] in {
6568def : Pat<(v4f32 (X86Movss
6569 (v4f32 VR128X:$dst),
6570 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6571 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6572
6573def : Pat<(v4f32 (X86Movss
6574 (v4f32 VR128X:$dst),
6575 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6576 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6577
6578def : Pat<(v2f64 (X86Movsd
6579 (v2f64 VR128X:$dst),
6580 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6581 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6582
6583def : Pat<(v2f64 (X86Movsd
6584 (v2f64 VR128X:$dst),
6585 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6586 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6587} // Predicates = [HasAVX512]
6588
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006589// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006590multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6591 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006592 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006593let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006594 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006595 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6596 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006597 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006598 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006599 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6600 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006601 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006602 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006603 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006604 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006605
Igor Bregerc59b3a22016-08-03 10:58:05 +00006606 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6607 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6608 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6609 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6610 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006611 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6612 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006613
Craig Toppere1cac152016-06-07 07:27:54 +00006614 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006615 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6616 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6617 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6618 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6619 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6620 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6621 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6622 (i32 FROUND_NO_EXC)))]>,
6623 EVEX,VEX_LIG , EVEX_B;
6624 let mayLoad = 1, hasSideEffects = 0 in
6625 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006626 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006627 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6628 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006629
Craig Toppere1cac152016-06-07 07:27:54 +00006630 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006631} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006632}
6633
Asaf Badouh2744d212015-09-20 14:31:19 +00006634
Igor Bregerc59b3a22016-08-03 10:58:05 +00006635defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6636 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006637 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006638defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6639 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006640 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006641defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6642 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006643 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006644defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6645 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006646 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6647
Igor Bregerc59b3a22016-08-03 10:58:05 +00006648defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6649 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006650 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006651defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6652 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006653 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006654defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6655 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006656 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006657defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6658 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006659 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6660let Predicates = [HasAVX512] in {
6661 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006662 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006663 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6664 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006665 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006666 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006667 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6668 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006669 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006670 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006671 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6672 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006673 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006674 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006675 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6676 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006677} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006678//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006679// AVX-512 Convert form float to double and back
6680//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006681multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6682 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006683 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006684 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006685 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006686 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006687 (_Src.VT _Src.RC:$src2),
6688 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006689 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006690 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006691 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006692 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006693 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006694 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006695 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006696 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006697
Craig Topperd2011e32017-02-25 18:43:42 +00006698 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6699 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6700 (ins _.FRC:$src1, _Src.FRC:$src2),
6701 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6702 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6703 let mayLoad = 1 in
6704 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6705 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6706 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6707 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6708 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006709}
6710
Asaf Badouh2744d212015-09-20 14:31:19 +00006711// Scalar Coversion with SAE - suppress all exceptions
6712multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6713 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006714 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006715 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006716 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006717 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006718 (_Src.VT _Src.RC:$src2),
6719 (i32 FROUND_NO_EXC)))>,
6720 EVEX_4V, VEX_LIG, EVEX_B;
6721}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006722
Asaf Badouh2744d212015-09-20 14:31:19 +00006723// Scalar Conversion with rounding control (RC)
6724multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6725 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006726 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006727 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006728 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006729 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006730 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6731 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6732 EVEX_B, EVEX_RC;
6733}
Craig Toppera02e3942016-09-23 06:24:43 +00006734multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006735 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006736 X86VectorVTInfo _dst> {
6737 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006738 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006739 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006740 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006741 }
6742}
6743
Craig Toppera02e3942016-09-23 06:24:43 +00006744multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006745 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006746 X86VectorVTInfo _dst> {
6747 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006748 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006749 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006750 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006751 }
6752}
Craig Toppera02e3942016-09-23 06:24:43 +00006753defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006754 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006755defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006756 X86fpextRnd,f32x_info, f64x_info >;
6757
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006758def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006759 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006760 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006761def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006762 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006763 Requires<[HasAVX512]>;
6764
6765def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006766 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006767 Requires<[HasAVX512, OptForSize]>;
6768
Asaf Badouh2744d212015-09-20 14:31:19 +00006769def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006770 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006771 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006772
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006773def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006774 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006775 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006776
6777def : Pat<(v4f32 (X86Movss
6778 (v4f32 VR128X:$dst),
6779 (v4f32 (scalar_to_vector
6780 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006781 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006782 Requires<[HasAVX512]>;
6783
6784def : Pat<(v2f64 (X86Movsd
6785 (v2f64 VR128X:$dst),
6786 (v2f64 (scalar_to_vector
6787 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006788 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006789 Requires<[HasAVX512]>;
6790
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006791//===----------------------------------------------------------------------===//
6792// AVX-512 Vector convert from signed/unsigned integer to float/double
6793// and from float/double to signed/unsigned integer
6794//===----------------------------------------------------------------------===//
6795
6796multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6797 X86VectorVTInfo _Src, SDNode OpNode,
6798 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006799 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006800
6801 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6802 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6803 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6804
6805 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006806 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006807 (_.VT (OpNode (_Src.VT
6808 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6809
6810 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006811 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006812 "${src}"##Broadcast, "${src}"##Broadcast,
6813 (_.VT (OpNode (_Src.VT
6814 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6815 ))>, EVEX, EVEX_B;
6816}
6817// Coversion with SAE - suppress all exceptions
6818multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6819 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6820 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6821 (ins _Src.RC:$src), OpcodeStr,
6822 "{sae}, $src", "$src, {sae}",
6823 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6824 (i32 FROUND_NO_EXC)))>,
6825 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006826}
6827
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006828// Conversion with rounding control (RC)
6829multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6830 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6831 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6832 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6833 "$rc, $src", "$src, $rc",
6834 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6835 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006836}
6837
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006838// Extend Float to Double
6839multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6840 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006841 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006842 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6843 X86vfpextRnd>, EVEX_V512;
6844 }
6845 let Predicates = [HasVLX] in {
6846 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006847 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006848 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006849 EVEX_V256;
6850 }
6851}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006852
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006853// Truncate Double to Float
6854multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6855 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006856 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006857 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6858 X86vfproundRnd>, EVEX_V512;
6859 }
6860 let Predicates = [HasVLX] in {
6861 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6862 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006863 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006864 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006865
6866 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6867 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6868 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6869 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6870 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6871 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6872 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6873 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006874 }
6875}
6876
6877defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6878 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6879defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6880 PS, EVEX_CD8<32, CD8VH>;
6881
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006882def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6883 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006884
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006885let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006886 let AddedComplexity = 15 in
6887 def : Pat<(X86vzmovl (v2f64 (bitconvert
6888 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6889 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006890 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6891 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006892 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6893 (VCVTPS2PDZ256rm addr:$src)>;
6894}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006895
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006896// Convert Signed/Unsigned Doubleword to Double
6897multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6898 SDNode OpNode128> {
6899 // No rounding in this op
6900 let Predicates = [HasAVX512] in
6901 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6902 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006903
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006904 let Predicates = [HasVLX] in {
6905 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006906 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006907 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6908 EVEX_V256;
6909 }
6910}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006911
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006912// Convert Signed/Unsigned Doubleword to Float
6913multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6914 SDNode OpNodeRnd> {
6915 let Predicates = [HasAVX512] in
6916 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6917 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6918 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006919
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006920 let Predicates = [HasVLX] in {
6921 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6922 EVEX_V128;
6923 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6924 EVEX_V256;
6925 }
6926}
6927
6928// Convert Float to Signed/Unsigned Doubleword with truncation
6929multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6930 SDNode OpNode, SDNode OpNodeRnd> {
6931 let Predicates = [HasAVX512] in {
6932 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6933 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6934 OpNodeRnd>, EVEX_V512;
6935 }
6936 let Predicates = [HasVLX] in {
6937 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6938 EVEX_V128;
6939 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6940 EVEX_V256;
6941 }
6942}
6943
6944// Convert Float to Signed/Unsigned Doubleword
6945multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6946 SDNode OpNode, SDNode OpNodeRnd> {
6947 let Predicates = [HasAVX512] in {
6948 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6949 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6950 OpNodeRnd>, EVEX_V512;
6951 }
6952 let Predicates = [HasVLX] in {
6953 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6954 EVEX_V128;
6955 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6956 EVEX_V256;
6957 }
6958}
6959
6960// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006961multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6962 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006963 let Predicates = [HasAVX512] in {
6964 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6965 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6966 OpNodeRnd>, EVEX_V512;
6967 }
6968 let Predicates = [HasVLX] in {
6969 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006970 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006971 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6972 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006973 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6974 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006975 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6976 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006977
6978 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6979 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6980 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6981 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6982 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6983 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6984 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6985 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006986 }
6987}
6988
6989// Convert Double to Signed/Unsigned Doubleword
6990multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6991 SDNode OpNode, SDNode OpNodeRnd> {
6992 let Predicates = [HasAVX512] in {
6993 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6994 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6995 OpNodeRnd>, EVEX_V512;
6996 }
6997 let Predicates = [HasVLX] in {
6998 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6999 // memory forms of these instructions in Asm Parcer. They have the same
7000 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7001 // due to the same reason.
7002 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7003 "{1to2}", "{x}">, EVEX_V128;
7004 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7005 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007006
7007 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7008 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7009 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7010 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7011 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7012 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7013 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7014 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007015 }
7016}
7017
7018// Convert Double to Signed/Unsigned Quardword
7019multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7020 SDNode OpNode, SDNode OpNodeRnd> {
7021 let Predicates = [HasDQI] in {
7022 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7023 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7024 OpNodeRnd>, EVEX_V512;
7025 }
7026 let Predicates = [HasDQI, HasVLX] in {
7027 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7028 EVEX_V128;
7029 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7030 EVEX_V256;
7031 }
7032}
7033
7034// Convert Double to Signed/Unsigned Quardword with truncation
7035multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7036 SDNode OpNode, SDNode OpNodeRnd> {
7037 let Predicates = [HasDQI] in {
7038 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7039 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7040 OpNodeRnd>, EVEX_V512;
7041 }
7042 let Predicates = [HasDQI, HasVLX] in {
7043 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7044 EVEX_V128;
7045 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7046 EVEX_V256;
7047 }
7048}
7049
7050// Convert Signed/Unsigned Quardword to Double
7051multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7052 SDNode OpNode, SDNode OpNodeRnd> {
7053 let Predicates = [HasDQI] in {
7054 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7055 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7056 OpNodeRnd>, EVEX_V512;
7057 }
7058 let Predicates = [HasDQI, HasVLX] in {
7059 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7060 EVEX_V128;
7061 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7062 EVEX_V256;
7063 }
7064}
7065
7066// Convert Float to Signed/Unsigned Quardword
7067multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7068 SDNode OpNode, SDNode OpNodeRnd> {
7069 let Predicates = [HasDQI] in {
7070 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7071 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7072 OpNodeRnd>, EVEX_V512;
7073 }
7074 let Predicates = [HasDQI, HasVLX] in {
7075 // Explicitly specified broadcast string, since we take only 2 elements
7076 // from v4f32x_info source
7077 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007078 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007079 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7080 EVEX_V256;
7081 }
7082}
7083
7084// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007085multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7086 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007087 let Predicates = [HasDQI] in {
7088 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7089 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7090 OpNodeRnd>, EVEX_V512;
7091 }
7092 let Predicates = [HasDQI, HasVLX] in {
7093 // Explicitly specified broadcast string, since we take only 2 elements
7094 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007095 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007096 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007097 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7098 EVEX_V256;
7099 }
7100}
7101
7102// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007103multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7104 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007105 let Predicates = [HasDQI] in {
7106 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7107 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7108 OpNodeRnd>, EVEX_V512;
7109 }
7110 let Predicates = [HasDQI, HasVLX] in {
7111 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7112 // memory forms of these instructions in Asm Parcer. They have the same
7113 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7114 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007115 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007116 "{1to2}", "{x}">, EVEX_V128;
7117 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7118 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007119
7120 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7121 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7122 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7123 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7124 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7125 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7126 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7127 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007128 }
7129}
7130
Simon Pilgrima3af7962016-11-24 12:13:46 +00007131defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007132 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007133
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007134defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7135 X86VSintToFpRnd>,
7136 PS, EVEX_CD8<32, CD8VF>;
7137
7138defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007139 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007140 XS, EVEX_CD8<32, CD8VF>;
7141
Simon Pilgrima3af7962016-11-24 12:13:46 +00007142defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007143 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007144 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7145
7146defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007147 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007148 EVEX_CD8<32, CD8VF>;
7149
Craig Topperf334ac192016-11-09 07:48:51 +00007150defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007151 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007152 EVEX_CD8<64, CD8VF>;
7153
Simon Pilgrima3af7962016-11-24 12:13:46 +00007154defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007155 XS, EVEX_CD8<32, CD8VH>;
7156
7157defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7158 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007159 EVEX_CD8<32, CD8VF>;
7160
Craig Topper19e04b62016-05-19 06:13:58 +00007161defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7162 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007163
Craig Topper19e04b62016-05-19 06:13:58 +00007164defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7165 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007166 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007167
Craig Topper19e04b62016-05-19 06:13:58 +00007168defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7169 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007170 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007171defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7172 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007173 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007174
Craig Topper19e04b62016-05-19 06:13:58 +00007175defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7176 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007177 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007178
Craig Topper19e04b62016-05-19 06:13:58 +00007179defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7180 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007181
Craig Topper19e04b62016-05-19 06:13:58 +00007182defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7183 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007184 PD, EVEX_CD8<64, CD8VF>;
7185
Craig Topper19e04b62016-05-19 06:13:58 +00007186defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7187 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007188
7189defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007190 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007191 PD, EVEX_CD8<64, CD8VF>;
7192
Craig Toppera39b6502016-12-10 06:02:48 +00007193defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007194 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007195
7196defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007197 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007198 PD, EVEX_CD8<64, CD8VF>;
7199
Craig Toppera39b6502016-12-10 06:02:48 +00007200defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007201 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007202
7203defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007204 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007205
7206defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007207 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007208
Simon Pilgrima3af7962016-11-24 12:13:46 +00007209defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007210 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007211
Simon Pilgrima3af7962016-11-24 12:13:46 +00007212defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007213 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007214
Craig Toppere38c57a2015-11-27 05:44:02 +00007215let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007216def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007217 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007218 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7219 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007220
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007221def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7222 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007223 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7224 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007225
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007226def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7227 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007228 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7229 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007230
Simon Pilgrima3af7962016-11-24 12:13:46 +00007231def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007232 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7233 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7234 VR128X:$src, sub_xmm)))), sub_xmm)>;
7235
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007236def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7237 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007238 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7239 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007240
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007241def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7242 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007243 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7244 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007245
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007246def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7247 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007248 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7249 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007250
Simon Pilgrima3af7962016-11-24 12:13:46 +00007251def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007252 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7253 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7254 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007255}
7256
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007257let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007258 let AddedComplexity = 15 in {
7259 def : Pat<(X86vzmovl (v2i64 (bitconvert
7260 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007261 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007262 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7263 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007264 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007265 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007266 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007267 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007268 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007269 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007270 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007271 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007272}
7273
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007274let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007275 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007276 (VCVTPD2PSZrm addr:$src)>;
7277 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7278 (VCVTPS2PDZrm addr:$src)>;
7279}
7280
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007281let Predicates = [HasDQI, HasVLX] in {
7282 let AddedComplexity = 15 in {
7283 def : Pat<(X86vzmovl (v2f64 (bitconvert
7284 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007285 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007286 def : Pat<(X86vzmovl (v2f64 (bitconvert
7287 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007288 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007289 }
7290}
7291
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007292let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007293def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7294 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7295 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7296 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7297
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007298def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7299 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7300 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7301 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7302
7303def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7304 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7305 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7306 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7307
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007308def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7309 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7310 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7311 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7312
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007313def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7314 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7315 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7316 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7317
7318def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7319 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7320 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7321 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7322
7323def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7324 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7325 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7326 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7327
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007328def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7329 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7330 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7331 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7332
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007333def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7334 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7335 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7336 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7337
7338def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7339 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7340 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7341 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7342
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007343def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7344 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7345 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7346 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7347
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007348def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7349 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7350 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7351 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7352}
7353
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007354//===----------------------------------------------------------------------===//
7355// Half precision conversion instructions
7356//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007357multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007358 X86MemOperand x86memop, PatFrag ld_frag> {
7359 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7360 "vcvtph2ps", "$src", "$src",
7361 (X86cvtph2ps (_src.VT _src.RC:$src),
7362 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007363 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7364 "vcvtph2ps", "$src", "$src",
7365 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7366 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007367}
7368
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007369multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007370 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7371 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7372 (X86cvtph2ps (_src.VT _src.RC:$src),
7373 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7374
7375}
7376
7377let Predicates = [HasAVX512] in {
7378 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007379 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007380 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7381 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007382 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007383 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7384 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7385 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7386 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007387}
7388
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007389multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007390 X86MemOperand x86memop> {
7391 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007392 (ins _src.RC:$src1, i32u8imm:$src2),
7393 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007394 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007395 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00007396 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007397 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7398 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7399 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7400 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007401 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007402 addr:$dst)]>;
7403 let hasSideEffects = 0, mayStore = 1 in
7404 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7405 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7406 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7407 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007408}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007409multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007410 let hasSideEffects = 0 in
7411 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7412 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007413 (ins _src.RC:$src1, i32u8imm:$src2),
7414 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007415 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007416}
7417let Predicates = [HasAVX512] in {
7418 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7419 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7420 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7421 let Predicates = [HasVLX] in {
7422 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7423 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007424 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007425 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7426 }
7427}
Asaf Badouh2489f352015-12-02 08:17:51 +00007428
Craig Topper9820e342016-09-20 05:44:47 +00007429// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007430let Predicates = [HasVLX] in {
7431 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7432 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7433 // configurations we support (the default). However, falling back to MXCSR is
7434 // more consistent with other instructions, which are always controlled by it.
7435 // It's encoded as 0b100.
7436 def : Pat<(fp_to_f16 FR32X:$src),
7437 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7438 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7439
7440 def : Pat<(f16_to_fp GR16:$src),
7441 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7442 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7443
7444 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7445 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7446 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7447}
7448
Craig Topper9820e342016-09-20 05:44:47 +00007449// Patterns for matching float to half-float conversion when AVX512 is supported
7450// but F16C isn't. In that case we have to use 512-bit vectors.
7451let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7452 def : Pat<(fp_to_f16 FR32X:$src),
7453 (i16 (EXTRACT_SUBREG
7454 (VMOVPDI2DIZrr
7455 (v8i16 (EXTRACT_SUBREG
7456 (VCVTPS2PHZrr
7457 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7458 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7459 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7460
7461 def : Pat<(f16_to_fp GR16:$src),
7462 (f32 (COPY_TO_REGCLASS
7463 (v4f32 (EXTRACT_SUBREG
7464 (VCVTPH2PSZrr
7465 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7466 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7467 sub_xmm)), sub_xmm)), FR32X))>;
7468
7469 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7470 (f32 (COPY_TO_REGCLASS
7471 (v4f32 (EXTRACT_SUBREG
7472 (VCVTPH2PSZrr
7473 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7474 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7475 sub_xmm), 4)), sub_xmm)), FR32X))>;
7476}
7477
Asaf Badouh2489f352015-12-02 08:17:51 +00007478// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007479multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007480 string OpcodeStr> {
7481 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7482 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007483 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007484 Sched<[WriteFAdd]>;
7485}
7486
7487let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007488 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007489 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007490 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007491 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007492 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007493 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007494 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007495 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7496}
7497
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007498let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7499 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007500 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007501 EVEX_CD8<32, CD8VT1>;
7502 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007503 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007504 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7505 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007506 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007507 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007508 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007509 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007510 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007511 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7512 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007513 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007514 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7515 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007516 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007517 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7518 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007519 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007520
Ayman Musa02f95332017-01-04 08:21:54 +00007521 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7522 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007523 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007524 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7525 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007526 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7527 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007528}
Michael Liao5bf95782014-12-04 05:20:33 +00007529
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007530/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007531multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7532 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007533 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007534 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7535 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7536 "$src2, $src1", "$src1, $src2",
7537 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007538 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007539 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007540 "$src2, $src1", "$src1, $src2",
7541 (OpNode (_.VT _.RC:$src1),
7542 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007543}
7544}
7545
Asaf Badouheaf2da12015-09-21 10:23:53 +00007546defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
7547 EVEX_CD8<32, CD8VT1>, T8PD;
7548defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
7549 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
7550defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
7551 EVEX_CD8<32, CD8VT1>, T8PD;
7552defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
7553 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007554
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007555/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7556multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007557 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007558 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007559 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7560 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7561 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007562 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7563 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7564 (OpNode (_.FloatVT
7565 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7566 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7567 (ins _.ScalarMemOp:$src), OpcodeStr,
7568 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7569 (OpNode (_.FloatVT
7570 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7571 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007572 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007573}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007574
7575multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7576 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7577 EVEX_V512, EVEX_CD8<32, CD8VF>;
7578 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7579 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7580
7581 // Define only if AVX512VL feature is present.
7582 let Predicates = [HasVLX] in {
7583 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7584 OpNode, v4f32x_info>,
7585 EVEX_V128, EVEX_CD8<32, CD8VF>;
7586 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7587 OpNode, v8f32x_info>,
7588 EVEX_V256, EVEX_CD8<32, CD8VF>;
7589 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7590 OpNode, v2f64x_info>,
7591 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7592 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7593 OpNode, v4f64x_info>,
7594 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7595 }
7596}
7597
7598defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7599defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007600
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007601/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007602multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7603 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007604 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007605 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7606 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7607 "$src2, $src1", "$src1, $src2",
7608 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7609 (i32 FROUND_CURRENT))>;
7610
7611 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7612 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007613 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007614 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007615 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007616
7617 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007618 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007619 "$src2, $src1", "$src1, $src2",
7620 (OpNode (_.VT _.RC:$src1),
7621 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7622 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007623 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007624}
7625
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007626multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7627 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7628 EVEX_CD8<32, CD8VT1>;
7629 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7630 EVEX_CD8<64, CD8VT1>, VEX_W;
7631}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007632
Craig Toppere1cac152016-06-07 07:27:54 +00007633let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007634 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7635 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7636}
Igor Breger8352a0d2015-07-28 06:53:28 +00007637
7638defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007639/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007640
7641multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7642 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007643 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007644 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7645 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7646 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7647
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007648 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7649 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7650 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007651 (bitconvert (_.LdFrag addr:$src))),
7652 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007653
7654 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007655 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007656 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007657 (OpNode (_.FloatVT
7658 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7659 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007660 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007661}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007662multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7663 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007664 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007665 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7666 (ins _.RC:$src), OpcodeStr,
7667 "{sae}, $src", "$src, {sae}",
7668 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7669}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007670
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007671multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7672 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007673 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7674 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007675 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007676 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7677 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007678}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007679
Asaf Badouh402ebb32015-06-03 13:41:48 +00007680multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7681 SDNode OpNode> {
7682 // Define only if AVX512VL feature is present.
7683 let Predicates = [HasVLX] in {
7684 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7685 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7686 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7687 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7688 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7689 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7690 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7691 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7692 }
7693}
Craig Toppere1cac152016-06-07 07:27:54 +00007694let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007695
Asaf Badouh402ebb32015-06-03 13:41:48 +00007696 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7697 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7698 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7699}
7700defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7701 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7702
7703multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7704 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007705 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007706 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7707 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7708 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7709 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007710}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007711
Robert Khasanoveb126392014-10-28 18:15:20 +00007712multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7713 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007714 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007715 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007716 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7717 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007718 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7719 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7720 (OpNode (_.FloatVT
7721 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007722
Craig Toppere1cac152016-06-07 07:27:54 +00007723 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7724 (ins _.ScalarMemOp:$src), OpcodeStr,
7725 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7726 (OpNode (_.FloatVT
7727 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7728 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007729 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007730}
7731
Robert Khasanoveb126392014-10-28 18:15:20 +00007732multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7733 SDNode OpNode> {
7734 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7735 v16f32_info>,
7736 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7737 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7738 v8f64_info>,
7739 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7740 // Define only if AVX512VL feature is present.
7741 let Predicates = [HasVLX] in {
7742 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7743 OpNode, v4f32x_info>,
7744 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7745 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7746 OpNode, v8f32x_info>,
7747 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7748 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7749 OpNode, v2f64x_info>,
7750 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7751 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7752 OpNode, v4f64x_info>,
7753 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7754 }
7755}
7756
Asaf Badouh402ebb32015-06-03 13:41:48 +00007757multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7758 SDNode OpNodeRnd> {
7759 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7760 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7761 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7762 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7763}
7764
Igor Breger4c4cd782015-09-20 09:13:41 +00007765multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7766 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007767 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007768 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7769 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7770 "$src2, $src1", "$src1, $src2",
7771 (OpNodeRnd (_.VT _.RC:$src1),
7772 (_.VT _.RC:$src2),
7773 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007774 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7775 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7776 "$src2, $src1", "$src1, $src2",
7777 (OpNodeRnd (_.VT _.RC:$src1),
7778 (_.VT (scalar_to_vector
7779 (_.ScalarLdFrag addr:$src2))),
7780 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007781
7782 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7783 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7784 "$rc, $src2, $src1", "$src1, $src2, $rc",
7785 (OpNodeRnd (_.VT _.RC:$src1),
7786 (_.VT _.RC:$src2),
7787 (i32 imm:$rc))>,
7788 EVEX_B, EVEX_RC;
7789
Craig Toppere1cac152016-06-07 07:27:54 +00007790 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007791 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007792 (ins _.FRC:$src1, _.FRC:$src2),
7793 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7794
7795 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007796 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007797 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7798 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7799 }
Craig Topper176f3312017-02-25 19:18:11 +00007800 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007801
7802 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7803 (!cast<Instruction>(NAME#SUFF#Zr)
7804 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7805
7806 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7807 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007808 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007809}
7810
7811multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7812 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7813 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7814 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7815 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7816}
7817
Asaf Badouh402ebb32015-06-03 13:41:48 +00007818defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7819 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007820
Igor Breger4c4cd782015-09-20 09:13:41 +00007821defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007822
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007823let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007824 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007825 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007826 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007827 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007828 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007829 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007830 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007831 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007832 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007833 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007834}
7835
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007836multiclass
7837avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007838
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007839 let ExeDomain = _.ExeDomain in {
7840 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7841 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7842 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007843 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007844 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7845
7846 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7847 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007848 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7849 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007850 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007851
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007852 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007853 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7854 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007855 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007856 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007857 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7858 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7859 }
7860 let Predicates = [HasAVX512] in {
7861 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7862 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007863 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007864 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7865 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007866 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007867 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7868 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007869 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007870 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7871 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7872 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7873 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7874 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7875 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7876
7877 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7878 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007879 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007880 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7881 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007882 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007883 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7884 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007885 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007886 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7887 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7888 addr:$src, (i32 0x4))), _.FRC)>;
7889 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7890 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7891 addr:$src, (i32 0xc))), _.FRC)>;
7892 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007893}
7894
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007895defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7896 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007897
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007898defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7899 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007900
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007901//-------------------------------------------------
7902// Integer truncate and extend operations
7903//-------------------------------------------------
7904
Igor Breger074a64e2015-07-24 17:24:15 +00007905multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7906 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7907 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007908 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007909 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7910 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7911 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7912 EVEX, T8XS;
7913
7914 // for intrinsic patter match
7915 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7916 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7917 undef)),
7918 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7919 SrcInfo.RC:$src1)>;
7920
7921 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7922 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7923 DestInfo.ImmAllZerosV)),
7924 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
7925 SrcInfo.RC:$src1)>;
7926
7927 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
7928 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
7929 DestInfo.RC:$src0)),
7930 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
7931 DestInfo.KRCWM:$mask ,
7932 SrcInfo.RC:$src1)>;
7933
Craig Topper52e2e832016-07-22 05:46:44 +00007934 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7935 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007936 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7937 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007938 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007939 []>, EVEX;
7940
Igor Breger074a64e2015-07-24 17:24:15 +00007941 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7942 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007943 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007944 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007945 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007946}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007947
Igor Breger074a64e2015-07-24 17:24:15 +00007948multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7949 X86VectorVTInfo DestInfo,
7950 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007951
Igor Breger074a64e2015-07-24 17:24:15 +00007952 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7953 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7954 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007955
Igor Breger074a64e2015-07-24 17:24:15 +00007956 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7957 (SrcInfo.VT SrcInfo.RC:$src)),
7958 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7959 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7960}
7961
Igor Breger074a64e2015-07-24 17:24:15 +00007962multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7963 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7964 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7965 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7966 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7967 Predicate prd = HasAVX512>{
7968
7969 let Predicates = [HasVLX, prd] in {
7970 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7971 DestInfoZ128, x86memopZ128>,
7972 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7973 truncFrag, mtruncFrag>, EVEX_V128;
7974
7975 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7976 DestInfoZ256, x86memopZ256>,
7977 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7978 truncFrag, mtruncFrag>, EVEX_V256;
7979 }
7980 let Predicates = [prd] in
7981 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7982 DestInfoZ, x86memopZ>,
7983 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7984 truncFrag, mtruncFrag>, EVEX_V512;
7985}
7986
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007987multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7988 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007989 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7990 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007991 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007992}
7993
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007994multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7995 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007996 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7997 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007998 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007999}
8000
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008001multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8002 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008003 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8004 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008005 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008006}
8007
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008008multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8009 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008010 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8011 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008012 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008013}
8014
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008015multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8016 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008017 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8018 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008019 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008020}
8021
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008022multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8023 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008024 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8025 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008026 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008027}
8028
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008029defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8030 truncstorevi8, masked_truncstorevi8>;
8031defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8032 truncstore_s_vi8, masked_truncstore_s_vi8>;
8033defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8034 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008035
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008036defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8037 truncstorevi16, masked_truncstorevi16>;
8038defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8039 truncstore_s_vi16, masked_truncstore_s_vi16>;
8040defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8041 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008042
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008043defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8044 truncstorevi32, masked_truncstorevi32>;
8045defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8046 truncstore_s_vi32, masked_truncstore_s_vi32>;
8047defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8048 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008049
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008050defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8051 truncstorevi8, masked_truncstorevi8>;
8052defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8053 truncstore_s_vi8, masked_truncstore_s_vi8>;
8054defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8055 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008056
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008057defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8058 truncstorevi16, masked_truncstorevi16>;
8059defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8060 truncstore_s_vi16, masked_truncstore_s_vi16>;
8061defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8062 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008063
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008064defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8065 truncstorevi8, masked_truncstorevi8>;
8066defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8067 truncstore_s_vi8, masked_truncstore_s_vi8>;
8068defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8069 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008070
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008071let Predicates = [HasAVX512, NoVLX] in {
8072def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8073 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008074 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008075 VR256X:$src, sub_ymm)))), sub_xmm))>;
8076def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8077 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008078 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008079 VR256X:$src, sub_ymm)))), sub_xmm))>;
8080}
8081
8082let Predicates = [HasBWI, NoVLX] in {
8083def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008084 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008085 VR256X:$src, sub_ymm))), sub_xmm))>;
8086}
8087
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008088multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008089 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008090 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008091 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008092 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8093 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8094 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8095 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008096
Craig Toppere1cac152016-06-07 07:27:54 +00008097 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8098 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8099 (DestInfo.VT (LdFrag addr:$src))>,
8100 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008101 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008102}
8103
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008104multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008105 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008106 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8107 let Predicates = [HasVLX, HasBWI] in {
8108 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008109 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008110 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008111
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008112 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008113 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008114 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8115 }
8116 let Predicates = [HasBWI] in {
8117 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008118 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008119 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8120 }
8121}
8122
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008123multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008124 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008125 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8126 let Predicates = [HasVLX, HasAVX512] in {
8127 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008128 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008129 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8130
8131 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008132 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008133 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8134 }
8135 let Predicates = [HasAVX512] in {
8136 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008137 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008138 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8139 }
8140}
8141
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008142multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008143 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008144 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8145 let Predicates = [HasVLX, HasAVX512] in {
8146 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008147 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008148 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8149
8150 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008151 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008152 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8153 }
8154 let Predicates = [HasAVX512] in {
8155 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008156 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008157 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8158 }
8159}
8160
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008161multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008162 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008163 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8164 let Predicates = [HasVLX, HasAVX512] in {
8165 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008166 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008167 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8168
8169 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008170 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008171 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8172 }
8173 let Predicates = [HasAVX512] in {
8174 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008175 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008176 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8177 }
8178}
8179
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008180multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008181 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008182 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8183 let Predicates = [HasVLX, HasAVX512] in {
8184 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008185 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008186 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8187
8188 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008189 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008190 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8191 }
8192 let Predicates = [HasAVX512] in {
8193 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008194 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008195 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8196 }
8197}
8198
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008199multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008200 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008201 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8202
8203 let Predicates = [HasVLX, HasAVX512] in {
8204 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008205 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008206 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8207
8208 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008209 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008210 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8211 }
8212 let Predicates = [HasAVX512] in {
8213 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008214 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008215 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8216 }
8217}
8218
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008219defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8220defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8221defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8222defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8223defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8224defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008225
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008226defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8227defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8228defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8229defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8230defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8231defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008232
Igor Breger2ba64ab2016-05-22 10:21:04 +00008233// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008234multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8235 X86VectorVTInfo From, PatFrag LdFrag> {
8236 def : Pat<(To.VT (LdFrag addr:$src)),
8237 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8238 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8239 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8240 To.KRC:$mask, addr:$src)>;
8241 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8242 To.ImmAllZerosV)),
8243 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8244 addr:$src)>;
8245}
8246
8247let Predicates = [HasVLX, HasBWI] in {
8248 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8249 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8250}
8251let Predicates = [HasBWI] in {
8252 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8253}
8254let Predicates = [HasVLX, HasAVX512] in {
8255 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8256 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8257 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8258 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8259 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8260 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8261 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8262 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8263 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8264 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8265}
8266let Predicates = [HasAVX512] in {
8267 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8268 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8269 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8270 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8271 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8272}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008273
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008274multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8275 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008276 // 128-bit patterns
8277 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008278 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008279 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008280 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008281 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008282 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008283 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008284 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008285 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008286 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008287 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8288 }
8289 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008290 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008291 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008292 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008293 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008294 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008295 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008296 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008297 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8298
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008299 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008300 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008301 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008302 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008303 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008304 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008305 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008306 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8307
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008308 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008309 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008310 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008311 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008312 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008313 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008314 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008315 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008316 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008317 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8318
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008319 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008320 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008321 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008322 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008323 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008324 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008325 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008326 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8327
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008328 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008329 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008330 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008331 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008332 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008333 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008334 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008335 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008336 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008337 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8338 }
8339 // 256-bit patterns
8340 let Predicates = [HasVLX, HasBWI] in {
8341 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8342 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8343 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8344 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8345 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8346 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8347 }
8348 let Predicates = [HasVLX] in {
8349 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8350 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8351 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8352 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8353 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8354 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8355 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8356 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8357
8358 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8359 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8360 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8361 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8362 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8363 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8364 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8365 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8366
8367 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8368 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8369 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8370 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8371 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8372 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8373
8374 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8375 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8376 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8377 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8378 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8379 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8380 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8381 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8382
8383 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8384 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8385 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8386 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8387 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8388 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8389 }
8390 // 512-bit patterns
8391 let Predicates = [HasBWI] in {
8392 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8393 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8394 }
8395 let Predicates = [HasAVX512] in {
8396 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8397 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8398
8399 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8400 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008401 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8402 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008403
8404 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8405 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8406
8407 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8408 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8409
8410 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8411 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8412 }
8413}
8414
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008415defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8416defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008418//===----------------------------------------------------------------------===//
8419// GATHER - SCATTER Operations
8420
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008421multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8422 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008423 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8424 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008425 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8426 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008427 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008428 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008429 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8430 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8431 vectoraddr:$src2))]>, EVEX, EVEX_K,
8432 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008433}
Cameron McInally45325962014-03-26 13:50:50 +00008434
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008435multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8436 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8437 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008438 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008439 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008440 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008441let Predicates = [HasVLX] in {
8442 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008443 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008444 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008445 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008446 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008447 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008448 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008449 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008450}
Cameron McInally45325962014-03-26 13:50:50 +00008451}
8452
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008453multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8454 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008455 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008456 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008457 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008458 mgatherv8i64>, EVEX_V512;
8459let Predicates = [HasVLX] in {
8460 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008461 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008462 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008463 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008464 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008465 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008466 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008467 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008468}
Cameron McInally45325962014-03-26 13:50:50 +00008469}
Michael Liao5bf95782014-12-04 05:20:33 +00008470
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008471
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008472defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8473 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8474
8475defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8476 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008477
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008478multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8479 X86MemOperand memop, PatFrag ScatterNode> {
8480
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008481let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008482
8483 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8484 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008485 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008486 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8487 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8488 _.KRCWM:$mask, vectoraddr:$dst))]>,
8489 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008490}
8491
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008492multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8493 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8494 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008495 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008496 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008497 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008498let Predicates = [HasVLX] in {
8499 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008500 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008501 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008502 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008503 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008504 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008505 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008506 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008507}
Cameron McInally45325962014-03-26 13:50:50 +00008508}
8509
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008510multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8511 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008512 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008513 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008514 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008515 mscatterv8i64>, EVEX_V512;
8516let Predicates = [HasVLX] in {
8517 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008518 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008519 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008520 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008521 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008522 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008523 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8524 vx64xmem, mscatterv2i64>, EVEX_V128;
8525}
Cameron McInally45325962014-03-26 13:50:50 +00008526}
8527
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008528defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8529 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008530
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008531defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8532 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008533
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008534// prefetch
8535multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8536 RegisterClass KRC, X86MemOperand memop> {
8537 let Predicates = [HasPFI], hasSideEffects = 1 in
8538 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008539 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008540 []>, EVEX, EVEX_K;
8541}
8542
8543defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008544 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008545
8546defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008547 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008548
8549defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008550 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008551
8552defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008553 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008554
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008555defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008556 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008557
8558defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008559 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008560
8561defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008562 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008563
8564defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008565 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008566
8567defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008568 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008569
8570defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008571 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008572
8573defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008574 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008575
8576defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008577 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008578
8579defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008580 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008581
8582defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008583 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008584
8585defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008586 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008587
8588defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008589 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008590
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008591// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008592def v64i1sextv64i8 : PatLeaf<(v64i8
8593 (X86vsext
8594 (v64i1 (X86pcmpgtm
8595 (bc_v64i8 (v16i32 immAllZerosV)),
8596 VR512:$src))))>;
8597def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8598def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8599def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008600
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008601multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008602def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008603 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008604 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8605}
Michael Liao5bf95782014-12-04 05:20:33 +00008606
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008607// Use 512bit version to implement 128/256 bit in case NoVLX.
8608multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8609 X86VectorVTInfo _> {
8610
8611 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8612 (X86Info.VT (EXTRACT_SUBREG
8613 (_.VT (!cast<Instruction>(NAME#"Zrr")
8614 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8615 X86Info.SubRegIdx))>;
8616}
8617
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008618multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8619 string OpcodeStr, Predicate prd> {
8620let Predicates = [prd] in
8621 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8622
8623 let Predicates = [prd, HasVLX] in {
8624 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8625 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8626 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008627let Predicates = [prd, NoVLX] in {
8628 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8629 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8630 }
8631
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008632}
8633
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008634defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8635defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8636defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8637defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008638
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008639multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008640 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8641 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8642 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8643}
8644
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008645// Use 512bit version to implement 128/256 bit in case NoVLX.
8646multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008647 X86VectorVTInfo _> {
8648
8649 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8650 (_.KVT (COPY_TO_REGCLASS
8651 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008652 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008653 _.RC:$src, _.SubRegIdx)),
8654 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008655}
8656
8657multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008658 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8659 let Predicates = [prd] in
8660 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8661 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008662
8663 let Predicates = [prd, HasVLX] in {
8664 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008665 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008666 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008667 EVEX_V128;
8668 }
8669 let Predicates = [prd, NoVLX] in {
8670 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8671 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008672 }
8673}
8674
8675defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8676 avx512vl_i8_info, HasBWI>;
8677defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8678 avx512vl_i16_info, HasBWI>, VEX_W;
8679defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8680 avx512vl_i32_info, HasDQI>;
8681defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8682 avx512vl_i64_info, HasDQI>, VEX_W;
8683
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008684//===----------------------------------------------------------------------===//
8685// AVX-512 - COMPRESS and EXPAND
8686//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008687
Ayman Musad7a5ed42016-09-26 06:22:08 +00008688multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008689 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008690 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008691 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008692 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008693
Craig Toppere1cac152016-06-07 07:27:54 +00008694 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008695 def mr : AVX5128I<opc, MRMDestMem, (outs),
8696 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008697 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008698 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8699
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008700 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8701 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008702 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008703 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008704 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008705}
8706
Ayman Musad7a5ed42016-09-26 06:22:08 +00008707multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8708
8709 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8710 (_.VT _.RC:$src)),
8711 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8712 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8713}
8714
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008715multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8716 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008717 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8718 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008719
8720 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008721 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8722 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8723 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8724 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008725 }
8726}
8727
8728defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8729 EVEX;
8730defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8731 EVEX, VEX_W;
8732defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8733 EVEX;
8734defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8735 EVEX, VEX_W;
8736
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008737// expand
8738multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8739 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008740 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008741 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008742 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008743
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008744 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8745 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8746 (_.VT (X86expand (_.VT (bitconvert
8747 (_.LdFrag addr:$src1)))))>,
8748 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008749}
8750
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008751multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8752
8753 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8754 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8755 _.KRCWM:$mask, addr:$src)>;
8756
8757 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8758 (_.VT _.RC:$src0))),
8759 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8760 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8761}
8762
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008763multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8764 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008765 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8766 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008767
8768 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008769 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8770 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8771 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8772 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008773 }
8774}
8775
8776defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8777 EVEX;
8778defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8779 EVEX, VEX_W;
8780defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8781 EVEX;
8782defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8783 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008784
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008785//handle instruction reg_vec1 = op(reg_vec,imm)
8786// op(mem_vec,imm)
8787// op(broadcast(eltVt),imm)
8788//all instruction created with FROUND_CURRENT
8789multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008790 X86VectorVTInfo _>{
8791 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008792 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8793 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008794 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008795 (OpNode (_.VT _.RC:$src1),
8796 (i32 imm:$src2),
8797 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008798 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8799 (ins _.MemOp:$src1, i32u8imm:$src2),
8800 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8801 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8802 (i32 imm:$src2),
8803 (i32 FROUND_CURRENT))>;
8804 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8805 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8806 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8807 "${src1}"##_.BroadcastStr##", $src2",
8808 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8809 (i32 imm:$src2),
8810 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008811 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008812}
8813
8814//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8815multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8816 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008817 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008818 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8819 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008820 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008821 "$src1, {sae}, $src2",
8822 (OpNode (_.VT _.RC:$src1),
8823 (i32 imm:$src2),
8824 (i32 FROUND_NO_EXC))>, EVEX_B;
8825}
8826
8827multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8828 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8829 let Predicates = [prd] in {
8830 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8831 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8832 EVEX_V512;
8833 }
8834 let Predicates = [prd, HasVLX] in {
8835 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8836 EVEX_V128;
8837 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8838 EVEX_V256;
8839 }
8840}
8841
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008842//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8843// op(reg_vec2,mem_vec,imm)
8844// op(reg_vec2,broadcast(eltVt),imm)
8845//all instruction created with FROUND_CURRENT
8846multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008847 X86VectorVTInfo _>{
8848 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008849 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008850 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008851 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8852 (OpNode (_.VT _.RC:$src1),
8853 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008854 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008855 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008856 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8857 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8858 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8859 (OpNode (_.VT _.RC:$src1),
8860 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8861 (i32 imm:$src3),
8862 (i32 FROUND_CURRENT))>;
8863 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8864 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8865 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8866 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8867 (OpNode (_.VT _.RC:$src1),
8868 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8869 (i32 imm:$src3),
8870 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008871 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008872}
8873
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008874//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8875// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008876multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8877 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008878 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008879 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8880 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8881 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8882 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8883 (SrcInfo.VT SrcInfo.RC:$src2),
8884 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008885 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8886 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8887 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8888 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8889 (SrcInfo.VT (bitconvert
8890 (SrcInfo.LdFrag addr:$src2))),
8891 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008892 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008893}
8894
8895//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8896// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008897// op(reg_vec2,broadcast(eltVt),imm)
8898multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008899 X86VectorVTInfo _>:
8900 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8901
Craig Topper05948fb2016-08-02 05:11:15 +00008902 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008903 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8904 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8905 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8906 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8907 (OpNode (_.VT _.RC:$src1),
8908 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8909 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008910}
8911
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008912//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8913// op(reg_vec2,mem_scalar,imm)
8914//all instruction created with FROUND_CURRENT
8915multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008916 X86VectorVTInfo _> {
8917 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008918 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008919 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008920 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8921 (OpNode (_.VT _.RC:$src1),
8922 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008923 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008924 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008925 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008926 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008927 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8928 (OpNode (_.VT _.RC:$src1),
8929 (_.VT (scalar_to_vector
8930 (_.ScalarLdFrag addr:$src2))),
8931 (i32 imm:$src3),
8932 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008933 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008934}
8935
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008936//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8937multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8938 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008939 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008940 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008941 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008942 OpcodeStr, "$src3, {sae}, $src2, $src1",
8943 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008944 (OpNode (_.VT _.RC:$src1),
8945 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008946 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008947 (i32 FROUND_NO_EXC))>, EVEX_B;
8948}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008949//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8950multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8951 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008952 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008953 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8954 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008955 OpcodeStr, "$src3, {sae}, $src2, $src1",
8956 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008957 (OpNode (_.VT _.RC:$src1),
8958 (_.VT _.RC:$src2),
8959 (i32 imm:$src3),
8960 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008961}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008962
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008963multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8964 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008965 let Predicates = [prd] in {
8966 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008967 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008968 EVEX_V512;
8969
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008970 }
8971 let Predicates = [prd, HasVLX] in {
8972 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008973 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008974 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008975 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008976 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008977}
8978
Igor Breger2ae0fe32015-08-31 11:14:02 +00008979multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8980 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8981 let Predicates = [HasBWI] in {
8982 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8983 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8984 }
8985 let Predicates = [HasBWI, HasVLX] in {
8986 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8987 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8988 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8989 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8990 }
8991}
8992
Igor Breger00d9f842015-06-08 14:03:17 +00008993multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8994 bits<8> opc, SDNode OpNode>{
8995 let Predicates = [HasAVX512] in {
8996 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8997 }
8998 let Predicates = [HasAVX512, HasVLX] in {
8999 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9000 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9001 }
9002}
9003
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009004multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9005 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9006 let Predicates = [prd] in {
9007 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9008 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009009 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009010}
9011
Igor Breger1e58e8a2015-09-02 11:18:55 +00009012multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9013 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9014 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9015 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9016 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9017 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009018}
9019
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009020
Igor Breger1e58e8a2015-09-02 11:18:55 +00009021defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9022 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9023defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9024 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9025defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9026 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9027
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009028
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009029defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9030 0x50, X86VRange, HasDQI>,
9031 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9032defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9033 0x50, X86VRange, HasDQI>,
9034 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9035
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009036defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9037 0x51, X86VRange, HasDQI>,
9038 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9039defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9040 0x51, X86VRange, HasDQI>,
9041 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9042
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009043defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9044 0x57, X86Reduces, HasDQI>,
9045 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9046defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9047 0x57, X86Reduces, HasDQI>,
9048 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009049
Igor Breger1e58e8a2015-09-02 11:18:55 +00009050defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9051 0x27, X86GetMants, HasAVX512>,
9052 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9053defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9054 0x27, X86GetMants, HasAVX512>,
9055 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9056
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009057multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9058 bits<8> opc, SDNode OpNode = X86Shuf128>{
9059 let Predicates = [HasAVX512] in {
9060 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9061
9062 }
9063 let Predicates = [HasAVX512, HasVLX] in {
9064 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9065 }
9066}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009067let Predicates = [HasAVX512] in {
9068def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009069 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009070def : Pat<(v16f32 (fnearbyint VR512:$src)),
9071 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9072def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009073 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009074def : Pat<(v16f32 (frint VR512:$src)),
9075 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9076def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009077 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009078
9079def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009080 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009081def : Pat<(v8f64 (fnearbyint VR512:$src)),
9082 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9083def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009084 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009085def : Pat<(v8f64 (frint VR512:$src)),
9086 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9087def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009088 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009089}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009090
9091defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9092 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9093defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9094 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9095defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9096 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9097defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9098 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009099
Craig Topperb561e662017-01-19 02:34:29 +00009100let Predicates = [HasAVX512] in {
9101// Provide fallback in case the load node that is used in the broadcast
9102// patterns above is used by additional users, which prevents the pattern
9103// selection.
9104def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9105 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9106 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9107 0)>;
9108def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9109 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9110 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9111 0)>;
9112
9113def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9114 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9115 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9116 0)>;
9117def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9118 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9119 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9120 0)>;
9121
9122def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9123 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9124 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9125 0)>;
9126
9127def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9128 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9129 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9130 0)>;
9131}
9132
Craig Topperc48fa892015-12-27 19:45:21 +00009133multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009134 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9135 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009136}
9137
Craig Topperc48fa892015-12-27 19:45:21 +00009138defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009139 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009140defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009141 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009142
Craig Topper7a299302016-06-09 07:06:38 +00009143multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009144 let Predicates = p in
9145 def NAME#_.VTName#rri:
9146 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
9147 (!cast<Instruction>(NAME#_.ZSuffix#rri)
9148 _.RC:$src1, _.RC:$src2, imm:$imm)>;
9149}
9150
Craig Topper7a299302016-06-09 07:06:38 +00009151multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
9152 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
9153 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
9154 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00009155
Craig Topper7a299302016-06-09 07:06:38 +00009156defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009157 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00009158 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
9159 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
9160 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
9161 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
9162 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009163 EVEX_CD8<8, CD8VF>;
9164
Igor Bregerf3ded812015-08-31 13:09:30 +00009165defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9166 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9167
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009168multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9169 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009170 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009171 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009172 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009173 "$src1", "$src1",
9174 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9175
Craig Toppere1cac152016-06-07 07:27:54 +00009176 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9177 (ins _.MemOp:$src1), OpcodeStr,
9178 "$src1", "$src1",
9179 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9180 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009181 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009182}
9183
9184multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9185 X86VectorVTInfo _> :
9186 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009187 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9188 (ins _.ScalarMemOp:$src1), OpcodeStr,
9189 "${src1}"##_.BroadcastStr,
9190 "${src1}"##_.BroadcastStr,
9191 (_.VT (OpNode (X86VBroadcast
9192 (_.ScalarLdFrag addr:$src1))))>,
9193 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009194}
9195
9196multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9197 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9198 let Predicates = [prd] in
9199 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9200
9201 let Predicates = [prd, HasVLX] in {
9202 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9203 EVEX_V256;
9204 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9205 EVEX_V128;
9206 }
9207}
9208
9209multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9210 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9211 let Predicates = [prd] in
9212 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9213 EVEX_V512;
9214
9215 let Predicates = [prd, HasVLX] in {
9216 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9217 EVEX_V256;
9218 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9219 EVEX_V128;
9220 }
9221}
9222
9223multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9224 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009225 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009226 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009227 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9228 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009229}
9230
9231multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9232 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009233 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9234 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009235}
9236
9237multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9238 bits<8> opc_d, bits<8> opc_q,
9239 string OpcodeStr, SDNode OpNode> {
9240 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9241 HasAVX512>,
9242 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9243 HasBWI>;
9244}
9245
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009246defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009247
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009248// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9249let Predicates = [HasAVX512, NoVLX] in {
9250 def : Pat<(v4i64 (abs VR256X:$src)),
9251 (EXTRACT_SUBREG
9252 (VPABSQZrr
9253 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9254 sub_ymm)>;
9255 def : Pat<(v2i64 (abs VR128X:$src)),
9256 (EXTRACT_SUBREG
9257 (VPABSQZrr
9258 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9259 sub_xmm)>;
9260}
9261
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009262multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9263
9264 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009265}
9266
9267defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9268defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9269
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009270// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9271let Predicates = [HasCDI, NoVLX] in {
9272 def : Pat<(v4i64 (ctlz VR256X:$src)),
9273 (EXTRACT_SUBREG
9274 (VPLZCNTQZrr
9275 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9276 sub_ymm)>;
9277 def : Pat<(v2i64 (ctlz VR128X:$src)),
9278 (EXTRACT_SUBREG
9279 (VPLZCNTQZrr
9280 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9281 sub_xmm)>;
9282
9283 def : Pat<(v8i32 (ctlz VR256X:$src)),
9284 (EXTRACT_SUBREG
9285 (VPLZCNTDZrr
9286 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9287 sub_ymm)>;
9288 def : Pat<(v4i32 (ctlz VR128X:$src)),
9289 (EXTRACT_SUBREG
9290 (VPLZCNTDZrr
9291 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9292 sub_xmm)>;
9293}
9294
Igor Breger24cab0f2015-11-16 07:22:00 +00009295//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009296// Counts number of ones - VPOPCNTD and VPOPCNTQ
9297//===---------------------------------------------------------------------===//
9298
9299multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9300 let Predicates = [HasVPOPCNTDQ] in
9301 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9302}
9303
9304// Use 512bit version to implement 128/256 bit.
9305multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9306 let Predicates = [prd] in {
9307 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9308 (EXTRACT_SUBREG
9309 (!cast<Instruction>(NAME # "Zrr")
9310 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9311 _.info256.RC:$src1,
9312 _.info256.SubRegIdx)),
9313 _.info256.SubRegIdx)>;
9314
9315 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9316 (EXTRACT_SUBREG
9317 (!cast<Instruction>(NAME # "Zrr")
9318 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9319 _.info128.RC:$src1,
9320 _.info128.SubRegIdx)),
9321 _.info128.SubRegIdx)>;
9322 }
9323}
9324
9325defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9326 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9327defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9328 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9329
9330//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009331// Replicate Single FP - MOVSHDUP and MOVSLDUP
9332//===---------------------------------------------------------------------===//
9333multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9334 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9335 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009336}
9337
9338defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9339defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009340
9341//===----------------------------------------------------------------------===//
9342// AVX-512 - MOVDDUP
9343//===----------------------------------------------------------------------===//
9344
9345multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9346 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009347 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009348 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9349 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9350 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009351 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9352 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9353 (_.VT (OpNode (_.VT (scalar_to_vector
9354 (_.ScalarLdFrag addr:$src)))))>,
9355 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009356 }
Igor Breger1f782962015-11-19 08:26:56 +00009357}
9358
9359multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9360 AVX512VLVectorVTInfo VTInfo> {
9361
9362 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9363
9364 let Predicates = [HasAVX512, HasVLX] in {
9365 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9366 EVEX_V256;
9367 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9368 EVEX_V128;
9369 }
9370}
9371
9372multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9373 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9374 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009375}
9376
9377defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9378
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009379let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009380def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009381 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009382def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009383 (VMOVDDUPZ128rm addr:$src)>;
9384def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9385 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009386
9387def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9388 (v2f64 VR128X:$src0)),
9389 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9390def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9391 (bitconvert (v4i32 immAllZerosV))),
9392 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9393
9394def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9395 (v2f64 VR128X:$src0)),
9396 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9397 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9398def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9399 (bitconvert (v4i32 immAllZerosV))),
9400 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9401
9402def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9403 (v2f64 VR128X:$src0)),
9404 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9405def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9406 (bitconvert (v4i32 immAllZerosV))),
9407 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009408}
Igor Breger1f782962015-11-19 08:26:56 +00009409
Igor Bregerf2460112015-07-26 14:41:44 +00009410//===----------------------------------------------------------------------===//
9411// AVX-512 - Unpack Instructions
9412//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009413defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9414 SSE_ALU_ITINS_S>;
9415defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9416 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009417
9418defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9419 SSE_INTALU_ITINS_P, HasBWI>;
9420defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9421 SSE_INTALU_ITINS_P, HasBWI>;
9422defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9423 SSE_INTALU_ITINS_P, HasBWI>;
9424defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9425 SSE_INTALU_ITINS_P, HasBWI>;
9426
9427defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9428 SSE_INTALU_ITINS_P, HasAVX512>;
9429defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9430 SSE_INTALU_ITINS_P, HasAVX512>;
9431defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9432 SSE_INTALU_ITINS_P, HasAVX512>;
9433defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9434 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009435
9436//===----------------------------------------------------------------------===//
9437// AVX-512 - Extract & Insert Integer Instructions
9438//===----------------------------------------------------------------------===//
9439
9440multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9441 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009442 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9443 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9444 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9445 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9446 imm:$src2)))),
9447 addr:$dst)]>,
9448 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009449}
9450
9451multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9452 let Predicates = [HasBWI] in {
9453 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9454 (ins _.RC:$src1, u8imm:$src2),
9455 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9456 [(set GR32orGR64:$dst,
9457 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9458 EVEX, TAPD;
9459
9460 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9461 }
9462}
9463
9464multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9465 let Predicates = [HasBWI] in {
9466 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9467 (ins _.RC:$src1, u8imm:$src2),
9468 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9469 [(set GR32orGR64:$dst,
9470 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9471 EVEX, PD;
9472
Craig Topper99f6b622016-05-01 01:03:56 +00009473 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009474 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9475 (ins _.RC:$src1, u8imm:$src2),
9476 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009477 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009478
Igor Bregerdefab3c2015-10-08 12:55:01 +00009479 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9480 }
9481}
9482
9483multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9484 RegisterClass GRC> {
9485 let Predicates = [HasDQI] in {
9486 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9487 (ins _.RC:$src1, u8imm:$src2),
9488 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9489 [(set GRC:$dst,
9490 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9491 EVEX, TAPD;
9492
Craig Toppere1cac152016-06-07 07:27:54 +00009493 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9494 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9495 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9496 [(store (extractelt (_.VT _.RC:$src1),
9497 imm:$src2),addr:$dst)]>,
9498 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009499 }
9500}
9501
9502defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9503defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9504defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9505defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9506
9507multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9508 X86VectorVTInfo _, PatFrag LdFrag> {
9509 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9510 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9511 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9512 [(set _.RC:$dst,
9513 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9514 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9515}
9516
9517multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9518 X86VectorVTInfo _, PatFrag LdFrag> {
9519 let Predicates = [HasBWI] in {
9520 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9521 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9522 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9523 [(set _.RC:$dst,
9524 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9525
9526 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9527 }
9528}
9529
9530multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9531 X86VectorVTInfo _, RegisterClass GRC> {
9532 let Predicates = [HasDQI] in {
9533 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9534 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9535 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9536 [(set _.RC:$dst,
9537 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9538 EVEX_4V, TAPD;
9539
9540 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9541 _.ScalarLdFrag>, TAPD;
9542 }
9543}
9544
9545defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9546 extloadi8>, TAPD;
9547defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9548 extloadi16>, PD;
9549defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9550defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009551//===----------------------------------------------------------------------===//
9552// VSHUFPS - VSHUFPD Operations
9553//===----------------------------------------------------------------------===//
9554multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9555 AVX512VLVectorVTInfo VTInfo_FP>{
9556 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9557 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9558 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009559}
9560
9561defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9562defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009563//===----------------------------------------------------------------------===//
9564// AVX-512 - Byte shift Left/Right
9565//===----------------------------------------------------------------------===//
9566
9567multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9568 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9569 def rr : AVX512<opc, MRMr,
9570 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9571 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9572 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009573 def rm : AVX512<opc, MRMm,
9574 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9575 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9576 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009577 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9578 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009579}
9580
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009581multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009582 Format MRMm, string OpcodeStr, Predicate prd>{
9583 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009584 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009585 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009586 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009587 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009588 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009589 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009590 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009591 }
9592}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009593defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009594 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009595defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009596 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9597
9598
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009599multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009600 string OpcodeStr, X86VectorVTInfo _dst,
9601 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009602 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009603 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009604 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009605 [(set _dst.RC:$dst,(_dst.VT
9606 (OpNode (_src.VT _src.RC:$src1),
9607 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009608 def rm : AVX512BI<opc, MRMSrcMem,
9609 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9610 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9611 [(set _dst.RC:$dst,(_dst.VT
9612 (OpNode (_src.VT _src.RC:$src1),
9613 (_src.VT (bitconvert
9614 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009615}
9616
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009617multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009618 string OpcodeStr, Predicate prd> {
9619 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009620 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9621 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009622 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009623 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9624 v32i8x_info>, EVEX_V256;
9625 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9626 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009627 }
9628}
9629
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009630defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009631 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009632
Craig Topper4e794c72017-02-19 19:36:58 +00009633// Transforms to swizzle an immediate to enable better matching when
9634// memory operand isn't in the right place.
9635def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9636 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9637 uint8_t Imm = N->getZExtValue();
9638 // Swap bits 1/4 and 3/6.
9639 uint8_t NewImm = Imm & 0xa5;
9640 if (Imm & 0x02) NewImm |= 0x10;
9641 if (Imm & 0x10) NewImm |= 0x02;
9642 if (Imm & 0x08) NewImm |= 0x40;
9643 if (Imm & 0x40) NewImm |= 0x08;
9644 return getI8Imm(NewImm, SDLoc(N));
9645}]>;
9646def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9647 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9648 uint8_t Imm = N->getZExtValue();
9649 // Swap bits 2/4 and 3/5.
9650 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009651 if (Imm & 0x04) NewImm |= 0x10;
9652 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009653 if (Imm & 0x08) NewImm |= 0x20;
9654 if (Imm & 0x20) NewImm |= 0x08;
9655 return getI8Imm(NewImm, SDLoc(N));
9656}]>;
Craig Topper48905772017-02-19 21:32:15 +00009657def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9658 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9659 uint8_t Imm = N->getZExtValue();
9660 // Swap bits 1/2 and 5/6.
9661 uint8_t NewImm = Imm & 0x99;
9662 if (Imm & 0x02) NewImm |= 0x04;
9663 if (Imm & 0x04) NewImm |= 0x02;
9664 if (Imm & 0x20) NewImm |= 0x40;
9665 if (Imm & 0x40) NewImm |= 0x20;
9666 return getI8Imm(NewImm, SDLoc(N));
9667}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009668def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9669 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9670 uint8_t Imm = N->getZExtValue();
9671 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9672 uint8_t NewImm = Imm & 0x81;
9673 if (Imm & 0x02) NewImm |= 0x04;
9674 if (Imm & 0x04) NewImm |= 0x10;
9675 if (Imm & 0x08) NewImm |= 0x40;
9676 if (Imm & 0x10) NewImm |= 0x02;
9677 if (Imm & 0x20) NewImm |= 0x08;
9678 if (Imm & 0x40) NewImm |= 0x20;
9679 return getI8Imm(NewImm, SDLoc(N));
9680}]>;
9681def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9682 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9683 uint8_t Imm = N->getZExtValue();
9684 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9685 uint8_t NewImm = Imm & 0x81;
9686 if (Imm & 0x02) NewImm |= 0x10;
9687 if (Imm & 0x04) NewImm |= 0x02;
9688 if (Imm & 0x08) NewImm |= 0x20;
9689 if (Imm & 0x10) NewImm |= 0x04;
9690 if (Imm & 0x20) NewImm |= 0x40;
9691 if (Imm & 0x40) NewImm |= 0x08;
9692 return getI8Imm(NewImm, SDLoc(N));
9693}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009694
Igor Bregerb4bb1902015-10-15 12:33:24 +00009695multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009696 X86VectorVTInfo _>{
9697 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009698 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9699 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009700 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009701 (OpNode (_.VT _.RC:$src1),
9702 (_.VT _.RC:$src2),
9703 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009704 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009705 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9706 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9707 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9708 (OpNode (_.VT _.RC:$src1),
9709 (_.VT _.RC:$src2),
9710 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009711 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009712 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9713 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9714 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9715 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9716 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9717 (OpNode (_.VT _.RC:$src1),
9718 (_.VT _.RC:$src2),
9719 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009720 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009721 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009722 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009723
9724 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009725 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9726 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9727 _.RC:$src1)),
9728 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9729 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9730 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9731 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9732 _.RC:$src1)),
9733 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9734 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009735
9736 // Additional patterns for matching loads in other positions.
9737 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9738 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9739 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9740 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9741 def : Pat<(_.VT (OpNode _.RC:$src1,
9742 (bitconvert (_.LdFrag addr:$src3)),
9743 _.RC:$src2, (i8 imm:$src4))),
9744 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9745 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9746
9747 // Additional patterns for matching zero masking with loads in other
9748 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009749 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9750 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9751 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9752 _.ImmAllZerosV)),
9753 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9754 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9755 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9756 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9757 _.RC:$src2, (i8 imm:$src4)),
9758 _.ImmAllZerosV)),
9759 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9760 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009761
9762 // Additional patterns for matching masked loads with different
9763 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009764 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9765 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9766 _.RC:$src2, (i8 imm:$src4)),
9767 _.RC:$src1)),
9768 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9769 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009770 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9771 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9772 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9773 _.RC:$src1)),
9774 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9775 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9776 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9777 (OpNode _.RC:$src2, _.RC:$src1,
9778 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9779 _.RC:$src1)),
9780 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9781 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9782 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9783 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9784 _.RC:$src1, (i8 imm:$src4)),
9785 _.RC:$src1)),
9786 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9787 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9788 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9789 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9790 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9791 _.RC:$src1)),
9792 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9793 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009794
9795 // Additional patterns for matching broadcasts in other positions.
9796 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9797 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9798 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9799 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9800 def : Pat<(_.VT (OpNode _.RC:$src1,
9801 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9802 _.RC:$src2, (i8 imm:$src4))),
9803 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9804 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9805
9806 // Additional patterns for matching zero masking with broadcasts in other
9807 // positions.
9808 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9809 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9810 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9811 _.ImmAllZerosV)),
9812 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9813 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9814 (VPTERNLOG321_imm8 imm:$src4))>;
9815 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9816 (OpNode _.RC:$src1,
9817 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9818 _.RC:$src2, (i8 imm:$src4)),
9819 _.ImmAllZerosV)),
9820 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9821 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9822 (VPTERNLOG132_imm8 imm:$src4))>;
9823
9824 // Additional patterns for matching masked broadcasts with different
9825 // operand orders.
9826 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9827 (OpNode _.RC:$src1,
9828 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9829 _.RC:$src2, (i8 imm:$src4)),
9830 _.RC:$src1)),
9831 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9832 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009833 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9834 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9835 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9836 _.RC:$src1)),
9837 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9838 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9839 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9840 (OpNode _.RC:$src2, _.RC:$src1,
9841 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9842 (i8 imm:$src4)), _.RC:$src1)),
9843 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9844 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9845 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9846 (OpNode _.RC:$src2,
9847 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9848 _.RC:$src1, (i8 imm:$src4)),
9849 _.RC:$src1)),
9850 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9851 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9852 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9853 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9854 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9855 _.RC:$src1)),
9856 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9857 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009858}
9859
9860multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9861 let Predicates = [HasAVX512] in
9862 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9863 let Predicates = [HasAVX512, HasVLX] in {
9864 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9865 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9866 }
9867}
9868
9869defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9870defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9871
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009872//===----------------------------------------------------------------------===//
9873// AVX-512 - FixupImm
9874//===----------------------------------------------------------------------===//
9875
9876multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009877 X86VectorVTInfo _>{
9878 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009879 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9880 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9881 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9882 (OpNode (_.VT _.RC:$src1),
9883 (_.VT _.RC:$src2),
9884 (_.IntVT _.RC:$src3),
9885 (i32 imm:$src4),
9886 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009887 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9888 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9889 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9890 (OpNode (_.VT _.RC:$src1),
9891 (_.VT _.RC:$src2),
9892 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9893 (i32 imm:$src4),
9894 (i32 FROUND_CURRENT))>;
9895 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9896 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9897 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9898 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9899 (OpNode (_.VT _.RC:$src1),
9900 (_.VT _.RC:$src2),
9901 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9902 (i32 imm:$src4),
9903 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009904 } // Constraints = "$src1 = $dst"
9905}
9906
9907multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009908 SDNode OpNode, X86VectorVTInfo _>{
9909let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009910 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9911 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009912 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009913 "$src2, $src3, {sae}, $src4",
9914 (OpNode (_.VT _.RC:$src1),
9915 (_.VT _.RC:$src2),
9916 (_.IntVT _.RC:$src3),
9917 (i32 imm:$src4),
9918 (i32 FROUND_NO_EXC))>, EVEX_B;
9919 }
9920}
9921
9922multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9923 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009924 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9925 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009926 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9927 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9928 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9929 (OpNode (_.VT _.RC:$src1),
9930 (_.VT _.RC:$src2),
9931 (_src3VT.VT _src3VT.RC:$src3),
9932 (i32 imm:$src4),
9933 (i32 FROUND_CURRENT))>;
9934
9935 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9936 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9937 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9938 "$src2, $src3, {sae}, $src4",
9939 (OpNode (_.VT _.RC:$src1),
9940 (_.VT _.RC:$src2),
9941 (_src3VT.VT _src3VT.RC:$src3),
9942 (i32 imm:$src4),
9943 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009944 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9945 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9946 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9947 (OpNode (_.VT _.RC:$src1),
9948 (_.VT _.RC:$src2),
9949 (_src3VT.VT (scalar_to_vector
9950 (_src3VT.ScalarLdFrag addr:$src3))),
9951 (i32 imm:$src4),
9952 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009953 }
9954}
9955
9956multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9957 let Predicates = [HasAVX512] in
9958 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9959 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9960 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9961 let Predicates = [HasAVX512, HasVLX] in {
9962 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9963 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9964 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9965 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9966 }
9967}
9968
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009969defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9970 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009971 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009972defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9973 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009974 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009975defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009976 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009977defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009978 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009979
9980
9981
9982// Patterns used to select SSE scalar fp arithmetic instructions from
9983// either:
9984//
9985// (1) a scalar fp operation followed by a blend
9986//
9987// The effect is that the backend no longer emits unnecessary vector
9988// insert instructions immediately after SSE scalar fp instructions
9989// like addss or mulss.
9990//
9991// For example, given the following code:
9992// __m128 foo(__m128 A, __m128 B) {
9993// A[0] += B[0];
9994// return A;
9995// }
9996//
9997// Previously we generated:
9998// addss %xmm0, %xmm1
9999// movss %xmm1, %xmm0
10000//
10001// We now generate:
10002// addss %xmm1, %xmm0
10003//
10004// (2) a vector packed single/double fp operation followed by a vector insert
10005//
10006// The effect is that the backend converts the packed fp instruction
10007// followed by a vector insert into a single SSE scalar fp instruction.
10008//
10009// For example, given the following code:
10010// __m128 foo(__m128 A, __m128 B) {
10011// __m128 C = A + B;
10012// return (__m128) {c[0], a[1], a[2], a[3]};
10013// }
10014//
10015// Previously we generated:
10016// addps %xmm0, %xmm1
10017// movss %xmm1, %xmm0
10018//
10019// We now generate:
10020// addss %xmm1, %xmm0
10021
10022// TODO: Some canonicalization in lowering would simplify the number of
10023// patterns we have to try to match.
10024multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10025 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010026 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010027 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10028 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10029 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010030 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010031 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010032
Craig Topper5625d242016-07-29 06:06:00 +000010033 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010034 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10035 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10036 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010037 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010038 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010039
10040 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010041 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10042 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010043 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10044
10045 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010046 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10047 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010048 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010049
10050 // extracted masked scalar math op with insert via movss
10051 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10052 (scalar_to_vector
10053 (X86selects VK1WM:$mask,
10054 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10055 FR32X:$src2),
10056 FR32X:$src0))),
10057 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10058 VK1WM:$mask, v4f32:$src1,
10059 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010060 }
10061}
10062
10063defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10064defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10065defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10066defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10067
10068multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10069 let Predicates = [HasAVX512] in {
10070 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010071 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10072 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10073 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010074 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010075 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010076
10077 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010078 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10079 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10080 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010081 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010082 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010083
10084 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010085 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10086 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010087 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10088
10089 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010090 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10091 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010092 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010093
10094 // extracted masked scalar math op with insert via movss
10095 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10096 (scalar_to_vector
10097 (X86selects VK1WM:$mask,
10098 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10099 FR64X:$src2),
10100 FR64X:$src0))),
10101 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10102 VK1WM:$mask, v2f64:$src1,
10103 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010104 }
10105}
10106
10107defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10108defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10109defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10110defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;