Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 AVX512 instruction set, defining the |
| 11 | // instructions, and properties of the instructions which are needed for code |
| 12 | // generation, machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x |
| 17 | // EltVT). These are things like the register class for the writemask, etc. |
| 18 | // The idea is to pass one of these as the template argument rather than the |
| 19 | // individual arguments. |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { |
| 23 | RegisterClass RC = rc; |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 | |
| 27 | // Corresponding mask register class. |
| 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); |
| 29 | |
| 30 | // Corresponding write-mask register class. |
| 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); |
| 32 | |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 33 | // The mask VT. |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 34 | ValueType KVT = !cast<ValueType>("v" # NumElts # "i1"); |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 35 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 36 | // Suffix used in the instruction mnemonic. |
| 37 | string Suffix = suffix; |
| 38 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 39 | // VTName is a string name for vector VT. For vector types it will be |
| 40 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 |
| 41 | // It is a little bit complex for scalar types, where NumElts = 1. |
| 42 | // In this case we build v4f32 or v2f64 |
| 43 | string VTName = "v" # !if (!eq (NumElts, 1), |
| 44 | !if (!eq (EltVT.Size, 32), 4, |
| 45 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 46 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 47 | // The vector VT. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 48 | ValueType VT = !cast<ValueType>(VTName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 49 | |
| 50 | string EltTypeName = !cast<string>(EltVT); |
| 51 | // Size of the element type in bits, e.g. 32 for v16i32. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 52 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); |
| 53 | int EltSize = EltVT.Size; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 54 | |
| 55 | // "i" for integer types and "f" for floating-point types |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 57 | |
| 58 | // Size of RC in bits, e.g. 512 for VR512. |
| 59 | int Size = VT.Size; |
| 60 | |
| 61 | // The corresponding memory operand, e.g. i512mem for VR512. |
| 62 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 63 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 64 | // FP scalar memory operand for intrinsics - ssmem/sdmem. |
| 65 | Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"), |
| 66 | !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?)); |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 67 | |
| 68 | // Load patterns |
| 69 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 |
| 70 | // due to load promotion during legalization |
| 71 | PatFrag LdFrag = !cast<PatFrag>("load" # |
| 72 | !if (!eq (TypeVariantName, "i"), |
| 73 | !if (!eq (Size, 128), "v2i64", |
| 74 | !if (!eq (Size, 256), "v4i64", |
Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 75 | !if (!eq (Size, 512), "v8i64", |
| 76 | VTName))), VTName)); |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 77 | |
| 78 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # |
Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 79 | !if (!eq (TypeVariantName, "i"), |
| 80 | !if (!eq (Size, 128), "v2i64", |
| 81 | !if (!eq (Size, 256), "v4i64", |
| 82 | !if (!eq (Size, 512), "v8i64", |
| 83 | VTName))), VTName)); |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 84 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 85 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 86 | |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 87 | ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"), |
| 88 | !cast<ComplexPattern>("sse_load_f32"), |
| 89 | !if (!eq (EltTypeName, "f64"), |
| 90 | !cast<ComplexPattern>("sse_load_f64"), |
| 91 | ?)); |
| 92 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 93 | // The corresponding float type, e.g. v16f32 for v16i32 |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 94 | // Note: For EltSize < 32, FloatVT is illegal and TableGen |
| 95 | // fails to compile, so we choose FloatVT = VT |
| 96 | ValueType FloatVT = !cast<ValueType>( |
| 97 | !if (!eq (!srl(EltSize,5),0), |
| 98 | VTName, |
| 99 | !if (!eq(TypeVariantName, "i"), |
| 100 | "v" # NumElts # "f" # EltSize, |
| 101 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 102 | |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 103 | ValueType IntVT = !cast<ValueType>( |
| 104 | !if (!eq (!srl(EltSize,5),0), |
| 105 | VTName, |
| 106 | !if (!eq(TypeVariantName, "f"), |
| 107 | "v" # NumElts # "i" # EltSize, |
| 108 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 109 | // The string to specify embedded broadcast in assembly. |
| 110 | string BroadcastStr = "{1to" # NumElts # "}"; |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 111 | |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 112 | // 8-bit compressed displacement tuple/subvector format. This is only |
| 113 | // defined for NumElts <= 8. |
| 114 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), |
| 115 | !cast<CD8VForm>("CD8VT" # NumElts), ?); |
| 116 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 117 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, |
| 118 | !if (!eq (Size, 256), sub_ymm, ?)); |
| 119 | |
| 120 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, |
| 121 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, |
| 122 | SSEPackedInt)); |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 123 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 124 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); |
| 125 | |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 126 | // A vector tye of the same width with element type i64. This is used to |
| 127 | // create patterns for logic ops. |
| 128 | ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64"); |
| 129 | |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 130 | // A vector type of the same width with element type i32. This is used to |
| 131 | // create the canonical constant zero node ImmAllZerosV. |
| 132 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); |
| 133 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 134 | |
| 135 | string ZSuffix = !if (!eq (Size, 128), "Z128", |
| 136 | !if (!eq (Size, 256), "Z256", "Z")); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 137 | } |
| 138 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 139 | def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">; |
| 140 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 141 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; |
| 142 | def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">; |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 143 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; |
| 144 | def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 145 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 146 | // "x" in v32i8x_info means RC = VR256X |
| 147 | def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">; |
| 148 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; |
| 149 | def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">; |
| 150 | def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 151 | def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">; |
| 152 | def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 153 | |
| 154 | def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">; |
| 155 | def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">; |
| 156 | def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">; |
| 157 | def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 158 | def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">; |
| 159 | def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 160 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 161 | // We map scalar types to the smallest (128-bit) vector type |
| 162 | // with the appropriate element type. This allows to use the same masking logic. |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 163 | def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">; |
| 164 | def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 165 | def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">; |
| 166 | def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">; |
| 167 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 168 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, |
| 169 | X86VectorVTInfo i128> { |
| 170 | X86VectorVTInfo info512 = i512; |
| 171 | X86VectorVTInfo info256 = i256; |
| 172 | X86VectorVTInfo info128 = i128; |
| 173 | } |
| 174 | |
| 175 | def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, |
| 176 | v16i8x_info>; |
| 177 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, |
| 178 | v8i16x_info>; |
| 179 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, |
| 180 | v4i32x_info>; |
| 181 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, |
| 182 | v2i64x_info>; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 183 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, |
| 184 | v4f32x_info>; |
| 185 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, |
| 186 | v2f64x_info>; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 187 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 188 | class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm, |
| 189 | ValueType _vt> { |
| 190 | RegisterClass KRC = _krc; |
| 191 | RegisterClass KRCWM = _krcwm; |
| 192 | ValueType KVT = _vt; |
| 193 | } |
| 194 | |
| 195 | def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>; |
| 196 | def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>; |
| 197 | def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>; |
| 198 | def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>; |
| 199 | def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>; |
| 200 | def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>; |
| 201 | |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 202 | // This multiclass generates the masking variants from the non-masking |
| 203 | // variant. It only provides the assembly pieces for the masking variants. |
| 204 | // It assumes custom ISel patterns for masking which can be provided as |
| 205 | // template arguments. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 206 | multiclass AVX512_maskable_custom<bits<8> O, Format F, |
| 207 | dag Outs, |
| 208 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 209 | string OpcodeStr, |
| 210 | string AttSrcAsm, string IntelSrcAsm, |
| 211 | list<dag> Pattern, |
| 212 | list<dag> MaskingPattern, |
| 213 | list<dag> ZeroMaskingPattern, |
| 214 | string MaskingConstraint = "", |
| 215 | InstrItinClass itin = NoItinerary, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 216 | bit IsCommutable = 0, |
| 217 | bit IsKCommutable = 0> { |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 218 | let isCommutable = IsCommutable in |
| 219 | def NAME: AVX512<O, F, Outs, Ins, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 220 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
Craig Topper | 9d2cab7 | 2016-01-11 01:03:40 +0000 | [diff] [blame] | 221 | "$dst, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 222 | Pattern, itin>; |
| 223 | |
| 224 | // Prefer over VMOV*rrk Pat<> |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 225 | let isCommutable = IsKCommutable in |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 226 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 227 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 228 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 229 | MaskingPattern, itin>, |
| 230 | EVEX_K { |
| 231 | // In case of the 3src subclass this is overridden with a let. |
| 232 | string Constraints = MaskingConstraint; |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 233 | } |
| 234 | |
| 235 | // Zero mask does not add any restrictions to commute operands transformation. |
| 236 | // So, it is Ok to use IsCommutable instead of IsKCommutable. |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 237 | let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<> |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 238 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 239 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"# |
| 240 | "$dst {${mask}} {z}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 241 | ZeroMaskingPattern, |
| 242 | itin>, |
| 243 | EVEX_KZ; |
| 244 | } |
| 245 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 246 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 247 | // Common base class of AVX512_maskable and AVX512_maskable_3src. |
| 248 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 249 | dag Outs, |
| 250 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 251 | string OpcodeStr, |
| 252 | string AttSrcAsm, string IntelSrcAsm, |
| 253 | dag RHS, dag MaskingRHS, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 254 | SDNode Select = vselect, |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 255 | string MaskingConstraint = "", |
| 256 | InstrItinClass itin = NoItinerary, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 257 | bit IsCommutable = 0, |
| 258 | bit IsKCommutable = 0> : |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 259 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 260 | AttSrcAsm, IntelSrcAsm, |
| 261 | [(set _.RC:$dst, RHS)], |
| 262 | [(set _.RC:$dst, MaskingRHS)], |
| 263 | [(set _.RC:$dst, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 264 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 265 | MaskingConstraint, NoItinerary, IsCommutable, |
| 266 | IsKCommutable>; |
Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 267 | |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 268 | // Similar to AVX512_maskable_common, but with scalar types. |
| 269 | multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 270 | dag Outs, |
| 271 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 272 | string OpcodeStr, |
| 273 | string AttSrcAsm, string IntelSrcAsm, |
| 274 | SDNode Select = vselect, |
| 275 | string MaskingConstraint = "", |
| 276 | InstrItinClass itin = NoItinerary, |
| 277 | bit IsCommutable = 0, |
| 278 | bit IsKCommutable = 0> : |
| 279 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 280 | AttSrcAsm, IntelSrcAsm, |
| 281 | [], [], [], |
| 282 | MaskingConstraint, NoItinerary, IsCommutable, |
| 283 | IsKCommutable>; |
| 284 | |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 285 | // This multiclass generates the unconditional/non-masking, the masking and |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 286 | // the zero-masking variant of the vector instruction. In the masking case, the |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 287 | // perserved vector elements come from a new dummy input operand tied to $dst. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 288 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, |
| 289 | dag Outs, dag Ins, string OpcodeStr, |
| 290 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 291 | dag RHS, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 292 | InstrItinClass itin = NoItinerary, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 293 | bit IsCommutable = 0, bit IsKCommutable = 0, |
| 294 | SDNode Select = vselect> : |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 295 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 296 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 297 | !con((ins _.KRCWM:$mask), Ins), |
| 298 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 299 | (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 300 | "$src0 = $dst", itin, IsCommutable, IsKCommutable>; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 301 | |
| 302 | // This multiclass generates the unconditional/non-masking, the masking and |
| 303 | // the zero-masking variant of the scalar instruction. |
| 304 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 305 | dag Outs, dag Ins, string OpcodeStr, |
| 306 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 307 | dag RHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 308 | InstrItinClass itin = NoItinerary, |
| 309 | bit IsCommutable = 0> : |
| 310 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 311 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 312 | !con((ins _.KRCWM:$mask), Ins), |
| 313 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 314 | (X86selects _.KRCWM:$mask, RHS, _.RC:$src0), |
| 315 | X86selects, "$src0 = $dst", itin, IsCommutable>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 316 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 317 | // Similar to AVX512_maskable but in this case one of the source operands |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 318 | // ($src1) is already tied to $dst so we just use that for the preserved |
| 319 | // vector elements. NOTE that the NonTiedIns (the ins dag) should exclude |
| 320 | // $src1. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 321 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, |
| 322 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 323 | string AttSrcAsm, string IntelSrcAsm, |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 324 | dag RHS, bit IsCommutable = 0, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 325 | bit IsKCommutable = 0> : |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 326 | AVX512_maskable_common<O, F, _, Outs, |
| 327 | !con((ins _.RC:$src1), NonTiedIns), |
| 328 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 329 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 330 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 331 | (vselect _.KRCWM:$mask, RHS, _.RC:$src1), |
| 332 | vselect, "", NoItinerary, IsCommutable, IsKCommutable>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 333 | |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 334 | multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 335 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 336 | string AttSrcAsm, string IntelSrcAsm, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 337 | dag RHS, bit IsCommutable = 0, |
| 338 | bit IsKCommutable = 0> : |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 339 | AVX512_maskable_common<O, F, _, Outs, |
| 340 | !con((ins _.RC:$src1), NonTiedIns), |
| 341 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 342 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 343 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 344 | (X86selects _.KRCWM:$mask, RHS, _.RC:$src1), |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 345 | X86selects, "", NoItinerary, IsCommutable, |
| 346 | IsKCommutable>; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 347 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 348 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 349 | dag Outs, dag Ins, |
| 350 | string OpcodeStr, |
| 351 | string AttSrcAsm, string IntelSrcAsm, |
| 352 | list<dag> Pattern> : |
| 353 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 354 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 355 | !con((ins _.KRCWM:$mask), Ins), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 356 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 357 | "$src0 = $dst">; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 358 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 359 | |
| 360 | // Instruction with mask that puts result in mask register, |
| 361 | // like "compare" and "vptest" |
| 362 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, |
| 363 | dag Outs, |
| 364 | dag Ins, dag MaskingIns, |
| 365 | string OpcodeStr, |
| 366 | string AttSrcAsm, string IntelSrcAsm, |
| 367 | list<dag> Pattern, |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 368 | list<dag> MaskingPattern, |
| 369 | bit IsCommutable = 0> { |
| 370 | let isCommutable = IsCommutable in |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 371 | def NAME: AVX512<O, F, Outs, Ins, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 372 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| 373 | "$dst, "#IntelSrcAsm#"}", |
| 374 | Pattern, NoItinerary>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 375 | |
| 376 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 377 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 378 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
| 379 | MaskingPattern, NoItinerary>, EVEX_K; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 380 | } |
| 381 | |
| 382 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 383 | dag Outs, |
| 384 | dag Ins, dag MaskingIns, |
| 385 | string OpcodeStr, |
| 386 | string AttSrcAsm, string IntelSrcAsm, |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 387 | dag RHS, dag MaskingRHS, |
| 388 | bit IsCommutable = 0> : |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 389 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, |
| 390 | AttSrcAsm, IntelSrcAsm, |
| 391 | [(set _.KRC:$dst, RHS)], |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 392 | [(set _.KRC:$dst, MaskingRHS)], IsCommutable>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 393 | |
| 394 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 395 | dag Outs, dag Ins, string OpcodeStr, |
| 396 | string AttSrcAsm, string IntelSrcAsm, |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 397 | dag RHS, bit IsCommutable = 0> : |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 398 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, |
| 399 | !con((ins _.KRCWM:$mask), Ins), |
| 400 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 401 | (and _.KRCWM:$mask, RHS), IsCommutable>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 402 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 403 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, |
| 404 | dag Outs, dag Ins, string OpcodeStr, |
| 405 | string AttSrcAsm, string IntelSrcAsm> : |
| 406 | AVX512_maskable_custom_cmp<O, F, Outs, |
| 407 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 408 | AttSrcAsm, IntelSrcAsm, [],[]>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 409 | |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 410 | // This multiclass generates the unconditional/non-masking, the masking and |
| 411 | // the zero-masking variant of the vector instruction. In the masking case, the |
| 412 | // perserved vector elements come from a new dummy input operand tied to $dst. |
| 413 | multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _, |
| 414 | dag Outs, dag Ins, string OpcodeStr, |
| 415 | string AttSrcAsm, string IntelSrcAsm, |
| 416 | dag RHS, dag MaskedRHS, |
| 417 | InstrItinClass itin = NoItinerary, |
| 418 | bit IsCommutable = 0, SDNode Select = vselect> : |
| 419 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 420 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 421 | !con((ins _.KRCWM:$mask), Ins), |
| 422 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 423 | [(set _.RC:$dst, RHS)], |
| 424 | [(set _.RC:$dst, |
| 425 | (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))], |
| 426 | [(set _.RC:$dst, |
| 427 | (Select _.KRCWM:$mask, MaskedRHS, |
| 428 | _.ImmAllZerosV))], |
| 429 | "$src0 = $dst", itin, IsCommutable>; |
| 430 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 431 | // Bitcasts between 512-bit vector types. Return the original type since |
Craig Topper | 2388b46 | 2016-06-03 04:15:27 +0000 | [diff] [blame] | 432 | // no instruction is needed for the conversion. |
| 433 | def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>; |
| 434 | def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>; |
| 435 | def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>; |
| 436 | def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>; |
| 437 | def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>; |
| 438 | def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>; |
| 439 | def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>; |
| 440 | def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>; |
| 441 | def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>; |
| 442 | def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>; |
| 443 | def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>; |
| 444 | def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>; |
| 445 | def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>; |
| 446 | def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>; |
| 447 | def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>; |
| 448 | def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>; |
| 449 | def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>; |
| 450 | def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>; |
| 451 | def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>; |
| 452 | def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>; |
| 453 | def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>; |
| 454 | def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>; |
| 455 | def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>; |
| 456 | def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>; |
| 457 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 458 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 459 | def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>; |
| 460 | def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>; |
| 461 | def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>; |
| 462 | def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>; |
| 463 | def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 464 | |
Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 465 | // Alias instruction that maps zero vector to pxor / xorp* for AVX-512. |
| 466 | // This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then |
| 467 | // swizzled by ExecutionDepsFix to pxor. |
| 468 | // We set canFoldAsLoad because this can be converted to a constant-pool |
| 469 | // load of an all-zeros value if folding it would be beneficial. |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 470 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Craig Topper | 8674849 | 2016-07-11 05:36:41 +0000 | [diff] [blame] | 471 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 472 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 473 | [(set VR512:$dst, (v16i32 immAllZerosV))]>; |
Craig Topper | 516e14c | 2016-07-11 05:36:48 +0000 | [diff] [blame] | 474 | def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| 475 | [(set VR512:$dst, (v16i32 immAllOnesV))]>; |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 476 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 477 | |
Craig Topper | 6393afc | 2017-01-09 02:44:34 +0000 | [diff] [blame] | 478 | // Alias instructions that allow VPTERNLOG to be used with a mask to create |
| 479 | // a mix of all ones and all zeros elements. This is done this way to force |
| 480 | // the same register to be used as input for all three sources. |
| 481 | let isPseudo = 1, Predicates = [HasAVX512] in { |
| 482 | def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst), |
| 483 | (ins VK16WM:$mask), "", |
| 484 | [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask), |
| 485 | (v16i32 immAllOnesV), |
| 486 | (v16i32 immAllZerosV)))]>; |
| 487 | def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst), |
| 488 | (ins VK8WM:$mask), "", |
| 489 | [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask), |
| 490 | (bc_v8i64 (v16i32 immAllOnesV)), |
| 491 | (bc_v8i64 (v16i32 immAllZerosV))))]>; |
| 492 | } |
| 493 | |
Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 494 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 495 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 496 | def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "", |
| 497 | [(set VR128X:$dst, (v4i32 immAllZerosV))]>; |
| 498 | def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "", |
| 499 | [(set VR256X:$dst, (v8i32 immAllZerosV))]>; |
| 500 | } |
| 501 | |
Craig Topper | add9cc6 | 2016-12-18 06:23:14 +0000 | [diff] [blame] | 502 | // Alias instructions that map fld0 to xorps for sse or vxorps for avx. |
| 503 | // This is expanded by ExpandPostRAPseudos. |
| 504 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 505 | isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in { |
Craig Topper | add9cc6 | 2016-12-18 06:23:14 +0000 | [diff] [blame] | 506 | def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "", |
| 507 | [(set FR32X:$dst, fp32imm0)]>; |
| 508 | def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "", |
| 509 | [(set FR64X:$dst, fpimm0)]>; |
| 510 | } |
| 511 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 512 | //===----------------------------------------------------------------------===// |
| 513 | // AVX-512 - VECTOR INSERT |
| 514 | // |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 515 | multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To, |
| 516 | PatFrag vinsert_insert> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 517 | let ExeDomain = To.ExeDomain in { |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 518 | defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 519 | (ins To.RC:$src1, From.RC:$src2, u8imm:$src3), |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 520 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 521 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 522 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 523 | (From.VT From.RC:$src2), |
| 524 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 525 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 526 | defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 527 | (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3), |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 528 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 529 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 530 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 531 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 532 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V, |
| 533 | EVEX_CD8<From.EltSize, From.CD8TupleForm>; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 534 | } |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 535 | } |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 536 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 537 | multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 538 | X86VectorVTInfo To, PatFrag vinsert_insert, |
| 539 | SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> { |
| 540 | let Predicates = p in { |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 541 | def : Pat<(vinsert_insert:$ins |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 542 | (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)), |
| 543 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 544 | To.RC:$src1, From.RC:$src2, |
| 545 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 546 | |
| 547 | def : Pat<(vinsert_insert:$ins |
| 548 | (To.VT To.RC:$src1), |
| 549 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 550 | (iPTR imm)), |
| 551 | (To.VT (!cast<Instruction>(InstrStr#"rm") |
| 552 | To.RC:$src1, addr:$src2, |
| 553 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 554 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 555 | } |
| 556 | |
Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 557 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, |
| 558 | ValueType EltVT64, int Opcode256> { |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 559 | |
| 560 | let Predicates = [HasVLX] in |
| 561 | defm NAME # "32x4Z256" : vinsert_for_size<Opcode128, |
| 562 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 563 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 564 | vinsert128_insert>, EVEX_V256; |
| 565 | |
| 566 | defm NAME # "32x4Z" : vinsert_for_size<Opcode128, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 567 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 568 | X86VectorVTInfo<16, EltVT32, VR512>, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 569 | vinsert128_insert>, EVEX_V512; |
| 570 | |
| 571 | defm NAME # "64x4Z" : vinsert_for_size<Opcode256, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 572 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 573 | X86VectorVTInfo< 8, EltVT64, VR512>, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 574 | vinsert256_insert>, VEX_W, EVEX_V512; |
| 575 | |
| 576 | let Predicates = [HasVLX, HasDQI] in |
| 577 | defm NAME # "64x2Z256" : vinsert_for_size<Opcode128, |
| 578 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 579 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 580 | vinsert128_insert>, VEX_W, EVEX_V256; |
| 581 | |
| 582 | let Predicates = [HasDQI] in { |
| 583 | defm NAME # "64x2Z" : vinsert_for_size<Opcode128, |
| 584 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 585 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 586 | vinsert128_insert>, VEX_W, EVEX_V512; |
| 587 | |
| 588 | defm NAME # "32x8Z" : vinsert_for_size<Opcode256, |
| 589 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 590 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 591 | vinsert256_insert>, EVEX_V512; |
| 592 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 593 | } |
| 594 | |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 595 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>; |
| 596 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 597 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 598 | // Codegen pattern with the alternative types, |
| 599 | // Only add this if 64x2 and its friends are not supported natively via AVX512DQ. |
| 600 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, |
| 601 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>; |
| 602 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, |
| 603 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>; |
| 604 | |
| 605 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info, |
| 606 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>; |
| 607 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info, |
| 608 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>; |
| 609 | |
| 610 | defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info, |
| 611 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>; |
| 612 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info, |
| 613 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>; |
| 614 | |
| 615 | // Codegen pattern with the alternative types insert VEC128 into VEC256 |
| 616 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, |
| 617 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 618 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, |
| 619 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 620 | // Codegen pattern with the alternative types insert VEC128 into VEC512 |
| 621 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info, |
| 622 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 623 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info, |
| 624 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 625 | // Codegen pattern with the alternative types insert VEC256 into VEC512 |
| 626 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info, |
| 627 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 628 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info, |
| 629 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 630 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 631 | // vinsertps - insert f32 to XMM |
Craig Topper | 4397315 | 2016-10-09 06:41:47 +0000 | [diff] [blame] | 632 | let ExeDomain = SSEPackedSingle in { |
Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 633 | def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 634 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 635 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 636 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 637 | EVEX_4V; |
Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 638 | def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 639 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 640 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 641 | [(set VR128X:$dst, (X86insertps VR128X:$src1, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 642 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| 643 | imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 4397315 | 2016-10-09 06:41:47 +0000 | [diff] [blame] | 644 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 645 | |
| 646 | //===----------------------------------------------------------------------===// |
| 647 | // AVX-512 VECTOR EXTRACT |
| 648 | //--- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 649 | |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 650 | multiclass vextract_for_size<int Opcode, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 651 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 652 | PatFrag vextract_extract, |
| 653 | SDNodeXForm EXTRACT_get_vextract_imm> { |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 654 | |
| 655 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| 656 | // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to |
| 657 | // vextract_extract), we interesting only in patterns without mask, |
| 658 | // intrinsics pattern match generated bellow. |
| 659 | defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 660 | (ins From.RC:$src1, u8imm:$idx), |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 661 | "vextract" # To.EltTypeName # "x" # To.NumElts, |
| 662 | "$idx, $src1", "$src1, $idx", |
| 663 | [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1), |
| 664 | (iPTR imm)))]>, |
| 665 | AVX512AIi8Base, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 666 | def mr : AVX512AIi8<Opcode, MRMDestMem, (outs), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 667 | (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 668 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 669 | "\t{$idx, $src1, $dst|$dst, $src1, $idx}", |
| 670 | [(store (To.VT (vextract_extract:$idx |
| 671 | (From.VT From.RC:$src1), (iPTR imm))), |
| 672 | addr:$dst)]>, EVEX; |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 673 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 674 | let mayStore = 1, hasSideEffects = 0 in |
| 675 | def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| 676 | (ins To.MemOp:$dst, To.KRCWM:$mask, |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 677 | From.RC:$src1, u8imm:$idx), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 678 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 679 | "\t{$idx, $src1, $dst {${mask}}|" |
| 680 | "$dst {${mask}}, $src1, $idx}", |
| 681 | []>, EVEX_K, EVEX; |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 682 | } |
Renato Golin | db7ea86 | 2015-09-09 19:44:40 +0000 | [diff] [blame] | 683 | |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 684 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 685 | (vextract_extract:$ext (From.VT From.RC:$src1), |
| 686 | (iPTR imm)), |
| 687 | To.RC:$src0)), |
| 688 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # |
| 689 | From.ZSuffix # "rrk") |
| 690 | To.RC:$src0, To.KRCWM:$mask, From.RC:$src1, |
| 691 | (EXTRACT_get_vextract_imm To.RC:$ext))>; |
| 692 | |
| 693 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 694 | (vextract_extract:$ext (From.VT From.RC:$src1), |
| 695 | (iPTR imm)), |
| 696 | To.ImmAllZerosV)), |
| 697 | (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts # |
| 698 | From.ZSuffix # "rrkz") |
| 699 | To.KRCWM:$mask, From.RC:$src1, |
| 700 | (EXTRACT_get_vextract_imm To.RC:$ext))>; |
Igor Breger | ac29a82 | 2015-09-09 14:35:09 +0000 | [diff] [blame] | 701 | } |
| 702 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 703 | // Codegen pattern for the alternative types |
| 704 | multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 705 | X86VectorVTInfo To, PatFrag vextract_extract, |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 706 | SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> { |
Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 707 | let Predicates = p in { |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 708 | def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)), |
| 709 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 710 | From.RC:$src1, |
| 711 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 712 | def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1), |
| 713 | (iPTR imm))), addr:$dst), |
| 714 | (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1, |
| 715 | (EXTRACT_get_vextract_imm To.RC:$ext))>; |
| 716 | } |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 717 | } |
| 718 | |
| 719 | multiclass vextract_for_type<ValueType EltVT32, int Opcode128, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 720 | ValueType EltVT64, int Opcode256> { |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 721 | defm NAME # "32x4Z" : vextract_for_size<Opcode128, |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 722 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 723 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 724 | vextract128_extract, |
| 725 | EXTRACT_get_vextract128_imm>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 726 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 727 | defm NAME # "64x4Z" : vextract_for_size<Opcode256, |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 728 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 729 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 730 | vextract256_extract, |
| 731 | EXTRACT_get_vextract256_imm>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 732 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 733 | let Predicates = [HasVLX] in |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 734 | defm NAME # "32x4Z256" : vextract_for_size<Opcode128, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 735 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 736 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 737 | vextract128_extract, |
| 738 | EXTRACT_get_vextract128_imm>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 739 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 740 | let Predicates = [HasVLX, HasDQI] in |
| 741 | defm NAME # "64x2Z256" : vextract_for_size<Opcode128, |
| 742 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 743 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 744 | vextract128_extract, |
| 745 | EXTRACT_get_vextract128_imm>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 746 | VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 747 | let Predicates = [HasDQI] in { |
| 748 | defm NAME # "64x2Z" : vextract_for_size<Opcode128, |
| 749 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 750 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 751 | vextract128_extract, |
| 752 | EXTRACT_get_vextract128_imm>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 753 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 754 | defm NAME # "32x8Z" : vextract_for_size<Opcode256, |
| 755 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 756 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 757 | vextract256_extract, |
| 758 | EXTRACT_get_vextract256_imm>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 759 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 760 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 761 | } |
| 762 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 763 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>; |
| 764 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 765 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 766 | // extract_subvector codegen patterns with the alternative types. |
| 767 | // Only add this if 64x2 and its friends are not supported natively via AVX512DQ. |
| 768 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
| 769 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>; |
| 770 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
| 771 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>; |
| 772 | |
| 773 | defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
Igor Breger | 684af81 | 2015-10-26 12:26:34 +0000 | [diff] [blame] | 774 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 775 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
| 776 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>; |
| 777 | |
| 778 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
| 779 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>; |
| 780 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
| 781 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>; |
| 782 | |
Craig Topper | 08a6857 | 2016-05-21 22:50:04 +0000 | [diff] [blame] | 783 | // Codegen pattern with the alternative types extract VEC128 from VEC256 |
Craig Topper | 02626c0 | 2016-05-21 07:08:56 +0000 | [diff] [blame] | 784 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info, |
| 785 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 786 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info, |
| 787 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 788 | |
| 789 | // Codegen pattern with the alternative types extract VEC128 from VEC512 |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 790 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 791 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 792 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 793 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 794 | // Codegen pattern with the alternative types extract VEC256 from VEC512 |
| 795 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 796 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 797 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 798 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 799 | |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 800 | // A 128-bit subvector extract from the first 256-bit vector position |
| 801 | // is a subregister copy that needs no instruction. |
| 802 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))), |
| 803 | (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>; |
| 804 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))), |
| 805 | (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
| 806 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))), |
| 807 | (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>; |
| 808 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))), |
| 809 | (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
| 810 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))), |
| 811 | (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>; |
| 812 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))), |
| 813 | (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>; |
| 814 | |
| 815 | // A 256-bit subvector extract from the first 256-bit vector position |
| 816 | // is a subregister copy that needs no instruction. |
| 817 | def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))), |
| 818 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>; |
| 819 | def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))), |
| 820 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>; |
| 821 | def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))), |
| 822 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>; |
| 823 | def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))), |
| 824 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>; |
| 825 | def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))), |
| 826 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>; |
| 827 | def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))), |
| 828 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>; |
| 829 | |
| 830 | let AddedComplexity = 25 in { // to give priority over vinsertf128rm |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 831 | // A 128-bit subvector insert to the first 512-bit vector position |
| 832 | // is a subregister copy that needs no instruction. |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 833 | def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))), |
| 834 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 835 | def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))), |
| 836 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 837 | def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))), |
| 838 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 839 | def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))), |
| 840 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 841 | def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))), |
| 842 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
| 843 | def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))), |
| 844 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 845 | |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 846 | // A 256-bit subvector insert to the first 512-bit vector position |
| 847 | // is a subregister copy that needs no instruction. |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 848 | def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 849 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 850 | def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 851 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 852 | def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 853 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 854 | def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 855 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 856 | def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))), |
Igor Breger | cbb9550 | 2015-10-18 09:56:39 +0000 | [diff] [blame] | 857 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 858 | def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))), |
Igor Breger | cbb9550 | 2015-10-18 09:56:39 +0000 | [diff] [blame] | 859 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
Craig Topper | a1041ff | 2016-05-22 07:40:40 +0000 | [diff] [blame] | 860 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 861 | |
| 862 | // vextractps - extract 32 bits from XMM |
Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 863 | def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 864 | (ins VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 865 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 866 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, |
| 867 | EVEX; |
| 868 | |
Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 869 | def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 870 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 871 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 872 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), |
Elena Demikhovsky | 2aafc22 | 2014-02-11 07:25:59 +0000 | [diff] [blame] | 873 | addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 874 | |
| 875 | //===---------------------------------------------------------------------===// |
| 876 | // AVX-512 BROADCAST |
| 877 | //--- |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 878 | // broadcast with a scalar argument. |
| 879 | multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr, |
| 880 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { |
Craig Topper | f6df4a6 | 2017-01-30 06:59:06 +0000 | [diff] [blame] | 881 | def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)), |
| 882 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#r) |
| 883 | (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| 884 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 885 | (X86VBroadcast SrcInfo.FRC:$src), |
| 886 | DestInfo.RC:$src0)), |
| 887 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk) |
| 888 | DestInfo.RC:$src0, DestInfo.KRCWM:$mask, |
| 889 | (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| 890 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 891 | (X86VBroadcast SrcInfo.FRC:$src), |
| 892 | DestInfo.ImmAllZerosV)), |
| 893 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz) |
| 894 | DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 895 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 896 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 897 | multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 898 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 899 | let ExeDomain = DestInfo.ExeDomain in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 900 | defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 901 | (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src", |
| 902 | (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 903 | T8PD, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 904 | defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 905 | (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 906 | (DestInfo.VT (X86VBroadcast |
| 907 | (SrcInfo.ScalarLdFrag addr:$src)))>, |
| 908 | T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>; |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 909 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 910 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 911 | def : Pat<(DestInfo.VT (X86VBroadcast |
| 912 | (SrcInfo.VT (scalar_to_vector |
| 913 | (SrcInfo.ScalarLdFrag addr:$src))))), |
| 914 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>; |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 915 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 916 | (X86VBroadcast |
| 917 | (SrcInfo.VT (scalar_to_vector |
| 918 | (SrcInfo.ScalarLdFrag addr:$src)))), |
| 919 | DestInfo.RC:$src0)), |
| 920 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk) |
| 921 | DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>; |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 922 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 923 | (X86VBroadcast |
| 924 | (SrcInfo.VT (scalar_to_vector |
| 925 | (SrcInfo.ScalarLdFrag addr:$src)))), |
| 926 | DestInfo.ImmAllZerosV)), |
| 927 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz) |
| 928 | DestInfo.KRCWM:$mask, addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 929 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 930 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 931 | multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr, |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 932 | AVX512VLVectorVTInfo _> { |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 933 | let Predicates = [HasAVX512] in |
| 934 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 935 | avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>, |
| 936 | EVEX_V512; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 937 | |
| 938 | let Predicates = [HasVLX] in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 939 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 940 | avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>, |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 941 | EVEX_V256; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 942 | } |
| 943 | } |
| 944 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 945 | multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr, |
| 946 | AVX512VLVectorVTInfo _> { |
| 947 | let Predicates = [HasAVX512] in |
| 948 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 949 | avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>, |
| 950 | EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 951 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 952 | let Predicates = [HasVLX] in { |
| 953 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 954 | avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>, |
| 955 | EVEX_V256; |
| 956 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 957 | avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>, |
| 958 | EVEX_V128; |
| 959 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 960 | } |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 961 | defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss", |
| 962 | avx512vl_f32_info>; |
| 963 | defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd", |
| 964 | avx512vl_f64_info>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 965 | |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 966 | def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 967 | (VBROADCASTSSZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 968 | def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 969 | (VBROADCASTSDZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 970 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 971 | multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _, |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 972 | SDPatternOperator OpNode, |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 973 | RegisterClass SrcRC> { |
Craig Topper | fe25988 | 2017-02-26 06:45:51 +0000 | [diff] [blame] | 974 | let ExeDomain = _.ExeDomain in |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 975 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 976 | (ins SrcRC:$src), |
| 977 | "vpbroadcast"##_.Suffix, "$src", "$src", |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 978 | (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 979 | } |
| 980 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 981 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 982 | SDPatternOperator OpNode, |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 983 | RegisterClass SrcRC, Predicate prd> { |
| 984 | let Predicates = [prd] in |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 985 | defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512; |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 986 | let Predicates = [prd, HasVLX] in { |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 987 | defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256; |
| 988 | defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128; |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 989 | } |
| 990 | } |
| 991 | |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 992 | let isCodeGenOnly = 1 in { |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 993 | defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, |
| 994 | X86VBroadcast, GR8, HasBWI>; |
| 995 | defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, |
| 996 | X86VBroadcast, GR16, HasBWI>; |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 997 | } |
| 998 | let isAsmParserOnly = 1 in { |
| 999 | defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1000 | null_frag, GR32, HasBWI>; |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 1001 | defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1002 | null_frag, GR32, HasBWI>; |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 1003 | } |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1004 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, |
| 1005 | X86VBroadcast, GR32, HasAVX512>; |
| 1006 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, |
| 1007 | X86VBroadcast, GR64, HasAVX512>, VEX_W; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1008 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1009 | def : Pat <(v16i32 (X86vzext VK16WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1010 | (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1011 | def : Pat <(v8i64 (X86vzext VK8WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1012 | (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1013 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1014 | // Provide aliases for broadcast from the same register class that |
| 1015 | // automatically does the extract. |
| 1016 | multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo, |
| 1017 | X86VectorVTInfo SrcInfo> { |
| 1018 | def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))), |
| 1019 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r") |
| 1020 | (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>; |
| 1021 | } |
| 1022 | |
| 1023 | multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr, |
| 1024 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 1025 | let Predicates = [prd] in { |
| 1026 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 1027 | avx512_int_broadcast_rm_lowering<_.info512, _.info256>, |
| 1028 | EVEX_V512; |
| 1029 | // Defined separately to avoid redefinition. |
| 1030 | defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>; |
| 1031 | } |
| 1032 | let Predicates = [prd, HasVLX] in { |
| 1033 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 1034 | avx512_int_broadcast_rm_lowering<_.info256, _.info256>, |
| 1035 | EVEX_V256; |
| 1036 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 1037 | EVEX_V128; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 1038 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1039 | } |
| 1040 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1041 | defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb", |
| 1042 | avx512vl_i8_info, HasBWI>; |
| 1043 | defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw", |
| 1044 | avx512vl_i16_info, HasBWI>; |
| 1045 | defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd", |
| 1046 | avx512vl_i32_info, HasAVX512>; |
| 1047 | defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq", |
| 1048 | avx512vl_i64_info, HasAVX512>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1049 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1050 | multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 1051 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1052 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1053 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 1054 | (_Dst.VT (X86SubVBroadcast |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1055 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1056 | AVX5128IBase, EVEX; |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1057 | } |
| 1058 | |
Simon Pilgrim | 7919558 | 2017-02-21 16:41:44 +0000 | [diff] [blame] | 1059 | let Predicates = [HasAVX512] in { |
| 1060 | // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD. |
| 1061 | def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))), |
| 1062 | (VPBROADCASTQZm addr:$src)>; |
| 1063 | } |
| 1064 | |
Craig Topper | be351ee | 2016-10-01 06:01:23 +0000 | [diff] [blame] | 1065 | let Predicates = [HasVLX, HasBWI] in { |
Simon Pilgrim | 7919558 | 2017-02-21 16:41:44 +0000 | [diff] [blame] | 1066 | // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD. |
| 1067 | def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))), |
| 1068 | (VPBROADCASTQZ128m addr:$src)>; |
| 1069 | def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))), |
| 1070 | (VPBROADCASTQZ256m addr:$src)>; |
Craig Topper | be351ee | 2016-10-01 06:01:23 +0000 | [diff] [blame] | 1071 | // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably. |
| 1072 | // This means we'll encounter truncated i32 loads; match that here. |
| 1073 | def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))), |
| 1074 | (VPBROADCASTWZ128m addr:$src)>; |
| 1075 | def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))), |
| 1076 | (VPBROADCASTWZ256m addr:$src)>; |
| 1077 | def : Pat<(v8i16 (X86VBroadcast |
| 1078 | (i16 (trunc (i32 (zextloadi16 addr:$src)))))), |
| 1079 | (VPBROADCASTWZ128m addr:$src)>; |
| 1080 | def : Pat<(v16i16 (X86VBroadcast |
| 1081 | (i16 (trunc (i32 (zextloadi16 addr:$src)))))), |
| 1082 | (VPBROADCASTWZ256m addr:$src)>; |
| 1083 | } |
| 1084 | |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1085 | //===----------------------------------------------------------------------===// |
| 1086 | // AVX-512 BROADCAST SUBVECTORS |
| 1087 | // |
| 1088 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1089 | defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1090 | v16i32_info, v4i32x_info>, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1091 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1092 | defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1093 | v16f32_info, v4f32x_info>, |
| 1094 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 1095 | defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", |
| 1096 | v8i64_info, v4i64x_info>, VEX_W, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1097 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1098 | defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4", |
| 1099 | v8f64_info, v4f64x_info>, VEX_W, |
| 1100 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 1101 | |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1102 | let Predicates = [HasAVX512] in { |
| 1103 | def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))), |
| 1104 | (VBROADCASTI64X4rm addr:$src)>; |
| 1105 | def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))), |
| 1106 | (VBROADCASTI64X4rm addr:$src)>; |
| 1107 | |
| 1108 | // Provide fallback in case the load node that is used in the patterns above |
| 1109 | // is used by additional users, which prevents the pattern selection. |
Ayman Musa | 7ec4ed5 | 2016-12-11 20:11:17 +0000 | [diff] [blame] | 1110 | def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))), |
| 1111 | (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 1112 | (v4f64 VR256X:$src), 1)>; |
Ayman Musa | 7ec4ed5 | 2016-12-11 20:11:17 +0000 | [diff] [blame] | 1113 | def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))), |
| 1114 | (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 1115 | (v4i64 VR256X:$src), 1)>; |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1116 | def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))), |
| 1117 | (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1118 | (v16i16 VR256X:$src), 1)>; |
| 1119 | def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))), |
| 1120 | (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1121 | (v32i8 VR256X:$src), 1)>; |
Craig Topper | a4dc340 | 2016-10-19 04:44:17 +0000 | [diff] [blame] | 1122 | |
| 1123 | def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1124 | (VBROADCASTI32X4rm addr:$src)>; |
| 1125 | def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1126 | (VBROADCASTI32X4rm addr:$src)>; |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1127 | } |
| 1128 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1129 | let Predicates = [HasVLX] in { |
| 1130 | defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1131 | v8i32x_info, v4i32x_info>, |
| 1132 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 1133 | defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1134 | v8f32x_info, v4f32x_info>, |
| 1135 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1136 | |
| 1137 | def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1138 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| 1139 | def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1140 | (VBROADCASTI32X4Z256rm addr:$src)>; |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1141 | |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1142 | // Provide fallback in case the load node that is used in the patterns above |
| 1143 | // is used by additional users, which prevents the pattern selection. |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1144 | def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1145 | (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1146 | (v4f32 VR128X:$src), 1)>; |
| 1147 | def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1148 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1149 | (v4i32 VR128X:$src), 1)>; |
| 1150 | def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1151 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1152 | (v8i16 VR128X:$src), 1)>; |
| 1153 | def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1154 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1155 | (v16i8 VR128X:$src), 1)>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1156 | } |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1157 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1158 | let Predicates = [HasVLX, HasDQI] in { |
| 1159 | defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", |
| 1160 | v4i64x_info, v2i64x_info>, VEX_W, |
| 1161 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
| 1162 | defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", |
| 1163 | v4f64x_info, v2f64x_info>, VEX_W, |
| 1164 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
Craig Topper | f18b920 | 2016-10-16 04:54:26 +0000 | [diff] [blame] | 1165 | |
| 1166 | // Provide fallback in case the load node that is used in the patterns above |
| 1167 | // is used by additional users, which prevents the pattern selection. |
| 1168 | def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
| 1169 | (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1170 | (v2f64 VR128X:$src), 1)>; |
| 1171 | def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
| 1172 | (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1173 | (v2i64 VR128X:$src), 1)>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1174 | } |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1175 | |
| 1176 | let Predicates = [HasVLX, NoDQI] in { |
| 1177 | def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1178 | (VBROADCASTF32X4Z256rm addr:$src)>; |
| 1179 | def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1180 | (VBROADCASTI32X4Z256rm addr:$src)>; |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1181 | |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1182 | // Provide fallback in case the load node that is used in the patterns above |
| 1183 | // is used by additional users, which prevents the pattern selection. |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1184 | def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1185 | (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1186 | (v2f64 VR128X:$src), 1)>; |
| 1187 | def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1188 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1189 | (v2i64 VR128X:$src), 1)>; |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1190 | } |
| 1191 | |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1192 | let Predicates = [HasAVX512, NoDQI] in { |
Craig Topper | a4dc340 | 2016-10-19 04:44:17 +0000 | [diff] [blame] | 1193 | def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1194 | (VBROADCASTF32X4rm addr:$src)>; |
| 1195 | def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1196 | (VBROADCASTI32X4rm addr:$src)>; |
| 1197 | |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1198 | def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))), |
| 1199 | (VBROADCASTF64X4rm addr:$src)>; |
| 1200 | def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))), |
| 1201 | (VBROADCASTI64X4rm addr:$src)>; |
| 1202 | |
| 1203 | // Provide fallback in case the load node that is used in the patterns above |
| 1204 | // is used by additional users, which prevents the pattern selection. |
| 1205 | def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))), |
| 1206 | (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1207 | (v8f32 VR256X:$src), 1)>; |
| 1208 | def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))), |
| 1209 | (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1210 | (v8i32 VR256X:$src), 1)>; |
| 1211 | } |
| 1212 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1213 | let Predicates = [HasDQI] in { |
| 1214 | defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2", |
| 1215 | v8i64_info, v2i64x_info>, VEX_W, |
| 1216 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 1217 | defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8", |
| 1218 | v16i32_info, v8i32x_info>, |
| 1219 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 1220 | defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2", |
| 1221 | v8f64_info, v2f64x_info>, VEX_W, |
| 1222 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
| 1223 | defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8", |
| 1224 | v16f32_info, v8f32x_info>, |
| 1225 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1226 | |
| 1227 | // Provide fallback in case the load node that is used in the patterns above |
| 1228 | // is used by additional users, which prevents the pattern selection. |
| 1229 | def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))), |
| 1230 | (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1231 | (v8f32 VR256X:$src), 1)>; |
| 1232 | def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))), |
| 1233 | (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1234 | (v8i32 VR256X:$src), 1)>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1235 | } |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1236 | |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1237 | multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr, |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1238 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> { |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1239 | let Predicates = [HasDQI] in |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1240 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>, |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1241 | EVEX_V512; |
| 1242 | let Predicates = [HasDQI, HasVLX] in |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1243 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>, |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1244 | EVEX_V256; |
| 1245 | } |
| 1246 | |
| 1247 | multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr, |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1248 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> : |
| 1249 | avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> { |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1250 | |
| 1251 | let Predicates = [HasDQI, HasVLX] in |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1252 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>, |
| 1253 | EVEX_V128; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1254 | } |
| 1255 | |
Craig Topper | 51e052f | 2016-10-15 16:26:02 +0000 | [diff] [blame] | 1256 | defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2", |
| 1257 | avx512vl_i32_info, avx512vl_i64_info>; |
| 1258 | defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2", |
| 1259 | avx512vl_f32_info, avx512vl_f64_info>; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1260 | |
Craig Topper | 52317e8 | 2017-01-15 05:47:45 +0000 | [diff] [blame] | 1261 | let Predicates = [HasVLX] in { |
| 1262 | def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1263 | (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1264 | def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1265 | (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
| 1266 | } |
| 1267 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1268 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1269 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1270 | def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1271 | (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1272 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1273 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1274 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1275 | def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1276 | (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1277 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1278 | //===----------------------------------------------------------------------===// |
| 1279 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER |
| 1280 | //--- |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1281 | multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr, |
| 1282 | X86VectorVTInfo _, RegisterClass KRC> { |
| 1283 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1284 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1285 | [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1286 | } |
| 1287 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1288 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1289 | AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> { |
| 1290 | let Predicates = [HasCDI] in |
| 1291 | defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512; |
| 1292 | let Predicates = [HasCDI, HasVLX] in { |
| 1293 | defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256; |
| 1294 | defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128; |
| 1295 | } |
| 1296 | } |
| 1297 | |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1298 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1299 | avx512vl_i32_info, VK16>; |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1300 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1301 | avx512vl_i64_info, VK8>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1302 | |
| 1303 | //===----------------------------------------------------------------------===// |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1304 | // -- VPERMI2 - 3 source operands form -- |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1305 | multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1306 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1307 | // The index operand in the pattern should really be an integer type. However, |
| 1308 | // if we do that and it happens to come from a bitcast, then it becomes |
| 1309 | // difficult to find the bitcast needed to convert the index to the |
| 1310 | // destination type for the passthru since it will be folded with the bitcast |
| 1311 | // of the index operand. |
| 1312 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1313 | (ins _.RC:$src2, _.RC:$src3), |
| 1314 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1315 | (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1316 | AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1317 | |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1318 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1319 | (ins _.RC:$src2, _.MemOp:$src3), |
| 1320 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1321 | (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1322 | (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1323 | EVEX_4V, AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1324 | } |
| 1325 | } |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1326 | multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1327 | X86VectorVTInfo _> { |
Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1328 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1329 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1330 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 1331 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1332 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1333 | (_.VT (X86VPermi2X _.RC:$src1, |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1334 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), |
| 1335 | 1>, AVX5128IBase, EVEX_4V, EVEX_B; |
Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1336 | } |
| 1337 | |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1338 | multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1339 | AVX512VLVectorVTInfo VTInfo> { |
| 1340 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, |
| 1341 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1342 | let Predicates = [HasVLX] in { |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1343 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, |
| 1344 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1345 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, |
| 1346 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1347 | } |
| 1348 | } |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1349 | |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1350 | multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1351 | AVX512VLVectorVTInfo VTInfo, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1352 | Predicate Prd> { |
| 1353 | let Predicates = [Prd] in |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1354 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1355 | let Predicates = [Prd, HasVLX] in { |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1356 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1357 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1358 | } |
| 1359 | } |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1360 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1361 | defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1362 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1363 | defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1364 | avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1365 | defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1366 | avx512vl_i16_info, HasBWI>, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1367 | VEX_W, EVEX_CD8<16, CD8VF>; |
| 1368 | defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1369 | avx512vl_i8_info, HasVBMI>, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1370 | EVEX_CD8<8, CD8VF>; |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1371 | defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1372 | avx512vl_f32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1373 | defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1374 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1375 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1376 | // VPERMT2 |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1377 | multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1378 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1379 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1380 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 1381 | (ins IdxVT.RC:$src2, _.RC:$src3), |
| 1382 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1383 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>, |
| 1384 | EVEX_4V, AVX5128IBase; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1385 | |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1386 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1387 | (ins IdxVT.RC:$src2, _.MemOp:$src3), |
| 1388 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1389 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1390 | (bitconvert (_.LdFrag addr:$src3)))), 1>, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1391 | EVEX_4V, AVX5128IBase; |
| 1392 | } |
| 1393 | } |
| 1394 | multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1395 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1396 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1397 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1398 | (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3), |
| 1399 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1400 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1401 | (_.VT (X86VPermt2 _.RC:$src1, |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1402 | IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), |
| 1403 | 1>, AVX5128IBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1404 | } |
| 1405 | |
| 1406 | multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1407 | AVX512VLVectorVTInfo VTInfo, |
| 1408 | AVX512VLVectorVTInfo ShuffleMask> { |
| 1409 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1410 | ShuffleMask.info512>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1411 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1412 | ShuffleMask.info512>, EVEX_V512; |
| 1413 | let Predicates = [HasVLX] in { |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1414 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1415 | ShuffleMask.info128>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1416 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1417 | ShuffleMask.info128>, EVEX_V128; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1418 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1419 | ShuffleMask.info256>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1420 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256, |
| 1421 | ShuffleMask.info256>, EVEX_V256; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1422 | } |
| 1423 | } |
| 1424 | |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1425 | multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1426 | AVX512VLVectorVTInfo VTInfo, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1427 | AVX512VLVectorVTInfo Idx, |
| 1428 | Predicate Prd> { |
| 1429 | let Predicates = [Prd] in |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1430 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
| 1431 | Idx.info512>, EVEX_V512; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1432 | let Predicates = [Prd, HasVLX] in { |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1433 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
| 1434 | Idx.info128>, EVEX_V128; |
| 1435 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
| 1436 | Idx.info256>, EVEX_V256; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1437 | } |
| 1438 | } |
| 1439 | |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1440 | defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1441 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1442 | defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1443 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1444 | defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", |
| 1445 | avx512vl_i16_info, avx512vl_i16_info, HasBWI>, |
| 1446 | VEX_W, EVEX_CD8<16, CD8VF>; |
| 1447 | defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", |
| 1448 | avx512vl_i8_info, avx512vl_i8_info, HasVBMI>, |
| 1449 | EVEX_CD8<8, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1450 | defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1451 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1452 | defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1453 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1454 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1455 | //===----------------------------------------------------------------------===// |
| 1456 | // AVX-512 - BLEND using mask |
| 1457 | // |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1458 | multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1459 | let ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1460 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1461 | (ins _.RC:$src1, _.RC:$src2), |
| 1462 | !strconcat(OpcodeStr, |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1463 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1464 | []>, EVEX_4V; |
| 1465 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1466 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1467 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1468 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1469 | []>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1470 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1471 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1472 | !strconcat(OpcodeStr, |
| 1473 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1474 | []>, EVEX_4V, EVEX_KZ; |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1475 | let mayLoad = 1 in { |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1476 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1477 | (ins _.RC:$src1, _.MemOp:$src2), |
| 1478 | !strconcat(OpcodeStr, |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1479 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1480 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 1481 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1482 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1483 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1484 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1485 | []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1486 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1487 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1488 | !strconcat(OpcodeStr, |
| 1489 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1490 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>; |
| 1491 | } |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1492 | } |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1493 | } |
| 1494 | multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1495 | |
Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1496 | let mayLoad = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1497 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1498 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1499 | !strconcat(OpcodeStr, |
| 1500 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1501 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1502 | []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1503 | |
| 1504 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1505 | (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1506 | !strconcat(OpcodeStr, |
| 1507 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1508 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1509 | []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1510 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1511 | } |
| 1512 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1513 | multiclass blendmask_dq <bits<8> opc, string OpcodeStr, |
| 1514 | AVX512VLVectorVTInfo VTInfo> { |
| 1515 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, |
| 1516 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1517 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1518 | let Predicates = [HasVLX] in { |
| 1519 | defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>, |
| 1520 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1521 | defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>, |
| 1522 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1523 | } |
| 1524 | } |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1525 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1526 | multiclass blendmask_bw <bits<8> opc, string OpcodeStr, |
| 1527 | AVX512VLVectorVTInfo VTInfo> { |
| 1528 | let Predicates = [HasBWI] in |
| 1529 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1530 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1531 | let Predicates = [HasBWI, HasVLX] in { |
| 1532 | defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1533 | defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1534 | } |
| 1535 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1536 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1537 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1538 | defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>; |
| 1539 | defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W; |
| 1540 | defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>; |
| 1541 | defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W; |
| 1542 | defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>; |
| 1543 | defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1544 | |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1545 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1546 | //===----------------------------------------------------------------------===// |
| 1547 | // Compare Instructions |
| 1548 | //===----------------------------------------------------------------------===// |
| 1549 | |
| 1550 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1551 | |
| 1552 | multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{ |
| 1553 | |
| 1554 | defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1555 | (outs _.KRC:$dst), |
| 1556 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1557 | "vcmp${cc}"#_.Suffix, |
| 1558 | "$src2, $src1", "$src1, $src2", |
| 1559 | (OpNode (_.VT _.RC:$src1), |
| 1560 | (_.VT _.RC:$src2), |
| 1561 | imm:$cc)>, EVEX_4V; |
Ayman Musa | 62d1c71 | 2017-04-13 10:03:45 +0000 | [diff] [blame] | 1562 | let mayLoad = 1 in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1563 | defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1564 | (outs _.KRC:$dst), |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 1565 | (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1566 | "vcmp${cc}"#_.Suffix, |
| 1567 | "$src2, $src1", "$src1, $src2", |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 1568 | (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1569 | imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1570 | |
| 1571 | defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1572 | (outs _.KRC:$dst), |
| 1573 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1574 | "vcmp${cc}"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1575 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1576 | (OpNodeRnd (_.VT _.RC:$src1), |
| 1577 | (_.VT _.RC:$src2), |
| 1578 | imm:$cc, |
| 1579 | (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B; |
| 1580 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1581 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1582 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1583 | (outs VK1:$dst), |
| 1584 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1585 | "vcmp"#_.Suffix, |
| 1586 | "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V; |
Ayman Musa | 62d1c71 | 2017-04-13 10:03:45 +0000 | [diff] [blame] | 1587 | let mayLoad = 1 in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1588 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1589 | (outs _.KRC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 1590 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1591 | "vcmp"#_.Suffix, |
| 1592 | "$cc, $src2, $src1", "$src1, $src2, $cc">, |
| 1593 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 1594 | |
| 1595 | defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1596 | (outs _.KRC:$dst), |
| 1597 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1598 | "vcmp"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1599 | "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">, |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1600 | EVEX_4V, EVEX_B; |
| 1601 | }// let isAsmParserOnly = 1, hasSideEffects = 0 |
| 1602 | |
| 1603 | let isCodeGenOnly = 1 in { |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 1604 | let isCommutable = 1 in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1605 | def rr : AVX512Ii8<0xC2, MRMSrcReg, |
| 1606 | (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc), |
| 1607 | !strconcat("vcmp${cc}", _.Suffix, |
| 1608 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1609 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1610 | _.FRC:$src2, |
| 1611 | imm:$cc))], |
| 1612 | IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1613 | def rm : AVX512Ii8<0xC2, MRMSrcMem, |
| 1614 | (outs _.KRC:$dst), |
| 1615 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1616 | !strconcat("vcmp${cc}", _.Suffix, |
| 1617 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1618 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1619 | (_.ScalarLdFrag addr:$src2), |
| 1620 | imm:$cc))], |
| 1621 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1622 | } |
| 1623 | } |
| 1624 | |
| 1625 | let Predicates = [HasAVX512] in { |
Craig Topper | d890db6 | 2017-02-21 04:26:04 +0000 | [diff] [blame] | 1626 | let ExeDomain = SSEPackedSingle in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1627 | defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>, |
| 1628 | AVX512XSIi8Base; |
Craig Topper | d890db6 | 2017-02-21 04:26:04 +0000 | [diff] [blame] | 1629 | let ExeDomain = SSEPackedDouble in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1630 | defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>, |
| 1631 | AVX512XDIi8Base, VEX_W; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1632 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1633 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1634 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1635 | X86VectorVTInfo _, bit IsCommutable> { |
| 1636 | let isCommutable = IsCommutable in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1637 | def rr : AVX512BI<opc, MRMSrcReg, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1638 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), |
| 1639 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1640 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1641 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| 1642 | def rm : AVX512BI<opc, MRMSrcMem, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1643 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), |
| 1644 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1645 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1646 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1647 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Craig Topper | e1d8103 | 2017-06-13 07:13:47 +0000 | [diff] [blame] | 1648 | let isCommutable = IsCommutable in |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1649 | def rrk : AVX512BI<opc, MRMSrcReg, |
| 1650 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1651 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1652 | "$dst {${mask}}, $src1, $src2}"), |
| 1653 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1654 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))], |
| 1655 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1656 | def rmk : AVX512BI<opc, MRMSrcMem, |
| 1657 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1658 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1659 | "$dst {${mask}}, $src1, $src2}"), |
| 1660 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1661 | (OpNode (_.VT _.RC:$src1), |
| 1662 | (_.VT (bitconvert |
| 1663 | (_.LdFrag addr:$src2))))))], |
| 1664 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1665 | } |
| 1666 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1667 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1668 | X86VectorVTInfo _, bit IsCommutable> : |
| 1669 | avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1670 | def rmb : AVX512BI<opc, MRMSrcMem, |
| 1671 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1672 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", |
| 1673 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1674 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1675 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))], |
| 1676 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1677 | def rmbk : AVX512BI<opc, MRMSrcMem, |
| 1678 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| 1679 | _.ScalarMemOp:$src2), |
| 1680 | !strconcat(OpcodeStr, |
| 1681 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1682 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1683 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1684 | (OpNode (_.VT _.RC:$src1), |
| 1685 | (X86VBroadcast |
| 1686 | (_.ScalarLdFrag addr:$src2)))))], |
| 1687 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1688 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1689 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1690 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1691 | AVX512VLVectorVTInfo VTInfo, Predicate prd, |
| 1692 | bit IsCommutable = 0> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1693 | let Predicates = [prd] in |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1694 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512, |
| 1695 | IsCommutable>, EVEX_V512; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1696 | |
| 1697 | let Predicates = [prd, HasVLX] in { |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1698 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256, |
| 1699 | IsCommutable>, EVEX_V256; |
| 1700 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128, |
| 1701 | IsCommutable>, EVEX_V128; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1702 | } |
| 1703 | } |
| 1704 | |
| 1705 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, |
| 1706 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1707 | Predicate prd, bit IsCommutable = 0> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1708 | let Predicates = [prd] in |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1709 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, |
| 1710 | IsCommutable>, EVEX_V512; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1711 | |
| 1712 | let Predicates = [prd, HasVLX] in { |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1713 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, |
| 1714 | IsCommutable>, EVEX_V256; |
| 1715 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, |
| 1716 | IsCommutable>, EVEX_V128; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1717 | } |
| 1718 | } |
| 1719 | |
| 1720 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1721 | avx512vl_i8_info, HasBWI, 1>, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1722 | EVEX_CD8<8, CD8VF>; |
| 1723 | |
| 1724 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1725 | avx512vl_i16_info, HasBWI, 1>, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1726 | EVEX_CD8<16, CD8VF>; |
| 1727 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1728 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1729 | avx512vl_i32_info, HasAVX512, 1>, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1730 | EVEX_CD8<32, CD8VF>; |
| 1731 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1732 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1733 | avx512vl_i64_info, HasAVX512, 1>, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1734 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1735 | |
| 1736 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, |
| 1737 | avx512vl_i8_info, HasBWI>, |
| 1738 | EVEX_CD8<8, CD8VF>; |
| 1739 | |
| 1740 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, |
| 1741 | avx512vl_i16_info, HasBWI>, |
| 1742 | EVEX_CD8<16, CD8VF>; |
| 1743 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1744 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1745 | avx512vl_i32_info, HasAVX512>, |
| 1746 | EVEX_CD8<32, CD8VF>; |
| 1747 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1748 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1749 | avx512vl_i64_info, HasAVX512>, |
| 1750 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1751 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1752 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1753 | multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 1754 | SDNode OpNode, string InstrStr, |
| 1755 | list<Predicate> Preds> { |
| 1756 | let Predicates = Preds in { |
| 1757 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 1758 | (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))), |
| 1759 | (i64 0)), |
| 1760 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2), |
| 1761 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1762 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1763 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1764 | (_.KVT (OpNode (_.VT _.RC:$src1), |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1765 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), |
| 1766 | (i64 0)), |
| 1767 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2), |
| 1768 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1769 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1770 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1771 | (_.KVT (and _.KRCWM:$mask, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1772 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))), |
| 1773 | (i64 0)), |
| 1774 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask, |
| 1775 | _.RC:$src1, _.RC:$src2), |
| 1776 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1777 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1778 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1779 | (_.KVT (and (_.KVT _.KRCWM:$mask), |
| 1780 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 1781 | (_.VT (bitconvert |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1782 | (_.LdFrag addr:$src2))))))), |
| 1783 | (i64 0)), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1784 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1785 | _.RC:$src1, addr:$src2), |
| 1786 | NewInf.KRC)>; |
Craig Topper | 8b9e671 | 2016-09-02 04:25:30 +0000 | [diff] [blame] | 1787 | } |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1788 | } |
| 1789 | |
| 1790 | multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 1791 | SDNode OpNode, string InstrStr, |
| 1792 | list<Predicate> Preds> |
| 1793 | : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> { |
| 1794 | let Predicates = Preds in { |
| 1795 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 1796 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 1797 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)))), |
| 1798 | (i64 0)), |
| 1799 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2), |
| 1800 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1801 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1802 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 1803 | (_.KVT (and (_.KVT _.KRCWM:$mask), |
| 1804 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 1805 | (X86VBroadcast |
| 1806 | (_.ScalarLdFrag addr:$src2)))))), |
| 1807 | (i64 0)), |
| 1808 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask, |
| 1809 | _.RC:$src1, addr:$src2), |
| 1810 | NewInf.KRC)>; |
| 1811 | } |
| 1812 | } |
| 1813 | |
| 1814 | // VPCMPEQB - i8 |
| 1815 | defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm, |
| 1816 | "VPCMPEQBZ128", [HasBWI, HasVLX]>; |
| 1817 | defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm, |
| 1818 | "VPCMPEQBZ128", [HasBWI, HasVLX]>; |
| 1819 | |
| 1820 | defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm, |
| 1821 | "VPCMPEQBZ256", [HasBWI, HasVLX]>; |
| 1822 | |
| 1823 | // VPCMPEQW - i16 |
| 1824 | defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm, |
| 1825 | "VPCMPEQWZ128", [HasBWI, HasVLX]>; |
| 1826 | defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm, |
| 1827 | "VPCMPEQWZ128", [HasBWI, HasVLX]>; |
| 1828 | defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm, |
| 1829 | "VPCMPEQWZ128", [HasBWI, HasVLX]>; |
| 1830 | |
| 1831 | defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm, |
| 1832 | "VPCMPEQWZ256", [HasBWI, HasVLX]>; |
| 1833 | defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm, |
| 1834 | "VPCMPEQWZ256", [HasBWI, HasVLX]>; |
| 1835 | |
| 1836 | defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm, |
| 1837 | "VPCMPEQWZ", [HasBWI]>; |
| 1838 | |
| 1839 | // VPCMPEQD - i32 |
| 1840 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm, |
| 1841 | "VPCMPEQDZ128", [HasAVX512, HasVLX]>; |
| 1842 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm, |
| 1843 | "VPCMPEQDZ128", [HasAVX512, HasVLX]>; |
| 1844 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm, |
| 1845 | "VPCMPEQDZ128", [HasAVX512, HasVLX]>; |
| 1846 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm, |
| 1847 | "VPCMPEQDZ128", [HasAVX512, HasVLX]>; |
| 1848 | |
| 1849 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm, |
| 1850 | "VPCMPEQDZ256", [HasAVX512, HasVLX]>; |
| 1851 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm, |
| 1852 | "VPCMPEQDZ256", [HasAVX512, HasVLX]>; |
| 1853 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm, |
| 1854 | "VPCMPEQDZ256", [HasAVX512, HasVLX]>; |
| 1855 | |
| 1856 | defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm, |
| 1857 | "VPCMPEQDZ", [HasAVX512]>; |
| 1858 | defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm, |
| 1859 | "VPCMPEQDZ", [HasAVX512]>; |
| 1860 | |
| 1861 | // VPCMPEQQ - i64 |
| 1862 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm, |
| 1863 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 1864 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm, |
| 1865 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 1866 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm, |
| 1867 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 1868 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm, |
| 1869 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 1870 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm, |
| 1871 | "VPCMPEQQZ128", [HasAVX512, HasVLX]>; |
| 1872 | |
| 1873 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm, |
| 1874 | "VPCMPEQQZ256", [HasAVX512, HasVLX]>; |
| 1875 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm, |
| 1876 | "VPCMPEQQZ256", [HasAVX512, HasVLX]>; |
| 1877 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm, |
| 1878 | "VPCMPEQQZ256", [HasAVX512, HasVLX]>; |
| 1879 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm, |
| 1880 | "VPCMPEQQZ256", [HasAVX512, HasVLX]>; |
| 1881 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 1882 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 1883 | "VPCMPEQQZ", [HasAVX512]>; |
| 1884 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm, |
| 1885 | "VPCMPEQQZ", [HasAVX512]>; |
| 1886 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm, |
| 1887 | "VPCMPEQQZ", [HasAVX512]>; |
| 1888 | |
| 1889 | // VPCMPGTB - i8 |
| 1890 | defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm, |
| 1891 | "VPCMPGTBZ128", [HasBWI, HasVLX]>; |
| 1892 | defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm, |
| 1893 | "VPCMPGTBZ128", [HasBWI, HasVLX]>; |
| 1894 | |
| 1895 | defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm, |
| 1896 | "VPCMPGTBZ256", [HasBWI, HasVLX]>; |
| 1897 | |
| 1898 | // VPCMPGTW - i16 |
| 1899 | defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm, |
| 1900 | "VPCMPGTWZ128", [HasBWI, HasVLX]>; |
| 1901 | defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm, |
| 1902 | "VPCMPGTWZ128", [HasBWI, HasVLX]>; |
| 1903 | defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm, |
| 1904 | "VPCMPGTWZ128", [HasBWI, HasVLX]>; |
| 1905 | |
| 1906 | defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm, |
| 1907 | "VPCMPGTWZ256", [HasBWI, HasVLX]>; |
| 1908 | defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm, |
| 1909 | "VPCMPGTWZ256", [HasBWI, HasVLX]>; |
| 1910 | |
| 1911 | defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm, |
| 1912 | "VPCMPGTWZ", [HasBWI]>; |
| 1913 | |
| 1914 | // VPCMPGTD - i32 |
| 1915 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm, |
| 1916 | "VPCMPGTDZ128", [HasAVX512, HasVLX]>; |
| 1917 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm, |
| 1918 | "VPCMPGTDZ128", [HasAVX512, HasVLX]>; |
| 1919 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm, |
| 1920 | "VPCMPGTDZ128", [HasAVX512, HasVLX]>; |
| 1921 | defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm, |
| 1922 | "VPCMPGTDZ128", [HasAVX512, HasVLX]>; |
| 1923 | |
| 1924 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm, |
| 1925 | "VPCMPGTDZ256", [HasAVX512, HasVLX]>; |
| 1926 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm, |
| 1927 | "VPCMPGTDZ256", [HasAVX512, HasVLX]>; |
| 1928 | defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm, |
| 1929 | "VPCMPGTDZ256", [HasAVX512, HasVLX]>; |
| 1930 | |
| 1931 | defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm, |
| 1932 | "VPCMPGTDZ", [HasAVX512]>; |
| 1933 | defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm, |
| 1934 | "VPCMPGTDZ", [HasAVX512]>; |
| 1935 | |
| 1936 | // VPCMPGTQ - i64 |
| 1937 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm, |
| 1938 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 1939 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm, |
| 1940 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 1941 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm, |
| 1942 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 1943 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm, |
| 1944 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 1945 | defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm, |
| 1946 | "VPCMPGTQZ128", [HasAVX512, HasVLX]>; |
| 1947 | |
| 1948 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm, |
| 1949 | "VPCMPGTQZ256", [HasAVX512, HasVLX]>; |
| 1950 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm, |
| 1951 | "VPCMPGTQZ256", [HasAVX512, HasVLX]>; |
| 1952 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm, |
| 1953 | "VPCMPGTQZ256", [HasAVX512, HasVLX]>; |
| 1954 | defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm, |
| 1955 | "VPCMPGTQZ256", [HasAVX512, HasVLX]>; |
| 1956 | |
| 1957 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm, |
| 1958 | "VPCMPGTQZ", [HasAVX512]>; |
| 1959 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm, |
| 1960 | "VPCMPGTQZ", [HasAVX512]>; |
| 1961 | defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm, |
| 1962 | "VPCMPGTQZ", [HasAVX512]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1963 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1964 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode, |
| 1965 | X86VectorVTInfo _> { |
Craig Topper | 149e6bd | 2016-09-09 01:36:10 +0000 | [diff] [blame] | 1966 | let isCommutable = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1967 | def rri : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1968 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1969 | !strconcat("vpcmp${cc}", Suffix, |
| 1970 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1971 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 1972 | imm:$cc))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1973 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| 1974 | def rmi : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1975 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1976 | !strconcat("vpcmp${cc}", Suffix, |
| 1977 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1978 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1979 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1980 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1981 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Craig Topper | 8b87676 | 2017-06-13 07:13:50 +0000 | [diff] [blame] | 1982 | let isCommutable = 1 in |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1983 | def rrik : AVX512AIi8<opc, MRMSrcReg, |
| 1984 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1985 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1986 | !strconcat("vpcmp${cc}", Suffix, |
| 1987 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1988 | "$dst {${mask}}, $src1, $src2}"), |
| 1989 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1990 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1991 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1992 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1993 | def rmik : AVX512AIi8<opc, MRMSrcMem, |
| 1994 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1995 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1996 | !strconcat("vpcmp${cc}", Suffix, |
| 1997 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1998 | "$dst {${mask}}, $src1, $src2}"), |
| 1999 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2000 | (OpNode (_.VT _.RC:$src1), |
| 2001 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2002 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2003 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| 2004 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2005 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2006 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2007 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2008 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2009 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 2010 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2011 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2012 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2013 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2014 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2015 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 2016 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2017 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2018 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, |
| 2019 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2020 | u8imm:$cc), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 2021 | !strconcat("vpcmp", Suffix, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2022 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 2023 | "$dst {${mask}}, $src1, $src2, $cc}"), |
| 2024 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2025 | let mayLoad = 1 in |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2026 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2027 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2028 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2029 | !strconcat("vpcmp", Suffix, |
| 2030 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 2031 | "$dst {${mask}}, $src1, $src2, $cc}"), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 2032 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2033 | } |
| 2034 | } |
| 2035 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2036 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2037 | X86VectorVTInfo _> : |
| 2038 | avx512_icmp_cc<opc, Suffix, OpNode, _> { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2039 | def rmib : AVX512AIi8<opc, MRMSrcMem, |
| 2040 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2041 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2042 | !strconcat("vpcmp${cc}", Suffix, |
| 2043 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 2044 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2045 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 2046 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2047 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2048 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 2049 | def rmibk : AVX512AIi8<opc, MRMSrcMem, |
| 2050 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2051 | _.ScalarMemOp:$src2, AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2052 | !strconcat("vpcmp${cc}", Suffix, |
| 2053 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 2054 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2055 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2056 | (OpNode (_.VT _.RC:$src1), |
| 2057 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2058 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2059 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2060 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2061 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2062 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2063 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2064 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2065 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2066 | !strconcat("vpcmp", Suffix, |
| 2067 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 2068 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 2069 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 2070 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2071 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2072 | _.ScalarMemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2073 | !strconcat("vpcmp", Suffix, |
| 2074 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 2075 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 2076 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 2077 | } |
| 2078 | } |
| 2079 | |
| 2080 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 2081 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 2082 | let Predicates = [prd] in |
| 2083 | defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512; |
| 2084 | |
| 2085 | let Predicates = [prd, HasVLX] in { |
| 2086 | defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256; |
| 2087 | defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128; |
| 2088 | } |
| 2089 | } |
| 2090 | |
| 2091 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 2092 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 2093 | let Predicates = [prd] in |
| 2094 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>, |
| 2095 | EVEX_V512; |
| 2096 | |
| 2097 | let Predicates = [prd, HasVLX] in { |
| 2098 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>, |
| 2099 | EVEX_V256; |
| 2100 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>, |
| 2101 | EVEX_V128; |
| 2102 | } |
| 2103 | } |
| 2104 | |
| 2105 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info, |
| 2106 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 2107 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info, |
| 2108 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 2109 | |
| 2110 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info, |
| 2111 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2112 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info, |
| 2113 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2114 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2115 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2116 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2117 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2118 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| 2119 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2120 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2121 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2122 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2123 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2124 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2125 | multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 2126 | SDNode OpNode, string InstrStr, |
| 2127 | list<Predicate> Preds> { |
| 2128 | let Predicates = Preds in { |
| 2129 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2130 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2131 | (_.VT _.RC:$src2), |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2132 | imm:$cc)), |
| 2133 | (i64 0)), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2134 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2135 | _.RC:$src2, |
| 2136 | imm:$cc), |
| 2137 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2138 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2139 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2140 | (_.KVT (OpNode (_.VT _.RC:$src1), |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2141 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 2142 | imm:$cc)), |
| 2143 | (i64 0)), |
| 2144 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1, |
| 2145 | addr:$src2, |
| 2146 | imm:$cc), |
| 2147 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2148 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2149 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2150 | (_.KVT (and _.KRCWM:$mask, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2151 | (OpNode (_.VT _.RC:$src1), |
| 2152 | (_.VT _.RC:$src2), |
| 2153 | imm:$cc))), |
| 2154 | (i64 0)), |
| 2155 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2156 | _.RC:$src1, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2157 | _.RC:$src2, |
| 2158 | imm:$cc), |
| 2159 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2160 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2161 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2162 | (_.KVT (and (_.KVT _.KRCWM:$mask), |
| 2163 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2164 | (_.VT (bitconvert |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2165 | (_.LdFrag addr:$src2))), |
| 2166 | imm:$cc)))), |
| 2167 | (i64 0)), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2168 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2169 | _.RC:$src1, |
| 2170 | addr:$src2, |
| 2171 | imm:$cc), |
| 2172 | NewInf.KRC)>; |
| 2173 | } |
| 2174 | } |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2175 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2176 | multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 2177 | SDNode OpNode, string InstrStr, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2178 | list<Predicate> Preds> |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2179 | : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> { |
| 2180 | let Predicates = Preds in { |
| 2181 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2182 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2183 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 2184 | imm:$cc)), |
| 2185 | (i64 0)), |
| 2186 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1, |
| 2187 | addr:$src2, |
| 2188 | imm:$cc), |
| 2189 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2190 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2191 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2192 | (_.KVT (and (_.KVT _.KRCWM:$mask), |
| 2193 | (_.KVT (OpNode (_.VT _.RC:$src1), |
| 2194 | (X86VBroadcast |
| 2195 | (_.ScalarLdFrag addr:$src2)), |
| 2196 | imm:$cc)))), |
| 2197 | (i64 0)), |
| 2198 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask, |
| 2199 | _.RC:$src1, |
| 2200 | addr:$src2, |
| 2201 | imm:$cc), |
| 2202 | NewInf.KRC)>; |
| 2203 | } |
| 2204 | } |
| 2205 | |
| 2206 | // VPCMPB - i8 |
| 2207 | defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm, |
| 2208 | "VPCMPBZ128", [HasBWI, HasVLX]>; |
| 2209 | defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm, |
| 2210 | "VPCMPBZ128", [HasBWI, HasVLX]>; |
| 2211 | |
| 2212 | defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm, |
| 2213 | "VPCMPBZ256", [HasBWI, HasVLX]>; |
| 2214 | |
| 2215 | // VPCMPW - i16 |
| 2216 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm, |
| 2217 | "VPCMPWZ128", [HasBWI, HasVLX]>; |
| 2218 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm, |
| 2219 | "VPCMPWZ128", [HasBWI, HasVLX]>; |
| 2220 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm, |
| 2221 | "VPCMPWZ128", [HasBWI, HasVLX]>; |
| 2222 | |
| 2223 | defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm, |
| 2224 | "VPCMPWZ256", [HasBWI, HasVLX]>; |
| 2225 | defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm, |
| 2226 | "VPCMPWZ256", [HasBWI, HasVLX]>; |
| 2227 | |
| 2228 | defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm, |
| 2229 | "VPCMPWZ", [HasBWI]>; |
| 2230 | |
| 2231 | // VPCMPD - i32 |
| 2232 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm, |
| 2233 | "VPCMPDZ128", [HasAVX512, HasVLX]>; |
| 2234 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm, |
| 2235 | "VPCMPDZ128", [HasAVX512, HasVLX]>; |
| 2236 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm, |
| 2237 | "VPCMPDZ128", [HasAVX512, HasVLX]>; |
| 2238 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm, |
| 2239 | "VPCMPDZ128", [HasAVX512, HasVLX]>; |
| 2240 | |
| 2241 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm, |
| 2242 | "VPCMPDZ256", [HasAVX512, HasVLX]>; |
| 2243 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm, |
| 2244 | "VPCMPDZ256", [HasAVX512, HasVLX]>; |
| 2245 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm, |
| 2246 | "VPCMPDZ256", [HasAVX512, HasVLX]>; |
| 2247 | |
| 2248 | defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm, |
| 2249 | "VPCMPDZ", [HasAVX512]>; |
| 2250 | defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm, |
| 2251 | "VPCMPDZ", [HasAVX512]>; |
| 2252 | |
| 2253 | // VPCMPQ - i64 |
| 2254 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm, |
| 2255 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2256 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm, |
| 2257 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2258 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm, |
| 2259 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2260 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm, |
| 2261 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2262 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm, |
| 2263 | "VPCMPQZ128", [HasAVX512, HasVLX]>; |
| 2264 | |
| 2265 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm, |
| 2266 | "VPCMPQZ256", [HasAVX512, HasVLX]>; |
| 2267 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm, |
| 2268 | "VPCMPQZ256", [HasAVX512, HasVLX]>; |
| 2269 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm, |
| 2270 | "VPCMPQZ256", [HasAVX512, HasVLX]>; |
| 2271 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm, |
| 2272 | "VPCMPQZ256", [HasAVX512, HasVLX]>; |
| 2273 | |
| 2274 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm, |
| 2275 | "VPCMPQZ", [HasAVX512]>; |
| 2276 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm, |
| 2277 | "VPCMPQZ", [HasAVX512]>; |
| 2278 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm, |
| 2279 | "VPCMPQZ", [HasAVX512]>; |
| 2280 | |
| 2281 | // VPCMPUB - i8 |
| 2282 | defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu, |
| 2283 | "VPCMPUBZ128", [HasBWI, HasVLX]>; |
| 2284 | defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu, |
| 2285 | "VPCMPUBZ128", [HasBWI, HasVLX]>; |
| 2286 | |
| 2287 | defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu, |
| 2288 | "VPCMPUBZ256", [HasBWI, HasVLX]>; |
| 2289 | |
| 2290 | // VPCMPUW - i16 |
| 2291 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu, |
| 2292 | "VPCMPUWZ128", [HasBWI, HasVLX]>; |
| 2293 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu, |
| 2294 | "VPCMPUWZ128", [HasBWI, HasVLX]>; |
| 2295 | defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu, |
| 2296 | "VPCMPUWZ128", [HasBWI, HasVLX]>; |
| 2297 | |
| 2298 | defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu, |
| 2299 | "VPCMPUWZ256", [HasBWI, HasVLX]>; |
| 2300 | defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu, |
| 2301 | "VPCMPUWZ256", [HasBWI, HasVLX]>; |
| 2302 | |
| 2303 | defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu, |
| 2304 | "VPCMPUWZ", [HasBWI]>; |
| 2305 | |
| 2306 | // VPCMPUD - i32 |
| 2307 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu, |
| 2308 | "VPCMPUDZ128", [HasAVX512, HasVLX]>; |
| 2309 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu, |
| 2310 | "VPCMPUDZ128", [HasAVX512, HasVLX]>; |
| 2311 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu, |
| 2312 | "VPCMPUDZ128", [HasAVX512, HasVLX]>; |
| 2313 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu, |
| 2314 | "VPCMPUDZ128", [HasAVX512, HasVLX]>; |
| 2315 | |
| 2316 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu, |
| 2317 | "VPCMPUDZ256", [HasAVX512, HasVLX]>; |
| 2318 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu, |
| 2319 | "VPCMPUDZ256", [HasAVX512, HasVLX]>; |
| 2320 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu, |
| 2321 | "VPCMPUDZ256", [HasAVX512, HasVLX]>; |
| 2322 | |
| 2323 | defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu, |
| 2324 | "VPCMPUDZ", [HasAVX512]>; |
| 2325 | defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu, |
| 2326 | "VPCMPUDZ", [HasAVX512]>; |
| 2327 | |
| 2328 | // VPCMPUQ - i64 |
| 2329 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu, |
| 2330 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2331 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu, |
| 2332 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2333 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu, |
| 2334 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2335 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu, |
| 2336 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2337 | defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu, |
| 2338 | "VPCMPUQZ128", [HasAVX512, HasVLX]>; |
| 2339 | |
| 2340 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu, |
| 2341 | "VPCMPUQZ256", [HasAVX512, HasVLX]>; |
| 2342 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu, |
| 2343 | "VPCMPUQZ256", [HasAVX512, HasVLX]>; |
| 2344 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu, |
| 2345 | "VPCMPUQZ256", [HasAVX512, HasVLX]>; |
| 2346 | defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu, |
| 2347 | "VPCMPUQZ256", [HasAVX512, HasVLX]>; |
| 2348 | |
| 2349 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu, |
| 2350 | "VPCMPUQZ", [HasAVX512]>; |
| 2351 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu, |
| 2352 | "VPCMPUQZ", [HasAVX512]>; |
| 2353 | defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu, |
| 2354 | "VPCMPUQZ", [HasAVX512]>; |
| 2355 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2356 | multiclass avx512_vcmp_common<X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2357 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2358 | defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2359 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), |
| 2360 | "vcmp${cc}"#_.Suffix, |
| 2361 | "$src2, $src1", "$src1, $src2", |
| 2362 | (X86cmpm (_.VT _.RC:$src1), |
| 2363 | (_.VT _.RC:$src2), |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 2364 | imm:$cc), 1>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2365 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2366 | defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2367 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 2368 | "vcmp${cc}"#_.Suffix, |
| 2369 | "$src2, $src1", "$src1, $src2", |
| 2370 | (X86cmpm (_.VT _.RC:$src1), |
| 2371 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 2372 | imm:$cc)>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2373 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2374 | defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2375 | (outs _.KRC:$dst), |
| 2376 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 2377 | "vcmp${cc}"#_.Suffix, |
| 2378 | "${src2}"##_.BroadcastStr##", $src1", |
| 2379 | "$src1, ${src2}"##_.BroadcastStr, |
| 2380 | (X86cmpm (_.VT _.RC:$src1), |
| 2381 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 2382 | imm:$cc)>,EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2383 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2384 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2385 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2386 | (outs _.KRC:$dst), |
| 2387 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2388 | "vcmp"#_.Suffix, |
| 2389 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 2390 | |
| 2391 | let mayLoad = 1 in { |
| 2392 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2393 | (outs _.KRC:$dst), |
| 2394 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 2395 | "vcmp"#_.Suffix, |
| 2396 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 2397 | |
| 2398 | defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2399 | (outs _.KRC:$dst), |
| 2400 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| 2401 | "vcmp"#_.Suffix, |
| 2402 | "$cc, ${src2}"##_.BroadcastStr##", $src1", |
| 2403 | "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B; |
| 2404 | } |
| 2405 | } |
| 2406 | } |
| 2407 | |
| 2408 | multiclass avx512_vcmp_sae<X86VectorVTInfo _> { |
| 2409 | // comparison code form (VCMP[EQ/LT/LE/...] |
| 2410 | defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2411 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 2412 | "vcmp${cc}"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2413 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2414 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 2415 | (_.VT _.RC:$src2), |
| 2416 | imm:$cc, |
| 2417 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 2418 | |
| 2419 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| 2420 | defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2421 | (outs _.KRC:$dst), |
| 2422 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2423 | "vcmp"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2424 | "$cc, {sae}, $src2, $src1", |
| 2425 | "$src1, $src2, {sae}, $cc">, EVEX_B; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2426 | } |
| 2427 | } |
| 2428 | |
| 2429 | multiclass avx512_vcmp<AVX512VLVectorVTInfo _> { |
| 2430 | let Predicates = [HasAVX512] in { |
| 2431 | defm Z : avx512_vcmp_common<_.info512>, |
| 2432 | avx512_vcmp_sae<_.info512>, EVEX_V512; |
| 2433 | |
| 2434 | } |
| 2435 | let Predicates = [HasAVX512,HasVLX] in { |
| 2436 | defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128; |
| 2437 | defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2438 | } |
| 2439 | } |
| 2440 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2441 | defm VCMPPD : avx512_vcmp<avx512vl_f64_info>, |
| 2442 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 2443 | defm VCMPPS : avx512_vcmp<avx512vl_f32_info>, |
| 2444 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2445 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2446 | multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
| 2447 | string InstrStr, list<Predicate> Preds> { |
| 2448 | let Predicates = Preds in { |
| 2449 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2450 | (_.KVT (X86cmpm (_.VT _.RC:$src1), |
| 2451 | (_.VT _.RC:$src2), |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2452 | imm:$cc)), |
| 2453 | (i64 0)), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2454 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2455 | _.RC:$src2, |
| 2456 | imm:$cc), |
| 2457 | NewInf.KRC)>; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2458 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2459 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2460 | (_.KVT (X86cmpm (_.VT _.RC:$src1), |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2461 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 2462 | imm:$cc)), |
| 2463 | (i64 0)), |
| 2464 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1, |
| 2465 | addr:$src2, |
| 2466 | imm:$cc), |
| 2467 | NewInf.KRC)>; |
| 2468 | |
| 2469 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
| 2470 | (_.KVT (X86cmpm (_.VT _.RC:$src1), |
| 2471 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 2472 | imm:$cc)), |
| 2473 | (i64 0)), |
| 2474 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1, |
| 2475 | addr:$src2, |
| 2476 | imm:$cc), |
| 2477 | NewInf.KRC)>; |
| 2478 | } |
| 2479 | } |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2480 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2481 | multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2482 | string InstrStr, list<Predicate> Preds> |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2483 | : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> { |
| 2484 | |
| 2485 | let Predicates = Preds in |
| 2486 | def : Pat<(insert_subvector (NewInf.KVT immAllZerosV), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2487 | (_.KVT (X86cmpmRnd (_.VT _.RC:$src1), |
| 2488 | (_.VT _.RC:$src2), |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2489 | imm:$cc, |
| 2490 | (i32 FROUND_NO_EXC))), |
| 2491 | (i64 0)), |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2492 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2493 | _.RC:$src2, |
| 2494 | imm:$cc), |
| 2495 | NewInf.KRC)>; |
| 2496 | } |
| 2497 | |
| 2498 | |
| 2499 | // VCMPPS - f32 |
| 2500 | defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128", |
| 2501 | [HasAVX512, HasVLX]>; |
| 2502 | defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128", |
| 2503 | [HasAVX512, HasVLX]>; |
| 2504 | defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128", |
| 2505 | [HasAVX512, HasVLX]>; |
| 2506 | defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128", |
| 2507 | [HasAVX512, HasVLX]>; |
| 2508 | |
| 2509 | defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256", |
| 2510 | [HasAVX512, HasVLX]>; |
| 2511 | defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256", |
| 2512 | [HasAVX512, HasVLX]>; |
| 2513 | defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256", |
| 2514 | [HasAVX512, HasVLX]>; |
| 2515 | |
| 2516 | defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ", |
| 2517 | [HasAVX512]>; |
| 2518 | defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ", |
| 2519 | [HasAVX512]>; |
| 2520 | |
| 2521 | // VCMPPD - f64 |
| 2522 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128", |
| 2523 | [HasAVX512, HasVLX]>; |
| 2524 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128", |
| 2525 | [HasAVX512, HasVLX]>; |
| 2526 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128", |
| 2527 | [HasAVX512, HasVLX]>; |
| 2528 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128", |
| 2529 | [HasAVX512, HasVLX]>; |
| 2530 | defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128", |
| 2531 | [HasAVX512, HasVLX]>; |
| 2532 | |
| 2533 | defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256", |
| 2534 | [HasAVX512, HasVLX]>; |
| 2535 | defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256", |
| 2536 | [HasAVX512, HasVLX]>; |
| 2537 | defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256", |
| 2538 | [HasAVX512, HasVLX]>; |
| 2539 | defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256", |
| 2540 | [HasAVX512, HasVLX]>; |
| 2541 | |
| 2542 | defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ", |
| 2543 | [HasAVX512]>; |
| 2544 | defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ", |
| 2545 | [HasAVX512]>; |
| 2546 | defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ", |
| 2547 | [HasAVX512]>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 2548 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2549 | // ---------------------------------------------------------------- |
| 2550 | // FPClass |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2551 | //handle fpclass instruction mask = op(reg_scalar,imm) |
| 2552 | // op(mem_scalar,imm) |
| 2553 | multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2554 | X86VectorVTInfo _, Predicate prd> { |
| 2555 | let Predicates = [prd] in { |
| 2556 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst), |
| 2557 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2558 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2559 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 2560 | (i32 imm:$src2)))], NoItinerary>; |
| 2561 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2562 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 2563 | OpcodeStr##_.Suffix# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2564 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2565 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2566 | (OpNode (_.VT _.RC:$src1), |
| 2567 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2568 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2569 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 2570 | OpcodeStr##_.Suffix## |
| 2571 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2572 | [(set _.KRC:$dst, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2573 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2574 | (i32 imm:$src2)))], NoItinerary>; |
| 2575 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2576 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 2577 | OpcodeStr##_.Suffix## |
| 2578 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| 2579 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
| 2580 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 2581 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2582 | } |
| 2583 | } |
| 2584 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2585 | //handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm) |
| 2586 | // fpclass(reg_vec, mem_vec, imm) |
| 2587 | // fpclass(reg_vec, broadcast(eltVt), imm) |
| 2588 | multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2589 | X86VectorVTInfo _, string mem, string broadcast>{ |
| 2590 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2591 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2592 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2593 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 2594 | (i32 imm:$src2)))], NoItinerary>; |
| 2595 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2596 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 2597 | OpcodeStr##_.Suffix# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2598 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2599 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2600 | (OpNode (_.VT _.RC:$src1), |
| 2601 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2602 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2603 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 2604 | OpcodeStr##_.Suffix##mem# |
| 2605 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2606 | [(set _.KRC:$dst,(OpNode |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2607 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 2608 | (i32 imm:$src2)))], NoItinerary>; |
| 2609 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2610 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 2611 | OpcodeStr##_.Suffix##mem# |
| 2612 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2613 | [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2614 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 2615 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 2616 | def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2617 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 2618 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 2619 | _.BroadcastStr##", $dst|$dst, ${src1}" |
| 2620 | ##_.BroadcastStr##", $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2621 | [(set _.KRC:$dst,(OpNode |
| 2622 | (_.VT (X86VBroadcast |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2623 | (_.ScalarLdFrag addr:$src1))), |
| 2624 | (i32 imm:$src2)))], NoItinerary>,EVEX_B; |
| 2625 | def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2626 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 2627 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 2628 | _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"## |
| 2629 | _.BroadcastStr##", $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2630 | [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode |
| 2631 | (_.VT (X86VBroadcast |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2632 | (_.ScalarLdFrag addr:$src1))), |
| 2633 | (i32 imm:$src2))))], NoItinerary>, |
| 2634 | EVEX_B, EVEX_K; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2635 | } |
| 2636 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2637 | multiclass avx512_vector_fpclass_all<string OpcodeStr, |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2638 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd, |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2639 | string broadcast>{ |
| 2640 | let Predicates = [prd] in { |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2641 | defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2642 | broadcast>, EVEX_V512; |
| 2643 | } |
| 2644 | let Predicates = [prd, HasVLX] in { |
| 2645 | defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}", |
| 2646 | broadcast>, EVEX_V128; |
| 2647 | defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}", |
| 2648 | broadcast>, EVEX_V256; |
| 2649 | } |
| 2650 | } |
| 2651 | |
| 2652 | multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2653 | bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{ |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2654 | defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2655 | VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2656 | defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2657 | VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W; |
| 2658 | defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 2659 | f32x_info, prd>, EVEX_CD8<32, CD8VT1>; |
| 2660 | defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 2661 | f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2662 | } |
| 2663 | |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2664 | defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass, |
| 2665 | X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2666 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2667 | //----------------------------------------------------------------- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2668 | // Mask register copy, including |
| 2669 | // - copy between mask registers |
| 2670 | // - load/store mask registers |
| 2671 | // - copy from GPR to mask register and vice versa |
| 2672 | // |
| 2673 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, |
| 2674 | string OpcodeStr, RegisterClass KRC, |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2675 | ValueType vvt, X86MemOperand x86memop> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2676 | let hasSideEffects = 0 in |
| 2677 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
| 2678 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
| 2679 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), |
| 2680 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2681 | [(set KRC:$dst, (vvt (load addr:$src)))]>; |
| 2682 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), |
| 2683 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2684 | [(store KRC:$src, addr:$dst)]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2685 | } |
| 2686 | |
| 2687 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, |
| 2688 | string OpcodeStr, |
| 2689 | RegisterClass KRC, RegisterClass GRC> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2690 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2691 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2692 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2693 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2694 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2695 | } |
| 2696 | } |
| 2697 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2698 | let Predicates = [HasDQI] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2699 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2700 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, |
| 2701 | VEX, PD; |
| 2702 | |
| 2703 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2704 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2705 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 2706 | VEX, PS; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2707 | |
| 2708 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2709 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, |
| 2710 | VEX, PD, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2711 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, |
| 2712 | VEX, XD; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2713 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, |
| 2714 | VEX, PS, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2715 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, |
| 2716 | VEX, XD, VEX_W; |
| 2717 | } |
| 2718 | |
| 2719 | // GR from/to mask register |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2720 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2721 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2722 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2723 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2724 | |
| 2725 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2726 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2727 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2728 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2729 | |
| 2730 | def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))), |
Igor Breger | a2f8ca9 | 2016-09-05 08:26:51 +0000 | [diff] [blame] | 2731 | (KMOVWrk VK16:$src)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2732 | def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2733 | (COPY_TO_REGCLASS VK16:$src, GR32)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2734 | |
| 2735 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2736 | (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>; |
Igor Breger | a2f8ca9 | 2016-09-05 08:26:51 +0000 | [diff] [blame] | 2737 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
| 2738 | (KMOVBrk VK8:$src)>, Requires<[HasDQI]>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2739 | def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2740 | (COPY_TO_REGCLASS VK8:$src, GR32)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2741 | |
| 2742 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), |
| 2743 | (COPY_TO_REGCLASS GR32:$src, VK32)>; |
| 2744 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), |
| 2745 | (COPY_TO_REGCLASS VK32:$src, GR32)>; |
| 2746 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), |
| 2747 | (COPY_TO_REGCLASS GR64:$src, VK64)>; |
| 2748 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), |
| 2749 | (COPY_TO_REGCLASS VK64:$src, GR64)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2750 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2751 | // Load/store kreg |
| 2752 | let Predicates = [HasDQI] in { |
| 2753 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 2754 | (KMOVBmk addr:$dst, VK8:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2755 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 2756 | (KMOVBkm addr:$src)>; |
Elena Demikhovsky | 9f83c73 | 2015-09-02 09:20:58 +0000 | [diff] [blame] | 2757 | |
| 2758 | def : Pat<(store VK4:$src, addr:$dst), |
| 2759 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>; |
| 2760 | def : Pat<(store VK2:$src, addr:$dst), |
| 2761 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2762 | def : Pat<(store VK1:$src, addr:$dst), |
| 2763 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2764 | |
| 2765 | def : Pat<(v2i1 (load addr:$src)), |
| 2766 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>; |
| 2767 | def : Pat<(v4i1 (load addr:$src)), |
| 2768 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2769 | } |
| 2770 | let Predicates = [HasAVX512, NoDQI] in { |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2771 | def : Pat<(store VK1:$src, addr:$dst), |
| 2772 | (MOV8mr addr:$dst, |
Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 2773 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), |
| 2774 | sub_8bit)))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2775 | def : Pat<(store VK2:$src, addr:$dst), |
| 2776 | (MOV8mr addr:$dst, |
Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 2777 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)), |
| 2778 | sub_8bit)))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2779 | def : Pat<(store VK4:$src, addr:$dst), |
| 2780 | (MOV8mr addr:$dst, |
Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 2781 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)), |
| 2782 | sub_8bit)))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2783 | def : Pat<(store VK8:$src, addr:$dst), |
| 2784 | (MOV8mr addr:$dst, |
Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 2785 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), |
| 2786 | sub_8bit)))>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2787 | |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2788 | def : Pat<(v8i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2789 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2790 | def : Pat<(v2i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2791 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2792 | def : Pat<(v4i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2793 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2794 | } |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2795 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2796 | let Predicates = [HasAVX512] in { |
| 2797 | def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2798 | (KMOVWmk addr:$dst, VK16:$src)>; |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2799 | def : Pat<(v1i1 (load addr:$src)), |
Craig Topper | 34d9707 | 2016-06-14 03:13:03 +0000 | [diff] [blame] | 2800 | (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2801 | def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))), |
| 2802 | (KMOVWkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2803 | } |
| 2804 | let Predicates = [HasBWI] in { |
| 2805 | def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst), |
| 2806 | (KMOVDmk addr:$dst, VK32:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2807 | def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))), |
| 2808 | (KMOVDkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2809 | def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst), |
| 2810 | (KMOVQmk addr:$dst, VK64:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2811 | def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))), |
| 2812 | (KMOVQkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2813 | } |
Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 2814 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2815 | let Predicates = [HasAVX512] in { |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2816 | multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> { |
| 2817 | def : Pat<(maskVT (scalar_to_vector GR32:$src)), |
| 2818 | (COPY_TO_REGCLASS GR32:$src, maskRC)>; |
Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 2819 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2820 | def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))), |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2821 | (COPY_TO_REGCLASS maskRC:$src, GR32)>; |
Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 2822 | |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2823 | def : Pat<(maskVT (scalar_to_vector GR8:$src)), |
| 2824 | (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>; |
Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 2825 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2826 | def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))), |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2827 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>; |
Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 2828 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 2829 | def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))), |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2830 | (COPY_TO_REGCLASS maskRC:$src, GR32)>; |
| 2831 | } |
Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 2832 | |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2833 | defm : operation_gpr_mask_copy_lowering<VK1, v1i1>; |
| 2834 | defm : operation_gpr_mask_copy_lowering<VK2, v2i1>; |
| 2835 | defm : operation_gpr_mask_copy_lowering<VK4, v4i1>; |
| 2836 | defm : operation_gpr_mask_copy_lowering<VK8, v8i1>; |
| 2837 | defm : operation_gpr_mask_copy_lowering<VK16, v16i1>; |
| 2838 | defm : operation_gpr_mask_copy_lowering<VK32, v32i1>; |
| 2839 | defm : operation_gpr_mask_copy_lowering<VK64, v64i1>; |
Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 2840 | |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2841 | def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 2842 | (COPY_TO_REGCLASS |
| 2843 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 2844 | GR8:$src, sub_8bit), (i32 1))), VK1)>; |
| 2845 | def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 2846 | (COPY_TO_REGCLASS |
| 2847 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 2848 | GR8:$src, sub_8bit), (i32 1))), VK16)>; |
| 2849 | def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 2850 | (COPY_TO_REGCLASS |
| 2851 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 2852 | GR8:$src, sub_8bit), (i32 1))), VK8)>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2853 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2854 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2855 | |
| 2856 | // Mask unary operation |
| 2857 | // - KNOT |
| 2858 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2859 | RegisterClass KRC, SDPatternOperator OpNode, |
| 2860 | Predicate prd> { |
| 2861 | let Predicates = [prd] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2862 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2863 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2864 | [(set KRC:$dst, (OpNode KRC:$src))]>; |
| 2865 | } |
| 2866 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2867 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, |
| 2868 | SDPatternOperator OpNode> { |
| 2869 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| 2870 | HasDQI>, VEX, PD; |
| 2871 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| 2872 | HasAVX512>, VEX, PS; |
| 2873 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| 2874 | HasBWI>, VEX, PD, VEX_W; |
| 2875 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| 2876 | HasBWI>, VEX, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2877 | } |
| 2878 | |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2879 | defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2880 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2881 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2882 | let Predicates = [HasAVX512, NoDQI] in |
| 2883 | def : Pat<(vnot VK8:$src), |
| 2884 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; |
| 2885 | |
| 2886 | def : Pat<(vnot VK4:$src), |
| 2887 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>; |
| 2888 | def : Pat<(vnot VK2:$src), |
| 2889 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2890 | |
| 2891 | // Mask binary operation |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2892 | // - KAND, KANDN, KOR, KXNOR, KXOR |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2893 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2894 | RegisterClass KRC, SDPatternOperator OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2895 | Predicate prd, bit IsCommutable> { |
| 2896 | let Predicates = [prd], isCommutable = IsCommutable in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2897 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
| 2898 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2899 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2900 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2901 | } |
| 2902 | |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2903 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2904 | SDPatternOperator OpNode, bit IsCommutable, |
| 2905 | Predicate prdW = HasAVX512> { |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2906 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2907 | HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2908 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2909 | prdW, IsCommutable>, VEX_4V, VEX_L, PS; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2910 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2911 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2912 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2913 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2914 | } |
| 2915 | |
| 2916 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; |
| 2917 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2918 | // These nodes use 'vnot' instead of 'not' to support vectors. |
| 2919 | def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>; |
| 2920 | def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2921 | |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2922 | defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>; |
| 2923 | defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>; |
| 2924 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>; |
| 2925 | defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>; |
| 2926 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>; |
| 2927 | defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>; |
Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 2928 | |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2929 | multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode, |
| 2930 | Instruction Inst> { |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2931 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, |
| 2932 | // for the DQI set, this type is legal and KxxxB instruction is used |
| 2933 | let Predicates = [NoDQI] in |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2934 | def : Pat<(VOpNode VK8:$src1, VK8:$src2), |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2935 | (COPY_TO_REGCLASS |
| 2936 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2937 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2938 | |
| 2939 | // All types smaller than 8 bits require conversion anyway |
| 2940 | def : Pat<(OpNode VK1:$src1, VK1:$src2), |
| 2941 | (COPY_TO_REGCLASS (Inst |
| 2942 | (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2943 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2944 | def : Pat<(VOpNode VK2:$src1, VK2:$src2), |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2945 | (COPY_TO_REGCLASS (Inst |
| 2946 | (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2947 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2948 | def : Pat<(VOpNode VK4:$src1, VK4:$src2), |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2949 | (COPY_TO_REGCLASS (Inst |
| 2950 | (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2951 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2952 | } |
| 2953 | |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2954 | defm : avx512_binop_pat<and, and, KANDWrr>; |
| 2955 | defm : avx512_binop_pat<vandn, andn, KANDNWrr>; |
| 2956 | defm : avx512_binop_pat<or, or, KORWrr>; |
| 2957 | defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>; |
| 2958 | defm : avx512_binop_pat<xor, xor, KXORWrr>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2959 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2960 | // Mask unpacking |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2961 | multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT, |
| 2962 | RegisterClass KRCSrc, Predicate prd> { |
| 2963 | let Predicates = [prd] in { |
Craig Topper | ad2ce36 | 2016-01-05 07:44:08 +0000 | [diff] [blame] | 2964 | let hasSideEffects = 0 in |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2965 | def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst), |
| 2966 | (ins KRC:$src1, KRC:$src2), |
| 2967 | "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 2968 | VEX_4V, VEX_L; |
| 2969 | |
| 2970 | def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)), |
| 2971 | (!cast<Instruction>(NAME##rr) |
| 2972 | (COPY_TO_REGCLASS KRCSrc:$src2, KRC), |
| 2973 | (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>; |
| 2974 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2975 | } |
| 2976 | |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2977 | defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD; |
| 2978 | defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS; |
| 2979 | defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2980 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2981 | // Mask bit testing |
| 2982 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2983 | SDNode OpNode, Predicate prd> { |
| 2984 | let Predicates = [prd], Defs = [EFLAGS] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2985 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2986 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2987 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2988 | } |
| 2989 | |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2990 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2991 | Predicate prdW = HasAVX512> { |
| 2992 | defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>, |
| 2993 | VEX, PD; |
| 2994 | defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>, |
| 2995 | VEX, PS; |
| 2996 | defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>, |
| 2997 | VEX, PS, VEX_W; |
| 2998 | defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>, |
| 2999 | VEX, PD, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3000 | } |
| 3001 | |
| 3002 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>; |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 3003 | defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 3004 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3005 | // Mask shift |
| 3006 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 3007 | SDNode OpNode> { |
| 3008 | let Predicates = [HasAVX512] in |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3009 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3010 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3011 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3012 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>; |
| 3013 | } |
| 3014 | |
| 3015 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, |
| 3016 | SDNode OpNode> { |
| 3017 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 3018 | VEX, TAPD, VEX_W; |
| 3019 | let Predicates = [HasDQI] in |
| 3020 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 3021 | VEX, TAPD; |
| 3022 | let Predicates = [HasBWI] in { |
| 3023 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 3024 | VEX, TAPD, VEX_W; |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 3025 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 3026 | VEX, TAPD; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 3027 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3028 | } |
| 3029 | |
Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 3030 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>; |
| 3031 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3032 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3033 | multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> { |
| 3034 | def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 3035 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr) |
| 3036 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3037 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>; |
| 3038 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3039 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3040 | (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 3041 | (i64 0)), |
| 3042 | (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr) |
| 3043 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3044 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 3045 | (i8 8)), (i8 8))>; |
| 3046 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3047 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
| 3048 | (v8i1 (and VK8:$mask, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3049 | (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))), |
| 3050 | (i64 0)), |
| 3051 | (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk) |
| 3052 | (COPY_TO_REGCLASS VK8:$mask, VK16), |
| 3053 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3054 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 3055 | (i8 8)), (i8 8))>; |
| 3056 | } |
| 3057 | |
| 3058 | multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr, |
| 3059 | AVX512VLVectorVTInfo _> { |
| 3060 | def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)), |
| 3061 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri) |
| 3062 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3063 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)), |
| 3064 | imm:$cc), VK8)>; |
| 3065 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3066 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3067 | (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)), |
| 3068 | (i64 0)), |
| 3069 | (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri) |
| 3070 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3071 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)), |
| 3072 | imm:$cc), |
| 3073 | (i8 8)), (i8 8))>; |
| 3074 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3075 | def : Pat<(insert_subvector (v16i1 immAllZerosV), |
| 3076 | (v8i1 (and VK8:$mask, |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 3077 | (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))), |
| 3078 | (i64 0)), |
| 3079 | (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik) |
| 3080 | (COPY_TO_REGCLASS VK8:$mask, VK16), |
| 3081 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 3082 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)), |
| 3083 | imm:$cc), |
| 3084 | (i8 8)), (i8 8))>; |
| 3085 | } |
| 3086 | |
| 3087 | let Predicates = [HasAVX512, NoVLX] in { |
| 3088 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">; |
| 3089 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">; |
| 3090 | |
| 3091 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>; |
| 3092 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>; |
| 3093 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>; |
| 3094 | } |
| 3095 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3096 | // Mask setting all 0s or 1s |
| 3097 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { |
| 3098 | let Predicates = [HasAVX512] in |
| 3099 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in |
| 3100 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", |
| 3101 | [(set KRC:$dst, (VT Val))]>; |
| 3102 | } |
| 3103 | |
| 3104 | multiclass avx512_mask_setop_w<PatFrag Val> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3105 | defm W : avx512_mask_setop<VK16, v16i1, Val>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3106 | defm D : avx512_mask_setop<VK32, v32i1, Val>; |
| 3107 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3108 | } |
| 3109 | |
| 3110 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; |
| 3111 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; |
| 3112 | |
| 3113 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 3114 | let Predicates = [HasAVX512] in { |
| 3115 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3116 | def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>; |
| 3117 | def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>; |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3118 | def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3119 | def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 3120 | def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>; |
| 3121 | def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>; |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3122 | def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3123 | } |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3124 | |
| 3125 | // Patterns for kmask insert_subvector/extract_subvector to/from index=0 |
| 3126 | multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT, |
| 3127 | RegisterClass RC, ValueType VT> { |
| 3128 | def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))), |
| 3129 | (subVT (COPY_TO_REGCLASS RC:$src, subRC))>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3130 | |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3131 | def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3132 | (VT (COPY_TO_REGCLASS subRC:$src, RC))>; |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3133 | } |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3134 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>; |
| 3135 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>; |
| 3136 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>; |
| 3137 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>; |
| 3138 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>; |
| 3139 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>; |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 3140 | |
| 3141 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>; |
| 3142 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>; |
| 3143 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>; |
| 3144 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>; |
| 3145 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>; |
| 3146 | |
| 3147 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>; |
| 3148 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>; |
| 3149 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>; |
| 3150 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>; |
| 3151 | |
| 3152 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>; |
| 3153 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>; |
| 3154 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>; |
| 3155 | |
| 3156 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>; |
| 3157 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>; |
| 3158 | |
| 3159 | defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3160 | |
Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 3161 | def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3162 | (v2i1 (COPY_TO_REGCLASS |
Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 3163 | (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)), |
| 3164 | VK2))>; |
| 3165 | def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 3166 | (v4i1 (COPY_TO_REGCLASS |
Igor Breger | 999ac75 | 2016-03-08 15:21:25 +0000 | [diff] [blame] | 3167 | (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)), |
| 3168 | VK4))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3169 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))), |
| 3170 | (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>; |
Elena Demikhovsky | 6015f5c | 2015-12-15 08:40:41 +0000 | [diff] [blame] | 3171 | def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))), |
| 3172 | (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>; |
Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 3173 | def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))), |
| 3174 | (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>; |
| 3175 | |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 3176 | |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3177 | // Patterns for kmask shift |
| 3178 | multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> { |
Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 3179 | def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))), |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 3180 | (VT (COPY_TO_REGCLASS |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3181 | (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16), |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 3182 | (I8Imm $imm)), |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3183 | RC))>; |
Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 3184 | def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))), |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 3185 | (VT (COPY_TO_REGCLASS |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3186 | (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16), |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 3187 | (I8Imm $imm)), |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 3188 | RC))>; |
| 3189 | } |
| 3190 | |
| 3191 | defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>; |
| 3192 | defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>; |
| 3193 | defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3194 | //===----------------------------------------------------------------------===// |
| 3195 | // AVX-512 - Aligned and unaligned load and store |
| 3196 | // |
| 3197 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3198 | |
| 3199 | multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3200 | PatFrag ld_frag, PatFrag mload, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3201 | SDPatternOperator SelectOprr = vselect> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3202 | let hasSideEffects = 0 in { |
| 3203 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3204 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3205 | _.ExeDomain>, EVEX; |
| 3206 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 3207 | (ins _.KRCWM:$mask, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3208 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3209 | "${dst} {${mask}} {z}, $src}"), |
Craig Topper | 5c46c75 | 2017-01-08 05:46:21 +0000 | [diff] [blame] | 3210 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3211 | (_.VT _.RC:$src), |
| 3212 | _.ImmAllZerosV)))], _.ExeDomain>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3213 | EVEX, EVEX_KZ; |
| 3214 | |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3215 | let canFoldAsLoad = 1, isReMaterializable = 1, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3216 | SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3217 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3218 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3219 | [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))], |
| 3220 | _.ExeDomain>, EVEX; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3221 | |
Craig Topper | 63e2cd6 | 2017-01-14 07:50:52 +0000 | [diff] [blame] | 3222 | let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3223 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 3224 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), |
| 3225 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 3226 | "${dst} {${mask}}, $src1}"), |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3227 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3228 | (_.VT _.RC:$src1), |
| 3229 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| 3230 | EVEX, EVEX_K; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3231 | let SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3232 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 3233 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3234 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 3235 | "${dst} {${mask}}, $src1}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3236 | [(set _.RC:$dst, (_.VT |
| 3237 | (vselect _.KRCWM:$mask, |
| 3238 | (_.VT (bitconvert (ld_frag addr:$src1))), |
| 3239 | (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3240 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3241 | let SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3242 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 3243 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 3244 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# |
| 3245 | "${dst} {${mask}} {z}, $src}", |
| 3246 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 3247 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], |
| 3248 | _.ExeDomain>, EVEX, EVEX_KZ; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3249 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3250 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), |
| 3251 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 3252 | |
| 3253 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), |
| 3254 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 3255 | |
| 3256 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), |
| 3257 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0, |
| 3258 | _.KRCWM:$mask, addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3259 | } |
| 3260 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3261 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, |
| 3262 | AVX512VLVectorVTInfo _, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3263 | Predicate prd> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3264 | let Predicates = [prd] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3265 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3266 | masked_load_aligned512>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3267 | |
| 3268 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3269 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3270 | masked_load_aligned256>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3271 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3272 | masked_load_aligned128>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3273 | } |
| 3274 | } |
| 3275 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3276 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, |
| 3277 | AVX512VLVectorVTInfo _, |
| 3278 | Predicate prd, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3279 | SDPatternOperator SelectOprr = vselect> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3280 | let Predicates = [prd] in |
| 3281 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3282 | masked_load_unaligned, SelectOprr>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3283 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3284 | let Predicates = [prd, HasVLX] in { |
| 3285 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3286 | masked_load_unaligned, SelectOprr>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3287 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3288 | masked_load_unaligned, SelectOprr>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3289 | } |
| 3290 | } |
| 3291 | |
| 3292 | multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3293 | PatFrag st_frag, PatFrag mstore, string Name> { |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3294 | |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3295 | let hasSideEffects = 0 in { |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3296 | def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), |
| 3297 | OpcodeStr # ".s\t{$src, $dst|$dst, $src}", |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3298 | [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>; |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3299 | def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 3300 | (ins _.KRCWM:$mask, _.RC:$src), |
| 3301 | OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"# |
| 3302 | "${dst} {${mask}}, $src}", |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3303 | [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>; |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3304 | def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3305 | (ins _.KRCWM:$mask, _.RC:$src), |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3306 | OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" # |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3307 | "${dst} {${mask}} {z}, $src}", |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3308 | [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>; |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3309 | } |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3310 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3311 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3312 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3313 | [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3314 | def mrk : AVX512PI<opc, MRMDestMem, (outs), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3315 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 3316 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| 3317 | [], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3318 | |
| 3319 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), |
| 3320 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr, |
| 3321 | _.KRCWM:$mask, _.RC:$src)>; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3322 | } |
| 3323 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3324 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3325 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3326 | AVX512VLVectorVTInfo _, Predicate prd, |
| 3327 | string Name> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3328 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3329 | defm Z : avx512_store<opc, OpcodeStr, _.info512, store, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3330 | masked_store_unaligned, Name#Z>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3331 | |
| 3332 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3333 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3334 | masked_store_unaligned, Name#Z256>, EVEX_V256; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3335 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3336 | masked_store_unaligned, Name#Z128>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3337 | } |
| 3338 | } |
| 3339 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3340 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3341 | AVX512VLVectorVTInfo _, Predicate prd, |
| 3342 | string Name> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3343 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3344 | defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3345 | masked_store_aligned512, Name#Z>, EVEX_V512; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3346 | |
| 3347 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3348 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3349 | masked_store_aligned256, Name#Z256>, EVEX_V256; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3350 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3351 | masked_store_aligned128, Name#Z128>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3352 | } |
| 3353 | } |
| 3354 | |
| 3355 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, |
| 3356 | HasAVX512>, |
| 3357 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3358 | HasAVX512, "VMOVAPS">, |
| 3359 | PS, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3360 | |
| 3361 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, |
| 3362 | HasAVX512>, |
| 3363 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3364 | HasAVX512, "VMOVAPD">, |
| 3365 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3366 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3367 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3368 | null_frag>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3369 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512, |
| 3370 | "VMOVUPS">, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3371 | PS, EVEX_CD8<32, CD8VF>; |
| 3372 | |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3373 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3374 | null_frag>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3375 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512, |
| 3376 | "VMOVUPD">, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3377 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3378 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3379 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, |
| 3380 | HasAVX512>, |
| 3381 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3382 | HasAVX512, "VMOVDQA32">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3383 | PD, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3384 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3385 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, |
| 3386 | HasAVX512>, |
| 3387 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3388 | HasAVX512, "VMOVDQA64">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3389 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3390 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3391 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3392 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3393 | HasBWI, "VMOVDQU8">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3394 | XD, EVEX_CD8<8, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3395 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3396 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>, |
| 3397 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3398 | HasBWI, "VMOVDQU16">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3399 | XD, VEX_W, EVEX_CD8<16, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3400 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3401 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3402 | null_frag>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3403 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3404 | HasAVX512, "VMOVDQU32">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3405 | XS, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3406 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3407 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3408 | null_frag>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3409 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3410 | HasAVX512, "VMOVDQU64">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3411 | XS, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 3412 | |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3413 | // Special instructions to help with spilling when we don't have VLX. We need |
| 3414 | // to load or store from a ZMM register instead. These are converted in |
| 3415 | // expandPostRAPseudos. |
Craig Topper | eab23d3 | 2016-10-03 02:22:33 +0000 | [diff] [blame] | 3416 | let isReMaterializable = 1, canFoldAsLoad = 1, |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3417 | isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in { |
| 3418 | def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src), |
| 3419 | "", []>; |
| 3420 | def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src), |
| 3421 | "", []>; |
| 3422 | def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src), |
| 3423 | "", []>; |
| 3424 | def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src), |
| 3425 | "", []>; |
| 3426 | } |
| 3427 | |
| 3428 | let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in { |
Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3429 | def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src), |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3430 | "", []>; |
Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3431 | def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src), |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3432 | "", []>; |
Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3433 | def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src), |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3434 | "", []>; |
Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3435 | def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src), |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3436 | "", []>; |
| 3437 | } |
| 3438 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3439 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3440 | (v8i64 VR512:$src))), |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3441 | (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3442 | VK8), VR512:$src)>; |
| 3443 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3444 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3445 | (v16i32 VR512:$src))), |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3446 | (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 3447 | |
Craig Topper | 33c550c | 2016-05-22 00:39:30 +0000 | [diff] [blame] | 3448 | // These patterns exist to prevent the above patterns from introducing a second |
| 3449 | // mask inversion when one already exists. |
| 3450 | def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)), |
| 3451 | (bc_v8i64 (v16i32 immAllZerosV)), |
| 3452 | (v8i64 VR512:$src))), |
| 3453 | (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>; |
| 3454 | def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)), |
| 3455 | (v16i32 immAllZerosV), |
| 3456 | (v16i32 VR512:$src))), |
| 3457 | (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>; |
| 3458 | |
Craig Topper | 96ab6fd | 2017-01-09 04:19:34 +0000 | [diff] [blame] | 3459 | // Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't |
| 3460 | // available. Use a 512-bit operation and extract. |
| 3461 | let Predicates = [HasAVX512, NoVLX] in { |
| 3462 | def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), |
| 3463 | (v8f32 VR256X:$src0))), |
| 3464 | (EXTRACT_SUBREG |
| 3465 | (v16f32 |
| 3466 | (VMOVAPSZrrk |
| 3467 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)), |
| 3468 | (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
| 3469 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), |
| 3470 | sub_ymm)>; |
| 3471 | |
| 3472 | def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), |
| 3473 | (v8i32 VR256X:$src0))), |
| 3474 | (EXTRACT_SUBREG |
| 3475 | (v16i32 |
| 3476 | (VMOVDQA32Zrrk |
| 3477 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)), |
| 3478 | (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
| 3479 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), |
| 3480 | sub_ymm)>; |
| 3481 | } |
| 3482 | |
Craig Topper | 14aa266 | 2016-08-11 06:04:04 +0000 | [diff] [blame] | 3483 | let Predicates = [HasVLX, NoBWI] in { |
| 3484 | // 128-bit load/store without BWI. |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3485 | def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst), |
| 3486 | (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>; |
| 3487 | def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst), |
| 3488 | (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>; |
| 3489 | def : Pat<(store (v8i16 VR128X:$src), addr:$dst), |
| 3490 | (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>; |
| 3491 | def : Pat<(store (v16i8 VR128X:$src), addr:$dst), |
| 3492 | (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>; |
Craig Topper | 14aa266 | 2016-08-11 06:04:04 +0000 | [diff] [blame] | 3493 | |
| 3494 | // 256-bit load/store without BWI. |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3495 | def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst), |
| 3496 | (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>; |
| 3497 | def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst), |
| 3498 | (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>; |
| 3499 | def : Pat<(store (v16i16 VR256X:$src), addr:$dst), |
| 3500 | (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>; |
| 3501 | def : Pat<(store (v32i8 VR256X:$src), addr:$dst), |
| 3502 | (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>; |
Craig Topper | 14aa266 | 2016-08-11 06:04:04 +0000 | [diff] [blame] | 3503 | } |
| 3504 | |
Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3505 | let Predicates = [HasVLX] in { |
| 3506 | // Special patterns for storing subvector extracts of lower 128-bits of 256. |
| 3507 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
| 3508 | def : Pat<(alignedstore (v2f64 (extract_subvector |
| 3509 | (v4f64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3510 | (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3511 | def : Pat<(alignedstore (v4f32 (extract_subvector |
| 3512 | (v8f32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3513 | (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3514 | def : Pat<(alignedstore (v2i64 (extract_subvector |
| 3515 | (v4i64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3516 | (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3517 | def : Pat<(alignedstore (v4i32 (extract_subvector |
| 3518 | (v8i32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3519 | (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3520 | def : Pat<(alignedstore (v8i16 (extract_subvector |
| 3521 | (v16i16 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3522 | (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3523 | def : Pat<(alignedstore (v16i8 (extract_subvector |
| 3524 | (v32i8 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3525 | (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3526 | |
| 3527 | def : Pat<(store (v2f64 (extract_subvector |
| 3528 | (v4f64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3529 | (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3530 | def : Pat<(store (v4f32 (extract_subvector |
| 3531 | (v8f32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3532 | (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3533 | def : Pat<(store (v2i64 (extract_subvector |
| 3534 | (v4i64 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3535 | (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3536 | def : Pat<(store (v4i32 (extract_subvector |
| 3537 | (v8i32 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3538 | (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3539 | def : Pat<(store (v8i16 (extract_subvector |
| 3540 | (v16i16 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3541 | (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3542 | def : Pat<(store (v16i8 (extract_subvector |
| 3543 | (v32i8 VR256X:$src), (iPTR 0))), addr:$dst), |
| 3544 | (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>; |
| 3545 | |
| 3546 | // Special patterns for storing subvector extracts of lower 128-bits of 512. |
| 3547 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
| 3548 | def : Pat<(alignedstore (v2f64 (extract_subvector |
| 3549 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3550 | (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3551 | def : Pat<(alignedstore (v4f32 (extract_subvector |
| 3552 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3553 | (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3554 | def : Pat<(alignedstore (v2i64 (extract_subvector |
| 3555 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3556 | (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3557 | def : Pat<(alignedstore (v4i32 (extract_subvector |
| 3558 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3559 | (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3560 | def : Pat<(alignedstore (v8i16 (extract_subvector |
| 3561 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 3562 | (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3563 | def : Pat<(alignedstore (v16i8 (extract_subvector |
| 3564 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 3565 | (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3566 | |
| 3567 | def : Pat<(store (v2f64 (extract_subvector |
| 3568 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3569 | (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3570 | def : Pat<(store (v4f32 (extract_subvector |
| 3571 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3572 | (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3573 | def : Pat<(store (v2i64 (extract_subvector |
| 3574 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3575 | (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3576 | def : Pat<(store (v4i32 (extract_subvector |
| 3577 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3578 | (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3579 | def : Pat<(store (v8i16 (extract_subvector |
| 3580 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 3581 | (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3582 | def : Pat<(store (v16i8 (extract_subvector |
| 3583 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 3584 | (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>; |
| 3585 | |
| 3586 | // Special patterns for storing subvector extracts of lower 256-bits of 512. |
| 3587 | // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr |
Craig Topper | 28e3dfc | 2016-11-09 05:31:57 +0000 | [diff] [blame] | 3588 | def : Pat<(alignedstore256 (v4f64 (extract_subvector |
| 3589 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3590 | (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3591 | def : Pat<(alignedstore (v8f32 (extract_subvector |
| 3592 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3593 | (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
Craig Topper | 28e3dfc | 2016-11-09 05:31:57 +0000 | [diff] [blame] | 3594 | def : Pat<(alignedstore256 (v4i64 (extract_subvector |
| 3595 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3596 | (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
Craig Topper | 28e3dfc | 2016-11-09 05:31:57 +0000 | [diff] [blame] | 3597 | def : Pat<(alignedstore256 (v8i32 (extract_subvector |
| 3598 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3599 | (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
Craig Topper | 28e3dfc | 2016-11-09 05:31:57 +0000 | [diff] [blame] | 3600 | def : Pat<(alignedstore256 (v16i16 (extract_subvector |
| 3601 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3602 | (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
Craig Topper | 28e3dfc | 2016-11-09 05:31:57 +0000 | [diff] [blame] | 3603 | def : Pat<(alignedstore256 (v32i8 (extract_subvector |
| 3604 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3605 | (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3606 | |
| 3607 | def : Pat<(store (v4f64 (extract_subvector |
| 3608 | (v8f64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3609 | (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3610 | def : Pat<(store (v8f32 (extract_subvector |
| 3611 | (v16f32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3612 | (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3613 | def : Pat<(store (v4i64 (extract_subvector |
| 3614 | (v8i64 VR512:$src), (iPTR 0))), addr:$dst), |
| 3615 | (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3616 | def : Pat<(store (v8i32 (extract_subvector |
| 3617 | (v16i32 VR512:$src), (iPTR 0))), addr:$dst), |
| 3618 | (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3619 | def : Pat<(store (v16i16 (extract_subvector |
| 3620 | (v32i16 VR512:$src), (iPTR 0))), addr:$dst), |
| 3621 | (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3622 | def : Pat<(store (v32i8 (extract_subvector |
| 3623 | (v64i8 VR512:$src), (iPTR 0))), addr:$dst), |
| 3624 | (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>; |
| 3625 | } |
| 3626 | |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3627 | |
| 3628 | // Move Int Doubleword to Packed Double Int |
| 3629 | // |
| 3630 | let ExeDomain = SSEPackedInt in { |
| 3631 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), |
| 3632 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3633 | [(set VR128X:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3634 | (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3635 | EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3636 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3637 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3638 | [(set VR128X:$dst, |
| 3639 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3640 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3641 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3642 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3643 | [(set VR128X:$dst, |
| 3644 | (v2i64 (scalar_to_vector GR64:$src)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3645 | IIC_SSE_MOVDQ>, EVEX, VEX_W; |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3646 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in |
| 3647 | def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), |
| 3648 | (ins i64mem:$src), |
| 3649 | "vmovq\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3650 | EVEX, VEX_W, EVEX_CD8<64, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 3651 | let isCodeGenOnly = 1 in { |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3652 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3653 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3654 | [(set FR64X:$dst, (bitconvert GR64:$src))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3655 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | 5971b54 | 2017-02-12 18:47:44 +0000 | [diff] [blame] | 3656 | def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src), |
| 3657 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3658 | [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>, |
| 3659 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>; |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3660 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3661 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3662 | [(set GR64:$dst, (bitconvert FR64X:$src))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3663 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3664 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3665 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3666 | [(store (i64 (bitconvert FR64X:$src)), addr:$dst)], |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3667 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>, |
| 3668 | EVEX_CD8<64, CD8VT1>; |
| 3669 | } |
| 3670 | } // ExeDomain = SSEPackedInt |
| 3671 | |
| 3672 | // Move Int Doubleword to Single Scalar |
| 3673 | // |
| 3674 | let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in { |
| 3675 | def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), |
| 3676 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3677 | [(set FR32X:$dst, (bitconvert GR32:$src))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3678 | IIC_SSE_MOVDQ>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3679 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3680 | def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3681 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3682 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))], |
| 3683 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
| 3684 | } // ExeDomain = SSEPackedInt, isCodeGenOnly = 1 |
| 3685 | |
| 3686 | // Move doubleword from xmm register to r/m32 |
| 3687 | // |
| 3688 | let ExeDomain = SSEPackedInt in { |
| 3689 | def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), |
| 3690 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3691 | [(set GR32:$dst, (extractelt (v4i32 VR128X:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3692 | (iPTR 0)))], IIC_SSE_MOVD_ToGP>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3693 | EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3694 | def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3695 | (ins i32mem:$dst, VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3696 | "vmovd\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3697 | [(store (i32 (extractelt (v4i32 VR128X:$src), |
| 3698 | (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>, |
| 3699 | EVEX, EVEX_CD8<32, CD8VT1>; |
| 3700 | } // ExeDomain = SSEPackedInt |
| 3701 | |
| 3702 | // Move quadword from xmm1 register to r/m64 |
| 3703 | // |
| 3704 | let ExeDomain = SSEPackedInt in { |
| 3705 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), |
| 3706 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3707 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3708 | (iPTR 0)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3709 | IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3710 | Requires<[HasAVX512, In64BitMode]>; |
| 3711 | |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3712 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in |
| 3713 | def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src), |
| 3714 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3715 | [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3716 | Requires<[HasAVX512, In64BitMode]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3717 | |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3718 | def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs), |
| 3719 | (ins i64mem:$dst, VR128X:$src), |
| 3720 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3721 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), |
| 3722 | addr:$dst)], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3723 | EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3724 | Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>; |
| 3725 | |
| 3726 | let hasSideEffects = 0 in |
| 3727 | def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3728 | (ins VR128X:$src), |
| 3729 | "vmovq.s\t{$src, $dst|$dst, $src}",[]>, |
| 3730 | EVEX, VEX_W; |
| 3731 | } // ExeDomain = SSEPackedInt |
| 3732 | |
| 3733 | // Move Scalar Single to Double Int |
| 3734 | // |
| 3735 | let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in { |
| 3736 | def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), |
| 3737 | (ins FR32X:$src), |
| 3738 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3739 | [(set GR32:$dst, (bitconvert FR32X:$src))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3740 | IIC_SSE_MOVD_ToGP>, EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3741 | def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3742 | (ins i32mem:$dst, FR32X:$src), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3743 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3744 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)], |
| 3745 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
| 3746 | } // ExeDomain = SSEPackedInt, isCodeGenOnly = 1 |
| 3747 | |
| 3748 | // Move Quadword Int to Packed Quadword Int |
| 3749 | // |
| 3750 | let ExeDomain = SSEPackedInt in { |
| 3751 | def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
| 3752 | (ins i64mem:$src), |
| 3753 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3754 | [(set VR128X:$dst, |
| 3755 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, |
| 3756 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>; |
| 3757 | } // ExeDomain = SSEPackedInt |
| 3758 | |
| 3759 | //===----------------------------------------------------------------------===// |
| 3760 | // AVX-512 MOVSS, MOVSD |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3761 | //===----------------------------------------------------------------------===// |
| 3762 | |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3763 | multiclass avx512_move_scalar<string asm, SDNode OpNode, |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3764 | X86VectorVTInfo _> { |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3765 | def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
| 3766 | (ins _.RC:$src1, _.FRC:$src2), |
| 3767 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 3768 | [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, |
| 3769 | (scalar_to_vector _.FRC:$src2))))], |
| 3770 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V; |
| 3771 | def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 3772 | (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3773 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|", |
| 3774 | "$dst {${mask}} {z}, $src1, $src2}"), |
| 3775 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 3776 | (_.VT (OpNode _.RC:$src1, |
| 3777 | (scalar_to_vector _.FRC:$src2))), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3778 | _.ImmAllZerosV)))], |
| 3779 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ; |
| 3780 | let Constraints = "$src0 = $dst" in |
| 3781 | def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 3782 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3783 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|", |
| 3784 | "$dst {${mask}}, $src1, $src2}"), |
| 3785 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 3786 | (_.VT (OpNode _.RC:$src1, |
| 3787 | (scalar_to_vector _.FRC:$src2))), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3788 | (_.VT _.RC:$src0))))], |
| 3789 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K; |
Craig Topper | e4f868e | 2016-07-29 06:06:04 +0000 | [diff] [blame] | 3790 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3791 | def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src), |
| 3792 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 3793 | [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))], |
| 3794 | _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX; |
| 3795 | let mayLoad = 1, hasSideEffects = 0 in { |
| 3796 | let Constraints = "$src0 = $dst" in |
| 3797 | def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 3798 | (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 3799 | !strconcat(asm, "\t{$src, $dst {${mask}}|", |
| 3800 | "$dst {${mask}}, $src}"), |
| 3801 | [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K; |
| 3802 | def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 3803 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 3804 | !strconcat(asm, "\t{$src, $dst {${mask}} {z}|", |
| 3805 | "$dst {${mask}} {z}, $src}"), |
| 3806 | [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ; |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3807 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3808 | def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src), |
| 3809 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 3810 | [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>, |
| 3811 | EVEX; |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3812 | let mayStore = 1, hasSideEffects = 0 in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3813 | def mrk: AVX512PI<0x11, MRMDestMem, (outs), |
| 3814 | (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src), |
| 3815 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
| 3816 | [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3817 | } |
| 3818 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3819 | defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>, |
| 3820 | VEX_LIG, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3821 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3822 | defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>, |
| 3823 | VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3824 | |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3825 | |
| 3826 | multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode, |
| 3827 | PatLeaf ZeroFP, X86VectorVTInfo _> { |
| 3828 | |
| 3829 | def : Pat<(_.VT (OpNode _.RC:$src0, |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3830 | (_.VT (scalar_to_vector |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3831 | (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3832 | (_.EltVT _.FRC:$src1), |
| 3833 | (_.EltVT _.FRC:$src2))))))), |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3834 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk) |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3835 | (COPY_TO_REGCLASS _.FRC:$src2, _.RC), |
| 3836 | (COPY_TO_REGCLASS GR32:$mask, VK1WM), |
Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 3837 | (_.VT _.RC:$src0), _.FRC:$src1), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3838 | _.RC)>; |
| 3839 | |
| 3840 | def : Pat<(_.VT (OpNode _.RC:$src0, |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3841 | (_.VT (scalar_to_vector |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3842 | (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3843 | (_.EltVT _.FRC:$src1), |
| 3844 | (_.EltVT ZeroFP))))))), |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3845 | (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz) |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3846 | (COPY_TO_REGCLASS GR32:$mask, VK1WM), |
Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 3847 | (_.VT _.RC:$src0), _.FRC:$src1), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3848 | _.RC)>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3849 | } |
| 3850 | |
| 3851 | multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _, |
| 3852 | dag Mask, RegisterClass MaskRC> { |
| 3853 | |
| 3854 | def : Pat<(masked_store addr:$dst, Mask, |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3855 | (_.info512.VT (insert_subvector undef, |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3856 | (_.info256.VT (insert_subvector undef, |
| 3857 | (_.info128.VT _.info128.RC:$src), |
Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 3858 | (iPTR 0))), |
| 3859 | (iPTR 0)))), |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3860 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3861 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3862 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3863 | |
| 3864 | } |
| 3865 | |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3866 | multiclass avx512_store_scalar_lowering_subreg<string InstrStr, |
| 3867 | AVX512VLVectorVTInfo _, |
| 3868 | dag Mask, RegisterClass MaskRC, |
| 3869 | SubRegIndex subreg> { |
| 3870 | |
| 3871 | def : Pat<(masked_store addr:$dst, Mask, |
| 3872 | (_.info512.VT (insert_subvector undef, |
| 3873 | (_.info256.VT (insert_subvector undef, |
| 3874 | (_.info128.VT _.info128.RC:$src), |
| 3875 | (iPTR 0))), |
| 3876 | (iPTR 0)))), |
| 3877 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3878 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3879 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
| 3880 | |
| 3881 | } |
| 3882 | |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3883 | multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _, |
| 3884 | dag Mask, RegisterClass MaskRC> { |
| 3885 | |
| 3886 | def : Pat<(_.info128.VT (extract_subvector |
| 3887 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3888 | (_.info512.VT (bitconvert |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3889 | (v16i32 immAllZerosV))))), |
Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 3890 | (iPTR 0))), |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3891 | (!cast<Instruction>(InstrStr#rmkz) |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3892 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3893 | addr:$srcAddr)>; |
| 3894 | |
| 3895 | def : Pat<(_.info128.VT (extract_subvector |
| 3896 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 3897 | (_.info512.VT (insert_subvector undef, |
| 3898 | (_.info256.VT (insert_subvector undef, |
| 3899 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 3900 | (iPTR 0))), |
| 3901 | (iPTR 0))))), |
| 3902 | (iPTR 0))), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3903 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3904 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3905 | addr:$srcAddr)>; |
| 3906 | |
| 3907 | } |
| 3908 | |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3909 | multiclass avx512_load_scalar_lowering_subreg<string InstrStr, |
| 3910 | AVX512VLVectorVTInfo _, |
| 3911 | dag Mask, RegisterClass MaskRC, |
| 3912 | SubRegIndex subreg> { |
| 3913 | |
| 3914 | def : Pat<(_.info128.VT (extract_subvector |
| 3915 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 3916 | (_.info512.VT (bitconvert |
| 3917 | (v16i32 immAllZerosV))))), |
| 3918 | (iPTR 0))), |
| 3919 | (!cast<Instruction>(InstrStr#rmkz) |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3920 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3921 | addr:$srcAddr)>; |
| 3922 | |
| 3923 | def : Pat<(_.info128.VT (extract_subvector |
| 3924 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 3925 | (_.info512.VT (insert_subvector undef, |
| 3926 | (_.info256.VT (insert_subvector undef, |
| 3927 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
| 3928 | (iPTR 0))), |
| 3929 | (iPTR 0))))), |
| 3930 | (iPTR 0))), |
| 3931 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3932 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3933 | addr:$srcAddr)>; |
| 3934 | |
| 3935 | } |
| 3936 | |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3937 | defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>; |
| 3938 | defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>; |
| 3939 | |
| 3940 | defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info, |
| 3941 | (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>; |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3942 | defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info, |
| 3943 | (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>; |
| 3944 | defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info, |
| 3945 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3946 | |
| 3947 | defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info, |
| 3948 | (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>; |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3949 | defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info, |
| 3950 | (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>; |
| 3951 | defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info, |
| 3952 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3953 | |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 3954 | def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3955 | (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 3956 | VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 3957 | |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 3958 | def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3959 | (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
Simon Pilgrim | 049d9c9 | 2017-03-26 12:52:28 +0000 | [diff] [blame] | 3960 | VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3961 | |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 3962 | def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask), |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3963 | (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM), |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 3964 | (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 3965 | |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3966 | let hasSideEffects = 0 in { |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3967 | def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3968 | (ins VR128X:$src1, FR32X:$src2), |
| 3969 | "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3970 | [], NoItinerary>, XS, EVEX_4V, VEX_LIG, |
| 3971 | FoldGenData<"VMOVSSZrr">; |
Igor Breger | 4424aaa | 2015-11-19 07:58:33 +0000 | [diff] [blame] | 3972 | |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3973 | let Constraints = "$src0 = $dst" in |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3974 | def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 3975 | (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3976 | VR128X:$src1, FR32X:$src2), |
| 3977 | "vmovss.s\t{$src2, $src1, $dst {${mask}}|"# |
| 3978 | "$dst {${mask}}, $src1, $src2}", |
| 3979 | [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG, |
| 3980 | FoldGenData<"VMOVSSZrrk">; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3981 | |
| 3982 | def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3983 | (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2), |
| 3984 | "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"# |
| 3985 | "$dst {${mask}} {z}, $src1, $src2}", |
| 3986 | [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG, |
| 3987 | FoldGenData<"VMOVSSZrrkz">; |
| 3988 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3989 | def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3990 | (ins VR128X:$src1, FR64X:$src2), |
| 3991 | "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3992 | [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W, |
| 3993 | FoldGenData<"VMOVSDZrr">; |
| 3994 | |
| 3995 | let Constraints = "$src0 = $dst" in |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 3996 | def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 3997 | (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3998 | VR128X:$src1, FR64X:$src2), |
| 3999 | "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"# |
| 4000 | "$dst {${mask}}, $src1, $src2}", |
| 4001 | [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 4002 | VEX_W, FoldGenData<"VMOVSDZrrk">; |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4003 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 4004 | def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 4005 | (ins f64x_info.KRCWM:$mask, VR128X:$src1, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4006 | FR64X:$src2), |
| 4007 | "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"# |
| 4008 | "$dst {${mask}} {z}, $src1, $src2}", |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame^] | 4009 | [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 4010 | VEX_W, FoldGenData<"VMOVSDZrrkz">; |
| 4011 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4012 | |
| 4013 | let Predicates = [HasAVX512] in { |
| 4014 | let AddedComplexity = 15 in { |
| 4015 | // Move scalar to XMM zero-extended, zeroing a VR128X then do a |
| 4016 | // MOVS{S,D} to the lower bits. |
| 4017 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4018 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4019 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4020 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4021 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4022 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4023 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4024 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>; |
Craig Topper | 3f8126e | 2016-08-13 05:43:20 +0000 | [diff] [blame] | 4025 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4026 | |
| 4027 | // Move low f32 and clear high bits. |
| 4028 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), |
| 4029 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4030 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4031 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 4032 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), |
| 4033 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4034 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4035 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4036 | def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))), |
| 4037 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4038 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4039 | (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>; |
| 4040 | def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))), |
| 4041 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4042 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4043 | (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4044 | |
| 4045 | let AddedComplexity = 20 in { |
| 4046 | // MOVSSrm zeros the high parts of the register; represent this |
| 4047 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 4048 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 4049 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 4050 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 4051 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 4052 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 4053 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4054 | def : Pat<(v4f32 (X86vzload addr:$src)), |
| 4055 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4056 | |
| 4057 | // MOVSDrm zeros the high parts of the register; represent this |
| 4058 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 4059 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 4060 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4061 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 4062 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4063 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 4064 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4065 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 4066 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4067 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 4068 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 4069 | |
| 4070 | // Represent the same patterns above but in the form they appear for |
| 4071 | // 256-bit types |
| 4072 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 4073 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 4074 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4075 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 4076 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 4077 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4078 | def : Pat<(v8f32 (X86vzload addr:$src)), |
| 4079 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4080 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 4081 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 4082 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 4083 | def : Pat<(v4f64 (X86vzload addr:$src)), |
| 4084 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 4085 | |
| 4086 | // Represent the same patterns above but in the form they appear for |
| 4087 | // 512-bit types |
| 4088 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 4089 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
| 4090 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| 4091 | def : Pat<(v16f32 (X86vzmovl (insert_subvector undef, |
| 4092 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 4093 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4094 | def : Pat<(v16f32 (X86vzload addr:$src)), |
| 4095 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 4096 | def : Pat<(v8f64 (X86vzmovl (insert_subvector undef, |
| 4097 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 4098 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 4099 | def : Pat<(v8f64 (X86vzload addr:$src)), |
| 4100 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4101 | } |
| 4102 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 4103 | (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4104 | (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4105 | FR32X:$src)), sub_xmm)>; |
| 4106 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 4107 | (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4108 | (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4109 | FR64X:$src)), sub_xmm)>; |
| 4110 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 4111 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 4112 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4113 | |
| 4114 | // Move low f64 and clear high bits. |
| 4115 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), |
| 4116 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4117 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4118 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4119 | def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))), |
| 4120 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4121 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4122 | (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4123 | |
| 4124 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4125 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4126 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4127 | def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 4128 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 4129 | (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4130 | |
| 4131 | // Extract and store. |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 4132 | def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4133 | addr:$dst), |
| 4134 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4135 | |
| 4136 | // Shuffle with VMOVSS |
| 4137 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 4138 | (VMOVSSZrr (v4i32 VR128X:$src1), |
| 4139 | (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>; |
| 4140 | def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 4141 | (VMOVSSZrr (v4f32 VR128X:$src1), |
| 4142 | (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>; |
| 4143 | |
| 4144 | // 256-bit variants |
| 4145 | def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 4146 | (SUBREG_TO_REG (i32 0), |
| 4147 | (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm), |
| 4148 | (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)), |
| 4149 | sub_xmm)>; |
| 4150 | def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 4151 | (SUBREG_TO_REG (i32 0), |
| 4152 | (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm), |
| 4153 | (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)), |
| 4154 | sub_xmm)>; |
| 4155 | |
| 4156 | // Shuffle with VMOVSD |
| 4157 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 4158 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4159 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 4160 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4161 | |
| 4162 | // 256-bit variants |
| 4163 | def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 4164 | (SUBREG_TO_REG (i32 0), |
| 4165 | (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm), |
| 4166 | (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)), |
| 4167 | sub_xmm)>; |
| 4168 | def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 4169 | (SUBREG_TO_REG (i32 0), |
| 4170 | (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm), |
| 4171 | (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)), |
| 4172 | sub_xmm)>; |
| 4173 | |
| 4174 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 4175 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4176 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 4177 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4178 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 4179 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4180 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 4181 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 4182 | } |
| 4183 | |
| 4184 | let AddedComplexity = 15 in |
| 4185 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), |
| 4186 | (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4187 | "vmovq\t{$src, $dst|$dst, $src}", |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4188 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4189 | (v2i64 VR128X:$src))))], |
| 4190 | IIC_SSE_MOVQ_RR>, EVEX, VEX_W; |
| 4191 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4192 | let Predicates = [HasAVX512] in { |
Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4193 | let AddedComplexity = 15 in { |
| 4194 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), |
| 4195 | (VMOVDI2PDIZrr GR32:$src)>; |
| 4196 | |
| 4197 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), |
| 4198 | (VMOV64toPQIZrr GR64:$src)>; |
| 4199 | |
| 4200 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 4201 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 4202 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
Craig Topper | f444231 | 2016-08-07 21:52:59 +0000 | [diff] [blame] | 4203 | |
| 4204 | def : Pat<(v8i64 (X86vzmovl (insert_subvector undef, |
| 4205 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 4206 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4207 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4208 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. |
| 4209 | let AddedComplexity = 20 in { |
Simon Pilgrim | a4c350f | 2017-02-17 20:43:32 +0000 | [diff] [blame] | 4210 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))), |
| 4211 | (VMOVDI2PDIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4212 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), |
| 4213 | (VMOVDI2PDIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4214 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), |
| 4215 | (VMOVDI2PDIZrm addr:$src)>; |
| 4216 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 4217 | (VMOVDI2PDIZrm addr:$src)>; |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4218 | def : Pat<(v4i32 (X86vzload addr:$src)), |
| 4219 | (VMOVDI2PDIZrm addr:$src)>; |
| 4220 | def : Pat<(v8i32 (X86vzload addr:$src)), |
| 4221 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4222 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4223 | (VMOVQI2PQIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4224 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4225 | (VMOVZPQILo2PQIZrr VR128X:$src)>; |
Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 4226 | def : Pat<(v2i64 (X86vzload addr:$src)), |
Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4227 | (VMOVQI2PQIZrm addr:$src)>; |
Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 4228 | def : Pat<(v4i64 (X86vzload addr:$src)), |
Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4229 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4230 | } |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 4231 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4232 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. |
| 4233 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 4234 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 4235 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
Craig Topper | f444231 | 2016-08-07 21:52:59 +0000 | [diff] [blame] | 4236 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 4237 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 4238 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| 4239 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4240 | // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext. |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 4241 | def : Pat<(v16i32 (X86vzload addr:$src)), |
| 4242 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4243 | def : Pat<(v8i64 (X86vzload addr:$src)), |
Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 4244 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4245 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4246 | //===----------------------------------------------------------------------===// |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4247 | // AVX-512 - Non-temporals |
| 4248 | //===----------------------------------------------------------------------===// |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4249 | let SchedRW = [WriteLoad] in { |
| 4250 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), |
| 4251 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4252 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V512, |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4253 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4254 | |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4255 | let Predicates = [HasVLX] in { |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4256 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4257 | (ins i256mem:$src), |
| 4258 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4259 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V256, |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4260 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4261 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4262 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4263 | (ins i128mem:$src), |
| 4264 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4265 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V128, |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4266 | EVEX_CD8<64, CD8VF>; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4267 | } |
Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 4268 | } |
| 4269 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4270 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4271 | PatFrag st_frag = alignednontemporalstore, |
| 4272 | InstrItinClass itin = IIC_SSE_MOVNT> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4273 | let SchedRW = [WriteStore], AddedComplexity = 400 in |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4274 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4275 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4276 | [(st_frag (_.VT _.RC:$src), addr:$dst)], |
| 4277 | _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4278 | } |
| 4279 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4280 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, |
| 4281 | AVX512VLVectorVTInfo VTInfo> { |
| 4282 | let Predicates = [HasAVX512] in |
| 4283 | defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4284 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4285 | let Predicates = [HasAVX512, HasVLX] in { |
| 4286 | defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 4287 | defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4288 | } |
| 4289 | } |
| 4290 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4291 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD; |
| 4292 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W; |
| 4293 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4294 | |
Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 4295 | let Predicates = [HasAVX512], AddedComplexity = 400 in { |
| 4296 | def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst), |
| 4297 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 4298 | def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst), |
| 4299 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 4300 | def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst), |
| 4301 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4302 | |
| 4303 | def : Pat<(v8f64 (alignednontemporalload addr:$src)), |
| 4304 | (VMOVNTDQAZrm addr:$src)>; |
| 4305 | def : Pat<(v16f32 (alignednontemporalload addr:$src)), |
| 4306 | (VMOVNTDQAZrm addr:$src)>; |
| 4307 | def : Pat<(v8i64 (alignednontemporalload addr:$src)), |
| 4308 | (VMOVNTDQAZrm addr:$src)>; |
Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 4309 | def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4310 | (VMOVNTDQAZrm addr:$src)>; |
Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 4311 | def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4312 | (VMOVNTDQAZrm addr:$src)>; |
Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 4313 | def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4314 | (VMOVNTDQAZrm addr:$src)>; |
Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 4315 | } |
| 4316 | |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4317 | let Predicates = [HasVLX], AddedComplexity = 400 in { |
| 4318 | def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst), |
| 4319 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4320 | def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst), |
| 4321 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4322 | def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst), |
| 4323 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4324 | |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4325 | def : Pat<(v4f64 (alignednontemporalload addr:$src)), |
| 4326 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4327 | def : Pat<(v8f32 (alignednontemporalload addr:$src)), |
| 4328 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4329 | def : Pat<(v4i64 (alignednontemporalload addr:$src)), |
| 4330 | (VMOVNTDQAZ256rm addr:$src)>; |
Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4331 | def : Pat<(v8i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4332 | (VMOVNTDQAZ256rm addr:$src)>; |
Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4333 | def : Pat<(v16i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4334 | (VMOVNTDQAZ256rm addr:$src)>; |
Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4335 | def : Pat<(v32i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4336 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4337 | |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4338 | def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst), |
| 4339 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 4340 | def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst), |
| 4341 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 4342 | def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst), |
| 4343 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4344 | |
| 4345 | def : Pat<(v2f64 (alignednontemporalload addr:$src)), |
| 4346 | (VMOVNTDQAZ128rm addr:$src)>; |
| 4347 | def : Pat<(v4f32 (alignednontemporalload addr:$src)), |
| 4348 | (VMOVNTDQAZ128rm addr:$src)>; |
| 4349 | def : Pat<(v2i64 (alignednontemporalload addr:$src)), |
| 4350 | (VMOVNTDQAZ128rm addr:$src)>; |
Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4351 | def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4352 | (VMOVNTDQAZ128rm addr:$src)>; |
Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4353 | def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4354 | (VMOVNTDQAZ128rm addr:$src)>; |
Craig Topper | 3563d0f | 2016-08-11 06:04:00 +0000 | [diff] [blame] | 4355 | def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))), |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4356 | (VMOVNTDQAZ128rm addr:$src)>; |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4357 | } |
| 4358 | |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4359 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4360 | // AVX-512 - Integer arithmetic |
| 4361 | // |
| 4362 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4363 | X86VectorVTInfo _, OpndItins itins, |
| 4364 | bit IsCommutable = 0> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 4365 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4366 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4367 | "$src2, $src1", "$src1, $src2", |
| 4368 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4369 | itins.rr, IsCommutable>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4370 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 4371 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4372 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4373 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4374 | "$src2, $src1", "$src1, $src2", |
| 4375 | (_.VT (OpNode _.RC:$src1, |
| 4376 | (bitconvert (_.LdFrag addr:$src2)))), |
| 4377 | itins.rm>, |
| 4378 | AVX512BIBase, EVEX_4V; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4379 | } |
| 4380 | |
| 4381 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4382 | X86VectorVTInfo _, OpndItins itins, |
| 4383 | bit IsCommutable = 0> : |
| 4384 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4385 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4386 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4387 | "${src2}"##_.BroadcastStr##", $src1", |
| 4388 | "$src1, ${src2}"##_.BroadcastStr, |
| 4389 | (_.VT (OpNode _.RC:$src1, |
| 4390 | (X86VBroadcast |
| 4391 | (_.ScalarLdFrag addr:$src2)))), |
| 4392 | itins.rm>, |
| 4393 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4394 | } |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 4395 | |
Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 4396 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4397 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 4398 | Predicate prd, bit IsCommutable = 0> { |
| 4399 | let Predicates = [prd] in |
| 4400 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 4401 | IsCommutable>, EVEX_V512; |
| 4402 | |
| 4403 | let Predicates = [prd, HasVLX] in { |
| 4404 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 4405 | IsCommutable>, EVEX_V256; |
| 4406 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 4407 | IsCommutable>, EVEX_V128; |
| 4408 | } |
| 4409 | } |
| 4410 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4411 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4412 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 4413 | Predicate prd, bit IsCommutable = 0> { |
| 4414 | let Predicates = [prd] in |
| 4415 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 4416 | IsCommutable>, EVEX_V512; |
| 4417 | |
| 4418 | let Predicates = [prd, HasVLX] in { |
| 4419 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 4420 | IsCommutable>, EVEX_V256; |
| 4421 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 4422 | IsCommutable>, EVEX_V128; |
| 4423 | } |
| 4424 | } |
| 4425 | |
| 4426 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4427 | OpndItins itins, Predicate prd, |
| 4428 | bit IsCommutable = 0> { |
| 4429 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 4430 | itins, prd, IsCommutable>, |
| 4431 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 4432 | } |
| 4433 | |
| 4434 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4435 | OpndItins itins, Predicate prd, |
| 4436 | bit IsCommutable = 0> { |
| 4437 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 4438 | itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; |
| 4439 | } |
| 4440 | |
| 4441 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4442 | OpndItins itins, Predicate prd, |
| 4443 | bit IsCommutable = 0> { |
| 4444 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 4445 | itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>; |
| 4446 | } |
| 4447 | |
| 4448 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4449 | OpndItins itins, Predicate prd, |
| 4450 | bit IsCommutable = 0> { |
| 4451 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, |
| 4452 | itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>; |
| 4453 | } |
| 4454 | |
| 4455 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 4456 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 4457 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4458 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4459 | IsCommutable>; |
| 4460 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4461 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4462 | IsCommutable>; |
| 4463 | } |
| 4464 | |
| 4465 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 4466 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 4467 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4468 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4469 | IsCommutable>; |
| 4470 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4471 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4472 | IsCommutable>; |
| 4473 | } |
| 4474 | |
| 4475 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 4476 | bits<8> opc_d, bits<8> opc_q, |
| 4477 | string OpcodeStr, SDNode OpNode, |
| 4478 | OpndItins itins, bit IsCommutable = 0> { |
| 4479 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 4480 | itins, HasAVX512, IsCommutable>, |
| 4481 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 4482 | itins, HasBWI, IsCommutable>; |
| 4483 | } |
| 4484 | |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4485 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4486 | SDNode OpNode,X86VectorVTInfo _Src, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4487 | X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct, |
| 4488 | bit IsCommutable = 0> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4489 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4490 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4491 | "$src2, $src1","$src1, $src2", |
| 4492 | (_Dst.VT (OpNode |
| 4493 | (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4494 | (_Src.VT _Src.RC:$src2))), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4495 | itins.rr, IsCommutable>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4496 | AVX512BIBase, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4497 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4498 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 4499 | "$src2, $src1", "$src1, $src2", |
| 4500 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 4501 | (bitconvert (_Src.LdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4502 | itins.rm>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4503 | AVX512BIBase, EVEX_4V; |
| 4504 | |
| 4505 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Coby Tayree | 99a6639 | 2016-11-20 17:19:55 +0000 | [diff] [blame] | 4506 | (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4507 | OpcodeStr, |
| 4508 | "${src2}"##_Brdct.BroadcastStr##", $src1", |
Coby Tayree | 99a6639 | 2016-11-20 17:19:55 +0000 | [diff] [blame] | 4509 | "$src1, ${src2}"##_Brdct.BroadcastStr, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4510 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 4511 | (_Brdct.VT (X86VBroadcast |
| 4512 | (_Brdct.ScalarLdFrag addr:$src2)))))), |
| 4513 | itins.rm>, |
| 4514 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4515 | } |
| 4516 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4517 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, |
| 4518 | SSE_INTALU_ITINS_P, 1>; |
| 4519 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, |
| 4520 | SSE_INTALU_ITINS_P, 0>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 4521 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, |
| 4522 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 4523 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, |
| 4524 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
| 4525 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4526 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 4527 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4528 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4529 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4530 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4531 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4532 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4533 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4534 | SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4535 | defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P, |
Asaf Badouh | 73f26f8 | 2015-07-05 12:23:20 +0000 | [diff] [blame] | 4536 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4537 | defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4538 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4539 | defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4540 | HasBWI, 1>, T8PD; |
Asaf Badouh | 81f03c3 | 2015-06-18 12:30:53 +0000 | [diff] [blame] | 4541 | defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4542 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 4543 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4544 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4545 | AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo, |
| 4546 | SDNode OpNode, Predicate prd, bit IsCommutable = 0> { |
| 4547 | let Predicates = [prd] in |
| 4548 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 4549 | _SrcVTInfo.info512, _DstVTInfo.info512, |
| 4550 | v8i64_info, IsCommutable>, |
| 4551 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4552 | let Predicates = [HasVLX, prd] in { |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4553 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4554 | _SrcVTInfo.info256, _DstVTInfo.info256, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4555 | v4i64x_info, IsCommutable>, |
| 4556 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4557 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4558 | _SrcVTInfo.info128, _DstVTInfo.info128, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4559 | v2i64x_info, IsCommutable>, |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4560 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4561 | } |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4562 | } |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4563 | |
| 4564 | defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4565 | avx512vl_i32_info, avx512vl_i64_info, |
| 4566 | X86pmuldq, HasAVX512, 1>,T8PD; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4567 | defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4568 | avx512vl_i32_info, avx512vl_i64_info, |
| 4569 | X86pmuludq, HasAVX512, 1>; |
| 4570 | defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P, |
| 4571 | avx512vl_i8_info, avx512vl_i8_info, |
| 4572 | X86multishift, HasVBMI, 0>, T8PD; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 4573 | |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4574 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4575 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4576 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4577 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), |
| 4578 | OpcodeStr, |
| 4579 | "${src2}"##_Src.BroadcastStr##", $src1", |
| 4580 | "$src1, ${src2}"##_Src.BroadcastStr, |
| 4581 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 4582 | (_Src.VT (X86VBroadcast |
| 4583 | (_Src.ScalarLdFrag addr:$src2))))))>, |
| 4584 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4585 | } |
| 4586 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4587 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, |
| 4588 | SDNode OpNode,X86VectorVTInfo _Src, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4589 | X86VectorVTInfo _Dst, bit IsCommutable = 0> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4590 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4591 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4592 | "$src2, $src1","$src1, $src2", |
| 4593 | (_Dst.VT (OpNode |
| 4594 | (_Src.VT _Src.RC:$src1), |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4595 | (_Src.VT _Src.RC:$src2))), |
| 4596 | NoItinerary, IsCommutable>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4597 | EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4598 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4599 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 4600 | "$src2, $src1", "$src1, $src2", |
| 4601 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 4602 | (bitconvert (_Src.LdFrag addr:$src2))))>, |
| 4603 | EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4604 | } |
| 4605 | |
| 4606 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, |
| 4607 | SDNode OpNode> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4608 | let Predicates = [HasBWI] in |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4609 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, |
| 4610 | v32i16_info>, |
| 4611 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, |
| 4612 | v32i16_info>, EVEX_V512; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4613 | let Predicates = [HasBWI, HasVLX] in { |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4614 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, |
| 4615 | v16i16x_info>, |
| 4616 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, |
| 4617 | v16i16x_info>, EVEX_V256; |
| 4618 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, |
| 4619 | v8i16x_info>, |
| 4620 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, |
| 4621 | v8i16x_info>, EVEX_V128; |
| 4622 | } |
| 4623 | } |
| 4624 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, |
| 4625 | SDNode OpNode> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4626 | let Predicates = [HasBWI] in |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4627 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, |
| 4628 | v64i8_info>, EVEX_V512; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4629 | let Predicates = [HasBWI, HasVLX] in { |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4630 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, |
| 4631 | v32i8x_info>, EVEX_V256; |
| 4632 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, |
| 4633 | v16i8x_info>, EVEX_V128; |
| 4634 | } |
| 4635 | } |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4636 | |
| 4637 | multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr, |
| 4638 | SDNode OpNode, AVX512VLVectorVTInfo _Src, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4639 | AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4640 | let Predicates = [HasBWI] in |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4641 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4642 | _Dst.info512, IsCommutable>, EVEX_V512; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4643 | let Predicates = [HasBWI, HasVLX] in { |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4644 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4645 | _Dst.info256, IsCommutable>, EVEX_V256; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4646 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4647 | _Dst.info128, IsCommutable>, EVEX_V128; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4648 | } |
| 4649 | } |
| 4650 | |
Craig Topper | b6da654 | 2016-05-01 17:38:32 +0000 | [diff] [blame] | 4651 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase; |
| 4652 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase; |
| 4653 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase; |
| 4654 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4655 | |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4656 | defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw, |
| 4657 | avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD; |
| 4658 | defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4659 | avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4660 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4661 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4662 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4663 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4664 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4665 | defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4666 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4667 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4668 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4669 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4670 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4671 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4672 | defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4673 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4674 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4675 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4676 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4677 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4678 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4679 | defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4680 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4681 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4682 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4683 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4684 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4685 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4686 | defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4687 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4688 | |
Simon Pilgrim | 47c1ff7 | 2016-10-27 17:07:40 +0000 | [diff] [blame] | 4689 | // PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 4690 | let Predicates = [HasDQI, NoVLX] in { |
| 4691 | def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 4692 | (EXTRACT_SUBREG |
| 4693 | (VPMULLQZrr |
| 4694 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 4695 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 4696 | sub_ymm)>; |
| 4697 | |
| 4698 | def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 4699 | (EXTRACT_SUBREG |
| 4700 | (VPMULLQZrr |
| 4701 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 4702 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 4703 | sub_xmm)>; |
| 4704 | } |
| 4705 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4706 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4707 | // AVX-512 Logical Instructions |
| 4708 | //===----------------------------------------------------------------------===// |
| 4709 | |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4710 | multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4711 | X86VectorVTInfo _, bit IsCommutable = 0> { |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4712 | defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4713 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4714 | "$src2, $src1", "$src1, $src2", |
| 4715 | (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)), |
| 4716 | (bitconvert (_.VT _.RC:$src2)))), |
| 4717 | (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1, |
| 4718 | _.RC:$src2)))), |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4719 | IIC_SSE_BIT_P_RR, IsCommutable>, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4720 | AVX512BIBase, EVEX_4V; |
| 4721 | |
| 4722 | defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4723 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4724 | "$src2, $src1", "$src1, $src2", |
| 4725 | (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)), |
| 4726 | (bitconvert (_.LdFrag addr:$src2)))), |
| 4727 | (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1, |
| 4728 | (bitconvert (_.LdFrag addr:$src2)))))), |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4729 | IIC_SSE_BIT_P_RM>, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4730 | AVX512BIBase, EVEX_4V; |
| 4731 | } |
| 4732 | |
| 4733 | multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4734 | X86VectorVTInfo _, bit IsCommutable = 0> : |
| 4735 | avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> { |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4736 | defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4737 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4738 | "${src2}"##_.BroadcastStr##", $src1", |
| 4739 | "$src1, ${src2}"##_.BroadcastStr, |
| 4740 | (_.i64VT (OpNode _.RC:$src1, |
| 4741 | (bitconvert |
| 4742 | (_.VT (X86VBroadcast |
| 4743 | (_.ScalarLdFrag addr:$src2)))))), |
| 4744 | (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1, |
| 4745 | (bitconvert |
| 4746 | (_.VT (X86VBroadcast |
| 4747 | (_.ScalarLdFrag addr:$src2)))))))), |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4748 | IIC_SSE_BIT_P_RM>, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4749 | AVX512BIBase, EVEX_4V, EVEX_B; |
| 4750 | } |
| 4751 | |
| 4752 | multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4753 | AVX512VLVectorVTInfo VTInfo, |
| 4754 | bit IsCommutable = 0> { |
| 4755 | let Predicates = [HasAVX512] in |
| 4756 | defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4757 | IsCommutable>, EVEX_V512; |
| 4758 | |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4759 | let Predicates = [HasAVX512, HasVLX] in { |
| 4760 | defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4761 | IsCommutable>, EVEX_V256; |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4762 | defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4763 | IsCommutable>, EVEX_V128; |
| 4764 | } |
| 4765 | } |
| 4766 | |
| 4767 | multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4768 | bit IsCommutable = 0> { |
| 4769 | defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4770 | IsCommutable>, EVEX_CD8<32, CD8VF>; |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4771 | } |
| 4772 | |
| 4773 | multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4774 | bit IsCommutable = 0> { |
| 4775 | defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4776 | IsCommutable>, |
| 4777 | VEX_W, EVEX_CD8<64, CD8VF>; |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4778 | } |
| 4779 | |
| 4780 | multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4781 | SDNode OpNode, bit IsCommutable = 0> { |
| 4782 | defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>; |
| 4783 | defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>; |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4784 | } |
| 4785 | |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4786 | defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>; |
| 4787 | defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>; |
| 4788 | defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>; |
| 4789 | defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4790 | |
| 4791 | //===----------------------------------------------------------------------===// |
| 4792 | // AVX-512 FP arithmetic |
| 4793 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4794 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 4795 | SDNode OpNode, SDNode VecNode, OpndItins itins, |
| 4796 | bit IsCommutable> { |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4797 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4798 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4799 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4800 | "$src2, $src1", "$src1, $src2", |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 4801 | (_.VT (VecNode _.RC:$src1, _.RC:$src2, |
| 4802 | (i32 FROUND_CURRENT))), |
Craig Topper | 26000f8 | 2016-07-26 08:06:14 +0000 | [diff] [blame] | 4803 | itins.rr>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4804 | |
| 4805 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 4806 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4807 | "$src2, $src1", "$src1, $src2", |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 4808 | (_.VT (VecNode _.RC:$src1, |
| 4809 | _.ScalarIntMemCPat:$src2, |
| 4810 | (i32 FROUND_CURRENT))), |
Craig Topper | 26000f8 | 2016-07-26 08:06:14 +0000 | [diff] [blame] | 4811 | itins.rm>; |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 4812 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4813 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4814 | (ins _.FRC:$src1, _.FRC:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4815 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4816 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 4817 | itins.rr> { |
| 4818 | let isCommutable = IsCommutable; |
| 4819 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4820 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4821 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4822 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4823 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 4824 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4825 | } |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4826 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4827 | } |
| 4828 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4829 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4830 | SDNode VecNode, OpndItins itins, bit IsCommutable = 0> { |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4831 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4832 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4833 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 4834 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 4835 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4836 | (i32 imm:$rc)), itins.rr, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4837 | EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4838 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4839 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4840 | SDNode OpNode, SDNode VecNode, SDNode SaeNode, |
| 4841 | OpndItins itins, bit IsCommutable> { |
| 4842 | let ExeDomain = _.ExeDomain in { |
| 4843 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4844 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4845 | "$src2, $src1", "$src1, $src2", |
| 4846 | (_.VT (VecNode _.RC:$src1, _.RC:$src2)), |
| 4847 | itins.rr>; |
| 4848 | |
| 4849 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4850 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| 4851 | "$src2, $src1", "$src1, $src2", |
| 4852 | (_.VT (VecNode _.RC:$src1, |
| 4853 | _.ScalarIntMemCPat:$src2)), |
| 4854 | itins.rm>; |
| 4855 | |
| 4856 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
| 4857 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 4858 | (ins _.FRC:$src1, _.FRC:$src2), |
| 4859 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4860 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
| 4861 | itins.rr> { |
| 4862 | let isCommutable = IsCommutable; |
| 4863 | } |
| 4864 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 4865 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 4866 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4867 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 4868 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
| 4869 | } |
| 4870 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4871 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4872 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4873 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4874 | (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4875 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4876 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4877 | } |
| 4878 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4879 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4880 | SDNode VecNode, |
| 4881 | SizeItins itins, bit IsCommutable> { |
| 4882 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 4883 | itins.s, IsCommutable>, |
| 4884 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 4885 | itins.s, IsCommutable>, |
| 4886 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 4887 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 4888 | itins.d, IsCommutable>, |
| 4889 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 4890 | itins.d, IsCommutable>, |
| 4891 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 4892 | } |
| 4893 | |
| 4894 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4895 | SDNode VecNode, SDNode SaeNode, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4896 | SizeItins itins, bit IsCommutable> { |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4897 | defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode, |
| 4898 | VecNode, SaeNode, itins.s, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4899 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4900 | defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode, |
| 4901 | VecNode, SaeNode, itins.d, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4902 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 4903 | } |
Craig Topper | 8783bbb | 2017-02-24 07:21:10 +0000 | [diff] [blame] | 4904 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>; |
| 4905 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>; |
| 4906 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>; |
| 4907 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>; |
| 4908 | defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds, |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4909 | SSE_ALU_ITINS_S, 0>; |
Craig Topper | 8783bbb | 2017-02-24 07:21:10 +0000 | [diff] [blame] | 4910 | defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds, |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4911 | SSE_ALU_ITINS_S, 0>; |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 4912 | |
| 4913 | // MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use |
| 4914 | // X86fminc and X86fmaxc instead of X86fmin and X86fmax |
| 4915 | multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr, |
| 4916 | X86VectorVTInfo _, SDNode OpNode, OpndItins itins> { |
Craig Topper | 0366933 | 2017-02-26 06:45:56 +0000 | [diff] [blame] | 4917 | let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 4918 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 4919 | (ins _.FRC:$src1, _.FRC:$src2), |
| 4920 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4921 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 4922 | itins.rr> { |
| 4923 | let isCommutable = 1; |
| 4924 | } |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 4925 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 4926 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 4927 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4928 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 4929 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
| 4930 | } |
| 4931 | } |
| 4932 | defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc, |
| 4933 | SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG, |
| 4934 | EVEX_CD8<32, CD8VT1>; |
| 4935 | |
| 4936 | defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc, |
| 4937 | SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG, |
| 4938 | EVEX_CD8<64, CD8VT1>; |
| 4939 | |
| 4940 | defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc, |
| 4941 | SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG, |
| 4942 | EVEX_CD8<32, CD8VT1>; |
| 4943 | |
| 4944 | defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc, |
| 4945 | SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG, |
| 4946 | EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4947 | |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4948 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4949 | X86VectorVTInfo _, OpndItins itins, |
| 4950 | bit IsCommutable> { |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4951 | let ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4952 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4953 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 4954 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4955 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr, |
| 4956 | IsCommutable>, EVEX_4V; |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4957 | let mayLoad = 1 in { |
| 4958 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4959 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 4960 | "$src2, $src1", "$src1, $src2", |
| 4961 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>, |
| 4962 | EVEX_4V; |
| 4963 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4964 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 4965 | "${src2}"##_.BroadcastStr##", $src1", |
| 4966 | "$src1, ${src2}"##_.BroadcastStr, |
| 4967 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 4968 | (_.ScalarLdFrag addr:$src2)))), |
| 4969 | itins.rm>, EVEX_4V, EVEX_B; |
| 4970 | } |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4971 | } |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4972 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 4973 | |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4974 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd, |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4975 | X86VectorVTInfo _> { |
| 4976 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4977 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4978 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, |
| 4979 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 4980 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, |
| 4981 | EVEX_4V, EVEX_B, EVEX_RC; |
| 4982 | } |
| 4983 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4984 | |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4985 | multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd, |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4986 | X86VectorVTInfo _> { |
| 4987 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4988 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4989 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 4990 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| 4991 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>, |
| 4992 | EVEX_4V, EVEX_B; |
| 4993 | } |
| 4994 | |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4995 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4996 | Predicate prd, SizeItins itins, |
| 4997 | bit IsCommutable = 0> { |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4998 | let Predicates = [prd] in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4999 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5000 | itins.s, IsCommutable>, EVEX_V512, PS, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5001 | EVEX_CD8<32, CD8VF>; |
| 5002 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5003 | itins.d, IsCommutable>, EVEX_V512, PD, VEX_W, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5004 | EVEX_CD8<64, CD8VF>; |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 5005 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 5006 | |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5007 | // Define only if AVX512VL feature is present. |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 5008 | let Predicates = [prd, HasVLX] in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5009 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5010 | itins.s, IsCommutable>, EVEX_V128, PS, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5011 | EVEX_CD8<32, CD8VF>; |
| 5012 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5013 | itins.s, IsCommutable>, EVEX_V256, PS, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5014 | EVEX_CD8<32, CD8VF>; |
| 5015 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5016 | itins.d, IsCommutable>, EVEX_V128, PD, VEX_W, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5017 | EVEX_CD8<64, CD8VF>; |
| 5018 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5019 | itins.d, IsCommutable>, EVEX_V256, PD, VEX_W, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 5020 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 5021 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5022 | } |
| 5023 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5024 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5025 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5026 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5027 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5028 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 5029 | } |
| 5030 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5031 | multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5032 | defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5033 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5034 | defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5035 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 5036 | } |
| 5037 | |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5038 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, |
| 5039 | SSE_ALU_ITINS_P, 1>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5040 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5041 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, |
| 5042 | SSE_MUL_ITINS_P, 1>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5043 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5044 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5045 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5046 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 5047 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5048 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, |
| 5049 | SSE_ALU_ITINS_P, 0>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5050 | avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5051 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, |
| 5052 | SSE_ALU_ITINS_P, 0>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5053 | avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>; |
Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 5054 | let isCodeGenOnly = 1 in { |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5055 | defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, |
| 5056 | SSE_ALU_ITINS_P, 1>; |
| 5057 | defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, |
| 5058 | SSE_ALU_ITINS_P, 1>; |
Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 5059 | } |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5060 | defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5061 | SSE_ALU_ITINS_P, 1>; |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5062 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5063 | SSE_ALU_ITINS_P, 0>; |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5064 | defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5065 | SSE_ALU_ITINS_P, 1>; |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 5066 | defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 5067 | SSE_ALU_ITINS_P, 1>; |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 5068 | |
Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5069 | // Patterns catch floating point selects with bitcasted integer logic ops. |
Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5070 | multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode, |
| 5071 | X86VectorVTInfo _, Predicate prd> { |
| 5072 | let Predicates = [prd] in { |
| 5073 | // Masked register-register logical operations. |
| 5074 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5075 | (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))), |
| 5076 | _.RC:$src0)), |
| 5077 | (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask, |
| 5078 | _.RC:$src1, _.RC:$src2)>; |
| 5079 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5080 | (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))), |
| 5081 | _.ImmAllZerosV)), |
| 5082 | (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1, |
| 5083 | _.RC:$src2)>; |
| 5084 | // Masked register-memory logical operations. |
| 5085 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5086 | (bitconvert (_.i64VT (OpNode _.RC:$src1, |
| 5087 | (load addr:$src2)))), |
| 5088 | _.RC:$src0)), |
| 5089 | (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask, |
| 5090 | _.RC:$src1, addr:$src2)>; |
| 5091 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5092 | (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))), |
| 5093 | _.ImmAllZerosV)), |
| 5094 | (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1, |
| 5095 | addr:$src2)>; |
| 5096 | // Register-broadcast logical operations. |
| 5097 | def : Pat<(_.i64VT (OpNode _.RC:$src1, |
| 5098 | (bitconvert (_.VT (X86VBroadcast |
| 5099 | (_.ScalarLdFrag addr:$src2)))))), |
| 5100 | (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>; |
| 5101 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5102 | (bitconvert |
| 5103 | (_.i64VT (OpNode _.RC:$src1, |
| 5104 | (bitconvert (_.VT |
| 5105 | (X86VBroadcast |
| 5106 | (_.ScalarLdFrag addr:$src2))))))), |
| 5107 | _.RC:$src0)), |
| 5108 | (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask, |
| 5109 | _.RC:$src1, addr:$src2)>; |
| 5110 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5111 | (bitconvert |
| 5112 | (_.i64VT (OpNode _.RC:$src1, |
| 5113 | (bitconvert (_.VT |
| 5114 | (X86VBroadcast |
| 5115 | (_.ScalarLdFrag addr:$src2))))))), |
| 5116 | _.ImmAllZerosV)), |
| 5117 | (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask, |
| 5118 | _.RC:$src1, addr:$src2)>; |
| 5119 | } |
Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5120 | } |
| 5121 | |
Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5122 | multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> { |
| 5123 | defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>; |
| 5124 | defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>; |
| 5125 | defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>; |
| 5126 | defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>; |
| 5127 | defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>; |
| 5128 | defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>; |
Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 5129 | } |
| 5130 | |
Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 5131 | defm : avx512_fp_logical_lowering_sizes<"VPAND", and>; |
| 5132 | defm : avx512_fp_logical_lowering_sizes<"VPOR", or>; |
| 5133 | defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>; |
| 5134 | defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>; |
| 5135 | |
Craig Topper | 2baef8f | 2016-12-18 04:17:00 +0000 | [diff] [blame] | 5136 | let Predicates = [HasVLX,HasDQI] in { |
Craig Topper | d3295c6 | 2016-12-17 19:26:00 +0000 | [diff] [blame] | 5137 | // Use packed logical operations for scalar ops. |
| 5138 | def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)), |
| 5139 | (COPY_TO_REGCLASS (VANDPDZ128rr |
| 5140 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5141 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5142 | def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)), |
| 5143 | (COPY_TO_REGCLASS (VORPDZ128rr |
| 5144 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5145 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5146 | def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)), |
| 5147 | (COPY_TO_REGCLASS (VXORPDZ128rr |
| 5148 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5149 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5150 | def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)), |
| 5151 | (COPY_TO_REGCLASS (VANDNPDZ128rr |
| 5152 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 5153 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 5154 | |
| 5155 | def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)), |
| 5156 | (COPY_TO_REGCLASS (VANDPSZ128rr |
| 5157 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5158 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5159 | def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)), |
| 5160 | (COPY_TO_REGCLASS (VORPSZ128rr |
| 5161 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5162 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5163 | def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)), |
| 5164 | (COPY_TO_REGCLASS (VXORPSZ128rr |
| 5165 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5166 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5167 | def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)), |
| 5168 | (COPY_TO_REGCLASS (VANDNPSZ128rr |
| 5169 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 5170 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 5171 | } |
| 5172 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5173 | multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5174 | X86VectorVTInfo _> { |
Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5175 | let ExeDomain = _.ExeDomain in { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5176 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5177 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5178 | "$src2, $src1", "$src1, $src2", |
| 5179 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5180 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5181 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 5182 | "$src2, $src1", "$src1, $src2", |
| 5183 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V; |
| 5184 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5185 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 5186 | "${src2}"##_.BroadcastStr##", $src1", |
| 5187 | "$src1, ${src2}"##_.BroadcastStr, |
| 5188 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 5189 | (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>, |
| 5190 | EVEX_4V, EVEX_B; |
Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5191 | } |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5192 | } |
| 5193 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5194 | multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5195 | X86VectorVTInfo _> { |
Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5196 | let ExeDomain = _.ExeDomain in { |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5197 | defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5198 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 5199 | "$src2, $src1", "$src1, $src2", |
| 5200 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5201 | defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5202 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 5203 | "$src2, $src1", "$src1, $src2", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 5204 | (OpNode _.RC:$src1, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5205 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 5206 | (i32 FROUND_CURRENT))>; |
Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 5207 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5208 | } |
| 5209 | |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 5210 | multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5211 | defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5212 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>, |
| 5213 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5214 | defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5215 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>, |
| 5216 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 5217 | defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>, |
| 5218 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5219 | EVEX_4V,EVEX_CD8<32, CD8VT1>; |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 5220 | defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>, |
| 5221 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 5222 | EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 5223 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5224 | // Define only if AVX512VL feature is present. |
| 5225 | let Predicates = [HasVLX] in { |
| 5226 | defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>, |
| 5227 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 5228 | defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>, |
| 5229 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 5230 | defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>, |
| 5231 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5232 | defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>, |
| 5233 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5234 | } |
| 5235 | } |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 5236 | defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 5237 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5238 | //===----------------------------------------------------------------------===// |
| 5239 | // AVX-512 VPTESTM instructions |
| 5240 | //===----------------------------------------------------------------------===// |
| 5241 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5242 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5243 | X86VectorVTInfo _> { |
Igor Breger | 639fde7 | 2016-03-03 14:18:38 +0000 | [diff] [blame] | 5244 | let isCommutable = 1 in |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5245 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), |
| 5246 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5247 | "$src2, $src1", "$src1, $src2", |
| 5248 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, |
| 5249 | EVEX_4V; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5250 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 5251 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5252 | "$src2, $src1", "$src1, $src2", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5253 | (OpNode (_.VT _.RC:$src1), |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5254 | (_.VT (bitconvert (_.LdFrag addr:$src2))))>, |
| 5255 | EVEX_4V, |
| 5256 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5257 | } |
| 5258 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5259 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5260 | X86VectorVTInfo _> { |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5261 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 5262 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5263 | "${src2}"##_.BroadcastStr##", $src1", |
| 5264 | "$src1, ${src2}"##_.BroadcastStr, |
| 5265 | (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast |
| 5266 | (_.ScalarLdFrag addr:$src2))))>, |
| 5267 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5268 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5269 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5270 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5271 | multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo, |
| 5272 | X86VectorVTInfo _, string Suffix> { |
| 5273 | def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))), |
| 5274 | (_.KVT (COPY_TO_REGCLASS |
| 5275 | (!cast<Instruction>(NAME # Suffix # "Zrr") |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5276 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5277 | _.RC:$src1, _.SubRegIdx), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5278 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5279 | _.RC:$src2, _.SubRegIdx)), |
| 5280 | _.KRC))>; |
| 5281 | } |
| 5282 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5283 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5284 | AVX512VLVectorVTInfo _, string Suffix> { |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5285 | let Predicates = [HasAVX512] in |
| 5286 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>, |
| 5287 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 5288 | |
| 5289 | let Predicates = [HasAVX512, HasVLX] in { |
| 5290 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>, |
| 5291 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 5292 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>, |
| 5293 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 5294 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5295 | let Predicates = [HasAVX512, NoVLX] in { |
| 5296 | defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>; |
| 5297 | defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5298 | } |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5299 | } |
| 5300 | |
| 5301 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5302 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5303 | avx512vl_i32_info, "D">; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5304 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5305 | avx512vl_i64_info, "Q">, VEX_W; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5306 | } |
| 5307 | |
| 5308 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, |
| 5309 | SDNode OpNode> { |
| 5310 | let Predicates = [HasBWI] in { |
| 5311 | defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>, |
| 5312 | EVEX_V512, VEX_W; |
| 5313 | defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>, |
| 5314 | EVEX_V512; |
| 5315 | } |
| 5316 | let Predicates = [HasVLX, HasBWI] in { |
| 5317 | |
| 5318 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>, |
| 5319 | EVEX_V256, VEX_W; |
| 5320 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>, |
| 5321 | EVEX_V128, VEX_W; |
| 5322 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>, |
| 5323 | EVEX_V256; |
| 5324 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>, |
| 5325 | EVEX_V128; |
| 5326 | } |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5327 | |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5328 | let Predicates = [HasAVX512, NoVLX] in { |
| 5329 | defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">; |
| 5330 | defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">; |
| 5331 | defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">; |
| 5332 | defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5333 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5334 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5335 | } |
| 5336 | |
| 5337 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, |
| 5338 | SDNode OpNode> : |
| 5339 | avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>, |
| 5340 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>; |
| 5341 | |
| 5342 | defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD; |
| 5343 | defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5344 | |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5345 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5346 | //===----------------------------------------------------------------------===// |
| 5347 | // AVX-512 Shift instructions |
| 5348 | //===----------------------------------------------------------------------===// |
| 5349 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5350 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5351 | let ExeDomain = _.ExeDomain in { |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5352 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5353 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5354 | "$src2, $src1", "$src1, $src2", |
| 5355 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5356 | SSE_INTSHIFT_ITINS_P.rr>; |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5357 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5358 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5359 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5360 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 5361 | (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5362 | SSE_INTSHIFT_ITINS_P.rm>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5363 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5364 | } |
| 5365 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5366 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, |
| 5367 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5368 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5369 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| 5370 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, |
| 5371 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", |
| 5372 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5373 | SSE_INTSHIFT_ITINS_P.rm>, EVEX_B; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5374 | } |
| 5375 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5376 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5377 | ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> { |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5378 | // src2 is always 128-bit |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5379 | let ExeDomain = _.ExeDomain in { |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5380 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5381 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, |
| 5382 | "$src2, $src1", "$src1, $src2", |
| 5383 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5384 | SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5385 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5386 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, |
| 5387 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5388 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5389 | SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5390 | EVEX_4V; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5391 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5392 | } |
| 5393 | |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5394 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5395 | ValueType SrcVT, PatFrag bc_frag, |
| 5396 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 5397 | let Predicates = [prd] in |
| 5398 | defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 5399 | VTInfo.info512>, EVEX_V512, |
| 5400 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; |
| 5401 | let Predicates = [prd, HasVLX] in { |
| 5402 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 5403 | VTInfo.info256>, EVEX_V256, |
| 5404 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; |
| 5405 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 5406 | VTInfo.info128>, EVEX_V128, |
| 5407 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; |
| 5408 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5409 | } |
| 5410 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5411 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, |
| 5412 | string OpcodeStr, SDNode OpNode> { |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5413 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5414 | avx512vl_i32_info, HasAVX512>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5415 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5416 | avx512vl_i64_info, HasAVX512>, VEX_W; |
| 5417 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16, |
| 5418 | avx512vl_i16_info, HasBWI>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5419 | } |
| 5420 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5421 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 5422 | string OpcodeStr, SDNode OpNode, |
| 5423 | AVX512VLVectorVTInfo VTInfo> { |
| 5424 | let Predicates = [HasAVX512] in |
| 5425 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5426 | VTInfo.info512>, |
| 5427 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 5428 | VTInfo.info512>, EVEX_V512; |
| 5429 | let Predicates = [HasAVX512, HasVLX] in { |
| 5430 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5431 | VTInfo.info256>, |
| 5432 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 5433 | VTInfo.info256>, EVEX_V256; |
| 5434 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5435 | VTInfo.info128>, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5436 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5437 | VTInfo.info128>, EVEX_V128; |
| 5438 | } |
| 5439 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5440 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5441 | multiclass avx512_shift_rmi_w<bits<8> opcw, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5442 | Format ImmFormR, Format ImmFormM, |
| 5443 | string OpcodeStr, SDNode OpNode> { |
| 5444 | let Predicates = [HasBWI] in |
| 5445 | defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5446 | v32i16_info>, EVEX_V512; |
| 5447 | let Predicates = [HasVLX, HasBWI] in { |
| 5448 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5449 | v16i16x_info>, EVEX_V256; |
| 5450 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5451 | v8i16x_info>, EVEX_V128; |
| 5452 | } |
| 5453 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5454 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5455 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, |
| 5456 | Format ImmFormR, Format ImmFormM, |
| 5457 | string OpcodeStr, SDNode OpNode> { |
| 5458 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, |
| 5459 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 5460 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, |
| 5461 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; |
| 5462 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5463 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5464 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5465 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5466 | |
| 5467 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5468 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5469 | |
Elena Demikhovsky | 1b2f2f1 | 2015-05-13 07:35:05 +0000 | [diff] [blame] | 5470 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5471 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5472 | |
Michael Zuckerman | 298a680 | 2016-01-13 12:39:33 +0000 | [diff] [blame] | 5473 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V; |
Michael Zuckerman | 2ddcbcf | 2016-01-12 21:19:17 +0000 | [diff] [blame] | 5474 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5475 | |
| 5476 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>; |
| 5477 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>; |
| 5478 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5479 | |
Simon Pilgrim | 5910ebe | 2017-02-20 12:16:38 +0000 | [diff] [blame] | 5480 | // Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX. |
| 5481 | let Predicates = [HasAVX512, NoVLX] in { |
| 5482 | def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))), |
| 5483 | (EXTRACT_SUBREG (v8i64 |
| 5484 | (VPSRAQZrr |
| 5485 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5486 | VR128X:$src2)), sub_ymm)>; |
| 5487 | |
| 5488 | def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 5489 | (EXTRACT_SUBREG (v8i64 |
| 5490 | (VPSRAQZrr |
| 5491 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5492 | VR128X:$src2)), sub_xmm)>; |
| 5493 | |
| 5494 | def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 5495 | (EXTRACT_SUBREG (v8i64 |
| 5496 | (VPSRAQZri |
| 5497 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5498 | imm:$src2)), sub_ymm)>; |
| 5499 | |
| 5500 | def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 5501 | (EXTRACT_SUBREG (v8i64 |
| 5502 | (VPSRAQZri |
| 5503 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5504 | imm:$src2)), sub_xmm)>; |
| 5505 | } |
| 5506 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5507 | //===-------------------------------------------------------------------===// |
| 5508 | // Variable Bit Shifts |
| 5509 | //===-------------------------------------------------------------------===// |
| 5510 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5511 | X86VectorVTInfo _> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5512 | let ExeDomain = _.ExeDomain in { |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5513 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5514 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5515 | "$src2, $src1", "$src1, $src2", |
| 5516 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5517 | SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5518 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5519 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5520 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5521 | (_.VT (OpNode _.RC:$src1, |
| 5522 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5523 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5524 | EVEX_CD8<_.EltSize, CD8VF>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5525 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5526 | } |
| 5527 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5528 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5529 | X86VectorVTInfo _> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5530 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5531 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5532 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5533 | "${src2}"##_.BroadcastStr##", $src1", |
| 5534 | "$src1, ${src2}"##_.BroadcastStr, |
| 5535 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 5536 | (_.ScalarLdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5537 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5538 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 5539 | } |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5540 | |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5541 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5542 | AVX512VLVectorVTInfo _> { |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5543 | let Predicates = [HasAVX512] in |
| 5544 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 5545 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 5546 | |
| 5547 | let Predicates = [HasAVX512, HasVLX] in { |
| 5548 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 5549 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 5550 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 5551 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 5552 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5553 | } |
| 5554 | |
| 5555 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, |
| 5556 | SDNode OpNode> { |
| 5557 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5558 | avx512vl_i32_info>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5559 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5560 | avx512vl_i64_info>, VEX_W; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5561 | } |
| 5562 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5563 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5564 | multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr, |
| 5565 | SDNode OpNode, list<Predicate> p> { |
| 5566 | let Predicates = p in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5567 | def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1), |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 5568 | (_.info256.VT _.info256.RC:$src2))), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5569 | (EXTRACT_SUBREG |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5570 | (!cast<Instruction>(OpcodeStr#"Zrr") |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 5571 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 5572 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 5573 | sub_ymm)>; |
| 5574 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5575 | def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1), |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 5576 | (_.info128.VT _.info128.RC:$src2))), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5577 | (EXTRACT_SUBREG |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5578 | (!cast<Instruction>(OpcodeStr#"Zrr") |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 5579 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 5580 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 5581 | sub_xmm)>; |
| 5582 | } |
| 5583 | } |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5584 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, |
| 5585 | SDNode OpNode> { |
| 5586 | let Predicates = [HasBWI] in |
| 5587 | defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>, |
| 5588 | EVEX_V512, VEX_W; |
| 5589 | let Predicates = [HasVLX, HasBWI] in { |
| 5590 | |
| 5591 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>, |
| 5592 | EVEX_V256, VEX_W; |
| 5593 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>, |
| 5594 | EVEX_V128, VEX_W; |
| 5595 | } |
| 5596 | } |
| 5597 | |
| 5598 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>, |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5599 | avx512_var_shift_w<0x12, "vpsllvw", shl>; |
Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 5600 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5601 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>, |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5602 | avx512_var_shift_w<0x11, "vpsravw", sra>; |
Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 5603 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5604 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>, |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5605 | avx512_var_shift_w<0x10, "vpsrlvw", srl>; |
| 5606 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5607 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>; |
| 5608 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5609 | |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5610 | defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>; |
| 5611 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>; |
| 5612 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>; |
| 5613 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>; |
| 5614 | |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5615 | // Special handing for handling VPSRAV intrinsics. |
| 5616 | multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _, |
| 5617 | list<Predicate> p> { |
| 5618 | let Predicates = p in { |
| 5619 | def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)), |
| 5620 | (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1, |
| 5621 | _.RC:$src2)>; |
| 5622 | def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))), |
| 5623 | (!cast<Instruction>(InstrStr#_.ZSuffix##rm) |
| 5624 | _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5625 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5626 | (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)), |
| 5627 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0, |
| 5628 | _.KRC:$mask, _.RC:$src1, _.RC:$src2)>; |
| 5629 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5630 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 5631 | _.RC:$src0)), |
| 5632 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0, |
| 5633 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5634 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5635 | (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)), |
| 5636 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask, |
| 5637 | _.RC:$src1, _.RC:$src2)>; |
| 5638 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5639 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 5640 | _.ImmAllZerosV)), |
| 5641 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask, |
| 5642 | _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5643 | } |
| 5644 | } |
| 5645 | |
| 5646 | multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _, |
| 5647 | list<Predicate> p> : |
| 5648 | avx512_var_shift_int_lowering<InstrStr, _, p> { |
| 5649 | let Predicates = p in { |
| 5650 | def : Pat<(_.VT (X86vsrav _.RC:$src1, |
| 5651 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)))), |
| 5652 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmb) |
| 5653 | _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5654 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5655 | (X86vsrav _.RC:$src1, |
| 5656 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 5657 | _.RC:$src0)), |
| 5658 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0, |
| 5659 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5660 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5661 | (X86vsrav _.RC:$src1, |
| 5662 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 5663 | _.ImmAllZerosV)), |
| 5664 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask, |
| 5665 | _.RC:$src1, addr:$src2)>; |
| 5666 | } |
| 5667 | } |
| 5668 | |
| 5669 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>; |
| 5670 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>; |
| 5671 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>; |
| 5672 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>; |
| 5673 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>; |
| 5674 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>; |
| 5675 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>; |
| 5676 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>; |
| 5677 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>; |
| 5678 | |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5679 | //===-------------------------------------------------------------------===// |
| 5680 | // 1-src variable permutation VPERMW/D/Q |
| 5681 | //===-------------------------------------------------------------------===// |
| 5682 | multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5683 | AVX512VLVectorVTInfo _> { |
| 5684 | let Predicates = [HasAVX512] in |
| 5685 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 5686 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 5687 | |
| 5688 | let Predicates = [HasAVX512, HasVLX] in |
| 5689 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 5690 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 5691 | } |
| 5692 | |
| 5693 | multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 5694 | string OpcodeStr, SDNode OpNode, |
| 5695 | AVX512VLVectorVTInfo VTInfo> { |
| 5696 | let Predicates = [HasAVX512] in |
| 5697 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5698 | VTInfo.info512>, |
| 5699 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 5700 | VTInfo.info512>, EVEX_V512; |
| 5701 | let Predicates = [HasAVX512, HasVLX] in |
| 5702 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5703 | VTInfo.info256>, |
| 5704 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 5705 | VTInfo.info256>, EVEX_V256; |
| 5706 | } |
| 5707 | |
Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 5708 | multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr, |
| 5709 | Predicate prd, SDNode OpNode, |
| 5710 | AVX512VLVectorVTInfo _> { |
| 5711 | let Predicates = [prd] in |
| 5712 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 5713 | EVEX_V512 ; |
| 5714 | let Predicates = [HasVLX, prd] in { |
| 5715 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 5716 | EVEX_V256 ; |
| 5717 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 5718 | EVEX_V128 ; |
| 5719 | } |
| 5720 | } |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5721 | |
Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 5722 | defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv, |
| 5723 | avx512vl_i16_info>, VEX_W; |
| 5724 | defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv, |
| 5725 | avx512vl_i8_info>; |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5726 | |
| 5727 | defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv, |
| 5728 | avx512vl_i32_info>; |
| 5729 | defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv, |
| 5730 | avx512vl_i64_info>, VEX_W; |
| 5731 | defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv, |
| 5732 | avx512vl_f32_info>; |
| 5733 | defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv, |
| 5734 | avx512vl_f64_info>, VEX_W; |
| 5735 | |
| 5736 | defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq", |
| 5737 | X86VPermi, avx512vl_i64_info>, |
| 5738 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| 5739 | defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd", |
| 5740 | X86VPermi, avx512vl_f64_info>, |
| 5741 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5742 | //===----------------------------------------------------------------------===// |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5743 | // AVX-512 - VPERMIL |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5744 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5745 | |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5746 | multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode, |
| 5747 | X86VectorVTInfo _, X86VectorVTInfo Ctrl> { |
| 5748 | defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst), |
| 5749 | (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr, |
| 5750 | "$src2, $src1", "$src1, $src2", |
| 5751 | (_.VT (OpNode _.RC:$src1, |
| 5752 | (Ctrl.VT Ctrl.RC:$src2)))>, |
| 5753 | T8PD, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5754 | defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 5755 | (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr, |
| 5756 | "$src2, $src1", "$src1, $src2", |
| 5757 | (_.VT (OpNode |
| 5758 | _.RC:$src1, |
| 5759 | (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>, |
| 5760 | T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 5761 | defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 5762 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5763 | "${src2}"##_.BroadcastStr##", $src1", |
| 5764 | "$src1, ${src2}"##_.BroadcastStr, |
| 5765 | (_.VT (OpNode |
| 5766 | _.RC:$src1, |
| 5767 | (Ctrl.VT (X86VBroadcast |
| 5768 | (Ctrl.ScalarLdFrag addr:$src2)))))>, |
| 5769 | T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5770 | } |
| 5771 | |
| 5772 | multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar, |
| 5773 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 5774 | let Predicates = [HasAVX512] in { |
| 5775 | defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512, |
| 5776 | Ctrl.info512>, EVEX_V512; |
| 5777 | } |
| 5778 | let Predicates = [HasAVX512, HasVLX] in { |
| 5779 | defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128, |
| 5780 | Ctrl.info128>, EVEX_V128; |
| 5781 | defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256, |
| 5782 | Ctrl.info256>, EVEX_V256; |
| 5783 | } |
| 5784 | } |
| 5785 | |
| 5786 | multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar, |
| 5787 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 5788 | |
| 5789 | defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>; |
| 5790 | defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr, |
| 5791 | X86VPermilpi, _>, |
| 5792 | EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5793 | } |
| 5794 | |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5795 | let ExeDomain = SSEPackedSingle in |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5796 | defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info, |
| 5797 | avx512vl_i32_info>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5798 | let ExeDomain = SSEPackedDouble in |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5799 | defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info, |
| 5800 | avx512vl_i64_info>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5801 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5802 | // AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW |
| 5803 | //===----------------------------------------------------------------------===// |
| 5804 | |
| 5805 | defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5806 | X86PShufd, avx512vl_i32_info>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5807 | EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>; |
| 5808 | defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw", |
Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 5809 | X86PShufhw>, EVEX, AVX512XSIi8Base; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5810 | defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw", |
Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 5811 | X86PShuflw>, EVEX, AVX512XDIi8Base; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5812 | |
Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 5813 | multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5814 | let Predicates = [HasBWI] in |
| 5815 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512; |
| 5816 | |
| 5817 | let Predicates = [HasVLX, HasBWI] in { |
| 5818 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256; |
| 5819 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128; |
| 5820 | } |
| 5821 | } |
| 5822 | |
| 5823 | defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>; |
| 5824 | |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5825 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 5826 | // Move Low to High and High to Low packed FP Instructions |
| 5827 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5828 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), |
| 5829 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5830 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5831 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))], |
| 5832 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 5833 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), |
| 5834 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5835 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5836 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))], |
| 5837 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 5838 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 5839 | let Predicates = [HasAVX512] in { |
| 5840 | // MOVLHPS patterns |
| 5841 | def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 5842 | (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>; |
| 5843 | def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 5844 | (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5845 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 5846 | // MOVHLPS patterns |
| 5847 | def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)), |
| 5848 | (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>; |
| 5849 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5850 | |
| 5851 | //===----------------------------------------------------------------------===// |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5852 | // VMOVHPS/PD VMOVLPS Instructions |
| 5853 | // All patterns was taken from SSS implementation. |
| 5854 | //===----------------------------------------------------------------------===// |
| 5855 | multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5856 | X86VectorVTInfo _> { |
Craig Topper | e70231b | 2017-02-26 06:45:54 +0000 | [diff] [blame] | 5857 | let ExeDomain = _.ExeDomain in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5858 | def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst), |
| 5859 | (ins _.RC:$src1, f64mem:$src2), |
| 5860 | !strconcat(OpcodeStr, |
| 5861 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 5862 | [(set _.RC:$dst, |
| 5863 | (OpNode _.RC:$src1, |
| 5864 | (_.VT (bitconvert |
| 5865 | (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))], |
| 5866 | IIC_SSE_MOV_LH>, EVEX_4V; |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5867 | } |
| 5868 | |
| 5869 | defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps, |
| 5870 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 5871 | defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd, |
| 5872 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 5873 | defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps, |
| 5874 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 5875 | defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd, |
| 5876 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 5877 | |
| 5878 | let Predicates = [HasAVX512] in { |
| 5879 | // VMOVHPS patterns |
| 5880 | def : Pat<(X86Movlhps VR128X:$src1, |
| 5881 | (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))), |
| 5882 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 5883 | def : Pat<(X86Movlhps VR128X:$src1, |
| 5884 | (bc_v4i32 (v2i64 (X86vzload addr:$src2)))), |
| 5885 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 5886 | // VMOVHPD patterns |
| 5887 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| 5888 | (scalar_to_vector (loadf64 addr:$src2)))), |
| 5889 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 5890 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
| 5891 | (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))), |
| 5892 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 5893 | // VMOVLPS patterns |
| 5894 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 5895 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| 5896 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 5897 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
| 5898 | // VMOVLPD patterns |
| 5899 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 5900 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 5901 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 5902 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 5903 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, |
| 5904 | (v2f64 (scalar_to_vector (loadf64 addr:$src2))))), |
| 5905 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 5906 | } |
| 5907 | |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5908 | def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs), |
| 5909 | (ins f64mem:$dst, VR128X:$src), |
| 5910 | "vmovhps\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5911 | [(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5912 | (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)), |
| 5913 | (bc_v2f64 (v4f32 VR128X:$src))), |
| 5914 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 5915 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 5916 | def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs), |
| 5917 | (ins f64mem:$dst, VR128X:$src), |
| 5918 | "vmovhpd\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5919 | [(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5920 | (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)), |
| 5921 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 5922 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 5923 | def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs), |
| 5924 | (ins f64mem:$dst, VR128X:$src), |
| 5925 | "vmovlps\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5926 | [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)), |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5927 | (iPTR 0))), addr:$dst)], |
| 5928 | IIC_SSE_MOV_LH>, |
| 5929 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 5930 | def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs), |
| 5931 | (ins f64mem:$dst, VR128X:$src), |
| 5932 | "vmovlpd\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5933 | [(store (f64 (extractelt (v2f64 VR128X:$src), |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5934 | (iPTR 0))), addr:$dst)], |
| 5935 | IIC_SSE_MOV_LH>, |
| 5936 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5937 | |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5938 | let Predicates = [HasAVX512] in { |
| 5939 | // VMOVHPD patterns |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5940 | def : Pat<(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5941 | (v2f64 (X86VPermilpi VR128X:$src, (i8 1))), |
| 5942 | (iPTR 0))), addr:$dst), |
| 5943 | (VMOVHPDZ128mr addr:$dst, VR128X:$src)>; |
| 5944 | // VMOVLPS patterns |
| 5945 | def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)), |
| 5946 | addr:$src1), |
| 5947 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| 5948 | def : Pat<(store (v4i32 (X86Movlps |
| 5949 | (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1), |
| 5950 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
| 5951 | // VMOVLPD patterns |
| 5952 | def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 5953 | addr:$src1), |
| 5954 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| 5955 | def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 5956 | addr:$src1), |
| 5957 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
| 5958 | } |
| 5959 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5960 | // FMA - Fused Multiply Operations |
| 5961 | // |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 5962 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5963 | multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5964 | X86VectorVTInfo _, string Suff> { |
| 5965 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 5966 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 5967 | (ins _.RC:$src2, _.RC:$src3), |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 5968 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5969 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>, |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 5970 | AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5971 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5972 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5973 | (ins _.RC:$src2, _.MemOp:$src3), |
| 5974 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5975 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5976 | AVX512FMA3Base; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5977 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5978 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5979 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 5980 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 5981 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 5982 | (OpNode _.RC:$src2, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5983 | _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5984 | AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5985 | } |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5986 | |
| 5987 | // Additional pattern for folding broadcast nodes in other orders. |
| 5988 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5989 | (OpNode _.RC:$src1, _.RC:$src2, |
| 5990 | (X86VBroadcast (_.ScalarLdFrag addr:$src3))), |
| 5991 | _.RC:$src1)), |
| 5992 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1, |
| 5993 | _.KRCWM:$mask, _.RC:$src2, addr:$src3)>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5994 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5995 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5996 | multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5997 | X86VectorVTInfo _, string Suff> { |
| 5998 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5999 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 6000 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6001 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6002 | (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>, |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 6003 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6004 | } |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 6005 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6006 | multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6007 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 6008 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6009 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6010 | defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 6011 | avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 6012 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6013 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6014 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6015 | defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6016 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6017 | defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6018 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6019 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6020 | } |
| 6021 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6022 | multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6023 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6024 | defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6025 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6026 | defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6027 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6028 | } |
| 6029 | |
| 6030 | defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>; |
| 6031 | defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>; |
| 6032 | defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>; |
| 6033 | defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>; |
| 6034 | defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>; |
| 6035 | defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>; |
| 6036 | |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6037 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6038 | multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6039 | X86VectorVTInfo _, string Suff> { |
| 6040 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6041 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6042 | (ins _.RC:$src2, _.RC:$src3), |
| 6043 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6044 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6045 | AVX512FMA3Base; |
| 6046 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6047 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6048 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6049 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6050 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6051 | AVX512FMA3Base; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6052 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6053 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6054 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6055 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 6056 | "$src2, ${src3}"##_.BroadcastStr, |
| 6057 | (_.VT (OpNode _.RC:$src2, |
| 6058 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6059 | _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 6060 | } |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6061 | |
| 6062 | // Additional patterns for folding broadcast nodes in other orders. |
| 6063 | def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 6064 | _.RC:$src2, _.RC:$src1)), |
| 6065 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1, |
| 6066 | _.RC:$src2, addr:$src3)>; |
| 6067 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6068 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 6069 | _.RC:$src2, _.RC:$src1), |
| 6070 | _.RC:$src1)), |
| 6071 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1, |
| 6072 | _.KRCWM:$mask, _.RC:$src2, addr:$src3)>; |
| 6073 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6074 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 6075 | _.RC:$src2, _.RC:$src1), |
| 6076 | _.ImmAllZerosV)), |
| 6077 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1, |
| 6078 | _.KRCWM:$mask, _.RC:$src2, addr:$src3)>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6079 | } |
| 6080 | |
| 6081 | multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6082 | X86VectorVTInfo _, string Suff> { |
| 6083 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6084 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6085 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6086 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 6087 | (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6088 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6089 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6090 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6091 | multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6092 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 6093 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6094 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6095 | defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 6096 | avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 6097 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6098 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6099 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6100 | defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6101 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6102 | defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6103 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6104 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6105 | } |
| 6106 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6107 | multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6108 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6109 | defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6110 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6111 | defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6112 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6113 | } |
| 6114 | |
| 6115 | defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>; |
| 6116 | defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>; |
| 6117 | defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>; |
| 6118 | defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>; |
| 6119 | defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>; |
| 6120 | defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>; |
| 6121 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6122 | multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6123 | X86VectorVTInfo _, string Suff> { |
| 6124 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6125 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6126 | (ins _.RC:$src2, _.RC:$src3), |
| 6127 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 5f2441d | 2016-08-13 06:48:39 +0000 | [diff] [blame] | 6128 | (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6129 | AVX512FMA3Base; |
| 6130 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6131 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6132 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6133 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 5f2441d | 2016-08-13 06:48:39 +0000 | [diff] [blame] | 6134 | (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6135 | AVX512FMA3Base; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6136 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6137 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6138 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6139 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 6140 | "$src2, ${src3}"##_.BroadcastStr, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6141 | (_.VT (OpNode _.RC:$src1, |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6142 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
Craig Topper | 5f2441d | 2016-08-13 06:48:39 +0000 | [diff] [blame] | 6143 | _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 6144 | } |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6145 | |
| 6146 | // Additional patterns for folding broadcast nodes in other orders. |
| 6147 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 6148 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 6149 | _.RC:$src1, _.RC:$src2), |
| 6150 | _.RC:$src1)), |
| 6151 | (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1, |
| 6152 | _.KRCWM:$mask, _.RC:$src2, addr:$src3)>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6153 | } |
| 6154 | |
| 6155 | multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6156 | X86VectorVTInfo _, string Suff> { |
| 6157 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6158 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 6159 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 6160 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6161 | (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6162 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 6163 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6164 | |
| 6165 | multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6166 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 6167 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6168 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6169 | defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 6170 | avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 6171 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6172 | } |
| 6173 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6174 | defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6175 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6176 | defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6177 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 6178 | } |
| 6179 | } |
| 6180 | |
| 6181 | multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6182 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6183 | defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6184 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6185 | defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 6186 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 6187 | } |
| 6188 | |
| 6189 | defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>; |
| 6190 | defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>; |
| 6191 | defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>; |
| 6192 | defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>; |
| 6193 | defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>; |
| 6194 | defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 6195 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6196 | // Scalar FMA |
| 6197 | let Constraints = "$src1 = $dst" in { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6198 | multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6199 | dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb, |
| 6200 | dag RHS_r, dag RHS_m > { |
| 6201 | defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6202 | (ins _.RC:$src2, _.RC:$src3), OpcodeStr, |
Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6203 | "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6204 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6205 | defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6206 | (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr, |
Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6207 | "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6208 | |
| 6209 | defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6210 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6211 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>, |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6212 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 6213 | |
Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6214 | let isCodeGenOnly = 1, isCommutable = 1 in { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6215 | def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 6216 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3), |
| 6217 | !strconcat(OpcodeStr, |
| 6218 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 6219 | [RHS_r]>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6220 | def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 6221 | (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3), |
| 6222 | !strconcat(OpcodeStr, |
| 6223 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 6224 | [RHS_m]>; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6225 | }// isCodeGenOnly = 1 |
| 6226 | } |
| 6227 | }// Constraints = "$src1 = $dst" |
| 6228 | |
| 6229 | multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6230 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1, |
| 6231 | SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> { |
Craig Topper | 2caa97c | 2017-02-25 19:36:28 +0000 | [diff] [blame] | 6232 | let ExeDomain = _.ExeDomain in { |
Craig Topper | 2dca3b2 | 2016-07-24 08:26:38 +0000 | [diff] [blame] | 6233 | defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ , |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6234 | // Operands for intrinsic are in 123 order to preserve passthu |
| 6235 | // semantics. |
| 6236 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))), |
| 6237 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6238 | _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))), |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6239 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6240 | (i32 imm:$rc))), |
| 6241 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 6242 | _.FRC:$src3))), |
| 6243 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 6244 | (_.ScalarLdFrag addr:$src3))))>; |
| 6245 | |
Craig Topper | 2dca3b2 | 2016-07-24 08:26:38 +0000 | [diff] [blame] | 6246 | defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ , |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6247 | (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))), |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6248 | (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3, |
Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 6249 | _.RC:$src1, (i32 FROUND_CURRENT))), |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6250 | (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6251 | (i32 imm:$rc))), |
| 6252 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3, |
| 6253 | _.FRC:$src1))), |
| 6254 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, |
| 6255 | (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>; |
| 6256 | |
Craig Topper | 2dca3b2 | 2016-07-24 08:26:38 +0000 | [diff] [blame] | 6257 | defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ , |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6258 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))), |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 6259 | (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3, |
Michael Zuckerman | 7d73360 | 2016-02-04 14:41:08 +0000 | [diff] [blame] | 6260 | _.RC:$src2, (i32 FROUND_CURRENT))), |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6261 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6262 | (i32 imm:$rc))), |
| 6263 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3, |
| 6264 | _.FRC:$src2))), |
| 6265 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, |
| 6266 | (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>; |
Craig Topper | 2caa97c | 2017-02-25 19:36:28 +0000 | [diff] [blame] | 6267 | } |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6268 | } |
| 6269 | |
| 6270 | multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6271 | string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1, |
| 6272 | SDNode OpNodeRnds3> { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6273 | let Predicates = [HasAVX512] in { |
| 6274 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6275 | OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">, |
| 6276 | EVEX_CD8<32, CD8VT1>, VEX_LIG; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6277 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6278 | OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">, |
| 6279 | EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6280 | } |
| 6281 | } |
| 6282 | |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6283 | defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1, |
| 6284 | X86FmaddRnds3>; |
| 6285 | defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1, |
| 6286 | X86FmsubRnds3>; |
| 6287 | defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, |
| 6288 | X86FnmaddRnds1, X86FnmaddRnds3>; |
| 6289 | defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, |
| 6290 | X86FnmsubRnds1, X86FnmsubRnds3>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6291 | |
| 6292 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6293 | // AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA |
| 6294 | //===----------------------------------------------------------------------===// |
| 6295 | let Constraints = "$src1 = $dst" in { |
| 6296 | multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6297 | X86VectorVTInfo _> { |
Craig Topper | 6bf9b80 | 2017-02-26 06:45:45 +0000 | [diff] [blame] | 6298 | let ExeDomain = _.ExeDomain in { |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6299 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6300 | (ins _.RC:$src2, _.RC:$src3), |
| 6301 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 6302 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, |
| 6303 | AVX512FMA3Base; |
| 6304 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6305 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6306 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6307 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 6308 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>, |
| 6309 | AVX512FMA3Base; |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6310 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6311 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6312 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6313 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 6314 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| 6315 | (OpNode _.RC:$src1, |
| 6316 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>, |
| 6317 | AVX512FMA3Base, EVEX_B; |
Craig Topper | 6bf9b80 | 2017-02-26 06:45:45 +0000 | [diff] [blame] | 6318 | } |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6319 | } |
| 6320 | } // Constraints = "$src1 = $dst" |
| 6321 | |
| 6322 | multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6323 | AVX512VLVectorVTInfo _> { |
| 6324 | let Predicates = [HasIFMA] in { |
| 6325 | defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 6326 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| 6327 | } |
| 6328 | let Predicates = [HasVLX, HasIFMA] in { |
| 6329 | defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 6330 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 6331 | defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 6332 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 6333 | } |
| 6334 | } |
| 6335 | |
| 6336 | defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l, |
| 6337 | avx512vl_i64_info>, VEX_W; |
| 6338 | defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h, |
| 6339 | avx512vl_i64_info>, VEX_W; |
| 6340 | |
| 6341 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6342 | // AVX-512 Scalar convert from sign integer to float/double |
| 6343 | //===----------------------------------------------------------------------===// |
| 6344 | |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6345 | multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| 6346 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 6347 | PatFrag ld_frag, string asm> { |
| 6348 | let hasSideEffects = 0 in { |
| 6349 | def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst), |
| 6350 | (ins DstVT.FRC:$src1, SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6351 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6352 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6353 | let mayLoad = 1 in |
| 6354 | def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst), |
| 6355 | (ins DstVT.FRC:$src1, x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6356 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6357 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6358 | } // hasSideEffects = 0 |
| 6359 | let isCodeGenOnly = 1 in { |
| 6360 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 6361 | (ins DstVT.RC:$src1, SrcRC:$src2), |
| 6362 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 6363 | [(set DstVT.RC:$dst, |
| 6364 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 6365 | SrcRC:$src2, |
| 6366 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 6367 | |
| 6368 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), |
| 6369 | (ins DstVT.RC:$src1, x86memop:$src2), |
| 6370 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 6371 | [(set DstVT.RC:$dst, |
| 6372 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 6373 | (ld_frag addr:$src2), |
| 6374 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 6375 | }//isCodeGenOnly = 1 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6376 | } |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 6377 | |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6378 | multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6379 | X86VectorVTInfo DstVT, string asm> { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6380 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 6381 | (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc), |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6382 | !strconcat(asm, |
| 6383 | "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"), |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6384 | [(set DstVT.RC:$dst, |
| 6385 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 6386 | SrcRC:$src2, |
| 6387 | (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC; |
| 6388 | } |
| 6389 | |
| 6390 | multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6391 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 6392 | PatFrag ld_frag, string asm> { |
| 6393 | defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>, |
| 6394 | avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>, |
| 6395 | VEX_LIG; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6396 | } |
| 6397 | |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 6398 | let Predicates = [HasAVX512] in { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6399 | defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6400 | v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">, |
| 6401 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6402 | defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6403 | v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">, |
| 6404 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6405 | defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6406 | v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">, |
| 6407 | XD, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6408 | defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6409 | v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">, |
| 6410 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6411 | |
Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 6412 | def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 6413 | (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 6414 | def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 6415 | (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 6416 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6417 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), |
| 6418 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 6419 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6420 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6421 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), |
| 6422 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 6423 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6424 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6425 | |
| 6426 | def : Pat<(f32 (sint_to_fp GR32:$src)), |
| 6427 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 6428 | def : Pat<(f32 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6429 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6430 | def : Pat<(f64 (sint_to_fp GR32:$src)), |
| 6431 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 6432 | def : Pat<(f64 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6433 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| 6434 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6435 | defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6436 | v4f32x_info, i32mem, loadi32, |
| 6437 | "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6438 | defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6439 | v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">, |
| 6440 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6441 | defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6442 | i32mem, loadi32, "cvtusi2sd{l}">, |
| 6443 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6444 | defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6445 | v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">, |
| 6446 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6447 | |
Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 6448 | def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 6449 | (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 6450 | def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 6451 | (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 6452 | |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6453 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), |
| 6454 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 6455 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), |
| 6456 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 6457 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), |
| 6458 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 6459 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), |
| 6460 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 6461 | |
| 6462 | def : Pat<(f32 (uint_to_fp GR32:$src)), |
| 6463 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 6464 | def : Pat<(f32 (uint_to_fp GR64:$src)), |
| 6465 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| 6466 | def : Pat<(f64 (uint_to_fp GR32:$src)), |
| 6467 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 6468 | def : Pat<(f64 (uint_to_fp GR64:$src)), |
| 6469 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 6470 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6471 | |
| 6472 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6473 | // AVX-512 Scalar convert from float/double to integer |
| 6474 | //===----------------------------------------------------------------------===// |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6475 | multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT , |
| 6476 | X86VectorVTInfo DstVT, SDNode OpNode, string asm> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6477 | let Predicates = [HasAVX512] in { |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6478 | def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6479 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6480 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>, |
| 6481 | EVEX, VEX_LIG; |
| 6482 | def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc), |
| 6483 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6484 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6485 | EVEX, VEX_LIG, EVEX_B, EVEX_RC; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6486 | def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src), |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6487 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6488 | [(set DstVT.RC:$dst, (OpNode |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6489 | (SrcVT.VT SrcVT.ScalarIntMemCPat:$src), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6490 | (i32 FROUND_CURRENT)))]>, |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6491 | EVEX, VEX_LIG; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6492 | } // Predicates = [HasAVX512] |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6493 | } |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6494 | |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6495 | // Convert float/double to signed/unsigned int 32/64 |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6496 | defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6497 | X86cvts2si, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6498 | XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6499 | defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6500 | X86cvts2si, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6501 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6502 | defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6503 | X86cvts2usi, "cvtss2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6504 | XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6505 | defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6506 | X86cvts2usi, "cvtss2usi">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6507 | EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6508 | defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6509 | X86cvts2si, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6510 | XD, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6511 | defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6512 | X86cvts2si, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6513 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6514 | defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6515 | X86cvts2usi, "cvtsd2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6516 | XD, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6517 | defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6518 | X86cvts2usi, "cvtsd2usi">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6519 | EVEX_CD8<64, CD8VT1>; |
| 6520 | |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6521 | // The SSE version of these instructions are disabled for AVX512. |
| 6522 | // Therefore, the SSE intrinsics are mapped to the AVX512 instructions. |
| 6523 | let Predicates = [HasAVX512] in { |
| 6524 | def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6525 | (VCVTSS2SIZrr VR128X:$src)>; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6526 | def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)), |
| 6527 | (VCVTSS2SIZrm sse_load_f32:$src)>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6528 | def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6529 | (VCVTSS2SI64Zrr VR128X:$src)>; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6530 | def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)), |
| 6531 | (VCVTSS2SI64Zrm sse_load_f32:$src)>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6532 | def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6533 | (VCVTSD2SIZrr VR128X:$src)>; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6534 | def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)), |
| 6535 | (VCVTSD2SIZrm sse_load_f64:$src)>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6536 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6537 | (VCVTSD2SI64Zrr VR128X:$src)>; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6538 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)), |
| 6539 | (VCVTSD2SI64Zrm sse_load_f64:$src)>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6540 | } // HasAVX512 |
| 6541 | |
Craig Topper | ac941b9 | 2016-09-25 16:33:53 +0000 | [diff] [blame] | 6542 | let Predicates = [HasAVX512] in { |
| 6543 | def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2), |
| 6544 | (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>; |
| 6545 | def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)), |
| 6546 | (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>; |
| 6547 | def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2), |
| 6548 | (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>; |
| 6549 | def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)), |
| 6550 | (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>; |
| 6551 | def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2), |
| 6552 | (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>; |
| 6553 | def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)), |
| 6554 | (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 6555 | def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2), |
| 6556 | (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>; |
| 6557 | def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)), |
| 6558 | (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 6559 | def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2), |
| 6560 | (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>; |
| 6561 | def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)), |
| 6562 | (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 6563 | } // Predicates = [HasAVX512] |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6564 | |
Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 6565 | // Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang |
| 6566 | // which produce unnecessary vmovs{s,d} instructions |
| 6567 | let Predicates = [HasAVX512] in { |
| 6568 | def : Pat<(v4f32 (X86Movss |
| 6569 | (v4f32 VR128X:$dst), |
| 6570 | (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))), |
| 6571 | (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>; |
| 6572 | |
| 6573 | def : Pat<(v4f32 (X86Movss |
| 6574 | (v4f32 VR128X:$dst), |
| 6575 | (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))), |
| 6576 | (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>; |
| 6577 | |
| 6578 | def : Pat<(v2f64 (X86Movsd |
| 6579 | (v2f64 VR128X:$dst), |
| 6580 | (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))), |
| 6581 | (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>; |
| 6582 | |
| 6583 | def : Pat<(v2f64 (X86Movsd |
| 6584 | (v2f64 VR128X:$dst), |
| 6585 | (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))), |
| 6586 | (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>; |
| 6587 | } // Predicates = [HasAVX512] |
| 6588 | |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6589 | // Convert float/double to signed/unsigned int 32/64 with truncation |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6590 | multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC, |
| 6591 | X86VectorVTInfo _DstRC, SDNode OpNode, |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6592 | SDNode OpNodeRnd, string aliasStr>{ |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6593 | let Predicates = [HasAVX512] in { |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6594 | def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6595 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 6596 | [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX; |
Craig Topper | 0e47395 | 2016-09-07 04:46:15 +0000 | [diff] [blame] | 6597 | let hasSideEffects = 0 in |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6598 | def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6599 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 6600 | []>, EVEX, EVEX_B; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6601 | def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6602 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6603 | [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6604 | EVEX; |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 6605 | |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6606 | def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
| 6607 | (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>; |
| 6608 | def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}", |
| 6609 | (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>; |
| 6610 | def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 6611 | (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst, |
| 6612 | _SrcRC.ScalarMemOp:$src), 0>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6613 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6614 | let isCodeGenOnly = 1 in { |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6615 | def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 6616 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 6617 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
| 6618 | (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG; |
| 6619 | def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 6620 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 6621 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
| 6622 | (i32 FROUND_NO_EXC)))]>, |
| 6623 | EVEX,VEX_LIG , EVEX_B; |
| 6624 | let mayLoad = 1, hasSideEffects = 0 in |
| 6625 | def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6626 | (ins _SrcRC.IntScalarMemOp:$src), |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6627 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 6628 | []>, EVEX, VEX_LIG; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6629 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6630 | } // isCodeGenOnly = 1 |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6631 | } //HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6632 | } |
| 6633 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6634 | |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6635 | defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info, |
| 6636 | fp_to_sint, X86cvtts2IntRnd, "{l}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6637 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6638 | defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info, |
| 6639 | fp_to_sint, X86cvtts2IntRnd, "{q}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6640 | VEX_W, XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6641 | defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info, |
| 6642 | fp_to_sint, X86cvtts2IntRnd, "{l}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6643 | XD, EVEX_CD8<64, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6644 | defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info, |
| 6645 | fp_to_sint, X86cvtts2IntRnd, "{q}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6646 | VEX_W, XD, EVEX_CD8<64, CD8VT1>; |
| 6647 | |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6648 | defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info, |
| 6649 | fp_to_uint, X86cvtts2UIntRnd, "{l}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6650 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6651 | defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info, |
| 6652 | fp_to_uint, X86cvtts2UIntRnd, "{q}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6653 | XS,VEX_W, EVEX_CD8<32, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6654 | defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info, |
| 6655 | fp_to_uint, X86cvtts2UIntRnd, "{l}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6656 | XD, EVEX_CD8<64, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6657 | defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info, |
| 6658 | fp_to_uint, X86cvtts2UIntRnd, "{q}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6659 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6660 | let Predicates = [HasAVX512] in { |
| 6661 | def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6662 | (VCVTTSS2SIZrr_Int VR128X:$src)>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6663 | def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)), |
| 6664 | (VCVTTSS2SIZrm_Int ssmem:$src)>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6665 | def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6666 | (VCVTTSS2SI64Zrr_Int VR128X:$src)>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6667 | def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)), |
| 6668 | (VCVTTSS2SI64Zrm_Int ssmem:$src)>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6669 | def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6670 | (VCVTTSD2SIZrr_Int VR128X:$src)>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6671 | def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)), |
| 6672 | (VCVTTSD2SIZrm_Int sdmem:$src)>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6673 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6674 | (VCVTTSD2SI64Zrr_Int VR128X:$src)>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6675 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)), |
| 6676 | (VCVTTSD2SI64Zrm_Int sdmem:$src)>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 6677 | } // HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6678 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6679 | // AVX-512 Convert form float to double and back |
| 6680 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6681 | multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6682 | X86VectorVTInfo _Src, SDNode OpNode> { |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6683 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6684 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6685 | "$src2, $src1", "$src1, $src2", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6686 | (_.VT (OpNode (_.VT _.RC:$src1), |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6687 | (_Src.VT _Src.RC:$src2), |
| 6688 | (i32 FROUND_CURRENT)))>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6689 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6690 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | 08b413a | 2017-03-13 05:14:44 +0000 | [diff] [blame] | 6691 | (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6692 | "$src2, $src1", "$src1, $src2", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6693 | (_.VT (OpNode (_.VT _.RC:$src1), |
Craig Topper | 08b413a | 2017-03-13 05:14:44 +0000 | [diff] [blame] | 6694 | (_Src.VT _Src.ScalarIntMemCPat:$src2), |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6695 | (i32 FROUND_CURRENT)))>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6696 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6697 | |
Craig Topper | d2011e3 | 2017-02-25 18:43:42 +0000 | [diff] [blame] | 6698 | let isCodeGenOnly = 1, hasSideEffects = 0 in { |
| 6699 | def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 6700 | (ins _.FRC:$src1, _Src.FRC:$src2), |
| 6701 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 6702 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
| 6703 | let mayLoad = 1 in |
| 6704 | def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 6705 | (ins _.FRC:$src1, _Src.ScalarMemOp:$src2), |
| 6706 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 6707 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; |
| 6708 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6709 | } |
| 6710 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6711 | // Scalar Coversion with SAE - suppress all exceptions |
| 6712 | multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6713 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6714 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6715 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6716 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6717 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6718 | (_Src.VT _Src.RC:$src2), |
| 6719 | (i32 FROUND_NO_EXC)))>, |
| 6720 | EVEX_4V, VEX_LIG, EVEX_B; |
| 6721 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6722 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6723 | // Scalar Conversion with rounding control (RC) |
| 6724 | multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6725 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6726 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6727 | (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6728 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6729 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6730 | (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>, |
| 6731 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>, |
| 6732 | EVEX_B, EVEX_RC; |
| 6733 | } |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6734 | multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6735 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6736 | X86VectorVTInfo _dst> { |
| 6737 | let Predicates = [HasAVX512] in { |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6738 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6739 | avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src, |
Michael Zuckerman | 4b88a77 | 2016-12-18 14:29:00 +0000 | [diff] [blame] | 6740 | OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6741 | } |
| 6742 | } |
| 6743 | |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6744 | multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6745 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6746 | X86VectorVTInfo _dst> { |
| 6747 | let Predicates = [HasAVX512] in { |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6748 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6749 | avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
Michael Zuckerman | 4b88a77 | 2016-12-18 14:29:00 +0000 | [diff] [blame] | 6750 | EVEX_CD8<32, CD8VT1>, XS; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6751 | } |
| 6752 | } |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6753 | defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6754 | X86froundRnd, f64x_info, f32x_info>; |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6755 | defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6756 | X86fpextRnd,f32x_info, f64x_info >; |
| 6757 | |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6758 | def : Pat<(f64 (fpextend FR32X:$src)), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6759 | (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6760 | Requires<[HasAVX512]>; |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6761 | def : Pat<(f64 (fpextend (loadf32 addr:$src))), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6762 | (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6763 | Requires<[HasAVX512]>; |
| 6764 | |
| 6765 | def : Pat<(f64 (extloadf32 addr:$src)), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6766 | (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6767 | Requires<[HasAVX512, OptForSize]>; |
| 6768 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6769 | def : Pat<(f64 (extloadf32 addr:$src)), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6770 | (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6771 | Requires<[HasAVX512, OptForSpeed]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6772 | |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6773 | def : Pat<(f32 (fpround FR64X:$src)), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6774 | (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6775 | Requires<[HasAVX512]>; |
Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 6776 | |
| 6777 | def : Pat<(v4f32 (X86Movss |
| 6778 | (v4f32 VR128X:$dst), |
| 6779 | (v4f32 (scalar_to_vector |
| 6780 | (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6781 | (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>, |
Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 6782 | Requires<[HasAVX512]>; |
| 6783 | |
| 6784 | def : Pat<(v2f64 (X86Movsd |
| 6785 | (v2f64 VR128X:$dst), |
| 6786 | (v2f64 (scalar_to_vector |
| 6787 | (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6788 | (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>, |
Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 6789 | Requires<[HasAVX512]>; |
| 6790 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6791 | //===----------------------------------------------------------------------===// |
| 6792 | // AVX-512 Vector convert from signed/unsigned integer to float/double |
| 6793 | // and from float/double to signed/unsigned integer |
| 6794 | //===----------------------------------------------------------------------===// |
| 6795 | |
| 6796 | multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6797 | X86VectorVTInfo _Src, SDNode OpNode, |
| 6798 | string Broadcast = _.BroadcastStr, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6799 | string Alias = "", X86MemOperand MemOp = _Src.MemOp> { |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6800 | |
| 6801 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6802 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", |
| 6803 | (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX; |
| 6804 | |
| 6805 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6806 | (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src", |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6807 | (_.VT (OpNode (_Src.VT |
| 6808 | (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX; |
| 6809 | |
| 6810 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 6811 | (ins _Src.ScalarMemOp:$src), OpcodeStr, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6812 | "${src}"##Broadcast, "${src}"##Broadcast, |
| 6813 | (_.VT (OpNode (_Src.VT |
| 6814 | (X86VBroadcast (_Src.ScalarLdFrag addr:$src))) |
| 6815 | ))>, EVEX, EVEX_B; |
| 6816 | } |
| 6817 | // Coversion with SAE - suppress all exceptions |
| 6818 | multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6819 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 6820 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6821 | (ins _Src.RC:$src), OpcodeStr, |
| 6822 | "{sae}, $src", "$src, {sae}", |
| 6823 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), |
| 6824 | (i32 FROUND_NO_EXC)))>, |
| 6825 | EVEX, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6826 | } |
| 6827 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6828 | // Conversion with rounding control (RC) |
| 6829 | multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6830 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 6831 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6832 | (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr, |
| 6833 | "$rc, $src", "$src, $rc", |
| 6834 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>, |
| 6835 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 6836 | } |
| 6837 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6838 | // Extend Float to Double |
| 6839 | multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> { |
| 6840 | let Predicates = [HasAVX512] in { |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6841 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6842 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info, |
| 6843 | X86vfpextRnd>, EVEX_V512; |
| 6844 | } |
| 6845 | let Predicates = [HasVLX] in { |
| 6846 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6847 | X86vfpext, "{1to2}", "", f64mem>, EVEX_V128; |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6848 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6849 | EVEX_V256; |
| 6850 | } |
| 6851 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6852 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6853 | // Truncate Double to Float |
| 6854 | multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> { |
| 6855 | let Predicates = [HasAVX512] in { |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6856 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6857 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info, |
| 6858 | X86vfproundRnd>, EVEX_V512; |
| 6859 | } |
| 6860 | let Predicates = [HasVLX] in { |
| 6861 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info, |
| 6862 | X86vfpround, "{1to2}", "{x}">, EVEX_V128; |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6863 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6864 | "{1to4}", "{y}">, EVEX_V256; |
Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 6865 | |
| 6866 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6867 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 6868 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6869 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>; |
| 6870 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6871 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 6872 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6873 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6874 | } |
| 6875 | } |
| 6876 | |
| 6877 | defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">, |
| 6878 | VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 6879 | defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">, |
| 6880 | PS, EVEX_CD8<32, CD8VH>; |
| 6881 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6882 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 6883 | (VCVTPS2PDZrm addr:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6884 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6885 | let Predicates = [HasVLX] in { |
Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 6886 | let AddedComplexity = 15 in |
| 6887 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 6888 | (v4f32 (X86vfpround (v2f64 VR128X:$src)))))), |
| 6889 | (VCVTPD2PSZ128rr VR128X:$src)>; |
Craig Topper | 5471fc2 | 2016-11-06 04:12:52 +0000 | [diff] [blame] | 6890 | def : Pat<(v2f64 (extloadv2f32 addr:$src)), |
| 6891 | (VCVTPS2PDZ128rm addr:$src)>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6892 | def : Pat<(v4f64 (extloadv4f32 addr:$src)), |
| 6893 | (VCVTPS2PDZ256rm addr:$src)>; |
| 6894 | } |
Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 6895 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6896 | // Convert Signed/Unsigned Doubleword to Double |
| 6897 | multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6898 | SDNode OpNode128> { |
| 6899 | // No rounding in this op |
| 6900 | let Predicates = [HasAVX512] in |
| 6901 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>, |
| 6902 | EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6903 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6904 | let Predicates = [HasVLX] in { |
| 6905 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6906 | OpNode128, "{1to2}", "", i64mem>, EVEX_V128; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6907 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>, |
| 6908 | EVEX_V256; |
| 6909 | } |
| 6910 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6911 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6912 | // Convert Signed/Unsigned Doubleword to Float |
| 6913 | multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6914 | SDNode OpNodeRnd> { |
| 6915 | let Predicates = [HasAVX512] in |
| 6916 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>, |
| 6917 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info, |
| 6918 | OpNodeRnd>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6919 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6920 | let Predicates = [HasVLX] in { |
| 6921 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>, |
| 6922 | EVEX_V128; |
| 6923 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>, |
| 6924 | EVEX_V256; |
| 6925 | } |
| 6926 | } |
| 6927 | |
| 6928 | // Convert Float to Signed/Unsigned Doubleword with truncation |
| 6929 | multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, |
| 6930 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6931 | let Predicates = [HasAVX512] in { |
| 6932 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 6933 | avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 6934 | OpNodeRnd>, EVEX_V512; |
| 6935 | } |
| 6936 | let Predicates = [HasVLX] in { |
| 6937 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 6938 | EVEX_V128; |
| 6939 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 6940 | EVEX_V256; |
| 6941 | } |
| 6942 | } |
| 6943 | |
| 6944 | // Convert Float to Signed/Unsigned Doubleword |
| 6945 | multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, |
| 6946 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6947 | let Predicates = [HasAVX512] in { |
| 6948 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 6949 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 6950 | OpNodeRnd>, EVEX_V512; |
| 6951 | } |
| 6952 | let Predicates = [HasVLX] in { |
| 6953 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 6954 | EVEX_V128; |
| 6955 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 6956 | EVEX_V256; |
| 6957 | } |
| 6958 | } |
| 6959 | |
| 6960 | // Convert Double to Signed/Unsigned Doubleword with truncation |
Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 6961 | multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6962 | SDNode OpNode128, SDNode OpNodeRnd> { |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6963 | let Predicates = [HasAVX512] in { |
| 6964 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 6965 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 6966 | OpNodeRnd>, EVEX_V512; |
| 6967 | } |
| 6968 | let Predicates = [HasVLX] in { |
| 6969 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 6970 | // memory forms of these instructions in Asm Parser. They have the same |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6971 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 6972 | // due to the same reason. |
Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 6973 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, |
| 6974 | OpNode128, "{1to2}", "{x}">, EVEX_V128; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6975 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 6976 | "{1to4}", "{y}">, EVEX_V256; |
Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 6977 | |
| 6978 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6979 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 6980 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6981 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>; |
| 6982 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6983 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 6984 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6985 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6986 | } |
| 6987 | } |
| 6988 | |
| 6989 | // Convert Double to Signed/Unsigned Doubleword |
| 6990 | multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, |
| 6991 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6992 | let Predicates = [HasAVX512] in { |
| 6993 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 6994 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 6995 | OpNodeRnd>, EVEX_V512; |
| 6996 | } |
| 6997 | let Predicates = [HasVLX] in { |
| 6998 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 6999 | // memory forms of these instructions in Asm Parcer. They have the same |
| 7000 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 7001 | // due to the same reason. |
| 7002 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 7003 | "{1to2}", "{x}">, EVEX_V128; |
| 7004 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 7005 | "{1to4}", "{y}">, EVEX_V256; |
Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7006 | |
| 7007 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7008 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7009 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7010 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>; |
| 7011 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7012 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7013 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7014 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7015 | } |
| 7016 | } |
| 7017 | |
| 7018 | // Convert Double to Signed/Unsigned Quardword |
| 7019 | multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, |
| 7020 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7021 | let Predicates = [HasDQI] in { |
| 7022 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 7023 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 7024 | OpNodeRnd>, EVEX_V512; |
| 7025 | } |
| 7026 | let Predicates = [HasDQI, HasVLX] in { |
| 7027 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 7028 | EVEX_V128; |
| 7029 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 7030 | EVEX_V256; |
| 7031 | } |
| 7032 | } |
| 7033 | |
| 7034 | // Convert Double to Signed/Unsigned Quardword with truncation |
| 7035 | multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, |
| 7036 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7037 | let Predicates = [HasDQI] in { |
| 7038 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 7039 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 7040 | OpNodeRnd>, EVEX_V512; |
| 7041 | } |
| 7042 | let Predicates = [HasDQI, HasVLX] in { |
| 7043 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 7044 | EVEX_V128; |
| 7045 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 7046 | EVEX_V256; |
| 7047 | } |
| 7048 | } |
| 7049 | |
| 7050 | // Convert Signed/Unsigned Quardword to Double |
| 7051 | multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, |
| 7052 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7053 | let Predicates = [HasDQI] in { |
| 7054 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>, |
| 7055 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info, |
| 7056 | OpNodeRnd>, EVEX_V512; |
| 7057 | } |
| 7058 | let Predicates = [HasDQI, HasVLX] in { |
| 7059 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>, |
| 7060 | EVEX_V128; |
| 7061 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>, |
| 7062 | EVEX_V256; |
| 7063 | } |
| 7064 | } |
| 7065 | |
| 7066 | // Convert Float to Signed/Unsigned Quardword |
| 7067 | multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, |
| 7068 | SDNode OpNode, SDNode OpNodeRnd> { |
| 7069 | let Predicates = [HasDQI] in { |
| 7070 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 7071 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 7072 | OpNodeRnd>, EVEX_V512; |
| 7073 | } |
| 7074 | let Predicates = [HasDQI, HasVLX] in { |
| 7075 | // Explicitly specified broadcast string, since we take only 2 elements |
| 7076 | // from v4f32x_info source |
| 7077 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7078 | "{1to2}", "", f64mem>, EVEX_V128; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7079 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 7080 | EVEX_V256; |
| 7081 | } |
| 7082 | } |
| 7083 | |
| 7084 | // Convert Float to Signed/Unsigned Quardword with truncation |
Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7085 | multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7086 | SDNode OpNode128, SDNode OpNodeRnd> { |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7087 | let Predicates = [HasDQI] in { |
| 7088 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 7089 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 7090 | OpNodeRnd>, EVEX_V512; |
| 7091 | } |
| 7092 | let Predicates = [HasDQI, HasVLX] in { |
| 7093 | // Explicitly specified broadcast string, since we take only 2 elements |
| 7094 | // from v4f32x_info source |
Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7095 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7096 | "{1to2}", "", f64mem>, EVEX_V128; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7097 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 7098 | EVEX_V256; |
| 7099 | } |
| 7100 | } |
| 7101 | |
| 7102 | // Convert Signed/Unsigned Quardword to Float |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7103 | multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7104 | SDNode OpNode128, SDNode OpNodeRnd> { |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7105 | let Predicates = [HasDQI] in { |
| 7106 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>, |
| 7107 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info, |
| 7108 | OpNodeRnd>, EVEX_V512; |
| 7109 | } |
| 7110 | let Predicates = [HasDQI, HasVLX] in { |
| 7111 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 7112 | // memory forms of these instructions in Asm Parcer. They have the same |
| 7113 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 7114 | // due to the same reason. |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7115 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7116 | "{1to2}", "{x}">, EVEX_V128; |
| 7117 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode, |
| 7118 | "{1to4}", "{y}">, EVEX_V256; |
Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 7119 | |
| 7120 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7121 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 7122 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 7123 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>; |
| 7124 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7125 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 7126 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 7127 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7128 | } |
| 7129 | } |
| 7130 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7131 | defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 7132 | XS, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7133 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7134 | defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp, |
| 7135 | X86VSintToFpRnd>, |
| 7136 | PS, EVEX_CD8<32, CD8VF>; |
| 7137 | |
| 7138 | defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7139 | X86cvttp2siRnd>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7140 | XS, EVEX_CD8<32, CD8VF>; |
| 7141 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7142 | defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7143 | X86cvttp2siRnd>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7144 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 7145 | |
| 7146 | defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7147 | X86cvttp2uiRnd>, PS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7148 | EVEX_CD8<32, CD8VF>; |
| 7149 | |
Craig Topper | f334ac19 | 2016-11-09 07:48:51 +0000 | [diff] [blame] | 7150 | defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint, |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7151 | X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7152 | EVEX_CD8<64, CD8VF>; |
| 7153 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7154 | defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7155 | XS, EVEX_CD8<32, CD8VH>; |
| 7156 | |
| 7157 | defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp, |
| 7158 | X86VUintToFpRnd>, XD, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7159 | EVEX_CD8<32, CD8VF>; |
| 7160 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7161 | defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int, |
| 7162 | X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7163 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7164 | defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int, |
| 7165 | X86cvtp2IntRnd>, XD, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7166 | EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7167 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7168 | defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt, |
| 7169 | X86cvtp2UIntRnd>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7170 | PS, EVEX_CD8<32, CD8VF>; |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7171 | defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt, |
| 7172 | X86cvtp2UIntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7173 | PS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7174 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7175 | defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int, |
| 7176 | X86cvtp2IntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7177 | PD, EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7178 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7179 | defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int, |
| 7180 | X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7181 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7182 | defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt, |
| 7183 | X86cvtp2UIntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7184 | PD, EVEX_CD8<64, CD8VF>; |
| 7185 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7186 | defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt, |
| 7187 | X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7188 | |
| 7189 | defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7190 | X86cvttp2siRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7191 | PD, EVEX_CD8<64, CD8VF>; |
| 7192 | |
Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7193 | defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7194 | X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7195 | |
| 7196 | defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7197 | X86cvttp2uiRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7198 | PD, EVEX_CD8<64, CD8VF>; |
| 7199 | |
Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7200 | defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7201 | X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7202 | |
| 7203 | defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7204 | X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7205 | |
| 7206 | defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7207 | X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7208 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7209 | defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7210 | X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7211 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7212 | defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7213 | X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7214 | |
Craig Topper | e38c57a | 2015-11-27 05:44:02 +0000 | [diff] [blame] | 7215 | let Predicates = [HasAVX512, NoVLX] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7216 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7217 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7218 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7219 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7220 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7221 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), |
| 7222 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7223 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7224 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7225 | |
Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 7226 | def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))), |
| 7227 | (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7228 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7229 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 7230 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7231 | def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))), |
Craig Topper | f334ac19 | 2016-11-09 07:48:51 +0000 | [diff] [blame] | 7232 | (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr |
| 7233 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7234 | VR128X:$src, sub_xmm)))), sub_xmm)>; |
| 7235 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7236 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), |
| 7237 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7238 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7239 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7240 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7241 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), |
| 7242 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7243 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7244 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7245 | |
Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 7246 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), |
| 7247 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7248 | (v8i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7249 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
Simon Pilgrim | 096b6d4 | 2016-11-20 14:03:23 +0000 | [diff] [blame] | 7250 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7251 | def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))), |
Simon Pilgrim | 096b6d4 | 2016-11-20 14:03:23 +0000 | [diff] [blame] | 7252 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| 7253 | (v8i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7254 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7255 | } |
| 7256 | |
Simon Pilgrim | 4ddc92b | 2016-10-18 07:42:15 +0000 | [diff] [blame] | 7257 | let Predicates = [HasAVX512, HasVLX] in { |
Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7258 | let AddedComplexity = 15 in { |
| 7259 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| 7260 | (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7261 | (VCVTPD2DQZ128rr VR128X:$src)>; |
Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7262 | def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert |
| 7263 | (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7264 | (VCVTPD2UDQZ128rr VR128X:$src)>; |
Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7265 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7266 | (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7267 | (VCVTTPD2DQZ128rr VR128X:$src)>; |
Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7268 | def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7269 | (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7270 | (VCVTTPD2UDQZ128rr VR128X:$src)>; |
Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7271 | } |
Simon Pilgrim | 4ddc92b | 2016-10-18 07:42:15 +0000 | [diff] [blame] | 7272 | } |
| 7273 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7274 | let Predicates = [HasAVX512] in { |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7275 | def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7276 | (VCVTPD2PSZrm addr:$src)>; |
| 7277 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 7278 | (VCVTPS2PDZrm addr:$src)>; |
| 7279 | } |
| 7280 | |
Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7281 | let Predicates = [HasDQI, HasVLX] in { |
| 7282 | let AddedComplexity = 15 in { |
| 7283 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7284 | (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7285 | (VCVTQQ2PSZ128rr VR128X:$src)>; |
Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7286 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7287 | (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7288 | (VCVTUQQ2PSZ128rr VR128X:$src)>; |
Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7289 | } |
| 7290 | } |
| 7291 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7292 | let Predicates = [HasDQI, NoVLX] in { |
Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7293 | def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))), |
| 7294 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr |
| 7295 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7296 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7297 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7298 | def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))), |
| 7299 | (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr |
| 7300 | (v8f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7301 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 7302 | |
| 7303 | def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))), |
| 7304 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr |
| 7305 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7306 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7307 | |
Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7308 | def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))), |
| 7309 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr |
| 7310 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7311 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7312 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7313 | def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))), |
| 7314 | (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr |
| 7315 | (v8f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7316 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 7317 | |
| 7318 | def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))), |
| 7319 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr |
| 7320 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7321 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7322 | |
| 7323 | def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))), |
| 7324 | (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr |
| 7325 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7326 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 7327 | |
Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7328 | def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))), |
| 7329 | (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr |
| 7330 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7331 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7332 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7333 | def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))), |
| 7334 | (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr |
| 7335 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7336 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7337 | |
| 7338 | def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))), |
| 7339 | (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr |
| 7340 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7341 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 7342 | |
Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7343 | def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))), |
| 7344 | (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr |
| 7345 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7346 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7347 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7348 | def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))), |
| 7349 | (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr |
| 7350 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7351 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7352 | } |
| 7353 | |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 7354 | //===----------------------------------------------------------------------===// |
| 7355 | // Half precision conversion instructions |
| 7356 | //===----------------------------------------------------------------------===// |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7357 | multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7358 | X86MemOperand x86memop, PatFrag ld_frag> { |
| 7359 | defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), |
| 7360 | "vcvtph2ps", "$src", "$src", |
| 7361 | (X86cvtph2ps (_src.VT _src.RC:$src), |
| 7362 | (i32 FROUND_CURRENT))>, T8PD; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7363 | defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src), |
| 7364 | "vcvtph2ps", "$src", "$src", |
| 7365 | (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))), |
| 7366 | (i32 FROUND_CURRENT))>, T8PD; |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7367 | } |
| 7368 | |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7369 | multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7370 | defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src), |
| 7371 | "vcvtph2ps", "{sae}, $src", "$src, {sae}", |
| 7372 | (X86cvtph2ps (_src.VT _src.RC:$src), |
| 7373 | (i32 FROUND_NO_EXC))>, T8PD, EVEX_B; |
| 7374 | |
| 7375 | } |
| 7376 | |
| 7377 | let Predicates = [HasAVX512] in { |
| 7378 | defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7379 | avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7380 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 7381 | let Predicates = [HasVLX] in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7382 | defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7383 | loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| 7384 | defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem, |
| 7385 | loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 7386 | } |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 7387 | } |
| 7388 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7389 | multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7390 | X86MemOperand x86memop> { |
| 7391 | defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 7392 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 7393 | "vcvtps2ph", "$src2, $src1", "$src1, $src2", |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7394 | (X86cvtps2ph (_src.VT _src.RC:$src1), |
Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 7395 | (i32 imm:$src2)), |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 7396 | NoItinerary, 0, 0, X86select>, AVX512AIi8Base; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7397 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 7398 | (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2), |
| 7399 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7400 | [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1), |
Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 7401 | (i32 imm:$src2))), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7402 | addr:$dst)]>; |
| 7403 | let hasSideEffects = 0, mayStore = 1 in |
| 7404 | def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 7405 | (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2), |
| 7406 | "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| 7407 | []>, EVEX_K; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 7408 | } |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7409 | multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 7410 | let hasSideEffects = 0 in |
| 7411 | defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest, |
| 7412 | (outs _dest.RC:$dst), |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 7413 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 7414 | "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", |
Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 7415 | []>, EVEX_B, AVX512AIi8Base; |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7416 | } |
| 7417 | let Predicates = [HasAVX512] in { |
| 7418 | defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>, |
| 7419 | avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>, |
| 7420 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 7421 | let Predicates = [HasVLX] in { |
| 7422 | defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>, |
| 7423 | EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7424 | defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>, |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7425 | EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 7426 | } |
| 7427 | } |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7428 | |
Craig Topper | 9820e34 | 2016-09-20 05:44:47 +0000 | [diff] [blame] | 7429 | // Patterns for matching conversions from float to half-float and vice versa. |
Craig Topper | b3b5033 | 2016-09-19 02:53:37 +0000 | [diff] [blame] | 7430 | let Predicates = [HasVLX] in { |
| 7431 | // Use MXCSR.RC for rounding instead of explicitly specifying the default |
| 7432 | // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the |
| 7433 | // configurations we support (the default). However, falling back to MXCSR is |
| 7434 | // more consistent with other instructions, which are always controlled by it. |
| 7435 | // It's encoded as 0b100. |
| 7436 | def : Pat<(fp_to_f16 FR32X:$src), |
| 7437 | (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr |
| 7438 | (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>; |
| 7439 | |
| 7440 | def : Pat<(f16_to_fp GR16:$src), |
| 7441 | (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr |
| 7442 | (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >; |
| 7443 | |
| 7444 | def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))), |
| 7445 | (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr |
| 7446 | (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >; |
| 7447 | } |
| 7448 | |
Craig Topper | 9820e34 | 2016-09-20 05:44:47 +0000 | [diff] [blame] | 7449 | // Patterns for matching float to half-float conversion when AVX512 is supported |
| 7450 | // but F16C isn't. In that case we have to use 512-bit vectors. |
| 7451 | let Predicates = [HasAVX512, NoVLX, NoF16C] in { |
| 7452 | def : Pat<(fp_to_f16 FR32X:$src), |
| 7453 | (i16 (EXTRACT_SUBREG |
| 7454 | (VMOVPDI2DIZrr |
| 7455 | (v8i16 (EXTRACT_SUBREG |
| 7456 | (VCVTPS2PHZrr |
| 7457 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), |
| 7458 | (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), |
| 7459 | sub_xmm), 4), sub_xmm))), sub_16bit))>; |
| 7460 | |
| 7461 | def : Pat<(f16_to_fp GR16:$src), |
| 7462 | (f32 (COPY_TO_REGCLASS |
| 7463 | (v4f32 (EXTRACT_SUBREG |
| 7464 | (VCVTPH2PSZrr |
| 7465 | (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), |
| 7466 | (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), |
| 7467 | sub_xmm)), sub_xmm)), FR32X))>; |
| 7468 | |
| 7469 | def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))), |
| 7470 | (f32 (COPY_TO_REGCLASS |
| 7471 | (v4f32 (EXTRACT_SUBREG |
| 7472 | (VCVTPH2PSZrr |
| 7473 | (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), |
| 7474 | (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)), |
| 7475 | sub_xmm), 4)), sub_xmm)), FR32X))>; |
| 7476 | } |
| 7477 | |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7478 | // Unordered/Ordered scalar fp compare with Sea and set EFLAGS |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7479 | multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7480 | string OpcodeStr> { |
| 7481 | def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2), |
| 7482 | !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7483 | [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7484 | Sched<[WriteFAdd]>; |
| 7485 | } |
| 7486 | |
| 7487 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7488 | defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7489 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7490 | defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7491 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7492 | defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7493 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7494 | defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7495 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7496 | } |
| 7497 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7498 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 7499 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 7500 | "ucomiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7501 | EVEX_CD8<32, CD8VT1>; |
| 7502 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 7503 | "ucomisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7504 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7505 | let Pattern = []<dag> in { |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 7506 | defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 7507 | "comiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7508 | EVEX_CD8<32, CD8VT1>; |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 7509 | defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 7510 | "comisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7511 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7512 | } |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7513 | let isCodeGenOnly = 1 in { |
Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 7514 | defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem, |
| 7515 | sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7516 | EVEX_CD8<32, CD8VT1>; |
Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 7517 | defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem, |
| 7518 | sse_load_f64, "ucomisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7519 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7520 | |
Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 7521 | defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem, |
| 7522 | sse_load_f32, "comiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7523 | EVEX_CD8<32, CD8VT1>; |
Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 7524 | defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem, |
| 7525 | sse_load_f64, "comisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7526 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7527 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7528 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7529 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7530 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7531 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7532 | X86VectorVTInfo _> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7533 | let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in { |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7534 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7535 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 7536 | "$src2, $src1", "$src1, $src2", |
| 7537 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V; |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7538 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 7539 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7540 | "$src2, $src1", "$src1, $src2", |
| 7541 | (OpNode (_.VT _.RC:$src1), |
| 7542 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7543 | } |
| 7544 | } |
| 7545 | |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7546 | defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>, |
| 7547 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 7548 | defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>, |
| 7549 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; |
| 7550 | defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>, |
| 7551 | EVEX_CD8<32, CD8VT1>, T8PD; |
| 7552 | defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>, |
| 7553 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7554 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7555 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd |
| 7556 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 7557 | X86VectorVTInfo _> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7558 | let ExeDomain = _.ExeDomain in { |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 7559 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7560 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 7561 | (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7562 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7563 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 7564 | (OpNode (_.FloatVT |
| 7565 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD; |
| 7566 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7567 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 7568 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 7569 | (OpNode (_.FloatVT |
| 7570 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 7571 | EVEX, T8PD, EVEX_B; |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7572 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7573 | } |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 7574 | |
| 7575 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 7576 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>, |
| 7577 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 7578 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>, |
| 7579 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 7580 | |
| 7581 | // Define only if AVX512VL feature is present. |
| 7582 | let Predicates = [HasVLX] in { |
| 7583 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 7584 | OpNode, v4f32x_info>, |
| 7585 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 7586 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 7587 | OpNode, v8f32x_info>, |
| 7588 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 7589 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 7590 | OpNode, v2f64x_info>, |
| 7591 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 7592 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 7593 | OpNode, v4f64x_info>, |
| 7594 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 7595 | } |
| 7596 | } |
| 7597 | |
| 7598 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>; |
| 7599 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7600 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7601 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7602 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 7603 | SDNode OpNode> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7604 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7605 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7606 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 7607 | "$src2, $src1", "$src1, $src2", |
| 7608 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 7609 | (i32 FROUND_CURRENT))>; |
| 7610 | |
| 7611 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7612 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 7613 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7614 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 7615 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7616 | |
| 7617 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 7618 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7619 | "$src2, $src1", "$src1, $src2", |
| 7620 | (OpNode (_.VT _.RC:$src1), |
| 7621 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 7622 | (i32 FROUND_CURRENT))>; |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7623 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7624 | } |
| 7625 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7626 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 7627 | defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>, |
| 7628 | EVEX_CD8<32, CD8VT1>; |
| 7629 | defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>, |
| 7630 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| 7631 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7632 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7633 | let Predicates = [HasERI] in { |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7634 | defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V; |
| 7635 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V; |
| 7636 | } |
Igor Breger | 8352a0d | 2015-07-28 06:53:28 +0000 | [diff] [blame] | 7637 | |
| 7638 | defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7639 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7640 | |
| 7641 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7642 | SDNode OpNode> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7643 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7644 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7645 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 7646 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>; |
| 7647 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7648 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7649 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 7650 | (OpNode (_.FloatVT |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7651 | (bitconvert (_.LdFrag addr:$src))), |
| 7652 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7653 | |
| 7654 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 7655 | (ins _.ScalarMemOp:$src), OpcodeStr, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7656 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7657 | (OpNode (_.FloatVT |
| 7658 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), |
| 7659 | (i32 FROUND_CURRENT))>, EVEX_B; |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7660 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7661 | } |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7662 | multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7663 | SDNode OpNode> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7664 | let ExeDomain = _.ExeDomain in |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7665 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7666 | (ins _.RC:$src), OpcodeStr, |
| 7667 | "{sae}, $src", "$src, {sae}", |
| 7668 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B; |
| 7669 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7670 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7671 | multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 7672 | defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7673 | avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
| 7674 | T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7675 | defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7676 | avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
| 7677 | T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7678 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7679 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7680 | multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr, |
| 7681 | SDNode OpNode> { |
| 7682 | // Define only if AVX512VL feature is present. |
| 7683 | let Predicates = [HasVLX] in { |
| 7684 | defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>, |
| 7685 | EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>; |
| 7686 | defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>, |
| 7687 | EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>; |
| 7688 | defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>, |
| 7689 | EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 7690 | defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>, |
| 7691 | EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 7692 | } |
| 7693 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7694 | let Predicates = [HasERI] in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7695 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7696 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX; |
| 7697 | defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX; |
| 7698 | defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX; |
| 7699 | } |
| 7700 | defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>, |
| 7701 | avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX; |
| 7702 | |
| 7703 | multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, |
| 7704 | SDNode OpNodeRnd, X86VectorVTInfo _>{ |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7705 | let ExeDomain = _.ExeDomain in |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7706 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7707 | (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc", |
| 7708 | (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>, |
| 7709 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7710 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7711 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 7712 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, |
| 7713 | SDNode OpNode, X86VectorVTInfo _>{ |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7714 | let ExeDomain = _.ExeDomain in { |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 7715 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 7716 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 7717 | (_.FloatVT (OpNode _.RC:$src))>, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7718 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7719 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 7720 | (OpNode (_.FloatVT |
| 7721 | (bitconvert (_.LdFrag addr:$src))))>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7722 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7723 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7724 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 7725 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 7726 | (OpNode (_.FloatVT |
| 7727 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 7728 | EVEX, EVEX_B; |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7729 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7730 | } |
| 7731 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 7732 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, |
| 7733 | SDNode OpNode> { |
| 7734 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, |
| 7735 | v16f32_info>, |
| 7736 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 7737 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, |
| 7738 | v8f64_info>, |
| 7739 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7740 | // Define only if AVX512VL feature is present. |
| 7741 | let Predicates = [HasVLX] in { |
| 7742 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 7743 | OpNode, v4f32x_info>, |
| 7744 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; |
| 7745 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 7746 | OpNode, v8f32x_info>, |
| 7747 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; |
| 7748 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 7749 | OpNode, v2f64x_info>, |
| 7750 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7751 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 7752 | OpNode, v4f64x_info>, |
| 7753 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7754 | } |
| 7755 | } |
| 7756 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7757 | multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr, |
| 7758 | SDNode OpNodeRnd> { |
| 7759 | defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd, |
| 7760 | v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 7761 | defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd, |
| 7762 | v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7763 | } |
| 7764 | |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7765 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 7766 | string SUFF, SDNode OpNode, SDNode OpNodeRnd> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7767 | let ExeDomain = _.ExeDomain in { |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7768 | defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7769 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 7770 | "$src2, $src1", "$src1, $src2", |
| 7771 | (OpNodeRnd (_.VT _.RC:$src1), |
| 7772 | (_.VT _.RC:$src2), |
| 7773 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7774 | defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7775 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 7776 | "$src2, $src1", "$src1, $src2", |
| 7777 | (OpNodeRnd (_.VT _.RC:$src1), |
| 7778 | (_.VT (scalar_to_vector |
| 7779 | (_.ScalarLdFrag addr:$src2))), |
| 7780 | (i32 FROUND_CURRENT))>; |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7781 | |
| 7782 | defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7783 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 7784 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 7785 | (OpNodeRnd (_.VT _.RC:$src1), |
| 7786 | (_.VT _.RC:$src2), |
| 7787 | (i32 imm:$rc))>, |
| 7788 | EVEX_B, EVEX_RC; |
| 7789 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7790 | let isCodeGenOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 7791 | def r : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7792 | (ins _.FRC:$src1, _.FRC:$src2), |
| 7793 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 7794 | |
| 7795 | let mayLoad = 1 in |
Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 7796 | def m : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7797 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 7798 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 7799 | } |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7800 | } |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7801 | |
| 7802 | def : Pat<(_.EltVT (OpNode _.FRC:$src)), |
| 7803 | (!cast<Instruction>(NAME#SUFF#Zr) |
| 7804 | (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>; |
| 7805 | |
| 7806 | def : Pat<(_.EltVT (OpNode (load addr:$src))), |
| 7807 | (!cast<Instruction>(NAME#SUFF#Zm) |
Dimitry Andric | db417b6 | 2016-02-19 20:14:11 +0000 | [diff] [blame] | 7808 | (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>; |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7809 | } |
| 7810 | |
| 7811 | multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> { |
| 7812 | defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt, |
| 7813 | X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS; |
| 7814 | defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt, |
| 7815 | X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W; |
| 7816 | } |
| 7817 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7818 | defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>, |
| 7819 | avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7820 | |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7821 | defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7822 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7823 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7824 | def : Pat<(f32 (X86frsqrt FR32X:$src)), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7825 | (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7826 | def : Pat<(f32 (X86frsqrt (load addr:$src))), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7827 | (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7828 | Requires<[OptForSize]>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7829 | def : Pat<(f32 (X86frcp FR32X:$src)), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7830 | (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7831 | def : Pat<(f32 (X86frcp (load addr:$src))), |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7832 | (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7833 | Requires<[OptForSize]>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7834 | } |
| 7835 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7836 | multiclass |
| 7837 | avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7838 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7839 | let ExeDomain = _.ExeDomain in { |
| 7840 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7841 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 7842 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7843 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7844 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 7845 | |
| 7846 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7847 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7848 | "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3", |
| 7849 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 7850 | (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7851 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7852 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7853 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 7854 | OpcodeStr, |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7855 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7856 | (_.VT (X86RndScales (_.VT _.RC:$src1), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7857 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 7858 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 7859 | } |
| 7860 | let Predicates = [HasAVX512] in { |
| 7861 | def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS |
| 7862 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7863 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7864 | def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS |
| 7865 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7866 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7867 | def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS |
| 7868 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7869 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7870 | def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS |
| 7871 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 7872 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>; |
| 7873 | def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS |
| 7874 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 7875 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>; |
| 7876 | |
| 7877 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7878 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7879 | addr:$src, (i32 0x9))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7880 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7881 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7882 | addr:$src, (i32 0xa))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7883 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7884 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7885 | addr:$src, (i32 0xb))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7886 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7887 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 7888 | addr:$src, (i32 0x4))), _.FRC)>; |
| 7889 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7890 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 7891 | addr:$src, (i32 0xc))), _.FRC)>; |
| 7892 | } |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7893 | } |
| 7894 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7895 | defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>, |
| 7896 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7897 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7898 | defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W, |
| 7899 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>; |
Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 7900 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7901 | //------------------------------------------------- |
| 7902 | // Integer truncate and extend operations |
| 7903 | //------------------------------------------------- |
| 7904 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7905 | multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7906 | X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo, |
| 7907 | X86MemOperand x86memop> { |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 7908 | let ExeDomain = DestInfo.ExeDomain in |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7909 | defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst), |
| 7910 | (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1", |
| 7911 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>, |
| 7912 | EVEX, T8XS; |
| 7913 | |
| 7914 | // for intrinsic patter match |
| 7915 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 7916 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 7917 | undef)), |
| 7918 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 7919 | SrcInfo.RC:$src1)>; |
| 7920 | |
| 7921 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 7922 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 7923 | DestInfo.ImmAllZerosV)), |
| 7924 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask , |
| 7925 | SrcInfo.RC:$src1)>; |
| 7926 | |
| 7927 | def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask, |
| 7928 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))), |
| 7929 | DestInfo.RC:$src0)), |
| 7930 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0, |
| 7931 | DestInfo.KRCWM:$mask , |
| 7932 | SrcInfo.RC:$src1)>; |
| 7933 | |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 7934 | let mayStore = 1, mayLoad = 1, hasSideEffects = 0, |
| 7935 | ExeDomain = DestInfo.ExeDomain in { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7936 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), |
| 7937 | (ins x86memop:$dst, SrcInfo.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 7938 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7939 | []>, EVEX; |
| 7940 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7941 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), |
| 7942 | (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 7943 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 7944 | []>, EVEX, EVEX_K; |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 7945 | }//mayStore = 1, mayLoad = 1, hasSideEffects = 0 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7946 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7947 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7948 | multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo, |
| 7949 | X86VectorVTInfo DestInfo, |
| 7950 | PatFrag truncFrag, PatFrag mtruncFrag > { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7951 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7952 | def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst), |
| 7953 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) |
| 7954 | addr:$dst, SrcInfo.RC:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7955 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7956 | def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask, |
| 7957 | (SrcInfo.VT SrcInfo.RC:$src)), |
| 7958 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) |
| 7959 | addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>; |
| 7960 | } |
| 7961 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7962 | multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7963 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 7964 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 7965 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 7966 | X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag, |
| 7967 | Predicate prd = HasAVX512>{ |
| 7968 | |
| 7969 | let Predicates = [HasVLX, prd] in { |
| 7970 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 7971 | DestInfoZ128, x86memopZ128>, |
| 7972 | avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 7973 | truncFrag, mtruncFrag>, EVEX_V128; |
| 7974 | |
| 7975 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 7976 | DestInfoZ256, x86memopZ256>, |
| 7977 | avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 7978 | truncFrag, mtruncFrag>, EVEX_V256; |
| 7979 | } |
| 7980 | let Predicates = [prd] in |
| 7981 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 7982 | DestInfoZ, x86memopZ>, |
| 7983 | avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 7984 | truncFrag, mtruncFrag>, EVEX_V512; |
| 7985 | } |
| 7986 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7987 | multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7988 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7989 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 7990 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7991 | StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7992 | } |
| 7993 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7994 | multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7995 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7996 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 7997 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7998 | StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7999 | } |
| 8000 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8001 | multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8002 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8003 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 8004 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8005 | StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8006 | } |
| 8007 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8008 | multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8009 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8010 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 8011 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8012 | StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8013 | } |
| 8014 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8015 | multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8016 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8017 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 8018 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8019 | StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8020 | } |
| 8021 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8022 | multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8023 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8024 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 8025 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8026 | StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8027 | } |
| 8028 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8029 | defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc, |
| 8030 | truncstorevi8, masked_truncstorevi8>; |
| 8031 | defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, |
| 8032 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 8033 | defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, |
| 8034 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8035 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8036 | defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc, |
| 8037 | truncstorevi16, masked_truncstorevi16>; |
| 8038 | defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, |
| 8039 | truncstore_s_vi16, masked_truncstore_s_vi16>; |
| 8040 | defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, |
| 8041 | truncstore_us_vi16, masked_truncstore_us_vi16>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8042 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8043 | defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc, |
| 8044 | truncstorevi32, masked_truncstorevi32>; |
| 8045 | defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, |
| 8046 | truncstore_s_vi32, masked_truncstore_s_vi32>; |
| 8047 | defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, |
| 8048 | truncstore_us_vi32, masked_truncstore_us_vi32>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8049 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8050 | defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc, |
| 8051 | truncstorevi8, masked_truncstorevi8>; |
| 8052 | defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, |
| 8053 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 8054 | defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, |
| 8055 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8056 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8057 | defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc, |
| 8058 | truncstorevi16, masked_truncstorevi16>; |
| 8059 | defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, |
| 8060 | truncstore_s_vi16, masked_truncstore_s_vi16>; |
| 8061 | defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, |
| 8062 | truncstore_us_vi16, masked_truncstore_us_vi16>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 8063 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 8064 | defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc, |
| 8065 | truncstorevi8, masked_truncstorevi8>; |
| 8066 | defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, |
| 8067 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 8068 | defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, |
| 8069 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8070 | |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 8071 | let Predicates = [HasAVX512, NoVLX] in { |
| 8072 | def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))), |
| 8073 | (v8i16 (EXTRACT_SUBREG |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8074 | (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 8075 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 8076 | def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))), |
| 8077 | (v4i32 (EXTRACT_SUBREG |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8078 | (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 8079 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 8080 | } |
| 8081 | |
| 8082 | let Predicates = [HasBWI, NoVLX] in { |
| 8083 | def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))), |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 8084 | (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF), |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 8085 | VR256X:$src, sub_ymm))), sub_xmm))>; |
| 8086 | } |
| 8087 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8088 | multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, |
Igor Breger | 2ba64ab | 2016-05-22 10:21:04 +0000 | [diff] [blame] | 8089 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8090 | X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{ |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 8091 | let ExeDomain = DestInfo.ExeDomain in { |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8092 | defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 8093 | (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src", |
| 8094 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 8095 | EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 8096 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8097 | defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 8098 | (ins x86memop:$src), OpcodeStr ,"$src", "$src", |
| 8099 | (DestInfo.VT (LdFrag addr:$src))>, |
| 8100 | EVEX; |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 8101 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8102 | } |
| 8103 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8104 | multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8105 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8106 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 8107 | let Predicates = [HasVLX, HasBWI] in { |
| 8108 | defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8109 | v16i8x_info, i64mem, LdFrag, InVecNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8110 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 8111 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8112 | defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8113 | v16i8x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8114 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256; |
| 8115 | } |
| 8116 | let Predicates = [HasBWI] in { |
| 8117 | defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8118 | v32i8x_info, i256mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8119 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512; |
| 8120 | } |
| 8121 | } |
| 8122 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8123 | multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8124 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8125 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 8126 | let Predicates = [HasVLX, HasAVX512] in { |
| 8127 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8128 | v16i8x_info, i32mem, LdFrag, InVecNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8129 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128; |
| 8130 | |
| 8131 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8132 | v16i8x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8133 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256; |
| 8134 | } |
| 8135 | let Predicates = [HasAVX512] in { |
| 8136 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8137 | v16i8x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8138 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512; |
| 8139 | } |
| 8140 | } |
| 8141 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8142 | multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8143 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8144 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 8145 | let Predicates = [HasVLX, HasAVX512] in { |
| 8146 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8147 | v16i8x_info, i16mem, LdFrag, InVecNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8148 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128; |
| 8149 | |
| 8150 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8151 | v16i8x_info, i32mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8152 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256; |
| 8153 | } |
| 8154 | let Predicates = [HasAVX512] in { |
| 8155 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8156 | v16i8x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8157 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512; |
| 8158 | } |
| 8159 | } |
| 8160 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8161 | multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8162 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8163 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 8164 | let Predicates = [HasVLX, HasAVX512] in { |
| 8165 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8166 | v8i16x_info, i64mem, LdFrag, InVecNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8167 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128; |
| 8168 | |
| 8169 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8170 | v8i16x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8171 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256; |
| 8172 | } |
| 8173 | let Predicates = [HasAVX512] in { |
| 8174 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8175 | v16i16x_info, i256mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8176 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512; |
| 8177 | } |
| 8178 | } |
| 8179 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8180 | multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8181 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8182 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 8183 | let Predicates = [HasVLX, HasAVX512] in { |
| 8184 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8185 | v8i16x_info, i32mem, LdFrag, InVecNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8186 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128; |
| 8187 | |
| 8188 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8189 | v8i16x_info, i64mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8190 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256; |
| 8191 | } |
| 8192 | let Predicates = [HasAVX512] in { |
| 8193 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8194 | v8i16x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8195 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512; |
| 8196 | } |
| 8197 | } |
| 8198 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 8199 | multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8200 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8201 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> { |
| 8202 | |
| 8203 | let Predicates = [HasVLX, HasAVX512] in { |
| 8204 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8205 | v4i32x_info, i64mem, LdFrag, InVecNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8206 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128; |
| 8207 | |
| 8208 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8209 | v4i32x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8210 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256; |
| 8211 | } |
| 8212 | let Predicates = [HasAVX512] in { |
| 8213 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8214 | v8i32x_info, i256mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8215 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512; |
| 8216 | } |
| 8217 | } |
| 8218 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8219 | defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">; |
| 8220 | defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">; |
| 8221 | defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">; |
| 8222 | defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">; |
| 8223 | defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">; |
| 8224 | defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8225 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8226 | defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">; |
| 8227 | defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">; |
| 8228 | defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">; |
| 8229 | defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">; |
| 8230 | defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">; |
| 8231 | defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8232 | |
Igor Breger | 2ba64ab | 2016-05-22 10:21:04 +0000 | [diff] [blame] | 8233 | // EXTLOAD patterns, implemented using vpmovz |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 8234 | multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To, |
| 8235 | X86VectorVTInfo From, PatFrag LdFrag> { |
| 8236 | def : Pat<(To.VT (LdFrag addr:$src)), |
| 8237 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>; |
| 8238 | def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)), |
| 8239 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0, |
| 8240 | To.KRC:$mask, addr:$src)>; |
| 8241 | def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), |
| 8242 | To.ImmAllZerosV)), |
| 8243 | (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask, |
| 8244 | addr:$src)>; |
| 8245 | } |
| 8246 | |
| 8247 | let Predicates = [HasVLX, HasBWI] in { |
| 8248 | defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>; |
| 8249 | defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>; |
| 8250 | } |
| 8251 | let Predicates = [HasBWI] in { |
| 8252 | defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>; |
| 8253 | } |
| 8254 | let Predicates = [HasVLX, HasAVX512] in { |
| 8255 | defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>; |
| 8256 | defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>; |
| 8257 | defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>; |
| 8258 | defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>; |
| 8259 | defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>; |
| 8260 | defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>; |
| 8261 | defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>; |
| 8262 | defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>; |
| 8263 | defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>; |
| 8264 | defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>; |
| 8265 | } |
| 8266 | let Predicates = [HasAVX512] in { |
| 8267 | defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>; |
| 8268 | defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>; |
| 8269 | defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>; |
| 8270 | defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>; |
| 8271 | defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>; |
| 8272 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8273 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8274 | multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp, |
| 8275 | SDNode InVecOp, PatFrag ExtLoad16> { |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8276 | // 128-bit patterns |
| 8277 | let Predicates = [HasVLX, HasBWI] in { |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8278 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8279 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8280 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8281 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8282 | def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8283 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8284 | def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8285 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8286 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8287 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| 8288 | } |
| 8289 | let Predicates = [HasVLX] in { |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8290 | def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8291 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8292 | def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8293 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8294 | def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8295 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8296 | def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8297 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| 8298 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8299 | def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8300 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8301 | def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8302 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8303 | def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8304 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8305 | def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8306 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| 8307 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8308 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8309 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8310 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8311 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8312 | def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8313 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8314 | def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8315 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8316 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8317 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| 8318 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8319 | def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8320 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8321 | def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8322 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8323 | def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8324 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8325 | def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8326 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| 8327 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8328 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8329 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8330 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8331 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8332 | def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8333 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8334 | def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8335 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8336 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8337 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| 8338 | } |
| 8339 | // 256-bit patterns |
| 8340 | let Predicates = [HasVLX, HasBWI] in { |
| 8341 | def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8342 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 8343 | def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| 8344 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 8345 | def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 8346 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 8347 | } |
| 8348 | let Predicates = [HasVLX] in { |
| 8349 | def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 8350 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 8351 | def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| 8352 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 8353 | def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 8354 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 8355 | def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8356 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 8357 | |
| 8358 | def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
| 8359 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 8360 | def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
| 8361 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 8362 | def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 8363 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 8364 | def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8365 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 8366 | |
| 8367 | def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 8368 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 8369 | def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 8370 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 8371 | def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))), |
| 8372 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 8373 | |
| 8374 | def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 8375 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 8376 | def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 8377 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 8378 | def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))), |
| 8379 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 8380 | def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 8381 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 8382 | |
| 8383 | def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))), |
| 8384 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 8385 | def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))), |
| 8386 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 8387 | def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))), |
| 8388 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 8389 | } |
| 8390 | // 512-bit patterns |
| 8391 | let Predicates = [HasBWI] in { |
| 8392 | def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))), |
| 8393 | (!cast<I>(OpcPrefix#BWZrm) addr:$src)>; |
| 8394 | } |
| 8395 | let Predicates = [HasAVX512] in { |
| 8396 | def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8397 | (!cast<I>(OpcPrefix#BDZrm) addr:$src)>; |
| 8398 | |
| 8399 | def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 8400 | (!cast<I>(OpcPrefix#BQZrm) addr:$src)>; |
Craig Topper | 9ece2f7 | 2016-10-10 06:25:48 +0000 | [diff] [blame] | 8401 | def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8402 | (!cast<I>(OpcPrefix#BQZrm) addr:$src)>; |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8403 | |
| 8404 | def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))), |
| 8405 | (!cast<I>(OpcPrefix#WDZrm) addr:$src)>; |
| 8406 | |
| 8407 | def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 8408 | (!cast<I>(OpcPrefix#WQZrm) addr:$src)>; |
| 8409 | |
| 8410 | def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))), |
| 8411 | (!cast<I>(OpcPrefix#DQZrm) addr:$src)>; |
| 8412 | } |
| 8413 | } |
| 8414 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8415 | defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>; |
| 8416 | defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>; |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8417 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8418 | //===----------------------------------------------------------------------===// |
| 8419 | // GATHER - SCATTER Operations |
| 8420 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8421 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 8422 | X86MemOperand memop, PatFrag GatherNode> { |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8423 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb", |
| 8424 | ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8425 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb), |
| 8426 | (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2), |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8427 | !strconcat(OpcodeStr#_.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 8428 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8429 | [(set _.RC:$dst, _.KRCWM:$mask_wb, |
| 8430 | (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask, |
| 8431 | vectoraddr:$src2))]>, EVEX, EVEX_K, |
| 8432 | EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8433 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8434 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8435 | multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc, |
| 8436 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 8437 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8438 | vy512mem, mgatherv8i32>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8439 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8440 | vz512mem, mgatherv8i64>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8441 | let Predicates = [HasVLX] in { |
| 8442 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8443 | vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8444 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8445 | vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8446 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8447 | vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8448 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8449 | vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8450 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8451 | } |
| 8452 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8453 | multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc, |
| 8454 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8455 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem, |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8456 | mgatherv16i32>, EVEX_V512; |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8457 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem, |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8458 | mgatherv8i64>, EVEX_V512; |
| 8459 | let Predicates = [HasVLX] in { |
| 8460 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8461 | vy256xmem, mgatherv8i32>, EVEX_V256; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8462 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8463 | vy128xmem, mgatherv4i64>, EVEX_V256; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8464 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8465 | vx128xmem, mgatherv4i32>, EVEX_V128; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8466 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
Elena Demikhovsky | 2dac0b4 | 2017-06-22 06:47:41 +0000 | [diff] [blame] | 8467 | vx64xmem, X86mgatherv2i64>, EVEX_V128; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8468 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8469 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8470 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8471 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8472 | defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">, |
| 8473 | avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">; |
| 8474 | |
| 8475 | defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">, |
| 8476 | avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8477 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8478 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 8479 | X86MemOperand memop, PatFrag ScatterNode> { |
| 8480 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8481 | let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8482 | |
| 8483 | def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb), |
| 8484 | (ins memop:$dst, _.KRCWM:$mask, _.RC:$src), |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8485 | !strconcat(OpcodeStr#_.Suffix, |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8486 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| 8487 | [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src), |
| 8488 | _.KRCWM:$mask, vectoraddr:$dst))]>, |
| 8489 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8490 | } |
| 8491 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8492 | multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc, |
| 8493 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 8494 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8495 | vy512mem, mscatterv8i32>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8496 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8497 | vz512mem, mscatterv8i64>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8498 | let Predicates = [HasVLX] in { |
| 8499 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8500 | vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8501 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8502 | vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8503 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8504 | vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8505 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8506 | vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8507 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8508 | } |
| 8509 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8510 | multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc, |
| 8511 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8512 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem, |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8513 | mscatterv16i32>, EVEX_V512; |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8514 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem, |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8515 | mscatterv8i64>, EVEX_V512; |
| 8516 | let Predicates = [HasVLX] in { |
| 8517 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8518 | vy256xmem, mscatterv8i32>, EVEX_V256; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8519 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8520 | vy128xmem, mscatterv4i64>, EVEX_V256; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8521 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8522 | vx128xmem, mscatterv4i32>, EVEX_V128; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8523 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 8524 | vx64xmem, mscatterv2i64>, EVEX_V128; |
| 8525 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8526 | } |
| 8527 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8528 | defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">, |
| 8529 | avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8530 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8531 | defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">, |
| 8532 | avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8533 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8534 | // prefetch |
| 8535 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, |
| 8536 | RegisterClass KRC, X86MemOperand memop> { |
| 8537 | let Predicates = [HasPFI], hasSideEffects = 1 in |
| 8538 | def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 8539 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8540 | []>, EVEX, EVEX_K; |
| 8541 | } |
| 8542 | |
| 8543 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8544 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8545 | |
| 8546 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8547 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8548 | |
| 8549 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8550 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8551 | |
| 8552 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8553 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8554 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8555 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8556 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8557 | |
| 8558 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8559 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8560 | |
| 8561 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8562 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8563 | |
| 8564 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8565 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8566 | |
| 8567 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8568 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8569 | |
| 8570 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8571 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8572 | |
| 8573 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8574 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8575 | |
| 8576 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8577 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8578 | |
| 8579 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8580 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8581 | |
| 8582 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8583 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8584 | |
| 8585 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8586 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8587 | |
| 8588 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8589 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8590 | |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 8591 | // Helper fragments to match sext vXi1 to vXiY. |
Craig Topper | 850feaf | 2016-08-28 22:20:51 +0000 | [diff] [blame] | 8592 | def v64i1sextv64i8 : PatLeaf<(v64i8 |
| 8593 | (X86vsext |
| 8594 | (v64i1 (X86pcmpgtm |
| 8595 | (bc_v64i8 (v16i32 immAllZerosV)), |
| 8596 | VR512:$src))))>; |
| 8597 | def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>; |
| 8598 | def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>; |
| 8599 | def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 8600 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 8601 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8602 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 8603 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 8604 | [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX; |
| 8605 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8606 | |
Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 8607 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 8608 | multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info, |
| 8609 | X86VectorVTInfo _> { |
| 8610 | |
| 8611 | def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))), |
| 8612 | (X86Info.VT (EXTRACT_SUBREG |
| 8613 | (_.VT (!cast<Instruction>(NAME#"Zrr") |
| 8614 | (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))), |
| 8615 | X86Info.SubRegIdx))>; |
| 8616 | } |
| 8617 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 8618 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, |
| 8619 | string OpcodeStr, Predicate prd> { |
| 8620 | let Predicates = [prd] in |
| 8621 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 8622 | |
| 8623 | let Predicates = [prd, HasVLX] in { |
| 8624 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 8625 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 8626 | } |
Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 8627 | let Predicates = [prd, NoVLX] in { |
| 8628 | defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>; |
| 8629 | defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>; |
| 8630 | } |
| 8631 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 8632 | } |
| 8633 | |
Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 8634 | defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>; |
| 8635 | defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W; |
| 8636 | defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>; |
| 8637 | defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8638 | |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8639 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8640 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), |
| 8641 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 8642 | [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX; |
| 8643 | } |
| 8644 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8645 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 8646 | multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8647 | X86VectorVTInfo _> { |
| 8648 | |
| 8649 | def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))), |
| 8650 | (_.KVT (COPY_TO_REGCLASS |
| 8651 | (!cast<Instruction>(NAME#"Zrr") |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8652 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8653 | _.RC:$src, _.SubRegIdx)), |
| 8654 | _.KRC))>; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8655 | } |
| 8656 | |
| 8657 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8658 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 8659 | let Predicates = [prd] in |
| 8660 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, |
| 8661 | EVEX_V512; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8662 | |
| 8663 | let Predicates = [prd, HasVLX] in { |
| 8664 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8665 | EVEX_V256; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8666 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8667 | EVEX_V128; |
| 8668 | } |
| 8669 | let Predicates = [prd, NoVLX] in { |
| 8670 | defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>; |
| 8671 | defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8672 | } |
| 8673 | } |
| 8674 | |
| 8675 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", |
| 8676 | avx512vl_i8_info, HasBWI>; |
| 8677 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", |
| 8678 | avx512vl_i16_info, HasBWI>, VEX_W; |
| 8679 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", |
| 8680 | avx512vl_i32_info, HasDQI>; |
| 8681 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", |
| 8682 | avx512vl_i64_info, HasDQI>, VEX_W; |
| 8683 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8684 | //===----------------------------------------------------------------------===// |
| 8685 | // AVX-512 - COMPRESS and EXPAND |
| 8686 | // |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8687 | |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8688 | multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _, |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8689 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8690 | defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 8691 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8692 | (_.VT (X86compress _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8693 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8694 | let mayStore = 1, hasSideEffects = 0 in |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8695 | def mr : AVX5128I<opc, MRMDestMem, (outs), |
| 8696 | (ins _.MemOp:$dst, _.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 8697 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8698 | []>, EVEX_CD8<_.EltSize, CD8VT1>; |
| 8699 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8700 | def mrk : AVX5128I<opc, MRMDestMem, (outs), |
| 8701 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 8702 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8703 | []>, |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8704 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8705 | } |
| 8706 | |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8707 | multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > { |
| 8708 | |
| 8709 | def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask, |
| 8710 | (_.VT _.RC:$src)), |
| 8711 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) |
| 8712 | addr:$dst, _.KRCWM:$mask, _.RC:$src)>; |
| 8713 | } |
| 8714 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8715 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, |
| 8716 | AVX512VLVectorVTInfo VTInfo> { |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8717 | defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>, |
| 8718 | compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8719 | |
| 8720 | let Predicates = [HasVLX] in { |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8721 | defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>, |
| 8722 | compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256; |
| 8723 | defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>, |
| 8724 | compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8725 | } |
| 8726 | } |
| 8727 | |
| 8728 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>, |
| 8729 | EVEX; |
| 8730 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>, |
| 8731 | EVEX, VEX_W; |
| 8732 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>, |
| 8733 | EVEX; |
| 8734 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>, |
| 8735 | EVEX, VEX_W; |
| 8736 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8737 | // expand |
| 8738 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 8739 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8740 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 8741 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8742 | (_.VT (X86expand _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 8743 | |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8744 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8745 | (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1", |
| 8746 | (_.VT (X86expand (_.VT (bitconvert |
| 8747 | (_.LdFrag addr:$src1)))))>, |
| 8748 | AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8749 | } |
| 8750 | |
Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 8751 | multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > { |
| 8752 | |
| 8753 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)), |
| 8754 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) |
| 8755 | _.KRCWM:$mask, addr:$src)>; |
| 8756 | |
| 8757 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, |
| 8758 | (_.VT _.RC:$src0))), |
| 8759 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) |
| 8760 | _.RC:$src0, _.KRCWM:$mask, addr:$src)>; |
| 8761 | } |
| 8762 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8763 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, |
| 8764 | AVX512VLVectorVTInfo VTInfo> { |
Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 8765 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, |
| 8766 | expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8767 | |
| 8768 | let Predicates = [HasVLX] in { |
Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 8769 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, |
| 8770 | expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256; |
| 8771 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, |
| 8772 | expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8773 | } |
| 8774 | } |
| 8775 | |
| 8776 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>, |
| 8777 | EVEX; |
| 8778 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>, |
| 8779 | EVEX, VEX_W; |
| 8780 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>, |
| 8781 | EVEX; |
| 8782 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>, |
| 8783 | EVEX, VEX_W; |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8784 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8785 | //handle instruction reg_vec1 = op(reg_vec,imm) |
| 8786 | // op(mem_vec,imm) |
| 8787 | // op(broadcast(eltVt),imm) |
| 8788 | //all instruction created with FROUND_CURRENT |
| 8789 | multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8790 | X86VectorVTInfo _>{ |
| 8791 | let ExeDomain = _.ExeDomain in { |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8792 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8793 | (ins _.RC:$src1, i32u8imm:$src2), |
Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 8794 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8795 | (OpNode (_.VT _.RC:$src1), |
| 8796 | (i32 imm:$src2), |
| 8797 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8798 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8799 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 8800 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| 8801 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 8802 | (i32 imm:$src2), |
| 8803 | (i32 FROUND_CURRENT))>; |
| 8804 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8805 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 8806 | OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr, |
| 8807 | "${src1}"##_.BroadcastStr##", $src2", |
| 8808 | (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))), |
| 8809 | (i32 imm:$src2), |
| 8810 | (i32 FROUND_CURRENT))>, EVEX_B; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8811 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8812 | } |
| 8813 | |
| 8814 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 8815 | multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 8816 | SDNode OpNode, X86VectorVTInfo _>{ |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8817 | let ExeDomain = _.ExeDomain in |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8818 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8819 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 8820 | OpcodeStr##_.Suffix, "$src2, {sae}, $src1", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8821 | "$src1, {sae}, $src2", |
| 8822 | (OpNode (_.VT _.RC:$src1), |
| 8823 | (i32 imm:$src2), |
| 8824 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 8825 | } |
| 8826 | |
| 8827 | multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr, |
| 8828 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 8829 | let Predicates = [prd] in { |
| 8830 | defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 8831 | avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 8832 | EVEX_V512; |
| 8833 | } |
| 8834 | let Predicates = [prd, HasVLX] in { |
| 8835 | defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
| 8836 | EVEX_V128; |
| 8837 | defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
| 8838 | EVEX_V256; |
| 8839 | } |
| 8840 | } |
| 8841 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8842 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 8843 | // op(reg_vec2,mem_vec,imm) |
| 8844 | // op(reg_vec2,broadcast(eltVt),imm) |
| 8845 | //all instruction created with FROUND_CURRENT |
| 8846 | multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8847 | X86VectorVTInfo _>{ |
| 8848 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8849 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8850 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8851 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8852 | (OpNode (_.VT _.RC:$src1), |
| 8853 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8854 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8855 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8856 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8857 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
| 8858 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8859 | (OpNode (_.VT _.RC:$src1), |
| 8860 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 8861 | (i32 imm:$src3), |
| 8862 | (i32 FROUND_CURRENT))>; |
| 8863 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8864 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 8865 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 8866 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 8867 | (OpNode (_.VT _.RC:$src1), |
| 8868 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 8869 | (i32 imm:$src3), |
| 8870 | (i32 FROUND_CURRENT))>, EVEX_B; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8871 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8872 | } |
| 8873 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8874 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 8875 | // op(reg_vec2,mem_vec,imm) |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8876 | multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8877 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{ |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8878 | let ExeDomain = DestInfo.ExeDomain in { |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8879 | defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 8880 | (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3), |
| 8881 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8882 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 8883 | (SrcInfo.VT SrcInfo.RC:$src2), |
| 8884 | (i8 imm:$src3)))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8885 | defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 8886 | (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3), |
| 8887 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8888 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 8889 | (SrcInfo.VT (bitconvert |
| 8890 | (SrcInfo.LdFrag addr:$src2))), |
| 8891 | (i8 imm:$src3)))>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8892 | } |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8893 | } |
| 8894 | |
| 8895 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 8896 | // op(reg_vec2,mem_vec,imm) |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8897 | // op(reg_vec2,broadcast(eltVt),imm) |
| 8898 | multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8899 | X86VectorVTInfo _>: |
| 8900 | avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{ |
| 8901 | |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8902 | let ExeDomain = _.ExeDomain in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8903 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8904 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 8905 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 8906 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 8907 | (OpNode (_.VT _.RC:$src1), |
| 8908 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 8909 | (i8 imm:$src3))>, EVEX_B; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8910 | } |
| 8911 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8912 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 8913 | // op(reg_vec2,mem_scalar,imm) |
| 8914 | //all instruction created with FROUND_CURRENT |
| 8915 | multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8916 | X86VectorVTInfo _> { |
| 8917 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8918 | defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8919 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8920 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8921 | (OpNode (_.VT _.RC:$src1), |
| 8922 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8923 | (i32 imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8924 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8925 | defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | e73ef85 | 2016-09-11 12:38:46 +0000 | [diff] [blame] | 8926 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8927 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8928 | (OpNode (_.VT _.RC:$src1), |
| 8929 | (_.VT (scalar_to_vector |
| 8930 | (_.ScalarLdFrag addr:$src2))), |
| 8931 | (i32 imm:$src3), |
| 8932 | (i32 FROUND_CURRENT))>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8933 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8934 | } |
| 8935 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8936 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 8937 | multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 8938 | SDNode OpNode, X86VectorVTInfo _>{ |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8939 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8940 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8941 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 8942 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 8943 | "$src1, $src2, {sae}, $src3", |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8944 | (OpNode (_.VT _.RC:$src1), |
| 8945 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8946 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8947 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 8948 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8949 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 8950 | multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, |
| 8951 | SDNode OpNode, X86VectorVTInfo _> { |
Craig Topper | cac5d69 | 2017-02-26 06:45:37 +0000 | [diff] [blame] | 8952 | let ExeDomain = _.ExeDomain in |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8953 | defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8954 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 8955 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 8956 | "$src1, $src2, {sae}, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8957 | (OpNode (_.VT _.RC:$src1), |
| 8958 | (_.VT _.RC:$src2), |
| 8959 | (i32 imm:$src3), |
| 8960 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8961 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8962 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 8963 | multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr, |
| 8964 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8965 | let Predicates = [prd] in { |
| 8966 | defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8967 | avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8968 | EVEX_V512; |
| 8969 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8970 | } |
| 8971 | let Predicates = [prd, HasVLX] in { |
| 8972 | defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8973 | EVEX_V128; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8974 | defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8975 | EVEX_V256; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8976 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8977 | } |
| 8978 | |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8979 | multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr, |
| 8980 | AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{ |
| 8981 | let Predicates = [HasBWI] in { |
| 8982 | defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512, |
| 8983 | SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V; |
| 8984 | } |
| 8985 | let Predicates = [HasBWI, HasVLX] in { |
| 8986 | defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128, |
| 8987 | SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V; |
| 8988 | defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256, |
| 8989 | SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V; |
| 8990 | } |
| 8991 | } |
| 8992 | |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8993 | multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 8994 | bits<8> opc, SDNode OpNode>{ |
| 8995 | let Predicates = [HasAVX512] in { |
| 8996 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 8997 | } |
| 8998 | let Predicates = [HasAVX512, HasVLX] in { |
| 8999 | defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 9000 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 9001 | } |
| 9002 | } |
| 9003 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9004 | multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr, |
| 9005 | X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 9006 | let Predicates = [prd] in { |
| 9007 | defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>, |
| 9008 | avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9009 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 9010 | } |
| 9011 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 9012 | multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr, |
| 9013 | bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{ |
| 9014 | defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, |
| 9015 | opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>; |
| 9016 | defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, |
| 9017 | opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9018 | } |
| 9019 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 9020 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 9021 | defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, |
| 9022 | X86VReduce, HasDQI>, AVX512AIi8Base, EVEX; |
| 9023 | defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, |
| 9024 | X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX; |
| 9025 | defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26, |
| 9026 | X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX; |
| 9027 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9028 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 9029 | defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info, |
| 9030 | 0x50, X86VRange, HasDQI>, |
| 9031 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 9032 | defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info, |
| 9033 | 0x50, X86VRange, HasDQI>, |
| 9034 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 9035 | |
Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 9036 | defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info, |
| 9037 | 0x51, X86VRange, HasDQI>, |
| 9038 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 9039 | defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info, |
| 9040 | 0x51, X86VRange, HasDQI>, |
| 9041 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 9042 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9043 | defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info, |
| 9044 | 0x57, X86Reduces, HasDQI>, |
| 9045 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 9046 | defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info, |
| 9047 | 0x57, X86Reduces, HasDQI>, |
| 9048 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9049 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 9050 | defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info, |
| 9051 | 0x27, X86GetMants, HasAVX512>, |
| 9052 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 9053 | defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info, |
| 9054 | 0x27, X86GetMants, HasAVX512>, |
| 9055 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 9056 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9057 | multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 9058 | bits<8> opc, SDNode OpNode = X86Shuf128>{ |
| 9059 | let Predicates = [HasAVX512] in { |
| 9060 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 9061 | |
| 9062 | } |
| 9063 | let Predicates = [HasAVX512, HasVLX] in { |
| 9064 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 9065 | } |
| 9066 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9067 | let Predicates = [HasAVX512] in { |
| 9068 | def : Pat<(v16f32 (ffloor VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9069 | (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9070 | def : Pat<(v16f32 (fnearbyint VR512:$src)), |
| 9071 | (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>; |
| 9072 | def : Pat<(v16f32 (fceil VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9073 | (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9074 | def : Pat<(v16f32 (frint VR512:$src)), |
| 9075 | (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>; |
| 9076 | def : Pat<(v16f32 (ftrunc VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9077 | (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9078 | |
| 9079 | def : Pat<(v8f64 (ffloor VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9080 | (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9081 | def : Pat<(v8f64 (fnearbyint VR512:$src)), |
| 9082 | (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>; |
| 9083 | def : Pat<(v8f64 (fceil VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9084 | (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9085 | def : Pat<(v8f64 (frint VR512:$src)), |
| 9086 | (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>; |
| 9087 | def : Pat<(v8f64 (ftrunc VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 9088 | (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 9089 | } |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 9090 | |
| 9091 | defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>, |
| 9092 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 9093 | defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>, |
| 9094 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 9095 | defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>, |
| 9096 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 9097 | defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>, |
| 9098 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9099 | |
Craig Topper | b561e66 | 2017-01-19 02:34:29 +0000 | [diff] [blame] | 9100 | let Predicates = [HasAVX512] in { |
| 9101 | // Provide fallback in case the load node that is used in the broadcast |
| 9102 | // patterns above is used by additional users, which prevents the pattern |
| 9103 | // selection. |
| 9104 | def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
| 9105 | (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9106 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9107 | 0)>; |
| 9108 | def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
| 9109 | (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9110 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9111 | 0)>; |
| 9112 | |
| 9113 | def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))), |
| 9114 | (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9115 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9116 | 0)>; |
| 9117 | def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))), |
| 9118 | (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9119 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9120 | 0)>; |
| 9121 | |
| 9122 | def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))), |
| 9123 | (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9124 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9125 | 0)>; |
| 9126 | |
| 9127 | def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))), |
| 9128 | (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9129 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 9130 | 0)>; |
| 9131 | } |
| 9132 | |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 9133 | multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> { |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9134 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>, |
| 9135 | AVX512AIi8Base, EVEX_4V; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9136 | } |
| 9137 | |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 9138 | defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9139 | EVEX_CD8<32, CD8VF>; |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 9140 | defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 9141 | EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9142 | |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 9143 | multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{ |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9144 | let Predicates = p in |
| 9145 | def NAME#_.VTName#rri: |
| 9146 | Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))), |
| 9147 | (!cast<Instruction>(NAME#_.ZSuffix#rri) |
| 9148 | _.RC:$src1, _.RC:$src2, imm:$imm)>; |
| 9149 | } |
| 9150 | |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 9151 | multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>: |
| 9152 | avx512_vpalignr_lowering<_.info512, [HasBWI]>, |
| 9153 | avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>, |
| 9154 | avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>; |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9155 | |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 9156 | defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" , |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9157 | avx512vl_i8_info, avx512vl_i8_info>, |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 9158 | avx512_vpalignr_lowering_common<avx512vl_i16_info>, |
| 9159 | avx512_vpalignr_lowering_common<avx512vl_i32_info>, |
| 9160 | avx512_vpalignr_lowering_common<avx512vl_f32_info>, |
| 9161 | avx512_vpalignr_lowering_common<avx512vl_i64_info>, |
| 9162 | avx512_vpalignr_lowering_common<avx512vl_f64_info>, |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 9163 | EVEX_CD8<8, CD8VF>; |
| 9164 | |
Igor Breger | f3ded81 | 2015-08-31 13:09:30 +0000 | [diff] [blame] | 9165 | defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" , |
| 9166 | avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>; |
| 9167 | |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9168 | multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9169 | X86VectorVTInfo _> { |
Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9170 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9171 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9172 | (ins _.RC:$src1), OpcodeStr, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9173 | "$src1", "$src1", |
| 9174 | (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase; |
| 9175 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9176 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9177 | (ins _.MemOp:$src1), OpcodeStr, |
| 9178 | "$src1", "$src1", |
| 9179 | (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>, |
| 9180 | EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>; |
Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9181 | } |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9182 | } |
| 9183 | |
| 9184 | multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9185 | X86VectorVTInfo _> : |
| 9186 | avx512_unary_rm<opc, OpcodeStr, OpNode, _> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9187 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9188 | (ins _.ScalarMemOp:$src1), OpcodeStr, |
| 9189 | "${src1}"##_.BroadcastStr, |
| 9190 | "${src1}"##_.BroadcastStr, |
| 9191 | (_.VT (OpNode (X86VBroadcast |
| 9192 | (_.ScalarLdFrag addr:$src1))))>, |
| 9193 | EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9194 | } |
| 9195 | |
| 9196 | multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9197 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 9198 | let Predicates = [prd] in |
| 9199 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 9200 | |
| 9201 | let Predicates = [prd, HasVLX] in { |
| 9202 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 9203 | EVEX_V256; |
| 9204 | defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 9205 | EVEX_V128; |
| 9206 | } |
| 9207 | } |
| 9208 | |
| 9209 | multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9210 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 9211 | let Predicates = [prd] in |
| 9212 | defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 9213 | EVEX_V512; |
| 9214 | |
| 9215 | let Predicates = [prd, HasVLX] in { |
| 9216 | defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 9217 | EVEX_V256; |
| 9218 | defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 9219 | EVEX_V128; |
| 9220 | } |
| 9221 | } |
| 9222 | |
| 9223 | multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 9224 | SDNode OpNode, Predicate prd> { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9225 | defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9226 | prd>, VEX_W; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9227 | defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info, |
| 9228 | prd>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9229 | } |
| 9230 | |
| 9231 | multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 9232 | SDNode OpNode, Predicate prd> { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9233 | defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>; |
| 9234 | defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9235 | } |
| 9236 | |
| 9237 | multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 9238 | bits<8> opc_d, bits<8> opc_q, |
| 9239 | string OpcodeStr, SDNode OpNode> { |
| 9240 | defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 9241 | HasAVX512>, |
| 9242 | avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 9243 | HasBWI>; |
| 9244 | } |
| 9245 | |
Simon Pilgrim | cf2da96 | 2017-03-14 21:26:58 +0000 | [diff] [blame] | 9246 | defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 9247 | |
Simon Pilgrim | fea153f | 2017-05-06 19:11:59 +0000 | [diff] [blame] | 9248 | // VPABS: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9249 | let Predicates = [HasAVX512, NoVLX] in { |
| 9250 | def : Pat<(v4i64 (abs VR256X:$src)), |
| 9251 | (EXTRACT_SUBREG |
| 9252 | (VPABSQZrr |
| 9253 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9254 | sub_ymm)>; |
| 9255 | def : Pat<(v2i64 (abs VR128X:$src)), |
| 9256 | (EXTRACT_SUBREG |
| 9257 | (VPABSQZrr |
| 9258 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9259 | sub_xmm)>; |
| 9260 | } |
| 9261 | |
Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 9262 | multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{ |
| 9263 | |
| 9264 | defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>; |
Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 9265 | } |
| 9266 | |
| 9267 | defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>; |
| 9268 | defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>; |
| 9269 | |
Simon Pilgrim | c89aa0b | 2017-05-05 12:20:34 +0000 | [diff] [blame] | 9270 | // VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9271 | let Predicates = [HasCDI, NoVLX] in { |
| 9272 | def : Pat<(v4i64 (ctlz VR256X:$src)), |
| 9273 | (EXTRACT_SUBREG |
| 9274 | (VPLZCNTQZrr |
| 9275 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9276 | sub_ymm)>; |
| 9277 | def : Pat<(v2i64 (ctlz VR128X:$src)), |
| 9278 | (EXTRACT_SUBREG |
| 9279 | (VPLZCNTQZrr |
| 9280 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9281 | sub_xmm)>; |
| 9282 | |
| 9283 | def : Pat<(v8i32 (ctlz VR256X:$src)), |
| 9284 | (EXTRACT_SUBREG |
| 9285 | (VPLZCNTDZrr |
| 9286 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9287 | sub_ymm)>; |
| 9288 | def : Pat<(v4i32 (ctlz VR128X:$src)), |
| 9289 | (EXTRACT_SUBREG |
| 9290 | (VPLZCNTDZrr |
| 9291 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9292 | sub_xmm)>; |
| 9293 | } |
| 9294 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9295 | //===---------------------------------------------------------------------===// |
Oren Ben Simhon | 7bf27f0 | 2017-05-25 13:45:23 +0000 | [diff] [blame] | 9296 | // Counts number of ones - VPOPCNTD and VPOPCNTQ |
| 9297 | //===---------------------------------------------------------------------===// |
| 9298 | |
| 9299 | multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> { |
| 9300 | let Predicates = [HasVPOPCNTDQ] in |
| 9301 | defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512; |
| 9302 | } |
| 9303 | |
| 9304 | // Use 512bit version to implement 128/256 bit. |
| 9305 | multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> { |
| 9306 | let Predicates = [prd] in { |
| 9307 | def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)), |
| 9308 | (EXTRACT_SUBREG |
| 9309 | (!cast<Instruction>(NAME # "Zrr") |
| 9310 | (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)), |
| 9311 | _.info256.RC:$src1, |
| 9312 | _.info256.SubRegIdx)), |
| 9313 | _.info256.SubRegIdx)>; |
| 9314 | |
| 9315 | def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)), |
| 9316 | (EXTRACT_SUBREG |
| 9317 | (!cast<Instruction>(NAME # "Zrr") |
| 9318 | (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)), |
| 9319 | _.info128.RC:$src1, |
| 9320 | _.info128.SubRegIdx)), |
| 9321 | _.info128.SubRegIdx)>; |
| 9322 | } |
| 9323 | } |
| 9324 | |
| 9325 | defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>, |
| 9326 | avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>; |
| 9327 | defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>, |
| 9328 | avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W; |
| 9329 | |
| 9330 | //===---------------------------------------------------------------------===// |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9331 | // Replicate Single FP - MOVSHDUP and MOVSLDUP |
| 9332 | //===---------------------------------------------------------------------===// |
| 9333 | multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 9334 | defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info, |
| 9335 | HasAVX512>, XS; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9336 | } |
| 9337 | |
| 9338 | defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>; |
| 9339 | defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9340 | |
| 9341 | //===----------------------------------------------------------------------===// |
| 9342 | // AVX-512 - MOVDDUP |
| 9343 | //===----------------------------------------------------------------------===// |
| 9344 | |
| 9345 | multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9346 | X86VectorVTInfo _> { |
Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9347 | let ExeDomain = _.ExeDomain in { |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9348 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9349 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 9350 | (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9351 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9352 | (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| 9353 | (_.VT (OpNode (_.VT (scalar_to_vector |
| 9354 | (_.ScalarLdFrag addr:$src)))))>, |
| 9355 | EVEX, EVEX_CD8<_.EltSize, CD8VH>; |
Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9356 | } |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9357 | } |
| 9358 | |
| 9359 | multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9360 | AVX512VLVectorVTInfo VTInfo> { |
| 9361 | |
| 9362 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 9363 | |
| 9364 | let Predicates = [HasAVX512, HasVLX] in { |
| 9365 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 9366 | EVEX_V256; |
| 9367 | defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 9368 | EVEX_V128; |
| 9369 | } |
| 9370 | } |
| 9371 | |
| 9372 | multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 9373 | defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, |
| 9374 | avx512vl_f64_info>, XD, VEX_W; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9375 | } |
| 9376 | |
| 9377 | defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>; |
| 9378 | |
Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 9379 | let Predicates = [HasVLX] in { |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9380 | def : Pat<(X86Movddup (loadv2f64 addr:$src)), |
Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 9381 | (VMOVDDUPZ128rm addr:$src)>; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9382 | def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))), |
Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 9383 | (VMOVDDUPZ128rm addr:$src)>; |
| 9384 | def : Pat<(v2f64 (X86VBroadcast f64:$src)), |
| 9385 | (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
Craig Topper | da84ff3 | 2017-01-07 22:20:23 +0000 | [diff] [blame] | 9386 | |
| 9387 | def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)), |
| 9388 | (v2f64 VR128X:$src0)), |
| 9389 | (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>; |
| 9390 | def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)), |
| 9391 | (bitconvert (v4i32 immAllZerosV))), |
| 9392 | (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>; |
| 9393 | |
| 9394 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)), |
| 9395 | (v2f64 VR128X:$src0)), |
| 9396 | (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask, |
| 9397 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| 9398 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)), |
| 9399 | (bitconvert (v4i32 immAllZerosV))), |
| 9400 | (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| 9401 | |
| 9402 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 9403 | (v2f64 VR128X:$src0)), |
| 9404 | (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>; |
| 9405 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 9406 | (bitconvert (v4i32 immAllZerosV))), |
| 9407 | (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>; |
Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 9408 | } |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9409 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 9410 | //===----------------------------------------------------------------------===// |
| 9411 | // AVX-512 - Unpack Instructions |
| 9412 | //===----------------------------------------------------------------------===// |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 9413 | defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512, |
| 9414 | SSE_ALU_ITINS_S>; |
| 9415 | defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512, |
| 9416 | SSE_ALU_ITINS_S>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 9417 | |
| 9418 | defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl, |
| 9419 | SSE_INTALU_ITINS_P, HasBWI>; |
| 9420 | defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh, |
| 9421 | SSE_INTALU_ITINS_P, HasBWI>; |
| 9422 | defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl, |
| 9423 | SSE_INTALU_ITINS_P, HasBWI>; |
| 9424 | defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh, |
| 9425 | SSE_INTALU_ITINS_P, HasBWI>; |
| 9426 | |
| 9427 | defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl, |
| 9428 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 9429 | defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh, |
| 9430 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 9431 | defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl, |
| 9432 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 9433 | defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh, |
| 9434 | SSE_INTALU_ITINS_P, HasAVX512>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9435 | |
| 9436 | //===----------------------------------------------------------------------===// |
| 9437 | // AVX-512 - Extract & Insert Integer Instructions |
| 9438 | //===----------------------------------------------------------------------===// |
| 9439 | |
| 9440 | multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9441 | X86VectorVTInfo _> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9442 | def mr : AVX512Ii8<opc, MRMDestMem, (outs), |
| 9443 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 9444 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9445 | [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1), |
| 9446 | imm:$src2)))), |
| 9447 | addr:$dst)]>, |
| 9448 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9449 | } |
| 9450 | |
| 9451 | multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> { |
| 9452 | let Predicates = [HasBWI] in { |
| 9453 | def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst), |
| 9454 | (ins _.RC:$src1, u8imm:$src2), |
| 9455 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9456 | [(set GR32orGR64:$dst, |
| 9457 | (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>, |
| 9458 | EVEX, TAPD; |
| 9459 | |
| 9460 | defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD; |
| 9461 | } |
| 9462 | } |
| 9463 | |
| 9464 | multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> { |
| 9465 | let Predicates = [HasBWI] in { |
| 9466 | def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst), |
| 9467 | (ins _.RC:$src1, u8imm:$src2), |
| 9468 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9469 | [(set GR32orGR64:$dst, |
| 9470 | (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>, |
| 9471 | EVEX, PD; |
| 9472 | |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 9473 | let hasSideEffects = 0 in |
Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 9474 | def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst), |
| 9475 | (ins _.RC:$src1, u8imm:$src2), |
| 9476 | OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 9477 | EVEX, TAPD, FoldGenData<NAME#rr>; |
Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 9478 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9479 | defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD; |
| 9480 | } |
| 9481 | } |
| 9482 | |
| 9483 | multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _, |
| 9484 | RegisterClass GRC> { |
| 9485 | let Predicates = [HasDQI] in { |
| 9486 | def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst), |
| 9487 | (ins _.RC:$src1, u8imm:$src2), |
| 9488 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9489 | [(set GRC:$dst, |
| 9490 | (extractelt (_.VT _.RC:$src1), imm:$src2))]>, |
| 9491 | EVEX, TAPD; |
| 9492 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9493 | def mr : AVX512Ii8<0x16, MRMDestMem, (outs), |
| 9494 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 9495 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9496 | [(store (extractelt (_.VT _.RC:$src1), |
| 9497 | imm:$src2),addr:$dst)]>, |
| 9498 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9499 | } |
| 9500 | } |
| 9501 | |
| 9502 | defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>; |
| 9503 | defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>; |
| 9504 | defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>; |
| 9505 | defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W; |
| 9506 | |
| 9507 | multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9508 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 9509 | def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst), |
| 9510 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 9511 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 9512 | [(set _.RC:$dst, |
| 9513 | (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>, |
| 9514 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 9515 | } |
| 9516 | |
| 9517 | multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9518 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 9519 | let Predicates = [HasBWI] in { |
| 9520 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 9521 | (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3), |
| 9522 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 9523 | [(set _.RC:$dst, |
| 9524 | (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V; |
| 9525 | |
| 9526 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>; |
| 9527 | } |
| 9528 | } |
| 9529 | |
| 9530 | multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr, |
| 9531 | X86VectorVTInfo _, RegisterClass GRC> { |
| 9532 | let Predicates = [HasDQI] in { |
| 9533 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 9534 | (ins _.RC:$src1, GRC:$src2, u8imm:$src3), |
| 9535 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 9536 | [(set _.RC:$dst, |
| 9537 | (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>, |
| 9538 | EVEX_4V, TAPD; |
| 9539 | |
| 9540 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _, |
| 9541 | _.ScalarLdFrag>, TAPD; |
| 9542 | } |
| 9543 | } |
| 9544 | |
| 9545 | defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info, |
| 9546 | extloadi8>, TAPD; |
| 9547 | defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info, |
| 9548 | extloadi16>, PD; |
| 9549 | defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>; |
| 9550 | defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W; |
Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 9551 | //===----------------------------------------------------------------------===// |
| 9552 | // VSHUFPS - VSHUFPD Operations |
| 9553 | //===----------------------------------------------------------------------===// |
| 9554 | multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, |
| 9555 | AVX512VLVectorVTInfo VTInfo_FP>{ |
| 9556 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>, |
| 9557 | EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>, |
| 9558 | AVX512AIi8Base, EVEX_4V; |
Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 9559 | } |
| 9560 | |
| 9561 | defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS; |
| 9562 | defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9563 | //===----------------------------------------------------------------------===// |
| 9564 | // AVX-512 - Byte shift Left/Right |
| 9565 | //===----------------------------------------------------------------------===// |
| 9566 | |
| 9567 | multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr, |
| 9568 | Format MRMm, string OpcodeStr, X86VectorVTInfo _>{ |
| 9569 | def rr : AVX512<opc, MRMr, |
| 9570 | (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2), |
| 9571 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 9572 | [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9573 | def rm : AVX512<opc, MRMm, |
| 9574 | (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2), |
| 9575 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 9576 | [(set _.RC:$dst,(_.VT (OpNode |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 9577 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 9578 | (i8 imm:$src2))))]>; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9579 | } |
| 9580 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9581 | multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr, |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9582 | Format MRMm, string OpcodeStr, Predicate prd>{ |
| 9583 | let Predicates = [prd] in |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9584 | defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 9585 | OpcodeStr, v64i8_info>, EVEX_V512; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9586 | let Predicates = [prd, HasVLX] in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9587 | defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 9588 | OpcodeStr, v32i8x_info>, EVEX_V256; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9589 | defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 9590 | OpcodeStr, v16i8x_info>, EVEX_V128; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9591 | } |
| 9592 | } |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9593 | defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq", |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9594 | HasBWI>, AVX512PDIi8Base, EVEX_4V; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9595 | defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq", |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9596 | HasBWI>, AVX512PDIi8Base, EVEX_4V; |
| 9597 | |
| 9598 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9599 | multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9600 | string OpcodeStr, X86VectorVTInfo _dst, |
| 9601 | X86VectorVTInfo _src>{ |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9602 | def rr : AVX512BI<opc, MRMSrcReg, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9603 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2), |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9604 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9605 | [(set _dst.RC:$dst,(_dst.VT |
| 9606 | (OpNode (_src.VT _src.RC:$src1), |
| 9607 | (_src.VT _src.RC:$src2))))]>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9608 | def rm : AVX512BI<opc, MRMSrcMem, |
| 9609 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2), |
| 9610 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 9611 | [(set _dst.RC:$dst,(_dst.VT |
| 9612 | (OpNode (_src.VT _src.RC:$src1), |
| 9613 | (_src.VT (bitconvert |
| 9614 | (_src.LdFrag addr:$src2))))))]>; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9615 | } |
| 9616 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9617 | multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode, |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9618 | string OpcodeStr, Predicate prd> { |
| 9619 | let Predicates = [prd] in |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9620 | defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info, |
| 9621 | v64i8_info>, EVEX_V512; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9622 | let Predicates = [prd, HasVLX] in { |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9623 | defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info, |
| 9624 | v32i8x_info>, EVEX_V256; |
| 9625 | defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info, |
| 9626 | v16i8x_info>, EVEX_V128; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9627 | } |
| 9628 | } |
| 9629 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9630 | defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw", |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9631 | HasBWI>, EVEX_4V; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9632 | |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9633 | // Transforms to swizzle an immediate to enable better matching when |
| 9634 | // memory operand isn't in the right place. |
| 9635 | def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{ |
| 9636 | // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2. |
| 9637 | uint8_t Imm = N->getZExtValue(); |
| 9638 | // Swap bits 1/4 and 3/6. |
| 9639 | uint8_t NewImm = Imm & 0xa5; |
| 9640 | if (Imm & 0x02) NewImm |= 0x10; |
| 9641 | if (Imm & 0x10) NewImm |= 0x02; |
| 9642 | if (Imm & 0x08) NewImm |= 0x40; |
| 9643 | if (Imm & 0x40) NewImm |= 0x08; |
| 9644 | return getI8Imm(NewImm, SDLoc(N)); |
| 9645 | }]>; |
| 9646 | def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{ |
| 9647 | // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2. |
| 9648 | uint8_t Imm = N->getZExtValue(); |
| 9649 | // Swap bits 2/4 and 3/5. |
| 9650 | uint8_t NewImm = Imm & 0xc3; |
Craig Topper | a5fa2e4 | 2017-02-20 07:00:34 +0000 | [diff] [blame] | 9651 | if (Imm & 0x04) NewImm |= 0x10; |
| 9652 | if (Imm & 0x10) NewImm |= 0x04; |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9653 | if (Imm & 0x08) NewImm |= 0x20; |
| 9654 | if (Imm & 0x20) NewImm |= 0x08; |
| 9655 | return getI8Imm(NewImm, SDLoc(N)); |
| 9656 | }]>; |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9657 | def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{ |
| 9658 | // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2. |
| 9659 | uint8_t Imm = N->getZExtValue(); |
| 9660 | // Swap bits 1/2 and 5/6. |
| 9661 | uint8_t NewImm = Imm & 0x99; |
| 9662 | if (Imm & 0x02) NewImm |= 0x04; |
| 9663 | if (Imm & 0x04) NewImm |= 0x02; |
| 9664 | if (Imm & 0x20) NewImm |= 0x40; |
| 9665 | if (Imm & 0x40) NewImm |= 0x20; |
| 9666 | return getI8Imm(NewImm, SDLoc(N)); |
| 9667 | }]>; |
Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 9668 | def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{ |
| 9669 | // Convert a VPTERNLOG immediate by moving operand 1 to the end. |
| 9670 | uint8_t Imm = N->getZExtValue(); |
| 9671 | // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5 |
| 9672 | uint8_t NewImm = Imm & 0x81; |
| 9673 | if (Imm & 0x02) NewImm |= 0x04; |
| 9674 | if (Imm & 0x04) NewImm |= 0x10; |
| 9675 | if (Imm & 0x08) NewImm |= 0x40; |
| 9676 | if (Imm & 0x10) NewImm |= 0x02; |
| 9677 | if (Imm & 0x20) NewImm |= 0x08; |
| 9678 | if (Imm & 0x40) NewImm |= 0x20; |
| 9679 | return getI8Imm(NewImm, SDLoc(N)); |
| 9680 | }]>; |
| 9681 | def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{ |
| 9682 | // Convert a VPTERNLOG immediate by moving operand 2 to the beginning. |
| 9683 | uint8_t Imm = N->getZExtValue(); |
| 9684 | // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3 |
| 9685 | uint8_t NewImm = Imm & 0x81; |
| 9686 | if (Imm & 0x02) NewImm |= 0x10; |
| 9687 | if (Imm & 0x04) NewImm |= 0x02; |
| 9688 | if (Imm & 0x08) NewImm |= 0x20; |
| 9689 | if (Imm & 0x10) NewImm |= 0x04; |
| 9690 | if (Imm & 0x20) NewImm |= 0x40; |
| 9691 | if (Imm & 0x40) NewImm |= 0x08; |
| 9692 | return getI8Imm(NewImm, SDLoc(N)); |
| 9693 | }]>; |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9694 | |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9695 | multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9696 | X86VectorVTInfo _>{ |
| 9697 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9698 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9699 | (ins _.RC:$src2, _.RC:$src3, u8imm:$src4), |
Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 9700 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9701 | (OpNode (_.VT _.RC:$src1), |
| 9702 | (_.VT _.RC:$src2), |
| 9703 | (_.VT _.RC:$src3), |
Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 9704 | (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9705 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9706 | (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4), |
| 9707 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9708 | (OpNode (_.VT _.RC:$src1), |
| 9709 | (_.VT _.RC:$src2), |
| 9710 | (_.VT (bitconvert (_.LdFrag addr:$src3))), |
Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 9711 | (i8 imm:$src4)), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9712 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 9713 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9714 | (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4), |
| 9715 | OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 9716 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 9717 | (OpNode (_.VT _.RC:$src1), |
| 9718 | (_.VT _.RC:$src2), |
| 9719 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 9720 | (i8 imm:$src4)), 1, 0>, EVEX_B, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9721 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9722 | }// Constraints = "$src1 = $dst" |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9723 | |
| 9724 | // Additional patterns for matching passthru operand in other positions. |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9725 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9726 | (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9727 | _.RC:$src1)), |
| 9728 | (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask, |
| 9729 | _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9730 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9731 | (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)), |
| 9732 | _.RC:$src1)), |
| 9733 | (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask, |
| 9734 | _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9735 | |
| 9736 | // Additional patterns for matching loads in other positions. |
| 9737 | def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 9738 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4))), |
| 9739 | (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2, |
| 9740 | addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9741 | def : Pat<(_.VT (OpNode _.RC:$src1, |
| 9742 | (bitconvert (_.LdFrag addr:$src3)), |
| 9743 | _.RC:$src2, (i8 imm:$src4))), |
| 9744 | (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2, |
| 9745 | addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| 9746 | |
| 9747 | // Additional patterns for matching zero masking with loads in other |
| 9748 | // positions. |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9749 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9750 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 9751 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9752 | _.ImmAllZerosV)), |
| 9753 | (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask, |
| 9754 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9755 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9756 | (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)), |
| 9757 | _.RC:$src2, (i8 imm:$src4)), |
| 9758 | _.ImmAllZerosV)), |
| 9759 | (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask, |
| 9760 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9761 | |
| 9762 | // Additional patterns for matching masked loads with different |
| 9763 | // operand orders. |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9764 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9765 | (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)), |
| 9766 | _.RC:$src2, (i8 imm:$src4)), |
| 9767 | _.RC:$src1)), |
| 9768 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9769 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 9770 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9771 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 9772 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9773 | _.RC:$src1)), |
| 9774 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9775 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9776 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9777 | (OpNode _.RC:$src2, _.RC:$src1, |
| 9778 | (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)), |
| 9779 | _.RC:$src1)), |
| 9780 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9781 | _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| 9782 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9783 | (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)), |
| 9784 | _.RC:$src1, (i8 imm:$src4)), |
| 9785 | _.RC:$src1)), |
| 9786 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9787 | _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>; |
| 9788 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9789 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 9790 | _.RC:$src1, _.RC:$src2, (i8 imm:$src4)), |
| 9791 | _.RC:$src1)), |
| 9792 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9793 | _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>; |
Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 9794 | |
| 9795 | // Additional patterns for matching broadcasts in other positions. |
| 9796 | def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9797 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4))), |
| 9798 | (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2, |
| 9799 | addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9800 | def : Pat<(_.VT (OpNode _.RC:$src1, |
| 9801 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9802 | _.RC:$src2, (i8 imm:$src4))), |
| 9803 | (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2, |
| 9804 | addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| 9805 | |
| 9806 | // Additional patterns for matching zero masking with broadcasts in other |
| 9807 | // positions. |
| 9808 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9809 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9810 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9811 | _.ImmAllZerosV)), |
| 9812 | (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1, |
| 9813 | _.KRCWM:$mask, _.RC:$src2, addr:$src3, |
| 9814 | (VPTERNLOG321_imm8 imm:$src4))>; |
| 9815 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9816 | (OpNode _.RC:$src1, |
| 9817 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9818 | _.RC:$src2, (i8 imm:$src4)), |
| 9819 | _.ImmAllZerosV)), |
| 9820 | (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1, |
| 9821 | _.KRCWM:$mask, _.RC:$src2, addr:$src3, |
| 9822 | (VPTERNLOG132_imm8 imm:$src4))>; |
| 9823 | |
| 9824 | // Additional patterns for matching masked broadcasts with different |
| 9825 | // operand orders. |
| 9826 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9827 | (OpNode _.RC:$src1, |
| 9828 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9829 | _.RC:$src2, (i8 imm:$src4)), |
| 9830 | _.RC:$src1)), |
| 9831 | (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
| 9832 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 9833 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9834 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9835 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9836 | _.RC:$src1)), |
| 9837 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9838 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9839 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9840 | (OpNode _.RC:$src2, _.RC:$src1, |
| 9841 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9842 | (i8 imm:$src4)), _.RC:$src1)), |
| 9843 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9844 | _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| 9845 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9846 | (OpNode _.RC:$src2, |
| 9847 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9848 | _.RC:$src1, (i8 imm:$src4)), |
| 9849 | _.RC:$src1)), |
| 9850 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9851 | _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>; |
| 9852 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9853 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9854 | _.RC:$src1, _.RC:$src2, (i8 imm:$src4)), |
| 9855 | _.RC:$src1)), |
| 9856 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9857 | _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9858 | } |
| 9859 | |
| 9860 | multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{ |
| 9861 | let Predicates = [HasAVX512] in |
| 9862 | defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512; |
| 9863 | let Predicates = [HasAVX512, HasVLX] in { |
| 9864 | defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128; |
| 9865 | defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256; |
| 9866 | } |
| 9867 | } |
| 9868 | |
| 9869 | defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>; |
| 9870 | defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W; |
| 9871 | |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9872 | //===----------------------------------------------------------------------===// |
| 9873 | // AVX-512 - FixupImm |
| 9874 | //===----------------------------------------------------------------------===// |
| 9875 | |
| 9876 | multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9877 | X86VectorVTInfo _>{ |
| 9878 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9879 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9880 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 9881 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9882 | (OpNode (_.VT _.RC:$src1), |
| 9883 | (_.VT _.RC:$src2), |
| 9884 | (_.IntVT _.RC:$src3), |
| 9885 | (i32 imm:$src4), |
| 9886 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9887 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9888 | (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4), |
| 9889 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9890 | (OpNode (_.VT _.RC:$src1), |
| 9891 | (_.VT _.RC:$src2), |
| 9892 | (_.IntVT (bitconvert (_.LdFrag addr:$src3))), |
| 9893 | (i32 imm:$src4), |
| 9894 | (i32 FROUND_CURRENT))>; |
| 9895 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9896 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 9897 | OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 9898 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 9899 | (OpNode (_.VT _.RC:$src1), |
| 9900 | (_.VT _.RC:$src2), |
| 9901 | (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 9902 | (i32 imm:$src4), |
| 9903 | (i32 FROUND_CURRENT))>, EVEX_B; |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9904 | } // Constraints = "$src1 = $dst" |
| 9905 | } |
| 9906 | |
| 9907 | multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9908 | SDNode OpNode, X86VectorVTInfo _>{ |
| 9909 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9910 | defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9911 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9912 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9913 | "$src2, $src3, {sae}, $src4", |
| 9914 | (OpNode (_.VT _.RC:$src1), |
| 9915 | (_.VT _.RC:$src2), |
| 9916 | (_.IntVT _.RC:$src3), |
| 9917 | (i32 imm:$src4), |
| 9918 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 9919 | } |
| 9920 | } |
| 9921 | |
| 9922 | multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9923 | X86VectorVTInfo _, X86VectorVTInfo _src3VT> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9924 | let Constraints = "$src1 = $dst" , Predicates = [HasAVX512], |
| 9925 | ExeDomain = _.ExeDomain in { |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9926 | defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9927 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 9928 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9929 | (OpNode (_.VT _.RC:$src1), |
| 9930 | (_.VT _.RC:$src2), |
| 9931 | (_src3VT.VT _src3VT.RC:$src3), |
| 9932 | (i32 imm:$src4), |
| 9933 | (i32 FROUND_CURRENT))>; |
| 9934 | |
| 9935 | defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9936 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 9937 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| 9938 | "$src2, $src3, {sae}, $src4", |
| 9939 | (OpNode (_.VT _.RC:$src1), |
| 9940 | (_.VT _.RC:$src2), |
| 9941 | (_src3VT.VT _src3VT.RC:$src3), |
| 9942 | (i32 imm:$src4), |
| 9943 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9944 | defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9945 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 9946 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9947 | (OpNode (_.VT _.RC:$src1), |
| 9948 | (_.VT _.RC:$src2), |
| 9949 | (_src3VT.VT (scalar_to_vector |
| 9950 | (_src3VT.ScalarLdFrag addr:$src3))), |
| 9951 | (i32 imm:$src4), |
| 9952 | (i32 FROUND_CURRENT))>; |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9953 | } |
| 9954 | } |
| 9955 | |
| 9956 | multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{ |
| 9957 | let Predicates = [HasAVX512] in |
| 9958 | defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 9959 | avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 9960 | AVX512AIi8Base, EVEX_4V, EVEX_V512; |
| 9961 | let Predicates = [HasAVX512, HasVLX] in { |
| 9962 | defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>, |
| 9963 | AVX512AIi8Base, EVEX_4V, EVEX_V128; |
| 9964 | defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>, |
| 9965 | AVX512AIi8Base, EVEX_4V, EVEX_V256; |
| 9966 | } |
| 9967 | } |
| 9968 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9969 | defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 9970 | f32x_info, v4i32x_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9971 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9972 | defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 9973 | f64x_info, v2i64x_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9974 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9975 | defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9976 | EVEX_CD8<32, CD8VF>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9977 | defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9978 | EVEX_CD8<64, CD8VF>, VEX_W; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9979 | |
| 9980 | |
| 9981 | |
| 9982 | // Patterns used to select SSE scalar fp arithmetic instructions from |
| 9983 | // either: |
| 9984 | // |
| 9985 | // (1) a scalar fp operation followed by a blend |
| 9986 | // |
| 9987 | // The effect is that the backend no longer emits unnecessary vector |
| 9988 | // insert instructions immediately after SSE scalar fp instructions |
| 9989 | // like addss or mulss. |
| 9990 | // |
| 9991 | // For example, given the following code: |
| 9992 | // __m128 foo(__m128 A, __m128 B) { |
| 9993 | // A[0] += B[0]; |
| 9994 | // return A; |
| 9995 | // } |
| 9996 | // |
| 9997 | // Previously we generated: |
| 9998 | // addss %xmm0, %xmm1 |
| 9999 | // movss %xmm1, %xmm0 |
| 10000 | // |
| 10001 | // We now generate: |
| 10002 | // addss %xmm1, %xmm0 |
| 10003 | // |
| 10004 | // (2) a vector packed single/double fp operation followed by a vector insert |
| 10005 | // |
| 10006 | // The effect is that the backend converts the packed fp instruction |
| 10007 | // followed by a vector insert into a single SSE scalar fp instruction. |
| 10008 | // |
| 10009 | // For example, given the following code: |
| 10010 | // __m128 foo(__m128 A, __m128 B) { |
| 10011 | // __m128 C = A + B; |
| 10012 | // return (__m128) {c[0], a[1], a[2], a[3]}; |
| 10013 | // } |
| 10014 | // |
| 10015 | // Previously we generated: |
| 10016 | // addps %xmm0, %xmm1 |
| 10017 | // movss %xmm1, %xmm0 |
| 10018 | // |
| 10019 | // We now generate: |
| 10020 | // addss %xmm1, %xmm0 |
| 10021 | |
| 10022 | // TODO: Some canonicalization in lowering would simplify the number of |
| 10023 | // patterns we have to try to match. |
| 10024 | multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> { |
| 10025 | let Predicates = [HasAVX512] in { |
Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 10026 | // extracted scalar math op with insert via movss |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10027 | def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector |
| 10028 | (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))), |
| 10029 | FR32X:$src))))), |
Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 10030 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10031 | (COPY_TO_REGCLASS FR32X:$src, VR128X))>; |
Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 10032 | |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10033 | // extracted scalar math op with insert via blend |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10034 | def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector |
| 10035 | (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))), |
| 10036 | FR32X:$src))), (i8 1))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10037 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10038 | (COPY_TO_REGCLASS FR32X:$src, VR128X))>; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10039 | |
| 10040 | // vector math op with insert via movss |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10041 | def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), |
| 10042 | (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10043 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>; |
| 10044 | |
| 10045 | // vector math op with insert via blend |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10046 | def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), |
| 10047 | (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10048 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>; |
Craig Topper | 83f2145 | 2016-12-27 01:56:24 +0000 | [diff] [blame] | 10049 | |
| 10050 | // extracted masked scalar math op with insert via movss |
| 10051 | def : Pat<(X86Movss (v4f32 VR128X:$src1), |
| 10052 | (scalar_to_vector |
| 10053 | (X86selects VK1WM:$mask, |
| 10054 | (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))), |
| 10055 | FR32X:$src2), |
| 10056 | FR32X:$src0))), |
| 10057 | (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X), |
| 10058 | VK1WM:$mask, v4f32:$src1, |
| 10059 | (COPY_TO_REGCLASS FR32X:$src2, VR128X))>; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10060 | } |
| 10061 | } |
| 10062 | |
| 10063 | defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">; |
| 10064 | defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">; |
| 10065 | defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">; |
| 10066 | defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">; |
| 10067 | |
| 10068 | multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> { |
| 10069 | let Predicates = [HasAVX512] in { |
| 10070 | // extracted scalar math op with insert via movsd |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10071 | def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector |
| 10072 | (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))), |
| 10073 | FR64X:$src))))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10074 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10075 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10076 | |
| 10077 | // extracted scalar math op with insert via blend |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10078 | def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector |
| 10079 | (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))), |
| 10080 | FR64X:$src))), (i8 1))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10081 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10082 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10083 | |
| 10084 | // vector math op with insert via movsd |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10085 | def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), |
| 10086 | (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10087 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>; |
| 10088 | |
| 10089 | // vector math op with insert via blend |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 10090 | def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), |
| 10091 | (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10092 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>; |
Craig Topper | 83f2145 | 2016-12-27 01:56:24 +0000 | [diff] [blame] | 10093 | |
| 10094 | // extracted masked scalar math op with insert via movss |
| 10095 | def : Pat<(X86Movsd (v2f64 VR128X:$src1), |
| 10096 | (scalar_to_vector |
| 10097 | (X86selects VK1WM:$mask, |
| 10098 | (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))), |
| 10099 | FR64X:$src2), |
| 10100 | FR64X:$src0))), |
| 10101 | (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X), |
| 10102 | VK1WM:$mask, v2f64:$src1, |
| 10103 | (COPY_TO_REGCLASS FR64X:$src2, VR128X))>; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 10104 | } |
| 10105 | } |
| 10106 | |
| 10107 | defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">; |
| 10108 | defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">; |
| 10109 | defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">; |
| 10110 | defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">; |