blob: 6e15cf4fa4659e035aaabb56d3a33099343b130d [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Ayman Musa6e670cf2017-02-23 07:24:21 +0000268// Similar to AVX512_maskable_common, but with scalar types.
269multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
270 dag Outs,
271 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
272 string OpcodeStr,
273 string AttSrcAsm, string IntelSrcAsm,
274 SDNode Select = vselect,
275 string MaskingConstraint = "",
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0,
278 bit IsKCommutable = 0> :
279 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
280 AttSrcAsm, IntelSrcAsm,
281 [], [], [],
Craig Topperb9e3e112017-08-14 15:28:48 +0000282 MaskingConstraint, itin, IsCommutable,
Ayman Musa6e670cf2017-02-23 07:24:21 +0000283 IsKCommutable>;
284
Adam Nemet2e91ee52014-08-14 17:13:19 +0000285// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000286// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000287// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000288// This version uses a separate dag for non-masking and masking.
289multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag Ins, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
292 dag RHS, dag MaskRHS,
293 InstrItinClass itin = NoItinerary,
294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
296 AVX512_maskable_custom<O, F, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm,
300 [(set _.RC:$dst, RHS)],
301 [(set _.RC:$dst,
302 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
303 [(set _.RC:$dst,
304 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the vector instruction. In the masking case, the
309// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000310multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
311 dag Outs, dag Ins, string OpcodeStr,
312 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000313 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000314 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000315 bit IsCommutable = 0, bit IsKCommutable = 0,
316 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000317 AVX512_maskable_common<O, F, _, Outs, Ins,
318 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
319 !con((ins _.KRCWM:$mask), Ins),
320 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000321 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000322 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000323
324// This multiclass generates the unconditional/non-masking, the masking and
325// the zero-masking variant of the scalar instruction.
326multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
327 dag Outs, dag Ins, string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000329 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000330 InstrItinClass itin = NoItinerary,
331 bit IsCommutable = 0> :
332 AVX512_maskable_common<O, F, _, Outs, Ins,
333 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
334 !con((ins _.KRCWM:$mask), Ins),
335 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000336 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
337 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000338
Adam Nemet34801422014-10-08 23:25:39 +0000339// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000340// ($src1) is already tied to $dst so we just use that for the preserved
341// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
342// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000343multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
344 dag Outs, dag NonTiedIns, string OpcodeStr,
345 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000346 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000347 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000348 AVX512_maskable_common<O, F, _, Outs,
349 !con((ins _.RC:$src1), NonTiedIns),
350 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
351 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
352 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000353 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
354 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000355
Igor Breger15820b02015-07-01 13:24:28 +0000356multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
357 dag Outs, dag NonTiedIns, string OpcodeStr,
358 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000359 dag RHS, bit IsCommutable = 0,
360 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000361 AVX512_maskable_common<O, F, _, Outs,
362 !con((ins _.RC:$src1), NonTiedIns),
363 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
364 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000366 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000367 X86selects, "", NoItinerary, IsCommutable,
368 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000369
Adam Nemet34801422014-10-08 23:25:39 +0000370multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
371 dag Outs, dag Ins,
372 string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm,
374 list<dag> Pattern> :
375 AVX512_maskable_custom<O, F, Outs, Ins,
376 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
377 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000378 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000379 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000380
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000381
382// Instruction with mask that puts result in mask register,
383// like "compare" and "vptest"
384multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
385 dag Outs,
386 dag Ins, dag MaskingIns,
387 string OpcodeStr,
388 string AttSrcAsm, string IntelSrcAsm,
389 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000390 list<dag> MaskingPattern,
391 bit IsCommutable = 0> {
392 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000394 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
395 "$dst, "#IntelSrcAsm#"}",
396 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000397
398 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000399 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
400 "$dst {${mask}}, "#IntelSrcAsm#"}",
401 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402}
403
404multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
405 dag Outs,
406 dag Ins, dag MaskingIns,
407 string OpcodeStr,
408 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000409 dag RHS, dag MaskingRHS,
410 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000411 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
412 AttSrcAsm, IntelSrcAsm,
413 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000414 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000415
416multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
417 dag Outs, dag Ins, string OpcodeStr,
418 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000419 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000420 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000423 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000424
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000425multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
426 dag Outs, dag Ins, string OpcodeStr,
427 string AttSrcAsm, string IntelSrcAsm> :
428 AVX512_maskable_custom_cmp<O, F, Outs,
429 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000430 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000431
Craig Topperabe80cc2016-08-28 06:06:28 +0000432// This multiclass generates the unconditional/non-masking, the masking and
433// the zero-masking variant of the vector instruction. In the masking case, the
434// perserved vector elements come from a new dummy input operand tied to $dst.
435multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
436 dag Outs, dag Ins, string OpcodeStr,
437 string AttSrcAsm, string IntelSrcAsm,
438 dag RHS, dag MaskedRHS,
439 InstrItinClass itin = NoItinerary,
440 bit IsCommutable = 0, SDNode Select = vselect> :
441 AVX512_maskable_custom<O, F, Outs, Ins,
442 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
443 !con((ins _.KRCWM:$mask), Ins),
444 OpcodeStr, AttSrcAsm, IntelSrcAsm,
445 [(set _.RC:$dst, RHS)],
446 [(set _.RC:$dst,
447 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
448 [(set _.RC:$dst,
449 (Select _.KRCWM:$mask, MaskedRHS,
450 _.ImmAllZerosV))],
451 "$src0 = $dst", itin, IsCommutable>;
452
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000454// no instruction is needed for the conversion.
455def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
456def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
457def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
458def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
459def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
460def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
461def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
462def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
463def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
464def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
465def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
466def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
467def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
468def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
469def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
470def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
471def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
472def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
473def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
474def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
475def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
476def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
477def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
478def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
479def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
480def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
481def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
482def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
483def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
484def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
485def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
Craig Topper9d9251b2016-05-08 20:10:20 +0000487// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
488// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
489// swizzled by ExecutionDepsFix to pxor.
490// We set canFoldAsLoad because this can be converted to a constant-pool
491// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000492let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000493 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000494def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000495 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000496def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
497 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000498}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000499
Craig Topper6393afc2017-01-09 02:44:34 +0000500// Alias instructions that allow VPTERNLOG to be used with a mask to create
501// a mix of all ones and all zeros elements. This is done this way to force
502// the same register to be used as input for all three sources.
503let isPseudo = 1, Predicates = [HasAVX512] in {
504def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
505 (ins VK16WM:$mask), "",
506 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
507 (v16i32 immAllOnesV),
508 (v16i32 immAllZerosV)))]>;
509def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
510 (ins VK8WM:$mask), "",
511 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
512 (bc_v8i64 (v16i32 immAllOnesV)),
513 (bc_v8i64 (v16i32 immAllZerosV))))]>;
514}
515
Craig Toppere5ce84a2016-05-08 21:33:53 +0000516let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000517 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000518def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
519 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
520def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
521 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
522}
523
Craig Topperadd9cc62016-12-18 06:23:14 +0000524// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
525// This is expanded by ExpandPostRAPseudos.
526let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000527 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000528 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
529 [(set FR32X:$dst, fp32imm0)]>;
530 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
531 [(set FR64X:$dst, fpimm0)]>;
532}
533
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000534//===----------------------------------------------------------------------===//
535// AVX-512 - VECTOR INSERT
536//
Craig Topper3a622a12017-08-17 15:40:25 +0000537
538// Supports two different pattern operators for mask and unmasked ops. Allows
539// null_frag to be passed for one.
540multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
541 X86VectorVTInfo To,
542 SDPatternOperator vinsert_insert,
543 SDPatternOperator vinsert_for_mask> {
Craig Toppere1cac152016-06-07 07:27:54 +0000544 let ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000545 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000546 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000547 "vinsert" # From.EltTypeName # "x" # From.NumElts,
548 "$src3, $src2, $src1", "$src1, $src2, $src3",
549 (vinsert_insert:$src3 (To.VT To.RC:$src1),
550 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000551 (iPTR imm)),
552 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
553 (From.VT From.RC:$src2),
554 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000555
Craig Topper3a622a12017-08-17 15:40:25 +0000556 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000557 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000558 "vinsert" # From.EltTypeName # "x" # From.NumElts,
559 "$src3, $src2, $src1", "$src1, $src2, $src3",
560 (vinsert_insert:$src3 (To.VT To.RC:$src1),
561 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000562 (iPTR imm)),
563 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
564 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000565 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
566 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000567 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000568}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000569
Craig Topper3a622a12017-08-17 15:40:25 +0000570// Passes the same pattern operator for masked and unmasked ops.
571multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
572 X86VectorVTInfo To,
573 SDPatternOperator vinsert_insert> :
574 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
575
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
577 X86VectorVTInfo To, PatFrag vinsert_insert,
578 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
579 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000580 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000581 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
582 (To.VT (!cast<Instruction>(InstrStr#"rr")
583 To.RC:$src1, From.RC:$src2,
584 (INSERT_get_vinsert_imm To.RC:$ins)))>;
585
586 def : Pat<(vinsert_insert:$ins
587 (To.VT To.RC:$src1),
588 (From.VT (bitconvert (From.LdFrag addr:$src2))),
589 (iPTR imm)),
590 (To.VT (!cast<Instruction>(InstrStr#"rm")
591 To.RC:$src1, addr:$src2,
592 (INSERT_get_vinsert_imm To.RC:$ins)))>;
593 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594}
595
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000596multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
597 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598
599 let Predicates = [HasVLX] in
600 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
601 X86VectorVTInfo< 4, EltVT32, VR128X>,
602 X86VectorVTInfo< 8, EltVT32, VR256X>,
603 vinsert128_insert>, EVEX_V256;
604
605 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000606 X86VectorVTInfo< 4, EltVT32, VR128X>,
607 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608 vinsert128_insert>, EVEX_V512;
609
610 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000611 X86VectorVTInfo< 4, EltVT64, VR256X>,
612 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000613 vinsert256_insert>, VEX_W, EVEX_V512;
614
Craig Topper3a622a12017-08-17 15:40:25 +0000615 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000617 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000618 X86VectorVTInfo< 2, EltVT64, VR128X>,
619 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621
Craig Topper3a622a12017-08-17 15:40:25 +0000622 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000623 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000624 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000625 X86VectorVTInfo< 2, EltVT64, VR128X>,
626 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000627 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000628
Craig Topper3a622a12017-08-17 15:40:25 +0000629 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000630 X86VectorVTInfo< 8, EltVT32, VR256X>,
631 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000632 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000633 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000634}
635
Adam Nemet4e2ef472014-10-02 23:18:28 +0000636defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
637defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000638
Igor Breger0ede3cb2015-09-20 06:52:42 +0000639// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000640// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000641defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000642 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000643defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000644 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000645
646defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000647 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000648defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000649 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000650
651defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000652 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000653defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000654 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000655
656// Codegen pattern with the alternative types insert VEC128 into VEC256
657defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
658 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
659defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
660 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
661// Codegen pattern with the alternative types insert VEC128 into VEC512
662defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
663 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
664defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
665 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
666// Codegen pattern with the alternative types insert VEC256 into VEC512
667defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
668 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
669defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
670 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
671
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000672// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000673let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000674def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000675 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000676 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000677 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000678 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000679def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000680 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000681 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000682 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000683 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
684 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000685}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686
687//===----------------------------------------------------------------------===//
688// AVX-512 VECTOR EXTRACT
689//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000690
Craig Topper3a622a12017-08-17 15:40:25 +0000691// Supports two different pattern operators for mask and unmasked ops. Allows
692// null_frag to be passed for one.
693multiclass vextract_for_size_split<int Opcode,
694 X86VectorVTInfo From, X86VectorVTInfo To,
695 SDPatternOperator vextract_extract,
696 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000697
698 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000699 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000700 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000701 "vextract" # To.EltTypeName # "x" # To.NumElts,
702 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000703 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
704 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000705 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000706 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000707 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000708 "vextract" # To.EltTypeName # "x" # To.NumElts #
709 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
710 [(store (To.VT (vextract_extract:$idx
711 (From.VT From.RC:$src1), (iPTR imm))),
712 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000713
Craig Toppere1cac152016-06-07 07:27:54 +0000714 let mayStore = 1, hasSideEffects = 0 in
715 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
716 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000717 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000718 "vextract" # To.EltTypeName # "x" # To.NumElts #
719 "\t{$idx, $src1, $dst {${mask}}|"
720 "$dst {${mask}}, $src1, $idx}",
721 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000722 }
Igor Bregerac29a822015-09-09 14:35:09 +0000723}
724
Craig Topper3a622a12017-08-17 15:40:25 +0000725// Passes the same pattern operator for masked and unmasked ops.
726multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
727 X86VectorVTInfo To,
728 SDPatternOperator vextract_extract> :
729 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
730
Igor Bregerdefab3c2015-10-08 12:55:01 +0000731// Codegen pattern for the alternative types
732multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
733 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000734 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000735 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000736 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
737 (To.VT (!cast<Instruction>(InstrStr#"rr")
738 From.RC:$src1,
739 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000740 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
741 (iPTR imm))), addr:$dst),
742 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
743 (EXTRACT_get_vextract_imm To.RC:$ext))>;
744 }
Igor Breger7f69a992015-09-10 12:54:54 +0000745}
746
747multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000748 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000749 let Predicates = [HasAVX512] in {
750 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
751 X86VectorVTInfo<16, EltVT32, VR512>,
752 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000753 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000754 EVEX_V512, EVEX_CD8<32, CD8VT4>;
755 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
756 X86VectorVTInfo< 8, EltVT64, VR512>,
757 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000758 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000759 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
760 }
Igor Breger7f69a992015-09-10 12:54:54 +0000761 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000762 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000763 X86VectorVTInfo< 8, EltVT32, VR256X>,
764 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000765 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000766 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000767
768 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000769 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000770 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000771 X86VectorVTInfo< 4, EltVT64, VR256X>,
772 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000773 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000774 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000775
776 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000777 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000778 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000779 X86VectorVTInfo< 8, EltVT64, VR512>,
780 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000781 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000782 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000783 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000784 X86VectorVTInfo<16, EltVT32, VR512>,
785 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000786 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000787 EVEX_V512, EVEX_CD8<32, CD8VT8>;
788 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789}
790
Adam Nemet55536c62014-09-25 23:48:45 +0000791defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
792defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793
Igor Bregerdefab3c2015-10-08 12:55:01 +0000794// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000795// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000796defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000797 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000798defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000799 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000800
801defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000802 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000803defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000804 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000805
806defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000807 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000808defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000809 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000810
Craig Topper08a68572016-05-21 22:50:04 +0000811// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000812defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
813 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
814defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
815 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
816
817// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000818defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
819 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
820defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
821 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
822// Codegen pattern with the alternative types extract VEC256 from VEC512
823defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
824 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
825defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
826 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
827
Craig Topper5f3fef82016-05-22 07:40:58 +0000828// A 128-bit subvector extract from the first 256-bit vector position
829// is a subregister copy that needs no instruction.
830def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
831 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
832def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
833 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
834def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
835 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
836def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
837 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
838def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
839 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
840def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
841 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
842
843// A 256-bit subvector extract from the first 256-bit vector position
844// is a subregister copy that needs no instruction.
845def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
846 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
847def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
848 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
849def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
850 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
851def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
852 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
853def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
854 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
855def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
856 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
857
858let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859// A 128-bit subvector insert to the first 512-bit vector position
860// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000861def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
862 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
863def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
864 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
865def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
866 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
867def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
868 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
869def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
870 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
871def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
872 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873
Craig Topper5f3fef82016-05-22 07:40:58 +0000874// A 256-bit subvector insert to the first 512-bit vector position
875// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000876def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000877 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000878def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000880def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000881 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000882def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000883 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000884def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000885 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000886def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000887 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000888}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000889
890// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000891def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000892 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000893 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000894 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
895 EVEX;
896
Craig Topper03b849e2016-05-21 22:50:11 +0000897def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000898 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000899 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000900 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000901 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000902
903//===---------------------------------------------------------------------===//
904// AVX-512 BROADCAST
905//---
Igor Breger131008f2016-05-01 08:40:00 +0000906// broadcast with a scalar argument.
907multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
908 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000909 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
910 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
911 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
912 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
913 (X86VBroadcast SrcInfo.FRC:$src),
914 DestInfo.RC:$src0)),
915 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
916 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
917 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
918 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
919 (X86VBroadcast SrcInfo.FRC:$src),
920 DestInfo.ImmAllZerosV)),
921 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
922 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000923}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000924
Igor Breger21296d22015-10-20 11:56:42 +0000925multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
926 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000927 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000928 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
929 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
930 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
931 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000932 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000933 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000934 (DestInfo.VT (X86VBroadcast
935 (SrcInfo.ScalarLdFrag addr:$src)))>,
936 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000937 }
Craig Toppere1cac152016-06-07 07:27:54 +0000938
Craig Topper80934372016-07-16 03:42:59 +0000939 def : Pat<(DestInfo.VT (X86VBroadcast
940 (SrcInfo.VT (scalar_to_vector
941 (SrcInfo.ScalarLdFrag addr:$src))))),
942 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000943 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
944 (X86VBroadcast
945 (SrcInfo.VT (scalar_to_vector
946 (SrcInfo.ScalarLdFrag addr:$src)))),
947 DestInfo.RC:$src0)),
948 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
949 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000950 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
951 (X86VBroadcast
952 (SrcInfo.VT (scalar_to_vector
953 (SrcInfo.ScalarLdFrag addr:$src)))),
954 DestInfo.ImmAllZerosV)),
955 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
956 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000957}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000958
Craig Topper80934372016-07-16 03:42:59 +0000959multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000960 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000961 let Predicates = [HasAVX512] in
962 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
963 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
964 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000965
966 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000967 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000968 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000969 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000970 }
971}
972
Craig Topper80934372016-07-16 03:42:59 +0000973multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
974 AVX512VLVectorVTInfo _> {
975 let Predicates = [HasAVX512] in
976 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
977 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
978 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979
Craig Topper80934372016-07-16 03:42:59 +0000980 let Predicates = [HasVLX] in {
981 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
982 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
983 EVEX_V256;
984 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
985 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
986 EVEX_V128;
987 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988}
Craig Topper80934372016-07-16 03:42:59 +0000989defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
990 avx512vl_f32_info>;
991defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
992 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000993
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000994def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000995 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000996def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000997 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000998
Robert Khasanovcbc57032014-12-09 16:38:41 +0000999multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001000 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001001 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001002 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001003 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001004 (ins SrcRC:$src),
1005 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001006 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007}
1008
Guy Blank7f60c992017-08-09 17:21:01 +00001009multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1010 X86VectorVTInfo _, SDPatternOperator OpNode,
1011 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001012 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001013 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1014 (outs _.RC:$dst), (ins GR32:$src),
1015 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1016 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1017 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1018 "$src0 = $dst">, T8PD, EVEX;
1019
1020 def : Pat <(_.VT (OpNode SrcRC:$src)),
1021 (!cast<Instruction>(Name#r)
1022 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1023
1024 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1025 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1026 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1027
1028 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1029 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1030 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1031}
1032
1033multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1034 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1035 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1036 let Predicates = [prd] in
1037 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1038 Subreg>, EVEX_V512;
1039 let Predicates = [prd, HasVLX] in {
1040 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1041 SrcRC, Subreg>, EVEX_V256;
1042 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1043 SrcRC, Subreg>, EVEX_V128;
1044 }
1045}
1046
Robert Khasanovcbc57032014-12-09 16:38:41 +00001047multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001048 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001049 RegisterClass SrcRC, Predicate prd> {
1050 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001051 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001052 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001053 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1054 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001055 }
1056}
1057
Guy Blank7f60c992017-08-09 17:21:01 +00001058defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1059 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1060defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1061 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1062 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001063defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1064 X86VBroadcast, GR32, HasAVX512>;
1065defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1066 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001067
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001068def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001069 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001070def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001071 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001072
Igor Breger21296d22015-10-20 11:56:42 +00001073// Provide aliases for broadcast from the same register class that
1074// automatically does the extract.
1075multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1076 X86VectorVTInfo SrcInfo> {
1077 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1078 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1079 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1080}
1081
1082multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1083 AVX512VLVectorVTInfo _, Predicate prd> {
1084 let Predicates = [prd] in {
1085 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1086 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1087 EVEX_V512;
1088 // Defined separately to avoid redefinition.
1089 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1090 }
1091 let Predicates = [prd, HasVLX] in {
1092 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1093 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1094 EVEX_V256;
1095 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1096 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001097 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098}
1099
Igor Breger21296d22015-10-20 11:56:42 +00001100defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1101 avx512vl_i8_info, HasBWI>;
1102defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1103 avx512vl_i16_info, HasBWI>;
1104defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1105 avx512vl_i32_info, HasAVX512>;
1106defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1107 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001109multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1110 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001111 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001112 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1113 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001114 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001115 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001116}
1117
Simon Pilgrim79195582017-02-21 16:41:44 +00001118let Predicates = [HasAVX512] in {
1119 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1120 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1121 (VPBROADCASTQZm addr:$src)>;
1122}
1123
Craig Topperbe351ee2016-10-01 06:01:23 +00001124let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001125 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1126 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1127 (VPBROADCASTQZ128m addr:$src)>;
1128 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1129 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001130 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1131 // This means we'll encounter truncated i32 loads; match that here.
1132 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1133 (VPBROADCASTWZ128m addr:$src)>;
1134 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1135 (VPBROADCASTWZ256m addr:$src)>;
1136 def : Pat<(v8i16 (X86VBroadcast
1137 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1138 (VPBROADCASTWZ128m addr:$src)>;
1139 def : Pat<(v16i16 (X86VBroadcast
1140 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1141 (VPBROADCASTWZ256m addr:$src)>;
1142}
1143
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001144//===----------------------------------------------------------------------===//
1145// AVX-512 BROADCAST SUBVECTORS
1146//
1147
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001148defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1149 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001150 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001151defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1152 v16f32_info, v4f32x_info>,
1153 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1154defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1155 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001156 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001157defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1158 v8f64_info, v4f64x_info>, VEX_W,
1159 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1160
Craig Topper715ad7f2016-10-16 23:29:51 +00001161let Predicates = [HasAVX512] in {
1162def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1163 (VBROADCASTI64X4rm addr:$src)>;
1164def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1165 (VBROADCASTI64X4rm addr:$src)>;
1166
1167// Provide fallback in case the load node that is used in the patterns above
1168// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001169def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1170 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001171 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001172def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1173 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001174 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001175def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1176 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1177 (v16i16 VR256X:$src), 1)>;
1178def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1179 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1180 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001181
1182def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1183 (VBROADCASTI32X4rm addr:$src)>;
1184def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1185 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001186}
1187
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001188let Predicates = [HasVLX] in {
1189defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1190 v8i32x_info, v4i32x_info>,
1191 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1192defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1193 v8f32x_info, v4f32x_info>,
1194 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001195
1196def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1197 (VBROADCASTI32X4Z256rm addr:$src)>;
1198def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1199 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001200
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001201// Provide fallback in case the load node that is used in the patterns above
1202// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001203def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001204 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001205 (v4f32 VR128X:$src), 1)>;
1206def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001207 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001208 (v4i32 VR128X:$src), 1)>;
1209def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001210 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001211 (v8i16 VR128X:$src), 1)>;
1212def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001213 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001214 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001215}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001216
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001217let Predicates = [HasVLX, HasDQI] in {
1218defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1219 v4i64x_info, v2i64x_info>, VEX_W,
1220 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1221defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1222 v4f64x_info, v2f64x_info>, VEX_W,
1223 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001224
1225// Provide fallback in case the load node that is used in the patterns above
1226// is used by additional users, which prevents the pattern selection.
1227def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1228 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1229 (v2f64 VR128X:$src), 1)>;
1230def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1231 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1232 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001233}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001234
1235let Predicates = [HasVLX, NoDQI] in {
1236def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1237 (VBROADCASTF32X4Z256rm addr:$src)>;
1238def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1239 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001240
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001241// Provide fallback in case the load node that is used in the patterns above
1242// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001243def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001244 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001245 (v2f64 VR128X:$src), 1)>;
1246def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001247 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1248 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001249}
1250
Craig Topper715ad7f2016-10-16 23:29:51 +00001251let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001252def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1253 (VBROADCASTF32X4rm addr:$src)>;
1254def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1255 (VBROADCASTI32X4rm addr:$src)>;
1256
Craig Topper715ad7f2016-10-16 23:29:51 +00001257def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1258 (VBROADCASTF64X4rm addr:$src)>;
1259def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1260 (VBROADCASTI64X4rm addr:$src)>;
1261
1262// Provide fallback in case the load node that is used in the patterns above
1263// is used by additional users, which prevents the pattern selection.
1264def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1265 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1266 (v8f32 VR256X:$src), 1)>;
1267def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1268 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1269 (v8i32 VR256X:$src), 1)>;
1270}
1271
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001272let Predicates = [HasDQI] in {
1273defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1274 v8i64_info, v2i64x_info>, VEX_W,
1275 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1276defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1277 v16i32_info, v8i32x_info>,
1278 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1279defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1280 v8f64_info, v2f64x_info>, VEX_W,
1281 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1282defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1283 v16f32_info, v8f32x_info>,
1284 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001285
1286// Provide fallback in case the load node that is used in the patterns above
1287// is used by additional users, which prevents the pattern selection.
1288def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1289 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1290 (v8f32 VR256X:$src), 1)>;
1291def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1292 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1293 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001294}
Adam Nemet73f72e12014-06-27 00:43:38 +00001295
Igor Bregerfa798a92015-11-02 07:39:36 +00001296multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001297 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001298 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001299 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001300 EVEX_V512;
1301 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001302 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001303 EVEX_V256;
1304}
1305
1306multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001307 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1308 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001309
1310 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001311 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1312 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001313}
1314
Craig Topper51e052f2016-10-15 16:26:02 +00001315defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1316 avx512vl_i32_info, avx512vl_i64_info>;
1317defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1318 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001319
Craig Topper52317e82017-01-15 05:47:45 +00001320let Predicates = [HasVLX] in {
1321def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1322 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1323def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1324 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1325}
1326
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001327def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001328 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001329def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1330 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1331
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001332def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001333 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001334def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1335 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001336
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001337//===----------------------------------------------------------------------===//
1338// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1339//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001340multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1341 X86VectorVTInfo _, RegisterClass KRC> {
1342 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001343 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001344 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001345}
1346
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001347multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001348 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1349 let Predicates = [HasCDI] in
1350 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1351 let Predicates = [HasCDI, HasVLX] in {
1352 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1353 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1354 }
1355}
1356
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001357defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001358 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001359defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001360 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361
1362//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001363// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001364multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001365let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001366 // The index operand in the pattern should really be an integer type. However,
1367 // if we do that and it happens to come from a bitcast, then it becomes
1368 // difficult to find the bitcast needed to convert the index to the
1369 // destination type for the passthru since it will be folded with the bitcast
1370 // of the index operand.
1371 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001372 (ins _.RC:$src2, _.RC:$src3),
1373 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001374 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001376
Craig Topper4fa3b502016-09-06 06:56:59 +00001377 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001378 (ins _.RC:$src2, _.MemOp:$src3),
1379 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001380 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001381 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001382 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001383 }
1384}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001385multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001386 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001387 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001388 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001389 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1390 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1391 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001392 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001393 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1394 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001395}
1396
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001397multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001398 AVX512VLVectorVTInfo VTInfo> {
1399 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1400 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001401 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001402 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1403 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1404 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1405 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001406 }
1407}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001408
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001409multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001410 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001411 Predicate Prd> {
1412 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001413 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001414 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001415 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1416 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001417 }
1418}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001419
Craig Topperaad5f112015-11-30 00:13:24 +00001420defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001421 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001422defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001423 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001424defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001425 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001426 VEX_W, EVEX_CD8<16, CD8VF>;
1427defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001428 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001429 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001430defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001431 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001432defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001433 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001434
Craig Topperaad5f112015-11-30 00:13:24 +00001435// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001436multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001437 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001438let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001439 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1440 (ins IdxVT.RC:$src2, _.RC:$src3),
1441 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001442 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1443 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001444
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001445 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1446 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1447 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001448 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001449 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001450 EVEX_4V, AVX5128IBase;
1451 }
1452}
1453multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001454 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001455 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001456 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1457 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1458 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1459 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001460 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001461 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1462 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001463}
1464
1465multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001466 AVX512VLVectorVTInfo VTInfo,
1467 AVX512VLVectorVTInfo ShuffleMask> {
1468 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001469 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001470 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001471 ShuffleMask.info512>, EVEX_V512;
1472 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001473 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001474 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001475 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001476 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001477 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001478 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001479 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1480 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001481 }
1482}
1483
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001484multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001485 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001486 AVX512VLVectorVTInfo Idx,
1487 Predicate Prd> {
1488 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001489 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1490 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001491 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001492 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1493 Idx.info128>, EVEX_V128;
1494 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1495 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001496 }
1497}
1498
Craig Toppera47576f2015-11-26 20:21:29 +00001499defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001500 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001501defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001502 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001503defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1504 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1505 VEX_W, EVEX_CD8<16, CD8VF>;
1506defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1507 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1508 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001509defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001510 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001511defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001512 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001513
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001514//===----------------------------------------------------------------------===//
1515// AVX-512 - BLEND using mask
1516//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001517multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001518 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001519 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1520 (ins _.RC:$src1, _.RC:$src2),
1521 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001522 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001523 []>, EVEX_4V;
1524 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1525 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001526 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001527 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001528 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001529 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1530 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1531 !strconcat(OpcodeStr,
1532 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1533 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001534 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001535 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1536 (ins _.RC:$src1, _.MemOp:$src2),
1537 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001538 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001539 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1540 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1541 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001542 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001543 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001544 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001545 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1546 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1547 !strconcat(OpcodeStr,
1548 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1549 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1550 }
Craig Toppera74e3082017-01-07 22:20:34 +00001551 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001552}
1553multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1554
Craig Topper81f20aa2017-01-07 22:20:26 +00001555 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001556 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1557 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1558 !strconcat(OpcodeStr,
1559 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1560 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001561 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001562
1563 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1564 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1565 !strconcat(OpcodeStr,
1566 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1567 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001568 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001569 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001570}
1571
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001572multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1573 AVX512VLVectorVTInfo VTInfo> {
1574 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1575 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001576
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001577 let Predicates = [HasVLX] in {
1578 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1579 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1580 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1581 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1582 }
1583}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001584
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001585multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1586 AVX512VLVectorVTInfo VTInfo> {
1587 let Predicates = [HasBWI] in
1588 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001589
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001590 let Predicates = [HasBWI, HasVLX] in {
1591 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1592 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1593 }
1594}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001596
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001597defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1598defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1599defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1600defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1601defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1602defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001603
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001604
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001605//===----------------------------------------------------------------------===//
1606// Compare Instructions
1607//===----------------------------------------------------------------------===//
1608
1609// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001610
1611multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1612
1613 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1614 (outs _.KRC:$dst),
1615 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1616 "vcmp${cc}"#_.Suffix,
1617 "$src2, $src1", "$src1, $src2",
1618 (OpNode (_.VT _.RC:$src1),
1619 (_.VT _.RC:$src2),
1620 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001621 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001622 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1623 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001624 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001625 "vcmp${cc}"#_.Suffix,
1626 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001627 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001628 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001629
1630 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1631 (outs _.KRC:$dst),
1632 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1633 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001634 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001635 (OpNodeRnd (_.VT _.RC:$src1),
1636 (_.VT _.RC:$src2),
1637 imm:$cc,
1638 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1639 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001640 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001641 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1642 (outs VK1:$dst),
1643 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1644 "vcmp"#_.Suffix,
1645 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001646 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001647 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1648 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001649 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001650 "vcmp"#_.Suffix,
1651 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1652 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1653
1654 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1655 (outs _.KRC:$dst),
1656 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1657 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001658 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001659 EVEX_4V, EVEX_B;
1660 }// let isAsmParserOnly = 1, hasSideEffects = 0
1661
1662 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001663 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001664 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1665 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1666 !strconcat("vcmp${cc}", _.Suffix,
1667 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1668 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1669 _.FRC:$src2,
1670 imm:$cc))],
1671 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001672 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1673 (outs _.KRC:$dst),
1674 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1675 !strconcat("vcmp${cc}", _.Suffix,
1676 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1677 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1678 (_.ScalarLdFrag addr:$src2),
1679 imm:$cc))],
1680 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001681 }
1682}
1683
1684let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001685 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001686 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1687 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001688 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001689 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1690 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001691}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001692
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001693multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001694 X86VectorVTInfo _, bit IsCommutable> {
1695 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001696 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001697 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1698 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1699 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001700 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1701 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001702 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1703 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1704 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1705 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001707 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001708 def rrk : AVX512BI<opc, MRMSrcReg,
1709 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1710 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1711 "$dst {${mask}}, $src1, $src2}"),
1712 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1713 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1714 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001715 def rmk : AVX512BI<opc, MRMSrcMem,
1716 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1717 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1718 "$dst {${mask}}, $src1, $src2}"),
1719 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1720 (OpNode (_.VT _.RC:$src1),
1721 (_.VT (bitconvert
1722 (_.LdFrag addr:$src2))))))],
1723 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724}
1725
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001726multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001727 X86VectorVTInfo _, bit IsCommutable> :
1728 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001729 def rmb : AVX512BI<opc, MRMSrcMem,
1730 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1731 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1732 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1733 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1734 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1735 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1736 def rmbk : AVX512BI<opc, MRMSrcMem,
1737 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1738 _.ScalarMemOp:$src2),
1739 !strconcat(OpcodeStr,
1740 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1741 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1742 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1743 (OpNode (_.VT _.RC:$src1),
1744 (X86VBroadcast
1745 (_.ScalarLdFrag addr:$src2)))))],
1746 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001747}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001748
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001750 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1751 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001752 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001753 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1754 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001755
1756 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001757 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1758 IsCommutable>, EVEX_V256;
1759 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1760 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001761 }
1762}
1763
1764multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1765 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001766 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001767 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001768 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1769 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001770
1771 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001772 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1773 IsCommutable>, EVEX_V256;
1774 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1775 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001776 }
1777}
1778
1779defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001780 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001781 EVEX_CD8<8, CD8VF>;
1782
1783defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001784 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001785 EVEX_CD8<16, CD8VF>;
1786
Robert Khasanovf70f7982014-09-18 14:06:55 +00001787defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001788 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001789 EVEX_CD8<32, CD8VF>;
1790
Robert Khasanovf70f7982014-09-18 14:06:55 +00001791defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001792 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001793 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1794
1795defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1796 avx512vl_i8_info, HasBWI>,
1797 EVEX_CD8<8, CD8VF>;
1798
1799defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1800 avx512vl_i16_info, HasBWI>,
1801 EVEX_CD8<16, CD8VF>;
1802
Robert Khasanovf70f7982014-09-18 14:06:55 +00001803defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001804 avx512vl_i32_info, HasAVX512>,
1805 EVEX_CD8<32, CD8VF>;
1806
Robert Khasanovf70f7982014-09-18 14:06:55 +00001807defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001808 avx512vl_i64_info, HasAVX512>,
1809 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001810
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001811
Ayman Musa721d97f2017-06-27 12:08:37 +00001812multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1813 SDNode OpNode, string InstrStr,
1814 list<Predicate> Preds> {
1815let Predicates = Preds in {
1816 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1817 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1818 (i64 0)),
1819 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1820 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001821
Ayman Musa721d97f2017-06-27 12:08:37 +00001822 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001823 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001824 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1825 (i64 0)),
1826 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1827 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001828
Ayman Musa721d97f2017-06-27 12:08:37 +00001829 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001830 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001831 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1832 (i64 0)),
1833 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1834 _.RC:$src1, _.RC:$src2),
1835 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001836
Ayman Musa721d97f2017-06-27 12:08:37 +00001837 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001838 (_.KVT (and (_.KVT _.KRCWM:$mask),
1839 (_.KVT (OpNode (_.VT _.RC:$src1),
1840 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001841 (_.LdFrag addr:$src2))))))),
1842 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001843 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001844 _.RC:$src1, addr:$src2),
1845 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001846}
Ayman Musa721d97f2017-06-27 12:08:37 +00001847}
1848
1849multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1850 SDNode OpNode, string InstrStr,
1851 list<Predicate> Preds>
1852 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
1853let Predicates = Preds in {
1854 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1855 (_.KVT (OpNode (_.VT _.RC:$src1),
1856 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
1857 (i64 0)),
1858 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
1859 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001860
Ayman Musa721d97f2017-06-27 12:08:37 +00001861 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1862 (_.KVT (and (_.KVT _.KRCWM:$mask),
1863 (_.KVT (OpNode (_.VT _.RC:$src1),
1864 (X86VBroadcast
1865 (_.ScalarLdFrag addr:$src2)))))),
1866 (i64 0)),
1867 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
1868 _.RC:$src1, addr:$src2),
1869 NewInf.KRC)>;
1870}
1871}
1872
1873// VPCMPEQB - i8
1874defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
1875 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1876defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
1877 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1878
1879defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
1880 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
1881
1882// VPCMPEQW - i16
1883defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
1884 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1885defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
1886 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1887defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
1888 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1889
1890defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
1891 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1892defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
1893 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1894
1895defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
1896 "VPCMPEQWZ", [HasBWI]>;
1897
1898// VPCMPEQD - i32
1899defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
1900 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1901defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
1902 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1903defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
1904 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1905defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
1906 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1907
1908defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
1909 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1910defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
1911 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1912defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
1913 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1914
1915defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
1916 "VPCMPEQDZ", [HasAVX512]>;
1917defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
1918 "VPCMPEQDZ", [HasAVX512]>;
1919
1920// VPCMPEQQ - i64
1921defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
1922 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1923defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
1924 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1925defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
1926 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1927defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
1928 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1929defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
1930 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1931
1932defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
1933 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1934defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
1935 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1936defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
1937 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1938defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
1939 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1940
Simon Pilgrim64fff142017-07-16 18:37:23 +00001941defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00001942 "VPCMPEQQZ", [HasAVX512]>;
1943defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
1944 "VPCMPEQQZ", [HasAVX512]>;
1945defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
1946 "VPCMPEQQZ", [HasAVX512]>;
1947
1948// VPCMPGTB - i8
1949defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
1950 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
1951defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
1952 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
1953
1954defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
1955 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
1956
1957// VPCMPGTW - i16
1958defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
1959 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1960defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
1961 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1962defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
1963 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1964
1965defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
1966 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
1967defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
1968 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
1969
1970defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
1971 "VPCMPGTWZ", [HasBWI]>;
1972
1973// VPCMPGTD - i32
1974defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
1975 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1976defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
1977 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1978defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
1979 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1980defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
1981 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1982
1983defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
1984 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1985defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
1986 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1987defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
1988 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1989
1990defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
1991 "VPCMPGTDZ", [HasAVX512]>;
1992defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
1993 "VPCMPGTDZ", [HasAVX512]>;
1994
1995// VPCMPGTQ - i64
1996defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
1997 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1998defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
1999 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2000defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
2001 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2002defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
2003 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2004defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
2005 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2006
2007defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
2008 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2009defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
2010 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2011defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
2012 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2013defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
2014 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2015
2016defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
2017 "VPCMPGTQZ", [HasAVX512]>;
2018defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
2019 "VPCMPGTQZ", [HasAVX512]>;
2020defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
2021 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002022
Robert Khasanov29e3b962014-08-27 09:34:37 +00002023multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2024 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002025 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002026 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002027 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002028 !strconcat("vpcmp${cc}", Suffix,
2029 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002030 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2031 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002032 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2033 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002034 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002035 !strconcat("vpcmp${cc}", Suffix,
2036 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002037 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2038 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002039 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002040 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002041 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002042 def rrik : AVX512AIi8<opc, MRMSrcReg,
2043 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002044 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002045 !strconcat("vpcmp${cc}", Suffix,
2046 "\t{$src2, $src1, $dst {${mask}}|",
2047 "$dst {${mask}}, $src1, $src2}"),
2048 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2049 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002050 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002051 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002052 def rmik : AVX512AIi8<opc, MRMSrcMem,
2053 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002054 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002055 !strconcat("vpcmp${cc}", Suffix,
2056 "\t{$src2, $src1, $dst {${mask}}|",
2057 "$dst {${mask}}, $src1, $src2}"),
2058 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2059 (OpNode (_.VT _.RC:$src1),
2060 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002061 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002062 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2063
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002064 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002065 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002066 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002067 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002068 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2069 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002070 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002071 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002072 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002073 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002074 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2075 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002076 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002077 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2078 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002079 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002080 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002081 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2082 "$dst {${mask}}, $src1, $src2, $cc}"),
2083 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002084 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002085 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2086 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002087 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002088 !strconcat("vpcmp", Suffix,
2089 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2090 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002091 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002092 }
2093}
2094
Robert Khasanov29e3b962014-08-27 09:34:37 +00002095multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002096 X86VectorVTInfo _> :
2097 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002098 def rmib : AVX512AIi8<opc, MRMSrcMem,
2099 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002100 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002101 !strconcat("vpcmp${cc}", Suffix,
2102 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2103 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2104 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2105 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002106 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002107 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2108 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2109 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002110 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002111 !strconcat("vpcmp${cc}", Suffix,
2112 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2113 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2114 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2115 (OpNode (_.VT _.RC:$src1),
2116 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002117 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002118 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119
Robert Khasanov29e3b962014-08-27 09:34:37 +00002120 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002121 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002122 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2123 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002124 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002125 !strconcat("vpcmp", Suffix,
2126 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2127 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2128 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2129 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2130 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002131 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002132 !strconcat("vpcmp", Suffix,
2133 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2134 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2135 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2136 }
2137}
2138
2139multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2140 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2141 let Predicates = [prd] in
2142 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2143
2144 let Predicates = [prd, HasVLX] in {
2145 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2146 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2147 }
2148}
2149
2150multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2151 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2152 let Predicates = [prd] in
2153 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2154 EVEX_V512;
2155
2156 let Predicates = [prd, HasVLX] in {
2157 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2158 EVEX_V256;
2159 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2160 EVEX_V128;
2161 }
2162}
2163
2164defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2165 HasBWI>, EVEX_CD8<8, CD8VF>;
2166defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2167 HasBWI>, EVEX_CD8<8, CD8VF>;
2168
2169defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2170 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2171defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2172 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2173
Robert Khasanovf70f7982014-09-18 14:06:55 +00002174defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002175 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002176defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002177 HasAVX512>, EVEX_CD8<32, CD8VF>;
2178
Robert Khasanovf70f7982014-09-18 14:06:55 +00002179defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002180 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002181defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002182 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002183
Ayman Musa721d97f2017-06-27 12:08:37 +00002184multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2185 SDNode OpNode, string InstrStr,
2186 list<Predicate> Preds> {
2187let Predicates = Preds in {
2188 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002189 (_.KVT (OpNode (_.VT _.RC:$src1),
2190 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002191 imm:$cc)),
2192 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002193 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002194 _.RC:$src2,
2195 imm:$cc),
2196 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002197
Ayman Musa721d97f2017-06-27 12:08:37 +00002198 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002199 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002200 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2201 imm:$cc)),
2202 (i64 0)),
2203 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2204 addr:$src2,
2205 imm:$cc),
2206 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002207
Ayman Musa721d97f2017-06-27 12:08:37 +00002208 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002209 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002210 (OpNode (_.VT _.RC:$src1),
2211 (_.VT _.RC:$src2),
2212 imm:$cc))),
2213 (i64 0)),
2214 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002215 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002216 _.RC:$src2,
2217 imm:$cc),
2218 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002219
Ayman Musa721d97f2017-06-27 12:08:37 +00002220 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002221 (_.KVT (and (_.KVT _.KRCWM:$mask),
2222 (_.KVT (OpNode (_.VT _.RC:$src1),
2223 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002224 (_.LdFrag addr:$src2))),
2225 imm:$cc)))),
2226 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002227 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002228 _.RC:$src1,
2229 addr:$src2,
2230 imm:$cc),
2231 NewInf.KRC)>;
2232}
2233}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002234
Ayman Musa721d97f2017-06-27 12:08:37 +00002235multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2236 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002237 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002238 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2239let Predicates = Preds in {
2240 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2241 (_.KVT (OpNode (_.VT _.RC:$src1),
2242 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2243 imm:$cc)),
2244 (i64 0)),
2245 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2246 addr:$src2,
2247 imm:$cc),
2248 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002249
Ayman Musa721d97f2017-06-27 12:08:37 +00002250 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2251 (_.KVT (and (_.KVT _.KRCWM:$mask),
2252 (_.KVT (OpNode (_.VT _.RC:$src1),
2253 (X86VBroadcast
2254 (_.ScalarLdFrag addr:$src2)),
2255 imm:$cc)))),
2256 (i64 0)),
2257 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2258 _.RC:$src1,
2259 addr:$src2,
2260 imm:$cc),
2261 NewInf.KRC)>;
2262}
2263}
2264
2265// VPCMPB - i8
2266defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2267 "VPCMPBZ128", [HasBWI, HasVLX]>;
2268defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2269 "VPCMPBZ128", [HasBWI, HasVLX]>;
2270
2271defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2272 "VPCMPBZ256", [HasBWI, HasVLX]>;
2273
2274// VPCMPW - i16
2275defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2276 "VPCMPWZ128", [HasBWI, HasVLX]>;
2277defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2278 "VPCMPWZ128", [HasBWI, HasVLX]>;
2279defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2280 "VPCMPWZ128", [HasBWI, HasVLX]>;
2281
2282defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2283 "VPCMPWZ256", [HasBWI, HasVLX]>;
2284defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2285 "VPCMPWZ256", [HasBWI, HasVLX]>;
2286
2287defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2288 "VPCMPWZ", [HasBWI]>;
2289
2290// VPCMPD - i32
2291defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2292 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2293defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2294 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2295defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2296 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2297defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2298 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2299
2300defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2301 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2302defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2303 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2304defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2305 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2306
2307defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2308 "VPCMPDZ", [HasAVX512]>;
2309defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2310 "VPCMPDZ", [HasAVX512]>;
2311
2312// VPCMPQ - i64
2313defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2314 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2315defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2316 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2317defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2318 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2319defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2320 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2321defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2322 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2323
2324defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2325 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2326defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2327 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2328defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2329 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2330defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2331 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2332
2333defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2334 "VPCMPQZ", [HasAVX512]>;
2335defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2336 "VPCMPQZ", [HasAVX512]>;
2337defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2338 "VPCMPQZ", [HasAVX512]>;
2339
2340// VPCMPUB - i8
2341defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2342 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2343defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2344 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2345
2346defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2347 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2348
2349// VPCMPUW - i16
2350defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2351 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2352defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2353 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2354defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2355 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2356
2357defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2358 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2359defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2360 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2361
2362defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2363 "VPCMPUWZ", [HasBWI]>;
2364
2365// VPCMPUD - i32
2366defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2367 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2368defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2369 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2370defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2371 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2372defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2373 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2374
2375defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2376 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2377defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2378 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2379defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2380 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2381
2382defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2383 "VPCMPUDZ", [HasAVX512]>;
2384defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2385 "VPCMPUDZ", [HasAVX512]>;
2386
2387// VPCMPUQ - i64
2388defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2389 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2390defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2391 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2392defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2393 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2394defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2395 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2396defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2397 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2398
2399defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2400 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2401defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2402 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2403defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2404 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2405defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2406 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2407
2408defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2409 "VPCMPUQZ", [HasAVX512]>;
2410defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2411 "VPCMPUQZ", [HasAVX512]>;
2412defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2413 "VPCMPUQZ", [HasAVX512]>;
2414
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002415multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002416
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002417 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2418 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2419 "vcmp${cc}"#_.Suffix,
2420 "$src2, $src1", "$src1, $src2",
2421 (X86cmpm (_.VT _.RC:$src1),
2422 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002423 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002424
Craig Toppere1cac152016-06-07 07:27:54 +00002425 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2426 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2427 "vcmp${cc}"#_.Suffix,
2428 "$src2, $src1", "$src1, $src2",
2429 (X86cmpm (_.VT _.RC:$src1),
2430 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2431 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002432
Craig Toppere1cac152016-06-07 07:27:54 +00002433 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2434 (outs _.KRC:$dst),
2435 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2436 "vcmp${cc}"#_.Suffix,
2437 "${src2}"##_.BroadcastStr##", $src1",
2438 "$src1, ${src2}"##_.BroadcastStr,
2439 (X86cmpm (_.VT _.RC:$src1),
2440 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2441 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002442 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002443 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002444 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2445 (outs _.KRC:$dst),
2446 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2447 "vcmp"#_.Suffix,
2448 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2449
2450 let mayLoad = 1 in {
2451 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2452 (outs _.KRC:$dst),
2453 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2454 "vcmp"#_.Suffix,
2455 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2456
2457 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2458 (outs _.KRC:$dst),
2459 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2460 "vcmp"#_.Suffix,
2461 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2462 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2463 }
2464 }
2465}
2466
2467multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2468 // comparison code form (VCMP[EQ/LT/LE/...]
2469 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2470 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2471 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002472 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002473 (X86cmpmRnd (_.VT _.RC:$src1),
2474 (_.VT _.RC:$src2),
2475 imm:$cc,
2476 (i32 FROUND_NO_EXC))>, EVEX_B;
2477
2478 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2479 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2480 (outs _.KRC:$dst),
2481 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2482 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002483 "$cc, {sae}, $src2, $src1",
2484 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002485 }
2486}
2487
2488multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2489 let Predicates = [HasAVX512] in {
2490 defm Z : avx512_vcmp_common<_.info512>,
2491 avx512_vcmp_sae<_.info512>, EVEX_V512;
2492
2493 }
2494 let Predicates = [HasAVX512,HasVLX] in {
2495 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2496 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002497 }
2498}
2499
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002500defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2501 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2502defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2503 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504
Ayman Musa721d97f2017-06-27 12:08:37 +00002505multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2506 string InstrStr, list<Predicate> Preds> {
2507let Predicates = Preds in {
2508 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002509 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2510 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002511 imm:$cc)),
2512 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002513 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002514 _.RC:$src2,
2515 imm:$cc),
2516 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002517
Ayman Musa721d97f2017-06-27 12:08:37 +00002518 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002519 (_.KVT (and _.KRCWM:$mask,
2520 (X86cmpm (_.VT _.RC:$src1),
2521 (_.VT _.RC:$src2),
2522 imm:$cc))),
2523 (i64 0)),
2524 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
2525 _.RC:$src1,
2526 _.RC:$src2,
2527 imm:$cc),
2528 NewInf.KRC)>;
2529
2530 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2531 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002532 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2533 imm:$cc)),
2534 (i64 0)),
2535 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2536 addr:$src2,
2537 imm:$cc),
2538 NewInf.KRC)>;
2539
2540 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002541 (_.KVT (and _.KRCWM:$mask,
2542 (X86cmpm (_.VT _.RC:$src1),
2543 (_.VT (bitconvert
2544 (_.LdFrag addr:$src2))),
2545 imm:$cc))),
2546 (i64 0)),
2547 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
2548 _.RC:$src1,
2549 addr:$src2,
2550 imm:$cc),
2551 NewInf.KRC)>;
2552
2553 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00002554 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2555 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2556 imm:$cc)),
2557 (i64 0)),
2558 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2559 addr:$src2,
2560 imm:$cc),
2561 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002562
2563 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2564 (_.KVT (and _.KRCWM:$mask,
2565 (X86cmpm (_.VT _.RC:$src1),
2566 (X86VBroadcast
2567 (_.ScalarLdFrag addr:$src2)),
2568 imm:$cc))),
2569 (i64 0)),
2570 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask,
2571 _.RC:$src1,
2572 addr:$src2,
2573 imm:$cc),
2574 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002575}
2576}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002577
Ayman Musa721d97f2017-06-27 12:08:37 +00002578multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002579 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002580 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2581
2582let Predicates = Preds in
2583 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002584 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2585 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002586 imm:$cc,
2587 (i32 FROUND_NO_EXC))),
2588 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002589 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002590 _.RC:$src2,
2591 imm:$cc),
2592 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002593
2594 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2595 (_.KVT (and _.KRCWM:$mask,
2596 (X86cmpmRnd (_.VT _.RC:$src1),
2597 (_.VT _.RC:$src2),
2598 imm:$cc,
2599 (i32 FROUND_NO_EXC)))),
2600 (i64 0)),
2601 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask,
2602 _.RC:$src1,
2603 _.RC:$src2,
2604 imm:$cc),
2605 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002606}
2607
2608
2609// VCMPPS - f32
2610defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2611 [HasAVX512, HasVLX]>;
2612defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2613 [HasAVX512, HasVLX]>;
2614defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2615 [HasAVX512, HasVLX]>;
2616defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2617 [HasAVX512, HasVLX]>;
2618
2619defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2620 [HasAVX512, HasVLX]>;
2621defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2622 [HasAVX512, HasVLX]>;
2623defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2624 [HasAVX512, HasVLX]>;
2625
2626defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2627 [HasAVX512]>;
2628defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2629 [HasAVX512]>;
2630
2631// VCMPPD - f64
2632defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2633 [HasAVX512, HasVLX]>;
2634defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2635 [HasAVX512, HasVLX]>;
2636defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2637 [HasAVX512, HasVLX]>;
2638defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2639 [HasAVX512, HasVLX]>;
2640defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2641 [HasAVX512, HasVLX]>;
2642
2643defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2644 [HasAVX512, HasVLX]>;
2645defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2646 [HasAVX512, HasVLX]>;
2647defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2648 [HasAVX512, HasVLX]>;
2649defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2650 [HasAVX512, HasVLX]>;
2651
2652defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2653 [HasAVX512]>;
2654defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2655 [HasAVX512]>;
2656defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2657 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002658
Asaf Badouh572bbce2015-09-20 08:46:07 +00002659// ----------------------------------------------------------------
2660// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002661//handle fpclass instruction mask = op(reg_scalar,imm)
2662// op(mem_scalar,imm)
2663multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2664 X86VectorVTInfo _, Predicate prd> {
2665 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002666 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002667 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002668 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002669 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2670 (i32 imm:$src2)))], NoItinerary>;
2671 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2672 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2673 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002674 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002675 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002676 (OpNode (_.VT _.RC:$src1),
2677 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002678 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002679 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002680 OpcodeStr##_.Suffix##
2681 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2682 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002683 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002684 (i32 imm:$src2)))], NoItinerary>;
2685 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002686 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002687 OpcodeStr##_.Suffix##
2688 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2689 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002690 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002691 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002692 }
2693}
2694
Asaf Badouh572bbce2015-09-20 08:46:07 +00002695//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2696// fpclass(reg_vec, mem_vec, imm)
2697// fpclass(reg_vec, broadcast(eltVt), imm)
2698multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2699 X86VectorVTInfo _, string mem, string broadcast>{
2700 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2701 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002702 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002703 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2704 (i32 imm:$src2)))], NoItinerary>;
2705 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2706 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2707 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002708 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002709 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002710 (OpNode (_.VT _.RC:$src1),
2711 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002712 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2713 (ins _.MemOp:$src1, i32u8imm:$src2),
2714 OpcodeStr##_.Suffix##mem#
2715 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002716 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002717 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2718 (i32 imm:$src2)))], NoItinerary>;
2719 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2720 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2721 OpcodeStr##_.Suffix##mem#
2722 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002723 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002724 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2725 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2726 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2727 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2728 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2729 _.BroadcastStr##", $dst|$dst, ${src1}"
2730 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002731 [(set _.KRC:$dst,(OpNode
2732 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002733 (_.ScalarLdFrag addr:$src1))),
2734 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2735 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2736 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2737 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2738 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2739 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002740 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2741 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002742 (_.ScalarLdFrag addr:$src1))),
2743 (i32 imm:$src2))))], NoItinerary>,
2744 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002745}
2746
Asaf Badouh572bbce2015-09-20 08:46:07 +00002747multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002748 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002749 string broadcast>{
2750 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002751 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002752 broadcast>, EVEX_V512;
2753 }
2754 let Predicates = [prd, HasVLX] in {
2755 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2756 broadcast>, EVEX_V128;
2757 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2758 broadcast>, EVEX_V256;
2759 }
2760}
2761
2762multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002763 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002764 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002765 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002766 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002767 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2768 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2769 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2770 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2771 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002772}
2773
Asaf Badouh696e8e02015-10-18 11:04:38 +00002774defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2775 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002776
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002777//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778// Mask register copy, including
2779// - copy between mask registers
2780// - load/store mask registers
2781// - copy from GPR to mask register and vice versa
2782//
2783multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2784 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002785 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002786 let hasSideEffects = 0 in
2787 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2788 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2789 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2790 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2791 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2792 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2793 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2794 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002795}
2796
2797multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2798 string OpcodeStr,
2799 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002800 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002802 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002804 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002805 }
2806}
2807
Robert Khasanov74acbb72014-07-23 14:49:42 +00002808let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002809 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002810 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2811 VEX, PD;
2812
2813let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002814 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002815 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002816 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002817
2818let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002819 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2820 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002821 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2822 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002823 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2824 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002825 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2826 VEX, XD, VEX_W;
2827}
2828
2829// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002830def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002831 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002832def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002833 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002834
2835def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002836 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002837def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002838 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002839
2840def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002841 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002842def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002843 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002844
2845def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002846 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002847def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2848 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002849def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002850 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002851
2852def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2853 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2854def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2855 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2856def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2857 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2858def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2859 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860
Robert Khasanov74acbb72014-07-23 14:49:42 +00002861// Load/store kreg
2862let Predicates = [HasDQI] in {
2863 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2864 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002865 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2866 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002867
2868 def : Pat<(store VK4:$src, addr:$dst),
2869 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2870 def : Pat<(store VK2:$src, addr:$dst),
2871 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002872 def : Pat<(store VK1:$src, addr:$dst),
2873 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002874
2875 def : Pat<(v2i1 (load addr:$src)),
2876 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2877 def : Pat<(v4i1 (load addr:$src)),
2878 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002879}
2880let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002881 def : Pat<(store VK1:$src, addr:$dst),
2882 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002883 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2884 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002885 def : Pat<(store VK2:$src, addr:$dst),
2886 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002887 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2888 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002889 def : Pat<(store VK4:$src, addr:$dst),
2890 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002891 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2892 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002893 def : Pat<(store VK8:$src, addr:$dst),
2894 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002895 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2896 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002897
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002898 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002899 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002900 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002901 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002902 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002903 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002904}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002905
Robert Khasanov74acbb72014-07-23 14:49:42 +00002906let Predicates = [HasAVX512] in {
2907 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002908 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002909 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002910 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002911 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2912 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002913}
2914let Predicates = [HasBWI] in {
2915 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2916 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002917 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2918 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002919 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2920 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002921 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2922 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002923}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002924
Robert Khasanov74acbb72014-07-23 14:49:42 +00002925let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002926 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2927 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2928 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002929
Simon Pilgrim64fff142017-07-16 18:37:23 +00002930 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002931 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002932
Guy Blank548e22a2017-05-19 12:35:15 +00002933 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2934 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002935
Simon Pilgrim64fff142017-07-16 18:37:23 +00002936 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002937 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002938
Simon Pilgrim64fff142017-07-16 18:37:23 +00002939 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002940 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2941 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002942
Guy Blank548e22a2017-05-19 12:35:15 +00002943 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2944 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2945 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2946 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2947 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2948 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2949 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002950
Guy Blank548e22a2017-05-19 12:35:15 +00002951 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2952 (COPY_TO_REGCLASS
2953 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2954 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2955 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2956 (COPY_TO_REGCLASS
2957 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2958 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2959 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2960 (COPY_TO_REGCLASS
2961 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2962 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002963
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002964}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965
2966// Mask unary operation
2967// - KNOT
2968multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002969 RegisterClass KRC, SDPatternOperator OpNode,
2970 Predicate prd> {
2971 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002973 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002974 [(set KRC:$dst, (OpNode KRC:$src))]>;
2975}
2976
Robert Khasanov74acbb72014-07-23 14:49:42 +00002977multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2978 SDPatternOperator OpNode> {
2979 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2980 HasDQI>, VEX, PD;
2981 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2982 HasAVX512>, VEX, PS;
2983 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2984 HasBWI>, VEX, PD, VEX_W;
2985 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2986 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002987}
2988
Craig Topper7b9cc142016-11-03 06:04:28 +00002989defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002990
Robert Khasanov74acbb72014-07-23 14:49:42 +00002991// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002992let Predicates = [HasAVX512, NoDQI] in
2993def : Pat<(vnot VK8:$src),
2994 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2995
2996def : Pat<(vnot VK4:$src),
2997 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2998def : Pat<(vnot VK2:$src),
2999 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003000
3001// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00003002// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00003004 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003005 Predicate prd, bit IsCommutable> {
3006 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003007 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
3008 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003009 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003010 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
3011}
3012
Robert Khasanov595683d2014-07-28 13:46:45 +00003013multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00003014 SDPatternOperator OpNode, bit IsCommutable,
3015 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00003016 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003017 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003018 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00003019 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00003020 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003021 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003022 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003023 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003024}
3025
3026def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3027def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003028// These nodes use 'vnot' instead of 'not' to support vectors.
3029def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3030def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031
Craig Topper7b9cc142016-11-03 06:04:28 +00003032defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
3033defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
3034defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
3035defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
3036defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
3037defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003038
Craig Topper7b9cc142016-11-03 06:04:28 +00003039multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3040 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003041 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3042 // for the DQI set, this type is legal and KxxxB instruction is used
3043 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003044 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003045 (COPY_TO_REGCLASS
3046 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3047 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3048
3049 // All types smaller than 8 bits require conversion anyway
3050 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3051 (COPY_TO_REGCLASS (Inst
3052 (COPY_TO_REGCLASS VK1:$src1, VK16),
3053 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003054 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003055 (COPY_TO_REGCLASS (Inst
3056 (COPY_TO_REGCLASS VK2:$src1, VK16),
3057 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003058 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003059 (COPY_TO_REGCLASS (Inst
3060 (COPY_TO_REGCLASS VK4:$src1, VK16),
3061 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062}
3063
Craig Topper7b9cc142016-11-03 06:04:28 +00003064defm : avx512_binop_pat<and, and, KANDWrr>;
3065defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3066defm : avx512_binop_pat<or, or, KORWrr>;
3067defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3068defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003069
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003070// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003071multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
3072 RegisterClass KRCSrc, Predicate prd> {
3073 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003074 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003075 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3076 (ins KRC:$src1, KRC:$src2),
3077 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
3078 VEX_4V, VEX_L;
3079
3080 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3081 (!cast<Instruction>(NAME##rr)
3082 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3083 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3084 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003085}
3086
Igor Bregera54a1a82015-09-08 13:10:00 +00003087defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
3088defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
3089defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091// Mask bit testing
3092multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003093 SDNode OpNode, Predicate prd> {
3094 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003096 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
3098}
3099
Igor Breger5ea0a6812015-08-31 13:30:19 +00003100multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3101 Predicate prdW = HasAVX512> {
3102 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
3103 VEX, PD;
3104 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
3105 VEX, PS;
3106 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
3107 VEX, PS, VEX_W;
3108 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
3109 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110}
3111
3112defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003113defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003114
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003115// Mask shift
3116multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3117 SDNode OpNode> {
3118 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003119 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003121 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3123}
3124
3125multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3126 SDNode OpNode> {
3127 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003128 VEX, TAPD, VEX_W;
3129 let Predicates = [HasDQI] in
3130 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3131 VEX, TAPD;
3132 let Predicates = [HasBWI] in {
3133 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3134 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003135 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3136 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003137 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138}
3139
Craig Topper3b7e8232017-01-30 00:06:01 +00003140defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3141defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003142
Ayman Musa721d97f2017-06-27 12:08:37 +00003143multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3144def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3145 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3146 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3147 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3148
Simon Pilgrim64fff142017-07-16 18:37:23 +00003149def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003150 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3151 (i64 0)),
3152 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3153 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3154 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3155 (i8 8)), (i8 8))>;
3156
Simon Pilgrim64fff142017-07-16 18:37:23 +00003157def : Pat<(insert_subvector (v16i1 immAllZerosV),
3158 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003159 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3160 (i64 0)),
3161 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3162 (COPY_TO_REGCLASS VK8:$mask, VK16),
3163 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3164 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3165 (i8 8)), (i8 8))>;
3166}
3167
3168multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3169 AVX512VLVectorVTInfo _> {
3170def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3171 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3172 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3173 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3174 imm:$cc), VK8)>;
3175
Simon Pilgrim64fff142017-07-16 18:37:23 +00003176def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003177 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3178 (i64 0)),
3179 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3180 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3181 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3182 imm:$cc),
3183 (i8 8)), (i8 8))>;
3184
Simon Pilgrim64fff142017-07-16 18:37:23 +00003185def : Pat<(insert_subvector (v16i1 immAllZerosV),
3186 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003187 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3188 (i64 0)),
3189 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3190 (COPY_TO_REGCLASS VK8:$mask, VK16),
3191 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3192 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3193 imm:$cc),
3194 (i8 8)), (i8 8))>;
3195}
3196
3197let Predicates = [HasAVX512, NoVLX] in {
3198 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3199 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3200
3201 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3202 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3203 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3204}
3205
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003206// Mask setting all 0s or 1s
3207multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3208 let Predicates = [HasAVX512] in
3209 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3210 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3211 [(set KRC:$dst, (VT Val))]>;
3212}
3213
3214multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003215 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003216 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3217 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218}
3219
3220defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3221defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3222
3223// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3224let Predicates = [HasAVX512] in {
3225 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003226 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3227 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003228 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003229 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003230 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3231 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003232 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003234
3235// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3236multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3237 RegisterClass RC, ValueType VT> {
3238 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3239 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003240
Igor Bregerf1bd7612016-03-06 07:46:03 +00003241 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003242 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003243}
Guy Blank548e22a2017-05-19 12:35:15 +00003244defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3245defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3246defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3247defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3248defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3249defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003250
3251defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3252defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3253defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3254defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3255defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3256
3257defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3258defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3259defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3260defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3261
3262defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3263defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3264defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3265
3266defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3267defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3268
3269defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270
Igor Breger999ac752016-03-08 15:21:25 +00003271def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003272 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003273 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3274 VK2))>;
3275def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003276 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003277 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3278 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3280 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003281def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3282 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003283def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3284 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3285
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003286
Igor Breger86724082016-08-14 05:25:07 +00003287// Patterns for kmask shift
3288multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003289 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003290 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003291 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003292 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003293 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003294 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003295 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003296 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003297 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003298 RC))>;
3299}
3300
3301defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3302defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3303defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304//===----------------------------------------------------------------------===//
3305// AVX-512 - Aligned and unaligned load and store
3306//
3307
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003308
3309multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003310 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003311 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003312 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003313 let hasSideEffects = 0 in {
3314 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003315 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003316 _.ExeDomain>, EVEX;
3317 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3318 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003319 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003320 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003321 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003322 (_.VT _.RC:$src),
3323 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003324 EVEX, EVEX_KZ;
3325
Craig Toppercb0e7492017-07-31 17:35:44 +00003326 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003327 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003328 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003329 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003330 !if(NoRMPattern, [],
3331 [(set _.RC:$dst,
3332 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003333 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003334
Craig Topper63e2cd62017-01-14 07:50:52 +00003335 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003336 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3337 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3338 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3339 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003340 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003341 (_.VT _.RC:$src1),
3342 (_.VT _.RC:$src0))))], _.ExeDomain>,
3343 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003344 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003345 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3346 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003347 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3348 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003349 [(set _.RC:$dst, (_.VT
3350 (vselect _.KRCWM:$mask,
3351 (_.VT (bitconvert (ld_frag addr:$src1))),
3352 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003353 }
Craig Toppere1cac152016-06-07 07:27:54 +00003354 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003355 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3356 (ins _.KRCWM:$mask, _.MemOp:$src),
3357 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3358 "${dst} {${mask}} {z}, $src}",
3359 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3360 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3361 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003362 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003363 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3364 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3365
3366 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3367 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3368
3369 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3370 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3371 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003372}
3373
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003374multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3375 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003376 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003377 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003378 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003379 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003380
3381 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003382 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003383 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003384 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003385 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003386 }
3387}
3388
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003389multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3390 AVX512VLVectorVTInfo _,
3391 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003392 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003393 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003394 let Predicates = [prd] in
3395 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003396 masked_load_unaligned, NoRMPattern,
3397 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003398
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003399 let Predicates = [prd, HasVLX] in {
3400 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003401 masked_load_unaligned, NoRMPattern,
3402 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003403 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003404 masked_load_unaligned, NoRMPattern,
3405 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003406 }
3407}
3408
3409multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003410 PatFrag st_frag, PatFrag mstore, string Name,
3411 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003412
Craig Topper99f6b622016-05-01 01:03:56 +00003413 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003414 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3415 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003416 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003417 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3418 (ins _.KRCWM:$mask, _.RC:$src),
3419 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3420 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003421 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003422 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003423 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003424 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003425 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003426 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003427 }
Igor Breger81b79de2015-11-19 07:43:43 +00003428
Craig Topper2462a712017-08-01 15:31:24 +00003429 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003430 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003431 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003432 !if(NoMRPattern, [],
3433 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3434 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003435 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003436 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3437 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3438 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003439
3440 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3441 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3442 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003443}
3444
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003445
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003446multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003447 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003448 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003449 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003450 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003451 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003452
3453 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003454 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003455 masked_store_unaligned, Name#Z256,
3456 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003457 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003458 masked_store_unaligned, Name#Z128,
3459 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003460 }
3461}
3462
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003463multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003464 AVX512VLVectorVTInfo _, Predicate prd,
3465 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003466 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003467 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003468 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003469
3470 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003471 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003472 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003473 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003474 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003475 }
3476}
3477
3478defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3479 HasAVX512>,
3480 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003481 HasAVX512, "VMOVAPS">,
3482 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003483
3484defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3485 HasAVX512>,
3486 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003487 HasAVX512, "VMOVAPD">,
3488 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003489
Craig Topperc9293492016-02-26 06:50:29 +00003490defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003491 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003492 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3493 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003494 PS, EVEX_CD8<32, CD8VF>;
3495
Craig Topper4e7b8882016-10-03 02:00:29 +00003496defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003497 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003498 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3499 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003500 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003501
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003502defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3503 HasAVX512>,
3504 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003505 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003506 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003507
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003508defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3509 HasAVX512>,
3510 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003511 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003512 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003513
Craig Toppercb0e7492017-07-31 17:35:44 +00003514defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003515 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003516 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003517 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003518
Craig Toppercb0e7492017-07-31 17:35:44 +00003519defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003520 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003521 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003522 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003523
Craig Topperc9293492016-02-26 06:50:29 +00003524defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003525 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003526 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003527 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003528 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003529
Craig Topperc9293492016-02-26 06:50:29 +00003530defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003531 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003532 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003533 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003534 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003535
Craig Topperd875d6b2016-09-29 06:07:09 +00003536// Special instructions to help with spilling when we don't have VLX. We need
3537// to load or store from a ZMM register instead. These are converted in
3538// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003539let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003540 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3541def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3542 "", []>;
3543def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3544 "", []>;
3545def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3546 "", []>;
3547def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3548 "", []>;
3549}
3550
3551let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003552def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003553 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003554def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003555 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003556def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003557 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003558def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003559 "", []>;
3560}
3561
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003562def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003563 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003564 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003565 VK8), VR512:$src)>;
3566
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003567def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003568 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003569 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003570
Craig Topper33c550c2016-05-22 00:39:30 +00003571// These patterns exist to prevent the above patterns from introducing a second
3572// mask inversion when one already exists.
3573def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3574 (bc_v8i64 (v16i32 immAllZerosV)),
3575 (v8i64 VR512:$src))),
3576 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3577def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3578 (v16i32 immAllZerosV),
3579 (v16i32 VR512:$src))),
3580 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3581
Craig Topper96ab6fd2017-01-09 04:19:34 +00003582// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3583// available. Use a 512-bit operation and extract.
3584let Predicates = [HasAVX512, NoVLX] in {
3585def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3586 (v8f32 VR256X:$src0))),
3587 (EXTRACT_SUBREG
3588 (v16f32
3589 (VMOVAPSZrrk
3590 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3591 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3592 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3593 sub_ymm)>;
3594
3595def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3596 (v8i32 VR256X:$src0))),
3597 (EXTRACT_SUBREG
3598 (v16i32
3599 (VMOVDQA32Zrrk
3600 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3601 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3602 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3603 sub_ymm)>;
3604}
3605
Craig Topper2462a712017-08-01 15:31:24 +00003606let Predicates = [HasAVX512] in {
3607 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003608 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003609 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003610 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003611 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3612 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3613 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3614 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3615 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3616}
3617
3618let Predicates = [HasVLX] in {
3619 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003620 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3621 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3622 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3623 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3624 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3625 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3626 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3627 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003628
Craig Topper2462a712017-08-01 15:31:24 +00003629 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003630 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003631 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003632 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003633 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3634 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3635 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3636 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3637 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003638
Craig Topper95bdabd2016-05-22 23:44:33 +00003639 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3640 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3641 def : Pat<(alignedstore (v2f64 (extract_subvector
3642 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3643 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3644 def : Pat<(alignedstore (v4f32 (extract_subvector
3645 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3646 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3647 def : Pat<(alignedstore (v2i64 (extract_subvector
3648 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3649 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3650 def : Pat<(alignedstore (v4i32 (extract_subvector
3651 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3652 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3653 def : Pat<(alignedstore (v8i16 (extract_subvector
3654 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3655 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3656 def : Pat<(alignedstore (v16i8 (extract_subvector
3657 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3658 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3659
3660 def : Pat<(store (v2f64 (extract_subvector
3661 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3662 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3663 def : Pat<(store (v4f32 (extract_subvector
3664 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3665 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3666 def : Pat<(store (v2i64 (extract_subvector
3667 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3668 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3669 def : Pat<(store (v4i32 (extract_subvector
3670 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3671 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3672 def : Pat<(store (v8i16 (extract_subvector
3673 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3674 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3675 def : Pat<(store (v16i8 (extract_subvector
3676 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3677 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3678
3679 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3680 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3681 def : Pat<(alignedstore (v2f64 (extract_subvector
3682 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3683 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3684 def : Pat<(alignedstore (v4f32 (extract_subvector
3685 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3686 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3687 def : Pat<(alignedstore (v2i64 (extract_subvector
3688 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3689 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3690 def : Pat<(alignedstore (v4i32 (extract_subvector
3691 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3692 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3693 def : Pat<(alignedstore (v8i16 (extract_subvector
3694 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3695 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3696 def : Pat<(alignedstore (v16i8 (extract_subvector
3697 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3698 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3699
3700 def : Pat<(store (v2f64 (extract_subvector
3701 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3702 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3703 def : Pat<(store (v4f32 (extract_subvector
3704 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3705 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3706 def : Pat<(store (v2i64 (extract_subvector
3707 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3708 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3709 def : Pat<(store (v4i32 (extract_subvector
3710 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3711 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3712 def : Pat<(store (v8i16 (extract_subvector
3713 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3714 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3715 def : Pat<(store (v16i8 (extract_subvector
3716 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3717 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3718
3719 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3720 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topperafa69ee2017-08-19 23:21:21 +00003721 def : Pat<(alignedstore (v4f64 (extract_subvector
3722 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003723 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003724 def : Pat<(alignedstore (v8f32 (extract_subvector
3725 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003726 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003727 def : Pat<(alignedstore (v4i64 (extract_subvector
3728 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003729 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003730 def : Pat<(alignedstore (v8i32 (extract_subvector
3731 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003732 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003733 def : Pat<(alignedstore (v16i16 (extract_subvector
3734 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003735 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003736 def : Pat<(alignedstore (v32i8 (extract_subvector
3737 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003738 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3739
3740 def : Pat<(store (v4f64 (extract_subvector
3741 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3742 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3743 def : Pat<(store (v8f32 (extract_subvector
3744 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3745 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3746 def : Pat<(store (v4i64 (extract_subvector
3747 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3748 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3749 def : Pat<(store (v8i32 (extract_subvector
3750 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3751 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3752 def : Pat<(store (v16i16 (extract_subvector
3753 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3754 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3755 def : Pat<(store (v32i8 (extract_subvector
3756 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3757 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3758}
3759
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003760
3761// Move Int Doubleword to Packed Double Int
3762//
3763let ExeDomain = SSEPackedInt in {
3764def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3765 "vmovd\t{$src, $dst|$dst, $src}",
3766 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003767 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003768 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003769def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003770 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003771 [(set VR128X:$dst,
3772 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003773 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003774def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003775 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003776 [(set VR128X:$dst,
3777 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003778 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003779let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3780def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3781 (ins i64mem:$src),
3782 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003783 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003784let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003785def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003786 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003787 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003788 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003789def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3790 "vmovq\t{$src, $dst|$dst, $src}",
3791 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3792 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003793def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003794 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003795 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003796 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003797def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003798 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003799 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003800 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3801 EVEX_CD8<64, CD8VT1>;
3802}
3803} // ExeDomain = SSEPackedInt
3804
3805// Move Int Doubleword to Single Scalar
3806//
3807let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3808def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3809 "vmovd\t{$src, $dst|$dst, $src}",
3810 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003811 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003813def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003814 "vmovd\t{$src, $dst|$dst, $src}",
3815 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3816 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3817} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3818
3819// Move doubleword from xmm register to r/m32
3820//
3821let ExeDomain = SSEPackedInt in {
3822def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3823 "vmovd\t{$src, $dst|$dst, $src}",
3824 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003825 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003826 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003827def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003828 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003829 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003830 [(store (i32 (extractelt (v4i32 VR128X:$src),
3831 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3832 EVEX, EVEX_CD8<32, CD8VT1>;
3833} // ExeDomain = SSEPackedInt
3834
3835// Move quadword from xmm1 register to r/m64
3836//
3837let ExeDomain = SSEPackedInt in {
3838def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3839 "vmovq\t{$src, $dst|$dst, $src}",
3840 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003841 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003842 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003843 Requires<[HasAVX512, In64BitMode]>;
3844
Craig Topperc648c9b2015-12-28 06:11:42 +00003845let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3846def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3847 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003848 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003849 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003850
Craig Topperc648c9b2015-12-28 06:11:42 +00003851def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3852 (ins i64mem:$dst, VR128X:$src),
3853 "vmovq\t{$src, $dst|$dst, $src}",
3854 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3855 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003856 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003857 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3858
3859let hasSideEffects = 0 in
3860def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003861 (ins VR128X:$src),
3862 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3863 EVEX, VEX_W;
3864} // ExeDomain = SSEPackedInt
3865
3866// Move Scalar Single to Double Int
3867//
3868let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3869def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3870 (ins FR32X:$src),
3871 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003873 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003874def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003875 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003876 "vmovd\t{$src, $dst|$dst, $src}",
3877 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3878 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3879} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3880
3881// Move Quadword Int to Packed Quadword Int
3882//
3883let ExeDomain = SSEPackedInt in {
3884def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3885 (ins i64mem:$src),
3886 "vmovq\t{$src, $dst|$dst, $src}",
3887 [(set VR128X:$dst,
3888 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3889 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3890} // ExeDomain = SSEPackedInt
3891
3892//===----------------------------------------------------------------------===//
3893// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003894//===----------------------------------------------------------------------===//
3895
Craig Topperc7de3a12016-07-29 02:49:08 +00003896multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003897 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003898 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3899 (ins _.RC:$src1, _.FRC:$src2),
3900 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3901 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3902 (scalar_to_vector _.FRC:$src2))))],
3903 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3904 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003905 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003906 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3907 "$dst {${mask}} {z}, $src1, $src2}"),
3908 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003909 (_.VT (OpNode _.RC:$src1,
3910 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003911 _.ImmAllZerosV)))],
3912 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3913 let Constraints = "$src0 = $dst" in
3914 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003915 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003916 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3917 "$dst {${mask}}, $src1, $src2}"),
3918 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003919 (_.VT (OpNode _.RC:$src1,
3920 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003921 (_.VT _.RC:$src0))))],
3922 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003923 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003924 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3925 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3926 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3927 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3928 let mayLoad = 1, hasSideEffects = 0 in {
3929 let Constraints = "$src0 = $dst" in
3930 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3931 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3932 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3933 "$dst {${mask}}, $src}"),
3934 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3935 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3936 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3937 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3938 "$dst {${mask}} {z}, $src}"),
3939 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003940 }
Craig Toppere1cac152016-06-07 07:27:54 +00003941 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3942 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3943 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3944 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003945 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003946 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3947 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3948 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3949 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003950}
3951
Asaf Badouh41ecf462015-12-06 13:26:56 +00003952defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3953 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003954
Asaf Badouh41ecf462015-12-06 13:26:56 +00003955defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3956 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003957
Ayman Musa46af8f92016-11-13 14:29:32 +00003958
3959multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3960 PatLeaf ZeroFP, X86VectorVTInfo _> {
3961
3962def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003963 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003964 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003965 (_.EltVT _.FRC:$src1),
3966 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003967 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003968 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3969 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003970 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003971 _.RC)>;
3972
3973def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003974 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003975 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003976 (_.EltVT _.FRC:$src1),
3977 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003978 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003979 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003980 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003981 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003982}
3983
3984multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3985 dag Mask, RegisterClass MaskRC> {
3986
3987def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003988 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003989 (_.info256.VT (insert_subvector undef,
3990 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003991 (iPTR 0))),
3992 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003993 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003994 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003995 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003996
3997}
3998
Craig Topper058f2f62017-03-28 16:35:29 +00003999multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4000 AVX512VLVectorVTInfo _,
4001 dag Mask, RegisterClass MaskRC,
4002 SubRegIndex subreg> {
4003
4004def : Pat<(masked_store addr:$dst, Mask,
4005 (_.info512.VT (insert_subvector undef,
4006 (_.info256.VT (insert_subvector undef,
4007 (_.info128.VT _.info128.RC:$src),
4008 (iPTR 0))),
4009 (iPTR 0)))),
4010 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004011 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004012 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4013
4014}
4015
Ayman Musa46af8f92016-11-13 14:29:32 +00004016multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4017 dag Mask, RegisterClass MaskRC> {
4018
4019def : Pat<(_.info128.VT (extract_subvector
4020 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004021 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004022 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004023 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004024 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004025 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004026 addr:$srcAddr)>;
4027
4028def : Pat<(_.info128.VT (extract_subvector
4029 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4030 (_.info512.VT (insert_subvector undef,
4031 (_.info256.VT (insert_subvector undef,
4032 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004033 (iPTR 0))),
4034 (iPTR 0))))),
4035 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004036 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004037 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004038 addr:$srcAddr)>;
4039
4040}
4041
Craig Topper058f2f62017-03-28 16:35:29 +00004042multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4043 AVX512VLVectorVTInfo _,
4044 dag Mask, RegisterClass MaskRC,
4045 SubRegIndex subreg> {
4046
4047def : Pat<(_.info128.VT (extract_subvector
4048 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4049 (_.info512.VT (bitconvert
4050 (v16i32 immAllZerosV))))),
4051 (iPTR 0))),
4052 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004053 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004054 addr:$srcAddr)>;
4055
4056def : Pat<(_.info128.VT (extract_subvector
4057 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4058 (_.info512.VT (insert_subvector undef,
4059 (_.info256.VT (insert_subvector undef,
4060 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4061 (iPTR 0))),
4062 (iPTR 0))))),
4063 (iPTR 0))),
4064 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004065 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004066 addr:$srcAddr)>;
4067
4068}
4069
Ayman Musa46af8f92016-11-13 14:29:32 +00004070defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4071defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4072
4073defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4074 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004075defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4076 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4077defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4078 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004079
4080defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4081 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004082defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4083 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4084defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4085 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004086
Guy Blankb169d56d2017-07-31 08:26:14 +00004087def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4088 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4089 (COPY_TO_REGCLASS
4090 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4091 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4092 GR8:$mask, sub_8bit)), VK1WM),
4093 (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
4094
Craig Topper74ed0872016-05-18 06:55:59 +00004095def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004096 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004097 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004098
Guy Blankb169d56d2017-07-31 08:26:14 +00004099def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4100 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4101 (COPY_TO_REGCLASS
4102 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4103 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4104 GR8:$mask, sub_8bit)), VK1WM),
4105 (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
4106
Craig Topper74ed0872016-05-18 06:55:59 +00004107def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004108 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004109 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004110
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004111def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00004112 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004113 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4114
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004115let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004116 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004117 (ins VR128X:$src1, FR32X:$src2),
4118 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4119 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
4120 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00004121
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004122let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004123 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4124 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004125 VR128X:$src1, FR32X:$src2),
4126 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4127 "$dst {${mask}}, $src1, $src2}",
4128 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
4129 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004130
4131 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004132 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
4133 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4134 "$dst {${mask}} {z}, $src1, $src2}",
4135 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
4136 FoldGenData<"VMOVSSZrrkz">;
4137
Simon Pilgrim64fff142017-07-16 18:37:23 +00004138 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004139 (ins VR128X:$src1, FR64X:$src2),
4140 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4141 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
4142 FoldGenData<"VMOVSDZrr">;
4143
4144let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004145 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4146 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004147 VR128X:$src1, FR64X:$src2),
4148 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4149 "$dst {${mask}}, $src1, $src2}",
4150 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004151 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004152
Simon Pilgrim64fff142017-07-16 18:37:23 +00004153 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4154 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004155 FR64X:$src2),
4156 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4157 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004158 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004159 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4160}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161
4162let Predicates = [HasAVX512] in {
4163 let AddedComplexity = 15 in {
4164 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
4165 // MOVS{S,D} to the lower bits.
4166 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004167 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004168 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004169 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004170 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004171 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004173 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004174 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004175
4176 // Move low f32 and clear high bits.
4177 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4178 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004179 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004180 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4181 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4182 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004183 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004184 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004185 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4186 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004187 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004188 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4189 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4190 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004191 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004192 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193
4194 let AddedComplexity = 20 in {
4195 // MOVSSrm zeros the high parts of the register; represent this
4196 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4197 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4198 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4199 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4200 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4201 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4202 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004203 def : Pat<(v4f32 (X86vzload addr:$src)),
4204 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004205
4206 // MOVSDrm zeros the high parts of the register; represent this
4207 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4208 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4209 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4210 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4211 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4212 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4213 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4214 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4215 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4216 def : Pat<(v2f64 (X86vzload addr:$src)),
4217 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4218
4219 // Represent the same patterns above but in the form they appear for
4220 // 256-bit types
4221 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4222 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004223 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004224 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4225 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4226 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004227 def : Pat<(v8f32 (X86vzload addr:$src)),
4228 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004229 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4230 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4231 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004232 def : Pat<(v4f64 (X86vzload addr:$src)),
4233 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004234
4235 // Represent the same patterns above but in the form they appear for
4236 // 512-bit types
4237 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4238 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4239 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4240 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4241 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4242 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004243 def : Pat<(v16f32 (X86vzload addr:$src)),
4244 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004245 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4246 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4247 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004248 def : Pat<(v8f64 (X86vzload addr:$src)),
4249 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004250 }
4251 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4252 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004253 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004254 FR32X:$src)), sub_xmm)>;
4255 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4256 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004257 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004258 FR64X:$src)), sub_xmm)>;
4259 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4260 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004261 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004262
4263 // Move low f64 and clear high bits.
4264 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4265 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004266 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004267 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004268 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4269 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004270 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004271 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004272
4273 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004274 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004275 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004276 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004277 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004278 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004279
4280 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004281 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004282 addr:$dst),
4283 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004284
4285 // Shuffle with VMOVSS
4286 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4287 (VMOVSSZrr (v4i32 VR128X:$src1),
4288 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4289 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4290 (VMOVSSZrr (v4f32 VR128X:$src1),
4291 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4292
4293 // 256-bit variants
4294 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
4295 (SUBREG_TO_REG (i32 0),
4296 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
4297 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
4298 sub_xmm)>;
4299 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
4300 (SUBREG_TO_REG (i32 0),
4301 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
4302 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
4303 sub_xmm)>;
4304
4305 // Shuffle with VMOVSD
4306 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4307 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4308 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4309 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004310
4311 // 256-bit variants
4312 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4313 (SUBREG_TO_REG (i32 0),
4314 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
4315 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
4316 sub_xmm)>;
4317 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4318 (SUBREG_TO_REG (i32 0),
4319 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
4320 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
4321 sub_xmm)>;
4322
4323 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4324 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4325 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4326 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4327 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4328 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4329 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4330 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4331}
4332
4333let AddedComplexity = 15 in
4334def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4335 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004336 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004337 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004338 (v2i64 VR128X:$src))))],
4339 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4340
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004341let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004342 let AddedComplexity = 15 in {
4343 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4344 (VMOVDI2PDIZrr GR32:$src)>;
4345
4346 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4347 (VMOV64toPQIZrr GR64:$src)>;
4348
4349 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4350 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4351 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004352
4353 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4354 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4355 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004356 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004357 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4358 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004359 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4360 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004361 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4362 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004363 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4364 (VMOVDI2PDIZrm addr:$src)>;
4365 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4366 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004367 def : Pat<(v4i32 (X86vzload addr:$src)),
4368 (VMOVDI2PDIZrm addr:$src)>;
4369 def : Pat<(v8i32 (X86vzload addr:$src)),
4370 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004371 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004372 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004373 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004374 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004375 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004376 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004377 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004378 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004380
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004381 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4382 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4383 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4384 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004385 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4386 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4387 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4388
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004389 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004390 def : Pat<(v16i32 (X86vzload addr:$src)),
4391 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004392 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004393 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004394}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004395//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004396// AVX-512 - Non-temporals
4397//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004398let SchedRW = [WriteLoad] in {
4399 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4400 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004401 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004402 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004403
Craig Topper2f90c1f2016-06-07 07:27:57 +00004404 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004405 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004406 (ins i256mem:$src),
4407 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004408 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004409 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004410
Robert Khasanoved882972014-08-13 10:46:00 +00004411 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004412 (ins i128mem:$src),
4413 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004414 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004415 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004416 }
Adam Nemetefd07852014-06-18 16:51:10 +00004417}
4418
Igor Bregerd3341f52016-01-20 13:11:47 +00004419multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4420 PatFrag st_frag = alignednontemporalstore,
4421 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004422 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004423 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004424 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004425 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4426 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004427}
4428
Igor Bregerd3341f52016-01-20 13:11:47 +00004429multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4430 AVX512VLVectorVTInfo VTInfo> {
4431 let Predicates = [HasAVX512] in
4432 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004433
Igor Bregerd3341f52016-01-20 13:11:47 +00004434 let Predicates = [HasAVX512, HasVLX] in {
4435 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4436 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004437 }
4438}
4439
Igor Bregerd3341f52016-01-20 13:11:47 +00004440defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4441defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4442defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004443
Craig Topper707c89c2016-05-08 23:43:17 +00004444let Predicates = [HasAVX512], AddedComplexity = 400 in {
4445 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4446 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4447 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4448 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4449 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4450 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004451
4452 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4453 (VMOVNTDQAZrm addr:$src)>;
4454 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4455 (VMOVNTDQAZrm addr:$src)>;
4456 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4457 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004458 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004459 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004460 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004461 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004462 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004463 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004464}
4465
Craig Topperc41320d2016-05-08 23:08:45 +00004466let Predicates = [HasVLX], AddedComplexity = 400 in {
4467 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4468 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4469 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4470 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4471 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4472 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4473
Simon Pilgrim9a896232016-06-07 13:34:24 +00004474 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4475 (VMOVNTDQAZ256rm addr:$src)>;
4476 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4477 (VMOVNTDQAZ256rm addr:$src)>;
4478 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4479 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004480 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004481 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004482 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004483 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004484 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004485 (VMOVNTDQAZ256rm addr:$src)>;
4486
Craig Topperc41320d2016-05-08 23:08:45 +00004487 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4488 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4489 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4490 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4491 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4492 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004493
4494 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4495 (VMOVNTDQAZ128rm addr:$src)>;
4496 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4497 (VMOVNTDQAZ128rm addr:$src)>;
4498 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4499 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004500 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004501 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004502 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004503 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004504 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004505 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004506}
4507
Adam Nemet7f62b232014-06-10 16:39:53 +00004508//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004509// AVX-512 - Integer arithmetic
4510//
4511multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004512 X86VectorVTInfo _, OpndItins itins,
4513 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004514 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004515 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004516 "$src2, $src1", "$src1, $src2",
4517 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004518 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004519 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004520
Craig Toppere1cac152016-06-07 07:27:54 +00004521 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4522 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4523 "$src2, $src1", "$src1, $src2",
4524 (_.VT (OpNode _.RC:$src1,
4525 (bitconvert (_.LdFrag addr:$src2)))),
4526 itins.rm>,
4527 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004528}
4529
4530multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4531 X86VectorVTInfo _, OpndItins itins,
4532 bit IsCommutable = 0> :
4533 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004534 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4535 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4536 "${src2}"##_.BroadcastStr##", $src1",
4537 "$src1, ${src2}"##_.BroadcastStr,
4538 (_.VT (OpNode _.RC:$src1,
4539 (X86VBroadcast
4540 (_.ScalarLdFrag addr:$src2)))),
4541 itins.rm>,
4542 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004543}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004544
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004545multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4546 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4547 Predicate prd, bit IsCommutable = 0> {
4548 let Predicates = [prd] in
4549 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4550 IsCommutable>, EVEX_V512;
4551
4552 let Predicates = [prd, HasVLX] in {
4553 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4554 IsCommutable>, EVEX_V256;
4555 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4556 IsCommutable>, EVEX_V128;
4557 }
4558}
4559
Robert Khasanov545d1b72014-10-14 14:36:19 +00004560multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4561 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4562 Predicate prd, bit IsCommutable = 0> {
4563 let Predicates = [prd] in
4564 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4565 IsCommutable>, EVEX_V512;
4566
4567 let Predicates = [prd, HasVLX] in {
4568 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4569 IsCommutable>, EVEX_V256;
4570 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4571 IsCommutable>, EVEX_V128;
4572 }
4573}
4574
4575multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4576 OpndItins itins, Predicate prd,
4577 bit IsCommutable = 0> {
4578 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4579 itins, prd, IsCommutable>,
4580 VEX_W, EVEX_CD8<64, CD8VF>;
4581}
4582
4583multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4584 OpndItins itins, Predicate prd,
4585 bit IsCommutable = 0> {
4586 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4587 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4588}
4589
4590multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4591 OpndItins itins, Predicate prd,
4592 bit IsCommutable = 0> {
4593 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4594 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4595}
4596
4597multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4598 OpndItins itins, Predicate prd,
4599 bit IsCommutable = 0> {
4600 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4601 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4602}
4603
4604multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4605 SDNode OpNode, OpndItins itins, Predicate prd,
4606 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004607 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004608 IsCommutable>;
4609
Igor Bregerf2460112015-07-26 14:41:44 +00004610 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004611 IsCommutable>;
4612}
4613
4614multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4615 SDNode OpNode, OpndItins itins, Predicate prd,
4616 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004617 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004618 IsCommutable>;
4619
Igor Bregerf2460112015-07-26 14:41:44 +00004620 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004621 IsCommutable>;
4622}
4623
4624multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4625 bits<8> opc_d, bits<8> opc_q,
4626 string OpcodeStr, SDNode OpNode,
4627 OpndItins itins, bit IsCommutable = 0> {
4628 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4629 itins, HasAVX512, IsCommutable>,
4630 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4631 itins, HasBWI, IsCommutable>;
4632}
4633
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004634multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004635 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004636 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4637 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004638 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004639 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004640 "$src2, $src1","$src1, $src2",
4641 (_Dst.VT (OpNode
4642 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004643 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004644 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004645 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004646 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4647 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4648 "$src2, $src1", "$src1, $src2",
4649 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4650 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004651 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004652 AVX512BIBase, EVEX_4V;
4653
4654 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004655 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004656 OpcodeStr,
4657 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004658 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004659 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4660 (_Brdct.VT (X86VBroadcast
4661 (_Brdct.ScalarLdFrag addr:$src2)))))),
4662 itins.rm>,
4663 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004664}
4665
Robert Khasanov545d1b72014-10-14 14:36:19 +00004666defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4667 SSE_INTALU_ITINS_P, 1>;
4668defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4669 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004670defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4671 SSE_INTALU_ITINS_P, HasBWI, 1>;
4672defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4673 SSE_INTALU_ITINS_P, HasBWI, 0>;
4674defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004675 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004676defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004677 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004678defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004679 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004680defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004681 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004682defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004683 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004684defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004685 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004686defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004687 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004688defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004689 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004690defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004691 SSE_INTALU_ITINS_P, HasBWI, 1>;
4692
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004693multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004694 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4695 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4696 let Predicates = [prd] in
4697 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4698 _SrcVTInfo.info512, _DstVTInfo.info512,
4699 v8i64_info, IsCommutable>,
4700 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4701 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004702 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004703 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004704 v4i64x_info, IsCommutable>,
4705 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004706 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004707 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004708 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004709 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4710 }
Michael Liao66233b72015-08-06 09:06:20 +00004711}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004712
4713defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004714 avx512vl_i32_info, avx512vl_i64_info,
4715 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004716defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004717 avx512vl_i32_info, avx512vl_i64_info,
4718 X86pmuludq, HasAVX512, 1>;
4719defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4720 avx512vl_i8_info, avx512vl_i8_info,
4721 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004722
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004723multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4724 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004725 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4726 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4727 OpcodeStr,
4728 "${src2}"##_Src.BroadcastStr##", $src1",
4729 "$src1, ${src2}"##_Src.BroadcastStr,
4730 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4731 (_Src.VT (X86VBroadcast
4732 (_Src.ScalarLdFrag addr:$src2))))))>,
4733 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004734}
4735
Michael Liao66233b72015-08-06 09:06:20 +00004736multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4737 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004738 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004739 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004740 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004741 "$src2, $src1","$src1, $src2",
4742 (_Dst.VT (OpNode
4743 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004744 (_Src.VT _Src.RC:$src2))),
4745 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004746 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004747 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4748 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4749 "$src2, $src1", "$src1, $src2",
4750 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4751 (bitconvert (_Src.LdFrag addr:$src2))))>,
4752 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004753}
4754
4755multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4756 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004757 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004758 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4759 v32i16_info>,
4760 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4761 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004762 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004763 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4764 v16i16x_info>,
4765 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4766 v16i16x_info>, EVEX_V256;
4767 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4768 v8i16x_info>,
4769 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4770 v8i16x_info>, EVEX_V128;
4771 }
4772}
4773multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4774 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004775 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004776 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4777 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004778 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004779 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4780 v32i8x_info>, EVEX_V256;
4781 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4782 v16i8x_info>, EVEX_V128;
4783 }
4784}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004785
4786multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4787 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004788 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004789 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004790 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004791 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004792 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004793 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004794 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004795 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004796 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004797 }
4798}
4799
Craig Topperb6da6542016-05-01 17:38:32 +00004800defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4801defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4802defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4803defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004804
Craig Topper5acb5a12016-05-01 06:24:57 +00004805defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4806 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4807defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004808 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004809
Igor Bregerf2460112015-07-26 14:41:44 +00004810defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004811 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004812defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004813 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004814defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004815 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004816
Igor Bregerf2460112015-07-26 14:41:44 +00004817defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004818 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004819defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004820 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004821defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004822 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004823
Igor Bregerf2460112015-07-26 14:41:44 +00004824defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004825 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004826defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004827 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004828defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004829 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004830
Igor Bregerf2460112015-07-26 14:41:44 +00004831defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004832 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004833defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004834 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004835defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004836 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004837
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004838// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4839let Predicates = [HasDQI, NoVLX] in {
4840 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4841 (EXTRACT_SUBREG
4842 (VPMULLQZrr
4843 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4844 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4845 sub_ymm)>;
4846
4847 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4848 (EXTRACT_SUBREG
4849 (VPMULLQZrr
4850 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4851 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4852 sub_xmm)>;
4853}
4854
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004855//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004856// AVX-512 Logical Instructions
4857//===----------------------------------------------------------------------===//
4858
Craig Topperabe80cc2016-08-28 06:06:28 +00004859multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004860 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004861 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4862 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4863 "$src2, $src1", "$src1, $src2",
4864 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4865 (bitconvert (_.VT _.RC:$src2)))),
4866 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4867 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004868 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004869 AVX512BIBase, EVEX_4V;
4870
4871 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4872 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4873 "$src2, $src1", "$src1, $src2",
4874 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4875 (bitconvert (_.LdFrag addr:$src2)))),
4876 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4877 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004878 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004879 AVX512BIBase, EVEX_4V;
4880}
4881
4882multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004883 X86VectorVTInfo _, bit IsCommutable = 0> :
4884 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004885 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4886 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4887 "${src2}"##_.BroadcastStr##", $src1",
4888 "$src1, ${src2}"##_.BroadcastStr,
4889 (_.i64VT (OpNode _.RC:$src1,
4890 (bitconvert
4891 (_.VT (X86VBroadcast
4892 (_.ScalarLdFrag addr:$src2)))))),
4893 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4894 (bitconvert
4895 (_.VT (X86VBroadcast
4896 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004897 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004898 AVX512BIBase, EVEX_4V, EVEX_B;
4899}
4900
4901multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004902 AVX512VLVectorVTInfo VTInfo,
4903 bit IsCommutable = 0> {
4904 let Predicates = [HasAVX512] in
4905 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004906 IsCommutable>, EVEX_V512;
4907
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004908 let Predicates = [HasAVX512, HasVLX] in {
4909 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004910 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004911 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004912 IsCommutable>, EVEX_V128;
4913 }
4914}
4915
4916multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004917 bit IsCommutable = 0> {
4918 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004919 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004920}
4921
4922multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004923 bit IsCommutable = 0> {
4924 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004925 IsCommutable>,
4926 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004927}
4928
4929multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004930 SDNode OpNode, bit IsCommutable = 0> {
4931 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4932 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004933}
4934
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004935defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4936defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4937defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4938defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004939
4940//===----------------------------------------------------------------------===//
4941// AVX-512 FP arithmetic
4942//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004943multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4944 SDNode OpNode, SDNode VecNode, OpndItins itins,
4945 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004946 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004947 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4948 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4949 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004950 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4951 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004952 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004953
4954 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004955 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004956 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004957 (_.VT (VecNode _.RC:$src1,
4958 _.ScalarIntMemCPat:$src2,
4959 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004960 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004961 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004962 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004963 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004964 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4965 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004966 itins.rr> {
4967 let isCommutable = IsCommutable;
4968 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004969 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004970 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004971 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4972 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004973 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004974 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004975 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004976}
4977
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004978multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004979 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004980 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004981 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4982 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4983 "$rc, $src2, $src1", "$src1, $src2, $rc",
4984 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004985 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004986 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004987}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004988multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004989 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4990 OpndItins itins, bit IsCommutable> {
4991 let ExeDomain = _.ExeDomain in {
4992 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4993 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4994 "$src2, $src1", "$src1, $src2",
4995 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4996 itins.rr>;
4997
4998 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4999 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5000 "$src2, $src1", "$src1, $src2",
5001 (_.VT (VecNode _.RC:$src1,
5002 _.ScalarIntMemCPat:$src2)),
5003 itins.rm>;
5004
5005 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5006 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5007 (ins _.FRC:$src1, _.FRC:$src2),
5008 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5009 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
5010 itins.rr> {
5011 let isCommutable = IsCommutable;
5012 }
5013 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5014 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5015 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5016 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5017 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5018 }
5019
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005020 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5021 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005022 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005023 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005024 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00005025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005026}
5027
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005028multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
5029 SDNode VecNode,
5030 SizeItins itins, bit IsCommutable> {
5031 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
5032 itins.s, IsCommutable>,
5033 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
5034 itins.s, IsCommutable>,
5035 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5036 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
5037 itins.d, IsCommutable>,
5038 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
5039 itins.d, IsCommutable>,
5040 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5041}
5042
5043multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00005044 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005045 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005046 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
5047 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005048 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005049 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
5050 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005051 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5052}
Craig Topper8783bbb2017-02-24 07:21:10 +00005053defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
5054defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
5055defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
5056defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
5057defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005058 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00005059defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005060 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005061
5062// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5063// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5064multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
5065 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00005066 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005067 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5068 (ins _.FRC:$src1, _.FRC:$src2),
5069 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5070 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005071 itins.rr> {
5072 let isCommutable = 1;
5073 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005074 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5075 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5076 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5077 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5078 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5079 }
5080}
5081defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
5082 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5083 EVEX_CD8<32, CD8VT1>;
5084
5085defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
5086 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5087 EVEX_CD8<64, CD8VT1>;
5088
5089defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
5090 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5091 EVEX_CD8<32, CD8VT1>;
5092
5093defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
5094 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5095 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005096
Craig Topper375aa902016-12-19 00:42:28 +00005097multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005098 X86VectorVTInfo _, OpndItins itins,
5099 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005100 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005101 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5102 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5103 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00005104 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
5105 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00005106 let mayLoad = 1 in {
5107 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5108 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5109 "$src2, $src1", "$src1, $src2",
5110 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
5111 EVEX_4V;
5112 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5113 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5114 "${src2}"##_.BroadcastStr##", $src1",
5115 "$src1, ${src2}"##_.BroadcastStr,
5116 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5117 (_.ScalarLdFrag addr:$src2)))),
5118 itins.rm>, EVEX_4V, EVEX_B;
5119 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005120 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005121}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005122
Craig Topper375aa902016-12-19 00:42:28 +00005123multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005124 X86VectorVTInfo _> {
5125 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005126 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5127 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5128 "$rc, $src2, $src1", "$src1, $src2, $rc",
5129 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
5130 EVEX_4V, EVEX_B, EVEX_RC;
5131}
5132
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005133
Craig Topper375aa902016-12-19 00:42:28 +00005134multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005135 X86VectorVTInfo _> {
5136 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005137 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5138 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5139 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5140 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
5141 EVEX_4V, EVEX_B;
5142}
5143
Craig Topper375aa902016-12-19 00:42:28 +00005144multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005145 Predicate prd, SizeItins itins,
5146 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005147 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005148 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005149 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005150 EVEX_CD8<32, CD8VF>;
5151 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005152 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005153 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005154 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005155
Robert Khasanov595e5982014-10-29 15:43:02 +00005156 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005157 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005158 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005159 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005160 EVEX_CD8<32, CD8VF>;
5161 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005162 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005163 EVEX_CD8<32, CD8VF>;
5164 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005165 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005166 EVEX_CD8<64, CD8VF>;
5167 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005168 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005169 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005170 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005171}
5172
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005173multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005174 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005175 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005176 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005177 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5178}
5179
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005180multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005181 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005182 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005183 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005184 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5185}
5186
Craig Topper9433f972016-08-02 06:16:53 +00005187defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5188 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005189 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005190defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5191 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005192 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005193defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005194 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005195defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005196 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005197defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5198 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005199 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005200defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5201 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005202 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005203let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005204 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5205 SSE_ALU_ITINS_P, 1>;
5206 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5207 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005208}
Craig Topper375aa902016-12-19 00:42:28 +00005209defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005210 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005211defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005212 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005213defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005214 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005215defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005216 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005217
Craig Topper8f6827c2016-08-31 05:37:52 +00005218// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005219multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5220 X86VectorVTInfo _, Predicate prd> {
5221let Predicates = [prd] in {
5222 // Masked register-register logical operations.
5223 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5224 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5225 _.RC:$src0)),
5226 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5227 _.RC:$src1, _.RC:$src2)>;
5228 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5229 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5230 _.ImmAllZerosV)),
5231 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5232 _.RC:$src2)>;
5233 // Masked register-memory logical operations.
5234 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5235 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5236 (load addr:$src2)))),
5237 _.RC:$src0)),
5238 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5239 _.RC:$src1, addr:$src2)>;
5240 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5241 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5242 _.ImmAllZerosV)),
5243 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5244 addr:$src2)>;
5245 // Register-broadcast logical operations.
5246 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5247 (bitconvert (_.VT (X86VBroadcast
5248 (_.ScalarLdFrag addr:$src2)))))),
5249 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5250 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5251 (bitconvert
5252 (_.i64VT (OpNode _.RC:$src1,
5253 (bitconvert (_.VT
5254 (X86VBroadcast
5255 (_.ScalarLdFrag addr:$src2))))))),
5256 _.RC:$src0)),
5257 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5258 _.RC:$src1, addr:$src2)>;
5259 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5260 (bitconvert
5261 (_.i64VT (OpNode _.RC:$src1,
5262 (bitconvert (_.VT
5263 (X86VBroadcast
5264 (_.ScalarLdFrag addr:$src2))))))),
5265 _.ImmAllZerosV)),
5266 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5267 _.RC:$src1, addr:$src2)>;
5268}
Craig Topper8f6827c2016-08-31 05:37:52 +00005269}
5270
Craig Topper45d65032016-09-02 05:29:13 +00005271multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5272 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5273 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5274 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5275 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5276 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5277 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005278}
5279
Craig Topper45d65032016-09-02 05:29:13 +00005280defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5281defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5282defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5283defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5284
Craig Topper2baef8f2016-12-18 04:17:00 +00005285let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005286 // Use packed logical operations for scalar ops.
5287 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5288 (COPY_TO_REGCLASS (VANDPDZ128rr
5289 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5290 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5291 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5292 (COPY_TO_REGCLASS (VORPDZ128rr
5293 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5294 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5295 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5296 (COPY_TO_REGCLASS (VXORPDZ128rr
5297 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5298 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5299 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5300 (COPY_TO_REGCLASS (VANDNPDZ128rr
5301 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5302 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5303
5304 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5305 (COPY_TO_REGCLASS (VANDPSZ128rr
5306 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5307 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5308 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5309 (COPY_TO_REGCLASS (VORPSZ128rr
5310 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5311 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5312 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5313 (COPY_TO_REGCLASS (VXORPSZ128rr
5314 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5315 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5316 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5317 (COPY_TO_REGCLASS (VANDNPSZ128rr
5318 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5319 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5320}
5321
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005322multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5323 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005324 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005325 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5326 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5327 "$src2, $src1", "$src1, $src2",
5328 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005329 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5330 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5331 "$src2, $src1", "$src1, $src2",
5332 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5333 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5334 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5335 "${src2}"##_.BroadcastStr##", $src1",
5336 "$src1, ${src2}"##_.BroadcastStr,
5337 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5338 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5339 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005340 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005341}
5342
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005343multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5344 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005345 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005346 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5347 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5348 "$src2, $src1", "$src1, $src2",
5349 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005350 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5351 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5352 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005353 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005354 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5355 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005356 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005357}
5358
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005359multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005360 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005361 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5362 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005363 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005364 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5365 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005366 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5367 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005368 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005369 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5370 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005371 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5372
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005373 // Define only if AVX512VL feature is present.
5374 let Predicates = [HasVLX] in {
5375 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5376 EVEX_V128, EVEX_CD8<32, CD8VF>;
5377 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5378 EVEX_V256, EVEX_CD8<32, CD8VF>;
5379 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5380 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5381 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5382 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5383 }
5384}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005385defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005386
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005387//===----------------------------------------------------------------------===//
5388// AVX-512 VPTESTM instructions
5389//===----------------------------------------------------------------------===//
5390
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005391multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5392 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005393 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005394 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5395 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5396 "$src2, $src1", "$src1, $src2",
5397 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5398 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005399 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5400 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5401 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005402 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005403 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5404 EVEX_4V,
5405 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005406}
5407
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005408multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5409 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005410 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5411 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5412 "${src2}"##_.BroadcastStr##", $src1",
5413 "$src1, ${src2}"##_.BroadcastStr,
5414 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5415 (_.ScalarLdFrag addr:$src2))))>,
5416 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005417}
Igor Bregerfca0a342016-01-28 13:19:25 +00005418
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005419// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005420multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5421 X86VectorVTInfo _, string Suffix> {
5422 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5423 (_.KVT (COPY_TO_REGCLASS
5424 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005425 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005426 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005427 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005428 _.RC:$src2, _.SubRegIdx)),
5429 _.KRC))>;
5430}
5431
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005432multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005433 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005434 let Predicates = [HasAVX512] in
5435 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5436 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5437
5438 let Predicates = [HasAVX512, HasVLX] in {
5439 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5440 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5441 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5442 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5443 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005444 let Predicates = [HasAVX512, NoVLX] in {
5445 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5446 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005447 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005448}
5449
5450multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5451 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005452 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005453 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005454 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005455}
5456
5457multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5458 SDNode OpNode> {
5459 let Predicates = [HasBWI] in {
5460 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5461 EVEX_V512, VEX_W;
5462 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5463 EVEX_V512;
5464 }
5465 let Predicates = [HasVLX, HasBWI] in {
5466
5467 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5468 EVEX_V256, VEX_W;
5469 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5470 EVEX_V128, VEX_W;
5471 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5472 EVEX_V256;
5473 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5474 EVEX_V128;
5475 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005476
Igor Bregerfca0a342016-01-28 13:19:25 +00005477 let Predicates = [HasAVX512, NoVLX] in {
5478 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5479 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5480 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5481 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005482 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005483
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005484}
5485
5486multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5487 SDNode OpNode> :
5488 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5489 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5490
5491defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5492defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005493
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005494
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005495//===----------------------------------------------------------------------===//
5496// AVX-512 Shift instructions
5497//===----------------------------------------------------------------------===//
5498multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005499 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005500 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005501 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005502 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005503 "$src2, $src1", "$src1, $src2",
5504 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005505 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005506 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005507 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005508 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005509 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5510 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005511 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005512 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005513}
5514
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005515multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5516 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005517 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005518 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5519 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5520 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5521 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005522 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005523}
5524
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005525multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005526 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005527 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005528 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005529 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5530 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5531 "$src2, $src1", "$src1, $src2",
5532 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005533 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005534 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5535 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5536 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005537 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005538 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005539 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005540 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005541}
5542
Cameron McInally5fb084e2014-12-11 17:13:05 +00005543multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005544 ValueType SrcVT, PatFrag bc_frag,
5545 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5546 let Predicates = [prd] in
5547 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5548 VTInfo.info512>, EVEX_V512,
5549 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5550 let Predicates = [prd, HasVLX] in {
5551 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5552 VTInfo.info256>, EVEX_V256,
5553 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5554 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5555 VTInfo.info128>, EVEX_V128,
5556 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5557 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005558}
5559
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005560multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5561 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005562 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005563 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005564 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005565 avx512vl_i64_info, HasAVX512>, VEX_W;
5566 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5567 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005568}
5569
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005570multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5571 string OpcodeStr, SDNode OpNode,
5572 AVX512VLVectorVTInfo VTInfo> {
5573 let Predicates = [HasAVX512] in
5574 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5575 VTInfo.info512>,
5576 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5577 VTInfo.info512>, EVEX_V512;
5578 let Predicates = [HasAVX512, HasVLX] in {
5579 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5580 VTInfo.info256>,
5581 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5582 VTInfo.info256>, EVEX_V256;
5583 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5584 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005585 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005586 VTInfo.info128>, EVEX_V128;
5587 }
5588}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005589
Michael Liao66233b72015-08-06 09:06:20 +00005590multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005591 Format ImmFormR, Format ImmFormM,
5592 string OpcodeStr, SDNode OpNode> {
5593 let Predicates = [HasBWI] in
5594 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5595 v32i16_info>, EVEX_V512;
5596 let Predicates = [HasVLX, HasBWI] in {
5597 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5598 v16i16x_info>, EVEX_V256;
5599 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5600 v8i16x_info>, EVEX_V128;
5601 }
5602}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005603
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005604multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5605 Format ImmFormR, Format ImmFormM,
5606 string OpcodeStr, SDNode OpNode> {
5607 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5608 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5609 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5610 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5611}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005612
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005613defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005614 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005615
5616defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005617 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005618
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005619defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005620 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005621
Michael Zuckerman298a6802016-01-13 12:39:33 +00005622defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005623defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005624
5625defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5626defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5627defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005628
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005629// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5630let Predicates = [HasAVX512, NoVLX] in {
5631 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5632 (EXTRACT_SUBREG (v8i64
5633 (VPSRAQZrr
5634 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5635 VR128X:$src2)), sub_ymm)>;
5636
5637 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5638 (EXTRACT_SUBREG (v8i64
5639 (VPSRAQZrr
5640 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5641 VR128X:$src2)), sub_xmm)>;
5642
5643 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5644 (EXTRACT_SUBREG (v8i64
5645 (VPSRAQZri
5646 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5647 imm:$src2)), sub_ymm)>;
5648
5649 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5650 (EXTRACT_SUBREG (v8i64
5651 (VPSRAQZri
5652 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5653 imm:$src2)), sub_xmm)>;
5654}
5655
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005656//===-------------------------------------------------------------------===//
5657// Variable Bit Shifts
5658//===-------------------------------------------------------------------===//
5659multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005660 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005661 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005662 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5663 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5664 "$src2, $src1", "$src1, $src2",
5665 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005666 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005667 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5668 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5669 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005670 (_.VT (OpNode _.RC:$src1,
5671 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005672 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005673 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005674 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005675}
5676
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005677multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5678 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005679 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005680 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5681 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5682 "${src2}"##_.BroadcastStr##", $src1",
5683 "$src1, ${src2}"##_.BroadcastStr,
5684 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5685 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005686 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005687 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5688}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005689
Cameron McInally5fb084e2014-12-11 17:13:05 +00005690multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5691 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005692 let Predicates = [HasAVX512] in
5693 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5694 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5695
5696 let Predicates = [HasAVX512, HasVLX] in {
5697 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5698 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5699 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5700 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5701 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005702}
5703
5704multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5705 SDNode OpNode> {
5706 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005707 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005708 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005709 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005710}
5711
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005712// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005713multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5714 SDNode OpNode, list<Predicate> p> {
5715 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005716 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005717 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005718 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005719 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005720 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5721 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5722 sub_ymm)>;
5723
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005724 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005725 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005726 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005727 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005728 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5729 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5730 sub_xmm)>;
5731 }
5732}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005733multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5734 SDNode OpNode> {
5735 let Predicates = [HasBWI] in
5736 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5737 EVEX_V512, VEX_W;
5738 let Predicates = [HasVLX, HasBWI] in {
5739
5740 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5741 EVEX_V256, VEX_W;
5742 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5743 EVEX_V128, VEX_W;
5744 }
5745}
5746
5747defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005748 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005749
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005750defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005751 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005752
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005753defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005754 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5755
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005756defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5757defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005758
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005759defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5760defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5761defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5762defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5763
Craig Topper05629d02016-07-24 07:32:45 +00005764// Special handing for handling VPSRAV intrinsics.
5765multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5766 list<Predicate> p> {
5767 let Predicates = p in {
5768 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5769 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5770 _.RC:$src2)>;
5771 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5772 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5773 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005774 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5775 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5776 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5777 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5778 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5779 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5780 _.RC:$src0)),
5781 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5782 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005783 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5784 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5785 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5786 _.RC:$src1, _.RC:$src2)>;
5787 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5788 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5789 _.ImmAllZerosV)),
5790 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5791 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005792 }
5793}
5794
5795multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5796 list<Predicate> p> :
5797 avx512_var_shift_int_lowering<InstrStr, _, p> {
5798 let Predicates = p in {
5799 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5800 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5801 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5802 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005803 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5804 (X86vsrav _.RC:$src1,
5805 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5806 _.RC:$src0)),
5807 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5808 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005809 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5810 (X86vsrav _.RC:$src1,
5811 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5812 _.ImmAllZerosV)),
5813 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5814 _.RC:$src1, addr:$src2)>;
5815 }
5816}
5817
5818defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5819defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5820defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5821defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5822defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5823defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5824defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5825defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5826defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5827
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005828
5829// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5830let Predicates = [HasAVX512, NoVLX] in {
5831 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5832 (EXTRACT_SUBREG (v8i64
5833 (VPROLVQZrr
5834 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5835 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5836 sub_xmm)>;
5837 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5838 (EXTRACT_SUBREG (v8i64
5839 (VPROLVQZrr
5840 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5841 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5842 sub_ymm)>;
5843
5844 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5845 (EXTRACT_SUBREG (v16i32
5846 (VPROLVDZrr
5847 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5848 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5849 sub_xmm)>;
5850 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5851 (EXTRACT_SUBREG (v16i32
5852 (VPROLVDZrr
5853 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5854 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5855 sub_ymm)>;
5856
5857 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5858 (EXTRACT_SUBREG (v8i64
5859 (VPROLQZri
5860 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5861 imm:$src2)), sub_xmm)>;
5862 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5863 (EXTRACT_SUBREG (v8i64
5864 (VPROLQZri
5865 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5866 imm:$src2)), sub_ymm)>;
5867
5868 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5869 (EXTRACT_SUBREG (v16i32
5870 (VPROLDZri
5871 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5872 imm:$src2)), sub_xmm)>;
5873 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5874 (EXTRACT_SUBREG (v16i32
5875 (VPROLDZri
5876 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5877 imm:$src2)), sub_ymm)>;
5878}
5879
5880// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5881let Predicates = [HasAVX512, NoVLX] in {
5882 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5883 (EXTRACT_SUBREG (v8i64
5884 (VPRORVQZrr
5885 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5886 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5887 sub_xmm)>;
5888 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5889 (EXTRACT_SUBREG (v8i64
5890 (VPRORVQZrr
5891 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5892 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5893 sub_ymm)>;
5894
5895 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5896 (EXTRACT_SUBREG (v16i32
5897 (VPRORVDZrr
5898 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5899 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5900 sub_xmm)>;
5901 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5902 (EXTRACT_SUBREG (v16i32
5903 (VPRORVDZrr
5904 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5905 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5906 sub_ymm)>;
5907
5908 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5909 (EXTRACT_SUBREG (v8i64
5910 (VPRORQZri
5911 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5912 imm:$src2)), sub_xmm)>;
5913 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5914 (EXTRACT_SUBREG (v8i64
5915 (VPRORQZri
5916 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5917 imm:$src2)), sub_ymm)>;
5918
5919 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5920 (EXTRACT_SUBREG (v16i32
5921 (VPRORDZri
5922 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5923 imm:$src2)), sub_xmm)>;
5924 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5925 (EXTRACT_SUBREG (v16i32
5926 (VPRORDZri
5927 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5928 imm:$src2)), sub_ymm)>;
5929}
5930
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005931//===-------------------------------------------------------------------===//
5932// 1-src variable permutation VPERMW/D/Q
5933//===-------------------------------------------------------------------===//
5934multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5935 AVX512VLVectorVTInfo _> {
5936 let Predicates = [HasAVX512] in
5937 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5938 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5939
5940 let Predicates = [HasAVX512, HasVLX] in
5941 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5942 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5943}
5944
5945multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5946 string OpcodeStr, SDNode OpNode,
5947 AVX512VLVectorVTInfo VTInfo> {
5948 let Predicates = [HasAVX512] in
5949 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5950 VTInfo.info512>,
5951 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5952 VTInfo.info512>, EVEX_V512;
5953 let Predicates = [HasAVX512, HasVLX] in
5954 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5955 VTInfo.info256>,
5956 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5957 VTInfo.info256>, EVEX_V256;
5958}
5959
Michael Zuckermand9cac592016-01-19 17:07:43 +00005960multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5961 Predicate prd, SDNode OpNode,
5962 AVX512VLVectorVTInfo _> {
5963 let Predicates = [prd] in
5964 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5965 EVEX_V512 ;
5966 let Predicates = [HasVLX, prd] in {
5967 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5968 EVEX_V256 ;
5969 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5970 EVEX_V128 ;
5971 }
5972}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005973
Michael Zuckermand9cac592016-01-19 17:07:43 +00005974defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5975 avx512vl_i16_info>, VEX_W;
5976defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5977 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005978
5979defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5980 avx512vl_i32_info>;
5981defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5982 avx512vl_i64_info>, VEX_W;
5983defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5984 avx512vl_f32_info>;
5985defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5986 avx512vl_f64_info>, VEX_W;
5987
5988defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5989 X86VPermi, avx512vl_i64_info>,
5990 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5991defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5992 X86VPermi, avx512vl_f64_info>,
5993 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005994//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005995// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005996//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005997
Igor Breger78741a12015-10-04 07:20:41 +00005998multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5999 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
6000 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6001 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6002 "$src2, $src1", "$src1, $src2",
6003 (_.VT (OpNode _.RC:$src1,
6004 (Ctrl.VT Ctrl.RC:$src2)))>,
6005 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00006006 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6007 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6008 "$src2, $src1", "$src1, $src2",
6009 (_.VT (OpNode
6010 _.RC:$src1,
6011 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6012 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
6013 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6014 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6015 "${src2}"##_.BroadcastStr##", $src1",
6016 "$src1, ${src2}"##_.BroadcastStr,
6017 (_.VT (OpNode
6018 _.RC:$src1,
6019 (Ctrl.VT (X86VBroadcast
6020 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6021 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006022}
6023
6024multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
6025 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6026 let Predicates = [HasAVX512] in {
6027 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
6028 Ctrl.info512>, EVEX_V512;
6029 }
6030 let Predicates = [HasAVX512, HasVLX] in {
6031 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
6032 Ctrl.info128>, EVEX_V128;
6033 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
6034 Ctrl.info256>, EVEX_V256;
6035 }
6036}
6037
6038multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6039 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6040
6041 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
6042 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
6043 X86VPermilpi, _>,
6044 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006045}
6046
Craig Topper05948fb2016-08-02 05:11:15 +00006047let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006048defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6049 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006050let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006051defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6052 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006053//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006054// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6055//===----------------------------------------------------------------------===//
6056
6057defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00006058 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006059 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6060defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006061 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006062defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006063 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006064
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006065multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6066 let Predicates = [HasBWI] in
6067 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
6068
6069 let Predicates = [HasVLX, HasBWI] in {
6070 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
6071 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
6072 }
6073}
6074
6075defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
6076
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006077//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006078// Move Low to High and High to Low packed FP Instructions
6079//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006080def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6081 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006082 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006083 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
6084 IIC_SSE_MOV_LH>, EVEX_4V;
6085def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6086 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006087 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006088 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
6089 IIC_SSE_MOV_LH>, EVEX_4V;
6090
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006091let Predicates = [HasAVX512] in {
6092 // MOVLHPS patterns
6093 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6094 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
6095 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6096 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006097
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006098 // MOVHLPS patterns
6099 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
6100 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
6101}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006102
6103//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006104// VMOVHPS/PD VMOVLPS Instructions
6105// All patterns was taken from SSS implementation.
6106//===----------------------------------------------------------------------===//
6107multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6108 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006109 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006110 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6111 (ins _.RC:$src1, f64mem:$src2),
6112 !strconcat(OpcodeStr,
6113 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6114 [(set _.RC:$dst,
6115 (OpNode _.RC:$src1,
6116 (_.VT (bitconvert
6117 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
6118 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006119}
6120
6121defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6122 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6123defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
6124 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6125defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6126 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6127defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6128 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6129
6130let Predicates = [HasAVX512] in {
6131 // VMOVHPS patterns
6132 def : Pat<(X86Movlhps VR128X:$src1,
6133 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6134 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6135 def : Pat<(X86Movlhps VR128X:$src1,
6136 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
6137 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6138 // VMOVHPD patterns
6139 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6140 (scalar_to_vector (loadf64 addr:$src2)))),
6141 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6142 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6143 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6144 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6145 // VMOVLPS patterns
6146 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6147 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6148 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6149 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6150 // VMOVLPD patterns
6151 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6152 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6153 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6154 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6155 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6156 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6157 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6158}
6159
Igor Bregerb6b27af2015-11-10 07:09:07 +00006160def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6161 (ins f64mem:$dst, VR128X:$src),
6162 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006163 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006164 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6165 (bc_v2f64 (v4f32 VR128X:$src))),
6166 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6167 EVEX, EVEX_CD8<32, CD8VT2>;
6168def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6169 (ins f64mem:$dst, VR128X:$src),
6170 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006171 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006172 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
6173 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6174 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6175def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6176 (ins f64mem:$dst, VR128X:$src),
6177 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006178 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006179 (iPTR 0))), addr:$dst)],
6180 IIC_SSE_MOV_LH>,
6181 EVEX, EVEX_CD8<32, CD8VT2>;
6182def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6183 (ins f64mem:$dst, VR128X:$src),
6184 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006185 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006186 (iPTR 0))), addr:$dst)],
6187 IIC_SSE_MOV_LH>,
6188 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006189
Igor Bregerb6b27af2015-11-10 07:09:07 +00006190let Predicates = [HasAVX512] in {
6191 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006192 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006193 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6194 (iPTR 0))), addr:$dst),
6195 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6196 // VMOVLPS patterns
6197 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6198 addr:$src1),
6199 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6200 def : Pat<(store (v4i32 (X86Movlps
6201 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
6202 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6203 // VMOVLPD patterns
6204 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6205 addr:$src1),
6206 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6207 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6208 addr:$src1),
6209 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6210}
6211//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006212// FMA - Fused Multiply Operations
6213//
Adam Nemet26371ce2014-10-24 00:02:55 +00006214
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006215multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006216 X86VectorVTInfo _, string Suff> {
6217 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00006218 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006219 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006220 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006221 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00006222 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006223
Craig Toppere1cac152016-06-07 07:27:54 +00006224 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6225 (ins _.RC:$src2, _.MemOp:$src3),
6226 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006227 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006228 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006229
Craig Toppere1cac152016-06-07 07:27:54 +00006230 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6231 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6232 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6233 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006234 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006235 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006236 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006237 }
Craig Topper318e40b2016-07-25 07:20:31 +00006238
6239 // Additional pattern for folding broadcast nodes in other orders.
6240 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6241 (OpNode _.RC:$src1, _.RC:$src2,
6242 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6243 _.RC:$src1)),
6244 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6245 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006246}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006247
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006248multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006249 X86VectorVTInfo _, string Suff> {
6250 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006251 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006252 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6253 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006254 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006255 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006256}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006257
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006258multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006259 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6260 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006261 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006262 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6263 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6264 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006265 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006266 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006267 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006268 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006269 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006270 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006271 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006272}
6273
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006274multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006275 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006276 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006277 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006278 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006279 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006280}
6281
6282defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
6283defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6284defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6285defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6286defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6287defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6288
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006289
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006290multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006291 X86VectorVTInfo _, string Suff> {
6292 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006293 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6294 (ins _.RC:$src2, _.RC:$src3),
6295 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006296 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006297 AVX512FMA3Base;
6298
Craig Toppere1cac152016-06-07 07:27:54 +00006299 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6300 (ins _.RC:$src2, _.MemOp:$src3),
6301 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006302 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006303 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006304
Craig Toppere1cac152016-06-07 07:27:54 +00006305 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6306 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6307 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6308 "$src2, ${src3}"##_.BroadcastStr,
6309 (_.VT (OpNode _.RC:$src2,
6310 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006311 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006312 }
Craig Topper318e40b2016-07-25 07:20:31 +00006313
6314 // Additional patterns for folding broadcast nodes in other orders.
6315 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6316 _.RC:$src2, _.RC:$src1)),
6317 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
6318 _.RC:$src2, addr:$src3)>;
6319 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6320 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6321 _.RC:$src2, _.RC:$src1),
6322 _.RC:$src1)),
6323 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6324 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
6325 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6326 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6327 _.RC:$src2, _.RC:$src1),
6328 _.ImmAllZerosV)),
6329 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
6330 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006331}
6332
6333multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006334 X86VectorVTInfo _, string Suff> {
6335 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006336 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6337 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6338 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006339 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006340 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006341}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006342
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006343multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006344 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6345 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006346 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006347 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6348 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6349 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006350 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006351 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006352 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006353 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006354 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006355 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006356 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006357}
6358
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006359multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006360 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006361 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006362 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006363 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006364 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006365}
6366
6367defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
6368defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6369defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6370defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6371defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6372defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6373
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006374multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006375 X86VectorVTInfo _, string Suff> {
6376 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006377 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006378 (ins _.RC:$src2, _.RC:$src3),
6379 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006380 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006381 AVX512FMA3Base;
6382
Craig Toppere1cac152016-06-07 07:27:54 +00006383 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006384 (ins _.RC:$src2, _.MemOp:$src3),
6385 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006386 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006387 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006388
Craig Toppere1cac152016-06-07 07:27:54 +00006389 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006390 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6391 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6392 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00006393 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00006394 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00006395 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006396 }
Craig Topper318e40b2016-07-25 07:20:31 +00006397
6398 // Additional patterns for folding broadcast nodes in other orders.
6399 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6400 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6401 _.RC:$src1, _.RC:$src2),
6402 _.RC:$src1)),
6403 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6404 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006405}
6406
6407multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006408 X86VectorVTInfo _, string Suff> {
6409 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006410 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006411 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6412 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00006413 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006414 AVX512FMA3Base, EVEX_B, EVEX_RC;
6415}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006416
6417multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006418 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6419 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006420 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006421 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6422 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6423 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006424 }
6425 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006426 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006427 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006428 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006429 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6430 }
6431}
6432
6433multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006434 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006435 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006436 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006437 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006438 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006439}
6440
6441defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
6442defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6443defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6444defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6445defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6446defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006447
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006448// Scalar FMA
6449let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00006450multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6451 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
6452 dag RHS_r, dag RHS_m > {
6453 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6454 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006455 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006456
Craig Toppere1cac152016-06-07 07:27:54 +00006457 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006458 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006459 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006460
6461 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6462 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00006463 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00006464 AVX512FMA3Base, EVEX_B, EVEX_RC;
6465
Craig Toppereafdbec2016-08-13 06:48:41 +00006466 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006467 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6468 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6469 !strconcat(OpcodeStr,
6470 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6471 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006472 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6473 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6474 !strconcat(OpcodeStr,
6475 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6476 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006477 }// isCodeGenOnly = 1
6478}
6479}// Constraints = "$src1 = $dst"
6480
6481multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006482 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6483 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006484 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00006485 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006486 // Operands for intrinsic are in 123 order to preserve passthu
6487 // semantics.
6488 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
6489 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006490 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006491 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006492 (i32 imm:$rc))),
6493 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6494 _.FRC:$src3))),
6495 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6496 (_.ScalarLdFrag addr:$src3))))>;
6497
Craig Topper2dca3b22016-07-24 08:26:38 +00006498 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006499 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006500 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006501 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006502 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006503 (i32 imm:$rc))),
6504 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6505 _.FRC:$src1))),
6506 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
6507 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
6508
Craig Topper2dca3b22016-07-24 08:26:38 +00006509 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006510 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006511 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006512 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006513 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00006514 (i32 imm:$rc))),
6515 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6516 _.FRC:$src2))),
6517 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
6518 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006519 }
Igor Breger15820b02015-07-01 13:24:28 +00006520}
6521
6522multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006523 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6524 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006525 let Predicates = [HasAVX512] in {
6526 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006527 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6528 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006529 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006530 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6531 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006532 }
6533}
6534
Craig Toppera55b4832016-12-09 06:42:28 +00006535defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
6536 X86FmaddRnds3>;
6537defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6538 X86FmsubRnds3>;
6539defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6540 X86FnmaddRnds1, X86FnmaddRnds3>;
6541defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6542 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006543
6544//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006545// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6546//===----------------------------------------------------------------------===//
6547let Constraints = "$src1 = $dst" in {
6548multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6549 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00006550 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006551 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6552 (ins _.RC:$src2, _.RC:$src3),
6553 OpcodeStr, "$src3, $src2", "$src2, $src3",
6554 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
6555 AVX512FMA3Base;
6556
Craig Toppere1cac152016-06-07 07:27:54 +00006557 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6558 (ins _.RC:$src2, _.MemOp:$src3),
6559 OpcodeStr, "$src3, $src2", "$src2, $src3",
6560 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
6561 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006562
Craig Toppere1cac152016-06-07 07:27:54 +00006563 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6564 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6565 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6566 !strconcat("$src2, ${src3}", _.BroadcastStr ),
6567 (OpNode _.RC:$src1,
6568 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
6569 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006570 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006571}
6572} // Constraints = "$src1 = $dst"
6573
6574multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6575 AVX512VLVectorVTInfo _> {
6576 let Predicates = [HasIFMA] in {
6577 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6578 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6579 }
6580 let Predicates = [HasVLX, HasIFMA] in {
6581 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6582 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6583 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6584 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6585 }
6586}
6587
6588defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6589 avx512vl_i64_info>, VEX_W;
6590defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6591 avx512vl_i64_info>, VEX_W;
6592
6593//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006594// AVX-512 Scalar convert from sign integer to float/double
6595//===----------------------------------------------------------------------===//
6596
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006597multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6598 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6599 PatFrag ld_frag, string asm> {
6600 let hasSideEffects = 0 in {
6601 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6602 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006603 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006604 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006605 let mayLoad = 1 in
6606 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6607 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006608 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006609 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006610 } // hasSideEffects = 0
6611 let isCodeGenOnly = 1 in {
6612 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6613 (ins DstVT.RC:$src1, SrcRC:$src2),
6614 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6615 [(set DstVT.RC:$dst,
6616 (OpNode (DstVT.VT DstVT.RC:$src1),
6617 SrcRC:$src2,
6618 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6619
6620 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6621 (ins DstVT.RC:$src1, x86memop:$src2),
6622 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6623 [(set DstVT.RC:$dst,
6624 (OpNode (DstVT.VT DstVT.RC:$src1),
6625 (ld_frag addr:$src2),
6626 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6627 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006628}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006629
Igor Bregerabe4a792015-06-14 12:44:55 +00006630multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006631 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006632 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6633 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006634 !strconcat(asm,
6635 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006636 [(set DstVT.RC:$dst,
6637 (OpNode (DstVT.VT DstVT.RC:$src1),
6638 SrcRC:$src2,
6639 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6640}
6641
6642multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006643 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6644 PatFrag ld_frag, string asm> {
6645 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6646 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6647 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006648}
6649
Andrew Trick15a47742013-10-09 05:11:10 +00006650let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006651defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006652 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6653 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006654defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006655 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6656 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006657defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006658 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6659 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006660defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006661 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6662 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006663
Craig Topper8f85ad12016-11-14 02:46:58 +00006664def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6665 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6666def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6667 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6668
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006669def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6670 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6671def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006672 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006673def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6674 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6675def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006676 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006677
6678def : Pat<(f32 (sint_to_fp GR32:$src)),
6679 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6680def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006681 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006682def : Pat<(f64 (sint_to_fp GR32:$src)),
6683 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6684def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006685 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6686
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006687defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006688 v4f32x_info, i32mem, loadi32,
6689 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006690defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006691 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6692 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006693defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006694 i32mem, loadi32, "cvtusi2sd{l}">,
6695 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006696defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006697 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6698 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006699
Craig Topper8f85ad12016-11-14 02:46:58 +00006700def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6701 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6702def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6703 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6704
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006705def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6706 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6707def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6708 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6709def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6710 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6711def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6712 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6713
6714def : Pat<(f32 (uint_to_fp GR32:$src)),
6715 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6716def : Pat<(f32 (uint_to_fp GR64:$src)),
6717 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6718def : Pat<(f64 (uint_to_fp GR32:$src)),
6719 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6720def : Pat<(f64 (uint_to_fp GR64:$src)),
6721 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006722}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006723
6724//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006725// AVX-512 Scalar convert from float/double to integer
6726//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006727multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6728 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006729 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006730 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006731 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006732 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6733 EVEX, VEX_LIG;
6734 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6735 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006736 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006737 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006738 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006739 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006740 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006741 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006742 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006743 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006744 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006745}
Asaf Badouh2744d212015-09-20 14:31:19 +00006746
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006747// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006748defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006749 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006750 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006751defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006752 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006753 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006754defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006755 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006756 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006757defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006758 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006759 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006760defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006761 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006762 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006763defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006764 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006765 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006766defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006767 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006768 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006769defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006770 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006771 EVEX_CD8<64, CD8VT1>;
6772
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006773// The SSE version of these instructions are disabled for AVX512.
6774// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6775let Predicates = [HasAVX512] in {
6776 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006777 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006778 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6779 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006780 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006781 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006782 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6783 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006784 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006785 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006786 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6787 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006788 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006789 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006790 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6791 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006792} // HasAVX512
6793
Craig Topperac941b92016-09-25 16:33:53 +00006794let Predicates = [HasAVX512] in {
6795 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6796 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6797 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6798 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6799 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6800 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6801 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6802 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6803 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6804 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6805 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6806 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6807 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6808 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6809 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6810 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6811 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6812 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6813 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6814 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6815} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006816
Elad Cohen0c260102017-01-11 09:11:48 +00006817// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6818// which produce unnecessary vmovs{s,d} instructions
6819let Predicates = [HasAVX512] in {
6820def : Pat<(v4f32 (X86Movss
6821 (v4f32 VR128X:$dst),
6822 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6823 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6824
6825def : Pat<(v4f32 (X86Movss
6826 (v4f32 VR128X:$dst),
6827 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6828 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6829
6830def : Pat<(v2f64 (X86Movsd
6831 (v2f64 VR128X:$dst),
6832 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6833 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6834
6835def : Pat<(v2f64 (X86Movsd
6836 (v2f64 VR128X:$dst),
6837 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6838 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6839} // Predicates = [HasAVX512]
6840
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006841// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006842multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6843 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006844 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006845let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006846 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006847 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6848 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006849 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006850 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006851 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6852 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006853 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006854 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006855 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006856 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006857
Igor Bregerc59b3a22016-08-03 10:58:05 +00006858 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6859 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6860 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6861 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6862 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006863 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6864 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006865
Craig Toppere1cac152016-06-07 07:27:54 +00006866 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006867 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6868 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6869 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6870 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6871 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6872 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6873 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6874 (i32 FROUND_NO_EXC)))]>,
6875 EVEX,VEX_LIG , EVEX_B;
6876 let mayLoad = 1, hasSideEffects = 0 in
6877 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006878 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006879 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6880 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006881
Craig Toppere1cac152016-06-07 07:27:54 +00006882 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006883} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006884}
6885
Asaf Badouh2744d212015-09-20 14:31:19 +00006886
Igor Bregerc59b3a22016-08-03 10:58:05 +00006887defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6888 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006889 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006890defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6891 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006892 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006893defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6894 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006895 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006896defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6897 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006898 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6899
Igor Bregerc59b3a22016-08-03 10:58:05 +00006900defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6901 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006902 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006903defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6904 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006905 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006906defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6907 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006908 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006909defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6910 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006911 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6912let Predicates = [HasAVX512] in {
6913 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006914 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006915 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6916 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006917 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006918 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006919 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6920 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006921 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006922 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006923 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6924 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006925 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006926 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006927 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6928 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006929} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006930//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006931// AVX-512 Convert form float to double and back
6932//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006933multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6934 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006935 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006936 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006937 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006938 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006939 (_Src.VT _Src.RC:$src2),
6940 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006941 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006942 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006943 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006944 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006945 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006946 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006947 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006948 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006949
Craig Topperd2011e32017-02-25 18:43:42 +00006950 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6951 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6952 (ins _.FRC:$src1, _Src.FRC:$src2),
6953 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6954 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6955 let mayLoad = 1 in
6956 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6957 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6958 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6959 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6960 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006961}
6962
Asaf Badouh2744d212015-09-20 14:31:19 +00006963// Scalar Coversion with SAE - suppress all exceptions
6964multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6965 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006966 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006967 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006968 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006969 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006970 (_Src.VT _Src.RC:$src2),
6971 (i32 FROUND_NO_EXC)))>,
6972 EVEX_4V, VEX_LIG, EVEX_B;
6973}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006974
Asaf Badouh2744d212015-09-20 14:31:19 +00006975// Scalar Conversion with rounding control (RC)
6976multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6977 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006978 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006979 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006980 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006981 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006982 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6983 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6984 EVEX_B, EVEX_RC;
6985}
Craig Toppera02e3942016-09-23 06:24:43 +00006986multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006987 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006988 X86VectorVTInfo _dst> {
6989 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006990 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006991 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006992 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006993 }
6994}
6995
Craig Toppera02e3942016-09-23 06:24:43 +00006996multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006997 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006998 X86VectorVTInfo _dst> {
6999 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007000 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007001 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007002 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007003 }
7004}
Craig Toppera02e3942016-09-23 06:24:43 +00007005defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00007006 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007007defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00007008 X86fpextRnd,f32x_info, f64x_info >;
7009
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007010def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007011 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007012 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007013def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007014 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007015 Requires<[HasAVX512]>;
7016
7017def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007018 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007019 Requires<[HasAVX512, OptForSize]>;
7020
Asaf Badouh2744d212015-09-20 14:31:19 +00007021def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007022 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007023 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007024
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007025def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007026 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007027 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007028
7029def : Pat<(v4f32 (X86Movss
7030 (v4f32 VR128X:$dst),
7031 (v4f32 (scalar_to_vector
7032 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007033 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007034 Requires<[HasAVX512]>;
7035
7036def : Pat<(v2f64 (X86Movsd
7037 (v2f64 VR128X:$dst),
7038 (v2f64 (scalar_to_vector
7039 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007040 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007041 Requires<[HasAVX512]>;
7042
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007043//===----------------------------------------------------------------------===//
7044// AVX-512 Vector convert from signed/unsigned integer to float/double
7045// and from float/double to signed/unsigned integer
7046//===----------------------------------------------------------------------===//
7047
7048multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7049 X86VectorVTInfo _Src, SDNode OpNode,
7050 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007051 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007052
7053 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7054 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
7055 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
7056
7057 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007058 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007059 (_.VT (OpNode (_Src.VT
7060 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
7061
7062 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007063 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007064 "${src}"##Broadcast, "${src}"##Broadcast,
7065 (_.VT (OpNode (_Src.VT
7066 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
7067 ))>, EVEX, EVEX_B;
7068}
7069// Coversion with SAE - suppress all exceptions
7070multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7071 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7072 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7073 (ins _Src.RC:$src), OpcodeStr,
7074 "{sae}, $src", "$src, {sae}",
7075 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
7076 (i32 FROUND_NO_EXC)))>,
7077 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007078}
7079
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007080// Conversion with rounding control (RC)
7081multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7082 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7083 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7084 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7085 "$rc, $src", "$src, $rc",
7086 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
7087 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007088}
7089
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007090// Extend Float to Double
7091multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
7092 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007093 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007094 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
7095 X86vfpextRnd>, EVEX_V512;
7096 }
7097 let Predicates = [HasVLX] in {
7098 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007099 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007100 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007101 EVEX_V256;
7102 }
7103}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007104
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007105// Truncate Double to Float
7106multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
7107 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007108 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007109 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
7110 X86vfproundRnd>, EVEX_V512;
7111 }
7112 let Predicates = [HasVLX] in {
7113 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
7114 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007115 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007116 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007117
7118 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7119 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7120 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7121 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7122 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7123 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7124 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7125 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007126 }
7127}
7128
7129defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
7130 VEX_W, PD, EVEX_CD8<64, CD8VF>;
7131defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
7132 PS, EVEX_CD8<32, CD8VH>;
7133
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007134def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7135 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007136
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007137let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00007138 let AddedComplexity = 15 in
7139 def : Pat<(X86vzmovl (v2f64 (bitconvert
7140 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7141 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007142 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7143 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007144 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7145 (VCVTPS2PDZ256rm addr:$src)>;
7146}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007147
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007148// Convert Signed/Unsigned Doubleword to Double
7149multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7150 SDNode OpNode128> {
7151 // No rounding in this op
7152 let Predicates = [HasAVX512] in
7153 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
7154 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007155
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007156 let Predicates = [HasVLX] in {
7157 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007158 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007159 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
7160 EVEX_V256;
7161 }
7162}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007163
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007164// Convert Signed/Unsigned Doubleword to Float
7165multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7166 SDNode OpNodeRnd> {
7167 let Predicates = [HasAVX512] in
7168 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
7169 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
7170 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007171
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007172 let Predicates = [HasVLX] in {
7173 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
7174 EVEX_V128;
7175 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
7176 EVEX_V256;
7177 }
7178}
7179
7180// Convert Float to Signed/Unsigned Doubleword with truncation
7181multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
7182 SDNode OpNode, SDNode OpNodeRnd> {
7183 let Predicates = [HasAVX512] in {
7184 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7185 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
7186 OpNodeRnd>, EVEX_V512;
7187 }
7188 let Predicates = [HasVLX] in {
7189 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7190 EVEX_V128;
7191 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7192 EVEX_V256;
7193 }
7194}
7195
7196// Convert Float to Signed/Unsigned Doubleword
7197multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
7198 SDNode OpNode, SDNode OpNodeRnd> {
7199 let Predicates = [HasAVX512] in {
7200 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7201 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
7202 OpNodeRnd>, EVEX_V512;
7203 }
7204 let Predicates = [HasVLX] in {
7205 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7206 EVEX_V128;
7207 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7208 EVEX_V256;
7209 }
7210}
7211
7212// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007213multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7214 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007215 let Predicates = [HasAVX512] in {
7216 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7217 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
7218 OpNodeRnd>, EVEX_V512;
7219 }
7220 let Predicates = [HasVLX] in {
7221 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007222 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007223 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7224 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007225 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
7226 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007227 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7228 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007229
7230 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7231 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7232 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7233 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7234 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7235 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7236 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7237 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007238 }
7239}
7240
7241// Convert Double to Signed/Unsigned Doubleword
7242multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
7243 SDNode OpNode, SDNode OpNodeRnd> {
7244 let Predicates = [HasAVX512] in {
7245 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7246 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
7247 OpNodeRnd>, EVEX_V512;
7248 }
7249 let Predicates = [HasVLX] in {
7250 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7251 // memory forms of these instructions in Asm Parcer. They have the same
7252 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7253 // due to the same reason.
7254 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7255 "{1to2}", "{x}">, EVEX_V128;
7256 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7257 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007258
7259 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7260 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7261 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7262 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7263 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7264 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7265 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7266 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007267 }
7268}
7269
7270// Convert Double to Signed/Unsigned Quardword
7271multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7272 SDNode OpNode, SDNode OpNodeRnd> {
7273 let Predicates = [HasDQI] in {
7274 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7275 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7276 OpNodeRnd>, EVEX_V512;
7277 }
7278 let Predicates = [HasDQI, HasVLX] in {
7279 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7280 EVEX_V128;
7281 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7282 EVEX_V256;
7283 }
7284}
7285
7286// Convert Double to Signed/Unsigned Quardword with truncation
7287multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7288 SDNode OpNode, SDNode OpNodeRnd> {
7289 let Predicates = [HasDQI] in {
7290 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7291 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7292 OpNodeRnd>, EVEX_V512;
7293 }
7294 let Predicates = [HasDQI, HasVLX] in {
7295 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7296 EVEX_V128;
7297 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7298 EVEX_V256;
7299 }
7300}
7301
7302// Convert Signed/Unsigned Quardword to Double
7303multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7304 SDNode OpNode, SDNode OpNodeRnd> {
7305 let Predicates = [HasDQI] in {
7306 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7307 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7308 OpNodeRnd>, EVEX_V512;
7309 }
7310 let Predicates = [HasDQI, HasVLX] in {
7311 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7312 EVEX_V128;
7313 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7314 EVEX_V256;
7315 }
7316}
7317
7318// Convert Float to Signed/Unsigned Quardword
7319multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7320 SDNode OpNode, SDNode OpNodeRnd> {
7321 let Predicates = [HasDQI] in {
7322 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7323 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7324 OpNodeRnd>, EVEX_V512;
7325 }
7326 let Predicates = [HasDQI, HasVLX] in {
7327 // Explicitly specified broadcast string, since we take only 2 elements
7328 // from v4f32x_info source
7329 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007330 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007331 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7332 EVEX_V256;
7333 }
7334}
7335
7336// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007337multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7338 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007339 let Predicates = [HasDQI] in {
7340 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7341 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7342 OpNodeRnd>, EVEX_V512;
7343 }
7344 let Predicates = [HasDQI, HasVLX] in {
7345 // Explicitly specified broadcast string, since we take only 2 elements
7346 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007347 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007348 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007349 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7350 EVEX_V256;
7351 }
7352}
7353
7354// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007355multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7356 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007357 let Predicates = [HasDQI] in {
7358 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7359 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7360 OpNodeRnd>, EVEX_V512;
7361 }
7362 let Predicates = [HasDQI, HasVLX] in {
7363 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7364 // memory forms of these instructions in Asm Parcer. They have the same
7365 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7366 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007367 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007368 "{1to2}", "{x}">, EVEX_V128;
7369 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7370 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007371
7372 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7373 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7374 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7375 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7376 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7377 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7378 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7379 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007380 }
7381}
7382
Simon Pilgrima3af7962016-11-24 12:13:46 +00007383defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007384 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007385
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007386defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7387 X86VSintToFpRnd>,
7388 PS, EVEX_CD8<32, CD8VF>;
7389
7390defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007391 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007392 XS, EVEX_CD8<32, CD8VF>;
7393
Simon Pilgrima3af7962016-11-24 12:13:46 +00007394defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007395 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007396 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7397
7398defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007399 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007400 EVEX_CD8<32, CD8VF>;
7401
Craig Topperf334ac192016-11-09 07:48:51 +00007402defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007403 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007404 EVEX_CD8<64, CD8VF>;
7405
Simon Pilgrima3af7962016-11-24 12:13:46 +00007406defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007407 XS, EVEX_CD8<32, CD8VH>;
7408
7409defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7410 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007411 EVEX_CD8<32, CD8VF>;
7412
Craig Topper19e04b62016-05-19 06:13:58 +00007413defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7414 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007415
Craig Topper19e04b62016-05-19 06:13:58 +00007416defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7417 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007418 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007419
Craig Topper19e04b62016-05-19 06:13:58 +00007420defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7421 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007422 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007423defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7424 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007425 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007426
Craig Topper19e04b62016-05-19 06:13:58 +00007427defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7428 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007429 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007430
Craig Topper19e04b62016-05-19 06:13:58 +00007431defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7432 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007433
Craig Topper19e04b62016-05-19 06:13:58 +00007434defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7435 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007436 PD, EVEX_CD8<64, CD8VF>;
7437
Craig Topper19e04b62016-05-19 06:13:58 +00007438defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7439 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007440
7441defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007442 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007443 PD, EVEX_CD8<64, CD8VF>;
7444
Craig Toppera39b6502016-12-10 06:02:48 +00007445defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007446 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007447
7448defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007449 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007450 PD, EVEX_CD8<64, CD8VF>;
7451
Craig Toppera39b6502016-12-10 06:02:48 +00007452defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007453 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007454
7455defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007456 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007457
7458defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007459 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007460
Simon Pilgrima3af7962016-11-24 12:13:46 +00007461defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007462 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007463
Simon Pilgrima3af7962016-11-24 12:13:46 +00007464defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007465 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007466
Craig Toppere38c57a2015-11-27 05:44:02 +00007467let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007468def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007469 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007470 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7471 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007472
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007473def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7474 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007475 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7476 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007477
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007478def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7479 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007480 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7481 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007482
Simon Pilgrima3af7962016-11-24 12:13:46 +00007483def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007484 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7485 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7486 VR128X:$src, sub_xmm)))), sub_xmm)>;
7487
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007488def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7489 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007490 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7491 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007492
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007493def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7494 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007495 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7496 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007497
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007498def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7499 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007500 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7501 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007502
Simon Pilgrima3af7962016-11-24 12:13:46 +00007503def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007504 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7505 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7506 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007507}
7508
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007509let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007510 let AddedComplexity = 15 in {
7511 def : Pat<(X86vzmovl (v2i64 (bitconvert
7512 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007513 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007514 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7515 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007516 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007517 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007518 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007519 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007520 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007521 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007522 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007523 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007524}
7525
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007526let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007527 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007528 (VCVTPD2PSZrm addr:$src)>;
7529 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7530 (VCVTPS2PDZrm addr:$src)>;
7531}
7532
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007533let Predicates = [HasDQI, HasVLX] in {
7534 let AddedComplexity = 15 in {
7535 def : Pat<(X86vzmovl (v2f64 (bitconvert
7536 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007537 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007538 def : Pat<(X86vzmovl (v2f64 (bitconvert
7539 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007540 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007541 }
7542}
7543
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007544let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007545def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7546 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7547 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7548 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7549
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007550def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7551 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7552 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7553 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7554
7555def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7556 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7557 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7558 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7559
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007560def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7561 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7562 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7563 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7564
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007565def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7566 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7567 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7568 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7569
7570def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7571 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7572 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7573 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7574
7575def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7576 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7577 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7578 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7579
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007580def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7581 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7582 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7583 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7584
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007585def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7586 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7587 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7588 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7589
7590def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7591 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7592 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7593 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7594
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007595def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7596 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7597 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7598 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7599
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007600def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7601 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7602 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7603 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7604}
7605
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007606//===----------------------------------------------------------------------===//
7607// Half precision conversion instructions
7608//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007609multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007610 X86MemOperand x86memop, PatFrag ld_frag> {
7611 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7612 "vcvtph2ps", "$src", "$src",
7613 (X86cvtph2ps (_src.VT _src.RC:$src),
7614 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007615 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7616 "vcvtph2ps", "$src", "$src",
7617 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7618 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007619}
7620
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007621multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007622 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7623 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7624 (X86cvtph2ps (_src.VT _src.RC:$src),
7625 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7626
7627}
7628
7629let Predicates = [HasAVX512] in {
7630 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007631 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007632 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7633 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007634 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007635 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7636 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7637 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7638 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007639}
7640
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007641multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007642 X86MemOperand x86memop> {
7643 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007644 (ins _src.RC:$src1, i32u8imm:$src2),
7645 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007646 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007647 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00007648 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007649 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7650 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7651 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7652 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007653 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007654 addr:$dst)]>;
7655 let hasSideEffects = 0, mayStore = 1 in
7656 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7657 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7658 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7659 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007660}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007661multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007662 let hasSideEffects = 0 in
7663 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7664 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007665 (ins _src.RC:$src1, i32u8imm:$src2),
7666 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007667 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007668}
7669let Predicates = [HasAVX512] in {
7670 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7671 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7672 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7673 let Predicates = [HasVLX] in {
7674 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7675 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007676 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007677 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7678 }
7679}
Asaf Badouh2489f352015-12-02 08:17:51 +00007680
Craig Topper9820e342016-09-20 05:44:47 +00007681// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007682let Predicates = [HasVLX] in {
7683 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7684 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7685 // configurations we support (the default). However, falling back to MXCSR is
7686 // more consistent with other instructions, which are always controlled by it.
7687 // It's encoded as 0b100.
7688 def : Pat<(fp_to_f16 FR32X:$src),
7689 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7690 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7691
7692 def : Pat<(f16_to_fp GR16:$src),
7693 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7694 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7695
7696 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7697 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7698 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7699}
7700
Craig Topper9820e342016-09-20 05:44:47 +00007701// Patterns for matching float to half-float conversion when AVX512 is supported
7702// but F16C isn't. In that case we have to use 512-bit vectors.
7703let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7704 def : Pat<(fp_to_f16 FR32X:$src),
7705 (i16 (EXTRACT_SUBREG
7706 (VMOVPDI2DIZrr
7707 (v8i16 (EXTRACT_SUBREG
7708 (VCVTPS2PHZrr
7709 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7710 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7711 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7712
7713 def : Pat<(f16_to_fp GR16:$src),
7714 (f32 (COPY_TO_REGCLASS
7715 (v4f32 (EXTRACT_SUBREG
7716 (VCVTPH2PSZrr
7717 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7718 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7719 sub_xmm)), sub_xmm)), FR32X))>;
7720
7721 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7722 (f32 (COPY_TO_REGCLASS
7723 (v4f32 (EXTRACT_SUBREG
7724 (VCVTPH2PSZrr
7725 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7726 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7727 sub_xmm), 4)), sub_xmm)), FR32X))>;
7728}
7729
Asaf Badouh2489f352015-12-02 08:17:51 +00007730// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007731multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007732 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007733 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007734 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7735 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007736 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007737 Sched<[WriteFAdd]>;
7738}
7739
7740let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007741 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007742 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007743 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007744 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007745 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007746 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007747 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007748 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7749}
7750
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007751let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7752 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007753 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007754 EVEX_CD8<32, CD8VT1>;
7755 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007756 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007757 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7758 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007759 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007760 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007761 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007762 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007763 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007764 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7765 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007766 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007767 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7768 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007769 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007770 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7771 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007772 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007773
Ayman Musa02f95332017-01-04 08:21:54 +00007774 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7775 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007776 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007777 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7778 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007779 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7780 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007781}
Michael Liao5bf95782014-12-04 05:20:33 +00007782
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007783/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007784multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7785 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007786 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007787 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7788 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7789 "$src2, $src1", "$src1, $src2",
7790 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007791 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007792 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007793 "$src2, $src1", "$src1, $src2",
7794 (OpNode (_.VT _.RC:$src1),
7795 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007796}
7797}
7798
Asaf Badouheaf2da12015-09-21 10:23:53 +00007799defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
7800 EVEX_CD8<32, CD8VT1>, T8PD;
7801defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
7802 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
7803defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
7804 EVEX_CD8<32, CD8VT1>, T8PD;
7805defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
7806 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007807
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007808/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7809multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007810 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007811 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007812 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7813 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7814 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007815 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7816 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7817 (OpNode (_.FloatVT
7818 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7819 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7820 (ins _.ScalarMemOp:$src), OpcodeStr,
7821 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7822 (OpNode (_.FloatVT
7823 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7824 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007825 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007826}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007827
7828multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7829 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7830 EVEX_V512, EVEX_CD8<32, CD8VF>;
7831 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7832 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7833
7834 // Define only if AVX512VL feature is present.
7835 let Predicates = [HasVLX] in {
7836 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7837 OpNode, v4f32x_info>,
7838 EVEX_V128, EVEX_CD8<32, CD8VF>;
7839 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7840 OpNode, v8f32x_info>,
7841 EVEX_V256, EVEX_CD8<32, CD8VF>;
7842 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7843 OpNode, v2f64x_info>,
7844 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7845 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7846 OpNode, v4f64x_info>,
7847 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7848 }
7849}
7850
7851defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7852defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007853
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007854/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007855multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7856 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007857 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007858 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7859 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7860 "$src2, $src1", "$src1, $src2",
7861 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7862 (i32 FROUND_CURRENT))>;
7863
7864 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7865 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007866 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007867 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007868 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007869
7870 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007871 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007872 "$src2, $src1", "$src1, $src2",
7873 (OpNode (_.VT _.RC:$src1),
7874 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7875 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007876 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007877}
7878
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007879multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7880 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7881 EVEX_CD8<32, CD8VT1>;
7882 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7883 EVEX_CD8<64, CD8VT1>, VEX_W;
7884}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007885
Craig Toppere1cac152016-06-07 07:27:54 +00007886let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007887 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7888 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7889}
Igor Breger8352a0d2015-07-28 06:53:28 +00007890
7891defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007892/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007893
7894multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7895 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007896 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007897 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7898 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7899 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7900
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007901 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7902 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7903 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007904 (bitconvert (_.LdFrag addr:$src))),
7905 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007906
7907 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007908 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007909 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007910 (OpNode (_.FloatVT
7911 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7912 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007913 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007914}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007915multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7916 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007917 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007918 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7919 (ins _.RC:$src), OpcodeStr,
7920 "{sae}, $src", "$src, {sae}",
7921 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7922}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007923
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007924multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7925 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007926 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7927 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007928 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007929 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7930 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007931}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007932
Asaf Badouh402ebb32015-06-03 13:41:48 +00007933multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7934 SDNode OpNode> {
7935 // Define only if AVX512VL feature is present.
7936 let Predicates = [HasVLX] in {
7937 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7938 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7939 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7940 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7941 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7942 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7943 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7944 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7945 }
7946}
Craig Toppere1cac152016-06-07 07:27:54 +00007947let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007948
Asaf Badouh402ebb32015-06-03 13:41:48 +00007949 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7950 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7951 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7952}
7953defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7954 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7955
7956multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7957 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007958 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007959 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7960 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7961 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7962 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007963}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007964
Robert Khasanoveb126392014-10-28 18:15:20 +00007965multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7966 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007967 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007968 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007969 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7970 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007971 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7972 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7973 (OpNode (_.FloatVT
7974 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007975
Craig Toppere1cac152016-06-07 07:27:54 +00007976 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7977 (ins _.ScalarMemOp:$src), OpcodeStr,
7978 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7979 (OpNode (_.FloatVT
7980 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7981 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007982 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007983}
7984
Robert Khasanoveb126392014-10-28 18:15:20 +00007985multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7986 SDNode OpNode> {
7987 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7988 v16f32_info>,
7989 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7990 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7991 v8f64_info>,
7992 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7993 // Define only if AVX512VL feature is present.
7994 let Predicates = [HasVLX] in {
7995 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7996 OpNode, v4f32x_info>,
7997 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7998 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7999 OpNode, v8f32x_info>,
8000 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8001 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8002 OpNode, v2f64x_info>,
8003 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8004 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8005 OpNode, v4f64x_info>,
8006 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8007 }
8008}
8009
Asaf Badouh402ebb32015-06-03 13:41:48 +00008010multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
8011 SDNode OpNodeRnd> {
8012 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
8013 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8014 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
8015 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8016}
8017
Igor Breger4c4cd782015-09-20 09:13:41 +00008018multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8019 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00008020 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00008021 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8022 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8023 "$src2, $src1", "$src1, $src2",
8024 (OpNodeRnd (_.VT _.RC:$src1),
8025 (_.VT _.RC:$src2),
8026 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008027 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8028 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
8029 "$src2, $src1", "$src1, $src2",
8030 (OpNodeRnd (_.VT _.RC:$src1),
8031 (_.VT (scalar_to_vector
8032 (_.ScalarLdFrag addr:$src2))),
8033 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008034
8035 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8036 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8037 "$rc, $src2, $src1", "$src1, $src2, $rc",
8038 (OpNodeRnd (_.VT _.RC:$src1),
8039 (_.VT _.RC:$src2),
8040 (i32 imm:$rc))>,
8041 EVEX_B, EVEX_RC;
8042
Craig Toppere1cac152016-06-07 07:27:54 +00008043 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008044 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008045 (ins _.FRC:$src1, _.FRC:$src2),
8046 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8047
8048 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008049 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008050 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8051 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8052 }
Craig Topper176f3312017-02-25 19:18:11 +00008053 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008054
8055 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
8056 (!cast<Instruction>(NAME#SUFF#Zr)
8057 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
8058
8059 def : Pat<(_.EltVT (OpNode (load addr:$src))),
8060 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00008061 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008062}
8063
8064multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
8065 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
8066 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
8067 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
8068 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
8069}
8070
Asaf Badouh402ebb32015-06-03 13:41:48 +00008071defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
8072 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008073
Igor Breger4c4cd782015-09-20 09:13:41 +00008074defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008075
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008076let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008077 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008078 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008079 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008080 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008081 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008082 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008083 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008084 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008085 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008086 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008087}
8088
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008089multiclass
8090avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008091
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008092 let ExeDomain = _.ExeDomain in {
8093 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8094 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8095 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008096 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008097 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8098
8099 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8100 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008101 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
8102 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008103 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008104
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008105 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008106 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8107 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008108 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008109 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008110 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8111 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8112 }
8113 let Predicates = [HasAVX512] in {
8114 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
8115 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008116 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008117 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
8118 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008119 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008120 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
8121 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008122 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008123 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
8124 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8125 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
8126 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
8127 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8128 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
8129
8130 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8131 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008132 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008133 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8134 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008135 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008136 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8137 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008138 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008139 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8140 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8141 addr:$src, (i32 0x4))), _.FRC)>;
8142 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8143 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8144 addr:$src, (i32 0xc))), _.FRC)>;
8145 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008146}
8147
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008148defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
8149 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008150
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008151defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
8152 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008153
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008154//-------------------------------------------------
8155// Integer truncate and extend operations
8156//-------------------------------------------------
8157
Igor Breger074a64e2015-07-24 17:24:15 +00008158multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8159 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
8160 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008161 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008162 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8163 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
8164 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
8165 EVEX, T8XS;
8166
8167 // for intrinsic patter match
8168 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8169 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8170 undef)),
8171 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8172 SrcInfo.RC:$src1)>;
8173
8174 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8175 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8176 DestInfo.ImmAllZerosV)),
8177 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8178 SrcInfo.RC:$src1)>;
8179
8180 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8181 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8182 DestInfo.RC:$src0)),
8183 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
8184 DestInfo.KRCWM:$mask ,
8185 SrcInfo.RC:$src1)>;
8186
Craig Topper52e2e832016-07-22 05:46:44 +00008187 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8188 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008189 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8190 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008191 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008192 []>, EVEX;
8193
Igor Breger074a64e2015-07-24 17:24:15 +00008194 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8195 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008196 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008197 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00008198 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008199}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008200
Igor Breger074a64e2015-07-24 17:24:15 +00008201multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8202 X86VectorVTInfo DestInfo,
8203 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008204
Igor Breger074a64e2015-07-24 17:24:15 +00008205 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8206 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8207 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008208
Igor Breger074a64e2015-07-24 17:24:15 +00008209 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8210 (SrcInfo.VT SrcInfo.RC:$src)),
8211 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8212 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8213}
8214
Igor Breger074a64e2015-07-24 17:24:15 +00008215multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
8216 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
8217 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8218 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8219 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8220 Predicate prd = HasAVX512>{
8221
8222 let Predicates = [HasVLX, prd] in {
8223 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
8224 DestInfoZ128, x86memopZ128>,
8225 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8226 truncFrag, mtruncFrag>, EVEX_V128;
8227
8228 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
8229 DestInfoZ256, x86memopZ256>,
8230 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8231 truncFrag, mtruncFrag>, EVEX_V256;
8232 }
8233 let Predicates = [prd] in
8234 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
8235 DestInfoZ, x86memopZ>,
8236 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8237 truncFrag, mtruncFrag>, EVEX_V512;
8238}
8239
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008240multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8241 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008242 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8243 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008244 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008245}
8246
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008247multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8248 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008249 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8250 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008251 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008252}
8253
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008254multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8255 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008256 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8257 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008258 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008259}
8260
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008261multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8262 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008263 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8264 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008265 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008266}
8267
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008268multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8269 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008270 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8271 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008272 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008273}
8274
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008275multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8276 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008277 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8278 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008279 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008280}
8281
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008282defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8283 truncstorevi8, masked_truncstorevi8>;
8284defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8285 truncstore_s_vi8, masked_truncstore_s_vi8>;
8286defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8287 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008288
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008289defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8290 truncstorevi16, masked_truncstorevi16>;
8291defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8292 truncstore_s_vi16, masked_truncstore_s_vi16>;
8293defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8294 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008295
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008296defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8297 truncstorevi32, masked_truncstorevi32>;
8298defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8299 truncstore_s_vi32, masked_truncstore_s_vi32>;
8300defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8301 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008302
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008303defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8304 truncstorevi8, masked_truncstorevi8>;
8305defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8306 truncstore_s_vi8, masked_truncstore_s_vi8>;
8307defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8308 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008309
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008310defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8311 truncstorevi16, masked_truncstorevi16>;
8312defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8313 truncstore_s_vi16, masked_truncstore_s_vi16>;
8314defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8315 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008316
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008317defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8318 truncstorevi8, masked_truncstorevi8>;
8319defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8320 truncstore_s_vi8, masked_truncstore_s_vi8>;
8321defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8322 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008323
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008324let Predicates = [HasAVX512, NoVLX] in {
8325def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8326 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008327 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008328 VR256X:$src, sub_ymm)))), sub_xmm))>;
8329def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8330 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008331 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008332 VR256X:$src, sub_ymm)))), sub_xmm))>;
8333}
8334
8335let Predicates = [HasBWI, NoVLX] in {
8336def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008337 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008338 VR256X:$src, sub_ymm))), sub_xmm))>;
8339}
8340
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008341multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008342 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008343 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008344 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008345 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8346 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8347 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8348 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008349
Craig Toppere1cac152016-06-07 07:27:54 +00008350 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8351 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8352 (DestInfo.VT (LdFrag addr:$src))>,
8353 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008354 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008355}
8356
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008357multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008358 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008359 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8360 let Predicates = [HasVLX, HasBWI] in {
8361 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008362 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008363 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008364
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008365 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008366 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008367 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8368 }
8369 let Predicates = [HasBWI] in {
8370 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008371 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008372 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8373 }
8374}
8375
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008376multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008377 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008378 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8379 let Predicates = [HasVLX, HasAVX512] in {
8380 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008381 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008382 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8383
8384 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008385 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008386 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8387 }
8388 let Predicates = [HasAVX512] in {
8389 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008390 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008391 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8392 }
8393}
8394
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008395multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008396 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008397 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8398 let Predicates = [HasVLX, HasAVX512] in {
8399 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008400 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008401 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8402
8403 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008404 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008405 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8406 }
8407 let Predicates = [HasAVX512] in {
8408 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008409 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008410 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8411 }
8412}
8413
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008414multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008415 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008416 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8417 let Predicates = [HasVLX, HasAVX512] in {
8418 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008419 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008420 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8421
8422 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008423 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008424 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8425 }
8426 let Predicates = [HasAVX512] in {
8427 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008428 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008429 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8430 }
8431}
8432
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008433multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008434 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008435 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8436 let Predicates = [HasVLX, HasAVX512] in {
8437 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008438 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008439 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8440
8441 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008442 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008443 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8444 }
8445 let Predicates = [HasAVX512] in {
8446 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008447 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008448 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8449 }
8450}
8451
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008452multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008453 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008454 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8455
8456 let Predicates = [HasVLX, HasAVX512] in {
8457 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008458 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008459 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8460
8461 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008462 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008463 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8464 }
8465 let Predicates = [HasAVX512] in {
8466 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008467 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008468 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8469 }
8470}
8471
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008472defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8473defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8474defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8475defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8476defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8477defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008478
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008479defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8480defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8481defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8482defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8483defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8484defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008485
Igor Breger2ba64ab2016-05-22 10:21:04 +00008486// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008487multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8488 X86VectorVTInfo From, PatFrag LdFrag> {
8489 def : Pat<(To.VT (LdFrag addr:$src)),
8490 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8491 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8492 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8493 To.KRC:$mask, addr:$src)>;
8494 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8495 To.ImmAllZerosV)),
8496 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8497 addr:$src)>;
8498}
8499
8500let Predicates = [HasVLX, HasBWI] in {
8501 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8502 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8503}
8504let Predicates = [HasBWI] in {
8505 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8506}
8507let Predicates = [HasVLX, HasAVX512] in {
8508 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8509 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8510 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8511 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8512 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8513 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8514 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8515 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8516 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8517 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8518}
8519let Predicates = [HasAVX512] in {
8520 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8521 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8522 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8523 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8524 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8525}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008526
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008527multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8528 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008529 // 128-bit patterns
8530 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008531 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008532 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008533 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008534 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008535 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008536 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008537 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008538 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008539 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008540 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8541 }
8542 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008543 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008544 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008545 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008546 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008547 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008548 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008549 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008550 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8551
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008552 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008553 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008554 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008555 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008556 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008557 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008558 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008559 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8560
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008561 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008562 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008563 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008564 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008565 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008566 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008567 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008568 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008569 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008570 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8571
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008572 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008573 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008574 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008575 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008576 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008577 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008578 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008579 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8580
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008581 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008582 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008583 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008584 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008585 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008586 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008587 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008588 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008589 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008590 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8591 }
8592 // 256-bit patterns
8593 let Predicates = [HasVLX, HasBWI] in {
8594 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8595 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8596 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8597 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8598 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8599 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8600 }
8601 let Predicates = [HasVLX] in {
8602 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8603 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8604 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8605 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8606 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8607 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8608 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8609 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8610
8611 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8612 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8613 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8614 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8615 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8616 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8617 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8618 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8619
8620 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8621 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8622 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8623 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8624 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8625 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8626
8627 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8628 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8629 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8630 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8631 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8632 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8633 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8634 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8635
8636 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8637 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8638 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8639 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8640 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8641 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8642 }
8643 // 512-bit patterns
8644 let Predicates = [HasBWI] in {
8645 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8646 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8647 }
8648 let Predicates = [HasAVX512] in {
8649 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8650 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8651
8652 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8653 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008654 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8655 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008656
8657 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8658 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8659
8660 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8661 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8662
8663 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8664 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8665 }
8666}
8667
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008668defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8669defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008671//===----------------------------------------------------------------------===//
8672// GATHER - SCATTER Operations
8673
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008674multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8675 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008676 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8677 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008678 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8679 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008680 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008681 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008682 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8683 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8684 vectoraddr:$src2))]>, EVEX, EVEX_K,
8685 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008686}
Cameron McInally45325962014-03-26 13:50:50 +00008687
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008688multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8689 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8690 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008691 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008692 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008693 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008694let Predicates = [HasVLX] in {
8695 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008696 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008697 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008698 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008699 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008700 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008701 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008702 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008703}
Cameron McInally45325962014-03-26 13:50:50 +00008704}
8705
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008706multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8707 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008708 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008709 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008710 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008711 mgatherv8i64>, EVEX_V512;
8712let Predicates = [HasVLX] in {
8713 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008714 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008715 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008716 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008717 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008718 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008719 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008720 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008721}
Cameron McInally45325962014-03-26 13:50:50 +00008722}
Michael Liao5bf95782014-12-04 05:20:33 +00008723
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008724
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008725defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8726 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8727
8728defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8729 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008730
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008731multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8732 X86MemOperand memop, PatFrag ScatterNode> {
8733
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008734let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008735
8736 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8737 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008738 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008739 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8740 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8741 _.KRCWM:$mask, vectoraddr:$dst))]>,
8742 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008743}
8744
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008745multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8746 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8747 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008748 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008749 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008750 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008751let Predicates = [HasVLX] in {
8752 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008753 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008754 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008755 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008756 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008757 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008758 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008759 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008760}
Cameron McInally45325962014-03-26 13:50:50 +00008761}
8762
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008763multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8764 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008765 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008766 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008767 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008768 mscatterv8i64>, EVEX_V512;
8769let Predicates = [HasVLX] in {
8770 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008771 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008772 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008773 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008774 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008775 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008776 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8777 vx64xmem, mscatterv2i64>, EVEX_V128;
8778}
Cameron McInally45325962014-03-26 13:50:50 +00008779}
8780
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008781defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8782 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008783
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008784defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8785 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008786
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008787// prefetch
8788multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8789 RegisterClass KRC, X86MemOperand memop> {
8790 let Predicates = [HasPFI], hasSideEffects = 1 in
8791 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008792 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008793 []>, EVEX, EVEX_K;
8794}
8795
8796defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008797 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008798
8799defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008800 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008801
8802defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008803 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008804
8805defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008806 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008807
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008808defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008809 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008810
8811defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008812 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008813
8814defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008815 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008816
8817defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008818 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008819
8820defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008821 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008822
8823defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008824 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008825
8826defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008827 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008828
8829defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008830 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008831
8832defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008833 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008834
8835defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008836 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008837
8838defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008839 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008840
8841defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008842 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008843
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008844// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008845def v64i1sextv64i8 : PatLeaf<(v64i8
8846 (X86vsext
8847 (v64i1 (X86pcmpgtm
8848 (bc_v64i8 (v16i32 immAllZerosV)),
8849 VR512:$src))))>;
8850def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8851def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8852def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008853
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008854multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008855def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008856 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008857 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8858}
Michael Liao5bf95782014-12-04 05:20:33 +00008859
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008860// Use 512bit version to implement 128/256 bit in case NoVLX.
8861multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8862 X86VectorVTInfo _> {
8863
8864 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8865 (X86Info.VT (EXTRACT_SUBREG
8866 (_.VT (!cast<Instruction>(NAME#"Zrr")
8867 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8868 X86Info.SubRegIdx))>;
8869}
8870
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008871multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8872 string OpcodeStr, Predicate prd> {
8873let Predicates = [prd] in
8874 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8875
8876 let Predicates = [prd, HasVLX] in {
8877 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8878 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8879 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008880let Predicates = [prd, NoVLX] in {
8881 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8882 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8883 }
8884
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008885}
8886
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008887defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8888defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8889defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8890defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008891
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008892multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008893 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8894 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8895 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8896}
8897
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008898// Use 512bit version to implement 128/256 bit in case NoVLX.
8899multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008900 X86VectorVTInfo _> {
8901
8902 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8903 (_.KVT (COPY_TO_REGCLASS
8904 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008905 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008906 _.RC:$src, _.SubRegIdx)),
8907 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008908}
8909
8910multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008911 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8912 let Predicates = [prd] in
8913 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8914 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008915
8916 let Predicates = [prd, HasVLX] in {
8917 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008918 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008919 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008920 EVEX_V128;
8921 }
8922 let Predicates = [prd, NoVLX] in {
8923 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8924 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008925 }
8926}
8927
8928defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8929 avx512vl_i8_info, HasBWI>;
8930defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8931 avx512vl_i16_info, HasBWI>, VEX_W;
8932defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8933 avx512vl_i32_info, HasDQI>;
8934defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8935 avx512vl_i64_info, HasDQI>, VEX_W;
8936
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008937//===----------------------------------------------------------------------===//
8938// AVX-512 - COMPRESS and EXPAND
8939//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008940
Ayman Musad7a5ed42016-09-26 06:22:08 +00008941multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008942 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008943 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008944 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008945 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008946
Craig Toppere1cac152016-06-07 07:27:54 +00008947 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008948 def mr : AVX5128I<opc, MRMDestMem, (outs),
8949 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008950 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008951 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8952
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008953 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8954 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008955 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008956 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008957 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008958}
8959
Ayman Musad7a5ed42016-09-26 06:22:08 +00008960multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8961
8962 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8963 (_.VT _.RC:$src)),
8964 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8965 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8966}
8967
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008968multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8969 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008970 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8971 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008972
8973 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008974 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8975 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8976 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8977 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008978 }
8979}
8980
8981defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8982 EVEX;
8983defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8984 EVEX, VEX_W;
8985defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8986 EVEX;
8987defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8988 EVEX, VEX_W;
8989
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008990// expand
8991multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8992 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008993 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008994 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008995 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008996
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008997 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8998 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8999 (_.VT (X86expand (_.VT (bitconvert
9000 (_.LdFrag addr:$src1)))))>,
9001 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009002}
9003
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009004multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9005
9006 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9007 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9008 _.KRCWM:$mask, addr:$src)>;
9009
9010 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9011 (_.VT _.RC:$src0))),
9012 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9013 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9014}
9015
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009016multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
9017 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009018 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
9019 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009020
9021 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009022 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
9023 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9024 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
9025 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009026 }
9027}
9028
9029defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
9030 EVEX;
9031defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
9032 EVEX, VEX_W;
9033defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
9034 EVEX;
9035defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
9036 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009037
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009038//handle instruction reg_vec1 = op(reg_vec,imm)
9039// op(mem_vec,imm)
9040// op(broadcast(eltVt),imm)
9041//all instruction created with FROUND_CURRENT
9042multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009043 X86VectorVTInfo _>{
9044 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009045 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9046 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009047 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009048 (OpNode (_.VT _.RC:$src1),
9049 (i32 imm:$src2),
9050 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009051 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9052 (ins _.MemOp:$src1, i32u8imm:$src2),
9053 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9054 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
9055 (i32 imm:$src2),
9056 (i32 FROUND_CURRENT))>;
9057 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9058 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9059 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9060 "${src1}"##_.BroadcastStr##", $src2",
9061 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
9062 (i32 imm:$src2),
9063 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009064 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009065}
9066
9067//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9068multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9069 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009070 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009071 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9072 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009073 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009074 "$src1, {sae}, $src2",
9075 (OpNode (_.VT _.RC:$src1),
9076 (i32 imm:$src2),
9077 (i32 FROUND_NO_EXC))>, EVEX_B;
9078}
9079
9080multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
9081 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9082 let Predicates = [prd] in {
9083 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9084 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9085 EVEX_V512;
9086 }
9087 let Predicates = [prd, HasVLX] in {
9088 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
9089 EVEX_V128;
9090 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
9091 EVEX_V256;
9092 }
9093}
9094
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009095//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9096// op(reg_vec2,mem_vec,imm)
9097// op(reg_vec2,broadcast(eltVt),imm)
9098//all instruction created with FROUND_CURRENT
9099multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009100 X86VectorVTInfo _>{
9101 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009102 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009103 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009104 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9105 (OpNode (_.VT _.RC:$src1),
9106 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009107 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009108 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009109 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9110 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9111 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9112 (OpNode (_.VT _.RC:$src1),
9113 (_.VT (bitconvert (_.LdFrag addr:$src2))),
9114 (i32 imm:$src3),
9115 (i32 FROUND_CURRENT))>;
9116 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9117 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9118 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9119 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9120 (OpNode (_.VT _.RC:$src1),
9121 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9122 (i32 imm:$src3),
9123 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009124 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009125}
9126
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009127//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9128// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009129multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
9130 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009131 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009132 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9133 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9134 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9135 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9136 (SrcInfo.VT SrcInfo.RC:$src2),
9137 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009138 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9139 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9140 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9141 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9142 (SrcInfo.VT (bitconvert
9143 (SrcInfo.LdFrag addr:$src2))),
9144 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009145 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009146}
9147
9148//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9149// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009150// op(reg_vec2,broadcast(eltVt),imm)
9151multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009152 X86VectorVTInfo _>:
9153 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
9154
Craig Topper05948fb2016-08-02 05:11:15 +00009155 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009156 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9157 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9158 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9159 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9160 (OpNode (_.VT _.RC:$src1),
9161 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9162 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009163}
9164
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009165//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9166// op(reg_vec2,mem_scalar,imm)
9167//all instruction created with FROUND_CURRENT
9168multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009169 X86VectorVTInfo _> {
9170 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009171 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009172 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009173 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9174 (OpNode (_.VT _.RC:$src1),
9175 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009176 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009177 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009178 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009179 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009180 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9181 (OpNode (_.VT _.RC:$src1),
9182 (_.VT (scalar_to_vector
9183 (_.ScalarLdFrag addr:$src2))),
9184 (i32 imm:$src3),
9185 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009186 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009187}
9188
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009189//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9190multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9191 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009192 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009193 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009194 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009195 OpcodeStr, "$src3, {sae}, $src2, $src1",
9196 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009197 (OpNode (_.VT _.RC:$src1),
9198 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009199 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009200 (i32 FROUND_NO_EXC))>, EVEX_B;
9201}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009202//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9203multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
9204 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009205 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009206 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9207 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009208 OpcodeStr, "$src3, {sae}, $src2, $src1",
9209 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009210 (OpNode (_.VT _.RC:$src1),
9211 (_.VT _.RC:$src2),
9212 (i32 imm:$src3),
9213 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009214}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009215
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009216multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
9217 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009218 let Predicates = [prd] in {
9219 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00009220 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009221 EVEX_V512;
9222
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009223 }
9224 let Predicates = [prd, HasVLX] in {
9225 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009226 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009227 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009228 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009229 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009230}
9231
Igor Breger2ae0fe32015-08-31 11:14:02 +00009232multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
9233 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
9234 let Predicates = [HasBWI] in {
9235 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
9236 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9237 }
9238 let Predicates = [HasBWI, HasVLX] in {
9239 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
9240 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
9241 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
9242 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9243 }
9244}
9245
Igor Breger00d9f842015-06-08 14:03:17 +00009246multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
9247 bits<8> opc, SDNode OpNode>{
9248 let Predicates = [HasAVX512] in {
9249 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9250 }
9251 let Predicates = [HasAVX512, HasVLX] in {
9252 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9253 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9254 }
9255}
9256
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009257multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9258 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9259 let Predicates = [prd] in {
9260 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9261 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009262 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009263}
9264
Igor Breger1e58e8a2015-09-02 11:18:55 +00009265multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9266 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9267 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9268 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9269 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9270 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009271}
9272
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009273
Igor Breger1e58e8a2015-09-02 11:18:55 +00009274defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9275 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9276defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9277 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9278defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9279 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9280
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009281
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009282defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9283 0x50, X86VRange, HasDQI>,
9284 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9285defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9286 0x50, X86VRange, HasDQI>,
9287 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9288
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009289defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9290 0x51, X86VRange, HasDQI>,
9291 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9292defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9293 0x51, X86VRange, HasDQI>,
9294 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9295
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009296defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9297 0x57, X86Reduces, HasDQI>,
9298 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9299defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9300 0x57, X86Reduces, HasDQI>,
9301 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009302
Igor Breger1e58e8a2015-09-02 11:18:55 +00009303defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9304 0x27, X86GetMants, HasAVX512>,
9305 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9306defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9307 0x27, X86GetMants, HasAVX512>,
9308 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9309
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009310let Predicates = [HasAVX512] in {
9311def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009312 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009313def : Pat<(v16f32 (fnearbyint VR512:$src)),
9314 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9315def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009316 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009317def : Pat<(v16f32 (frint VR512:$src)),
9318 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9319def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009320 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009321
9322def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009323 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009324def : Pat<(v8f64 (fnearbyint VR512:$src)),
9325 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9326def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009327 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009328def : Pat<(v8f64 (frint VR512:$src)),
9329 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9330def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009331 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009332}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009333
Craig Topper42a53532017-08-16 23:38:25 +00009334multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9335 bits<8> opc>{
9336 let Predicates = [HasAVX512] in {
9337 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
9338
9339 }
9340 let Predicates = [HasAVX512, HasVLX] in {
9341 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
9342 }
9343}
9344
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009345defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9346 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9347defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9348 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9349defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9350 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9351defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9352 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009353
Craig Topperb561e662017-01-19 02:34:29 +00009354let Predicates = [HasAVX512] in {
9355// Provide fallback in case the load node that is used in the broadcast
9356// patterns above is used by additional users, which prevents the pattern
9357// selection.
9358def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9359 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9360 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9361 0)>;
9362def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9363 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9364 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9365 0)>;
9366
9367def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9368 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9369 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9370 0)>;
9371def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9372 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9373 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9374 0)>;
9375
9376def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9377 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9378 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9379 0)>;
9380
9381def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9382 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9383 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9384 0)>;
9385}
9386
Craig Topperc48fa892015-12-27 19:45:21 +00009387multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009388 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9389 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009390}
9391
Craig Topperc48fa892015-12-27 19:45:21 +00009392defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009393 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009394defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009395 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009396
Craig Topper7a299302016-06-09 07:06:38 +00009397defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009398 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009399 EVEX_CD8<8, CD8VF>;
9400
Igor Bregerf3ded812015-08-31 13:09:30 +00009401defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9402 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9403
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009404multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9405 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009406 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009407 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009408 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009409 "$src1", "$src1",
9410 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9411
Craig Toppere1cac152016-06-07 07:27:54 +00009412 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9413 (ins _.MemOp:$src1), OpcodeStr,
9414 "$src1", "$src1",
9415 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9416 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009417 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009418}
9419
9420multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9421 X86VectorVTInfo _> :
9422 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009423 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9424 (ins _.ScalarMemOp:$src1), OpcodeStr,
9425 "${src1}"##_.BroadcastStr,
9426 "${src1}"##_.BroadcastStr,
9427 (_.VT (OpNode (X86VBroadcast
9428 (_.ScalarLdFrag addr:$src1))))>,
9429 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009430}
9431
9432multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9433 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9434 let Predicates = [prd] in
9435 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9436
9437 let Predicates = [prd, HasVLX] in {
9438 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9439 EVEX_V256;
9440 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9441 EVEX_V128;
9442 }
9443}
9444
9445multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9446 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9447 let Predicates = [prd] in
9448 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9449 EVEX_V512;
9450
9451 let Predicates = [prd, HasVLX] in {
9452 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9453 EVEX_V256;
9454 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9455 EVEX_V128;
9456 }
9457}
9458
9459multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9460 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009461 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009462 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009463 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9464 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009465}
9466
9467multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9468 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009469 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9470 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009471}
9472
9473multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9474 bits<8> opc_d, bits<8> opc_q,
9475 string OpcodeStr, SDNode OpNode> {
9476 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9477 HasAVX512>,
9478 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9479 HasBWI>;
9480}
9481
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009482defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009483
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009484// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9485let Predicates = [HasAVX512, NoVLX] in {
9486 def : Pat<(v4i64 (abs VR256X:$src)),
9487 (EXTRACT_SUBREG
9488 (VPABSQZrr
9489 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9490 sub_ymm)>;
9491 def : Pat<(v2i64 (abs VR128X:$src)),
9492 (EXTRACT_SUBREG
9493 (VPABSQZrr
9494 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9495 sub_xmm)>;
9496}
9497
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009498multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9499
9500 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009501}
9502
9503defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9504defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9505
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009506// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9507let Predicates = [HasCDI, NoVLX] in {
9508 def : Pat<(v4i64 (ctlz VR256X:$src)),
9509 (EXTRACT_SUBREG
9510 (VPLZCNTQZrr
9511 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9512 sub_ymm)>;
9513 def : Pat<(v2i64 (ctlz VR128X:$src)),
9514 (EXTRACT_SUBREG
9515 (VPLZCNTQZrr
9516 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9517 sub_xmm)>;
9518
9519 def : Pat<(v8i32 (ctlz VR256X:$src)),
9520 (EXTRACT_SUBREG
9521 (VPLZCNTDZrr
9522 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9523 sub_ymm)>;
9524 def : Pat<(v4i32 (ctlz VR128X:$src)),
9525 (EXTRACT_SUBREG
9526 (VPLZCNTDZrr
9527 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9528 sub_xmm)>;
9529}
9530
Igor Breger24cab0f2015-11-16 07:22:00 +00009531//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009532// Counts number of ones - VPOPCNTD and VPOPCNTQ
9533//===---------------------------------------------------------------------===//
9534
9535multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9536 let Predicates = [HasVPOPCNTDQ] in
9537 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9538}
9539
9540// Use 512bit version to implement 128/256 bit.
9541multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9542 let Predicates = [prd] in {
9543 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9544 (EXTRACT_SUBREG
9545 (!cast<Instruction>(NAME # "Zrr")
9546 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9547 _.info256.RC:$src1,
9548 _.info256.SubRegIdx)),
9549 _.info256.SubRegIdx)>;
9550
9551 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9552 (EXTRACT_SUBREG
9553 (!cast<Instruction>(NAME # "Zrr")
9554 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9555 _.info128.RC:$src1,
9556 _.info128.SubRegIdx)),
9557 _.info128.SubRegIdx)>;
9558 }
9559}
9560
9561defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9562 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9563defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9564 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9565
9566//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009567// Replicate Single FP - MOVSHDUP and MOVSLDUP
9568//===---------------------------------------------------------------------===//
9569multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9570 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9571 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009572}
9573
9574defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9575defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009576
9577//===----------------------------------------------------------------------===//
9578// AVX-512 - MOVDDUP
9579//===----------------------------------------------------------------------===//
9580
9581multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9582 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009583 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009584 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9585 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9586 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009587 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9588 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9589 (_.VT (OpNode (_.VT (scalar_to_vector
9590 (_.ScalarLdFrag addr:$src)))))>,
9591 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009592 }
Igor Breger1f782962015-11-19 08:26:56 +00009593}
9594
9595multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9596 AVX512VLVectorVTInfo VTInfo> {
9597
9598 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9599
9600 let Predicates = [HasAVX512, HasVLX] in {
9601 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9602 EVEX_V256;
9603 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9604 EVEX_V128;
9605 }
9606}
9607
9608multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9609 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9610 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009611}
9612
9613defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9614
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009615let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009616def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009617 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009618def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009619 (VMOVDDUPZ128rm addr:$src)>;
9620def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9621 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009622
9623def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9624 (v2f64 VR128X:$src0)),
9625 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9626def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9627 (bitconvert (v4i32 immAllZerosV))),
9628 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9629
9630def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9631 (v2f64 VR128X:$src0)),
9632 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9633 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9634def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9635 (bitconvert (v4i32 immAllZerosV))),
9636 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9637
9638def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9639 (v2f64 VR128X:$src0)),
9640 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9641def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9642 (bitconvert (v4i32 immAllZerosV))),
9643 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009644}
Igor Breger1f782962015-11-19 08:26:56 +00009645
Igor Bregerf2460112015-07-26 14:41:44 +00009646//===----------------------------------------------------------------------===//
9647// AVX-512 - Unpack Instructions
9648//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009649defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9650 SSE_ALU_ITINS_S>;
9651defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9652 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009653
9654defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9655 SSE_INTALU_ITINS_P, HasBWI>;
9656defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9657 SSE_INTALU_ITINS_P, HasBWI>;
9658defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9659 SSE_INTALU_ITINS_P, HasBWI>;
9660defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9661 SSE_INTALU_ITINS_P, HasBWI>;
9662
9663defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9664 SSE_INTALU_ITINS_P, HasAVX512>;
9665defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9666 SSE_INTALU_ITINS_P, HasAVX512>;
9667defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9668 SSE_INTALU_ITINS_P, HasAVX512>;
9669defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9670 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009671
9672//===----------------------------------------------------------------------===//
9673// AVX-512 - Extract & Insert Integer Instructions
9674//===----------------------------------------------------------------------===//
9675
9676multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9677 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009678 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9679 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9680 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9681 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9682 imm:$src2)))),
9683 addr:$dst)]>,
9684 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009685}
9686
9687multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9688 let Predicates = [HasBWI] in {
9689 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9690 (ins _.RC:$src1, u8imm:$src2),
9691 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9692 [(set GR32orGR64:$dst,
9693 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9694 EVEX, TAPD;
9695
9696 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9697 }
9698}
9699
9700multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9701 let Predicates = [HasBWI] in {
9702 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9703 (ins _.RC:$src1, u8imm:$src2),
9704 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9705 [(set GR32orGR64:$dst,
9706 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9707 EVEX, PD;
9708
Craig Topper99f6b622016-05-01 01:03:56 +00009709 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009710 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9711 (ins _.RC:$src1, u8imm:$src2),
9712 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009713 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009714
Igor Bregerdefab3c2015-10-08 12:55:01 +00009715 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9716 }
9717}
9718
9719multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9720 RegisterClass GRC> {
9721 let Predicates = [HasDQI] in {
9722 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9723 (ins _.RC:$src1, u8imm:$src2),
9724 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9725 [(set GRC:$dst,
9726 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9727 EVEX, TAPD;
9728
Craig Toppere1cac152016-06-07 07:27:54 +00009729 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9730 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9731 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9732 [(store (extractelt (_.VT _.RC:$src1),
9733 imm:$src2),addr:$dst)]>,
9734 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009735 }
9736}
9737
9738defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9739defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9740defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9741defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9742
9743multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9744 X86VectorVTInfo _, PatFrag LdFrag> {
9745 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9746 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9747 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9748 [(set _.RC:$dst,
9749 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9750 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9751}
9752
9753multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9754 X86VectorVTInfo _, PatFrag LdFrag> {
9755 let Predicates = [HasBWI] in {
9756 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9757 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9758 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9759 [(set _.RC:$dst,
9760 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9761
9762 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9763 }
9764}
9765
9766multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9767 X86VectorVTInfo _, RegisterClass GRC> {
9768 let Predicates = [HasDQI] in {
9769 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9770 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9771 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9772 [(set _.RC:$dst,
9773 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9774 EVEX_4V, TAPD;
9775
9776 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9777 _.ScalarLdFrag>, TAPD;
9778 }
9779}
9780
9781defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9782 extloadi8>, TAPD;
9783defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9784 extloadi16>, PD;
9785defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9786defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009787//===----------------------------------------------------------------------===//
9788// VSHUFPS - VSHUFPD Operations
9789//===----------------------------------------------------------------------===//
9790multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9791 AVX512VLVectorVTInfo VTInfo_FP>{
9792 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9793 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9794 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009795}
9796
9797defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9798defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009799//===----------------------------------------------------------------------===//
9800// AVX-512 - Byte shift Left/Right
9801//===----------------------------------------------------------------------===//
9802
9803multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9804 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9805 def rr : AVX512<opc, MRMr,
9806 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9807 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9808 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009809 def rm : AVX512<opc, MRMm,
9810 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9811 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9812 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009813 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9814 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009815}
9816
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009817multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009818 Format MRMm, string OpcodeStr, Predicate prd>{
9819 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009820 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009821 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009822 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009823 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009824 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009825 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009826 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009827 }
9828}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009829defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009830 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009831defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009832 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9833
9834
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009835multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009836 string OpcodeStr, X86VectorVTInfo _dst,
9837 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009838 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009839 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009840 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009841 [(set _dst.RC:$dst,(_dst.VT
9842 (OpNode (_src.VT _src.RC:$src1),
9843 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009844 def rm : AVX512BI<opc, MRMSrcMem,
9845 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9846 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9847 [(set _dst.RC:$dst,(_dst.VT
9848 (OpNode (_src.VT _src.RC:$src1),
9849 (_src.VT (bitconvert
9850 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009851}
9852
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009853multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009854 string OpcodeStr, Predicate prd> {
9855 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009856 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9857 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009858 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009859 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9860 v32i8x_info>, EVEX_V256;
9861 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9862 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009863 }
9864}
9865
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009866defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009867 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009868
Craig Topper4e794c72017-02-19 19:36:58 +00009869// Transforms to swizzle an immediate to enable better matching when
9870// memory operand isn't in the right place.
9871def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9872 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9873 uint8_t Imm = N->getZExtValue();
9874 // Swap bits 1/4 and 3/6.
9875 uint8_t NewImm = Imm & 0xa5;
9876 if (Imm & 0x02) NewImm |= 0x10;
9877 if (Imm & 0x10) NewImm |= 0x02;
9878 if (Imm & 0x08) NewImm |= 0x40;
9879 if (Imm & 0x40) NewImm |= 0x08;
9880 return getI8Imm(NewImm, SDLoc(N));
9881}]>;
9882def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9883 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9884 uint8_t Imm = N->getZExtValue();
9885 // Swap bits 2/4 and 3/5.
9886 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009887 if (Imm & 0x04) NewImm |= 0x10;
9888 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009889 if (Imm & 0x08) NewImm |= 0x20;
9890 if (Imm & 0x20) NewImm |= 0x08;
9891 return getI8Imm(NewImm, SDLoc(N));
9892}]>;
Craig Topper48905772017-02-19 21:32:15 +00009893def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9894 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9895 uint8_t Imm = N->getZExtValue();
9896 // Swap bits 1/2 and 5/6.
9897 uint8_t NewImm = Imm & 0x99;
9898 if (Imm & 0x02) NewImm |= 0x04;
9899 if (Imm & 0x04) NewImm |= 0x02;
9900 if (Imm & 0x20) NewImm |= 0x40;
9901 if (Imm & 0x40) NewImm |= 0x20;
9902 return getI8Imm(NewImm, SDLoc(N));
9903}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009904def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9905 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9906 uint8_t Imm = N->getZExtValue();
9907 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9908 uint8_t NewImm = Imm & 0x81;
9909 if (Imm & 0x02) NewImm |= 0x04;
9910 if (Imm & 0x04) NewImm |= 0x10;
9911 if (Imm & 0x08) NewImm |= 0x40;
9912 if (Imm & 0x10) NewImm |= 0x02;
9913 if (Imm & 0x20) NewImm |= 0x08;
9914 if (Imm & 0x40) NewImm |= 0x20;
9915 return getI8Imm(NewImm, SDLoc(N));
9916}]>;
9917def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9918 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9919 uint8_t Imm = N->getZExtValue();
9920 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9921 uint8_t NewImm = Imm & 0x81;
9922 if (Imm & 0x02) NewImm |= 0x10;
9923 if (Imm & 0x04) NewImm |= 0x02;
9924 if (Imm & 0x08) NewImm |= 0x20;
9925 if (Imm & 0x10) NewImm |= 0x04;
9926 if (Imm & 0x20) NewImm |= 0x40;
9927 if (Imm & 0x40) NewImm |= 0x08;
9928 return getI8Imm(NewImm, SDLoc(N));
9929}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009930
Igor Bregerb4bb1902015-10-15 12:33:24 +00009931multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009932 X86VectorVTInfo _>{
9933 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009934 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9935 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009936 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009937 (OpNode (_.VT _.RC:$src1),
9938 (_.VT _.RC:$src2),
9939 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009940 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009941 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9942 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9943 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9944 (OpNode (_.VT _.RC:$src1),
9945 (_.VT _.RC:$src2),
9946 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009947 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009948 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9949 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9950 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9951 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9952 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9953 (OpNode (_.VT _.RC:$src1),
9954 (_.VT _.RC:$src2),
9955 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009956 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009957 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009958 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009959
9960 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009961 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9962 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9963 _.RC:$src1)),
9964 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9965 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9966 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9967 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9968 _.RC:$src1)),
9969 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9970 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009971
9972 // Additional patterns for matching loads in other positions.
9973 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9974 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9975 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9976 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9977 def : Pat<(_.VT (OpNode _.RC:$src1,
9978 (bitconvert (_.LdFrag addr:$src3)),
9979 _.RC:$src2, (i8 imm:$src4))),
9980 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9981 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9982
9983 // Additional patterns for matching zero masking with loads in other
9984 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009985 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9986 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9987 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9988 _.ImmAllZerosV)),
9989 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9990 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9991 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9992 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9993 _.RC:$src2, (i8 imm:$src4)),
9994 _.ImmAllZerosV)),
9995 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9996 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009997
9998 // Additional patterns for matching masked loads with different
9999 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010000 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10001 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10002 _.RC:$src2, (i8 imm:$src4)),
10003 _.RC:$src1)),
10004 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10005 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010006 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10007 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10008 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10009 _.RC:$src1)),
10010 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10011 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10012 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10013 (OpNode _.RC:$src2, _.RC:$src1,
10014 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10015 _.RC:$src1)),
10016 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10017 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10018 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10019 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10020 _.RC:$src1, (i8 imm:$src4)),
10021 _.RC:$src1)),
10022 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10023 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10024 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10025 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10026 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10027 _.RC:$src1)),
10028 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10029 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010030
10031 // Additional patterns for matching broadcasts in other positions.
10032 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10033 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10034 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10035 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10036 def : Pat<(_.VT (OpNode _.RC:$src1,
10037 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10038 _.RC:$src2, (i8 imm:$src4))),
10039 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10040 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10041
10042 // Additional patterns for matching zero masking with broadcasts in other
10043 // positions.
10044 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10045 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10046 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10047 _.ImmAllZerosV)),
10048 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10049 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10050 (VPTERNLOG321_imm8 imm:$src4))>;
10051 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10052 (OpNode _.RC:$src1,
10053 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10054 _.RC:$src2, (i8 imm:$src4)),
10055 _.ImmAllZerosV)),
10056 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10057 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10058 (VPTERNLOG132_imm8 imm:$src4))>;
10059
10060 // Additional patterns for matching masked broadcasts with different
10061 // operand orders.
10062 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10063 (OpNode _.RC:$src1,
10064 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10065 _.RC:$src2, (i8 imm:$src4)),
10066 _.RC:$src1)),
10067 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10068 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010069 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10070 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10071 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10072 _.RC:$src1)),
10073 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10074 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10075 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10076 (OpNode _.RC:$src2, _.RC:$src1,
10077 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10078 (i8 imm:$src4)), _.RC:$src1)),
10079 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10080 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10081 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10082 (OpNode _.RC:$src2,
10083 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10084 _.RC:$src1, (i8 imm:$src4)),
10085 _.RC:$src1)),
10086 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10087 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10088 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10089 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10090 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10091 _.RC:$src1)),
10092 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10093 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010094}
10095
10096multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
10097 let Predicates = [HasAVX512] in
10098 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
10099 let Predicates = [HasAVX512, HasVLX] in {
10100 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
10101 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
10102 }
10103}
10104
10105defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
10106defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
10107
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010108//===----------------------------------------------------------------------===//
10109// AVX-512 - FixupImm
10110//===----------------------------------------------------------------------===//
10111
10112multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010113 X86VectorVTInfo _>{
10114 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010115 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10116 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10117 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10118 (OpNode (_.VT _.RC:$src1),
10119 (_.VT _.RC:$src2),
10120 (_.IntVT _.RC:$src3),
10121 (i32 imm:$src4),
10122 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010123 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10124 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10125 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10126 (OpNode (_.VT _.RC:$src1),
10127 (_.VT _.RC:$src2),
10128 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10129 (i32 imm:$src4),
10130 (i32 FROUND_CURRENT))>;
10131 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10132 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10133 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10134 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10135 (OpNode (_.VT _.RC:$src1),
10136 (_.VT _.RC:$src2),
10137 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10138 (i32 imm:$src4),
10139 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010140 } // Constraints = "$src1 = $dst"
10141}
10142
10143multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010144 SDNode OpNode, X86VectorVTInfo _>{
10145let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010146 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10147 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010148 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010149 "$src2, $src3, {sae}, $src4",
10150 (OpNode (_.VT _.RC:$src1),
10151 (_.VT _.RC:$src2),
10152 (_.IntVT _.RC:$src3),
10153 (i32 imm:$src4),
10154 (i32 FROUND_NO_EXC))>, EVEX_B;
10155 }
10156}
10157
10158multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10159 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010160 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10161 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010162 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10163 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10164 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10165 (OpNode (_.VT _.RC:$src1),
10166 (_.VT _.RC:$src2),
10167 (_src3VT.VT _src3VT.RC:$src3),
10168 (i32 imm:$src4),
10169 (i32 FROUND_CURRENT))>;
10170
10171 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10172 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10173 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10174 "$src2, $src3, {sae}, $src4",
10175 (OpNode (_.VT _.RC:$src1),
10176 (_.VT _.RC:$src2),
10177 (_src3VT.VT _src3VT.RC:$src3),
10178 (i32 imm:$src4),
10179 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010180 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10181 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10182 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10183 (OpNode (_.VT _.RC:$src1),
10184 (_.VT _.RC:$src2),
10185 (_src3VT.VT (scalar_to_vector
10186 (_src3VT.ScalarLdFrag addr:$src3))),
10187 (i32 imm:$src4),
10188 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010189 }
10190}
10191
10192multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10193 let Predicates = [HasAVX512] in
10194 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10195 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10196 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10197 let Predicates = [HasAVX512, HasVLX] in {
10198 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10199 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10200 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10201 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10202 }
10203}
10204
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010205defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10206 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010207 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010208defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10209 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010210 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010211defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010212 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010213defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010214 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010215
10216
10217
10218// Patterns used to select SSE scalar fp arithmetic instructions from
10219// either:
10220//
10221// (1) a scalar fp operation followed by a blend
10222//
10223// The effect is that the backend no longer emits unnecessary vector
10224// insert instructions immediately after SSE scalar fp instructions
10225// like addss or mulss.
10226//
10227// For example, given the following code:
10228// __m128 foo(__m128 A, __m128 B) {
10229// A[0] += B[0];
10230// return A;
10231// }
10232//
10233// Previously we generated:
10234// addss %xmm0, %xmm1
10235// movss %xmm1, %xmm0
10236//
10237// We now generate:
10238// addss %xmm1, %xmm0
10239//
10240// (2) a vector packed single/double fp operation followed by a vector insert
10241//
10242// The effect is that the backend converts the packed fp instruction
10243// followed by a vector insert into a single SSE scalar fp instruction.
10244//
10245// For example, given the following code:
10246// __m128 foo(__m128 A, __m128 B) {
10247// __m128 C = A + B;
10248// return (__m128) {c[0], a[1], a[2], a[3]};
10249// }
10250//
10251// Previously we generated:
10252// addps %xmm0, %xmm1
10253// movss %xmm1, %xmm0
10254//
10255// We now generate:
10256// addss %xmm1, %xmm0
10257
10258// TODO: Some canonicalization in lowering would simplify the number of
10259// patterns we have to try to match.
10260multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10261 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010262 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010263 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10264 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10265 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010266 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010267 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010268
Craig Topper5625d242016-07-29 06:06:00 +000010269 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010270 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10271 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10272 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010273 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010274 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010275
10276 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010277 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10278 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010279 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10280
10281 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010282 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10283 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010284 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010285
10286 // extracted masked scalar math op with insert via movss
10287 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10288 (scalar_to_vector
10289 (X86selects VK1WM:$mask,
10290 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10291 FR32X:$src2),
10292 FR32X:$src0))),
10293 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10294 VK1WM:$mask, v4f32:$src1,
10295 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010296 }
10297}
10298
10299defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10300defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10301defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10302defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10303
10304multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10305 let Predicates = [HasAVX512] in {
10306 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010307 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10308 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10309 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010310 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010311 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010312
10313 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010314 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10315 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10316 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010317 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010318 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010319
10320 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010321 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10322 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010323 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10324
10325 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010326 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10327 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010328 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010329
10330 // extracted masked scalar math op with insert via movss
10331 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10332 (scalar_to_vector
10333 (X86selects VK1WM:$mask,
10334 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10335 FR64X:$src2),
10336 FR64X:$src0))),
10337 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10338 VK1WM:$mask, v2f64:$src1,
10339 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010340 }
10341}
10342
10343defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10344defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10345defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10346defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;