blob: 2b5bbc1c09478d4ccede4b303e8b8bd278654473 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000265 MaskingConstraint, NoItinerary, IsCommutable,
266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Ayman Musa6e670cf2017-02-23 07:24:21 +0000268// Similar to AVX512_maskable_common, but with scalar types.
269multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
270 dag Outs,
271 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
272 string OpcodeStr,
273 string AttSrcAsm, string IntelSrcAsm,
274 SDNode Select = vselect,
275 string MaskingConstraint = "",
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0,
278 bit IsKCommutable = 0> :
279 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
280 AttSrcAsm, IntelSrcAsm,
281 [], [], [],
282 MaskingConstraint, NoItinerary, IsCommutable,
283 IsKCommutable>;
284
Adam Nemet2e91ee52014-08-14 17:13:19 +0000285// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000286// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000287// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000288multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
289 dag Outs, dag Ins, string OpcodeStr,
290 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000291 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000292 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000293 bit IsCommutable = 0, bit IsKCommutable = 0,
294 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000295 AVX512_maskable_common<O, F, _, Outs, Ins,
296 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
297 !con((ins _.KRCWM:$mask), Ins),
298 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000299 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000300 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000301
302// This multiclass generates the unconditional/non-masking, the masking and
303// the zero-masking variant of the scalar instruction.
304multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
305 dag Outs, dag Ins, string OpcodeStr,
306 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000307 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000308 InstrItinClass itin = NoItinerary,
309 bit IsCommutable = 0> :
310 AVX512_maskable_common<O, F, _, Outs, Ins,
311 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
312 !con((ins _.KRCWM:$mask), Ins),
313 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000314 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
315 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000316
Adam Nemet34801422014-10-08 23:25:39 +0000317// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000318// ($src1) is already tied to $dst so we just use that for the preserved
319// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
320// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000321multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
322 dag Outs, dag NonTiedIns, string OpcodeStr,
323 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000324 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000325 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000326 AVX512_maskable_common<O, F, _, Outs,
327 !con((ins _.RC:$src1), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
329 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
330 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000331 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
332 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Igor Breger15820b02015-07-01 13:24:28 +0000334multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
335 dag Outs, dag NonTiedIns, string OpcodeStr,
336 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000337 dag RHS, bit IsCommutable = 0,
338 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000339 AVX512_maskable_common<O, F, _, Outs,
340 !con((ins _.RC:$src1), NonTiedIns),
341 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
342 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
343 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000344 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000345 X86selects, "", NoItinerary, IsCommutable,
346 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000432// no instruction is needed for the conversion.
433def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
434def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
435def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
436def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
437def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
438def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
439def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
440def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
441def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
442def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
443def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
444def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
445def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
446def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
447def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
448def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
449def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
450def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
451def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
452def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
453def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
454def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
455def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
456def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
457def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
458def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
459def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
460def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
461def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
462def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
463def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000464
Craig Topper9d9251b2016-05-08 20:10:20 +0000465// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
466// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
467// swizzled by ExecutionDepsFix to pxor.
468// We set canFoldAsLoad because this can be converted to a constant-pool
469// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000471 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000472def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000473 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000474def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
475 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000476}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000477
Craig Topper6393afc2017-01-09 02:44:34 +0000478// Alias instructions that allow VPTERNLOG to be used with a mask to create
479// a mix of all ones and all zeros elements. This is done this way to force
480// the same register to be used as input for all three sources.
481let isPseudo = 1, Predicates = [HasAVX512] in {
482def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
483 (ins VK16WM:$mask), "",
484 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
485 (v16i32 immAllOnesV),
486 (v16i32 immAllZerosV)))]>;
487def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
488 (ins VK8WM:$mask), "",
489 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
490 (bc_v8i64 (v16i32 immAllOnesV)),
491 (bc_v8i64 (v16i32 immAllZerosV))))]>;
492}
493
Craig Toppere5ce84a2016-05-08 21:33:53 +0000494let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000495 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000496def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
497 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
498def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
499 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
500}
501
Craig Topperadd9cc62016-12-18 06:23:14 +0000502// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
503// This is expanded by ExpandPostRAPseudos.
504let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000505 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000506 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
507 [(set FR32X:$dst, fp32imm0)]>;
508 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
509 [(set FR64X:$dst, fpimm0)]>;
510}
511
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000512//===----------------------------------------------------------------------===//
513// AVX-512 - VECTOR INSERT
514//
Igor Breger0ede3cb2015-09-20 06:52:42 +0000515multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, X86VectorVTInfo To,
516 PatFrag vinsert_insert> {
Craig Toppere1cac152016-06-07 07:27:54 +0000517 let ExeDomain = To.ExeDomain in {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000518 defm rr : AVX512_maskable<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000519 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000520 "vinsert" # From.EltTypeName # "x" # From.NumElts,
521 "$src3, $src2, $src1", "$src1, $src2, $src3",
522 (vinsert_insert:$src3 (To.VT To.RC:$src1),
523 (From.VT From.RC:$src2),
524 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 defm rm : AVX512_maskable<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000527 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000528 "vinsert" # From.EltTypeName # "x" # From.NumElts,
529 "$src3, $src2, $src1", "$src1, $src2, $src3",
530 (vinsert_insert:$src3 (To.VT To.RC:$src1),
531 (From.VT (bitconvert (From.LdFrag addr:$src2))),
532 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
533 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000534 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000535}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000536
Igor Breger0ede3cb2015-09-20 06:52:42 +0000537multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
538 X86VectorVTInfo To, PatFrag vinsert_insert,
539 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
540 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000541 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000542 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
543 (To.VT (!cast<Instruction>(InstrStr#"rr")
544 To.RC:$src1, From.RC:$src2,
545 (INSERT_get_vinsert_imm To.RC:$ins)))>;
546
547 def : Pat<(vinsert_insert:$ins
548 (To.VT To.RC:$src1),
549 (From.VT (bitconvert (From.LdFrag addr:$src2))),
550 (iPTR imm)),
551 (To.VT (!cast<Instruction>(InstrStr#"rm")
552 To.RC:$src1, addr:$src2,
553 (INSERT_get_vinsert_imm To.RC:$ins)))>;
554 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000555}
556
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000557multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
558 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559
560 let Predicates = [HasVLX] in
561 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
562 X86VectorVTInfo< 4, EltVT32, VR128X>,
563 X86VectorVTInfo< 8, EltVT32, VR256X>,
564 vinsert128_insert>, EVEX_V256;
565
566 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000567 X86VectorVTInfo< 4, EltVT32, VR128X>,
568 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 vinsert128_insert>, EVEX_V512;
570
571 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000572 X86VectorVTInfo< 4, EltVT64, VR256X>,
573 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574 vinsert256_insert>, VEX_W, EVEX_V512;
575
576 let Predicates = [HasVLX, HasDQI] in
577 defm NAME # "64x2Z256" : vinsert_for_size<Opcode128,
578 X86VectorVTInfo< 2, EltVT64, VR128X>,
579 X86VectorVTInfo< 4, EltVT64, VR256X>,
580 vinsert128_insert>, VEX_W, EVEX_V256;
581
582 let Predicates = [HasDQI] in {
583 defm NAME # "64x2Z" : vinsert_for_size<Opcode128,
584 X86VectorVTInfo< 2, EltVT64, VR128X>,
585 X86VectorVTInfo< 8, EltVT64, VR512>,
586 vinsert128_insert>, VEX_W, EVEX_V512;
587
588 defm NAME # "32x8Z" : vinsert_for_size<Opcode256,
589 X86VectorVTInfo< 8, EltVT32, VR256X>,
590 X86VectorVTInfo<16, EltVT32, VR512>,
591 vinsert256_insert>, EVEX_V512;
592 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000593}
594
Adam Nemet4e2ef472014-10-02 23:18:28 +0000595defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
596defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000597
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598// Codegen pattern with the alternative types,
599// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
600defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
601 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
602defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
603 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX, NoDQI]>;
604
605defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512, NoDQI]>;
609
610defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
611 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
612defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
613 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512, NoDQI]>;
614
615// Codegen pattern with the alternative types insert VEC128 into VEC256
616defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
617 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
618defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
619 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
620// Codegen pattern with the alternative types insert VEC128 into VEC512
621defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
622 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
623defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
624 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
625// Codegen pattern with the alternative types insert VEC256 into VEC512
626defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
627 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
628defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
629 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
630
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000632let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000633def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000634 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000635 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000636 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000637 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000638def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000639 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000640 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000641 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000642 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
643 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000644}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000645
646//===----------------------------------------------------------------------===//
647// AVX-512 VECTOR EXTRACT
648//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000649
Igor Breger7f69a992015-09-10 12:54:54 +0000650multiclass vextract_for_size<int Opcode,
Craig Topperd4e58072016-10-31 05:55:57 +0000651 X86VectorVTInfo From, X86VectorVTInfo To,
652 PatFrag vextract_extract,
653 SDNodeXForm EXTRACT_get_vextract_imm> {
Igor Breger7f69a992015-09-10 12:54:54 +0000654
655 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
656 // use AVX512_maskable_in_asm (AVX512_maskable can't be used due to
657 // vextract_extract), we interesting only in patterns without mask,
658 // intrinsics pattern match generated bellow.
659 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000660 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000661 "vextract" # To.EltTypeName # "x" # To.NumElts,
662 "$idx, $src1", "$src1, $idx",
663 [(set To.RC:$dst, (vextract_extract:$idx (From.VT From.RC:$src1),
664 (iPTR imm)))]>,
665 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000666 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000667 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000668 "vextract" # To.EltTypeName # "x" # To.NumElts #
669 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
670 [(store (To.VT (vextract_extract:$idx
671 (From.VT From.RC:$src1), (iPTR imm))),
672 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000673
Craig Toppere1cac152016-06-07 07:27:54 +0000674 let mayStore = 1, hasSideEffects = 0 in
675 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
676 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000677 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000678 "vextract" # To.EltTypeName # "x" # To.NumElts #
679 "\t{$idx, $src1, $dst {${mask}}|"
680 "$dst {${mask}}, $src1, $idx}",
681 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000682 }
Renato Golindb7ea862015-09-09 19:44:40 +0000683
Craig Topperd4e58072016-10-31 05:55:57 +0000684 def : Pat<(To.VT (vselect To.KRCWM:$mask,
685 (vextract_extract:$ext (From.VT From.RC:$src1),
686 (iPTR imm)),
687 To.RC:$src0)),
688 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
689 From.ZSuffix # "rrk")
690 To.RC:$src0, To.KRCWM:$mask, From.RC:$src1,
691 (EXTRACT_get_vextract_imm To.RC:$ext))>;
692
693 def : Pat<(To.VT (vselect To.KRCWM:$mask,
694 (vextract_extract:$ext (From.VT From.RC:$src1),
695 (iPTR imm)),
696 To.ImmAllZerosV)),
697 (!cast<Instruction>(NAME # To.EltSize # "x" # To.NumElts #
698 From.ZSuffix # "rrkz")
699 To.KRCWM:$mask, From.RC:$src1,
700 (EXTRACT_get_vextract_imm To.RC:$ext))>;
Igor Bregerac29a822015-09-09 14:35:09 +0000701}
702
Igor Bregerdefab3c2015-10-08 12:55:01 +0000703// Codegen pattern for the alternative types
704multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
705 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000706 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000707 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000708 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
709 (To.VT (!cast<Instruction>(InstrStr#"rr")
710 From.RC:$src1,
711 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000712 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
713 (iPTR imm))), addr:$dst),
714 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
715 (EXTRACT_get_vextract_imm To.RC:$ext))>;
716 }
Igor Breger7f69a992015-09-10 12:54:54 +0000717}
718
719multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000720 ValueType EltVT64, int Opcode256> {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000721 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
Adam Nemet55536c62014-09-25 23:48:45 +0000722 X86VectorVTInfo<16, EltVT32, VR512>,
723 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000724 vextract128_extract,
725 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000726 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000727 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
Adam Nemet55536c62014-09-25 23:48:45 +0000728 X86VectorVTInfo< 8, EltVT64, VR512>,
729 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000730 vextract256_extract,
731 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000732 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
733 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000734 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000735 X86VectorVTInfo< 8, EltVT32, VR256X>,
736 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000737 vextract128_extract,
738 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000739 EVEX_V256, EVEX_CD8<32, CD8VT4>;
740 let Predicates = [HasVLX, HasDQI] in
741 defm NAME # "64x2Z256" : vextract_for_size<Opcode128,
742 X86VectorVTInfo< 4, EltVT64, VR256X>,
743 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000744 vextract128_extract,
745 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000746 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
747 let Predicates = [HasDQI] in {
748 defm NAME # "64x2Z" : vextract_for_size<Opcode128,
749 X86VectorVTInfo< 8, EltVT64, VR512>,
750 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000751 vextract128_extract,
752 EXTRACT_get_vextract128_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000753 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
754 defm NAME # "32x8Z" : vextract_for_size<Opcode256,
755 X86VectorVTInfo<16, EltVT32, VR512>,
756 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topperd4e58072016-10-31 05:55:57 +0000757 vextract256_extract,
758 EXTRACT_get_vextract256_imm>,
Igor Breger7f69a992015-09-10 12:54:54 +0000759 EVEX_V512, EVEX_CD8<32, CD8VT8>;
760 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000761}
762
Adam Nemet55536c62014-09-25 23:48:45 +0000763defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
764defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
Igor Bregerdefab3c2015-10-08 12:55:01 +0000766// extract_subvector codegen patterns with the alternative types.
767// Only add this if 64x2 and its friends are not supported natively via AVX512DQ.
768defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
769 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
770defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
771 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512, NoDQI]>;
772
773defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Igor Breger684af812015-10-26 12:26:34 +0000774 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000775defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
776 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512, NoDQI]>;
777
778defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
779 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
780defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
781 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX, NoDQI]>;
782
Craig Topper08a68572016-05-21 22:50:04 +0000783// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000784defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
785 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
786defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
787 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
788
789// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000790defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
791 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
792defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
793 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
794// Codegen pattern with the alternative types extract VEC256 from VEC512
795defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
796 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
797defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
798 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
799
Craig Topper5f3fef82016-05-22 07:40:58 +0000800// A 128-bit subvector extract from the first 256-bit vector position
801// is a subregister copy that needs no instruction.
802def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
803 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
804def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
805 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
806def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
807 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
808def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
809 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
810def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
811 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
812def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
813 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
814
815// A 256-bit subvector extract from the first 256-bit vector position
816// is a subregister copy that needs no instruction.
817def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
818 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
819def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
820 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
821def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
822 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
823def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
824 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
825def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
826 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
827def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
828 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
829
830let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000831// A 128-bit subvector insert to the first 512-bit vector position
832// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000833def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
834 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
835def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
836 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
837def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
838 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
839def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
840 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
841def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
842 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
843def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
844 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000845
Craig Topper5f3fef82016-05-22 07:40:58 +0000846// A 256-bit subvector insert to the first 512-bit vector position
847// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000848def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000850def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000852def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000853 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000854def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000855 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000856def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000857 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000858def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000859 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000860}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000861
862// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000863def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000864 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000865 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000866 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
867 EVEX;
868
Craig Topper03b849e2016-05-21 22:50:11 +0000869def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000870 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000871 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000873 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000874
875//===---------------------------------------------------------------------===//
876// AVX-512 BROADCAST
877//---
Igor Breger131008f2016-05-01 08:40:00 +0000878// broadcast with a scalar argument.
879multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
880 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +0000881 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
882 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
883 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
884 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
885 (X86VBroadcast SrcInfo.FRC:$src),
886 DestInfo.RC:$src0)),
887 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
888 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
889 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
890 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
891 (X86VBroadcast SrcInfo.FRC:$src),
892 DestInfo.ImmAllZerosV)),
893 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
894 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +0000895}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000896
Igor Breger21296d22015-10-20 11:56:42 +0000897multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
898 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +0000899 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +0000900 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
901 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
902 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
903 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000904 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +0000905 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +0000906 (DestInfo.VT (X86VBroadcast
907 (SrcInfo.ScalarLdFrag addr:$src)))>,
908 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +0000909 }
Craig Toppere1cac152016-06-07 07:27:54 +0000910
Craig Topper80934372016-07-16 03:42:59 +0000911 def : Pat<(DestInfo.VT (X86VBroadcast
912 (SrcInfo.VT (scalar_to_vector
913 (SrcInfo.ScalarLdFrag addr:$src))))),
914 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000915 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
916 (X86VBroadcast
917 (SrcInfo.VT (scalar_to_vector
918 (SrcInfo.ScalarLdFrag addr:$src)))),
919 DestInfo.RC:$src0)),
920 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
921 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +0000922 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
923 (X86VBroadcast
924 (SrcInfo.VT (scalar_to_vector
925 (SrcInfo.ScalarLdFrag addr:$src)))),
926 DestInfo.ImmAllZerosV)),
927 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
928 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000929}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000930
Craig Topper80934372016-07-16 03:42:59 +0000931multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +0000932 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +0000933 let Predicates = [HasAVX512] in
934 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
935 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
936 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000937
938 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +0000939 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +0000940 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +0000941 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000942 }
943}
944
Craig Topper80934372016-07-16 03:42:59 +0000945multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
946 AVX512VLVectorVTInfo _> {
947 let Predicates = [HasAVX512] in
948 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
949 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
950 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000951
Craig Topper80934372016-07-16 03:42:59 +0000952 let Predicates = [HasVLX] in {
953 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
954 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
955 EVEX_V256;
956 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
957 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
958 EVEX_V128;
959 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960}
Craig Topper80934372016-07-16 03:42:59 +0000961defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
962 avx512vl_f32_info>;
963defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
964 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000965
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000966def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000967 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000968def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000969 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000970
Robert Khasanovcbc57032014-12-09 16:38:41 +0000971multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000972 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000973 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +0000974 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +0000975 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +0000976 (ins SrcRC:$src),
977 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +0000978 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000979}
980
Robert Khasanovcbc57032014-12-09 16:38:41 +0000981multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +0000982 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +0000983 RegisterClass SrcRC, Predicate prd> {
984 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +0000985 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000986 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000987 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
988 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +0000989 }
990}
991
Igor Breger0aeda372016-02-07 08:30:50 +0000992let isCodeGenOnly = 1 in {
Craig Topper49ba3f52017-02-26 06:45:48 +0000993defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
994 X86VBroadcast, GR8, HasBWI>;
995defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
996 X86VBroadcast, GR16, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +0000997}
998let isAsmParserOnly = 1 in {
999 defm VPBROADCASTBr_Alt : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info,
Craig Topper49ba3f52017-02-26 06:45:48 +00001000 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +00001001 defm VPBROADCASTWr_Alt : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info,
Craig Topper49ba3f52017-02-26 06:45:48 +00001002 null_frag, GR32, HasBWI>;
Igor Breger0aeda372016-02-07 08:30:50 +00001003}
Craig Topper49ba3f52017-02-26 06:45:48 +00001004defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1005 X86VBroadcast, GR32, HasAVX512>;
1006defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1007 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001008
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001010 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001011def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001012 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001013
Igor Breger21296d22015-10-20 11:56:42 +00001014// Provide aliases for broadcast from the same register class that
1015// automatically does the extract.
1016multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1017 X86VectorVTInfo SrcInfo> {
1018 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1019 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1020 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1021}
1022
1023multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1024 AVX512VLVectorVTInfo _, Predicate prd> {
1025 let Predicates = [prd] in {
1026 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1027 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1028 EVEX_V512;
1029 // Defined separately to avoid redefinition.
1030 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1031 }
1032 let Predicates = [prd, HasVLX] in {
1033 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1034 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1035 EVEX_V256;
1036 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1037 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001038 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001039}
1040
Igor Breger21296d22015-10-20 11:56:42 +00001041defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1042 avx512vl_i8_info, HasBWI>;
1043defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1044 avx512vl_i16_info, HasBWI>;
1045defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1046 avx512vl_i32_info, HasAVX512>;
1047defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1048 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001049
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001050multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1051 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001052 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001053 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1054 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001055 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001056 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001057}
1058
Simon Pilgrim79195582017-02-21 16:41:44 +00001059let Predicates = [HasAVX512] in {
1060 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1061 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1062 (VPBROADCASTQZm addr:$src)>;
1063}
1064
Craig Topperbe351ee2016-10-01 06:01:23 +00001065let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001066 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1067 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1068 (VPBROADCASTQZ128m addr:$src)>;
1069 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1070 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001071 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1072 // This means we'll encounter truncated i32 loads; match that here.
1073 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1074 (VPBROADCASTWZ128m addr:$src)>;
1075 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1076 (VPBROADCASTWZ256m addr:$src)>;
1077 def : Pat<(v8i16 (X86VBroadcast
1078 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1079 (VPBROADCASTWZ128m addr:$src)>;
1080 def : Pat<(v16i16 (X86VBroadcast
1081 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1082 (VPBROADCASTWZ256m addr:$src)>;
1083}
1084
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001085//===----------------------------------------------------------------------===//
1086// AVX-512 BROADCAST SUBVECTORS
1087//
1088
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001089defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1090 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001091 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001092defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1093 v16f32_info, v4f32x_info>,
1094 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1095defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1096 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001097 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001098defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1099 v8f64_info, v4f64x_info>, VEX_W,
1100 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1101
Craig Topper715ad7f2016-10-16 23:29:51 +00001102let Predicates = [HasAVX512] in {
1103def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1104 (VBROADCASTI64X4rm addr:$src)>;
1105def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1106 (VBROADCASTI64X4rm addr:$src)>;
1107
1108// Provide fallback in case the load node that is used in the patterns above
1109// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001110def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1111 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001112 (v4f64 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001113def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1114 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001115 (v4i64 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001116def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1117 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1118 (v16i16 VR256X:$src), 1)>;
1119def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1120 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1121 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001122
1123def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1124 (VBROADCASTI32X4rm addr:$src)>;
1125def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1126 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001127}
1128
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001129let Predicates = [HasVLX] in {
1130defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1131 v8i32x_info, v4i32x_info>,
1132 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1133defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1134 v8f32x_info, v4f32x_info>,
1135 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001136
1137def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1138 (VBROADCASTI32X4Z256rm addr:$src)>;
1139def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1140 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001141
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001142// Provide fallback in case the load node that is used in the patterns above
1143// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001144def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001145 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001146 (v4f32 VR128X:$src), 1)>;
1147def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001148 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001149 (v4i32 VR128X:$src), 1)>;
1150def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001151 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001152 (v8i16 VR128X:$src), 1)>;
1153def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001154 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001155 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001156}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001157
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001158let Predicates = [HasVLX, HasDQI] in {
1159defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1160 v4i64x_info, v2i64x_info>, VEX_W,
1161 EVEX_V256, EVEX_CD8<64, CD8VT2>;
1162defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1163 v4f64x_info, v2f64x_info>, VEX_W,
1164 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperf18b9202016-10-16 04:54:26 +00001165
1166// Provide fallback in case the load node that is used in the patterns above
1167// is used by additional users, which prevents the pattern selection.
1168def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1169 (VINSERTF64x2Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1170 (v2f64 VR128X:$src), 1)>;
1171def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1172 (VINSERTI64x2Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1173 (v2i64 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001174}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001175
1176let Predicates = [HasVLX, NoDQI] in {
1177def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1178 (VBROADCASTF32X4Z256rm addr:$src)>;
1179def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1180 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001181
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001182// Provide fallback in case the load node that is used in the patterns above
1183// is used by additional users, which prevents the pattern selection.
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001184def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001185 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001186 (v2f64 VR128X:$src), 1)>;
1187def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001188 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1189 (v2i64 VR128X:$src), 1)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001190}
1191
Craig Topper715ad7f2016-10-16 23:29:51 +00001192let Predicates = [HasAVX512, NoDQI] in {
Craig Toppera4dc3402016-10-19 04:44:17 +00001193def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1194 (VBROADCASTF32X4rm addr:$src)>;
1195def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1196 (VBROADCASTI32X4rm addr:$src)>;
1197
Craig Topper715ad7f2016-10-16 23:29:51 +00001198def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1199 (VBROADCASTF64X4rm addr:$src)>;
1200def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1201 (VBROADCASTI64X4rm addr:$src)>;
1202
1203// Provide fallback in case the load node that is used in the patterns above
1204// is used by additional users, which prevents the pattern selection.
1205def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1206 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1207 (v8f32 VR256X:$src), 1)>;
1208def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1209 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1210 (v8i32 VR256X:$src), 1)>;
1211}
1212
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001213let Predicates = [HasDQI] in {
1214defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti64x2",
1215 v8i64_info, v2i64x_info>, VEX_W,
1216 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1217defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti32x8",
1218 v16i32_info, v8i32x_info>,
1219 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1220defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf64x2",
1221 v8f64_info, v2f64x_info>, VEX_W,
1222 EVEX_V512, EVEX_CD8<64, CD8VT2>;
1223defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf32x8",
1224 v16f32_info, v8f32x_info>,
1225 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001226
1227// Provide fallback in case the load node that is used in the patterns above
1228// is used by additional users, which prevents the pattern selection.
1229def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1230 (VINSERTF32x8Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1231 (v8f32 VR256X:$src), 1)>;
1232def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1233 (VINSERTI32x8Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1234 (v8i32 VR256X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001235}
Adam Nemet73f72e12014-06-27 00:43:38 +00001236
Igor Bregerfa798a92015-11-02 07:39:36 +00001237multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001238 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001239 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001240 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001241 EVEX_V512;
1242 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001243 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001244 EVEX_V256;
1245}
1246
1247multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001248 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1249 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001250
1251 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001252 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1253 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001254}
1255
Craig Topper51e052f2016-10-15 16:26:02 +00001256defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1257 avx512vl_i32_info, avx512vl_i64_info>;
1258defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1259 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001260
Craig Topper52317e82017-01-15 05:47:45 +00001261let Predicates = [HasVLX] in {
1262def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1263 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1264def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1265 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1266}
1267
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001268def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001269 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001270def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1271 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1272
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001273def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001274 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001275def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1276 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001277
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001278//===----------------------------------------------------------------------===//
1279// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1280//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001281multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1282 X86VectorVTInfo _, RegisterClass KRC> {
1283 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001284 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001285 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001286}
1287
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001288multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001289 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1290 let Predicates = [HasCDI] in
1291 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1292 let Predicates = [HasCDI, HasVLX] in {
1293 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1294 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1295 }
1296}
1297
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001298defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001299 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001300defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001301 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001302
1303//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001304// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001305multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001306let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001307 // The index operand in the pattern should really be an integer type. However,
1308 // if we do that and it happens to come from a bitcast, then it becomes
1309 // difficult to find the bitcast needed to convert the index to the
1310 // destination type for the passthru since it will be folded with the bitcast
1311 // of the index operand.
1312 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001313 (ins _.RC:$src2, _.RC:$src3),
1314 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001315 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001316 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001317
Craig Topper4fa3b502016-09-06 06:56:59 +00001318 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001319 (ins _.RC:$src2, _.MemOp:$src3),
1320 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001321 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001322 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001323 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324 }
1325}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001326multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001327 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001328 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001329 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001330 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1331 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1332 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001333 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001334 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1335 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001336}
1337
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001338multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001339 AVX512VLVectorVTInfo VTInfo> {
1340 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1341 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001342 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001343 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1344 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1345 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1346 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001347 }
1348}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001349
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001350multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001351 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001352 Predicate Prd> {
1353 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001354 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001355 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001356 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1357 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001358 }
1359}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001360
Craig Topperaad5f112015-11-30 00:13:24 +00001361defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001362 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001363defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001364 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001365defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001366 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001367 VEX_W, EVEX_CD8<16, CD8VF>;
1368defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001369 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001370 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001371defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001372 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001373defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001374 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001375
Craig Topperaad5f112015-11-30 00:13:24 +00001376// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001377multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001378 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001379let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001380 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1381 (ins IdxVT.RC:$src2, _.RC:$src3),
1382 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001383 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1384 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001385
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001386 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1387 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1388 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001389 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001390 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001391 EVEX_4V, AVX5128IBase;
1392 }
1393}
1394multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001395 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001396 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001397 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1398 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1399 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1400 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001401 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001402 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1403 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001404}
1405
1406multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001407 AVX512VLVectorVTInfo VTInfo,
1408 AVX512VLVectorVTInfo ShuffleMask> {
1409 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001410 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001411 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001412 ShuffleMask.info512>, EVEX_V512;
1413 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001414 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001415 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001416 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001417 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001418 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001419 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001420 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1421 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001422 }
1423}
1424
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001425multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001426 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001427 AVX512VLVectorVTInfo Idx,
1428 Predicate Prd> {
1429 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001430 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1431 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001432 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001433 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1434 Idx.info128>, EVEX_V128;
1435 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1436 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001437 }
1438}
1439
Craig Toppera47576f2015-11-26 20:21:29 +00001440defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001441 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001442defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001443 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001444defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1445 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1446 VEX_W, EVEX_CD8<16, CD8VF>;
1447defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1448 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1449 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001450defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001451 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001452defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001453 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001454
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001455//===----------------------------------------------------------------------===//
1456// AVX-512 - BLEND using mask
1457//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001458multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001459 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001460 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1461 (ins _.RC:$src1, _.RC:$src2),
1462 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001463 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001464 []>, EVEX_4V;
1465 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1466 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001467 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001468 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001469 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001470 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1471 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1472 !strconcat(OpcodeStr,
1473 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1474 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001475 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001476 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1477 (ins _.RC:$src1, _.MemOp:$src2),
1478 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001479 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001480 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1481 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1482 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001483 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001484 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001485 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001486 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1487 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1488 !strconcat(OpcodeStr,
1489 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1490 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1491 }
Craig Toppera74e3082017-01-07 22:20:34 +00001492 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001493}
1494multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1495
Craig Topper81f20aa2017-01-07 22:20:26 +00001496 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001497 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1498 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1499 !strconcat(OpcodeStr,
1500 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1501 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001502 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001503
1504 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1505 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1506 !strconcat(OpcodeStr,
1507 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1508 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001509 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001510 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001511}
1512
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001513multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1514 AVX512VLVectorVTInfo VTInfo> {
1515 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1516 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001517
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001518 let Predicates = [HasVLX] in {
1519 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1520 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1521 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1522 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1523 }
1524}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001525
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001526multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1527 AVX512VLVectorVTInfo VTInfo> {
1528 let Predicates = [HasBWI] in
1529 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001530
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001531 let Predicates = [HasBWI, HasVLX] in {
1532 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1533 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1534 }
1535}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001537
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001538defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1539defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1540defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1541defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1542defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1543defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001544
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001545
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001546//===----------------------------------------------------------------------===//
1547// Compare Instructions
1548//===----------------------------------------------------------------------===//
1549
1550// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001551
1552multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1553
1554 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1555 (outs _.KRC:$dst),
1556 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1557 "vcmp${cc}"#_.Suffix,
1558 "$src2, $src1", "$src1, $src2",
1559 (OpNode (_.VT _.RC:$src1),
1560 (_.VT _.RC:$src2),
1561 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001562 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001563 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1564 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001565 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001566 "vcmp${cc}"#_.Suffix,
1567 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001568 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001569 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001570
1571 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1572 (outs _.KRC:$dst),
1573 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1574 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001575 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001576 (OpNodeRnd (_.VT _.RC:$src1),
1577 (_.VT _.RC:$src2),
1578 imm:$cc,
1579 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1580 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001581 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001582 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1583 (outs VK1:$dst),
1584 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1585 "vcmp"#_.Suffix,
1586 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001587 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001588 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1589 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001590 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001591 "vcmp"#_.Suffix,
1592 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1593 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1594
1595 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1596 (outs _.KRC:$dst),
1597 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1598 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001599 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001600 EVEX_4V, EVEX_B;
1601 }// let isAsmParserOnly = 1, hasSideEffects = 0
1602
1603 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001604 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001605 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1606 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1607 !strconcat("vcmp${cc}", _.Suffix,
1608 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1609 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1610 _.FRC:$src2,
1611 imm:$cc))],
1612 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001613 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1614 (outs _.KRC:$dst),
1615 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1616 !strconcat("vcmp${cc}", _.Suffix,
1617 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1618 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1619 (_.ScalarLdFrag addr:$src2),
1620 imm:$cc))],
1621 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001622 }
1623}
1624
1625let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001626 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001627 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1628 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001629 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001630 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1631 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001632}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001634multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001635 X86VectorVTInfo _, bit IsCommutable> {
1636 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001637 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001638 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1639 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1640 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001641 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1642 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001643 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1644 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1645 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1646 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001647 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001648 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001649 def rrk : AVX512BI<opc, MRMSrcReg,
1650 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1651 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1652 "$dst {${mask}}, $src1, $src2}"),
1653 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1654 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1655 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001656 def rmk : AVX512BI<opc, MRMSrcMem,
1657 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1658 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1659 "$dst {${mask}}, $src1, $src2}"),
1660 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1661 (OpNode (_.VT _.RC:$src1),
1662 (_.VT (bitconvert
1663 (_.LdFrag addr:$src2))))))],
1664 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001665}
1666
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001667multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001668 X86VectorVTInfo _, bit IsCommutable> :
1669 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001670 def rmb : AVX512BI<opc, MRMSrcMem,
1671 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1672 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1673 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1674 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1675 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1676 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1677 def rmbk : AVX512BI<opc, MRMSrcMem,
1678 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1679 _.ScalarMemOp:$src2),
1680 !strconcat(OpcodeStr,
1681 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1682 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1683 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1684 (OpNode (_.VT _.RC:$src1),
1685 (X86VBroadcast
1686 (_.ScalarLdFrag addr:$src2)))))],
1687 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001688}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001689
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001690multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001691 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1692 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001693 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001694 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1695 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001696
1697 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001698 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1699 IsCommutable>, EVEX_V256;
1700 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1701 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001702 }
1703}
1704
1705multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1706 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001707 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001708 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001709 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1710 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001711
1712 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001713 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1714 IsCommutable>, EVEX_V256;
1715 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1716 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001717 }
1718}
1719
1720defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001721 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001722 EVEX_CD8<8, CD8VF>;
1723
1724defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001725 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001726 EVEX_CD8<16, CD8VF>;
1727
Robert Khasanovf70f7982014-09-18 14:06:55 +00001728defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001729 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001730 EVEX_CD8<32, CD8VF>;
1731
Robert Khasanovf70f7982014-09-18 14:06:55 +00001732defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001733 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001734 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1735
1736defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1737 avx512vl_i8_info, HasBWI>,
1738 EVEX_CD8<8, CD8VF>;
1739
1740defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1741 avx512vl_i16_info, HasBWI>,
1742 EVEX_CD8<16, CD8VF>;
1743
Robert Khasanovf70f7982014-09-18 14:06:55 +00001744defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001745 avx512vl_i32_info, HasAVX512>,
1746 EVEX_CD8<32, CD8VF>;
1747
Robert Khasanovf70f7982014-09-18 14:06:55 +00001748defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001749 avx512vl_i64_info, HasAVX512>,
1750 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001751
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001752
Ayman Musa721d97f2017-06-27 12:08:37 +00001753multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1754 SDNode OpNode, string InstrStr,
1755 list<Predicate> Preds> {
1756let Predicates = Preds in {
1757 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1758 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1759 (i64 0)),
1760 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1761 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001762
Ayman Musa721d97f2017-06-27 12:08:37 +00001763 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001764 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001765 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1766 (i64 0)),
1767 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1768 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001769
Ayman Musa721d97f2017-06-27 12:08:37 +00001770 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001771 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001772 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1773 (i64 0)),
1774 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1775 _.RC:$src1, _.RC:$src2),
1776 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001777
Ayman Musa721d97f2017-06-27 12:08:37 +00001778 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001779 (_.KVT (and (_.KVT _.KRCWM:$mask),
1780 (_.KVT (OpNode (_.VT _.RC:$src1),
1781 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001782 (_.LdFrag addr:$src2))))))),
1783 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001784 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001785 _.RC:$src1, addr:$src2),
1786 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001787}
Ayman Musa721d97f2017-06-27 12:08:37 +00001788}
1789
1790multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1791 SDNode OpNode, string InstrStr,
1792 list<Predicate> Preds>
1793 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
1794let Predicates = Preds in {
1795 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1796 (_.KVT (OpNode (_.VT _.RC:$src1),
1797 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
1798 (i64 0)),
1799 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
1800 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001801
Ayman Musa721d97f2017-06-27 12:08:37 +00001802 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1803 (_.KVT (and (_.KVT _.KRCWM:$mask),
1804 (_.KVT (OpNode (_.VT _.RC:$src1),
1805 (X86VBroadcast
1806 (_.ScalarLdFrag addr:$src2)))))),
1807 (i64 0)),
1808 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
1809 _.RC:$src1, addr:$src2),
1810 NewInf.KRC)>;
1811}
1812}
1813
1814// VPCMPEQB - i8
1815defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
1816 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1817defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
1818 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1819
1820defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
1821 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
1822
1823// VPCMPEQW - i16
1824defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
1825 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1826defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
1827 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1828defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
1829 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1830
1831defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
1832 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1833defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
1834 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1835
1836defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
1837 "VPCMPEQWZ", [HasBWI]>;
1838
1839// VPCMPEQD - i32
1840defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
1841 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1842defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
1843 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1844defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
1845 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1846defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
1847 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1848
1849defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
1850 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1851defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
1852 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1853defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
1854 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1855
1856defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
1857 "VPCMPEQDZ", [HasAVX512]>;
1858defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
1859 "VPCMPEQDZ", [HasAVX512]>;
1860
1861// VPCMPEQQ - i64
1862defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
1863 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1864defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
1865 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1866defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
1867 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1868defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
1869 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1870defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
1871 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
1872
1873defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
1874 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1875defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
1876 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1877defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
1878 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1879defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
1880 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
1881
Simon Pilgrim64fff142017-07-16 18:37:23 +00001882defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00001883 "VPCMPEQQZ", [HasAVX512]>;
1884defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
1885 "VPCMPEQQZ", [HasAVX512]>;
1886defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
1887 "VPCMPEQQZ", [HasAVX512]>;
1888
1889// VPCMPGTB - i8
1890defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
1891 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
1892defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
1893 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
1894
1895defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
1896 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
1897
1898// VPCMPGTW - i16
1899defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
1900 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1901defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
1902 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1903defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
1904 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
1905
1906defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
1907 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
1908defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
1909 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
1910
1911defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
1912 "VPCMPGTWZ", [HasBWI]>;
1913
1914// VPCMPGTD - i32
1915defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
1916 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1917defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
1918 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1919defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
1920 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1921defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
1922 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
1923
1924defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
1925 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1926defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
1927 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1928defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
1929 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
1930
1931defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
1932 "VPCMPGTDZ", [HasAVX512]>;
1933defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
1934 "VPCMPGTDZ", [HasAVX512]>;
1935
1936// VPCMPGTQ - i64
1937defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
1938 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1939defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
1940 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1941defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
1942 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1943defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
1944 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1945defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
1946 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
1947
1948defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
1949 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
1950defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
1951 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
1952defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
1953 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
1954defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
1955 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
1956
1957defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
1958 "VPCMPGTQZ", [HasAVX512]>;
1959defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
1960 "VPCMPGTQZ", [HasAVX512]>;
1961defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
1962 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001963
Robert Khasanov29e3b962014-08-27 09:34:37 +00001964multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1965 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00001966 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001968 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001969 !strconcat("vpcmp${cc}", Suffix,
1970 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001971 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1972 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001973 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1974 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001975 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001976 !strconcat("vpcmp${cc}", Suffix,
1977 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001978 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1979 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001980 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001981 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00001982 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001983 def rrik : AVX512AIi8<opc, MRMSrcReg,
1984 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001985 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001986 !strconcat("vpcmp${cc}", Suffix,
1987 "\t{$src2, $src1, $dst {${mask}}|",
1988 "$dst {${mask}}, $src1, $src2}"),
1989 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1990 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001991 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001992 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001993 def rmik : AVX512AIi8<opc, MRMSrcMem,
1994 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001995 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001996 !strconcat("vpcmp${cc}", Suffix,
1997 "\t{$src2, $src1, $dst {${mask}}|",
1998 "$dst {${mask}}, $src1, $src2}"),
1999 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2000 (OpNode (_.VT _.RC:$src1),
2001 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002002 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002003 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2004
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002006 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002008 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002009 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2010 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002011 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002012 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002013 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002014 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002015 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2016 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002017 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002018 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2019 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002020 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002021 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002022 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2023 "$dst {${mask}}, $src1, $src2, $cc}"),
2024 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002025 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002026 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2027 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002028 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002029 !strconcat("vpcmp", Suffix,
2030 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2031 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002032 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033 }
2034}
2035
Robert Khasanov29e3b962014-08-27 09:34:37 +00002036multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002037 X86VectorVTInfo _> :
2038 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002039 def rmib : AVX512AIi8<opc, MRMSrcMem,
2040 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002041 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002042 !strconcat("vpcmp${cc}", Suffix,
2043 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2044 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2045 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2046 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002047 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002048 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2049 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2050 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002051 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002052 !strconcat("vpcmp${cc}", Suffix,
2053 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2054 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2055 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2056 (OpNode (_.VT _.RC:$src1),
2057 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002058 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002059 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060
Robert Khasanov29e3b962014-08-27 09:34:37 +00002061 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002062 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002063 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2064 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002065 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002066 !strconcat("vpcmp", Suffix,
2067 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2068 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2069 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2070 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2071 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002072 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002073 !strconcat("vpcmp", Suffix,
2074 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2075 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2076 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2077 }
2078}
2079
2080multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2081 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2082 let Predicates = [prd] in
2083 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2084
2085 let Predicates = [prd, HasVLX] in {
2086 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2087 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2088 }
2089}
2090
2091multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2092 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2093 let Predicates = [prd] in
2094 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2095 EVEX_V512;
2096
2097 let Predicates = [prd, HasVLX] in {
2098 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2099 EVEX_V256;
2100 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2101 EVEX_V128;
2102 }
2103}
2104
2105defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2106 HasBWI>, EVEX_CD8<8, CD8VF>;
2107defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2108 HasBWI>, EVEX_CD8<8, CD8VF>;
2109
2110defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2111 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2112defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2113 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2114
Robert Khasanovf70f7982014-09-18 14:06:55 +00002115defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002116 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002117defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002118 HasAVX512>, EVEX_CD8<32, CD8VF>;
2119
Robert Khasanovf70f7982014-09-18 14:06:55 +00002120defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002121 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002122defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002123 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002124
Ayman Musa721d97f2017-06-27 12:08:37 +00002125multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2126 SDNode OpNode, string InstrStr,
2127 list<Predicate> Preds> {
2128let Predicates = Preds in {
2129 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002130 (_.KVT (OpNode (_.VT _.RC:$src1),
2131 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002132 imm:$cc)),
2133 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002134 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002135 _.RC:$src2,
2136 imm:$cc),
2137 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002138
Ayman Musa721d97f2017-06-27 12:08:37 +00002139 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002140 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002141 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2142 imm:$cc)),
2143 (i64 0)),
2144 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2145 addr:$src2,
2146 imm:$cc),
2147 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002148
Ayman Musa721d97f2017-06-27 12:08:37 +00002149 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002150 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002151 (OpNode (_.VT _.RC:$src1),
2152 (_.VT _.RC:$src2),
2153 imm:$cc))),
2154 (i64 0)),
2155 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002156 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002157 _.RC:$src2,
2158 imm:$cc),
2159 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002160
Ayman Musa721d97f2017-06-27 12:08:37 +00002161 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002162 (_.KVT (and (_.KVT _.KRCWM:$mask),
2163 (_.KVT (OpNode (_.VT _.RC:$src1),
2164 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002165 (_.LdFrag addr:$src2))),
2166 imm:$cc)))),
2167 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002168 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002169 _.RC:$src1,
2170 addr:$src2,
2171 imm:$cc),
2172 NewInf.KRC)>;
2173}
2174}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002175
Ayman Musa721d97f2017-06-27 12:08:37 +00002176multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2177 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002178 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002179 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2180let Predicates = Preds in {
2181 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2182 (_.KVT (OpNode (_.VT _.RC:$src1),
2183 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2184 imm:$cc)),
2185 (i64 0)),
2186 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2187 addr:$src2,
2188 imm:$cc),
2189 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002190
Ayman Musa721d97f2017-06-27 12:08:37 +00002191 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2192 (_.KVT (and (_.KVT _.KRCWM:$mask),
2193 (_.KVT (OpNode (_.VT _.RC:$src1),
2194 (X86VBroadcast
2195 (_.ScalarLdFrag addr:$src2)),
2196 imm:$cc)))),
2197 (i64 0)),
2198 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2199 _.RC:$src1,
2200 addr:$src2,
2201 imm:$cc),
2202 NewInf.KRC)>;
2203}
2204}
2205
2206// VPCMPB - i8
2207defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2208 "VPCMPBZ128", [HasBWI, HasVLX]>;
2209defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2210 "VPCMPBZ128", [HasBWI, HasVLX]>;
2211
2212defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2213 "VPCMPBZ256", [HasBWI, HasVLX]>;
2214
2215// VPCMPW - i16
2216defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2217 "VPCMPWZ128", [HasBWI, HasVLX]>;
2218defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2219 "VPCMPWZ128", [HasBWI, HasVLX]>;
2220defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2221 "VPCMPWZ128", [HasBWI, HasVLX]>;
2222
2223defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2224 "VPCMPWZ256", [HasBWI, HasVLX]>;
2225defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2226 "VPCMPWZ256", [HasBWI, HasVLX]>;
2227
2228defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2229 "VPCMPWZ", [HasBWI]>;
2230
2231// VPCMPD - i32
2232defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2233 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2234defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2235 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2236defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2237 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2238defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2239 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2240
2241defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2242 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2243defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2244 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2245defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2246 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2247
2248defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2249 "VPCMPDZ", [HasAVX512]>;
2250defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2251 "VPCMPDZ", [HasAVX512]>;
2252
2253// VPCMPQ - i64
2254defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2255 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2256defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2257 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2258defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2259 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2260defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2261 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2262defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2263 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2264
2265defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2266 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2267defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2268 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2269defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2270 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2271defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2272 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2273
2274defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2275 "VPCMPQZ", [HasAVX512]>;
2276defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2277 "VPCMPQZ", [HasAVX512]>;
2278defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2279 "VPCMPQZ", [HasAVX512]>;
2280
2281// VPCMPUB - i8
2282defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2283 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2284defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2285 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2286
2287defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2288 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2289
2290// VPCMPUW - i16
2291defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2292 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2293defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2294 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2295defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2296 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2297
2298defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2299 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2300defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2301 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2302
2303defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2304 "VPCMPUWZ", [HasBWI]>;
2305
2306// VPCMPUD - i32
2307defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2308 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2309defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2310 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2311defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2312 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2313defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2314 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2315
2316defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2317 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2318defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2319 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2320defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2321 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2322
2323defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2324 "VPCMPUDZ", [HasAVX512]>;
2325defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2326 "VPCMPUDZ", [HasAVX512]>;
2327
2328// VPCMPUQ - i64
2329defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2330 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2331defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2332 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2333defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2334 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2335defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2336 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2337defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2338 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2339
2340defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2341 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2342defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2343 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2344defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2345 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2346defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2347 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2348
2349defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2350 "VPCMPUQZ", [HasAVX512]>;
2351defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2352 "VPCMPUQZ", [HasAVX512]>;
2353defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2354 "VPCMPUQZ", [HasAVX512]>;
2355
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002356multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002357
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002358 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2359 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2360 "vcmp${cc}"#_.Suffix,
2361 "$src2, $src1", "$src1, $src2",
2362 (X86cmpm (_.VT _.RC:$src1),
2363 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002364 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002365
Craig Toppere1cac152016-06-07 07:27:54 +00002366 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2367 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2368 "vcmp${cc}"#_.Suffix,
2369 "$src2, $src1", "$src1, $src2",
2370 (X86cmpm (_.VT _.RC:$src1),
2371 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2372 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002373
Craig Toppere1cac152016-06-07 07:27:54 +00002374 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2375 (outs _.KRC:$dst),
2376 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2377 "vcmp${cc}"#_.Suffix,
2378 "${src2}"##_.BroadcastStr##", $src1",
2379 "$src1, ${src2}"##_.BroadcastStr,
2380 (X86cmpm (_.VT _.RC:$src1),
2381 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2382 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002383 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002384 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002385 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2386 (outs _.KRC:$dst),
2387 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2388 "vcmp"#_.Suffix,
2389 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2390
2391 let mayLoad = 1 in {
2392 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2393 (outs _.KRC:$dst),
2394 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2395 "vcmp"#_.Suffix,
2396 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2397
2398 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2399 (outs _.KRC:$dst),
2400 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2401 "vcmp"#_.Suffix,
2402 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2403 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2404 }
2405 }
2406}
2407
2408multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2409 // comparison code form (VCMP[EQ/LT/LE/...]
2410 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2411 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2412 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002413 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002414 (X86cmpmRnd (_.VT _.RC:$src1),
2415 (_.VT _.RC:$src2),
2416 imm:$cc,
2417 (i32 FROUND_NO_EXC))>, EVEX_B;
2418
2419 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2420 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2421 (outs _.KRC:$dst),
2422 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2423 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002424 "$cc, {sae}, $src2, $src1",
2425 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002426 }
2427}
2428
2429multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2430 let Predicates = [HasAVX512] in {
2431 defm Z : avx512_vcmp_common<_.info512>,
2432 avx512_vcmp_sae<_.info512>, EVEX_V512;
2433
2434 }
2435 let Predicates = [HasAVX512,HasVLX] in {
2436 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2437 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438 }
2439}
2440
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002441defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2442 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2443defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2444 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002445
Ayman Musa721d97f2017-06-27 12:08:37 +00002446multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2447 string InstrStr, list<Predicate> Preds> {
2448let Predicates = Preds in {
2449 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002450 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2451 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002452 imm:$cc)),
2453 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002454 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002455 _.RC:$src2,
2456 imm:$cc),
2457 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002458
Ayman Musa721d97f2017-06-27 12:08:37 +00002459 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002460 (_.KVT (and _.KRCWM:$mask,
2461 (X86cmpm (_.VT _.RC:$src1),
2462 (_.VT _.RC:$src2),
2463 imm:$cc))),
2464 (i64 0)),
2465 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
2466 _.RC:$src1,
2467 _.RC:$src2,
2468 imm:$cc),
2469 NewInf.KRC)>;
2470
2471 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2472 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002473 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2474 imm:$cc)),
2475 (i64 0)),
2476 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2477 addr:$src2,
2478 imm:$cc),
2479 NewInf.KRC)>;
2480
2481 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002482 (_.KVT (and _.KRCWM:$mask,
2483 (X86cmpm (_.VT _.RC:$src1),
2484 (_.VT (bitconvert
2485 (_.LdFrag addr:$src2))),
2486 imm:$cc))),
2487 (i64 0)),
2488 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
2489 _.RC:$src1,
2490 addr:$src2,
2491 imm:$cc),
2492 NewInf.KRC)>;
2493
2494 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00002495 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2496 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2497 imm:$cc)),
2498 (i64 0)),
2499 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2500 addr:$src2,
2501 imm:$cc),
2502 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002503
2504 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2505 (_.KVT (and _.KRCWM:$mask,
2506 (X86cmpm (_.VT _.RC:$src1),
2507 (X86VBroadcast
2508 (_.ScalarLdFrag addr:$src2)),
2509 imm:$cc))),
2510 (i64 0)),
2511 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask,
2512 _.RC:$src1,
2513 addr:$src2,
2514 imm:$cc),
2515 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002516}
2517}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002518
Ayman Musa721d97f2017-06-27 12:08:37 +00002519multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002520 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002521 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2522
2523let Predicates = Preds in
2524 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002525 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2526 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002527 imm:$cc,
2528 (i32 FROUND_NO_EXC))),
2529 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002530 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002531 _.RC:$src2,
2532 imm:$cc),
2533 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002534
2535 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2536 (_.KVT (and _.KRCWM:$mask,
2537 (X86cmpmRnd (_.VT _.RC:$src1),
2538 (_.VT _.RC:$src2),
2539 imm:$cc,
2540 (i32 FROUND_NO_EXC)))),
2541 (i64 0)),
2542 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask,
2543 _.RC:$src1,
2544 _.RC:$src2,
2545 imm:$cc),
2546 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002547}
2548
2549
2550// VCMPPS - f32
2551defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2552 [HasAVX512, HasVLX]>;
2553defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2554 [HasAVX512, HasVLX]>;
2555defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2556 [HasAVX512, HasVLX]>;
2557defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2558 [HasAVX512, HasVLX]>;
2559
2560defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2561 [HasAVX512, HasVLX]>;
2562defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2563 [HasAVX512, HasVLX]>;
2564defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2565 [HasAVX512, HasVLX]>;
2566
2567defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2568 [HasAVX512]>;
2569defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2570 [HasAVX512]>;
2571
2572// VCMPPD - f64
2573defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2574 [HasAVX512, HasVLX]>;
2575defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2576 [HasAVX512, HasVLX]>;
2577defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2578 [HasAVX512, HasVLX]>;
2579defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2580 [HasAVX512, HasVLX]>;
2581defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2582 [HasAVX512, HasVLX]>;
2583
2584defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2585 [HasAVX512, HasVLX]>;
2586defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2587 [HasAVX512, HasVLX]>;
2588defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2589 [HasAVX512, HasVLX]>;
2590defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2591 [HasAVX512, HasVLX]>;
2592
2593defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2594 [HasAVX512]>;
2595defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2596 [HasAVX512]>;
2597defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2598 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002599
Asaf Badouh572bbce2015-09-20 08:46:07 +00002600// ----------------------------------------------------------------
2601// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002602//handle fpclass instruction mask = op(reg_scalar,imm)
2603// op(mem_scalar,imm)
2604multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2605 X86VectorVTInfo _, Predicate prd> {
2606 let Predicates = [prd] in {
2607 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),//_.KRC:$dst),
2608 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002609 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002610 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2611 (i32 imm:$src2)))], NoItinerary>;
2612 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2613 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2614 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002615 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002616 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002617 (OpNode (_.VT _.RC:$src1),
2618 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002619 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2620 (ins _.MemOp:$src1, i32u8imm:$src2),
2621 OpcodeStr##_.Suffix##
2622 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2623 [(set _.KRC:$dst,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002624 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002625 (i32 imm:$src2)))], NoItinerary>;
2626 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2627 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2628 OpcodeStr##_.Suffix##
2629 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2630 [(set _.KRC:$dst,(or _.KRCWM:$mask,
2631 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
2632 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002633 }
2634}
2635
Asaf Badouh572bbce2015-09-20 08:46:07 +00002636//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2637// fpclass(reg_vec, mem_vec, imm)
2638// fpclass(reg_vec, broadcast(eltVt), imm)
2639multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2640 X86VectorVTInfo _, string mem, string broadcast>{
2641 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2642 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002643 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002644 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2645 (i32 imm:$src2)))], NoItinerary>;
2646 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2647 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2648 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002649 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002650 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002651 (OpNode (_.VT _.RC:$src1),
2652 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002653 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2654 (ins _.MemOp:$src1, i32u8imm:$src2),
2655 OpcodeStr##_.Suffix##mem#
2656 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002657 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002658 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2659 (i32 imm:$src2)))], NoItinerary>;
2660 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2661 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2662 OpcodeStr##_.Suffix##mem#
2663 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002664 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002665 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2666 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2667 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2668 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2669 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2670 _.BroadcastStr##", $dst|$dst, ${src1}"
2671 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002672 [(set _.KRC:$dst,(OpNode
2673 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002674 (_.ScalarLdFrag addr:$src1))),
2675 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2676 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2677 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2678 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2679 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2680 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002681 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2682 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002683 (_.ScalarLdFrag addr:$src1))),
2684 (i32 imm:$src2))))], NoItinerary>,
2685 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002686}
2687
Asaf Badouh572bbce2015-09-20 08:46:07 +00002688multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002689 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002690 string broadcast>{
2691 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002692 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002693 broadcast>, EVEX_V512;
2694 }
2695 let Predicates = [prd, HasVLX] in {
2696 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2697 broadcast>, EVEX_V128;
2698 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2699 broadcast>, EVEX_V256;
2700 }
2701}
2702
2703multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002704 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002705 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002706 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002707 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002708 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2709 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2710 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2711 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2712 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002713}
2714
Asaf Badouh696e8e02015-10-18 11:04:38 +00002715defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2716 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002717
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002718//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002719// Mask register copy, including
2720// - copy between mask registers
2721// - load/store mask registers
2722// - copy from GPR to mask register and vice versa
2723//
2724multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2725 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002726 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002727 let hasSideEffects = 0 in
2728 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2729 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2730 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2731 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2732 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2733 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2734 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2735 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002736}
2737
2738multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2739 string OpcodeStr,
2740 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002741 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002742 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002743 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002744 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002745 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002746 }
2747}
2748
Robert Khasanov74acbb72014-07-23 14:49:42 +00002749let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002750 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002751 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2752 VEX, PD;
2753
2754let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002755 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002756 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002757 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002758
2759let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002760 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2761 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002762 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2763 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002764 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2765 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002766 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2767 VEX, XD, VEX_W;
2768}
2769
2770// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002771def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002772 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002773def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002774 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002775
2776def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002777 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002778def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002779 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002780
2781def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002782 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002783def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002784 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002785
2786def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002787 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002788def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2789 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002790def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002791 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002792
2793def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2794 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2795def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2796 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2797def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2798 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2799def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2800 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002801
Robert Khasanov74acbb72014-07-23 14:49:42 +00002802// Load/store kreg
2803let Predicates = [HasDQI] in {
2804 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2805 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002806 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2807 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002808
2809 def : Pat<(store VK4:$src, addr:$dst),
2810 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2811 def : Pat<(store VK2:$src, addr:$dst),
2812 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002813 def : Pat<(store VK1:$src, addr:$dst),
2814 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002815
2816 def : Pat<(v2i1 (load addr:$src)),
2817 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2818 def : Pat<(v4i1 (load addr:$src)),
2819 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002820}
2821let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002822 def : Pat<(store VK1:$src, addr:$dst),
2823 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002824 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2825 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002826 def : Pat<(store VK2:$src, addr:$dst),
2827 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002828 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2829 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002830 def : Pat<(store VK4:$src, addr:$dst),
2831 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002832 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2833 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002834 def : Pat<(store VK8:$src, addr:$dst),
2835 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002836 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2837 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002838
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002839 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002840 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002841 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002842 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002843 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002844 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002845}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002846
Robert Khasanov74acbb72014-07-23 14:49:42 +00002847let Predicates = [HasAVX512] in {
2848 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002850 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002851 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002852 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2853 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002854}
2855let Predicates = [HasBWI] in {
2856 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2857 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002858 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2859 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002860 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2861 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002862 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2863 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002864}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002865
Robert Khasanov74acbb72014-07-23 14:49:42 +00002866let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002867 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2868 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2869 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002870
Simon Pilgrim64fff142017-07-16 18:37:23 +00002871 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002872 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002873
Guy Blank548e22a2017-05-19 12:35:15 +00002874 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2875 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002876
Simon Pilgrim64fff142017-07-16 18:37:23 +00002877 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002878 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002879
Simon Pilgrim64fff142017-07-16 18:37:23 +00002880 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002881 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2882 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002883
Guy Blank548e22a2017-05-19 12:35:15 +00002884 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2885 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2886 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2887 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2888 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2889 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2890 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002891
Guy Blank548e22a2017-05-19 12:35:15 +00002892 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2893 (COPY_TO_REGCLASS
2894 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2895 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2896 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2897 (COPY_TO_REGCLASS
2898 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2899 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2900 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2901 (COPY_TO_REGCLASS
2902 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2903 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002904
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002905}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002906
2907// Mask unary operation
2908// - KNOT
2909multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002910 RegisterClass KRC, SDPatternOperator OpNode,
2911 Predicate prd> {
2912 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002914 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915 [(set KRC:$dst, (OpNode KRC:$src))]>;
2916}
2917
Robert Khasanov74acbb72014-07-23 14:49:42 +00002918multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2919 SDPatternOperator OpNode> {
2920 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2921 HasDQI>, VEX, PD;
2922 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2923 HasAVX512>, VEX, PS;
2924 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2925 HasBWI>, VEX, PD, VEX_W;
2926 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2927 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928}
2929
Craig Topper7b9cc142016-11-03 06:04:28 +00002930defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002931
Robert Khasanov74acbb72014-07-23 14:49:42 +00002932// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002933let Predicates = [HasAVX512, NoDQI] in
2934def : Pat<(vnot VK8:$src),
2935 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2936
2937def : Pat<(vnot VK4:$src),
2938 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2939def : Pat<(vnot VK2:$src),
2940 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002941
2942// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002943// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002945 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002946 Predicate prd, bit IsCommutable> {
2947 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2949 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002950 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2952}
2953
Robert Khasanov595683d2014-07-28 13:46:45 +00002954multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002955 SDPatternOperator OpNode, bit IsCommutable,
2956 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002957 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002958 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002959 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002960 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002961 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002962 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002963 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002964 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965}
2966
2967def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2968def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002969// These nodes use 'vnot' instead of 'not' to support vectors.
2970def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2971def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002972
Craig Topper7b9cc142016-11-03 06:04:28 +00002973defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2974defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2975defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2976defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2977defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2978defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002979
Craig Topper7b9cc142016-11-03 06:04:28 +00002980multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2981 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002982 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2983 // for the DQI set, this type is legal and KxxxB instruction is used
2984 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002985 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002986 (COPY_TO_REGCLASS
2987 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2988 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2989
2990 // All types smaller than 8 bits require conversion anyway
2991 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2992 (COPY_TO_REGCLASS (Inst
2993 (COPY_TO_REGCLASS VK1:$src1, VK16),
2994 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002995 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002996 (COPY_TO_REGCLASS (Inst
2997 (COPY_TO_REGCLASS VK2:$src1, VK16),
2998 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002999 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003000 (COPY_TO_REGCLASS (Inst
3001 (COPY_TO_REGCLASS VK4:$src1, VK16),
3002 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003}
3004
Craig Topper7b9cc142016-11-03 06:04:28 +00003005defm : avx512_binop_pat<and, and, KANDWrr>;
3006defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3007defm : avx512_binop_pat<or, or, KORWrr>;
3008defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3009defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003010
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003011// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003012multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
3013 RegisterClass KRCSrc, Predicate prd> {
3014 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003015 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003016 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3017 (ins KRC:$src1, KRC:$src2),
3018 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
3019 VEX_4V, VEX_L;
3020
3021 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3022 (!cast<Instruction>(NAME##rr)
3023 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3024 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003026}
3027
Igor Bregera54a1a82015-09-08 13:10:00 +00003028defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
3029defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
3030defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003031
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003032// Mask bit testing
3033multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003034 SDNode OpNode, Predicate prd> {
3035 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003036 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003037 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003038 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
3039}
3040
Igor Breger5ea0a6812015-08-31 13:30:19 +00003041multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3042 Predicate prdW = HasAVX512> {
3043 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
3044 VEX, PD;
3045 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
3046 VEX, PS;
3047 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
3048 VEX, PS, VEX_W;
3049 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
3050 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003051}
3052
3053defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003054defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003055
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003056// Mask shift
3057multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3058 SDNode OpNode> {
3059 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003060 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003061 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003062 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003063 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3064}
3065
3066multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3067 SDNode OpNode> {
3068 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003069 VEX, TAPD, VEX_W;
3070 let Predicates = [HasDQI] in
3071 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3072 VEX, TAPD;
3073 let Predicates = [HasBWI] in {
3074 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3075 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003076 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3077 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003078 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003079}
3080
Craig Topper3b7e8232017-01-30 00:06:01 +00003081defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3082defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003083
Ayman Musa721d97f2017-06-27 12:08:37 +00003084multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3085def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3086 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3087 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3088 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3089
Simon Pilgrim64fff142017-07-16 18:37:23 +00003090def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003091 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3092 (i64 0)),
3093 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3094 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3095 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3096 (i8 8)), (i8 8))>;
3097
Simon Pilgrim64fff142017-07-16 18:37:23 +00003098def : Pat<(insert_subvector (v16i1 immAllZerosV),
3099 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003100 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3101 (i64 0)),
3102 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3103 (COPY_TO_REGCLASS VK8:$mask, VK16),
3104 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3105 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3106 (i8 8)), (i8 8))>;
3107}
3108
3109multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3110 AVX512VLVectorVTInfo _> {
3111def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3112 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3113 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3114 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3115 imm:$cc), VK8)>;
3116
Simon Pilgrim64fff142017-07-16 18:37:23 +00003117def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003118 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3119 (i64 0)),
3120 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3121 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3122 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3123 imm:$cc),
3124 (i8 8)), (i8 8))>;
3125
Simon Pilgrim64fff142017-07-16 18:37:23 +00003126def : Pat<(insert_subvector (v16i1 immAllZerosV),
3127 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003128 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3129 (i64 0)),
3130 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3131 (COPY_TO_REGCLASS VK8:$mask, VK16),
3132 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3133 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3134 imm:$cc),
3135 (i8 8)), (i8 8))>;
3136}
3137
3138let Predicates = [HasAVX512, NoVLX] in {
3139 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3140 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3141
3142 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3143 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3144 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3145}
3146
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003147// Mask setting all 0s or 1s
3148multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3149 let Predicates = [HasAVX512] in
3150 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3151 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3152 [(set KRC:$dst, (VT Val))]>;
3153}
3154
3155multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003156 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003157 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3158 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003159}
3160
3161defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3162defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3163
3164// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3165let Predicates = [HasAVX512] in {
3166 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003167 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3168 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003169 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003170 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003171 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3172 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003173 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003174}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003175
3176// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3177multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3178 RegisterClass RC, ValueType VT> {
3179 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3180 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003181
Igor Bregerf1bd7612016-03-06 07:46:03 +00003182 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003183 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003184}
Guy Blank548e22a2017-05-19 12:35:15 +00003185defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3186defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3187defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3188defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3189defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3190defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003191
3192defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3193defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3194defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3195defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3196defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3197
3198defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3199defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3200defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3201defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3202
3203defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3204defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3205defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3206
3207defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3208defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3209
3210defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003211
Igor Breger999ac752016-03-08 15:21:25 +00003212def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003213 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003214 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3215 VK2))>;
3216def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003217 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003218 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3219 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003220def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3221 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003222def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3223 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003224def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3225 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3226
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003227
Igor Breger86724082016-08-14 05:25:07 +00003228// Patterns for kmask shift
3229multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003230 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003231 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003232 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003233 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003234 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003235 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003236 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003237 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003238 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003239 RC))>;
3240}
3241
3242defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3243defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3244defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245//===----------------------------------------------------------------------===//
3246// AVX-512 - Aligned and unaligned load and store
3247//
3248
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003249
3250multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003251 PatFrag ld_frag, PatFrag mload,
Craig Topperc9293492016-02-26 06:50:29 +00003252 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003253 let hasSideEffects = 0 in {
3254 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003255 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003256 _.ExeDomain>, EVEX;
3257 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3258 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003259 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003260 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003261 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003262 (_.VT _.RC:$src),
3263 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003264 EVEX, EVEX_KZ;
3265
Craig Topper4e7b8882016-10-03 02:00:29 +00003266 let canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003267 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003268 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003269 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003270 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
3271 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003272
Craig Topper63e2cd62017-01-14 07:50:52 +00003273 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003274 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3275 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3276 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3277 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003278 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003279 (_.VT _.RC:$src1),
3280 (_.VT _.RC:$src0))))], _.ExeDomain>,
3281 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003282 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003283 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3284 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003285 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3286 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003287 [(set _.RC:$dst, (_.VT
3288 (vselect _.KRCWM:$mask,
3289 (_.VT (bitconvert (ld_frag addr:$src1))),
3290 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003291 }
Craig Toppere1cac152016-06-07 07:27:54 +00003292 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003293 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3294 (ins _.KRCWM:$mask, _.MemOp:$src),
3295 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3296 "${dst} {${mask}} {z}, $src}",
3297 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3298 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3299 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003300 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003301 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3302 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3303
3304 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3305 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3306
3307 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3308 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3309 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003310}
3311
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003312multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3313 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003314 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003315 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003316 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003317 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003318
3319 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003320 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003321 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003322 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003323 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003324 }
3325}
3326
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003327multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3328 AVX512VLVectorVTInfo _,
3329 Predicate prd,
Craig Topperc9293492016-02-26 06:50:29 +00003330 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003331 let Predicates = [prd] in
3332 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003333 masked_load_unaligned, SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003334
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003335 let Predicates = [prd, HasVLX] in {
3336 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003337 masked_load_unaligned, SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003338 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003339 masked_load_unaligned, SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003340 }
3341}
3342
3343multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003344 PatFrag st_frag, PatFrag mstore, string Name> {
Igor Breger81b79de2015-11-19 07:43:43 +00003345
Craig Topper99f6b622016-05-01 01:03:56 +00003346 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003347 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3348 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003349 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003350 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3351 (ins _.KRCWM:$mask, _.RC:$src),
3352 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3353 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003354 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003355 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003356 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003357 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003358 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003359 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003360 }
Igor Breger81b79de2015-11-19 07:43:43 +00003361
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003362 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003363 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003364 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003365 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003366 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3367 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3368 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003369
3370 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3371 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3372 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003373}
3374
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003375
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003376multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003377 AVX512VLVectorVTInfo _, Predicate prd,
3378 string Name> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003379 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003380 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003381 masked_store_unaligned, Name#Z>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003382
3383 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003384 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003385 masked_store_unaligned, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003386 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003387 masked_store_unaligned, Name#Z128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003388 }
3389}
3390
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003391multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003392 AVX512VLVectorVTInfo _, Predicate prd,
3393 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003394 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003395 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003396 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003397
3398 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003399 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003400 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003401 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003402 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003403 }
3404}
3405
3406defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3407 HasAVX512>,
3408 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003409 HasAVX512, "VMOVAPS">,
3410 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003411
3412defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3413 HasAVX512>,
3414 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003415 HasAVX512, "VMOVAPD">,
3416 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003417
Craig Topperc9293492016-02-26 06:50:29 +00003418defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00003419 null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003420 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3421 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003422 PS, EVEX_CD8<32, CD8VF>;
3423
Craig Topper4e7b8882016-10-03 02:00:29 +00003424defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topperc9293492016-02-26 06:50:29 +00003425 null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003426 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3427 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003428 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003429
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003430defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3431 HasAVX512>,
3432 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003433 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003434 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003435
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003436defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3437 HasAVX512>,
3438 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003439 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003440 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003441
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003442defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003443 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003444 HasBWI, "VMOVDQU8">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003445 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003446
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003447defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
3448 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003449 HasBWI, "VMOVDQU16">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003450 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003451
Craig Topperc9293492016-02-26 06:50:29 +00003452defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00003453 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003454 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003455 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003456 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003457
Craig Topperc9293492016-02-26 06:50:29 +00003458defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper4e7b8882016-10-03 02:00:29 +00003459 null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003460 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003461 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003462 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003463
Craig Topperd875d6b2016-09-29 06:07:09 +00003464// Special instructions to help with spilling when we don't have VLX. We need
3465// to load or store from a ZMM register instead. These are converted in
3466// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003467let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003468 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3469def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3470 "", []>;
3471def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3472 "", []>;
3473def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3474 "", []>;
3475def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3476 "", []>;
3477}
3478
3479let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003480def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003481 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003482def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003483 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003484def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003485 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003486def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003487 "", []>;
3488}
3489
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003490def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003491 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003492 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003493 VK8), VR512:$src)>;
3494
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003495def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003496 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003497 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003498
Craig Topper33c550c2016-05-22 00:39:30 +00003499// These patterns exist to prevent the above patterns from introducing a second
3500// mask inversion when one already exists.
3501def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3502 (bc_v8i64 (v16i32 immAllZerosV)),
3503 (v8i64 VR512:$src))),
3504 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3505def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3506 (v16i32 immAllZerosV),
3507 (v16i32 VR512:$src))),
3508 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3509
Craig Topper96ab6fd2017-01-09 04:19:34 +00003510// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3511// available. Use a 512-bit operation and extract.
3512let Predicates = [HasAVX512, NoVLX] in {
3513def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3514 (v8f32 VR256X:$src0))),
3515 (EXTRACT_SUBREG
3516 (v16f32
3517 (VMOVAPSZrrk
3518 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3519 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3520 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3521 sub_ymm)>;
3522
3523def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3524 (v8i32 VR256X:$src0))),
3525 (EXTRACT_SUBREG
3526 (v16i32
3527 (VMOVDQA32Zrrk
3528 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3529 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3530 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3531 sub_ymm)>;
3532}
3533
Craig Topper14aa2662016-08-11 06:04:04 +00003534let Predicates = [HasVLX, NoBWI] in {
3535 // 128-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003536 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3537 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3538 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3539 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3540 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3541 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3542 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3543 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003544
3545 // 256-bit load/store without BWI.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003546 def : Pat<(alignedstore256 (v16i16 VR256X:$src), addr:$dst),
3547 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3548 def : Pat<(alignedstore256 (v32i8 VR256X:$src), addr:$dst),
3549 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3550 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3551 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3552 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3553 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003554}
3555
Craig Topper95bdabd2016-05-22 23:44:33 +00003556let Predicates = [HasVLX] in {
3557 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3558 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3559 def : Pat<(alignedstore (v2f64 (extract_subvector
3560 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3561 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3562 def : Pat<(alignedstore (v4f32 (extract_subvector
3563 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3564 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3565 def : Pat<(alignedstore (v2i64 (extract_subvector
3566 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3567 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3568 def : Pat<(alignedstore (v4i32 (extract_subvector
3569 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3570 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3571 def : Pat<(alignedstore (v8i16 (extract_subvector
3572 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3573 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3574 def : Pat<(alignedstore (v16i8 (extract_subvector
3575 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3576 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3577
3578 def : Pat<(store (v2f64 (extract_subvector
3579 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3580 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3581 def : Pat<(store (v4f32 (extract_subvector
3582 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3583 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3584 def : Pat<(store (v2i64 (extract_subvector
3585 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3586 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3587 def : Pat<(store (v4i32 (extract_subvector
3588 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3589 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3590 def : Pat<(store (v8i16 (extract_subvector
3591 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3592 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3593 def : Pat<(store (v16i8 (extract_subvector
3594 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3595 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3596
3597 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3598 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3599 def : Pat<(alignedstore (v2f64 (extract_subvector
3600 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3601 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3602 def : Pat<(alignedstore (v4f32 (extract_subvector
3603 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3604 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3605 def : Pat<(alignedstore (v2i64 (extract_subvector
3606 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3607 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3608 def : Pat<(alignedstore (v4i32 (extract_subvector
3609 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3610 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3611 def : Pat<(alignedstore (v8i16 (extract_subvector
3612 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3613 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3614 def : Pat<(alignedstore (v16i8 (extract_subvector
3615 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3616 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3617
3618 def : Pat<(store (v2f64 (extract_subvector
3619 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3620 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3621 def : Pat<(store (v4f32 (extract_subvector
3622 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3623 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3624 def : Pat<(store (v2i64 (extract_subvector
3625 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3626 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3627 def : Pat<(store (v4i32 (extract_subvector
3628 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3629 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3630 def : Pat<(store (v8i16 (extract_subvector
3631 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3632 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3633 def : Pat<(store (v16i8 (extract_subvector
3634 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3635 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3636
3637 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3638 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topper28e3dfc2016-11-09 05:31:57 +00003639 def : Pat<(alignedstore256 (v4f64 (extract_subvector
3640 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003641 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3642 def : Pat<(alignedstore (v8f32 (extract_subvector
3643 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3644 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003645 def : Pat<(alignedstore256 (v4i64 (extract_subvector
3646 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003647 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003648 def : Pat<(alignedstore256 (v8i32 (extract_subvector
3649 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003650 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003651 def : Pat<(alignedstore256 (v16i16 (extract_subvector
3652 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003653 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topper28e3dfc2016-11-09 05:31:57 +00003654 def : Pat<(alignedstore256 (v32i8 (extract_subvector
3655 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003656 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3657
3658 def : Pat<(store (v4f64 (extract_subvector
3659 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3660 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3661 def : Pat<(store (v8f32 (extract_subvector
3662 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3663 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3664 def : Pat<(store (v4i64 (extract_subvector
3665 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3666 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3667 def : Pat<(store (v8i32 (extract_subvector
3668 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3669 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3670 def : Pat<(store (v16i16 (extract_subvector
3671 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3672 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3673 def : Pat<(store (v32i8 (extract_subvector
3674 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3675 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3676}
3677
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003678
3679// Move Int Doubleword to Packed Double Int
3680//
3681let ExeDomain = SSEPackedInt in {
3682def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3683 "vmovd\t{$src, $dst|$dst, $src}",
3684 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003685 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003686 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003687def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003688 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003689 [(set VR128X:$dst,
3690 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003691 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003692def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003693 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003694 [(set VR128X:$dst,
3695 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003696 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003697let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3698def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3699 (ins i64mem:$src),
3700 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003701 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003702let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003703def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003704 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003705 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003706 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003707def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3708 "vmovq\t{$src, $dst|$dst, $src}",
3709 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3710 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003711def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003712 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003713 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003714 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003715def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003716 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003717 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003718 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3719 EVEX_CD8<64, CD8VT1>;
3720}
3721} // ExeDomain = SSEPackedInt
3722
3723// Move Int Doubleword to Single Scalar
3724//
3725let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3726def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3727 "vmovd\t{$src, $dst|$dst, $src}",
3728 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003729 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003730
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003731def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003732 "vmovd\t{$src, $dst|$dst, $src}",
3733 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3734 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3735} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3736
3737// Move doubleword from xmm register to r/m32
3738//
3739let ExeDomain = SSEPackedInt in {
3740def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3741 "vmovd\t{$src, $dst|$dst, $src}",
3742 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003743 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003744 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003745def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003746 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003747 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003748 [(store (i32 (extractelt (v4i32 VR128X:$src),
3749 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3750 EVEX, EVEX_CD8<32, CD8VT1>;
3751} // ExeDomain = SSEPackedInt
3752
3753// Move quadword from xmm1 register to r/m64
3754//
3755let ExeDomain = SSEPackedInt in {
3756def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3757 "vmovq\t{$src, $dst|$dst, $src}",
3758 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003759 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003760 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003761 Requires<[HasAVX512, In64BitMode]>;
3762
Craig Topperc648c9b2015-12-28 06:11:42 +00003763let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3764def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3765 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003766 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003767 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003768
Craig Topperc648c9b2015-12-28 06:11:42 +00003769def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3770 (ins i64mem:$dst, VR128X:$src),
3771 "vmovq\t{$src, $dst|$dst, $src}",
3772 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3773 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003774 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003775 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3776
3777let hasSideEffects = 0 in
3778def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003779 (ins VR128X:$src),
3780 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3781 EVEX, VEX_W;
3782} // ExeDomain = SSEPackedInt
3783
3784// Move Scalar Single to Double Int
3785//
3786let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3787def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3788 (ins FR32X:$src),
3789 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003790 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003791 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003792def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003793 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003794 "vmovd\t{$src, $dst|$dst, $src}",
3795 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3796 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3797} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3798
3799// Move Quadword Int to Packed Quadword Int
3800//
3801let ExeDomain = SSEPackedInt in {
3802def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3803 (ins i64mem:$src),
3804 "vmovq\t{$src, $dst|$dst, $src}",
3805 [(set VR128X:$dst,
3806 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3807 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3808} // ExeDomain = SSEPackedInt
3809
3810//===----------------------------------------------------------------------===//
3811// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812//===----------------------------------------------------------------------===//
3813
Craig Topperc7de3a12016-07-29 02:49:08 +00003814multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003815 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003816 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
3817 (ins _.RC:$src1, _.FRC:$src2),
3818 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3819 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
3820 (scalar_to_vector _.FRC:$src2))))],
3821 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3822 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003823 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003824 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3825 "$dst {${mask}} {z}, $src1, $src2}"),
3826 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003827 (_.VT (OpNode _.RC:$src1,
3828 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003829 _.ImmAllZerosV)))],
3830 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3831 let Constraints = "$src0 = $dst" in
3832 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003833 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003834 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3835 "$dst {${mask}}, $src1, $src2}"),
3836 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003837 (_.VT (OpNode _.RC:$src1,
3838 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003839 (_.VT _.RC:$src0))))],
3840 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003841 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003842 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3843 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3844 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3845 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3846 let mayLoad = 1, hasSideEffects = 0 in {
3847 let Constraints = "$src0 = $dst" in
3848 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3849 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3850 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3851 "$dst {${mask}}, $src}"),
3852 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3853 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3854 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3855 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3856 "$dst {${mask}} {z}, $src}"),
3857 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003858 }
Craig Toppere1cac152016-06-07 07:27:54 +00003859 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3860 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3861 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3862 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003863 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003864 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3865 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3866 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3867 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003868}
3869
Asaf Badouh41ecf462015-12-06 13:26:56 +00003870defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3871 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872
Asaf Badouh41ecf462015-12-06 13:26:56 +00003873defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3874 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003875
Ayman Musa46af8f92016-11-13 14:29:32 +00003876
3877multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3878 PatLeaf ZeroFP, X86VectorVTInfo _> {
3879
3880def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003881 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003882 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003883 (_.EltVT _.FRC:$src1),
3884 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003885 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00003886 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3887 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003888 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003889 _.RC)>;
3890
3891def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003892 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003893 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003894 (_.EltVT _.FRC:$src1),
3895 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003896 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00003897 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00003898 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00003899 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003900}
3901
3902multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3903 dag Mask, RegisterClass MaskRC> {
3904
3905def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003906 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003907 (_.info256.VT (insert_subvector undef,
3908 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003909 (iPTR 0))),
3910 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003911 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003912 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003913 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003914
3915}
3916
Craig Topper058f2f62017-03-28 16:35:29 +00003917multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3918 AVX512VLVectorVTInfo _,
3919 dag Mask, RegisterClass MaskRC,
3920 SubRegIndex subreg> {
3921
3922def : Pat<(masked_store addr:$dst, Mask,
3923 (_.info512.VT (insert_subvector undef,
3924 (_.info256.VT (insert_subvector undef,
3925 (_.info128.VT _.info128.RC:$src),
3926 (iPTR 0))),
3927 (iPTR 0)))),
3928 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003929 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003930 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3931
3932}
3933
Ayman Musa46af8f92016-11-13 14:29:32 +00003934multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3935 dag Mask, RegisterClass MaskRC> {
3936
3937def : Pat<(_.info128.VT (extract_subvector
3938 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003939 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003940 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003941 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003942 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003943 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003944 addr:$srcAddr)>;
3945
3946def : Pat<(_.info128.VT (extract_subvector
3947 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3948 (_.info512.VT (insert_subvector undef,
3949 (_.info256.VT (insert_subvector undef,
3950 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003951 (iPTR 0))),
3952 (iPTR 0))))),
3953 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003954 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003955 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003956 addr:$srcAddr)>;
3957
3958}
3959
Craig Topper058f2f62017-03-28 16:35:29 +00003960multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3961 AVX512VLVectorVTInfo _,
3962 dag Mask, RegisterClass MaskRC,
3963 SubRegIndex subreg> {
3964
3965def : Pat<(_.info128.VT (extract_subvector
3966 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3967 (_.info512.VT (bitconvert
3968 (v16i32 immAllZerosV))))),
3969 (iPTR 0))),
3970 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003971 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003972 addr:$srcAddr)>;
3973
3974def : Pat<(_.info128.VT (extract_subvector
3975 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3976 (_.info512.VT (insert_subvector undef,
3977 (_.info256.VT (insert_subvector undef,
3978 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3979 (iPTR 0))),
3980 (iPTR 0))))),
3981 (iPTR 0))),
3982 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003983 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003984 addr:$srcAddr)>;
3985
3986}
3987
Ayman Musa46af8f92016-11-13 14:29:32 +00003988defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3989defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3990
3991defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3992 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003993defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3994 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3995defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3996 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003997
3998defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3999 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004000defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4001 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4002defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4003 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004004
Craig Topper74ed0872016-05-18 06:55:59 +00004005def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004006 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004007 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004008
Craig Topper74ed0872016-05-18 06:55:59 +00004009def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004010 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004011 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004012
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004013def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00004014 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004015 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4016
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004017let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004018 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004019 (ins VR128X:$src1, FR32X:$src2),
4020 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4021 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
4022 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00004023
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004024let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004025 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4026 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004027 VR128X:$src1, FR32X:$src2),
4028 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4029 "$dst {${mask}}, $src1, $src2}",
4030 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
4031 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004032
4033 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004034 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
4035 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4036 "$dst {${mask}} {z}, $src1, $src2}",
4037 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
4038 FoldGenData<"VMOVSSZrrkz">;
4039
Simon Pilgrim64fff142017-07-16 18:37:23 +00004040 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004041 (ins VR128X:$src1, FR64X:$src2),
4042 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4043 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
4044 FoldGenData<"VMOVSDZrr">;
4045
4046let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004047 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4048 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004049 VR128X:$src1, FR64X:$src2),
4050 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4051 "$dst {${mask}}, $src1, $src2}",
4052 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004053 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004054
Simon Pilgrim64fff142017-07-16 18:37:23 +00004055 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4056 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004057 FR64X:$src2),
4058 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4059 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004060 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004061 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4062}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004063
4064let Predicates = [HasAVX512] in {
4065 let AddedComplexity = 15 in {
4066 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
4067 // MOVS{S,D} to the lower bits.
4068 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004069 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004070 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004071 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004072 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004073 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004074 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004075 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004076 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004077
4078 // Move low f32 and clear high bits.
4079 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4080 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004081 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4083 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4084 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004085 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004086 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004087 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4088 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004089 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004090 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4091 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4092 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004093 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004094 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004095
4096 let AddedComplexity = 20 in {
4097 // MOVSSrm zeros the high parts of the register; represent this
4098 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4099 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4100 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4101 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4102 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4103 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4104 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004105 def : Pat<(v4f32 (X86vzload addr:$src)),
4106 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004107
4108 // MOVSDrm zeros the high parts of the register; represent this
4109 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4110 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4111 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4112 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4113 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4114 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4115 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4116 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4117 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4118 def : Pat<(v2f64 (X86vzload addr:$src)),
4119 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4120
4121 // Represent the same patterns above but in the form they appear for
4122 // 256-bit types
4123 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4124 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004125 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004126 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4127 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4128 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004129 def : Pat<(v8f32 (X86vzload addr:$src)),
4130 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004131 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4132 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4133 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004134 def : Pat<(v4f64 (X86vzload addr:$src)),
4135 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004136
4137 // Represent the same patterns above but in the form they appear for
4138 // 512-bit types
4139 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4140 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4141 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4142 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4143 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4144 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004145 def : Pat<(v16f32 (X86vzload addr:$src)),
4146 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004147 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4148 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4149 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004150 def : Pat<(v8f64 (X86vzload addr:$src)),
4151 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004152 }
4153 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4154 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004155 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004156 FR32X:$src)), sub_xmm)>;
4157 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4158 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004159 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004160 FR64X:$src)), sub_xmm)>;
4161 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4162 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004163 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164
4165 // Move low f64 and clear high bits.
4166 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4167 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004168 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004169 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004170 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4171 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004172 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004173 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174
4175 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004176 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004178 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004179 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004180 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004181
4182 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004183 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004184 addr:$dst),
4185 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004186
4187 // Shuffle with VMOVSS
4188 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4189 (VMOVSSZrr (v4i32 VR128X:$src1),
4190 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4191 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4192 (VMOVSSZrr (v4f32 VR128X:$src1),
4193 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4194
4195 // 256-bit variants
4196 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
4197 (SUBREG_TO_REG (i32 0),
4198 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
4199 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
4200 sub_xmm)>;
4201 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
4202 (SUBREG_TO_REG (i32 0),
4203 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
4204 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
4205 sub_xmm)>;
4206
4207 // Shuffle with VMOVSD
4208 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4209 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4210 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4211 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004212
4213 // 256-bit variants
4214 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4215 (SUBREG_TO_REG (i32 0),
4216 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
4217 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
4218 sub_xmm)>;
4219 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4220 (SUBREG_TO_REG (i32 0),
4221 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
4222 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
4223 sub_xmm)>;
4224
4225 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4226 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4227 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4228 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4229 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4230 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4231 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4232 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4233}
4234
4235let AddedComplexity = 15 in
4236def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4237 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004238 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004239 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004240 (v2i64 VR128X:$src))))],
4241 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4242
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004243let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004244 let AddedComplexity = 15 in {
4245 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4246 (VMOVDI2PDIZrr GR32:$src)>;
4247
4248 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4249 (VMOV64toPQIZrr GR64:$src)>;
4250
4251 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4252 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4253 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004254
4255 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4256 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4257 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004258 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004259 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4260 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004261 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4262 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4264 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004265 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4266 (VMOVDI2PDIZrm addr:$src)>;
4267 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4268 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004269 def : Pat<(v4i32 (X86vzload addr:$src)),
4270 (VMOVDI2PDIZrm addr:$src)>;
4271 def : Pat<(v8i32 (X86vzload addr:$src)),
4272 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004273 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004274 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004275 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004276 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004277 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004278 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004279 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004280 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004281 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004282
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004283 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4284 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4285 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4286 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004287 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4288 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4289 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4290
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004291 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004292 def : Pat<(v16i32 (X86vzload addr:$src)),
4293 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004294 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004295 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004296}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004297//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004298// AVX-512 - Non-temporals
4299//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004300let SchedRW = [WriteLoad] in {
4301 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4302 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004303 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004304 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004305
Craig Topper2f90c1f2016-06-07 07:27:57 +00004306 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004307 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004308 (ins i256mem:$src),
4309 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004310 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004311 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004312
Robert Khasanoved882972014-08-13 10:46:00 +00004313 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004314 (ins i128mem:$src),
4315 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004316 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004317 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004318 }
Adam Nemetefd07852014-06-18 16:51:10 +00004319}
4320
Igor Bregerd3341f52016-01-20 13:11:47 +00004321multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4322 PatFrag st_frag = alignednontemporalstore,
4323 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004324 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004325 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004326 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004327 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4328 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004329}
4330
Igor Bregerd3341f52016-01-20 13:11:47 +00004331multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4332 AVX512VLVectorVTInfo VTInfo> {
4333 let Predicates = [HasAVX512] in
4334 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004335
Igor Bregerd3341f52016-01-20 13:11:47 +00004336 let Predicates = [HasAVX512, HasVLX] in {
4337 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4338 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004339 }
4340}
4341
Igor Bregerd3341f52016-01-20 13:11:47 +00004342defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4343defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4344defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004345
Craig Topper707c89c2016-05-08 23:43:17 +00004346let Predicates = [HasAVX512], AddedComplexity = 400 in {
4347 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4348 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4349 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4350 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4351 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4352 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004353
4354 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4355 (VMOVNTDQAZrm addr:$src)>;
4356 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4357 (VMOVNTDQAZrm addr:$src)>;
4358 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4359 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004360 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004361 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004362 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004363 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004364 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004365 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004366}
4367
Craig Topperc41320d2016-05-08 23:08:45 +00004368let Predicates = [HasVLX], AddedComplexity = 400 in {
4369 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4370 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4371 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4372 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4373 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4374 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4375
Simon Pilgrim9a896232016-06-07 13:34:24 +00004376 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4377 (VMOVNTDQAZ256rm addr:$src)>;
4378 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4379 (VMOVNTDQAZ256rm addr:$src)>;
4380 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4381 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004382 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004383 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004384 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004385 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004386 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004387 (VMOVNTDQAZ256rm addr:$src)>;
4388
Craig Topperc41320d2016-05-08 23:08:45 +00004389 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4390 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4391 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4392 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4393 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4394 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004395
4396 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4397 (VMOVNTDQAZ128rm addr:$src)>;
4398 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4399 (VMOVNTDQAZ128rm addr:$src)>;
4400 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4401 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004402 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004403 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004404 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004405 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004406 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004407 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004408}
4409
Adam Nemet7f62b232014-06-10 16:39:53 +00004410//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004411// AVX-512 - Integer arithmetic
4412//
4413multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004414 X86VectorVTInfo _, OpndItins itins,
4415 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004416 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004417 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004418 "$src2, $src1", "$src1, $src2",
4419 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004420 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004421 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004422
Craig Toppere1cac152016-06-07 07:27:54 +00004423 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4424 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4425 "$src2, $src1", "$src1, $src2",
4426 (_.VT (OpNode _.RC:$src1,
4427 (bitconvert (_.LdFrag addr:$src2)))),
4428 itins.rm>,
4429 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004430}
4431
4432multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4433 X86VectorVTInfo _, OpndItins itins,
4434 bit IsCommutable = 0> :
4435 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004436 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4437 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4438 "${src2}"##_.BroadcastStr##", $src1",
4439 "$src1, ${src2}"##_.BroadcastStr,
4440 (_.VT (OpNode _.RC:$src1,
4441 (X86VBroadcast
4442 (_.ScalarLdFrag addr:$src2)))),
4443 itins.rm>,
4444 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004445}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004446
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004447multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4448 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4449 Predicate prd, bit IsCommutable = 0> {
4450 let Predicates = [prd] in
4451 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4452 IsCommutable>, EVEX_V512;
4453
4454 let Predicates = [prd, HasVLX] in {
4455 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4456 IsCommutable>, EVEX_V256;
4457 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4458 IsCommutable>, EVEX_V128;
4459 }
4460}
4461
Robert Khasanov545d1b72014-10-14 14:36:19 +00004462multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4463 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4464 Predicate prd, bit IsCommutable = 0> {
4465 let Predicates = [prd] in
4466 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4467 IsCommutable>, EVEX_V512;
4468
4469 let Predicates = [prd, HasVLX] in {
4470 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4471 IsCommutable>, EVEX_V256;
4472 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4473 IsCommutable>, EVEX_V128;
4474 }
4475}
4476
4477multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4478 OpndItins itins, Predicate prd,
4479 bit IsCommutable = 0> {
4480 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4481 itins, prd, IsCommutable>,
4482 VEX_W, EVEX_CD8<64, CD8VF>;
4483}
4484
4485multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4486 OpndItins itins, Predicate prd,
4487 bit IsCommutable = 0> {
4488 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4489 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4490}
4491
4492multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4493 OpndItins itins, Predicate prd,
4494 bit IsCommutable = 0> {
4495 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4496 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4497}
4498
4499multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4500 OpndItins itins, Predicate prd,
4501 bit IsCommutable = 0> {
4502 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4503 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4504}
4505
4506multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4507 SDNode OpNode, OpndItins itins, Predicate prd,
4508 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004509 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004510 IsCommutable>;
4511
Igor Bregerf2460112015-07-26 14:41:44 +00004512 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004513 IsCommutable>;
4514}
4515
4516multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4517 SDNode OpNode, OpndItins itins, Predicate prd,
4518 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004519 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004520 IsCommutable>;
4521
Igor Bregerf2460112015-07-26 14:41:44 +00004522 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004523 IsCommutable>;
4524}
4525
4526multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4527 bits<8> opc_d, bits<8> opc_q,
4528 string OpcodeStr, SDNode OpNode,
4529 OpndItins itins, bit IsCommutable = 0> {
4530 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4531 itins, HasAVX512, IsCommutable>,
4532 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4533 itins, HasBWI, IsCommutable>;
4534}
4535
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004536multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004537 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004538 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4539 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004540 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004541 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004542 "$src2, $src1","$src1, $src2",
4543 (_Dst.VT (OpNode
4544 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004545 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004546 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004547 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004548 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4549 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4550 "$src2, $src1", "$src1, $src2",
4551 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4552 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004553 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004554 AVX512BIBase, EVEX_4V;
4555
4556 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004557 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004558 OpcodeStr,
4559 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004560 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004561 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4562 (_Brdct.VT (X86VBroadcast
4563 (_Brdct.ScalarLdFrag addr:$src2)))))),
4564 itins.rm>,
4565 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004566}
4567
Robert Khasanov545d1b72014-10-14 14:36:19 +00004568defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4569 SSE_INTALU_ITINS_P, 1>;
4570defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4571 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004572defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4573 SSE_INTALU_ITINS_P, HasBWI, 1>;
4574defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4575 SSE_INTALU_ITINS_P, HasBWI, 0>;
4576defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004577 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004578defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004579 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004580defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004581 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004582defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004583 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004584defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004585 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004586defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004587 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004588defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004589 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004590defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004591 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004592defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004593 SSE_INTALU_ITINS_P, HasBWI, 1>;
4594
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004595multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004596 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4597 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4598 let Predicates = [prd] in
4599 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4600 _SrcVTInfo.info512, _DstVTInfo.info512,
4601 v8i64_info, IsCommutable>,
4602 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4603 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004604 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004605 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004606 v4i64x_info, IsCommutable>,
4607 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004608 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004609 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004610 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004611 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4612 }
Michael Liao66233b72015-08-06 09:06:20 +00004613}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004614
4615defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004616 avx512vl_i32_info, avx512vl_i64_info,
4617 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004618defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004619 avx512vl_i32_info, avx512vl_i64_info,
4620 X86pmuludq, HasAVX512, 1>;
4621defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4622 avx512vl_i8_info, avx512vl_i8_info,
4623 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004624
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004625multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4626 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004627 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4628 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4629 OpcodeStr,
4630 "${src2}"##_Src.BroadcastStr##", $src1",
4631 "$src1, ${src2}"##_Src.BroadcastStr,
4632 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4633 (_Src.VT (X86VBroadcast
4634 (_Src.ScalarLdFrag addr:$src2))))))>,
4635 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004636}
4637
Michael Liao66233b72015-08-06 09:06:20 +00004638multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4639 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004640 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004641 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004642 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004643 "$src2, $src1","$src1, $src2",
4644 (_Dst.VT (OpNode
4645 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004646 (_Src.VT _Src.RC:$src2))),
4647 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004648 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004649 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4650 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4651 "$src2, $src1", "$src1, $src2",
4652 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4653 (bitconvert (_Src.LdFrag addr:$src2))))>,
4654 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004655}
4656
4657multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4658 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004659 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004660 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4661 v32i16_info>,
4662 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4663 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004664 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004665 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4666 v16i16x_info>,
4667 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4668 v16i16x_info>, EVEX_V256;
4669 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4670 v8i16x_info>,
4671 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4672 v8i16x_info>, EVEX_V128;
4673 }
4674}
4675multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4676 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004677 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004678 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4679 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004680 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004681 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4682 v32i8x_info>, EVEX_V256;
4683 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4684 v16i8x_info>, EVEX_V128;
4685 }
4686}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004687
4688multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4689 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004690 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004691 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004692 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004693 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004694 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004695 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004696 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004697 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004698 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004699 }
4700}
4701
Craig Topperb6da6542016-05-01 17:38:32 +00004702defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4703defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4704defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4705defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004706
Craig Topper5acb5a12016-05-01 06:24:57 +00004707defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4708 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4709defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004710 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004711
Igor Bregerf2460112015-07-26 14:41:44 +00004712defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004713 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004714defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004715 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004716defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004717 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004718
Igor Bregerf2460112015-07-26 14:41:44 +00004719defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004720 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004721defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004722 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004723defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004724 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004725
Igor Bregerf2460112015-07-26 14:41:44 +00004726defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004727 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004728defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004729 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004730defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004731 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004732
Igor Bregerf2460112015-07-26 14:41:44 +00004733defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004734 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004735defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004736 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004737defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004738 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004739
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004740// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4741let Predicates = [HasDQI, NoVLX] in {
4742 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4743 (EXTRACT_SUBREG
4744 (VPMULLQZrr
4745 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4746 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4747 sub_ymm)>;
4748
4749 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4750 (EXTRACT_SUBREG
4751 (VPMULLQZrr
4752 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4753 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4754 sub_xmm)>;
4755}
4756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004757//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004758// AVX-512 Logical Instructions
4759//===----------------------------------------------------------------------===//
4760
Craig Topperabe80cc2016-08-28 06:06:28 +00004761multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004762 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004763 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4764 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4765 "$src2, $src1", "$src1, $src2",
4766 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4767 (bitconvert (_.VT _.RC:$src2)))),
4768 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4769 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004770 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004771 AVX512BIBase, EVEX_4V;
4772
4773 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4774 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4775 "$src2, $src1", "$src1, $src2",
4776 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4777 (bitconvert (_.LdFrag addr:$src2)))),
4778 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4779 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004780 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004781 AVX512BIBase, EVEX_4V;
4782}
4783
4784multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004785 X86VectorVTInfo _, bit IsCommutable = 0> :
4786 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004787 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4788 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4789 "${src2}"##_.BroadcastStr##", $src1",
4790 "$src1, ${src2}"##_.BroadcastStr,
4791 (_.i64VT (OpNode _.RC:$src1,
4792 (bitconvert
4793 (_.VT (X86VBroadcast
4794 (_.ScalarLdFrag addr:$src2)))))),
4795 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
4796 (bitconvert
4797 (_.VT (X86VBroadcast
4798 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004799 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004800 AVX512BIBase, EVEX_4V, EVEX_B;
4801}
4802
4803multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004804 AVX512VLVectorVTInfo VTInfo,
4805 bit IsCommutable = 0> {
4806 let Predicates = [HasAVX512] in
4807 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004808 IsCommutable>, EVEX_V512;
4809
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004810 let Predicates = [HasAVX512, HasVLX] in {
4811 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00004812 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004813 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00004814 IsCommutable>, EVEX_V128;
4815 }
4816}
4817
4818multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004819 bit IsCommutable = 0> {
4820 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004821 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004822}
4823
4824multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00004825 bit IsCommutable = 0> {
4826 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004827 IsCommutable>,
4828 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004829}
4830
4831multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004832 SDNode OpNode, bit IsCommutable = 0> {
4833 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
4834 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004835}
4836
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004837defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4838defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4839defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4840defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004841
4842//===----------------------------------------------------------------------===//
4843// AVX-512 FP arithmetic
4844//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004845multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4846 SDNode OpNode, SDNode VecNode, OpndItins itins,
4847 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004848 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004849 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4850 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4851 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004852 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4853 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004854 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004855
4856 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004857 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004858 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004859 (_.VT (VecNode _.RC:$src1,
4860 _.ScalarIntMemCPat:$src2,
4861 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004862 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004863 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004864 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004865 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004866 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4867 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004868 itins.rr> {
4869 let isCommutable = IsCommutable;
4870 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004871 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004872 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004873 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4874 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004875 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004876 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004877 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004878}
4879
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004880multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004881 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004882 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004883 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4884 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4885 "$rc, $src2, $src1", "$src1, $src2, $rc",
4886 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004887 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004888 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004889}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004890multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004891 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4892 OpndItins itins, bit IsCommutable> {
4893 let ExeDomain = _.ExeDomain in {
4894 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4895 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4896 "$src2, $src1", "$src1, $src2",
4897 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4898 itins.rr>;
4899
4900 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4901 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4902 "$src2, $src1", "$src1, $src2",
4903 (_.VT (VecNode _.RC:$src1,
4904 _.ScalarIntMemCPat:$src2)),
4905 itins.rm>;
4906
4907 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4908 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4909 (ins _.FRC:$src1, _.FRC:$src2),
4910 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4911 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4912 itins.rr> {
4913 let isCommutable = IsCommutable;
4914 }
4915 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4916 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4917 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4918 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4919 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4920 }
4921
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004922 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4923 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004924 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004925 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004926 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004927 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004928}
4929
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004930multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4931 SDNode VecNode,
4932 SizeItins itins, bit IsCommutable> {
4933 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4934 itins.s, IsCommutable>,
4935 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4936 itins.s, IsCommutable>,
4937 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4938 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4939 itins.d, IsCommutable>,
4940 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4941 itins.d, IsCommutable>,
4942 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4943}
4944
4945multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004946 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004947 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004948 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4949 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004950 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004951 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4952 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004953 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4954}
Craig Topper8783bbb2017-02-24 07:21:10 +00004955defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4956defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4957defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4958defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4959defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004960 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004961defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004962 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004963
4964// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4965// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4966multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4967 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004968 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004969 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4970 (ins _.FRC:$src1, _.FRC:$src2),
4971 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4972 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004973 itins.rr> {
4974 let isCommutable = 1;
4975 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004976 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4977 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4978 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4979 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4980 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4981 }
4982}
4983defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4984 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4985 EVEX_CD8<32, CD8VT1>;
4986
4987defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4988 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4989 EVEX_CD8<64, CD8VT1>;
4990
4991defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4992 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4993 EVEX_CD8<32, CD8VT1>;
4994
4995defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4996 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4997 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004998
Craig Topper375aa902016-12-19 00:42:28 +00004999multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005000 X86VectorVTInfo _, OpndItins itins,
5001 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005002 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005003 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5004 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5005 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00005006 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
5007 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00005008 let mayLoad = 1 in {
5009 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5010 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5011 "$src2, $src1", "$src1, $src2",
5012 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
5013 EVEX_4V;
5014 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5015 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5016 "${src2}"##_.BroadcastStr##", $src1",
5017 "$src1, ${src2}"##_.BroadcastStr,
5018 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5019 (_.ScalarLdFrag addr:$src2)))),
5020 itins.rm>, EVEX_4V, EVEX_B;
5021 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005022 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005023}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005024
Craig Topper375aa902016-12-19 00:42:28 +00005025multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005026 X86VectorVTInfo _> {
5027 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005028 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5029 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5030 "$rc, $src2, $src1", "$src1, $src2, $rc",
5031 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
5032 EVEX_4V, EVEX_B, EVEX_RC;
5033}
5034
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005035
Craig Topper375aa902016-12-19 00:42:28 +00005036multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005037 X86VectorVTInfo _> {
5038 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005039 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5040 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5041 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5042 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
5043 EVEX_4V, EVEX_B;
5044}
5045
Craig Topper375aa902016-12-19 00:42:28 +00005046multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005047 Predicate prd, SizeItins itins,
5048 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005049 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005050 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005051 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005052 EVEX_CD8<32, CD8VF>;
5053 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005054 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005055 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005056 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005057
Robert Khasanov595e5982014-10-29 15:43:02 +00005058 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005059 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005060 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005061 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005062 EVEX_CD8<32, CD8VF>;
5063 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005064 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005065 EVEX_CD8<32, CD8VF>;
5066 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005067 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005068 EVEX_CD8<64, CD8VF>;
5069 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005070 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005071 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005072 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005073}
5074
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005075multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005076 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005077 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005078 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005079 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5080}
5081
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005082multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005083 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005084 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005085 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005086 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5087}
5088
Craig Topper9433f972016-08-02 06:16:53 +00005089defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5090 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005091 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005092defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5093 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005094 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005095defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005096 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005097defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005098 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005099defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5100 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005101 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005102defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5103 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005104 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005105let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005106 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5107 SSE_ALU_ITINS_P, 1>;
5108 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5109 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005110}
Craig Topper375aa902016-12-19 00:42:28 +00005111defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005112 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005113defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005114 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005115defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005116 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005117defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005118 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005119
Craig Topper8f6827c2016-08-31 05:37:52 +00005120// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005121multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5122 X86VectorVTInfo _, Predicate prd> {
5123let Predicates = [prd] in {
5124 // Masked register-register logical operations.
5125 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5126 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5127 _.RC:$src0)),
5128 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5129 _.RC:$src1, _.RC:$src2)>;
5130 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5131 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5132 _.ImmAllZerosV)),
5133 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5134 _.RC:$src2)>;
5135 // Masked register-memory logical operations.
5136 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5137 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5138 (load addr:$src2)))),
5139 _.RC:$src0)),
5140 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5141 _.RC:$src1, addr:$src2)>;
5142 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5143 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5144 _.ImmAllZerosV)),
5145 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5146 addr:$src2)>;
5147 // Register-broadcast logical operations.
5148 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5149 (bitconvert (_.VT (X86VBroadcast
5150 (_.ScalarLdFrag addr:$src2)))))),
5151 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5152 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5153 (bitconvert
5154 (_.i64VT (OpNode _.RC:$src1,
5155 (bitconvert (_.VT
5156 (X86VBroadcast
5157 (_.ScalarLdFrag addr:$src2))))))),
5158 _.RC:$src0)),
5159 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5160 _.RC:$src1, addr:$src2)>;
5161 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5162 (bitconvert
5163 (_.i64VT (OpNode _.RC:$src1,
5164 (bitconvert (_.VT
5165 (X86VBroadcast
5166 (_.ScalarLdFrag addr:$src2))))))),
5167 _.ImmAllZerosV)),
5168 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5169 _.RC:$src1, addr:$src2)>;
5170}
Craig Topper8f6827c2016-08-31 05:37:52 +00005171}
5172
Craig Topper45d65032016-09-02 05:29:13 +00005173multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5174 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5175 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5176 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5177 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5178 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5179 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005180}
5181
Craig Topper45d65032016-09-02 05:29:13 +00005182defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5183defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5184defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5185defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5186
Craig Topper2baef8f2016-12-18 04:17:00 +00005187let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005188 // Use packed logical operations for scalar ops.
5189 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5190 (COPY_TO_REGCLASS (VANDPDZ128rr
5191 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5192 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5193 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5194 (COPY_TO_REGCLASS (VORPDZ128rr
5195 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5196 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5197 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5198 (COPY_TO_REGCLASS (VXORPDZ128rr
5199 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5200 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5201 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5202 (COPY_TO_REGCLASS (VANDNPDZ128rr
5203 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5204 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5205
5206 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5207 (COPY_TO_REGCLASS (VANDPSZ128rr
5208 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5209 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5210 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5211 (COPY_TO_REGCLASS (VORPSZ128rr
5212 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5213 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5214 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5215 (COPY_TO_REGCLASS (VXORPSZ128rr
5216 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5217 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5218 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5219 (COPY_TO_REGCLASS (VANDNPSZ128rr
5220 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5221 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5222}
5223
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005224multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5225 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005226 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005227 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5228 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5229 "$src2, $src1", "$src1, $src2",
5230 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005231 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5232 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5233 "$src2, $src1", "$src1, $src2",
5234 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5235 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5236 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5237 "${src2}"##_.BroadcastStr##", $src1",
5238 "$src1, ${src2}"##_.BroadcastStr,
5239 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5240 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5241 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005242 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005243}
5244
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005245multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5246 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005247 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005248 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5249 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5250 "$src2, $src1", "$src1, $src2",
5251 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005252 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5253 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5254 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005255 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005256 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5257 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005258 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005259}
5260
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005261multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005262 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005263 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5264 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005265 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005266 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5267 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005268 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5269 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005270 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005271 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5272 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005273 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5274
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005275 // Define only if AVX512VL feature is present.
5276 let Predicates = [HasVLX] in {
5277 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5278 EVEX_V128, EVEX_CD8<32, CD8VF>;
5279 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5280 EVEX_V256, EVEX_CD8<32, CD8VF>;
5281 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5282 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5283 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5284 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5285 }
5286}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005287defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005288
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005289//===----------------------------------------------------------------------===//
5290// AVX-512 VPTESTM instructions
5291//===----------------------------------------------------------------------===//
5292
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005293multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5294 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005295 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005296 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5297 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5298 "$src2, $src1", "$src1, $src2",
5299 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5300 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005301 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5302 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5303 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005304 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005305 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5306 EVEX_4V,
5307 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005308}
5309
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005310multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5311 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005312 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5313 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5314 "${src2}"##_.BroadcastStr##", $src1",
5315 "$src1, ${src2}"##_.BroadcastStr,
5316 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5317 (_.ScalarLdFrag addr:$src2))))>,
5318 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005319}
Igor Bregerfca0a342016-01-28 13:19:25 +00005320
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005321// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005322multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5323 X86VectorVTInfo _, string Suffix> {
5324 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5325 (_.KVT (COPY_TO_REGCLASS
5326 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005327 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005328 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005329 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005330 _.RC:$src2, _.SubRegIdx)),
5331 _.KRC))>;
5332}
5333
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005334multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005335 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005336 let Predicates = [HasAVX512] in
5337 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5338 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5339
5340 let Predicates = [HasAVX512, HasVLX] in {
5341 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5342 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5343 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5344 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5345 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005346 let Predicates = [HasAVX512, NoVLX] in {
5347 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5348 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005349 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005350}
5351
5352multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5353 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005354 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005355 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005356 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005357}
5358
5359multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5360 SDNode OpNode> {
5361 let Predicates = [HasBWI] in {
5362 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5363 EVEX_V512, VEX_W;
5364 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5365 EVEX_V512;
5366 }
5367 let Predicates = [HasVLX, HasBWI] in {
5368
5369 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5370 EVEX_V256, VEX_W;
5371 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5372 EVEX_V128, VEX_W;
5373 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5374 EVEX_V256;
5375 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5376 EVEX_V128;
5377 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005378
Igor Bregerfca0a342016-01-28 13:19:25 +00005379 let Predicates = [HasAVX512, NoVLX] in {
5380 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5381 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5382 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5383 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005384 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005385
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005386}
5387
5388multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5389 SDNode OpNode> :
5390 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5391 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5392
5393defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5394defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005395
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005396
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005397//===----------------------------------------------------------------------===//
5398// AVX-512 Shift instructions
5399//===----------------------------------------------------------------------===//
5400multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005401 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005402 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005403 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005404 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005405 "$src2, $src1", "$src1, $src2",
5406 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005407 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005408 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005409 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005410 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005411 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5412 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005413 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005414 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005415}
5416
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005417multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5418 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005419 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005420 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5421 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5422 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5423 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005424 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005425}
5426
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005427multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005428 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005429 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005430 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005431 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5432 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5433 "$src2, $src1", "$src1, $src2",
5434 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005435 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005436 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5437 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5438 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005439 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005440 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005441 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005442 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005443}
5444
Cameron McInally5fb084e2014-12-11 17:13:05 +00005445multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005446 ValueType SrcVT, PatFrag bc_frag,
5447 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5448 let Predicates = [prd] in
5449 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5450 VTInfo.info512>, EVEX_V512,
5451 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5452 let Predicates = [prd, HasVLX] in {
5453 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5454 VTInfo.info256>, EVEX_V256,
5455 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5456 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5457 VTInfo.info128>, EVEX_V128,
5458 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5459 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005460}
5461
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005462multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5463 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005464 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005465 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005466 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005467 avx512vl_i64_info, HasAVX512>, VEX_W;
5468 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5469 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005470}
5471
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005472multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5473 string OpcodeStr, SDNode OpNode,
5474 AVX512VLVectorVTInfo VTInfo> {
5475 let Predicates = [HasAVX512] in
5476 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5477 VTInfo.info512>,
5478 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5479 VTInfo.info512>, EVEX_V512;
5480 let Predicates = [HasAVX512, HasVLX] in {
5481 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5482 VTInfo.info256>,
5483 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5484 VTInfo.info256>, EVEX_V256;
5485 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5486 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005487 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005488 VTInfo.info128>, EVEX_V128;
5489 }
5490}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005491
Michael Liao66233b72015-08-06 09:06:20 +00005492multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005493 Format ImmFormR, Format ImmFormM,
5494 string OpcodeStr, SDNode OpNode> {
5495 let Predicates = [HasBWI] in
5496 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5497 v32i16_info>, EVEX_V512;
5498 let Predicates = [HasVLX, HasBWI] in {
5499 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5500 v16i16x_info>, EVEX_V256;
5501 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5502 v8i16x_info>, EVEX_V128;
5503 }
5504}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005505
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005506multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5507 Format ImmFormR, Format ImmFormM,
5508 string OpcodeStr, SDNode OpNode> {
5509 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5510 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5511 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5512 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5513}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005514
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005515defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005516 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005517
5518defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005519 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005520
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005521defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005522 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005523
Michael Zuckerman298a6802016-01-13 12:39:33 +00005524defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005525defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005526
5527defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5528defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5529defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005530
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005531// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5532let Predicates = [HasAVX512, NoVLX] in {
5533 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5534 (EXTRACT_SUBREG (v8i64
5535 (VPSRAQZrr
5536 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5537 VR128X:$src2)), sub_ymm)>;
5538
5539 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5540 (EXTRACT_SUBREG (v8i64
5541 (VPSRAQZrr
5542 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5543 VR128X:$src2)), sub_xmm)>;
5544
5545 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5546 (EXTRACT_SUBREG (v8i64
5547 (VPSRAQZri
5548 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5549 imm:$src2)), sub_ymm)>;
5550
5551 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5552 (EXTRACT_SUBREG (v8i64
5553 (VPSRAQZri
5554 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5555 imm:$src2)), sub_xmm)>;
5556}
5557
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005558//===-------------------------------------------------------------------===//
5559// Variable Bit Shifts
5560//===-------------------------------------------------------------------===//
5561multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005562 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005563 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005564 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5565 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5566 "$src2, $src1", "$src1, $src2",
5567 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005568 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005569 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5570 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5571 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005572 (_.VT (OpNode _.RC:$src1,
5573 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005574 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005575 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005576 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005577}
5578
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005579multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5580 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005581 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005582 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5583 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5584 "${src2}"##_.BroadcastStr##", $src1",
5585 "$src1, ${src2}"##_.BroadcastStr,
5586 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5587 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005588 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005589 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5590}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005591
Cameron McInally5fb084e2014-12-11 17:13:05 +00005592multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5593 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005594 let Predicates = [HasAVX512] in
5595 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5596 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5597
5598 let Predicates = [HasAVX512, HasVLX] in {
5599 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5600 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5601 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5602 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5603 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005604}
5605
5606multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5607 SDNode OpNode> {
5608 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005609 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005610 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005611 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005612}
5613
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005614// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005615multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5616 SDNode OpNode, list<Predicate> p> {
5617 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005618 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005619 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005620 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005621 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005622 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5623 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5624 sub_ymm)>;
5625
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005626 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005627 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005628 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005629 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005630 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5631 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5632 sub_xmm)>;
5633 }
5634}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005635multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5636 SDNode OpNode> {
5637 let Predicates = [HasBWI] in
5638 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5639 EVEX_V512, VEX_W;
5640 let Predicates = [HasVLX, HasBWI] in {
5641
5642 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5643 EVEX_V256, VEX_W;
5644 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5645 EVEX_V128, VEX_W;
5646 }
5647}
5648
5649defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005650 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005651
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005652defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005653 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005654
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005655defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005656 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5657
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005658defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5659defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005660
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005661defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5662defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5663defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5664defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5665
Craig Topper05629d02016-07-24 07:32:45 +00005666// Special handing for handling VPSRAV intrinsics.
5667multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5668 list<Predicate> p> {
5669 let Predicates = p in {
5670 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5671 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5672 _.RC:$src2)>;
5673 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5674 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5675 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005676 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5677 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5678 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5679 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5680 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5681 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5682 _.RC:$src0)),
5683 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5684 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005685 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5686 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5687 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5688 _.RC:$src1, _.RC:$src2)>;
5689 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5690 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5691 _.ImmAllZerosV)),
5692 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5693 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005694 }
5695}
5696
5697multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5698 list<Predicate> p> :
5699 avx512_var_shift_int_lowering<InstrStr, _, p> {
5700 let Predicates = p in {
5701 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5702 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5703 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5704 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005705 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5706 (X86vsrav _.RC:$src1,
5707 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5708 _.RC:$src0)),
5709 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5710 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005711 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5712 (X86vsrav _.RC:$src1,
5713 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5714 _.ImmAllZerosV)),
5715 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5716 _.RC:$src1, addr:$src2)>;
5717 }
5718}
5719
5720defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5721defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5722defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5723defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5724defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5725defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5726defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5727defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5728defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5729
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005730
5731// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5732let Predicates = [HasAVX512, NoVLX] in {
5733 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5734 (EXTRACT_SUBREG (v8i64
5735 (VPROLVQZrr
5736 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5737 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5738 sub_xmm)>;
5739 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5740 (EXTRACT_SUBREG (v8i64
5741 (VPROLVQZrr
5742 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5743 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5744 sub_ymm)>;
5745
5746 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5747 (EXTRACT_SUBREG (v16i32
5748 (VPROLVDZrr
5749 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5750 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5751 sub_xmm)>;
5752 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5753 (EXTRACT_SUBREG (v16i32
5754 (VPROLVDZrr
5755 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5756 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5757 sub_ymm)>;
5758
5759 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5760 (EXTRACT_SUBREG (v8i64
5761 (VPROLQZri
5762 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5763 imm:$src2)), sub_xmm)>;
5764 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5765 (EXTRACT_SUBREG (v8i64
5766 (VPROLQZri
5767 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5768 imm:$src2)), sub_ymm)>;
5769
5770 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5771 (EXTRACT_SUBREG (v16i32
5772 (VPROLDZri
5773 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5774 imm:$src2)), sub_xmm)>;
5775 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5776 (EXTRACT_SUBREG (v16i32
5777 (VPROLDZri
5778 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5779 imm:$src2)), sub_ymm)>;
5780}
5781
5782// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5783let Predicates = [HasAVX512, NoVLX] in {
5784 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5785 (EXTRACT_SUBREG (v8i64
5786 (VPRORVQZrr
5787 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5788 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5789 sub_xmm)>;
5790 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5791 (EXTRACT_SUBREG (v8i64
5792 (VPRORVQZrr
5793 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5794 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5795 sub_ymm)>;
5796
5797 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5798 (EXTRACT_SUBREG (v16i32
5799 (VPRORVDZrr
5800 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5801 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5802 sub_xmm)>;
5803 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5804 (EXTRACT_SUBREG (v16i32
5805 (VPRORVDZrr
5806 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5807 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5808 sub_ymm)>;
5809
5810 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5811 (EXTRACT_SUBREG (v8i64
5812 (VPRORQZri
5813 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5814 imm:$src2)), sub_xmm)>;
5815 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5816 (EXTRACT_SUBREG (v8i64
5817 (VPRORQZri
5818 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5819 imm:$src2)), sub_ymm)>;
5820
5821 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5822 (EXTRACT_SUBREG (v16i32
5823 (VPRORDZri
5824 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5825 imm:$src2)), sub_xmm)>;
5826 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5827 (EXTRACT_SUBREG (v16i32
5828 (VPRORDZri
5829 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5830 imm:$src2)), sub_ymm)>;
5831}
5832
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005833//===-------------------------------------------------------------------===//
5834// 1-src variable permutation VPERMW/D/Q
5835//===-------------------------------------------------------------------===//
5836multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5837 AVX512VLVectorVTInfo _> {
5838 let Predicates = [HasAVX512] in
5839 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5840 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5841
5842 let Predicates = [HasAVX512, HasVLX] in
5843 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5844 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5845}
5846
5847multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5848 string OpcodeStr, SDNode OpNode,
5849 AVX512VLVectorVTInfo VTInfo> {
5850 let Predicates = [HasAVX512] in
5851 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5852 VTInfo.info512>,
5853 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5854 VTInfo.info512>, EVEX_V512;
5855 let Predicates = [HasAVX512, HasVLX] in
5856 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5857 VTInfo.info256>,
5858 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5859 VTInfo.info256>, EVEX_V256;
5860}
5861
Michael Zuckermand9cac592016-01-19 17:07:43 +00005862multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5863 Predicate prd, SDNode OpNode,
5864 AVX512VLVectorVTInfo _> {
5865 let Predicates = [prd] in
5866 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5867 EVEX_V512 ;
5868 let Predicates = [HasVLX, prd] in {
5869 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5870 EVEX_V256 ;
5871 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5872 EVEX_V128 ;
5873 }
5874}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005875
Michael Zuckermand9cac592016-01-19 17:07:43 +00005876defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5877 avx512vl_i16_info>, VEX_W;
5878defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5879 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005880
5881defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5882 avx512vl_i32_info>;
5883defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5884 avx512vl_i64_info>, VEX_W;
5885defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5886 avx512vl_f32_info>;
5887defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5888 avx512vl_f64_info>, VEX_W;
5889
5890defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5891 X86VPermi, avx512vl_i64_info>,
5892 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5893defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5894 X86VPermi, avx512vl_f64_info>,
5895 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005896//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005897// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005898//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005899
Igor Breger78741a12015-10-04 07:20:41 +00005900multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5901 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5902 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5903 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5904 "$src2, $src1", "$src1, $src2",
5905 (_.VT (OpNode _.RC:$src1,
5906 (Ctrl.VT Ctrl.RC:$src2)))>,
5907 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005908 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5909 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5910 "$src2, $src1", "$src1, $src2",
5911 (_.VT (OpNode
5912 _.RC:$src1,
5913 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5914 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5915 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5916 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5917 "${src2}"##_.BroadcastStr##", $src1",
5918 "$src1, ${src2}"##_.BroadcastStr,
5919 (_.VT (OpNode
5920 _.RC:$src1,
5921 (Ctrl.VT (X86VBroadcast
5922 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5923 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005924}
5925
5926multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5927 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5928 let Predicates = [HasAVX512] in {
5929 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5930 Ctrl.info512>, EVEX_V512;
5931 }
5932 let Predicates = [HasAVX512, HasVLX] in {
5933 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5934 Ctrl.info128>, EVEX_V128;
5935 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5936 Ctrl.info256>, EVEX_V256;
5937 }
5938}
5939
5940multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5941 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5942
5943 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5944 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5945 X86VPermilpi, _>,
5946 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005947}
5948
Craig Topper05948fb2016-08-02 05:11:15 +00005949let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005950defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5951 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005952let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005953defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5954 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005955//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005956// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5957//===----------------------------------------------------------------------===//
5958
5959defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005960 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005961 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5962defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005963 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005964defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005965 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005966
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005967multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5968 let Predicates = [HasBWI] in
5969 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5970
5971 let Predicates = [HasVLX, HasBWI] in {
5972 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5973 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5974 }
5975}
5976
5977defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5978
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005979//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005980// Move Low to High and High to Low packed FP Instructions
5981//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005982def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5983 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005984 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005985 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5986 IIC_SSE_MOV_LH>, EVEX_4V;
5987def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5988 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005989 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005990 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5991 IIC_SSE_MOV_LH>, EVEX_4V;
5992
Craig Topperdbe8b7d2013-09-27 07:20:47 +00005993let Predicates = [HasAVX512] in {
5994 // MOVLHPS patterns
5995 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5996 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
5997 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
5998 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005999
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006000 // MOVHLPS patterns
6001 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
6002 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
6003}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006004
6005//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006006// VMOVHPS/PD VMOVLPS Instructions
6007// All patterns was taken from SSS implementation.
6008//===----------------------------------------------------------------------===//
6009multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6010 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006011 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006012 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6013 (ins _.RC:$src1, f64mem:$src2),
6014 !strconcat(OpcodeStr,
6015 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6016 [(set _.RC:$dst,
6017 (OpNode _.RC:$src1,
6018 (_.VT (bitconvert
6019 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
6020 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006021}
6022
6023defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6024 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6025defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
6026 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6027defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6028 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6029defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6030 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6031
6032let Predicates = [HasAVX512] in {
6033 // VMOVHPS patterns
6034 def : Pat<(X86Movlhps VR128X:$src1,
6035 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6036 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6037 def : Pat<(X86Movlhps VR128X:$src1,
6038 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
6039 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6040 // VMOVHPD patterns
6041 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6042 (scalar_to_vector (loadf64 addr:$src2)))),
6043 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6044 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6045 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6046 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6047 // VMOVLPS patterns
6048 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6049 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6050 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6051 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6052 // VMOVLPD patterns
6053 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6054 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6055 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6056 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6057 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6058 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6059 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6060}
6061
Igor Bregerb6b27af2015-11-10 07:09:07 +00006062def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6063 (ins f64mem:$dst, VR128X:$src),
6064 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006065 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006066 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6067 (bc_v2f64 (v4f32 VR128X:$src))),
6068 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6069 EVEX, EVEX_CD8<32, CD8VT2>;
6070def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6071 (ins f64mem:$dst, VR128X:$src),
6072 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006073 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006074 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
6075 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6076 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6077def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6078 (ins f64mem:$dst, VR128X:$src),
6079 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006080 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006081 (iPTR 0))), addr:$dst)],
6082 IIC_SSE_MOV_LH>,
6083 EVEX, EVEX_CD8<32, CD8VT2>;
6084def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6085 (ins f64mem:$dst, VR128X:$src),
6086 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006087 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006088 (iPTR 0))), addr:$dst)],
6089 IIC_SSE_MOV_LH>,
6090 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006091
Igor Bregerb6b27af2015-11-10 07:09:07 +00006092let Predicates = [HasAVX512] in {
6093 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006094 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006095 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6096 (iPTR 0))), addr:$dst),
6097 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6098 // VMOVLPS patterns
6099 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6100 addr:$src1),
6101 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6102 def : Pat<(store (v4i32 (X86Movlps
6103 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
6104 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6105 // VMOVLPD patterns
6106 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6107 addr:$src1),
6108 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6109 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6110 addr:$src1),
6111 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6112}
6113//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006114// FMA - Fused Multiply Operations
6115//
Adam Nemet26371ce2014-10-24 00:02:55 +00006116
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006117multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006118 X86VectorVTInfo _, string Suff> {
6119 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00006120 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006121 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006122 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006123 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00006124 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006125
Craig Toppere1cac152016-06-07 07:27:54 +00006126 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6127 (ins _.RC:$src2, _.MemOp:$src3),
6128 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006129 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006130 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006131
Craig Toppere1cac152016-06-07 07:27:54 +00006132 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6133 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6134 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6135 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006136 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006137 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006138 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006139 }
Craig Topper318e40b2016-07-25 07:20:31 +00006140
6141 // Additional pattern for folding broadcast nodes in other orders.
6142 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6143 (OpNode _.RC:$src1, _.RC:$src2,
6144 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6145 _.RC:$src1)),
6146 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6147 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006148}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006149
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006150multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006151 X86VectorVTInfo _, string Suff> {
6152 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006153 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006154 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6155 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006156 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006157 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006158}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006159
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006160multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006161 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6162 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006163 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006164 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6165 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6166 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006167 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006168 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006169 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006170 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006171 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006172 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006173 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006174}
6175
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006176multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006177 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006178 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006179 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006180 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006181 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006182}
6183
6184defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
6185defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6186defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6187defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6188defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6189defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6190
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006191
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006192multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006193 X86VectorVTInfo _, string Suff> {
6194 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006195 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6196 (ins _.RC:$src2, _.RC:$src3),
6197 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006198 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006199 AVX512FMA3Base;
6200
Craig Toppere1cac152016-06-07 07:27:54 +00006201 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6202 (ins _.RC:$src2, _.MemOp:$src3),
6203 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006204 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006205 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006206
Craig Toppere1cac152016-06-07 07:27:54 +00006207 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6208 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6209 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6210 "$src2, ${src3}"##_.BroadcastStr,
6211 (_.VT (OpNode _.RC:$src2,
6212 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006213 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006214 }
Craig Topper318e40b2016-07-25 07:20:31 +00006215
6216 // Additional patterns for folding broadcast nodes in other orders.
6217 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6218 _.RC:$src2, _.RC:$src1)),
6219 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
6220 _.RC:$src2, addr:$src3)>;
6221 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6222 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6223 _.RC:$src2, _.RC:$src1),
6224 _.RC:$src1)),
6225 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6226 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
6227 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6228 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6229 _.RC:$src2, _.RC:$src1),
6230 _.ImmAllZerosV)),
6231 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
6232 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006233}
6234
6235multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006236 X86VectorVTInfo _, string Suff> {
6237 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006238 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6239 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6240 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006241 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006242 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006243}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006244
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006245multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006246 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6247 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006248 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006249 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6250 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6251 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006252 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006253 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006254 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006255 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006256 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006257 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006258 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006259}
6260
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006261multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006262 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006263 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006264 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006265 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006266 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006267}
6268
6269defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
6270defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6271defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6272defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6273defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6274defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6275
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006276multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006277 X86VectorVTInfo _, string Suff> {
6278 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006279 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006280 (ins _.RC:$src2, _.RC:$src3),
6281 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006282 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006283 AVX512FMA3Base;
6284
Craig Toppere1cac152016-06-07 07:27:54 +00006285 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006286 (ins _.RC:$src2, _.MemOp:$src3),
6287 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006288 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006289 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006290
Craig Toppere1cac152016-06-07 07:27:54 +00006291 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006292 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6293 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6294 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00006295 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00006296 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00006297 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006298 }
Craig Topper318e40b2016-07-25 07:20:31 +00006299
6300 // Additional patterns for folding broadcast nodes in other orders.
6301 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6302 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6303 _.RC:$src1, _.RC:$src2),
6304 _.RC:$src1)),
6305 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6306 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006307}
6308
6309multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006310 X86VectorVTInfo _, string Suff> {
6311 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006312 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006313 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6314 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00006315 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006316 AVX512FMA3Base, EVEX_B, EVEX_RC;
6317}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006318
6319multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006320 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6321 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006322 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006323 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6324 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6325 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006326 }
6327 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006328 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006329 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006330 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006331 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6332 }
6333}
6334
6335multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006336 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006337 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006338 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006339 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006340 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006341}
6342
6343defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
6344defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6345defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6346defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6347defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6348defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006349
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006350// Scalar FMA
6351let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00006352multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6353 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
6354 dag RHS_r, dag RHS_m > {
6355 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6356 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006357 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006358
Craig Toppere1cac152016-06-07 07:27:54 +00006359 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006360 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006361 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006362
6363 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6364 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00006365 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00006366 AVX512FMA3Base, EVEX_B, EVEX_RC;
6367
Craig Toppereafdbec2016-08-13 06:48:41 +00006368 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006369 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6370 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6371 !strconcat(OpcodeStr,
6372 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6373 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006374 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6375 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6376 !strconcat(OpcodeStr,
6377 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6378 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006379 }// isCodeGenOnly = 1
6380}
6381}// Constraints = "$src1 = $dst"
6382
6383multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006384 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6385 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006386 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00006387 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006388 // Operands for intrinsic are in 123 order to preserve passthu
6389 // semantics.
6390 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
6391 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006392 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006393 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006394 (i32 imm:$rc))),
6395 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6396 _.FRC:$src3))),
6397 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6398 (_.ScalarLdFrag addr:$src3))))>;
6399
Craig Topper2dca3b22016-07-24 08:26:38 +00006400 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006401 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006402 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006403 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006404 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006405 (i32 imm:$rc))),
6406 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6407 _.FRC:$src1))),
6408 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
6409 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
6410
Craig Topper2dca3b22016-07-24 08:26:38 +00006411 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006412 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006413 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006414 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006415 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00006416 (i32 imm:$rc))),
6417 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6418 _.FRC:$src2))),
6419 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
6420 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006421 }
Igor Breger15820b02015-07-01 13:24:28 +00006422}
6423
6424multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006425 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6426 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006427 let Predicates = [HasAVX512] in {
6428 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006429 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6430 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006431 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006432 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6433 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006434 }
6435}
6436
Craig Toppera55b4832016-12-09 06:42:28 +00006437defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
6438 X86FmaddRnds3>;
6439defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6440 X86FmsubRnds3>;
6441defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6442 X86FnmaddRnds1, X86FnmaddRnds3>;
6443defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6444 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006445
6446//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006447// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6448//===----------------------------------------------------------------------===//
6449let Constraints = "$src1 = $dst" in {
6450multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6451 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00006452 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006453 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6454 (ins _.RC:$src2, _.RC:$src3),
6455 OpcodeStr, "$src3, $src2", "$src2, $src3",
6456 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
6457 AVX512FMA3Base;
6458
Craig Toppere1cac152016-06-07 07:27:54 +00006459 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6460 (ins _.RC:$src2, _.MemOp:$src3),
6461 OpcodeStr, "$src3, $src2", "$src2, $src3",
6462 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
6463 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006464
Craig Toppere1cac152016-06-07 07:27:54 +00006465 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6466 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6467 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6468 !strconcat("$src2, ${src3}", _.BroadcastStr ),
6469 (OpNode _.RC:$src1,
6470 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
6471 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006472 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006473}
6474} // Constraints = "$src1 = $dst"
6475
6476multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6477 AVX512VLVectorVTInfo _> {
6478 let Predicates = [HasIFMA] in {
6479 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6480 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6481 }
6482 let Predicates = [HasVLX, HasIFMA] in {
6483 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6484 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6485 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6486 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6487 }
6488}
6489
6490defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6491 avx512vl_i64_info>, VEX_W;
6492defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6493 avx512vl_i64_info>, VEX_W;
6494
6495//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006496// AVX-512 Scalar convert from sign integer to float/double
6497//===----------------------------------------------------------------------===//
6498
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006499multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6500 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6501 PatFrag ld_frag, string asm> {
6502 let hasSideEffects = 0 in {
6503 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6504 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006505 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006506 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006507 let mayLoad = 1 in
6508 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6509 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006510 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006511 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006512 } // hasSideEffects = 0
6513 let isCodeGenOnly = 1 in {
6514 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6515 (ins DstVT.RC:$src1, SrcRC:$src2),
6516 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6517 [(set DstVT.RC:$dst,
6518 (OpNode (DstVT.VT DstVT.RC:$src1),
6519 SrcRC:$src2,
6520 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6521
6522 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6523 (ins DstVT.RC:$src1, x86memop:$src2),
6524 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6525 [(set DstVT.RC:$dst,
6526 (OpNode (DstVT.VT DstVT.RC:$src1),
6527 (ld_frag addr:$src2),
6528 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6529 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006530}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006531
Igor Bregerabe4a792015-06-14 12:44:55 +00006532multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006533 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006534 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6535 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006536 !strconcat(asm,
6537 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006538 [(set DstVT.RC:$dst,
6539 (OpNode (DstVT.VT DstVT.RC:$src1),
6540 SrcRC:$src2,
6541 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6542}
6543
6544multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006545 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6546 PatFrag ld_frag, string asm> {
6547 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6548 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6549 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006550}
6551
Andrew Trick15a47742013-10-09 05:11:10 +00006552let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006553defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006554 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6555 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006556defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006557 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6558 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006559defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006560 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6561 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006562defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006563 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6564 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006565
Craig Topper8f85ad12016-11-14 02:46:58 +00006566def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6567 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6568def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6569 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6570
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006571def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6572 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6573def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006574 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006575def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6576 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6577def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006578 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006579
6580def : Pat<(f32 (sint_to_fp GR32:$src)),
6581 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6582def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006583 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006584def : Pat<(f64 (sint_to_fp GR32:$src)),
6585 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6586def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006587 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6588
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006589defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006590 v4f32x_info, i32mem, loadi32,
6591 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006592defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006593 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6594 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006595defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006596 i32mem, loadi32, "cvtusi2sd{l}">,
6597 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006598defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006599 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6600 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006601
Craig Topper8f85ad12016-11-14 02:46:58 +00006602def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6603 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6604def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6605 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6606
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006607def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6608 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6609def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6610 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6611def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6612 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6613def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6614 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6615
6616def : Pat<(f32 (uint_to_fp GR32:$src)),
6617 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6618def : Pat<(f32 (uint_to_fp GR64:$src)),
6619 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6620def : Pat<(f64 (uint_to_fp GR32:$src)),
6621 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6622def : Pat<(f64 (uint_to_fp GR64:$src)),
6623 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006624}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006625
6626//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006627// AVX-512 Scalar convert from float/double to integer
6628//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006629multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6630 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006631 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006632 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006633 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006634 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6635 EVEX, VEX_LIG;
6636 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6637 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006638 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006639 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006640 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006641 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006642 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006643 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006644 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006645 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006646 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006647}
Asaf Badouh2744d212015-09-20 14:31:19 +00006648
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006649// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006650defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006651 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006652 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006653defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006654 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006655 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006656defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006657 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006658 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006659defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006660 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006661 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006662defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006663 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006664 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006665defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006666 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006667 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006668defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006669 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006670 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006671defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006672 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006673 EVEX_CD8<64, CD8VT1>;
6674
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006675// The SSE version of these instructions are disabled for AVX512.
6676// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6677let Predicates = [HasAVX512] in {
6678 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006679 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006680 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6681 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006682 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006683 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006684 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6685 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006686 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006687 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006688 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6689 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006690 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006691 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006692 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6693 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006694} // HasAVX512
6695
Craig Topperac941b92016-09-25 16:33:53 +00006696let Predicates = [HasAVX512] in {
6697 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6698 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6699 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6700 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6701 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6702 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6703 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6704 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6705 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6706 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6707 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6708 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6709 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6710 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6711 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6712 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6713 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6714 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6715 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6716 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6717} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006718
Elad Cohen0c260102017-01-11 09:11:48 +00006719// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6720// which produce unnecessary vmovs{s,d} instructions
6721let Predicates = [HasAVX512] in {
6722def : Pat<(v4f32 (X86Movss
6723 (v4f32 VR128X:$dst),
6724 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6725 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6726
6727def : Pat<(v4f32 (X86Movss
6728 (v4f32 VR128X:$dst),
6729 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6730 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6731
6732def : Pat<(v2f64 (X86Movsd
6733 (v2f64 VR128X:$dst),
6734 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6735 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6736
6737def : Pat<(v2f64 (X86Movsd
6738 (v2f64 VR128X:$dst),
6739 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6740 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6741} // Predicates = [HasAVX512]
6742
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006743// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006744multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6745 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006746 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006747let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006748 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006749 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6750 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006751 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006752 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006753 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6754 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006755 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006756 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006757 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006758 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006759
Igor Bregerc59b3a22016-08-03 10:58:05 +00006760 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6761 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6762 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6763 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6764 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006765 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6766 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006767
Craig Toppere1cac152016-06-07 07:27:54 +00006768 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006769 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6770 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6771 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6772 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6773 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6774 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6775 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6776 (i32 FROUND_NO_EXC)))]>,
6777 EVEX,VEX_LIG , EVEX_B;
6778 let mayLoad = 1, hasSideEffects = 0 in
6779 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006780 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006781 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6782 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006783
Craig Toppere1cac152016-06-07 07:27:54 +00006784 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006785} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006786}
6787
Asaf Badouh2744d212015-09-20 14:31:19 +00006788
Igor Bregerc59b3a22016-08-03 10:58:05 +00006789defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6790 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006791 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006792defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6793 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006794 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006795defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6796 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006797 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006798defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6799 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006800 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6801
Igor Bregerc59b3a22016-08-03 10:58:05 +00006802defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6803 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006804 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006805defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6806 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006807 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006808defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6809 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006810 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006811defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6812 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006813 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6814let Predicates = [HasAVX512] in {
6815 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006816 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006817 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6818 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006819 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006820 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006821 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6822 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006823 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006824 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006825 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6826 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006827 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006828 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006829 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6830 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006831} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006832//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006833// AVX-512 Convert form float to double and back
6834//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006835multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6836 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006837 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006838 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006839 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006840 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006841 (_Src.VT _Src.RC:$src2),
6842 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006843 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006844 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006845 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006846 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006847 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006848 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006849 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006850 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006851
Craig Topperd2011e32017-02-25 18:43:42 +00006852 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6853 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6854 (ins _.FRC:$src1, _Src.FRC:$src2),
6855 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6856 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6857 let mayLoad = 1 in
6858 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6859 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6860 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6861 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6862 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006863}
6864
Asaf Badouh2744d212015-09-20 14:31:19 +00006865// Scalar Coversion with SAE - suppress all exceptions
6866multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6867 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006868 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006869 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006870 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006871 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006872 (_Src.VT _Src.RC:$src2),
6873 (i32 FROUND_NO_EXC)))>,
6874 EVEX_4V, VEX_LIG, EVEX_B;
6875}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006876
Asaf Badouh2744d212015-09-20 14:31:19 +00006877// Scalar Conversion with rounding control (RC)
6878multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6879 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006880 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006881 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006882 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006883 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006884 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6885 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6886 EVEX_B, EVEX_RC;
6887}
Craig Toppera02e3942016-09-23 06:24:43 +00006888multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006889 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006890 X86VectorVTInfo _dst> {
6891 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006892 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006893 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006894 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006895 }
6896}
6897
Craig Toppera02e3942016-09-23 06:24:43 +00006898multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006899 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006900 X86VectorVTInfo _dst> {
6901 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006902 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006903 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006904 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006905 }
6906}
Craig Toppera02e3942016-09-23 06:24:43 +00006907defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00006908 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00006909defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00006910 X86fpextRnd,f32x_info, f64x_info >;
6911
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006912def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006913 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006914 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006915def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006916 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006917 Requires<[HasAVX512]>;
6918
6919def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006920 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006921 Requires<[HasAVX512, OptForSize]>;
6922
Asaf Badouh2744d212015-09-20 14:31:19 +00006923def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006924 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006925 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006926
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006927def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006928 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006929 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006930
6931def : Pat<(v4f32 (X86Movss
6932 (v4f32 VR128X:$dst),
6933 (v4f32 (scalar_to_vector
6934 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006935 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006936 Requires<[HasAVX512]>;
6937
6938def : Pat<(v2f64 (X86Movsd
6939 (v2f64 VR128X:$dst),
6940 (v2f64 (scalar_to_vector
6941 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006942 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006943 Requires<[HasAVX512]>;
6944
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006945//===----------------------------------------------------------------------===//
6946// AVX-512 Vector convert from signed/unsigned integer to float/double
6947// and from float/double to signed/unsigned integer
6948//===----------------------------------------------------------------------===//
6949
6950multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6951 X86VectorVTInfo _Src, SDNode OpNode,
6952 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006953 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006954
6955 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6956 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6957 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6958
6959 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006960 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006961 (_.VT (OpNode (_Src.VT
6962 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6963
6964 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006965 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006966 "${src}"##Broadcast, "${src}"##Broadcast,
6967 (_.VT (OpNode (_Src.VT
6968 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6969 ))>, EVEX, EVEX_B;
6970}
6971// Coversion with SAE - suppress all exceptions
6972multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6973 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6974 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6975 (ins _Src.RC:$src), OpcodeStr,
6976 "{sae}, $src", "$src, {sae}",
6977 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6978 (i32 FROUND_NO_EXC)))>,
6979 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006980}
6981
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006982// Conversion with rounding control (RC)
6983multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6984 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6985 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6986 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6987 "$rc, $src", "$src, $rc",
6988 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6989 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006990}
6991
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006992// Extend Float to Double
6993multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6994 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006995 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006996 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6997 X86vfpextRnd>, EVEX_V512;
6998 }
6999 let Predicates = [HasVLX] in {
7000 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007001 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007002 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007003 EVEX_V256;
7004 }
7005}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007006
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007007// Truncate Double to Float
7008multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
7009 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007010 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007011 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
7012 X86vfproundRnd>, EVEX_V512;
7013 }
7014 let Predicates = [HasVLX] in {
7015 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
7016 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007017 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007018 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007019
7020 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7021 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7022 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7023 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7024 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7025 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7026 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7027 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007028 }
7029}
7030
7031defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
7032 VEX_W, PD, EVEX_CD8<64, CD8VF>;
7033defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
7034 PS, EVEX_CD8<32, CD8VH>;
7035
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007036def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7037 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007038
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007039let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00007040 let AddedComplexity = 15 in
7041 def : Pat<(X86vzmovl (v2f64 (bitconvert
7042 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7043 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007044 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7045 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007046 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7047 (VCVTPS2PDZ256rm addr:$src)>;
7048}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007049
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007050// Convert Signed/Unsigned Doubleword to Double
7051multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7052 SDNode OpNode128> {
7053 // No rounding in this op
7054 let Predicates = [HasAVX512] in
7055 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
7056 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007057
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007058 let Predicates = [HasVLX] in {
7059 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007060 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007061 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
7062 EVEX_V256;
7063 }
7064}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007065
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007066// Convert Signed/Unsigned Doubleword to Float
7067multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7068 SDNode OpNodeRnd> {
7069 let Predicates = [HasAVX512] in
7070 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
7071 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
7072 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007073
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007074 let Predicates = [HasVLX] in {
7075 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
7076 EVEX_V128;
7077 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
7078 EVEX_V256;
7079 }
7080}
7081
7082// Convert Float to Signed/Unsigned Doubleword with truncation
7083multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
7084 SDNode OpNode, SDNode OpNodeRnd> {
7085 let Predicates = [HasAVX512] in {
7086 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7087 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
7088 OpNodeRnd>, EVEX_V512;
7089 }
7090 let Predicates = [HasVLX] in {
7091 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7092 EVEX_V128;
7093 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7094 EVEX_V256;
7095 }
7096}
7097
7098// Convert Float to Signed/Unsigned Doubleword
7099multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
7100 SDNode OpNode, SDNode OpNodeRnd> {
7101 let Predicates = [HasAVX512] in {
7102 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7103 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
7104 OpNodeRnd>, EVEX_V512;
7105 }
7106 let Predicates = [HasVLX] in {
7107 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7108 EVEX_V128;
7109 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7110 EVEX_V256;
7111 }
7112}
7113
7114// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007115multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7116 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007117 let Predicates = [HasAVX512] in {
7118 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7119 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
7120 OpNodeRnd>, EVEX_V512;
7121 }
7122 let Predicates = [HasVLX] in {
7123 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007124 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007125 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7126 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007127 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
7128 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007129 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7130 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007131
7132 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7133 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7134 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7135 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7136 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7137 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7138 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7139 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007140 }
7141}
7142
7143// Convert Double to Signed/Unsigned Doubleword
7144multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
7145 SDNode OpNode, SDNode OpNodeRnd> {
7146 let Predicates = [HasAVX512] in {
7147 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7148 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
7149 OpNodeRnd>, EVEX_V512;
7150 }
7151 let Predicates = [HasVLX] in {
7152 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7153 // memory forms of these instructions in Asm Parcer. They have the same
7154 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7155 // due to the same reason.
7156 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7157 "{1to2}", "{x}">, EVEX_V128;
7158 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7159 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007160
7161 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7162 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7163 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7164 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7165 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7166 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7167 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7168 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007169 }
7170}
7171
7172// Convert Double to Signed/Unsigned Quardword
7173multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7174 SDNode OpNode, SDNode OpNodeRnd> {
7175 let Predicates = [HasDQI] in {
7176 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7177 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7178 OpNodeRnd>, EVEX_V512;
7179 }
7180 let Predicates = [HasDQI, HasVLX] in {
7181 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7182 EVEX_V128;
7183 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7184 EVEX_V256;
7185 }
7186}
7187
7188// Convert Double to Signed/Unsigned Quardword with truncation
7189multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7190 SDNode OpNode, SDNode OpNodeRnd> {
7191 let Predicates = [HasDQI] in {
7192 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7193 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7194 OpNodeRnd>, EVEX_V512;
7195 }
7196 let Predicates = [HasDQI, HasVLX] in {
7197 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7198 EVEX_V128;
7199 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7200 EVEX_V256;
7201 }
7202}
7203
7204// Convert Signed/Unsigned Quardword to Double
7205multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7206 SDNode OpNode, SDNode OpNodeRnd> {
7207 let Predicates = [HasDQI] in {
7208 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7209 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7210 OpNodeRnd>, EVEX_V512;
7211 }
7212 let Predicates = [HasDQI, HasVLX] in {
7213 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7214 EVEX_V128;
7215 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7216 EVEX_V256;
7217 }
7218}
7219
7220// Convert Float to Signed/Unsigned Quardword
7221multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7222 SDNode OpNode, SDNode OpNodeRnd> {
7223 let Predicates = [HasDQI] in {
7224 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7225 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7226 OpNodeRnd>, EVEX_V512;
7227 }
7228 let Predicates = [HasDQI, HasVLX] in {
7229 // Explicitly specified broadcast string, since we take only 2 elements
7230 // from v4f32x_info source
7231 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007232 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007233 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7234 EVEX_V256;
7235 }
7236}
7237
7238// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007239multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7240 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007241 let Predicates = [HasDQI] in {
7242 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7243 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7244 OpNodeRnd>, EVEX_V512;
7245 }
7246 let Predicates = [HasDQI, HasVLX] in {
7247 // Explicitly specified broadcast string, since we take only 2 elements
7248 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007249 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007250 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007251 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7252 EVEX_V256;
7253 }
7254}
7255
7256// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007257multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7258 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007259 let Predicates = [HasDQI] in {
7260 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7261 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7262 OpNodeRnd>, EVEX_V512;
7263 }
7264 let Predicates = [HasDQI, HasVLX] in {
7265 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7266 // memory forms of these instructions in Asm Parcer. They have the same
7267 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7268 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007269 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007270 "{1to2}", "{x}">, EVEX_V128;
7271 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7272 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007273
7274 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7275 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7276 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7277 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7278 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7279 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7280 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7281 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007282 }
7283}
7284
Simon Pilgrima3af7962016-11-24 12:13:46 +00007285defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007286 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007287
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007288defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7289 X86VSintToFpRnd>,
7290 PS, EVEX_CD8<32, CD8VF>;
7291
7292defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007293 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007294 XS, EVEX_CD8<32, CD8VF>;
7295
Simon Pilgrima3af7962016-11-24 12:13:46 +00007296defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007297 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007298 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7299
7300defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007301 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007302 EVEX_CD8<32, CD8VF>;
7303
Craig Topperf334ac192016-11-09 07:48:51 +00007304defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007305 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007306 EVEX_CD8<64, CD8VF>;
7307
Simon Pilgrima3af7962016-11-24 12:13:46 +00007308defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007309 XS, EVEX_CD8<32, CD8VH>;
7310
7311defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7312 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007313 EVEX_CD8<32, CD8VF>;
7314
Craig Topper19e04b62016-05-19 06:13:58 +00007315defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7316 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007317
Craig Topper19e04b62016-05-19 06:13:58 +00007318defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7319 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007320 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007321
Craig Topper19e04b62016-05-19 06:13:58 +00007322defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7323 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007324 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007325defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7326 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007327 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007328
Craig Topper19e04b62016-05-19 06:13:58 +00007329defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7330 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007331 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007332
Craig Topper19e04b62016-05-19 06:13:58 +00007333defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7334 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007335
Craig Topper19e04b62016-05-19 06:13:58 +00007336defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7337 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007338 PD, EVEX_CD8<64, CD8VF>;
7339
Craig Topper19e04b62016-05-19 06:13:58 +00007340defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7341 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007342
7343defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007344 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007345 PD, EVEX_CD8<64, CD8VF>;
7346
Craig Toppera39b6502016-12-10 06:02:48 +00007347defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007348 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007349
7350defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007351 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007352 PD, EVEX_CD8<64, CD8VF>;
7353
Craig Toppera39b6502016-12-10 06:02:48 +00007354defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007355 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007356
7357defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007358 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007359
7360defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007361 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007362
Simon Pilgrima3af7962016-11-24 12:13:46 +00007363defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007364 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007365
Simon Pilgrima3af7962016-11-24 12:13:46 +00007366defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007367 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007368
Craig Toppere38c57a2015-11-27 05:44:02 +00007369let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007370def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007371 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007372 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7373 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007374
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007375def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7376 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007377 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7378 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007379
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007380def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7381 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007382 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7383 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007384
Simon Pilgrima3af7962016-11-24 12:13:46 +00007385def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007386 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7387 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7388 VR128X:$src, sub_xmm)))), sub_xmm)>;
7389
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007390def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7391 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007392 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7393 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007394
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007395def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7396 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007397 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7398 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007399
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007400def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7401 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007402 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7403 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007404
Simon Pilgrima3af7962016-11-24 12:13:46 +00007405def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007406 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7407 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7408 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007409}
7410
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007411let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007412 let AddedComplexity = 15 in {
7413 def : Pat<(X86vzmovl (v2i64 (bitconvert
7414 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007415 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007416 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7417 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007418 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007419 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007420 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007421 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007422 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007423 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007424 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007425 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007426}
7427
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007428let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007429 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007430 (VCVTPD2PSZrm addr:$src)>;
7431 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7432 (VCVTPS2PDZrm addr:$src)>;
7433}
7434
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007435let Predicates = [HasDQI, HasVLX] in {
7436 let AddedComplexity = 15 in {
7437 def : Pat<(X86vzmovl (v2f64 (bitconvert
7438 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007439 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007440 def : Pat<(X86vzmovl (v2f64 (bitconvert
7441 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007442 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007443 }
7444}
7445
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007446let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007447def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7448 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7449 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7450 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7451
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007452def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7453 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7454 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7455 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7456
7457def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7458 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7459 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7460 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7461
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007462def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7463 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7464 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7465 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7466
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007467def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7468 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7469 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7470 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7471
7472def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7473 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7474 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7475 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7476
7477def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7478 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7479 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7480 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7481
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007482def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7483 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7484 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7485 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7486
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007487def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7488 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7489 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7490 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7491
7492def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7493 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7494 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7495 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7496
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007497def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7498 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7499 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7500 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7501
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007502def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7503 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7504 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7505 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7506}
7507
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007508//===----------------------------------------------------------------------===//
7509// Half precision conversion instructions
7510//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007511multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007512 X86MemOperand x86memop, PatFrag ld_frag> {
7513 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7514 "vcvtph2ps", "$src", "$src",
7515 (X86cvtph2ps (_src.VT _src.RC:$src),
7516 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007517 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7518 "vcvtph2ps", "$src", "$src",
7519 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7520 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007521}
7522
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007523multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007524 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7525 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7526 (X86cvtph2ps (_src.VT _src.RC:$src),
7527 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7528
7529}
7530
7531let Predicates = [HasAVX512] in {
7532 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007533 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007534 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7535 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007536 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007537 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7538 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7539 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7540 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007541}
7542
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007543multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007544 X86MemOperand x86memop> {
7545 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007546 (ins _src.RC:$src1, i32u8imm:$src2),
7547 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007548 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007549 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00007550 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007551 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7552 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7553 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7554 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007555 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007556 addr:$dst)]>;
7557 let hasSideEffects = 0, mayStore = 1 in
7558 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7559 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7560 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7561 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007562}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007563multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007564 let hasSideEffects = 0 in
7565 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7566 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007567 (ins _src.RC:$src1, i32u8imm:$src2),
7568 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007569 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007570}
7571let Predicates = [HasAVX512] in {
7572 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7573 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7574 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7575 let Predicates = [HasVLX] in {
7576 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7577 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007578 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007579 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7580 }
7581}
Asaf Badouh2489f352015-12-02 08:17:51 +00007582
Craig Topper9820e342016-09-20 05:44:47 +00007583// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007584let Predicates = [HasVLX] in {
7585 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7586 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7587 // configurations we support (the default). However, falling back to MXCSR is
7588 // more consistent with other instructions, which are always controlled by it.
7589 // It's encoded as 0b100.
7590 def : Pat<(fp_to_f16 FR32X:$src),
7591 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7592 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7593
7594 def : Pat<(f16_to_fp GR16:$src),
7595 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7596 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7597
7598 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7599 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7600 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7601}
7602
Craig Topper9820e342016-09-20 05:44:47 +00007603// Patterns for matching float to half-float conversion when AVX512 is supported
7604// but F16C isn't. In that case we have to use 512-bit vectors.
7605let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7606 def : Pat<(fp_to_f16 FR32X:$src),
7607 (i16 (EXTRACT_SUBREG
7608 (VMOVPDI2DIZrr
7609 (v8i16 (EXTRACT_SUBREG
7610 (VCVTPS2PHZrr
7611 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7612 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7613 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7614
7615 def : Pat<(f16_to_fp GR16:$src),
7616 (f32 (COPY_TO_REGCLASS
7617 (v4f32 (EXTRACT_SUBREG
7618 (VCVTPH2PSZrr
7619 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7620 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7621 sub_xmm)), sub_xmm)), FR32X))>;
7622
7623 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7624 (f32 (COPY_TO_REGCLASS
7625 (v4f32 (EXTRACT_SUBREG
7626 (VCVTPH2PSZrr
7627 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7628 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7629 sub_xmm), 4)), sub_xmm)), FR32X))>;
7630}
7631
Asaf Badouh2489f352015-12-02 08:17:51 +00007632// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007633multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007634 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007635 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007636 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7637 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007638 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007639 Sched<[WriteFAdd]>;
7640}
7641
7642let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007643 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007644 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007645 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007646 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007647 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007648 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007649 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007650 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7651}
7652
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007653let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7654 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007655 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007656 EVEX_CD8<32, CD8VT1>;
7657 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007658 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007659 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7660 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007661 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007662 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007663 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007664 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007665 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007666 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7667 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007668 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007669 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7670 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007671 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007672 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7673 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007674 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007675
Ayman Musa02f95332017-01-04 08:21:54 +00007676 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7677 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007678 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007679 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7680 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007681 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7682 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007683}
Michael Liao5bf95782014-12-04 05:20:33 +00007684
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007685/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007686multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7687 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007688 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007689 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7690 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7691 "$src2, $src1", "$src1, $src2",
7692 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007693 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007694 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007695 "$src2, $src1", "$src1, $src2",
7696 (OpNode (_.VT _.RC:$src1),
7697 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007698}
7699}
7700
Asaf Badouheaf2da12015-09-21 10:23:53 +00007701defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
7702 EVEX_CD8<32, CD8VT1>, T8PD;
7703defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
7704 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
7705defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
7706 EVEX_CD8<32, CD8VT1>, T8PD;
7707defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
7708 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007709
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007710/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7711multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007712 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007713 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007714 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7715 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7716 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007717 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7718 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7719 (OpNode (_.FloatVT
7720 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7721 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7722 (ins _.ScalarMemOp:$src), OpcodeStr,
7723 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7724 (OpNode (_.FloatVT
7725 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7726 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007727 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007728}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007729
7730multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7731 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7732 EVEX_V512, EVEX_CD8<32, CD8VF>;
7733 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7734 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7735
7736 // Define only if AVX512VL feature is present.
7737 let Predicates = [HasVLX] in {
7738 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7739 OpNode, v4f32x_info>,
7740 EVEX_V128, EVEX_CD8<32, CD8VF>;
7741 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7742 OpNode, v8f32x_info>,
7743 EVEX_V256, EVEX_CD8<32, CD8VF>;
7744 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7745 OpNode, v2f64x_info>,
7746 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7747 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7748 OpNode, v4f64x_info>,
7749 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7750 }
7751}
7752
7753defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7754defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007755
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007756/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007757multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7758 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007759 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007760 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7761 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7762 "$src2, $src1", "$src1, $src2",
7763 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7764 (i32 FROUND_CURRENT))>;
7765
7766 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7767 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007768 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007769 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007770 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007771
7772 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007773 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007774 "$src2, $src1", "$src1, $src2",
7775 (OpNode (_.VT _.RC:$src1),
7776 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7777 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007778 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007779}
7780
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007781multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7782 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7783 EVEX_CD8<32, CD8VT1>;
7784 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7785 EVEX_CD8<64, CD8VT1>, VEX_W;
7786}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007787
Craig Toppere1cac152016-06-07 07:27:54 +00007788let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007789 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7790 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7791}
Igor Breger8352a0d2015-07-28 06:53:28 +00007792
7793defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007794/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007795
7796multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7797 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007798 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007799 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7800 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7801 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7802
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007803 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7804 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7805 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007806 (bitconvert (_.LdFrag addr:$src))),
7807 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007808
7809 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007810 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007811 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007812 (OpNode (_.FloatVT
7813 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7814 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007815 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007816}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007817multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7818 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007819 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007820 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7821 (ins _.RC:$src), OpcodeStr,
7822 "{sae}, $src", "$src, {sae}",
7823 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7824}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007825
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007826multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7827 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007828 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7829 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007830 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007831 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7832 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007833}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007834
Asaf Badouh402ebb32015-06-03 13:41:48 +00007835multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7836 SDNode OpNode> {
7837 // Define only if AVX512VL feature is present.
7838 let Predicates = [HasVLX] in {
7839 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7840 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7841 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7842 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7843 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7844 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7845 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7846 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7847 }
7848}
Craig Toppere1cac152016-06-07 07:27:54 +00007849let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007850
Asaf Badouh402ebb32015-06-03 13:41:48 +00007851 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7852 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7853 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7854}
7855defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7856 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7857
7858multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7859 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007860 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007861 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7862 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7863 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7864 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007865}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007866
Robert Khasanoveb126392014-10-28 18:15:20 +00007867multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7868 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007869 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007870 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007871 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7872 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007873 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7874 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7875 (OpNode (_.FloatVT
7876 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007877
Craig Toppere1cac152016-06-07 07:27:54 +00007878 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7879 (ins _.ScalarMemOp:$src), OpcodeStr,
7880 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7881 (OpNode (_.FloatVT
7882 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7883 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007884 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007885}
7886
Robert Khasanoveb126392014-10-28 18:15:20 +00007887multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7888 SDNode OpNode> {
7889 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7890 v16f32_info>,
7891 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7892 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7893 v8f64_info>,
7894 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7895 // Define only if AVX512VL feature is present.
7896 let Predicates = [HasVLX] in {
7897 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7898 OpNode, v4f32x_info>,
7899 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7900 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7901 OpNode, v8f32x_info>,
7902 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7903 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7904 OpNode, v2f64x_info>,
7905 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7906 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7907 OpNode, v4f64x_info>,
7908 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7909 }
7910}
7911
Asaf Badouh402ebb32015-06-03 13:41:48 +00007912multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7913 SDNode OpNodeRnd> {
7914 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7915 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7916 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7917 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7918}
7919
Igor Breger4c4cd782015-09-20 09:13:41 +00007920multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7921 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007922 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007923 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7924 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7925 "$src2, $src1", "$src1, $src2",
7926 (OpNodeRnd (_.VT _.RC:$src1),
7927 (_.VT _.RC:$src2),
7928 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007929 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7930 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7931 "$src2, $src1", "$src1, $src2",
7932 (OpNodeRnd (_.VT _.RC:$src1),
7933 (_.VT (scalar_to_vector
7934 (_.ScalarLdFrag addr:$src2))),
7935 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007936
7937 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7938 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7939 "$rc, $src2, $src1", "$src1, $src2, $rc",
7940 (OpNodeRnd (_.VT _.RC:$src1),
7941 (_.VT _.RC:$src2),
7942 (i32 imm:$rc))>,
7943 EVEX_B, EVEX_RC;
7944
Craig Toppere1cac152016-06-07 07:27:54 +00007945 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007946 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007947 (ins _.FRC:$src1, _.FRC:$src2),
7948 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7949
7950 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007951 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007952 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7953 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7954 }
Craig Topper176f3312017-02-25 19:18:11 +00007955 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007956
7957 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7958 (!cast<Instruction>(NAME#SUFF#Zr)
7959 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7960
7961 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7962 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007963 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007964}
7965
7966multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7967 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
7968 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
7969 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
7970 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
7971}
7972
Asaf Badouh402ebb32015-06-03 13:41:48 +00007973defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7974 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007975
Igor Breger4c4cd782015-09-20 09:13:41 +00007976defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007977
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007978let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007979 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007980 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007981 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007982 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007983 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007984 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007985 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007986 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007987 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007988 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007989}
7990
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007991multiclass
7992avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007993
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007994 let ExeDomain = _.ExeDomain in {
7995 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7996 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7997 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007998 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007999 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8000
8001 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8002 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008003 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
8004 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008005 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008006
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008007 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008008 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8009 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008010 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008011 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008012 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8013 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8014 }
8015 let Predicates = [HasAVX512] in {
8016 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
8017 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008018 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008019 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
8020 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008021 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008022 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
8023 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008024 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008025 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
8026 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8027 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
8028 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
8029 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8030 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
8031
8032 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8033 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008034 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008035 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8036 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008037 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008038 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8039 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008040 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008041 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8042 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8043 addr:$src, (i32 0x4))), _.FRC)>;
8044 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8045 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8046 addr:$src, (i32 0xc))), _.FRC)>;
8047 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008048}
8049
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008050defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
8051 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008052
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008053defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
8054 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008055
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008056//-------------------------------------------------
8057// Integer truncate and extend operations
8058//-------------------------------------------------
8059
Igor Breger074a64e2015-07-24 17:24:15 +00008060multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8061 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
8062 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008063 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008064 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8065 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
8066 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
8067 EVEX, T8XS;
8068
8069 // for intrinsic patter match
8070 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8071 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8072 undef)),
8073 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8074 SrcInfo.RC:$src1)>;
8075
8076 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8077 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8078 DestInfo.ImmAllZerosV)),
8079 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8080 SrcInfo.RC:$src1)>;
8081
8082 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8083 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8084 DestInfo.RC:$src0)),
8085 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
8086 DestInfo.KRCWM:$mask ,
8087 SrcInfo.RC:$src1)>;
8088
Craig Topper52e2e832016-07-22 05:46:44 +00008089 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8090 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008091 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8092 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008093 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008094 []>, EVEX;
8095
Igor Breger074a64e2015-07-24 17:24:15 +00008096 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8097 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008098 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008099 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00008100 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008101}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008102
Igor Breger074a64e2015-07-24 17:24:15 +00008103multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8104 X86VectorVTInfo DestInfo,
8105 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008106
Igor Breger074a64e2015-07-24 17:24:15 +00008107 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8108 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8109 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008110
Igor Breger074a64e2015-07-24 17:24:15 +00008111 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8112 (SrcInfo.VT SrcInfo.RC:$src)),
8113 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8114 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8115}
8116
Igor Breger074a64e2015-07-24 17:24:15 +00008117multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
8118 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
8119 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8120 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8121 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8122 Predicate prd = HasAVX512>{
8123
8124 let Predicates = [HasVLX, prd] in {
8125 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
8126 DestInfoZ128, x86memopZ128>,
8127 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8128 truncFrag, mtruncFrag>, EVEX_V128;
8129
8130 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
8131 DestInfoZ256, x86memopZ256>,
8132 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8133 truncFrag, mtruncFrag>, EVEX_V256;
8134 }
8135 let Predicates = [prd] in
8136 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
8137 DestInfoZ, x86memopZ>,
8138 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8139 truncFrag, mtruncFrag>, EVEX_V512;
8140}
8141
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008142multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8143 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008144 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8145 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008146 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008147}
8148
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008149multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8150 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008151 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8152 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008153 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008154}
8155
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008156multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8157 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008158 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8159 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008160 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008161}
8162
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008163multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8164 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008165 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8166 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008167 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008168}
8169
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008170multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8171 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008172 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8173 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008174 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008175}
8176
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008177multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8178 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008179 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8180 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008181 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008182}
8183
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008184defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8185 truncstorevi8, masked_truncstorevi8>;
8186defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8187 truncstore_s_vi8, masked_truncstore_s_vi8>;
8188defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8189 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008190
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008191defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8192 truncstorevi16, masked_truncstorevi16>;
8193defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8194 truncstore_s_vi16, masked_truncstore_s_vi16>;
8195defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8196 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008197
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008198defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8199 truncstorevi32, masked_truncstorevi32>;
8200defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8201 truncstore_s_vi32, masked_truncstore_s_vi32>;
8202defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8203 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008204
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008205defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8206 truncstorevi8, masked_truncstorevi8>;
8207defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8208 truncstore_s_vi8, masked_truncstore_s_vi8>;
8209defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8210 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008211
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008212defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8213 truncstorevi16, masked_truncstorevi16>;
8214defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8215 truncstore_s_vi16, masked_truncstore_s_vi16>;
8216defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8217 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008218
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008219defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8220 truncstorevi8, masked_truncstorevi8>;
8221defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8222 truncstore_s_vi8, masked_truncstore_s_vi8>;
8223defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8224 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008225
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008226let Predicates = [HasAVX512, NoVLX] in {
8227def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8228 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008229 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008230 VR256X:$src, sub_ymm)))), sub_xmm))>;
8231def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8232 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008233 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008234 VR256X:$src, sub_ymm)))), sub_xmm))>;
8235}
8236
8237let Predicates = [HasBWI, NoVLX] in {
8238def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008239 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008240 VR256X:$src, sub_ymm))), sub_xmm))>;
8241}
8242
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008243multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008244 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008245 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008246 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008247 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8248 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8249 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8250 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008251
Craig Toppere1cac152016-06-07 07:27:54 +00008252 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8253 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8254 (DestInfo.VT (LdFrag addr:$src))>,
8255 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008256 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008257}
8258
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008259multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008260 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008261 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8262 let Predicates = [HasVLX, HasBWI] in {
8263 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008264 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008265 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008266
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008267 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008268 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008269 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8270 }
8271 let Predicates = [HasBWI] in {
8272 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008273 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008274 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8275 }
8276}
8277
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008278multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008279 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008280 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8281 let Predicates = [HasVLX, HasAVX512] in {
8282 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008283 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008284 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8285
8286 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008287 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008288 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8289 }
8290 let Predicates = [HasAVX512] in {
8291 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008292 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008293 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8294 }
8295}
8296
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008297multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008298 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008299 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8300 let Predicates = [HasVLX, HasAVX512] in {
8301 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008302 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008303 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8304
8305 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008306 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008307 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8308 }
8309 let Predicates = [HasAVX512] in {
8310 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008311 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008312 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8313 }
8314}
8315
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008316multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008317 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008318 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8319 let Predicates = [HasVLX, HasAVX512] in {
8320 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008321 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008322 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8323
8324 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008325 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008326 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8327 }
8328 let Predicates = [HasAVX512] in {
8329 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008330 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008331 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8332 }
8333}
8334
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008335multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008336 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008337 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8338 let Predicates = [HasVLX, HasAVX512] in {
8339 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008340 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008341 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8342
8343 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008344 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008345 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8346 }
8347 let Predicates = [HasAVX512] in {
8348 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008349 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008350 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8351 }
8352}
8353
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008354multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008355 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008356 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8357
8358 let Predicates = [HasVLX, HasAVX512] in {
8359 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008360 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008361 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8362
8363 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008364 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008365 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8366 }
8367 let Predicates = [HasAVX512] in {
8368 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008369 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008370 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8371 }
8372}
8373
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008374defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8375defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8376defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8377defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8378defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8379defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008380
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008381defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8382defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8383defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8384defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8385defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8386defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008387
Igor Breger2ba64ab2016-05-22 10:21:04 +00008388// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008389multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8390 X86VectorVTInfo From, PatFrag LdFrag> {
8391 def : Pat<(To.VT (LdFrag addr:$src)),
8392 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8393 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8394 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8395 To.KRC:$mask, addr:$src)>;
8396 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8397 To.ImmAllZerosV)),
8398 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8399 addr:$src)>;
8400}
8401
8402let Predicates = [HasVLX, HasBWI] in {
8403 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8404 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8405}
8406let Predicates = [HasBWI] in {
8407 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8408}
8409let Predicates = [HasVLX, HasAVX512] in {
8410 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8411 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8412 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8413 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8414 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8415 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8416 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8417 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8418 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8419 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8420}
8421let Predicates = [HasAVX512] in {
8422 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8423 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8424 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8425 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8426 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8427}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008428
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008429multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8430 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008431 // 128-bit patterns
8432 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008433 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008434 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008435 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008436 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008437 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008438 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008439 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008440 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008441 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008442 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8443 }
8444 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008445 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008446 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008447 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008448 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008449 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008450 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008451 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008452 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8453
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008454 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008455 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008456 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008457 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008458 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008459 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008460 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008461 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8462
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008463 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008464 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008465 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008466 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008467 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008468 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008469 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008470 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008471 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008472 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8473
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008474 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008475 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008476 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008477 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008478 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008479 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008480 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008481 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8482
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008483 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008484 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008485 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008486 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008487 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008488 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008489 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008490 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008491 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008492 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8493 }
8494 // 256-bit patterns
8495 let Predicates = [HasVLX, HasBWI] in {
8496 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8497 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8498 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8499 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8500 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8501 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8502 }
8503 let Predicates = [HasVLX] in {
8504 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8505 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8506 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8507 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8508 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8509 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8510 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8511 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8512
8513 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8514 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8515 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8516 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8517 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8518 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8519 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8520 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8521
8522 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8523 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8524 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8525 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8526 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8527 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8528
8529 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8530 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8531 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8532 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8533 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8534 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8535 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8536 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8537
8538 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8539 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8540 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8541 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8542 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8543 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8544 }
8545 // 512-bit patterns
8546 let Predicates = [HasBWI] in {
8547 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8548 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8549 }
8550 let Predicates = [HasAVX512] in {
8551 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8552 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8553
8554 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8555 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008556 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8557 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008558
8559 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8560 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8561
8562 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8563 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8564
8565 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8566 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8567 }
8568}
8569
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008570defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8571defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008572
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008573//===----------------------------------------------------------------------===//
8574// GATHER - SCATTER Operations
8575
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008576multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8577 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008578 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8579 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008580 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8581 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008582 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008583 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008584 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8585 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8586 vectoraddr:$src2))]>, EVEX, EVEX_K,
8587 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008588}
Cameron McInally45325962014-03-26 13:50:50 +00008589
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008590multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8591 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8592 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008593 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008594 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008595 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008596let Predicates = [HasVLX] in {
8597 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008598 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008599 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008600 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008601 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008602 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008603 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008604 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008605}
Cameron McInally45325962014-03-26 13:50:50 +00008606}
8607
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008608multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8609 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008610 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008611 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008612 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008613 mgatherv8i64>, EVEX_V512;
8614let Predicates = [HasVLX] in {
8615 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008616 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008617 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008618 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008619 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008620 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008621 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008622 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008623}
Cameron McInally45325962014-03-26 13:50:50 +00008624}
Michael Liao5bf95782014-12-04 05:20:33 +00008625
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008626
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008627defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8628 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8629
8630defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8631 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008632
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008633multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8634 X86MemOperand memop, PatFrag ScatterNode> {
8635
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008636let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008637
8638 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8639 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008640 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008641 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8642 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8643 _.KRCWM:$mask, vectoraddr:$dst))]>,
8644 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008645}
8646
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008647multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8648 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8649 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008650 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008651 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008652 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008653let Predicates = [HasVLX] in {
8654 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008655 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008656 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008657 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008658 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008659 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008660 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008661 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008662}
Cameron McInally45325962014-03-26 13:50:50 +00008663}
8664
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008665multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8666 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008667 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008668 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008669 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008670 mscatterv8i64>, EVEX_V512;
8671let Predicates = [HasVLX] in {
8672 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008673 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008674 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008675 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008676 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008677 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008678 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8679 vx64xmem, mscatterv2i64>, EVEX_V128;
8680}
Cameron McInally45325962014-03-26 13:50:50 +00008681}
8682
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008683defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8684 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008685
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008686defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8687 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008688
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008689// prefetch
8690multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8691 RegisterClass KRC, X86MemOperand memop> {
8692 let Predicates = [HasPFI], hasSideEffects = 1 in
8693 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008694 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008695 []>, EVEX, EVEX_K;
8696}
8697
8698defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008699 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008700
8701defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008702 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008703
8704defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008705 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008706
8707defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008708 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008709
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008710defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008711 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008712
8713defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008714 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008715
8716defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008717 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008718
8719defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008720 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008721
8722defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008723 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008724
8725defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008726 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008727
8728defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008729 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008730
8731defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008732 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008733
8734defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008735 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008736
8737defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008738 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008739
8740defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008741 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008742
8743defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008744 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008745
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008746// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008747def v64i1sextv64i8 : PatLeaf<(v64i8
8748 (X86vsext
8749 (v64i1 (X86pcmpgtm
8750 (bc_v64i8 (v16i32 immAllZerosV)),
8751 VR512:$src))))>;
8752def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8753def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8754def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008755
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008756multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008757def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008758 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008759 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8760}
Michael Liao5bf95782014-12-04 05:20:33 +00008761
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008762// Use 512bit version to implement 128/256 bit in case NoVLX.
8763multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8764 X86VectorVTInfo _> {
8765
8766 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8767 (X86Info.VT (EXTRACT_SUBREG
8768 (_.VT (!cast<Instruction>(NAME#"Zrr")
8769 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8770 X86Info.SubRegIdx))>;
8771}
8772
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008773multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8774 string OpcodeStr, Predicate prd> {
8775let Predicates = [prd] in
8776 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8777
8778 let Predicates = [prd, HasVLX] in {
8779 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8780 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8781 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008782let Predicates = [prd, NoVLX] in {
8783 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8784 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8785 }
8786
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008787}
8788
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008789defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8790defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8791defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8792defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008793
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008794multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008795 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8796 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8797 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8798}
8799
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008800// Use 512bit version to implement 128/256 bit in case NoVLX.
8801multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008802 X86VectorVTInfo _> {
8803
8804 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8805 (_.KVT (COPY_TO_REGCLASS
8806 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008807 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008808 _.RC:$src, _.SubRegIdx)),
8809 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008810}
8811
8812multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008813 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8814 let Predicates = [prd] in
8815 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8816 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008817
8818 let Predicates = [prd, HasVLX] in {
8819 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008820 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008821 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008822 EVEX_V128;
8823 }
8824 let Predicates = [prd, NoVLX] in {
8825 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8826 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008827 }
8828}
8829
8830defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8831 avx512vl_i8_info, HasBWI>;
8832defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8833 avx512vl_i16_info, HasBWI>, VEX_W;
8834defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8835 avx512vl_i32_info, HasDQI>;
8836defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8837 avx512vl_i64_info, HasDQI>, VEX_W;
8838
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008839//===----------------------------------------------------------------------===//
8840// AVX-512 - COMPRESS and EXPAND
8841//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008842
Ayman Musad7a5ed42016-09-26 06:22:08 +00008843multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008844 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008845 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008846 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008847 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008848
Craig Toppere1cac152016-06-07 07:27:54 +00008849 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008850 def mr : AVX5128I<opc, MRMDestMem, (outs),
8851 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008852 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008853 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8854
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008855 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8856 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008857 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008858 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008859 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008860}
8861
Ayman Musad7a5ed42016-09-26 06:22:08 +00008862multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8863
8864 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8865 (_.VT _.RC:$src)),
8866 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8867 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8868}
8869
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008870multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8871 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008872 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8873 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008874
8875 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008876 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8877 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8878 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8879 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008880 }
8881}
8882
8883defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8884 EVEX;
8885defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8886 EVEX, VEX_W;
8887defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8888 EVEX;
8889defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8890 EVEX, VEX_W;
8891
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008892// expand
8893multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8894 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008895 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008896 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008897 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008898
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008899 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8900 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8901 (_.VT (X86expand (_.VT (bitconvert
8902 (_.LdFrag addr:$src1)))))>,
8903 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008904}
8905
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008906multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8907
8908 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8909 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8910 _.KRCWM:$mask, addr:$src)>;
8911
8912 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8913 (_.VT _.RC:$src0))),
8914 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8915 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8916}
8917
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008918multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8919 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008920 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8921 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008922
8923 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008924 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8925 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8926 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8927 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008928 }
8929}
8930
8931defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8932 EVEX;
8933defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8934 EVEX, VEX_W;
8935defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8936 EVEX;
8937defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8938 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008939
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008940//handle instruction reg_vec1 = op(reg_vec,imm)
8941// op(mem_vec,imm)
8942// op(broadcast(eltVt),imm)
8943//all instruction created with FROUND_CURRENT
8944multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008945 X86VectorVTInfo _>{
8946 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008947 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8948 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008949 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008950 (OpNode (_.VT _.RC:$src1),
8951 (i32 imm:$src2),
8952 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008953 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8954 (ins _.MemOp:$src1, i32u8imm:$src2),
8955 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8956 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8957 (i32 imm:$src2),
8958 (i32 FROUND_CURRENT))>;
8959 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8960 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8961 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8962 "${src1}"##_.BroadcastStr##", $src2",
8963 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8964 (i32 imm:$src2),
8965 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008966 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008967}
8968
8969//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8970multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8971 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008972 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008973 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8974 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008975 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008976 "$src1, {sae}, $src2",
8977 (OpNode (_.VT _.RC:$src1),
8978 (i32 imm:$src2),
8979 (i32 FROUND_NO_EXC))>, EVEX_B;
8980}
8981
8982multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8983 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8984 let Predicates = [prd] in {
8985 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8986 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8987 EVEX_V512;
8988 }
8989 let Predicates = [prd, HasVLX] in {
8990 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8991 EVEX_V128;
8992 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8993 EVEX_V256;
8994 }
8995}
8996
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008997//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8998// op(reg_vec2,mem_vec,imm)
8999// op(reg_vec2,broadcast(eltVt),imm)
9000//all instruction created with FROUND_CURRENT
9001multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009002 X86VectorVTInfo _>{
9003 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009004 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009005 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009006 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9007 (OpNode (_.VT _.RC:$src1),
9008 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009009 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009010 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009011 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9012 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9013 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9014 (OpNode (_.VT _.RC:$src1),
9015 (_.VT (bitconvert (_.LdFrag addr:$src2))),
9016 (i32 imm:$src3),
9017 (i32 FROUND_CURRENT))>;
9018 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9019 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9020 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9021 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9022 (OpNode (_.VT _.RC:$src1),
9023 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9024 (i32 imm:$src3),
9025 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009026 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009027}
9028
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009029//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9030// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009031multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
9032 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009033 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009034 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9035 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9036 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9037 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9038 (SrcInfo.VT SrcInfo.RC:$src2),
9039 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009040 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9041 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9042 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9043 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9044 (SrcInfo.VT (bitconvert
9045 (SrcInfo.LdFrag addr:$src2))),
9046 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009047 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009048}
9049
9050//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9051// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009052// op(reg_vec2,broadcast(eltVt),imm)
9053multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009054 X86VectorVTInfo _>:
9055 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
9056
Craig Topper05948fb2016-08-02 05:11:15 +00009057 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009058 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9059 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9060 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9061 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9062 (OpNode (_.VT _.RC:$src1),
9063 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9064 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009065}
9066
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009067//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9068// op(reg_vec2,mem_scalar,imm)
9069//all instruction created with FROUND_CURRENT
9070multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009071 X86VectorVTInfo _> {
9072 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009073 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009074 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009075 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9076 (OpNode (_.VT _.RC:$src1),
9077 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009078 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009079 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009080 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009081 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009082 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9083 (OpNode (_.VT _.RC:$src1),
9084 (_.VT (scalar_to_vector
9085 (_.ScalarLdFrag addr:$src2))),
9086 (i32 imm:$src3),
9087 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009088 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009089}
9090
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009091//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9092multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9093 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009094 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009095 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009096 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009097 OpcodeStr, "$src3, {sae}, $src2, $src1",
9098 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009099 (OpNode (_.VT _.RC:$src1),
9100 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009101 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009102 (i32 FROUND_NO_EXC))>, EVEX_B;
9103}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009104//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9105multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
9106 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009107 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009108 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9109 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009110 OpcodeStr, "$src3, {sae}, $src2, $src1",
9111 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009112 (OpNode (_.VT _.RC:$src1),
9113 (_.VT _.RC:$src2),
9114 (i32 imm:$src3),
9115 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009116}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009117
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009118multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
9119 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009120 let Predicates = [prd] in {
9121 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00009122 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009123 EVEX_V512;
9124
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009125 }
9126 let Predicates = [prd, HasVLX] in {
9127 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009128 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009129 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009130 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009131 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009132}
9133
Igor Breger2ae0fe32015-08-31 11:14:02 +00009134multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
9135 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
9136 let Predicates = [HasBWI] in {
9137 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
9138 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9139 }
9140 let Predicates = [HasBWI, HasVLX] in {
9141 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
9142 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
9143 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
9144 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9145 }
9146}
9147
Igor Breger00d9f842015-06-08 14:03:17 +00009148multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
9149 bits<8> opc, SDNode OpNode>{
9150 let Predicates = [HasAVX512] in {
9151 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9152 }
9153 let Predicates = [HasAVX512, HasVLX] in {
9154 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9155 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9156 }
9157}
9158
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009159multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9160 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9161 let Predicates = [prd] in {
9162 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9163 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009164 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009165}
9166
Igor Breger1e58e8a2015-09-02 11:18:55 +00009167multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9168 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9169 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9170 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9171 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9172 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009173}
9174
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009175
Igor Breger1e58e8a2015-09-02 11:18:55 +00009176defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9177 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9178defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9179 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9180defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9181 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9182
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009183
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009184defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9185 0x50, X86VRange, HasDQI>,
9186 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9187defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9188 0x50, X86VRange, HasDQI>,
9189 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9190
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009191defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9192 0x51, X86VRange, HasDQI>,
9193 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9194defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9195 0x51, X86VRange, HasDQI>,
9196 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9197
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009198defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9199 0x57, X86Reduces, HasDQI>,
9200 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9201defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9202 0x57, X86Reduces, HasDQI>,
9203 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009204
Igor Breger1e58e8a2015-09-02 11:18:55 +00009205defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9206 0x27, X86GetMants, HasAVX512>,
9207 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9208defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9209 0x27, X86GetMants, HasAVX512>,
9210 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9211
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009212multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9213 bits<8> opc, SDNode OpNode = X86Shuf128>{
9214 let Predicates = [HasAVX512] in {
9215 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9216
9217 }
9218 let Predicates = [HasAVX512, HasVLX] in {
9219 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9220 }
9221}
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009222let Predicates = [HasAVX512] in {
9223def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009224 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009225def : Pat<(v16f32 (fnearbyint VR512:$src)),
9226 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9227def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009228 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009229def : Pat<(v16f32 (frint VR512:$src)),
9230 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9231def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009232 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009233
9234def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009235 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009236def : Pat<(v8f64 (fnearbyint VR512:$src)),
9237 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9238def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009239 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009240def : Pat<(v8f64 (frint VR512:$src)),
9241 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9242def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009243 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009244}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009245
9246defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9247 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9248defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9249 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9250defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9251 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9252defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9253 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009254
Craig Topperb561e662017-01-19 02:34:29 +00009255let Predicates = [HasAVX512] in {
9256// Provide fallback in case the load node that is used in the broadcast
9257// patterns above is used by additional users, which prevents the pattern
9258// selection.
9259def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9260 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9261 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9262 0)>;
9263def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9264 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9265 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9266 0)>;
9267
9268def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9269 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9270 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9271 0)>;
9272def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9273 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9274 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9275 0)>;
9276
9277def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9278 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9279 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9280 0)>;
9281
9282def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9283 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9284 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9285 0)>;
9286}
9287
Craig Topperc48fa892015-12-27 19:45:21 +00009288multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009289 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9290 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009291}
9292
Craig Topperc48fa892015-12-27 19:45:21 +00009293defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009294 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009295defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009296 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009297
Craig Topper7a299302016-06-09 07:06:38 +00009298multiclass avx512_vpalignr_lowering<X86VectorVTInfo _ , list<Predicate> p>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009299 let Predicates = p in
9300 def NAME#_.VTName#rri:
9301 Pat<(_.VT (X86PAlignr _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
9302 (!cast<Instruction>(NAME#_.ZSuffix#rri)
9303 _.RC:$src1, _.RC:$src2, imm:$imm)>;
9304}
9305
Craig Topper7a299302016-06-09 07:06:38 +00009306multiclass avx512_vpalignr_lowering_common<AVX512VLVectorVTInfo _>:
9307 avx512_vpalignr_lowering<_.info512, [HasBWI]>,
9308 avx512_vpalignr_lowering<_.info128, [HasBWI, HasVLX]>,
9309 avx512_vpalignr_lowering<_.info256, [HasBWI, HasVLX]>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00009310
Craig Topper7a299302016-06-09 07:06:38 +00009311defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009312 avx512vl_i8_info, avx512vl_i8_info>,
Craig Topper7a299302016-06-09 07:06:38 +00009313 avx512_vpalignr_lowering_common<avx512vl_i16_info>,
9314 avx512_vpalignr_lowering_common<avx512vl_i32_info>,
9315 avx512_vpalignr_lowering_common<avx512vl_f32_info>,
9316 avx512_vpalignr_lowering_common<avx512vl_i64_info>,
9317 avx512_vpalignr_lowering_common<avx512vl_f64_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009318 EVEX_CD8<8, CD8VF>;
9319
Igor Bregerf3ded812015-08-31 13:09:30 +00009320defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9321 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9322
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009323multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9324 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009325 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009326 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009327 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009328 "$src1", "$src1",
9329 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9330
Craig Toppere1cac152016-06-07 07:27:54 +00009331 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9332 (ins _.MemOp:$src1), OpcodeStr,
9333 "$src1", "$src1",
9334 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9335 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009336 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009337}
9338
9339multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9340 X86VectorVTInfo _> :
9341 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009342 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9343 (ins _.ScalarMemOp:$src1), OpcodeStr,
9344 "${src1}"##_.BroadcastStr,
9345 "${src1}"##_.BroadcastStr,
9346 (_.VT (OpNode (X86VBroadcast
9347 (_.ScalarLdFrag addr:$src1))))>,
9348 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009349}
9350
9351multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9352 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9353 let Predicates = [prd] in
9354 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9355
9356 let Predicates = [prd, HasVLX] in {
9357 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9358 EVEX_V256;
9359 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9360 EVEX_V128;
9361 }
9362}
9363
9364multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9365 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9366 let Predicates = [prd] in
9367 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9368 EVEX_V512;
9369
9370 let Predicates = [prd, HasVLX] in {
9371 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9372 EVEX_V256;
9373 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9374 EVEX_V128;
9375 }
9376}
9377
9378multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9379 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009380 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009381 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009382 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9383 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009384}
9385
9386multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9387 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009388 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9389 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009390}
9391
9392multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9393 bits<8> opc_d, bits<8> opc_q,
9394 string OpcodeStr, SDNode OpNode> {
9395 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9396 HasAVX512>,
9397 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9398 HasBWI>;
9399}
9400
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009401defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009402
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009403// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9404let Predicates = [HasAVX512, NoVLX] in {
9405 def : Pat<(v4i64 (abs VR256X:$src)),
9406 (EXTRACT_SUBREG
9407 (VPABSQZrr
9408 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9409 sub_ymm)>;
9410 def : Pat<(v2i64 (abs VR128X:$src)),
9411 (EXTRACT_SUBREG
9412 (VPABSQZrr
9413 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9414 sub_xmm)>;
9415}
9416
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009417multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9418
9419 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009420}
9421
9422defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9423defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9424
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009425// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9426let Predicates = [HasCDI, NoVLX] in {
9427 def : Pat<(v4i64 (ctlz VR256X:$src)),
9428 (EXTRACT_SUBREG
9429 (VPLZCNTQZrr
9430 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9431 sub_ymm)>;
9432 def : Pat<(v2i64 (ctlz VR128X:$src)),
9433 (EXTRACT_SUBREG
9434 (VPLZCNTQZrr
9435 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9436 sub_xmm)>;
9437
9438 def : Pat<(v8i32 (ctlz VR256X:$src)),
9439 (EXTRACT_SUBREG
9440 (VPLZCNTDZrr
9441 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9442 sub_ymm)>;
9443 def : Pat<(v4i32 (ctlz VR128X:$src)),
9444 (EXTRACT_SUBREG
9445 (VPLZCNTDZrr
9446 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9447 sub_xmm)>;
9448}
9449
Igor Breger24cab0f2015-11-16 07:22:00 +00009450//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009451// Counts number of ones - VPOPCNTD and VPOPCNTQ
9452//===---------------------------------------------------------------------===//
9453
9454multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9455 let Predicates = [HasVPOPCNTDQ] in
9456 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9457}
9458
9459// Use 512bit version to implement 128/256 bit.
9460multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9461 let Predicates = [prd] in {
9462 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9463 (EXTRACT_SUBREG
9464 (!cast<Instruction>(NAME # "Zrr")
9465 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9466 _.info256.RC:$src1,
9467 _.info256.SubRegIdx)),
9468 _.info256.SubRegIdx)>;
9469
9470 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9471 (EXTRACT_SUBREG
9472 (!cast<Instruction>(NAME # "Zrr")
9473 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9474 _.info128.RC:$src1,
9475 _.info128.SubRegIdx)),
9476 _.info128.SubRegIdx)>;
9477 }
9478}
9479
9480defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9481 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9482defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9483 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9484
9485//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009486// Replicate Single FP - MOVSHDUP and MOVSLDUP
9487//===---------------------------------------------------------------------===//
9488multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9489 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9490 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009491}
9492
9493defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9494defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009495
9496//===----------------------------------------------------------------------===//
9497// AVX-512 - MOVDDUP
9498//===----------------------------------------------------------------------===//
9499
9500multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9501 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009502 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009503 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9504 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9505 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009506 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9507 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9508 (_.VT (OpNode (_.VT (scalar_to_vector
9509 (_.ScalarLdFrag addr:$src)))))>,
9510 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009511 }
Igor Breger1f782962015-11-19 08:26:56 +00009512}
9513
9514multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9515 AVX512VLVectorVTInfo VTInfo> {
9516
9517 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9518
9519 let Predicates = [HasAVX512, HasVLX] in {
9520 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9521 EVEX_V256;
9522 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9523 EVEX_V128;
9524 }
9525}
9526
9527multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9528 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9529 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009530}
9531
9532defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9533
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009534let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009535def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009536 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009537def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009538 (VMOVDDUPZ128rm addr:$src)>;
9539def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9540 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009541
9542def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9543 (v2f64 VR128X:$src0)),
9544 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9545def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9546 (bitconvert (v4i32 immAllZerosV))),
9547 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9548
9549def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9550 (v2f64 VR128X:$src0)),
9551 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9552 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9553def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9554 (bitconvert (v4i32 immAllZerosV))),
9555 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9556
9557def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9558 (v2f64 VR128X:$src0)),
9559 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9560def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9561 (bitconvert (v4i32 immAllZerosV))),
9562 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009563}
Igor Breger1f782962015-11-19 08:26:56 +00009564
Igor Bregerf2460112015-07-26 14:41:44 +00009565//===----------------------------------------------------------------------===//
9566// AVX-512 - Unpack Instructions
9567//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009568defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9569 SSE_ALU_ITINS_S>;
9570defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9571 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009572
9573defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9574 SSE_INTALU_ITINS_P, HasBWI>;
9575defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9576 SSE_INTALU_ITINS_P, HasBWI>;
9577defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9578 SSE_INTALU_ITINS_P, HasBWI>;
9579defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9580 SSE_INTALU_ITINS_P, HasBWI>;
9581
9582defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9583 SSE_INTALU_ITINS_P, HasAVX512>;
9584defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9585 SSE_INTALU_ITINS_P, HasAVX512>;
9586defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9587 SSE_INTALU_ITINS_P, HasAVX512>;
9588defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9589 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009590
9591//===----------------------------------------------------------------------===//
9592// AVX-512 - Extract & Insert Integer Instructions
9593//===----------------------------------------------------------------------===//
9594
9595multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9596 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009597 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9598 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9599 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9600 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9601 imm:$src2)))),
9602 addr:$dst)]>,
9603 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009604}
9605
9606multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9607 let Predicates = [HasBWI] in {
9608 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9609 (ins _.RC:$src1, u8imm:$src2),
9610 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9611 [(set GR32orGR64:$dst,
9612 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9613 EVEX, TAPD;
9614
9615 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9616 }
9617}
9618
9619multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9620 let Predicates = [HasBWI] in {
9621 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9622 (ins _.RC:$src1, u8imm:$src2),
9623 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9624 [(set GR32orGR64:$dst,
9625 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9626 EVEX, PD;
9627
Craig Topper99f6b622016-05-01 01:03:56 +00009628 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009629 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9630 (ins _.RC:$src1, u8imm:$src2),
9631 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009632 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009633
Igor Bregerdefab3c2015-10-08 12:55:01 +00009634 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9635 }
9636}
9637
9638multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9639 RegisterClass GRC> {
9640 let Predicates = [HasDQI] in {
9641 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9642 (ins _.RC:$src1, u8imm:$src2),
9643 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9644 [(set GRC:$dst,
9645 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9646 EVEX, TAPD;
9647
Craig Toppere1cac152016-06-07 07:27:54 +00009648 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9649 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9650 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9651 [(store (extractelt (_.VT _.RC:$src1),
9652 imm:$src2),addr:$dst)]>,
9653 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009654 }
9655}
9656
9657defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9658defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9659defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9660defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9661
9662multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9663 X86VectorVTInfo _, PatFrag LdFrag> {
9664 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9665 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9666 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9667 [(set _.RC:$dst,
9668 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9669 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9670}
9671
9672multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9673 X86VectorVTInfo _, PatFrag LdFrag> {
9674 let Predicates = [HasBWI] in {
9675 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9676 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9677 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9678 [(set _.RC:$dst,
9679 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9680
9681 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9682 }
9683}
9684
9685multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9686 X86VectorVTInfo _, RegisterClass GRC> {
9687 let Predicates = [HasDQI] in {
9688 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9689 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9690 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9691 [(set _.RC:$dst,
9692 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9693 EVEX_4V, TAPD;
9694
9695 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9696 _.ScalarLdFrag>, TAPD;
9697 }
9698}
9699
9700defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9701 extloadi8>, TAPD;
9702defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9703 extloadi16>, PD;
9704defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9705defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009706//===----------------------------------------------------------------------===//
9707// VSHUFPS - VSHUFPD Operations
9708//===----------------------------------------------------------------------===//
9709multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9710 AVX512VLVectorVTInfo VTInfo_FP>{
9711 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9712 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9713 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009714}
9715
9716defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9717defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009718//===----------------------------------------------------------------------===//
9719// AVX-512 - Byte shift Left/Right
9720//===----------------------------------------------------------------------===//
9721
9722multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9723 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9724 def rr : AVX512<opc, MRMr,
9725 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9726 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9727 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009728 def rm : AVX512<opc, MRMm,
9729 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9730 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9731 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009732 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9733 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009734}
9735
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009736multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009737 Format MRMm, string OpcodeStr, Predicate prd>{
9738 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009739 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009740 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009741 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009742 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009743 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009744 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009745 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009746 }
9747}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009748defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009749 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009750defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009751 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9752
9753
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009754multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009755 string OpcodeStr, X86VectorVTInfo _dst,
9756 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009757 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009758 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009759 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009760 [(set _dst.RC:$dst,(_dst.VT
9761 (OpNode (_src.VT _src.RC:$src1),
9762 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009763 def rm : AVX512BI<opc, MRMSrcMem,
9764 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9765 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9766 [(set _dst.RC:$dst,(_dst.VT
9767 (OpNode (_src.VT _src.RC:$src1),
9768 (_src.VT (bitconvert
9769 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009770}
9771
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009772multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009773 string OpcodeStr, Predicate prd> {
9774 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009775 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9776 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009777 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009778 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9779 v32i8x_info>, EVEX_V256;
9780 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9781 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009782 }
9783}
9784
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009785defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009786 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009787
Craig Topper4e794c72017-02-19 19:36:58 +00009788// Transforms to swizzle an immediate to enable better matching when
9789// memory operand isn't in the right place.
9790def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9791 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9792 uint8_t Imm = N->getZExtValue();
9793 // Swap bits 1/4 and 3/6.
9794 uint8_t NewImm = Imm & 0xa5;
9795 if (Imm & 0x02) NewImm |= 0x10;
9796 if (Imm & 0x10) NewImm |= 0x02;
9797 if (Imm & 0x08) NewImm |= 0x40;
9798 if (Imm & 0x40) NewImm |= 0x08;
9799 return getI8Imm(NewImm, SDLoc(N));
9800}]>;
9801def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9802 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9803 uint8_t Imm = N->getZExtValue();
9804 // Swap bits 2/4 and 3/5.
9805 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009806 if (Imm & 0x04) NewImm |= 0x10;
9807 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009808 if (Imm & 0x08) NewImm |= 0x20;
9809 if (Imm & 0x20) NewImm |= 0x08;
9810 return getI8Imm(NewImm, SDLoc(N));
9811}]>;
Craig Topper48905772017-02-19 21:32:15 +00009812def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9813 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9814 uint8_t Imm = N->getZExtValue();
9815 // Swap bits 1/2 and 5/6.
9816 uint8_t NewImm = Imm & 0x99;
9817 if (Imm & 0x02) NewImm |= 0x04;
9818 if (Imm & 0x04) NewImm |= 0x02;
9819 if (Imm & 0x20) NewImm |= 0x40;
9820 if (Imm & 0x40) NewImm |= 0x20;
9821 return getI8Imm(NewImm, SDLoc(N));
9822}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009823def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9824 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9825 uint8_t Imm = N->getZExtValue();
9826 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9827 uint8_t NewImm = Imm & 0x81;
9828 if (Imm & 0x02) NewImm |= 0x04;
9829 if (Imm & 0x04) NewImm |= 0x10;
9830 if (Imm & 0x08) NewImm |= 0x40;
9831 if (Imm & 0x10) NewImm |= 0x02;
9832 if (Imm & 0x20) NewImm |= 0x08;
9833 if (Imm & 0x40) NewImm |= 0x20;
9834 return getI8Imm(NewImm, SDLoc(N));
9835}]>;
9836def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9837 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9838 uint8_t Imm = N->getZExtValue();
9839 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9840 uint8_t NewImm = Imm & 0x81;
9841 if (Imm & 0x02) NewImm |= 0x10;
9842 if (Imm & 0x04) NewImm |= 0x02;
9843 if (Imm & 0x08) NewImm |= 0x20;
9844 if (Imm & 0x10) NewImm |= 0x04;
9845 if (Imm & 0x20) NewImm |= 0x40;
9846 if (Imm & 0x40) NewImm |= 0x08;
9847 return getI8Imm(NewImm, SDLoc(N));
9848}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009849
Igor Bregerb4bb1902015-10-15 12:33:24 +00009850multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009851 X86VectorVTInfo _>{
9852 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009853 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9854 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009855 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009856 (OpNode (_.VT _.RC:$src1),
9857 (_.VT _.RC:$src2),
9858 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009859 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009860 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9861 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9862 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9863 (OpNode (_.VT _.RC:$src1),
9864 (_.VT _.RC:$src2),
9865 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009866 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009867 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9868 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9869 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9870 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9871 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9872 (OpNode (_.VT _.RC:$src1),
9873 (_.VT _.RC:$src2),
9874 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009875 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009876 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009877 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009878
9879 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009880 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9881 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9882 _.RC:$src1)),
9883 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9884 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9885 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9886 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9887 _.RC:$src1)),
9888 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9889 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009890
9891 // Additional patterns for matching loads in other positions.
9892 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9893 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9894 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9895 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9896 def : Pat<(_.VT (OpNode _.RC:$src1,
9897 (bitconvert (_.LdFrag addr:$src3)),
9898 _.RC:$src2, (i8 imm:$src4))),
9899 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9900 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9901
9902 // Additional patterns for matching zero masking with loads in other
9903 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009904 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9905 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9906 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9907 _.ImmAllZerosV)),
9908 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9909 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9910 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9911 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9912 _.RC:$src2, (i8 imm:$src4)),
9913 _.ImmAllZerosV)),
9914 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9915 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009916
9917 // Additional patterns for matching masked loads with different
9918 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009919 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9920 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9921 _.RC:$src2, (i8 imm:$src4)),
9922 _.RC:$src1)),
9923 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9924 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009925 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9926 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9927 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9928 _.RC:$src1)),
9929 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9930 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9931 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9932 (OpNode _.RC:$src2, _.RC:$src1,
9933 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9934 _.RC:$src1)),
9935 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9936 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9937 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9938 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9939 _.RC:$src1, (i8 imm:$src4)),
9940 _.RC:$src1)),
9941 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9942 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9943 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9944 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9945 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9946 _.RC:$src1)),
9947 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9948 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009949
9950 // Additional patterns for matching broadcasts in other positions.
9951 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9952 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9953 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9954 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9955 def : Pat<(_.VT (OpNode _.RC:$src1,
9956 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9957 _.RC:$src2, (i8 imm:$src4))),
9958 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9959 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9960
9961 // Additional patterns for matching zero masking with broadcasts in other
9962 // positions.
9963 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9964 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9965 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9966 _.ImmAllZerosV)),
9967 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9968 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9969 (VPTERNLOG321_imm8 imm:$src4))>;
9970 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9971 (OpNode _.RC:$src1,
9972 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9973 _.RC:$src2, (i8 imm:$src4)),
9974 _.ImmAllZerosV)),
9975 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9976 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9977 (VPTERNLOG132_imm8 imm:$src4))>;
9978
9979 // Additional patterns for matching masked broadcasts with different
9980 // operand orders.
9981 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9982 (OpNode _.RC:$src1,
9983 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9984 _.RC:$src2, (i8 imm:$src4)),
9985 _.RC:$src1)),
9986 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9987 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009988 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9989 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9990 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9991 _.RC:$src1)),
9992 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9993 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9994 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9995 (OpNode _.RC:$src2, _.RC:$src1,
9996 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9997 (i8 imm:$src4)), _.RC:$src1)),
9998 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9999 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10000 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10001 (OpNode _.RC:$src2,
10002 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10003 _.RC:$src1, (i8 imm:$src4)),
10004 _.RC:$src1)),
10005 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10006 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10007 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10008 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10009 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10010 _.RC:$src1)),
10011 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10012 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010013}
10014
10015multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
10016 let Predicates = [HasAVX512] in
10017 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
10018 let Predicates = [HasAVX512, HasVLX] in {
10019 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
10020 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
10021 }
10022}
10023
10024defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
10025defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
10026
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010027//===----------------------------------------------------------------------===//
10028// AVX-512 - FixupImm
10029//===----------------------------------------------------------------------===//
10030
10031multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010032 X86VectorVTInfo _>{
10033 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010034 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10035 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10036 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10037 (OpNode (_.VT _.RC:$src1),
10038 (_.VT _.RC:$src2),
10039 (_.IntVT _.RC:$src3),
10040 (i32 imm:$src4),
10041 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010042 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10043 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10044 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10045 (OpNode (_.VT _.RC:$src1),
10046 (_.VT _.RC:$src2),
10047 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10048 (i32 imm:$src4),
10049 (i32 FROUND_CURRENT))>;
10050 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10051 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10052 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10053 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10054 (OpNode (_.VT _.RC:$src1),
10055 (_.VT _.RC:$src2),
10056 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10057 (i32 imm:$src4),
10058 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010059 } // Constraints = "$src1 = $dst"
10060}
10061
10062multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010063 SDNode OpNode, X86VectorVTInfo _>{
10064let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010065 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10066 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010067 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010068 "$src2, $src3, {sae}, $src4",
10069 (OpNode (_.VT _.RC:$src1),
10070 (_.VT _.RC:$src2),
10071 (_.IntVT _.RC:$src3),
10072 (i32 imm:$src4),
10073 (i32 FROUND_NO_EXC))>, EVEX_B;
10074 }
10075}
10076
10077multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10078 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010079 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10080 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010081 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10082 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10083 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10084 (OpNode (_.VT _.RC:$src1),
10085 (_.VT _.RC:$src2),
10086 (_src3VT.VT _src3VT.RC:$src3),
10087 (i32 imm:$src4),
10088 (i32 FROUND_CURRENT))>;
10089
10090 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10091 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10092 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10093 "$src2, $src3, {sae}, $src4",
10094 (OpNode (_.VT _.RC:$src1),
10095 (_.VT _.RC:$src2),
10096 (_src3VT.VT _src3VT.RC:$src3),
10097 (i32 imm:$src4),
10098 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010099 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10100 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10101 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10102 (OpNode (_.VT _.RC:$src1),
10103 (_.VT _.RC:$src2),
10104 (_src3VT.VT (scalar_to_vector
10105 (_src3VT.ScalarLdFrag addr:$src3))),
10106 (i32 imm:$src4),
10107 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010108 }
10109}
10110
10111multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10112 let Predicates = [HasAVX512] in
10113 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10114 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10115 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10116 let Predicates = [HasAVX512, HasVLX] in {
10117 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10118 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10119 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10120 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10121 }
10122}
10123
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010124defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10125 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010126 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010127defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10128 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010129 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010130defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010131 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010132defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010133 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010134
10135
10136
10137// Patterns used to select SSE scalar fp arithmetic instructions from
10138// either:
10139//
10140// (1) a scalar fp operation followed by a blend
10141//
10142// The effect is that the backend no longer emits unnecessary vector
10143// insert instructions immediately after SSE scalar fp instructions
10144// like addss or mulss.
10145//
10146// For example, given the following code:
10147// __m128 foo(__m128 A, __m128 B) {
10148// A[0] += B[0];
10149// return A;
10150// }
10151//
10152// Previously we generated:
10153// addss %xmm0, %xmm1
10154// movss %xmm1, %xmm0
10155//
10156// We now generate:
10157// addss %xmm1, %xmm0
10158//
10159// (2) a vector packed single/double fp operation followed by a vector insert
10160//
10161// The effect is that the backend converts the packed fp instruction
10162// followed by a vector insert into a single SSE scalar fp instruction.
10163//
10164// For example, given the following code:
10165// __m128 foo(__m128 A, __m128 B) {
10166// __m128 C = A + B;
10167// return (__m128) {c[0], a[1], a[2], a[3]};
10168// }
10169//
10170// Previously we generated:
10171// addps %xmm0, %xmm1
10172// movss %xmm1, %xmm0
10173//
10174// We now generate:
10175// addss %xmm1, %xmm0
10176
10177// TODO: Some canonicalization in lowering would simplify the number of
10178// patterns we have to try to match.
10179multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10180 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010181 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010182 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10183 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10184 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010185 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010186 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010187
Craig Topper5625d242016-07-29 06:06:00 +000010188 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010189 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10190 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10191 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010192 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010193 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010194
10195 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010196 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10197 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010198 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10199
10200 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010201 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10202 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010203 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010204
10205 // extracted masked scalar math op with insert via movss
10206 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10207 (scalar_to_vector
10208 (X86selects VK1WM:$mask,
10209 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10210 FR32X:$src2),
10211 FR32X:$src0))),
10212 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10213 VK1WM:$mask, v4f32:$src1,
10214 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010215 }
10216}
10217
10218defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10219defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10220defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10221defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10222
10223multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10224 let Predicates = [HasAVX512] in {
10225 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010226 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10227 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10228 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010229 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010230 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010231
10232 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010233 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10234 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10235 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010236 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010237 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010238
10239 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010240 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10241 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010242 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10243
10244 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010245 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10246 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010247 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010248
10249 // extracted masked scalar math op with insert via movss
10250 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10251 (scalar_to_vector
10252 (X86selects VK1WM:$mask,
10253 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10254 FR64X:$src2),
10255 FR64X:$src0))),
10256 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10257 VK1WM:$mask, v2f64:$src1,
10258 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010259 }
10260}
10261
10262defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10263defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10264defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10265defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;