blob: 7b8221a1392ba3c0d50de04964312ebe1a2cfcdc [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000046#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000048#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000050#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000051#include "llvm/Support/ErrorHandling.h"
52#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000053#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000054#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000055#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000057using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000058
Evan Chengb1712452010-01-27 06:25:16 +000059STATISTIC(NumTailCalls, "Number of tail calls");
60
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +000061static cl::opt<bool> UseRegMask("x86-use-regmask",
62 cl::desc("Use register masks for x86 calls"));
63
Evan Cheng10e86422008-04-25 19:11:04 +000064// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000065static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000066 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000067
David Greenea5f26012011-02-07 19:36:54 +000068/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
69/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000070/// simple subregister reference. Idx is an index in the 128 bits we
71/// want. It need not be aligned to a 128-bit bounday. That makes
72/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000073static SDValue Extract128BitVector(SDValue Vec,
74 SDValue Idx,
75 SelectionDAG &DAG,
76 DebugLoc dl) {
77 EVT VT = Vec.getValueType();
78 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000079 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000080 int Factor = VT.getSizeInBits()/128;
81 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
82 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000083
84 // Extract from UNDEF is UNDEF.
85 if (Vec.getOpcode() == ISD::UNDEF)
86 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
87
88 if (isa<ConstantSDNode>(Idx)) {
89 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
90
91 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
92 // we can match to VEXTRACTF128.
93 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
94
95 // This is the index of the first element of the 128-bit chunk
96 // we want.
97 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
98 * ElemsPerChunk);
99
100 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000101 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
102 VecIdx);
103
104 return Result;
105 }
106
107 return SDValue();
108}
109
110/// Generate a DAG to put 128-bits into a vector > 128 bits. This
111/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000112/// simple superregister reference. Idx is an index in the 128 bits
113/// we want. It need not be aligned to a 128-bit bounday. That makes
114/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000115static SDValue Insert128BitVector(SDValue Result,
116 SDValue Vec,
117 SDValue Idx,
118 SelectionDAG &DAG,
119 DebugLoc dl) {
120 if (isa<ConstantSDNode>(Idx)) {
121 EVT VT = Vec.getValueType();
122 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
123
124 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000125 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000129 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000130
131 // This is the index of the first element of the 128-bit chunk
132 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000137 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139 return Result;
140 }
141
142 return SDValue();
143}
144
Chris Lattnerf0144122009-07-28 03:13:23 +0000145static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000146 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
147 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000148
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 if (is64Bit)
151 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000152 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000153 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000154
Evan Cheng203576a2011-07-20 19:50:42 +0000155 if (Subtarget->isTargetELF())
156 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000157 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000158 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000159 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000160}
161
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000162X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000163 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000164 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000165 X86ScalarSSEf64 = Subtarget->hasSSE2();
166 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000167 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000168
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000169 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000170 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000171
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000172 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000173 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000174
175 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000176 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000177 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
178 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000179
Eric Christopherde5e1012011-03-11 01:05:58 +0000180 // For 64-bit since we have so many registers use the ILP scheduler, for
181 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000182 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000183 if (Subtarget->is64Bit())
184 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000185 else if (Subtarget->isAtom())
186 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000187 else
188 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000190
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000191 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000192 // Setup Windows compiler runtime calls.
193 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000194 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000195 setLibcallName(RTLIB::SREM_I64, "_allrem");
196 setLibcallName(RTLIB::UREM_I64, "_aullrem");
197 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000198 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000199 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000200 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000202 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
203 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
204 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000205 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
206 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000207 }
208
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000210 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 setUseUnderscoreSetJmp(false);
212 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000213 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 // MS runtime is weird: it exports _setjmp, but longjmp!
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(false);
217 } else {
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(true);
220 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000222 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000224 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000226 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000228
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000230
Scott Michelfdc40a02009-02-17 22:15:04 +0000231 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000233 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000235 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
237 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000238
239 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
243 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000246
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000247 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
248 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
250 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
251 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000252
Evan Cheng25ab6902006-09-08 06:48:29 +0000253 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000255 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000256 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 // We have an algorithm for SSE2->double, and we turn this into a
258 // 64-bit FILD followed by conditional FADD for other targets.
259 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000260 // We have an algorithm for SSE2, and we turn this into a 64-bit
261 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000262 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000264
265 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
266 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
268 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000270 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // SSE has no i16 to fp conversion, only i32
272 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000280 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
282 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000283 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000284
Dale Johannesen73328d12007-09-19 23:55:34 +0000285 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
286 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
288 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000289
Evan Cheng02568ff2006-01-30 22:13:22 +0000290 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
291 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
293 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000295 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000297 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000299 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000302 }
303
304 // Handle FP_TO_UINT by promoting the destination to a larger signed
305 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
308 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000309
Evan Cheng25ab6902006-09-08 06:48:29 +0000310 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
312 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000313 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000314 // Since AVX is a superset of SSE3, only check for SSE here.
315 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 // Expand FP_TO_UINT into a select.
317 // FIXME: We would like to use a Custom expander here eventually to do
318 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000321 // With SSE3 we can use fisttpll to convert to a signed i64; without
322 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000323 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000324 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000325
Chris Lattner399610a2006-12-05 18:22:22 +0000326 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000327 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
329 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000330 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000332 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000333 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000334 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000335 }
Chris Lattner21f66852005-12-23 05:15:23 +0000336
Dan Gohmanb00ee212008-02-18 19:34:53 +0000337 // Scalar integer divide and remainder are lowered to use operations that
338 // produce two results, to match the available instructions. This exposes
339 // the two-result form to trivial CSE, which is able to combine x/y and x%y
340 // into a single instruction.
341 //
342 // Scalar integer multiply-high is also lowered to use two-result
343 // operations, to match the available instructions. However, plain multiply
344 // (low) operations are left as Legal, as there are single-result
345 // instructions for this in x86. Using the two-result multiply instructions
346 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000347 for (unsigned i = 0, e = 4; i != e; ++i) {
348 MVT VT = IntVTs[i];
349 setOperationAction(ISD::MULHS, VT, Expand);
350 setOperationAction(ISD::MULHU, VT, Expand);
351 setOperationAction(ISD::SDIV, VT, Expand);
352 setOperationAction(ISD::UDIV, VT, Expand);
353 setOperationAction(ISD::SREM, VT, Expand);
354 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000355
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000356 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000357 setOperationAction(ISD::ADDC, VT, Custom);
358 setOperationAction(ISD::ADDE, VT, Custom);
359 setOperationAction(ISD::SUBC, VT, Custom);
360 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000361 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000362
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
364 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
365 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
366 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000367 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
372 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
373 setOperationAction(ISD::FREM , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f64 , Expand);
375 setOperationAction(ISD::FREM , MVT::f80 , Expand);
376 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chandler Carruth77821022011-12-24 12:12:34 +0000378 // Promote the i8 variants and force them on up to i32 which has a shorter
379 // encoding.
380 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
381 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
382 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
383 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000384 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000385 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000389 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000390 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
391 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
392 if (Subtarget->is64Bit())
393 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
394 }
Craig Topper37f21672011-10-11 06:44:02 +0000395
396 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000397 // When promoting the i8 variants, force them to i32 for a shorter
398 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000399 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000400 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
402 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
405 if (Subtarget->is64Bit())
406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000407 } else {
408 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
409 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
414 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000415 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
417 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000418 }
419
Benjamin Kramer1292c222010-12-04 20:32:23 +0000420 if (Subtarget->hasPOPCNT()) {
421 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
422 } else {
423 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
424 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
426 if (Subtarget->is64Bit())
427 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
428 }
429
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
431 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000432
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000433 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000434 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000436 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000437 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
439 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
442 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000443 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
445 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000448 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000450 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000453
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000454 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
456 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
457 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000459 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
461 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000462 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000463 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
465 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
466 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
467 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000468 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000469 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000470 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
472 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000474 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
476 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000478 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000479
Craig Topper1accb7e2012-01-10 06:54:16 +0000480 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000481 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000482
Eric Christopher9a9d2752010-07-22 02:48:34 +0000483 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000484 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000485
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000486 // On X86 and X86-64, atomic operations are lowered to locked instructions.
487 // Locked instructions, in turn, have implicit fence semantics (all memory
488 // operations are flushed before issuing the locked instruction, and they
489 // are not buffered), so we can fold away the common pattern of
490 // fence-atomic-fence.
491 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000492
Mon P Wang63307c32008-05-05 19:05:59 +0000493 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000494 for (unsigned i = 0, e = 4; i != e; ++i) {
495 MVT VT = IntVTs[i];
496 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
497 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000498 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000499 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000500
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000501 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000502 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000503 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000510 }
511
Eli Friedman43f51ae2011-08-26 21:21:21 +0000512 if (Subtarget->hasCmpxchg16b()) {
513 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
514 }
515
Evan Cheng3c992d22006-03-07 02:02:57 +0000516 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000517 if (!Subtarget->isTargetDarwin() &&
518 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000519 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000520 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000521 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000522
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
524 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
525 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
526 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000527 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 setExceptionPointerRegister(X86::RAX);
529 setExceptionSelectorRegister(X86::RDX);
530 } else {
531 setExceptionPointerRegister(X86::EAX);
532 setExceptionSelectorRegister(X86::EDX);
533 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000536
Duncan Sands4a544a72011-09-06 13:37:06 +0000537 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
538 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000541
Nate Begemanacc398c2006-01-25 18:21:52 +0000542 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::VASTART , MVT::Other, Custom);
544 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000545 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VAARG , MVT::Other, Custom);
547 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Expand);
550 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 }
Evan Chengae642192007-03-02 23:16:35 +0000552
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
554 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000555
556 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
557 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
558 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000559 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
562 else
563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000565
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000566 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000567 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000568 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
570 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571
Evan Cheng223547a2006-01-31 22:28:30 +0000572 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 setOperationAction(ISD::FABS , MVT::f64, Custom);
574 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000575
576 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000577 setOperationAction(ISD::FNEG , MVT::f64, Custom);
578 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000579
Evan Cheng68c47cb2007-01-05 07:55:56 +0000580 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
582 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000584 // Lower this to FGETSIGNx86 plus an AND.
585 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
586 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
587
Evan Chengd25e9e82006-02-02 00:28:23 +0000588 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FSIN , MVT::f64, Expand);
590 setOperationAction(ISD::FCOS , MVT::f64, Expand);
591 setOperationAction(ISD::FSIN , MVT::f32, Expand);
592 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000593
Chris Lattnera54aa942006-01-29 06:26:08 +0000594 // Expand FP immediates into loads from the stack, except for the special
595 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596 addLegalFPImmediate(APFloat(+0.0)); // xorpd
597 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000598 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 // Use SSE for f32, x87 for f64.
600 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
602 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
612 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
614 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000615
616 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::FSIN , MVT::f32, Expand);
618 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000619
Nate Begemane1795842008-02-14 08:57:00 +0000620 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000621 addLegalFPImmediate(APFloat(+0.0f)); // xorps
622 addLegalFPImmediate(APFloat(+0.0)); // FLD0
623 addLegalFPImmediate(APFloat(+1.0)); // FLD1
624 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
625 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
626
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000627 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
629 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000630 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000631 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000632 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000633 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
635 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000636
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
638 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
639 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000641
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000642 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
644 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000645 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000646 addLegalFPImmediate(APFloat(+0.0)); // FLD0
647 addLegalFPImmediate(APFloat(+1.0)); // FLD1
648 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
649 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000650 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
651 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
652 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
653 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000654 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000655
Cameron Zwarich33390842011-07-08 21:39:21 +0000656 // We don't support FMA.
657 setOperationAction(ISD::FMA, MVT::f64, Expand);
658 setOperationAction(ISD::FMA, MVT::f32, Expand);
659
Dale Johannesen59a58732007-08-05 18:49:15 +0000660 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000661 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
663 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
664 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000665 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000666 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 addLegalFPImmediate(TmpFlt); // FLD0
668 TmpFlt.changeSign();
669 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000670
671 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000672 APFloat TmpFlt2(+1.0);
673 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
674 &ignored);
675 addLegalFPImmediate(TmpFlt2); // FLD1
676 TmpFlt2.changeSign();
677 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
678 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000679
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000680 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
682 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000683 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000684
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000685 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
686 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
687 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
688 setOperationAction(ISD::FRINT, MVT::f80, Expand);
689 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000690 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000691 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000692
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000693 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
695 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::FLOG, MVT::f80, Expand);
699 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
701 setOperationAction(ISD::FEXP, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000703
Mon P Wangf007a8b2008-11-06 05:31:54 +0000704 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000705 // (for widening) or expand (for scalarization). Then we will selectively
706 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000707 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
708 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
709 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000724 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000725 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
726 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000741 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000743 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000750 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000760 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000761 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000765 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000766 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
767 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
768 setTruncStoreAction((MVT::SimpleValueType)VT,
769 (MVT::SimpleValueType)InnerVT, Expand);
770 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
771 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000773 }
774
Evan Chengc7ce29b2009-02-13 22:36:38 +0000775 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
776 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000777 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000778 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000779 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000780 }
781
Dale Johannesen0488fb62010-09-30 23:57:10 +0000782 // MMX-sized vectors (other than x86mmx) are expected to be expanded
783 // into smaller operations.
784 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
785 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
786 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
787 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
788 setOperationAction(ISD::AND, MVT::v8i8, Expand);
789 setOperationAction(ISD::AND, MVT::v4i16, Expand);
790 setOperationAction(ISD::AND, MVT::v2i32, Expand);
791 setOperationAction(ISD::AND, MVT::v1i64, Expand);
792 setOperationAction(ISD::OR, MVT::v8i8, Expand);
793 setOperationAction(ISD::OR, MVT::v4i16, Expand);
794 setOperationAction(ISD::OR, MVT::v2i32, Expand);
795 setOperationAction(ISD::OR, MVT::v1i64, Expand);
796 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
797 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
798 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
799 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
800 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
805 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
806 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
807 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
808 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000809 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
810 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000813
Craig Topper1accb7e2012-01-10 06:54:16 +0000814 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
818 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
819 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
820 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
821 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
822 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
823 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
824 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
825 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
826 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
827 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000828 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000829 }
830
Craig Topper1accb7e2012-01-10 06:54:16 +0000831 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000833
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000834 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
835 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
837 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
842 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
843 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
844 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
845 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
846 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
847 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
848 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
849 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
850 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
851 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
852 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
853 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
854 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
855 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
856 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000857
Nadav Rotem354efd82011-09-18 14:57:03 +0000858 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000859 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
860 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
861 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000862
Owen Anderson825b72b2009-08-11 20:47:22 +0000863 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
865 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000868
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000869 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
874
Evan Cheng2c3ae372006-04-12 21:21:57 +0000875 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
877 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000878 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000879 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000880 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000881 // Do not attempt to custom lower non-128-bit vectors
882 if (!VT.is128BitVector())
883 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR,
885 VT.getSimpleVT().SimpleTy, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE,
887 VT.getSimpleVT().SimpleTy, Custom);
888 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
889 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000890 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000891
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
894 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
896 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
897 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000898
Nate Begemancdd1eec2008-02-12 22:51:28 +0000899 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
901 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000902 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000903
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000904 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
906 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000907 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000908
909 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000910 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000911 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000912
Owen Andersond6662ad2009-08-10 20:46:15 +0000913 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000915 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000916 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000923 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000924
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000926
Evan Cheng2c3ae372006-04-12 21:21:57 +0000927 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
929 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
930 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
931 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000932
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
934 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000935 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000936
Craig Topperd0a31172012-01-10 06:37:29 +0000937 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000938 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
939 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
940 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
941 setOperationAction(ISD::FRINT, MVT::f32, Legal);
942 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
943 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
944 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
945 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
946 setOperationAction(ISD::FRINT, MVT::f64, Legal);
947 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
948
Nate Begeman14d12ca2008-02-11 04:19:36 +0000949 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000950 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000952 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
953 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000957
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958 // i8 and i16 vectors are custom , because the source register and source
959 // source memory operand types are not the same width. f32 vectors are
960 // custom since the immediate controlling the insert encodes additional
961 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000971
Pete Coopera77214a2011-11-14 19:38:42 +0000972 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000973 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000974 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000975 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
976 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000977 }
978 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000979
Craig Topper1accb7e2012-01-10 06:54:16 +0000980 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000981 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000982 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000983
Nadav Rotem43012222011-05-11 08:12:09 +0000984 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000985 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000986
Nadav Rotem43012222011-05-11 08:12:09 +0000987 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000988 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989
990 if (Subtarget->hasAVX2()) {
991 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
992 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
993
994 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
995 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
996
997 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
998 } else {
999 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1000 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1001
1002 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1003 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1004
1005 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1006 }
Nadav Rotem43012222011-05-11 08:12:09 +00001007 }
1008
Craig Topperd0a31172012-01-10 06:37:29 +00001009 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001010 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001011
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001012 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001013 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1014 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001019
Owen Anderson825b72b2009-08-11 20:47:22 +00001020 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1022 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1025 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001030
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1032 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001037
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001038 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1039 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001040 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001041
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1048
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1050 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1051
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1053 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1054
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001055 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001056 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001057
Duncan Sands28b77e92011-09-06 19:07:46 +00001058 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1059 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001062
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001063 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1064 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1066
Craig Topperaaa643c2011-11-09 07:28:55 +00001067 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1068 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001071
Craig Topperaaa643c2011-11-09 07:28:55 +00001072 if (Subtarget->hasAVX2()) {
1073 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1074 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1075 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1076 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001077
Craig Topperaaa643c2011-11-09 07:28:55 +00001078 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1079 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1080 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1081 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001082
Craig Topperaaa643c2011-11-09 07:28:55 +00001083 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1084 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1085 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001086 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001087
1088 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001089
1090 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1092
1093 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1094 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1095
1096 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001097 } else {
1098 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1099 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1100 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1101 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1102
1103 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1104 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1105 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1106 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1107
1108 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1109 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1110 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1111 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001112
1113 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1114 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1115
1116 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1117 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1118
1119 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001120 }
Craig Topper13894fa2011-08-24 06:14:18 +00001121
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001122 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001123 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1125 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1126 EVT VT = SVT;
1127
1128 // Extract subvector is special because the value type
1129 // (result) is 128-bit but the source is 256-bit wide.
1130 if (VT.is128BitVector())
1131 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1132
1133 // Do not attempt to custom lower other non-256-bit vectors
1134 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001135 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001136
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001137 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1138 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1139 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1140 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001141 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001142 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001143 }
1144
David Greene54d8eba2011-01-27 22:38:56 +00001145 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001146 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1147 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1148 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001149
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001150 // Do not attempt to promote non-256-bit vectors
1151 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001152 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001153
1154 setOperationAction(ISD::AND, SVT, Promote);
1155 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1156 setOperationAction(ISD::OR, SVT, Promote);
1157 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1158 setOperationAction(ISD::XOR, SVT, Promote);
1159 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1160 setOperationAction(ISD::LOAD, SVT, Promote);
1161 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1162 setOperationAction(ISD::SELECT, SVT, Promote);
1163 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001164 }
David Greene9b9838d2009-06-29 16:47:10 +00001165 }
1166
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001167 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1168 // of this type with custom code.
1169 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1170 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001171 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1172 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001173 }
1174
Evan Cheng6be2c582006-04-05 23:38:46 +00001175 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001177
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001178
Eli Friedman962f5492010-06-02 19:35:46 +00001179 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1180 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001181 //
Eli Friedman962f5492010-06-02 19:35:46 +00001182 // FIXME: We really should do custom legalization for addition and
1183 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1184 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001185 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1186 // Add/Sub/Mul with overflow operations are custom lowered.
1187 MVT VT = IntVTs[i];
1188 setOperationAction(ISD::SADDO, VT, Custom);
1189 setOperationAction(ISD::UADDO, VT, Custom);
1190 setOperationAction(ISD::SSUBO, VT, Custom);
1191 setOperationAction(ISD::USUBO, VT, Custom);
1192 setOperationAction(ISD::SMULO, VT, Custom);
1193 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001194 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001195
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001196 // There are no 8-bit 3-address imul/mul instructions
1197 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1198 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001199
Evan Chengd54f2d52009-03-31 19:38:51 +00001200 if (!Subtarget->is64Bit()) {
1201 // These libcalls are not available in 32-bit.
1202 setLibcallName(RTLIB::SHL_I128, 0);
1203 setLibcallName(RTLIB::SRL_I128, 0);
1204 setLibcallName(RTLIB::SRA_I128, 0);
1205 }
1206
Evan Cheng206ee9d2006-07-07 08:33:52 +00001207 // We have target-specific dag combine patterns for the following nodes:
1208 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001209 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001210 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001211 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001212 setTargetDAGCombine(ISD::SHL);
1213 setTargetDAGCombine(ISD::SRA);
1214 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001215 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001216 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001217 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001218 setTargetDAGCombine(ISD::FADD);
1219 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001220 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001221 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001222 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001223 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001224 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001225 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001226 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001227 if (Subtarget->is64Bit())
1228 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001229 if (Subtarget->hasBMI())
1230 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001231
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001232 computeRegisterProperties();
1233
Evan Cheng05219282011-01-06 06:52:41 +00001234 // On Darwin, -Os means optimize for size without hurting performance,
1235 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001236 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001237 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001238 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001239 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1240 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1241 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001242 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001243 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001244
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001245 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001246}
1247
Scott Michel5b8f82e2008-03-10 15:42:14 +00001248
Duncan Sands28b77e92011-09-06 19:07:46 +00001249EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1250 if (!VT.isVector()) return MVT::i8;
1251 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001252}
1253
1254
Evan Cheng29286502008-01-23 23:17:41 +00001255/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1256/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001258 if (MaxAlign == 16)
1259 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001260 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001261 if (VTy->getBitWidth() == 128)
1262 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001263 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001264 unsigned EltAlign = 0;
1265 getMaxByValAlign(ATy->getElementType(), EltAlign);
1266 if (EltAlign > MaxAlign)
1267 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001268 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001269 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1270 unsigned EltAlign = 0;
1271 getMaxByValAlign(STy->getElementType(i), EltAlign);
1272 if (EltAlign > MaxAlign)
1273 MaxAlign = EltAlign;
1274 if (MaxAlign == 16)
1275 break;
1276 }
1277 }
1278 return;
1279}
1280
1281/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1282/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001283/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1284/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001285unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001286 if (Subtarget->is64Bit()) {
1287 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001288 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001289 if (TyAlign > 8)
1290 return TyAlign;
1291 return 8;
1292 }
1293
Evan Cheng29286502008-01-23 23:17:41 +00001294 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001295 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001296 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001297 return Align;
1298}
Chris Lattner2b02a442007-02-25 08:29:00 +00001299
Evan Chengf0df0312008-05-15 08:39:06 +00001300/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001301/// and store operations as a result of memset, memcpy, and memmove
1302/// lowering. If DstAlign is zero that means it's safe to destination
1303/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1304/// means there isn't a need to check it against alignment requirement,
1305/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001306/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001307/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1308/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1309/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001310/// It returns EVT::Other if the type should be determined using generic
1311/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001312EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001313X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1314 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001315 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001316 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001317 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001318 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1319 // linux. This is because the stack realignment code can't handle certain
1320 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001321 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001322 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001323 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001324 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001325 (Subtarget->isUnalignedMemAccessFast() ||
1326 ((DstAlign == 0 || DstAlign >= 16) &&
1327 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001328 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001329 if (Subtarget->getStackAlignment() >= 32) {
1330 if (Subtarget->hasAVX2())
1331 return MVT::v8i32;
1332 if (Subtarget->hasAVX())
1333 return MVT::v8f32;
1334 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001335 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001337 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001338 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001339 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001340 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001341 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001342 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001343 // Do not use f64 to lower memcpy if source is string constant. It's
1344 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001345 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001346 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001347 }
Evan Chengf0df0312008-05-15 08:39:06 +00001348 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 return MVT::i64;
1350 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001351}
1352
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001353/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1354/// current function. The returned value is a member of the
1355/// MachineJumpTableInfo::JTEntryKind enum.
1356unsigned X86TargetLowering::getJumpTableEncoding() const {
1357 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1358 // symbol.
1359 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1360 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001361 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001362
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001363 // Otherwise, use the normal jump table encoding heuristics.
1364 return TargetLowering::getJumpTableEncoding();
1365}
1366
Chris Lattnerc64daab2010-01-26 05:02:42 +00001367const MCExpr *
1368X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1369 const MachineBasicBlock *MBB,
1370 unsigned uid,MCContext &Ctx) const{
1371 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1372 Subtarget->isPICStyleGOT());
1373 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1374 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001375 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1376 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001377}
1378
Evan Chengcc415862007-11-09 01:32:10 +00001379/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1380/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001381SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001382 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001383 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001384 // This doesn't have DebugLoc associated with it, but is not really the
1385 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001386 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001387 return Table;
1388}
1389
Chris Lattner589c6f62010-01-26 06:28:43 +00001390/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1391/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1392/// MCExpr.
1393const MCExpr *X86TargetLowering::
1394getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1395 MCContext &Ctx) const {
1396 // X86-64 uses RIP relative addressing based on the jump table label.
1397 if (Subtarget->isPICStyleRIPRel())
1398 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1399
1400 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001401 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001402}
1403
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001404// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001405std::pair<const TargetRegisterClass*, uint8_t>
1406X86TargetLowering::findRepresentativeClass(EVT VT) const{
1407 const TargetRegisterClass *RRC = 0;
1408 uint8_t Cost = 1;
1409 switch (VT.getSimpleVT().SimpleTy) {
1410 default:
1411 return TargetLowering::findRepresentativeClass(VT);
1412 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1413 RRC = (Subtarget->is64Bit()
1414 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1415 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001416 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001417 RRC = X86::VR64RegisterClass;
1418 break;
1419 case MVT::f32: case MVT::f64:
1420 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1421 case MVT::v4f32: case MVT::v2f64:
1422 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1423 case MVT::v4f64:
1424 RRC = X86::VR128RegisterClass;
1425 break;
1426 }
1427 return std::make_pair(RRC, Cost);
1428}
1429
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001430bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1431 unsigned &Offset) const {
1432 if (!Subtarget->isTargetLinux())
1433 return false;
1434
1435 if (Subtarget->is64Bit()) {
1436 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1437 Offset = 0x28;
1438 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1439 AddressSpace = 256;
1440 else
1441 AddressSpace = 257;
1442 } else {
1443 // %gs:0x14 on i386
1444 Offset = 0x14;
1445 AddressSpace = 256;
1446 }
1447 return true;
1448}
1449
1450
Chris Lattner2b02a442007-02-25 08:29:00 +00001451//===----------------------------------------------------------------------===//
1452// Return Value Calling Convention Implementation
1453//===----------------------------------------------------------------------===//
1454
Chris Lattner59ed56b2007-02-28 04:55:35 +00001455#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001456
Michael J. Spencerec38de22010-10-10 22:04:20 +00001457bool
Eric Christopher471e4222011-06-08 23:55:35 +00001458X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1459 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001460 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001461 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001462 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001463 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001464 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001465 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001466}
1467
Dan Gohman98ca4f22009-08-05 01:29:28 +00001468SDValue
1469X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001470 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001472 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001473 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001474 MachineFunction &MF = DAG.getMachineFunction();
1475 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Chris Lattner9774c912007-02-27 05:28:59 +00001477 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001478 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001479 RVLocs, *DAG.getContext());
1480 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001481
Evan Chengdcea1632010-02-04 02:40:39 +00001482 // Add the regs to the liveout set for the function.
1483 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1484 for (unsigned i = 0; i != RVLocs.size(); ++i)
1485 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1486 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001487
Dan Gohman475871a2008-07-27 21:46:04 +00001488 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001489
Dan Gohman475871a2008-07-27 21:46:04 +00001490 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001491 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1492 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001493 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1494 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001495
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001496 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001497 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1498 CCValAssign &VA = RVLocs[i];
1499 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001500 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001501 EVT ValVT = ValToCopy.getValueType();
1502
Dale Johannesenc4510512010-09-24 19:05:48 +00001503 // If this is x86-64, and we disabled SSE, we can't return FP values,
1504 // or SSE or MMX vectors.
1505 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1506 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001507 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001508 report_fatal_error("SSE register return with SSE disabled");
1509 }
1510 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1511 // llvm-gcc has never done it right and no one has noticed, so this
1512 // should be OK for now.
1513 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001514 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001515 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001516
Chris Lattner447ff682008-03-11 03:23:40 +00001517 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1518 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001519 if (VA.getLocReg() == X86::ST0 ||
1520 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001521 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1522 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001523 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001525 RetOps.push_back(ValToCopy);
1526 // Don't emit a copytoreg.
1527 continue;
1528 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001529
Evan Cheng242b38b2009-02-23 09:03:22 +00001530 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1531 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001532 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001533 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001534 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001535 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001536 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1537 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001538 // If we don't have SSE2 available, convert to v4f32 so the generated
1539 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001540 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001541 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001542 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001543 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001544 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001545
Dale Johannesendd64c412009-02-04 00:33:20 +00001546 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547 Flag = Chain.getValue(1);
1548 }
Dan Gohman61a92132008-04-21 23:59:07 +00001549
1550 // The x86-64 ABI for returning structs by value requires that we copy
1551 // the sret argument into %rax for the return. We saved the argument into
1552 // a virtual register in the entry block, so now we copy the value out
1553 // and into %rax.
1554 if (Subtarget->is64Bit() &&
1555 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1556 MachineFunction &MF = DAG.getMachineFunction();
1557 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1558 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001559 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001560 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001561 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001562
Dale Johannesendd64c412009-02-04 00:33:20 +00001563 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001564 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001565
1566 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001567 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001568 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001569
Chris Lattner447ff682008-03-11 03:23:40 +00001570 RetOps[0] = Chain; // Update chain.
1571
1572 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001573 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001574 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001575
1576 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001578}
1579
Evan Cheng3d2125c2010-11-30 23:55:39 +00001580bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1581 if (N->getNumValues() != 1)
1582 return false;
1583 if (!N->hasNUsesOfValue(1, 0))
1584 return false;
1585
1586 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001587 if (Copy->getOpcode() != ISD::CopyToReg &&
1588 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001589 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001590
1591 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001592 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001593 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001594 if (UI->getOpcode() != X86ISD::RET_FLAG)
1595 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001596 HasRet = true;
1597 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001598
Evan Cheng1bf891a2010-12-01 22:59:46 +00001599 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001600}
1601
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001602EVT
1603X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001604 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001605 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001606 // TODO: Is this also valid on 32-bit?
1607 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001608 ReturnMVT = MVT::i8;
1609 else
1610 ReturnMVT = MVT::i32;
1611
1612 EVT MinVT = getRegisterType(Context, ReturnMVT);
1613 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001614}
1615
Dan Gohman98ca4f22009-08-05 01:29:28 +00001616/// LowerCallResult - Lower the result values of a call into the
1617/// appropriate copies out of appropriate physical registers.
1618///
1619SDValue
1620X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001621 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 const SmallVectorImpl<ISD::InputArg> &Ins,
1623 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001624 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001625
Chris Lattnere32bbf62007-02-28 07:09:55 +00001626 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001627 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001628 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001629 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1630 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001631 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001632
Chris Lattner3085e152007-02-25 08:59:22 +00001633 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001634 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001635 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001636 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Torok Edwin3f142c32009-02-01 18:15:56 +00001638 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001639 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001640 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001641 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001642 }
1643
Evan Cheng79fb3b42009-02-20 20:43:02 +00001644 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001645
1646 // If this is a call to a function that returns an fp value on the floating
1647 // point stack, we must guarantee the the value is popped from the stack, so
1648 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001649 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650 // instead.
1651 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1652 // If we prefer to use the value in xmm registers, copy it out as f80 and
1653 // use a truncate to move it from fp stack reg to xmm reg.
1654 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001656 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1657 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001658 Val = Chain.getValue(0);
1659
1660 // Round the f80 to the right size, which also moves it to the appropriate
1661 // xmm register.
1662 if (CopyVT != VA.getValVT())
1663 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1664 // This truncation won't change the value.
1665 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001666 } else {
1667 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1668 CopyVT, InFlag).getValue(1);
1669 Val = Chain.getValue(0);
1670 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001671 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001673 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001674
Dan Gohman98ca4f22009-08-05 01:29:28 +00001675 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001676}
1677
1678
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001679//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001680// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001681//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001682// StdCall calling convention seems to be standard for many Windows' API
1683// routines and around. It differs from C calling convention just a little:
1684// callee should clean up the stack, not caller. Symbols should be also
1685// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001686// For info on fast calling convention see Fast Calling Convention (tail call)
1687// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001690/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1692 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001693 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001694
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001696}
1697
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001698/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001699/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700static bool
1701ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1702 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001703 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001704
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001706}
1707
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001708/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1709/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001710/// the specific parameter attribute. The copy will be passed as a byval
1711/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001712static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001713CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001714 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1715 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001716 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001717
Dale Johannesendd64c412009-02-04 00:33:20 +00001718 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001719 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001720 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001721}
1722
Chris Lattner29689432010-03-11 00:22:57 +00001723/// IsTailCallConvention - Return true if the calling convention is one that
1724/// supports tail call optimization.
1725static bool IsTailCallConvention(CallingConv::ID CC) {
1726 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1727}
1728
Evan Cheng485fafc2011-03-21 01:19:09 +00001729bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001730 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001731 return false;
1732
1733 CallSite CS(CI);
1734 CallingConv::ID CalleeCC = CS.getCallingConv();
1735 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1736 return false;
1737
1738 return true;
1739}
1740
Evan Cheng0c439eb2010-01-27 00:07:07 +00001741/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1742/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001743static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1744 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001745 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746}
1747
Dan Gohman98ca4f22009-08-05 01:29:28 +00001748SDValue
1749X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001750 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001751 const SmallVectorImpl<ISD::InputArg> &Ins,
1752 DebugLoc dl, SelectionDAG &DAG,
1753 const CCValAssign &VA,
1754 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001755 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001756 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001758 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1759 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001760 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001761 EVT ValVT;
1762
1763 // If value is passed by pointer we have address passed instead of the value
1764 // itself.
1765 if (VA.getLocInfo() == CCValAssign::Indirect)
1766 ValVT = VA.getLocVT();
1767 else
1768 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001769
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001770 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001772 // In case of tail call optimization mark all arguments mutable. Since they
1773 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001774 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001775 unsigned Bytes = Flags.getByValSize();
1776 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1777 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001778 return DAG.getFrameIndex(FI, getPointerTy());
1779 } else {
1780 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001781 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001782 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1783 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001784 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001785 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001786 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001787}
1788
Dan Gohman475871a2008-07-27 21:46:04 +00001789SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001791 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792 bool isVarArg,
1793 const SmallVectorImpl<ISD::InputArg> &Ins,
1794 DebugLoc dl,
1795 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001796 SmallVectorImpl<SDValue> &InVals)
1797 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001798 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001799 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001800
Gordon Henriksen86737662008-01-05 16:56:59 +00001801 const Function* Fn = MF.getFunction();
1802 if (Fn->hasExternalLinkage() &&
1803 Subtarget->isTargetCygMing() &&
1804 Fn->getName() == "main")
1805 FuncInfo->setForceFramePointer(true);
1806
Evan Cheng1bc78042006-04-26 01:20:17 +00001807 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001808 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001809 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001810 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001811
Chris Lattner29689432010-03-11 00:22:57 +00001812 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1813 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001814
Chris Lattner638402b2007-02-28 07:00:42 +00001815 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001816 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001817 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001818 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001819
1820 // Allocate shadow area for Win64
1821 if (IsWin64) {
1822 CCInfo.AllocateStack(32, 8);
1823 }
1824
Duncan Sands45907662010-10-31 13:21:44 +00001825 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001828 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001829 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1830 CCValAssign &VA = ArgLocs[i];
1831 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1832 // places.
1833 assert(VA.getValNo() != LastVal &&
1834 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001835 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001836 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001839 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001840 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001842 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001849 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1850 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001851 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001852 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001853 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001854 RC = X86::VR64RegisterClass;
1855 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001856 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001857
Devang Patel68e6bee2011-02-21 23:21:26 +00001858 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001860
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1862 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1863 // right size.
1864 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001865 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 DAG.getValueType(VA.getValVT()));
1867 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001868 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001869 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001871 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001872
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001873 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001874 // Handle MMX values passed in XMM regs.
1875 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001876 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1877 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001878 } else
1879 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001880 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001881 } else {
1882 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001884 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001885
1886 // If value is passed via pointer - do a load.
1887 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001888 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001889 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
Dan Gohman98ca4f22009-08-05 01:29:28 +00001891 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001892 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001893
Dan Gohman61a92132008-04-21 23:59:07 +00001894 // The x86-64 ABI for returning structs by value requires that we copy
1895 // the sret argument into %rax for the return. Save the argument into
1896 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001897 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001898 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1899 unsigned Reg = FuncInfo->getSRetReturnReg();
1900 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001902 FuncInfo->setSRetReturnReg(Reg);
1903 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001906 }
1907
Chris Lattnerf39f7712007-02-28 05:46:49 +00001908 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001909 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001910 if (FuncIsMadeTailCallSafe(CallConv,
1911 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001912 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001913
Evan Cheng1bc78042006-04-26 01:20:17 +00001914 // If the function takes variable number of arguments, make a frame index for
1915 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001916 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001917 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1918 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001919 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 }
1921 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001922 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1923
1924 // FIXME: We should really autogenerate these arrays
1925 static const unsigned GPR64ArgRegsWin64[] = {
1926 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001928 static const unsigned GPR64ArgRegs64Bit[] = {
1929 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1930 };
1931 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1933 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1934 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001935 const unsigned *GPR64ArgRegs;
1936 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937
1938 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001939 // The XMM registers which might contain var arg parameters are shadowed
1940 // in their paired GPR. So we only need to save the GPR to their home
1941 // slots.
1942 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001943 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001944 } else {
1945 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1946 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947
Chad Rosier30450e82011-12-22 22:35:21 +00001948 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1949 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001950 }
1951 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1952 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001953
Devang Patel578efa92009-06-05 21:57:13 +00001954 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001955 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001957 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1958 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001959 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001960 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001961 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001962 // Kernel mode asks for SSE to be disabled, so don't push them
1963 // on the stack.
1964 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001965
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001966 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001967 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001968 // Get to the caller-allocated home save location. Add 8 to account
1969 // for the return address.
1970 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001972 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001973 // Fixup to set vararg frame on shadow area (4 x i64).
1974 if (NumIntRegs < 4)
1975 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 } else {
1977 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001978 // registers, then we must store them to their spots on the stack so
1979 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1981 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1982 FuncInfo->setRegSaveFrameIndex(
1983 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001984 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001986
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1990 getPointerTy());
1991 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001992 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001993 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1994 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001995 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001996 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001999 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002000 MachinePointerInfo::getFixedStack(
2001 FuncInfo->getRegSaveFrameIndex(), Offset),
2002 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002004 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002005 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006
Dan Gohmanface41a2009-08-16 21:24:25 +00002007 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2008 // Now store the XMM (fp + vector) parameter registers.
2009 SmallVector<SDValue, 11> SaveXMMOps;
2010 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002011
Devang Patel68e6bee2011-02-21 23:21:26 +00002012 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002013 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2014 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015
Dan Gohman1e93df62010-04-17 14:41:14 +00002016 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2017 FuncInfo->getRegSaveFrameIndex()));
2018 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2019 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohmanface41a2009-08-16 21:24:25 +00002021 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002022 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002023 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002024 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2025 SaveXMMOps.push_back(Val);
2026 }
2027 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2028 MVT::Other,
2029 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002031
2032 if (!MemOps.empty())
2033 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2034 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002036 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002037
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002039 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2040 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002041 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002042 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002044 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002045 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2046 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002048 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002049
Gordon Henriksen86737662008-01-05 16:56:59 +00002050 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002051 // RegSaveFrameIndex is X86-64 only.
2052 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002053 if (CallConv == CallingConv::X86_FastCall ||
2054 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002055 // fastcc functions can't have varargs.
2056 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002057 }
Evan Cheng25caf632006-05-23 21:06:34 +00002058
Rafael Espindola76927d752011-08-30 19:39:58 +00002059 FuncInfo->setArgumentStackSize(StackSize);
2060
Dan Gohman98ca4f22009-08-05 01:29:28 +00002061 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002062}
2063
Dan Gohman475871a2008-07-27 21:46:04 +00002064SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2066 SDValue StackPtr, SDValue Arg,
2067 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002068 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002069 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002070 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002072 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002073 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002074 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002075
2076 return DAG.getStore(Chain, dl, Arg, PtrOff,
2077 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002078 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002079}
2080
Bill Wendling64e87322009-01-16 19:25:27 +00002081/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002082/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002083SDValue
2084X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002085 SDValue &OutRetAddr, SDValue Chain,
2086 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002087 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002088 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002089 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002090 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002091
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002092 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002093 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002094 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002095 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096}
2097
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002098/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002100static SDValue
2101EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002102 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002103 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104 // Store the return address to the appropriate stack slot.
2105 if (!FPDiff) return Chain;
2106 // Calculate the new stack slot for the return address.
2107 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002108 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002109 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002110 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002111 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002112 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002113 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002114 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115 return Chain;
2116}
2117
Dan Gohman98ca4f22009-08-05 01:29:28 +00002118SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002119X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002120 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002121 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002123 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002124 const SmallVectorImpl<ISD::InputArg> &Ins,
2125 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002126 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 MachineFunction &MF = DAG.getMachineFunction();
2128 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002129 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002130 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002132 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133
Nick Lewycky22de16d2012-01-19 00:34:10 +00002134 if (MF.getTarget().Options.DisableTailCalls)
2135 isTailCall = false;
2136
Evan Cheng5f941932010-02-05 02:21:12 +00002137 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002138 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002139 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2140 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002141 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002142
2143 // Sibcalls are automatically detected tailcalls which do not require
2144 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002145 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002146 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 if (isTailCall)
2149 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002150 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002151
Chris Lattner29689432010-03-11 00:22:57 +00002152 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2153 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002154
Chris Lattner638402b2007-02-28 07:00:42 +00002155 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002156 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002157 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002159
2160 // Allocate shadow area for Win64
2161 if (IsWin64) {
2162 CCInfo.AllocateStack(32, 8);
2163 }
2164
Duncan Sands45907662010-10-31 13:21:44 +00002165 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Get a count of how many bytes are to be pushed on the stack.
2168 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002169 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002170 // This is a sibcall. The memory operands are available in caller's
2171 // own caller's stack.
2172 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002173 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2174 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002175 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002176
Gordon Henriksen86737662008-01-05 16:56:59 +00002177 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002178 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002180 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2182 FPDiff = NumBytesCallerPushed - NumBytes;
2183
2184 // Set the delta of movement of the returnaddr stackslot.
2185 // But only set if delta is greater than previous delta.
2186 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2187 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2188 }
2189
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (!IsSibcall)
2191 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002192
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002194 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (isTailCall && FPDiff)
2196 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2197 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002198
Dan Gohman475871a2008-07-27 21:46:04 +00002199 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2200 SmallVector<SDValue, 8> MemOpChains;
2201 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002202
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002203 // Walk the register/memloc assignments, inserting copies/loads. In the case
2204 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002205 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2206 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002207 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002208 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002209 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002210 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002211
Chris Lattner423c5f42007-02-28 05:31:48 +00002212 // Promote the value if needed.
2213 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002214 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002215 case CCValAssign::Full: break;
2216 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002217 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002218 break;
2219 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002220 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002221 break;
2222 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002223 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2224 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002225 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2227 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 } else
2229 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2230 break;
2231 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002232 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002233 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002234 case CCValAssign::Indirect: {
2235 // Store the argument.
2236 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002237 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002238 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002239 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002240 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002241 Arg = SpillSlot;
2242 break;
2243 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002245
Chris Lattner423c5f42007-02-28 05:31:48 +00002246 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002247 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2248 if (isVarArg && IsWin64) {
2249 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2250 // shadow reg if callee is a varargs function.
2251 unsigned ShadowReg = 0;
2252 switch (VA.getLocReg()) {
2253 case X86::XMM0: ShadowReg = X86::RCX; break;
2254 case X86::XMM1: ShadowReg = X86::RDX; break;
2255 case X86::XMM2: ShadowReg = X86::R8; break;
2256 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002257 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002258 if (ShadowReg)
2259 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002260 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002261 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002262 assert(VA.isMemLoc());
2263 if (StackPtr.getNode() == 0)
2264 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2265 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2266 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002267 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002268 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002269
Evan Cheng32fe1032006-05-25 00:59:30 +00002270 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002271 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002272 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002273
Evan Cheng347d5f72006-04-28 21:29:37 +00002274 // Build a sequence of copy-to-reg nodes chained together with token chain
2275 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002276 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002277 // Tail call byval lowering might overwrite argument registers so in case of
2278 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002279 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002280 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002281 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002282 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002283 InFlag = Chain.getValue(1);
2284 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002285
Chris Lattner88e1fd52009-07-09 04:24:46 +00002286 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002287 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2288 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002289 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002290 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2291 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002292 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002293 InFlag);
2294 InFlag = Chain.getValue(1);
2295 } else {
2296 // If we are tail calling and generating PIC/GOT style code load the
2297 // address of the callee into ECX. The value in ecx is used as target of
2298 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2299 // for tail calls on PIC/GOT architectures. Normally we would just put the
2300 // address of GOT into ebx and then call target@PLT. But for tail calls
2301 // ebx would be restored (since ebx is callee saved) before jumping to the
2302 // target@PLT.
2303
2304 // Note: The actual moving to ECX is done further down.
2305 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2306 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2307 !G->getGlobal()->hasProtectedVisibility())
2308 Callee = LowerGlobalAddress(Callee, DAG);
2309 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002310 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002311 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002312 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002313
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002314 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002315 // From AMD64 ABI document:
2316 // For calls that may call functions that use varargs or stdargs
2317 // (prototype-less calls or calls to functions containing ellipsis (...) in
2318 // the declaration) %al is used as hidden argument to specify the number
2319 // of SSE registers used. The contents of %al do not need to match exactly
2320 // the number of registers, but must be an ubound on the number of SSE
2321 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002322
Gordon Henriksen86737662008-01-05 16:56:59 +00002323 // Count the number of XMM registers allocated.
2324 static const unsigned XMMArgRegs[] = {
2325 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2326 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2327 };
2328 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002329 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002330 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002331
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 InFlag = Chain.getValue(1);
2335 }
2336
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002337
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002338 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002339 if (isTailCall) {
2340 // Force all the incoming stack arguments to be loaded from the stack
2341 // before any new outgoing arguments are stored to the stack, because the
2342 // outgoing stack slots may alias the incoming argument stack slots, and
2343 // the alias isn't otherwise explicit. This is slightly more conservative
2344 // than necessary, because it means that each store effectively depends
2345 // on every argument instead of just those arguments it would clobber.
2346 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2347
Dan Gohman475871a2008-07-27 21:46:04 +00002348 SmallVector<SDValue, 8> MemOpChains2;
2349 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002350 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002351 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002352 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002353 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002354 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2355 CCValAssign &VA = ArgLocs[i];
2356 if (VA.isRegLoc())
2357 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002358 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002359 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002360 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 // Create frame index.
2362 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002363 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002364 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002365 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002366
Duncan Sands276dcbd2008-03-21 09:14:45 +00002367 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002368 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002369 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002370 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002371 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002372 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002373 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002374
Dan Gohman98ca4f22009-08-05 01:29:28 +00002375 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2376 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002378 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002379 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002380 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002381 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002382 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002383 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002384 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002385 }
2386 }
2387
2388 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002389 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002390 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002391
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002392 // Copy arguments to their registers.
2393 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002394 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002395 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 InFlag = Chain.getValue(1);
2397 }
Dan Gohman475871a2008-07-27 21:46:04 +00002398 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002399
Gordon Henriksen86737662008-01-05 16:56:59 +00002400 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002401 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002402 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002403 }
2404
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002405 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2406 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2407 // In the 64-bit large code model, we have to make all calls
2408 // through a register, since the call instruction's 32-bit
2409 // pc-relative offset may not be large enough to hold the whole
2410 // address.
2411 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002412 // If the callee is a GlobalAddress node (quite common, every direct call
2413 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2414 // it.
2415
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002416 // We should use extra load for direct calls to dllimported functions in
2417 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002418 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002419 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002420 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002421 bool ExtraLoad = false;
2422 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002423
Chris Lattner48a7d022009-07-09 05:02:21 +00002424 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2425 // external symbols most go through the PLT in PIC mode. If the symbol
2426 // has hidden or protected visibility, or if it is static or local, then
2427 // we don't need to use the PLT - we can directly call it.
2428 if (Subtarget->isTargetELF() &&
2429 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002430 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002431 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002432 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002433 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002434 (!Subtarget->getTargetTriple().isMacOSX() ||
2435 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002436 // PC-relative references to external symbols should go through $stub,
2437 // unless we're building with the leopard linker or later, which
2438 // automatically synthesizes these stubs.
2439 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002440 } else if (Subtarget->isPICStyleRIPRel() &&
2441 isa<Function>(GV) &&
2442 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2443 // If the function is marked as non-lazy, generate an indirect call
2444 // which loads from the GOT directly. This avoids runtime overhead
2445 // at the cost of eager binding (and one extra byte of encoding).
2446 OpFlags = X86II::MO_GOTPCREL;
2447 WrapperKind = X86ISD::WrapperRIP;
2448 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002449 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002450
Devang Patel0d881da2010-07-06 22:08:15 +00002451 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002452 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002453
2454 // Add a wrapper if needed.
2455 if (WrapperKind != ISD::DELETED_NODE)
2456 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2457 // Add extra indirection if needed.
2458 if (ExtraLoad)
2459 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2460 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002461 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002462 }
Bill Wendling056292f2008-09-16 21:48:12 +00002463 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 unsigned char OpFlags = 0;
2465
Evan Cheng1bf891a2010-12-01 22:59:46 +00002466 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2467 // external symbols should go through the PLT.
2468 if (Subtarget->isTargetELF() &&
2469 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2470 OpFlags = X86II::MO_PLT;
2471 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002472 (!Subtarget->getTargetTriple().isMacOSX() ||
2473 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002474 // PC-relative references to external symbols should go through $stub,
2475 // unless we're building with the leopard linker or later, which
2476 // automatically synthesizes these stubs.
2477 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002478 }
Eric Christopherfd179292009-08-27 18:07:15 +00002479
Chris Lattner48a7d022009-07-09 05:02:21 +00002480 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2481 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002482 }
2483
Chris Lattnerd96d0722007-02-25 06:40:16 +00002484 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002485 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002486 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002487
Evan Chengf22f9b32010-02-06 03:28:46 +00002488 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002489 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2490 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002491 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002492 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002493
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002494 Ops.push_back(Chain);
2495 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002496
Dan Gohman98ca4f22009-08-05 01:29:28 +00002497 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002498 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002499
Gordon Henriksen86737662008-01-05 16:56:59 +00002500 // Add argument registers to the end of the list so that they are known live
2501 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002502 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2503 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2504 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002505
Evan Cheng586ccac2008-03-18 23:36:35 +00002506 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002507 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002508 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2509
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002510 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002511 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002513
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002514 // Experimental: Add a register mask operand representing the call-preserved
2515 // registers.
2516 if (UseRegMask) {
2517 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2518 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2519 Ops.push_back(DAG.getRegisterMask(Mask));
2520 }
2521
Gabor Greifba36cb52008-08-28 21:40:38 +00002522 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002523 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002524
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002526 // We used to do:
2527 //// If this is the first return lowered for this function, add the regs
2528 //// to the liveout set for the function.
2529 // This isn't right, although it's probably harmless on x86; liveouts
2530 // should be computed from returns not tail calls. Consider a void
2531 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002532 return DAG.getNode(X86ISD::TC_RETURN, dl,
2533 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002534 }
2535
Dale Johannesenace16102009-02-03 19:33:06 +00002536 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002537 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002538
Chris Lattner2d297092006-05-23 18:50:38 +00002539 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002540 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002541 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2542 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002544 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2545 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002546 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002547 // pops the hidden struct pointer, so we have to push it back.
2548 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002549 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002550 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002551 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002552 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002553
Gordon Henriksenae636f82008-01-03 16:47:34 +00002554 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002555 if (!IsSibcall) {
2556 Chain = DAG.getCALLSEQ_END(Chain,
2557 DAG.getIntPtrConstant(NumBytes, true),
2558 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2559 true),
2560 InFlag);
2561 InFlag = Chain.getValue(1);
2562 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002563
Chris Lattner3085e152007-02-25 08:59:22 +00002564 // Handle result values, copying them out of physregs into vregs that we
2565 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2567 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002568}
2569
Evan Cheng25ab6902006-09-08 06:48:29 +00002570
2571//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002572// Fast Calling Convention (tail call) implementation
2573//===----------------------------------------------------------------------===//
2574
2575// Like std call, callee cleans arguments, convention except that ECX is
2576// reserved for storing the tail called function address. Only 2 registers are
2577// free for argument passing (inreg). Tail call optimization is performed
2578// provided:
2579// * tailcallopt is enabled
2580// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002581// On X86_64 architecture with GOT-style position independent code only local
2582// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002583// To keep the stack aligned according to platform abi the function
2584// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2585// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002586// If a tail called function callee has more arguments than the caller the
2587// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002588// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// original REtADDR, but before the saved framepointer or the spilled registers
2590// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2591// stack layout:
2592// arg1
2593// arg2
2594// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002595// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002596// move area ]
2597// (possible EBP)
2598// ESI
2599// EDI
2600// local1 ..
2601
2602/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2603/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002604unsigned
2605X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2606 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002607 MachineFunction &MF = DAG.getMachineFunction();
2608 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002609 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002611 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002612 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002613 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002614 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2615 // Number smaller than 12 so just add the difference.
2616 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2617 } else {
2618 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002619 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002620 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002621 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002622 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002623}
2624
Evan Cheng5f941932010-02-05 02:21:12 +00002625/// MatchingStackOffset - Return true if the given stack call argument is
2626/// already available in the same position (relatively) of the caller's
2627/// incoming argument stack.
2628static
2629bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2630 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2631 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002632 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2633 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002634 if (Arg.getOpcode() == ISD::CopyFromReg) {
2635 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002636 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002637 return false;
2638 MachineInstr *Def = MRI->getVRegDef(VR);
2639 if (!Def)
2640 return false;
2641 if (!Flags.isByVal()) {
2642 if (!TII->isLoadFromStackSlot(Def, FI))
2643 return false;
2644 } else {
2645 unsigned Opcode = Def->getOpcode();
2646 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2647 Def->getOperand(1).isFI()) {
2648 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002649 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002650 } else
2651 return false;
2652 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002653 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2654 if (Flags.isByVal())
2655 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002656 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002657 // define @foo(%struct.X* %A) {
2658 // tail call @bar(%struct.X* byval %A)
2659 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002660 return false;
2661 SDValue Ptr = Ld->getBasePtr();
2662 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2663 if (!FINode)
2664 return false;
2665 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002666 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002667 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002668 FI = FINode->getIndex();
2669 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002670 } else
2671 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002672
Evan Cheng4cae1332010-03-05 08:38:04 +00002673 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002674 if (!MFI->isFixedObjectIndex(FI))
2675 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002677}
2678
Dan Gohman98ca4f22009-08-05 01:29:28 +00002679/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2680/// for tail call optimization. Targets which want to do tail call
2681/// optimization should implement this function.
2682bool
2683X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002684 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002685 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002686 bool isCalleeStructRet,
2687 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002688 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002689 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002690 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002691 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002692 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002693 CalleeCC != CallingConv::C)
2694 return false;
2695
Evan Cheng7096ae42010-01-29 06:45:59 +00002696 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002697 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002698 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002699 CallingConv::ID CallerCC = CallerF->getCallingConv();
2700 bool CCMatch = CallerCC == CalleeCC;
2701
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002702 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002703 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002704 return true;
2705 return false;
2706 }
2707
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002708 // Look for obvious safe cases to perform tail call optimization that do not
2709 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002710
Evan Cheng2c12cb42010-03-26 16:26:03 +00002711 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2712 // emit a special epilogue.
2713 if (RegInfo->needsStackRealignment(MF))
2714 return false;
2715
Evan Chenga375d472010-03-15 18:54:48 +00002716 // Also avoid sibcall optimization if either caller or callee uses struct
2717 // return semantics.
2718 if (isCalleeStructRet || isCallerStructRet)
2719 return false;
2720
Chad Rosier2416da32011-06-24 21:15:36 +00002721 // An stdcall caller is expected to clean up its arguments; the callee
2722 // isn't going to do that.
2723 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2724 return false;
2725
Chad Rosier871f6642011-05-18 19:59:50 +00002726 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002727 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002728 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002729
2730 // Optimizing for varargs on Win64 is unlikely to be safe without
2731 // additional testing.
2732 if (Subtarget->isTargetWin64())
2733 return false;
2734
Chad Rosier871f6642011-05-18 19:59:50 +00002735 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002736 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2737 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002738
Chad Rosier871f6642011-05-18 19:59:50 +00002739 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2740 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2741 if (!ArgLocs[i].isRegLoc())
2742 return false;
2743 }
2744
Chad Rosier30450e82011-12-22 22:35:21 +00002745 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2746 // stack. Therefore, if it's not used by the call it is not safe to optimize
2747 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002748 bool Unused = false;
2749 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2750 if (!Ins[i].Used) {
2751 Unused = true;
2752 break;
2753 }
2754 }
2755 if (Unused) {
2756 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002757 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2758 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002759 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002760 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002761 CCValAssign &VA = RVLocs[i];
2762 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2763 return false;
2764 }
2765 }
2766
Evan Cheng13617962010-04-30 01:12:32 +00002767 // If the calling conventions do not match, then we'd better make sure the
2768 // results are returned in the same way as what the caller expects.
2769 if (!CCMatch) {
2770 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002771 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2772 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002773 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2774
2775 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002776 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2777 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002778 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2779
2780 if (RVLocs1.size() != RVLocs2.size())
2781 return false;
2782 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2783 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2784 return false;
2785 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2786 return false;
2787 if (RVLocs1[i].isRegLoc()) {
2788 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2789 return false;
2790 } else {
2791 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2792 return false;
2793 }
2794 }
2795 }
2796
Evan Chenga6bff982010-01-30 01:22:00 +00002797 // If the callee takes no arguments then go on to check the results of the
2798 // call.
2799 if (!Outs.empty()) {
2800 // Check if stack adjustment is needed. For now, do not do this if any
2801 // argument is passed on the stack.
2802 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002803 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2804 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002805
2806 // Allocate shadow area for Win64
2807 if (Subtarget->isTargetWin64()) {
2808 CCInfo.AllocateStack(32, 8);
2809 }
2810
Duncan Sands45907662010-10-31 13:21:44 +00002811 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002812 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002813 MachineFunction &MF = DAG.getMachineFunction();
2814 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2815 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002816
2817 // Check if the arguments are already laid out in the right way as
2818 // the caller's fixed stack objects.
2819 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002820 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2821 const X86InstrInfo *TII =
2822 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002823 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2824 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002825 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002826 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002827 if (VA.getLocInfo() == CCValAssign::Indirect)
2828 return false;
2829 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002830 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2831 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002832 return false;
2833 }
2834 }
2835 }
Evan Cheng9c044672010-05-29 01:35:22 +00002836
2837 // If the tailcall address may be in a register, then make sure it's
2838 // possible to register allocate for it. In 32-bit, the call address can
2839 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002840 // callee-saved registers are restored. These happen to be the same
2841 // registers used to pass 'inreg' arguments so watch out for those.
2842 if (!Subtarget->is64Bit() &&
2843 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002844 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002845 unsigned NumInRegs = 0;
2846 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2847 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002848 if (!VA.isRegLoc())
2849 continue;
2850 unsigned Reg = VA.getLocReg();
2851 switch (Reg) {
2852 default: break;
2853 case X86::EAX: case X86::EDX: case X86::ECX:
2854 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002855 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002856 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002857 }
2858 }
2859 }
Evan Chenga6bff982010-01-30 01:22:00 +00002860 }
Evan Chengb1712452010-01-27 06:25:16 +00002861
Evan Cheng86809cc2010-02-03 03:28:02 +00002862 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002863}
2864
Dan Gohman3df24e62008-09-03 23:12:08 +00002865FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002866X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2867 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002868}
2869
2870
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002871//===----------------------------------------------------------------------===//
2872// Other Lowering Hooks
2873//===----------------------------------------------------------------------===//
2874
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002875static bool MayFoldLoad(SDValue Op) {
2876 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2877}
2878
2879static bool MayFoldIntoStore(SDValue Op) {
2880 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2881}
2882
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002883static bool isTargetShuffle(unsigned Opcode) {
2884 switch(Opcode) {
2885 default: return false;
2886 case X86ISD::PSHUFD:
2887 case X86ISD::PSHUFHW:
2888 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002889 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002890 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002891 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002892 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002893 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002894 case X86ISD::MOVLPS:
2895 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002896 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002897 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002898 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002899 case X86ISD::MOVSS:
2900 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002901 case X86ISD::UNPCKL:
2902 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002903 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002904 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002905 return true;
2906 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002907}
2908
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002909static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002910 SDValue V1, SelectionDAG &DAG) {
2911 switch(Opc) {
2912 default: llvm_unreachable("Unknown x86 shuffle node");
2913 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002914 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002915 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002916 return DAG.getNode(Opc, dl, VT, V1);
2917 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002918}
2919
2920static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002921 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002922 switch(Opc) {
2923 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002924 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002925 case X86ISD::PSHUFHW:
2926 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002927 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002928 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2929 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002930}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002931
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2933 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2934 switch(Opc) {
2935 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002936 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002937 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002938 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002939 return DAG.getNode(Opc, dl, VT, V1, V2,
2940 DAG.getConstant(TargetMask, MVT::i8));
2941 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002942}
2943
2944static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2945 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2946 switch(Opc) {
2947 default: llvm_unreachable("Unknown x86 shuffle node");
2948 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002949 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002950 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002951 case X86ISD::MOVLPS:
2952 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002953 case X86ISD::MOVSS:
2954 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002955 case X86ISD::UNPCKL:
2956 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002957 return DAG.getNode(Opc, dl, VT, V1, V2);
2958 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002959}
2960
Dan Gohmand858e902010-04-17 15:26:15 +00002961SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002962 MachineFunction &MF = DAG.getMachineFunction();
2963 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2964 int ReturnAddrIndex = FuncInfo->getRAIndex();
2965
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002966 if (ReturnAddrIndex == 0) {
2967 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002968 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002969 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002970 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002971 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002972 }
2973
Evan Cheng25ab6902006-09-08 06:48:29 +00002974 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002975}
2976
2977
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002978bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2979 bool hasSymbolicDisplacement) {
2980 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002981 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002982 return false;
2983
2984 // If we don't have a symbolic displacement - we don't have any extra
2985 // restrictions.
2986 if (!hasSymbolicDisplacement)
2987 return true;
2988
2989 // FIXME: Some tweaks might be needed for medium code model.
2990 if (M != CodeModel::Small && M != CodeModel::Kernel)
2991 return false;
2992
2993 // For small code model we assume that latest object is 16MB before end of 31
2994 // bits boundary. We may also accept pretty large negative constants knowing
2995 // that all objects are in the positive half of address space.
2996 if (M == CodeModel::Small && Offset < 16*1024*1024)
2997 return true;
2998
2999 // For kernel code model we know that all object resist in the negative half
3000 // of 32bits address space. We may not accept negative offsets, since they may
3001 // be just off and we may accept pretty large positive ones.
3002 if (M == CodeModel::Kernel && Offset > 0)
3003 return true;
3004
3005 return false;
3006}
3007
Evan Chengef41ff62011-06-23 17:54:54 +00003008/// isCalleePop - Determines whether the callee is required to pop its
3009/// own arguments. Callee pop is necessary to support tail calls.
3010bool X86::isCalleePop(CallingConv::ID CallingConv,
3011 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3012 if (IsVarArg)
3013 return false;
3014
3015 switch (CallingConv) {
3016 default:
3017 return false;
3018 case CallingConv::X86_StdCall:
3019 return !is64Bit;
3020 case CallingConv::X86_FastCall:
3021 return !is64Bit;
3022 case CallingConv::X86_ThisCall:
3023 return !is64Bit;
3024 case CallingConv::Fast:
3025 return TailCallOpt;
3026 case CallingConv::GHC:
3027 return TailCallOpt;
3028 }
3029}
3030
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3032/// specific condition code, returning the condition code and the LHS/RHS of the
3033/// comparison to make.
3034static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3035 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003036 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003037 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3038 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3039 // X > -1 -> X == 0, jump !sign.
3040 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003042 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3043 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003045 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003046 // X < 1 -> X <= 0
3047 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003048 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003049 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003050 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003051
Evan Chengd9558e02006-01-06 00:43:03 +00003052 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003053 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003054 case ISD::SETEQ: return X86::COND_E;
3055 case ISD::SETGT: return X86::COND_G;
3056 case ISD::SETGE: return X86::COND_GE;
3057 case ISD::SETLT: return X86::COND_L;
3058 case ISD::SETLE: return X86::COND_LE;
3059 case ISD::SETNE: return X86::COND_NE;
3060 case ISD::SETULT: return X86::COND_B;
3061 case ISD::SETUGT: return X86::COND_A;
3062 case ISD::SETULE: return X86::COND_BE;
3063 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003064 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003066
Chris Lattner4c78e022008-12-23 23:42:27 +00003067 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003068
Chris Lattner4c78e022008-12-23 23:42:27 +00003069 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003070 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3071 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3073 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003074 }
3075
Chris Lattner4c78e022008-12-23 23:42:27 +00003076 switch (SetCCOpcode) {
3077 default: break;
3078 case ISD::SETOLT:
3079 case ISD::SETOLE:
3080 case ISD::SETUGT:
3081 case ISD::SETUGE:
3082 std::swap(LHS, RHS);
3083 break;
3084 }
3085
3086 // On a floating point condition, the flags are set as follows:
3087 // ZF PF CF op
3088 // 0 | 0 | 0 | X > Y
3089 // 0 | 0 | 1 | X < Y
3090 // 1 | 0 | 0 | X == Y
3091 // 1 | 1 | 1 | unordered
3092 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003093 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003094 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003095 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003096 case ISD::SETOLT: // flipped
3097 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003098 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 case ISD::SETOLE: // flipped
3100 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003101 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 case ISD::SETUGT: // flipped
3103 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003104 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 case ISD::SETUGE: // flipped
3106 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003107 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003109 case ISD::SETNE: return X86::COND_NE;
3110 case ISD::SETUO: return X86::COND_P;
3111 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003112 case ISD::SETOEQ:
3113 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 }
Evan Chengd9558e02006-01-06 00:43:03 +00003115}
3116
Evan Cheng4a460802006-01-11 00:33:36 +00003117/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3118/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003119/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003120static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003121 switch (X86CC) {
3122 default:
3123 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003124 case X86::COND_B:
3125 case X86::COND_BE:
3126 case X86::COND_E:
3127 case X86::COND_P:
3128 case X86::COND_A:
3129 case X86::COND_AE:
3130 case X86::COND_NE:
3131 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003132 return true;
3133 }
3134}
3135
Evan Chengeb2f9692009-10-27 19:56:55 +00003136/// isFPImmLegal - Returns true if the target can instruction select the
3137/// specified FP immediate natively. If false, the legalizer will
3138/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003139bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003140 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3141 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3142 return true;
3143 }
3144 return false;
3145}
3146
Nate Begeman9008ca62009-04-27 18:41:29 +00003147/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3148/// the specified range (L, H].
3149static bool isUndefOrInRange(int Val, int Low, int Hi) {
3150 return (Val < 0) || (Val >= Low && Val < Hi);
3151}
3152
3153/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3154/// specified value.
3155static bool isUndefOrEqual(int Val, int CmpVal) {
3156 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003157 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003159}
3160
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003161/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3162/// from position Pos and ending in Pos+Size, falls within the specified
3163/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003164static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003165 int Pos, int Size, int Low) {
3166 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3167 if (!isUndefOrEqual(Mask[i], Low))
3168 return false;
3169 return true;
3170}
3171
Nate Begeman9008ca62009-04-27 18:41:29 +00003172/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3173/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3174/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003175static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003176 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 return (Mask[0] < 2 && Mask[1] < 2);
3180 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003181}
3182
Nate Begeman9008ca62009-04-27 18:41:29 +00003183bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003184 return ::isPSHUFDMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003185}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3188/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003189static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003194 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Evan Cheng506d3df2006-03-29 23:07:14 +00003197 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003198 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003200 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003201
Evan Cheng506d3df2006-03-29 23:07:14 +00003202 return true;
3203}
3204
Nate Begeman9008ca62009-04-27 18:41:29 +00003205bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003206 return ::isPSHUFHWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003207}
Evan Cheng506d3df2006-03-29 23:07:14 +00003208
Nate Begeman9008ca62009-04-27 18:41:29 +00003209/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3210/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003211static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003216 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003220 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003221 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003222 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003223
Rafael Espindola15684b22009-04-24 12:40:33 +00003224 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003225}
3226
Nate Begeman9008ca62009-04-27 18:41:29 +00003227bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003228 return ::isPSHUFLWMask(N->getMask(), N->getValueType(0));
Nate Begeman9008ca62009-04-27 18:41:29 +00003229}
3230
Nate Begemana09008b2009-10-19 02:17:23 +00003231/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3232/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003233static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3234 const X86Subtarget *Subtarget) {
3235 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3236 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003237 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003238
Craig Topper0e2037b2012-01-20 05:53:00 +00003239 unsigned NumElts = VT.getVectorNumElements();
3240 unsigned NumLanes = VT.getSizeInBits()/128;
3241 unsigned NumLaneElts = NumElts/NumLanes;
3242
3243 // Do not handle 64-bit element shuffles with palignr.
3244 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003245 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003246
Craig Topper0e2037b2012-01-20 05:53:00 +00003247 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3248 unsigned i;
3249 for (i = 0; i != NumLaneElts; ++i) {
3250 if (Mask[i+l] >= 0)
3251 break;
3252 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003253
Craig Topper0e2037b2012-01-20 05:53:00 +00003254 // Lane is all undef, go to next lane
3255 if (i == NumLaneElts)
3256 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003257
Craig Topper0e2037b2012-01-20 05:53:00 +00003258 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003259
Craig Topper0e2037b2012-01-20 05:53:00 +00003260 // Make sure its in this lane in one of the sources
3261 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3262 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003263 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003264
3265 // If not lane 0, then we must match lane 0
3266 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3267 return false;
3268
3269 // Correct second source to be contiguous with first source
3270 if (Start >= (int)NumElts)
3271 Start -= NumElts - NumLaneElts;
3272
3273 // Make sure we're shifting in the right direction.
3274 if (Start <= (int)(i+l))
3275 return false;
3276
3277 Start -= i;
3278
3279 // Check the rest of the elements to see if they are consecutive.
3280 for (++i; i != NumLaneElts; ++i) {
3281 int Idx = Mask[i+l];
3282
3283 // Make sure its in this lane
3284 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3285 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3286 return false;
3287
3288 // If not lane 0, then we must match lane 0
3289 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3290 return false;
3291
3292 if (Idx >= (int)NumElts)
3293 Idx -= NumElts - NumLaneElts;
3294
3295 if (!isUndefOrEqual(Idx, Start+i))
3296 return false;
3297
3298 }
Nate Begemana09008b2009-10-19 02:17:23 +00003299 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003300
Nate Begemana09008b2009-10-19 02:17:23 +00003301 return true;
3302}
3303
Craig Topper1a7700a2012-01-19 08:19:12 +00003304/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3305/// the two vector operands have swapped position.
3306static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3307 unsigned NumElems) {
3308 for (unsigned i = 0; i != NumElems; ++i) {
3309 int idx = Mask[i];
3310 if (idx < 0)
3311 continue;
3312 else if (idx < (int)NumElems)
3313 Mask[i] = idx + NumElems;
3314 else
3315 Mask[i] = idx - NumElems;
3316 }
3317}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003318
Craig Topper1a7700a2012-01-19 08:19:12 +00003319/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3320/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3321/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3322/// reverse of what x86 shuffles want.
3323static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3324 bool Commuted = false) {
3325 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003326 return false;
3327
Craig Topper1a7700a2012-01-19 08:19:12 +00003328 unsigned NumElems = VT.getVectorNumElements();
3329 unsigned NumLanes = VT.getSizeInBits()/128;
3330 unsigned NumLaneElems = NumElems/NumLanes;
3331
3332 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003333 return false;
3334
3335 // VSHUFPSY divides the resulting vector into 4 chunks.
3336 // The sources are also splitted into 4 chunks, and each destination
3337 // chunk must come from a different source chunk.
3338 //
3339 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3340 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3341 //
3342 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3343 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3344 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003345 // VSHUFPDY divides the resulting vector into 4 chunks.
3346 // The sources are also splitted into 4 chunks, and each destination
3347 // chunk must come from a different source chunk.
3348 //
3349 // SRC1 => X3 X2 X1 X0
3350 // SRC2 => Y3 Y2 Y1 Y0
3351 //
3352 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3353 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003354 unsigned HalfLaneElems = NumLaneElems/2;
3355 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3356 for (unsigned i = 0; i != NumLaneElems; ++i) {
3357 int Idx = Mask[i+l];
3358 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3359 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3360 return false;
3361 // For VSHUFPSY, the mask of the second half must be the same as the
3362 // first but with the appropriate offsets. This works in the same way as
3363 // VPERMILPS works with masks.
3364 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3365 continue;
3366 if (!isUndefOrEqual(Idx, Mask[i]+l))
3367 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003368 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003369 }
3370
3371 return true;
3372}
3373
Craig Topper1a7700a2012-01-19 08:19:12 +00003374bool X86::isSHUFPMask(ShuffleVectorSDNode *N, bool HasAVX) {
3375 return ::isSHUFPMask(N->getMask(), N->getValueType(0), HasAVX);
Evan Cheng39623da2006-04-20 08:58:49 +00003376}
3377
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003378/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3379/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003380bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003381 EVT VT = N->getValueType(0);
3382 unsigned NumElems = VT.getVectorNumElements();
3383
3384 if (VT.getSizeInBits() != 128)
3385 return false;
3386
3387 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003388 return false;
3389
Evan Cheng2064a2b2006-03-28 06:50:32 +00003390 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3392 isUndefOrEqual(N->getMaskElt(1), 7) &&
3393 isUndefOrEqual(N->getMaskElt(2), 2) &&
3394 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003395}
3396
Nate Begeman0b10b912009-11-07 23:17:15 +00003397/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3398/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3399/// <2, 3, 2, 3>
3400bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003401 EVT VT = N->getValueType(0);
3402 unsigned NumElems = VT.getVectorNumElements();
3403
3404 if (VT.getSizeInBits() != 128)
3405 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003406
Nate Begeman0b10b912009-11-07 23:17:15 +00003407 if (NumElems != 4)
3408 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003409
Nate Begeman0b10b912009-11-07 23:17:15 +00003410 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003411 isUndefOrEqual(N->getMaskElt(1), 3) &&
3412 isUndefOrEqual(N->getMaskElt(2), 2) &&
3413 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003414}
3415
Evan Cheng5ced1d82006-04-06 23:23:56 +00003416/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3417/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003418bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003419 EVT VT = N->getValueType(0);
3420
3421 if (VT.getSizeInBits() != 128)
3422 return false;
3423
Nate Begeman9008ca62009-04-27 18:41:29 +00003424 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426 if (NumElems != 2 && NumElems != 4)
3427 return false;
3428
Evan Chengc5cdff22006-04-07 21:53:05 +00003429 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003430 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003431 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003432
Evan Chengc5cdff22006-04-07 21:53:05 +00003433 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003435 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003436
3437 return true;
3438}
3439
Nate Begeman0b10b912009-11-07 23:17:15 +00003440/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3441/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3442bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003444
David Greenea20244d2011-03-02 17:23:43 +00003445 if ((NumElems != 2 && NumElems != 4)
3446 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003447 return false;
3448
Evan Chengc5cdff22006-04-07 21:53:05 +00003449 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003450 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003451 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003452
Nate Begeman9008ca62009-04-27 18:41:29 +00003453 for (unsigned i = 0; i < NumElems/2; ++i)
3454 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003455 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003456
3457 return true;
3458}
3459
Evan Cheng0038e592006-03-28 00:39:58 +00003460/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3461/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003462static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003463 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003464 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003465
3466 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3467 "Unsupported vector type for unpckh");
3468
Craig Topper6347e862011-11-21 06:57:39 +00003469 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003470 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003471 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003472
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003473 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3474 // independently on 128-bit lanes.
3475 unsigned NumLanes = VT.getSizeInBits()/128;
3476 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003477
Craig Topper94438ba2011-12-16 08:06:31 +00003478 for (unsigned l = 0; l != NumLanes; ++l) {
3479 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3480 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003481 i += 2, ++j) {
3482 int BitI = Mask[i];
3483 int BitI1 = Mask[i+1];
3484 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003485 return false;
David Greenea20244d2011-03-02 17:23:43 +00003486 if (V2IsSplat) {
3487 if (!isUndefOrEqual(BitI1, NumElts))
3488 return false;
3489 } else {
3490 if (!isUndefOrEqual(BitI1, j + NumElts))
3491 return false;
3492 }
Evan Cheng39623da2006-04-20 08:58:49 +00003493 }
Evan Cheng0038e592006-03-28 00:39:58 +00003494 }
David Greenea20244d2011-03-02 17:23:43 +00003495
Evan Cheng0038e592006-03-28 00:39:58 +00003496 return true;
3497}
3498
Craig Topper6347e862011-11-21 06:57:39 +00003499bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003500 return ::isUNPCKLMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003501}
3502
Evan Cheng4fcb9222006-03-28 02:43:26 +00003503/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3504/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003505static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003506 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003507 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003508
3509 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3510 "Unsupported vector type for unpckh");
3511
Craig Topper6347e862011-11-21 06:57:39 +00003512 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003513 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003514 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003515
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003516 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3517 // independently on 128-bit lanes.
3518 unsigned NumLanes = VT.getSizeInBits()/128;
3519 unsigned NumLaneElts = NumElts/NumLanes;
3520
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003521 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003522 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3523 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003524 int BitI = Mask[i];
3525 int BitI1 = Mask[i+1];
3526 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003527 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003528 if (V2IsSplat) {
3529 if (isUndefOrEqual(BitI1, NumElts))
3530 return false;
3531 } else {
3532 if (!isUndefOrEqual(BitI1, j+NumElts))
3533 return false;
3534 }
Evan Cheng39623da2006-04-20 08:58:49 +00003535 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003536 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003537 return true;
3538}
3539
Craig Topper6347e862011-11-21 06:57:39 +00003540bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003541 return ::isUNPCKHMask(N->getMask(), N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003542}
3543
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003544/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3545/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3546/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003547static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003548 bool HasAVX2) {
3549 unsigned NumElts = VT.getVectorNumElements();
3550
3551 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3552 "Unsupported vector type for unpckh");
3553
3554 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3555 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003556 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003557
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003558 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3559 // FIXME: Need a better way to get rid of this, there's no latency difference
3560 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3561 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003562 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003563 return false;
3564
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003565 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3566 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003567 unsigned NumLanes = VT.getSizeInBits()/128;
3568 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003569
Craig Topper94438ba2011-12-16 08:06:31 +00003570 for (unsigned l = 0; l != NumLanes; ++l) {
3571 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3572 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003573 i += 2, ++j) {
3574 int BitI = Mask[i];
3575 int BitI1 = Mask[i+1];
3576
3577 if (!isUndefOrEqual(BitI, j))
3578 return false;
3579 if (!isUndefOrEqual(BitI1, j))
3580 return false;
3581 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003582 }
David Greenea20244d2011-03-02 17:23:43 +00003583
Rafael Espindola15684b22009-04-24 12:40:33 +00003584 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003585}
3586
Craig Topper94438ba2011-12-16 08:06:31 +00003587bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003588 return ::isUNPCKL_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003589}
3590
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003591/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3592/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3593/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003594static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003595 unsigned NumElts = VT.getVectorNumElements();
3596
3597 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3598 "Unsupported vector type for unpckh");
3599
3600 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3601 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003602 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003603
Craig Topper94438ba2011-12-16 08:06:31 +00003604 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3605 // independently on 128-bit lanes.
3606 unsigned NumLanes = VT.getSizeInBits()/128;
3607 unsigned NumLaneElts = NumElts/NumLanes;
3608
3609 for (unsigned l = 0; l != NumLanes; ++l) {
3610 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3611 i != (l+1)*NumLaneElts; i += 2, ++j) {
3612 int BitI = Mask[i];
3613 int BitI1 = Mask[i+1];
3614 if (!isUndefOrEqual(BitI, j))
3615 return false;
3616 if (!isUndefOrEqual(BitI1, j))
3617 return false;
3618 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003619 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003620 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003621}
3622
Craig Topper94438ba2011-12-16 08:06:31 +00003623bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N, bool HasAVX2) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003624 return ::isUNPCKH_v_undef_Mask(N->getMask(), N->getValueType(0), HasAVX2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003625}
3626
Evan Cheng017dcc62006-04-21 01:05:10 +00003627/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3628/// specifies a shuffle of elements that is suitable for input to MOVSS,
3629/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003630static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003631 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003632 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003633 if (VT.getSizeInBits() == 256)
3634 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003635
Craig Topperc612d792012-01-02 09:17:37 +00003636 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003637
Nate Begeman9008ca62009-04-27 18:41:29 +00003638 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003639 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003640
Craig Topperc612d792012-01-02 09:17:37 +00003641 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003643 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003644
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003645 return true;
3646}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003647
Nate Begeman9008ca62009-04-27 18:41:29 +00003648bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003649 return ::isMOVLMask(N->getMask(), N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003650}
3651
Craig Topper70b883b2011-11-28 10:14:51 +00003652/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003653/// as permutations between 128-bit chunks or halves. As an example: this
3654/// shuffle bellow:
3655/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3656/// The first half comes from the second half of V1 and the second half from the
3657/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003658static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003659 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003660 return false;
3661
3662 // The shuffle result is divided into half A and half B. In total the two
3663 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3664 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003665 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003666 bool MatchA = false, MatchB = false;
3667
3668 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003669 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003670 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3671 MatchA = true;
3672 break;
3673 }
3674 }
3675
3676 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003677 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003678 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3679 MatchB = true;
3680 break;
3681 }
3682 }
3683
3684 return MatchA && MatchB;
3685}
3686
Craig Topper70b883b2011-11-28 10:14:51 +00003687/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3688/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003689static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003690 EVT VT = SVOp->getValueType(0);
3691
Craig Topperc612d792012-01-02 09:17:37 +00003692 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003693
Craig Topperc612d792012-01-02 09:17:37 +00003694 unsigned FstHalf = 0, SndHalf = 0;
3695 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003696 if (SVOp->getMaskElt(i) > 0) {
3697 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3698 break;
3699 }
3700 }
Craig Topperc612d792012-01-02 09:17:37 +00003701 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003702 if (SVOp->getMaskElt(i) > 0) {
3703 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3704 break;
3705 }
3706 }
3707
3708 return (FstHalf | (SndHalf << 4));
3709}
3710
Craig Topper70b883b2011-11-28 10:14:51 +00003711/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003712/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3713/// Note that VPERMIL mask matching is different depending whether theunderlying
3714/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3715/// to the same elements of the low, but to the higher half of the source.
3716/// In VPERMILPD the two lanes could be shuffled independently of each other
3717/// with the same restriction that lanes can't be crossed.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003718static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003719 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003720 return false;
3721
Craig Topperc612d792012-01-02 09:17:37 +00003722 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003723 // Only match 256-bit with 32/64-bit types
3724 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003725 return false;
3726
Craig Topperc612d792012-01-02 09:17:37 +00003727 unsigned NumLanes = VT.getSizeInBits()/128;
3728 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003729 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003730 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003731 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003732 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003733 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003734 continue;
3735 // VPERMILPS handling
3736 if (Mask[i] < 0)
3737 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003738 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003739 return false;
3740 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003741 }
3742
3743 return true;
3744}
3745
Craig Topper70b883b2011-11-28 10:14:51 +00003746/// getShuffleVPERMILPImmediate - Return the appropriate immediate to shuffle
3747/// the specified VECTOR_MASK mask with VPERMILPS/D* instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003748static unsigned getShuffleVPERMILPImmediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003749 EVT VT = SVOp->getValueType(0);
3750
Craig Topperc612d792012-01-02 09:17:37 +00003751 unsigned NumElts = VT.getVectorNumElements();
3752 unsigned NumLanes = VT.getSizeInBits()/128;
3753 unsigned LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003754
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003755 // Although the mask is equal for both lanes do it twice to get the cases
3756 // where a mask will match because the same mask element is undef on the
3757 // first half but valid on the second. This would get pathological cases
3758 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Craig Topper70b883b2011-11-28 10:14:51 +00003759 unsigned Shift = (LaneSize == 4) ? 2 : 1;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003760 unsigned Mask = 0;
Craig Topperc612d792012-01-02 09:17:37 +00003761 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topper70b883b2011-11-28 10:14:51 +00003762 int MaskElt = SVOp->getMaskElt(i);
3763 if (MaskElt < 0)
3764 continue;
3765 MaskElt %= LaneSize;
3766 unsigned Shamt = i;
3767 // VPERMILPSY, the mask of the first half must be equal to the second one
3768 if (NumElts == 8) Shamt %= LaneSize;
3769 Mask |= MaskElt << (Shamt*Shift);
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003770 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003771
3772 return Mask;
3773}
3774
Evan Cheng017dcc62006-04-21 01:05:10 +00003775/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3776/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003777/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003778static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003779 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003780 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003781 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003782 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003783
Nate Begeman9008ca62009-04-27 18:41:29 +00003784 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003785 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003786
Craig Topperc612d792012-01-02 09:17:37 +00003787 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003788 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3789 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3790 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003791 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003792
Evan Cheng39623da2006-04-20 08:58:49 +00003793 return true;
3794}
3795
Nate Begeman9008ca62009-04-27 18:41:29 +00003796static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003797 bool V2IsUndef = false) {
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003798 return isCommutedMOVLMask(N->getMask(), N->getValueType(0),
3799 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003800}
3801
Evan Chengd9539472006-04-14 21:59:03 +00003802/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3803/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003804/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3805bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3806 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003807 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003808 return false;
3809
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003810 // The second vector must be undef
3811 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3812 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003813
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003814 EVT VT = N->getValueType(0);
3815 unsigned NumElems = VT.getVectorNumElements();
3816
3817 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3818 (VT.getSizeInBits() == 256 && NumElems != 8))
3819 return false;
3820
3821 // "i+1" is the value the indexed mask element must have
3822 for (unsigned i = 0; i < NumElems; i += 2)
3823 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
3824 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003826
3827 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003828}
3829
3830/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3831/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003832/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
3833bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
3834 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003835 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003836 return false;
3837
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003838 // The second vector must be undef
3839 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3840 return false;
3841
3842 EVT VT = N->getValueType(0);
3843 unsigned NumElems = VT.getVectorNumElements();
3844
3845 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3846 (VT.getSizeInBits() == 256 && NumElems != 8))
3847 return false;
3848
3849 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003850 for (unsigned i = 0; i != NumElems; i += 2)
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003851 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
3852 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003853 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003854
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003855 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003856}
3857
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003858/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3859/// specifies a shuffle of elements that is suitable for input to 256-bit
3860/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003861static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003862 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003863
Craig Topperbeabc6c2011-12-05 06:56:46 +00003864 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003865 return false;
3866
Craig Topperc612d792012-01-02 09:17:37 +00003867 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003868 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003869 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003870 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003871 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003872 return false;
3873 return true;
3874}
3875
Evan Cheng0b457f02008-09-25 20:50:48 +00003876/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003877/// specifies a shuffle of elements that is suitable for input to 128-bit
3878/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003879bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003880 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00003881
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003882 if (VT.getSizeInBits() != 128)
3883 return false;
3884
Craig Topperc612d792012-01-02 09:17:37 +00003885 unsigned e = VT.getVectorNumElements() / 2;
3886 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003887 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003888 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003889 for (unsigned i = 0; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003891 return false;
3892 return true;
3893}
3894
David Greenec38a03e2011-02-03 15:50:00 +00003895/// isVEXTRACTF128Index - Return true if the specified
3896/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3897/// suitable for input to VEXTRACTF128.
3898bool X86::isVEXTRACTF128Index(SDNode *N) {
3899 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3900 return false;
3901
3902 // The index should be aligned on a 128-bit boundary.
3903 uint64_t Index =
3904 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3905
3906 unsigned VL = N->getValueType(0).getVectorNumElements();
3907 unsigned VBits = N->getValueType(0).getSizeInBits();
3908 unsigned ElSize = VBits / VL;
3909 bool Result = (Index * ElSize) % 128 == 0;
3910
3911 return Result;
3912}
3913
David Greeneccacdc12011-02-04 16:08:29 +00003914/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3915/// operand specifies a subvector insert that is suitable for input to
3916/// VINSERTF128.
3917bool X86::isVINSERTF128Index(SDNode *N) {
3918 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3919 return false;
3920
3921 // The index should be aligned on a 128-bit boundary.
3922 uint64_t Index =
3923 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3924
3925 unsigned VL = N->getValueType(0).getVectorNumElements();
3926 unsigned VBits = N->getValueType(0).getSizeInBits();
3927 unsigned ElSize = VBits / VL;
3928 bool Result = (Index * ElSize) % 128 == 0;
3929
3930 return Result;
3931}
3932
Evan Cheng63d33002006-03-22 08:01:21 +00003933/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003934/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003935/// Handles 128-bit and 256-bit.
3936unsigned X86::getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
3937 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003938
Craig Topper1a7700a2012-01-19 08:19:12 +00003939 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3940 "Unsupported vector type for PSHUF/SHUFP");
3941
3942 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3943 // independently on 128-bit lanes.
3944 unsigned NumElts = VT.getVectorNumElements();
3945 unsigned NumLanes = VT.getSizeInBits()/128;
3946 unsigned NumLaneElts = NumElts/NumLanes;
3947
3948 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3949 "Only supports 2 or 4 elements per lane");
3950
3951 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003952 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003953 for (unsigned i = 0; i != NumElts; ++i) {
3954 int Elt = N->getMaskElt(i);
3955 if (Elt < 0) continue;
3956 Elt %= NumLaneElts;
3957 unsigned ShAmt = i << Shift;
3958 if (ShAmt >= 8) ShAmt -= 8;
3959 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003960 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003961
Evan Cheng63d33002006-03-22 08:01:21 +00003962 return Mask;
3963}
3964
Evan Cheng506d3df2006-03-29 23:07:14 +00003965/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003966/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003967unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003968 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003969 unsigned Mask = 0;
3970 // 8 nodes, but we only care about the last 4.
3971 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003972 int Val = SVOp->getMaskElt(i);
3973 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003974 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003975 if (i != 4)
3976 Mask <<= 2;
3977 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003978 return Mask;
3979}
3980
3981/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003982/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003983unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003984 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003985 unsigned Mask = 0;
3986 // 8 nodes, but we only care about the first 4.
3987 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 int Val = SVOp->getMaskElt(i);
3989 if (Val >= 0)
3990 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003991 if (i != 0)
3992 Mask <<= 2;
3993 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003994 return Mask;
3995}
3996
Nate Begemana09008b2009-10-19 02:17:23 +00003997/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3998/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003999static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4000 EVT VT = SVOp->getValueType(0);
4001 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004002
Craig Topper0e2037b2012-01-20 05:53:00 +00004003 unsigned NumElts = VT.getVectorNumElements();
4004 unsigned NumLanes = VT.getSizeInBits()/128;
4005 unsigned NumLaneElts = NumElts/NumLanes;
4006
4007 int Val = 0;
4008 unsigned i;
4009 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004010 Val = SVOp->getMaskElt(i);
4011 if (Val >= 0)
4012 break;
4013 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004014 if (Val >= (int)NumElts)
4015 Val -= NumElts - NumLaneElts;
4016
Eli Friedman63f8dde2011-07-25 21:36:45 +00004017 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004018 return (Val - i) * EltSize;
4019}
4020
David Greenec38a03e2011-02-03 15:50:00 +00004021/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4022/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4023/// instructions.
4024unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4025 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4026 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4027
4028 uint64_t Index =
4029 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4030
4031 EVT VecVT = N->getOperand(0).getValueType();
4032 EVT ElVT = VecVT.getVectorElementType();
4033
4034 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004035 return Index / NumElemsPerChunk;
4036}
4037
David Greeneccacdc12011-02-04 16:08:29 +00004038/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4039/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4040/// instructions.
4041unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4042 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4043 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4044
4045 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004046 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004047
4048 EVT VecVT = N->getValueType(0);
4049 EVT ElVT = VecVT.getVectorElementType();
4050
4051 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004052 return Index / NumElemsPerChunk;
4053}
4054
Evan Cheng37b73872009-07-30 08:33:02 +00004055/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4056/// constant +0.0.
4057bool X86::isZeroNode(SDValue Elt) {
4058 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004059 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004060 (isa<ConstantFPSDNode>(Elt) &&
4061 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4062}
4063
Nate Begeman9008ca62009-04-27 18:41:29 +00004064/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4065/// their permute mask.
4066static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4067 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004068 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004069 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004071
Nate Begeman5a5ca152009-04-29 05:20:52 +00004072 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004073 int idx = SVOp->getMaskElt(i);
4074 if (idx < 0)
4075 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004076 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004078 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004080 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4082 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004083}
4084
Evan Cheng533a0aa2006-04-19 20:35:22 +00004085/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4086/// match movhlps. The lower half elements should come from upper half of
4087/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004088/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004089static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004090 EVT VT = Op->getValueType(0);
4091 if (VT.getSizeInBits() != 128)
4092 return false;
4093 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004094 return false;
4095 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004097 return false;
4098 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004100 return false;
4101 return true;
4102}
4103
Evan Cheng5ced1d82006-04-06 23:23:56 +00004104/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004105/// is promoted to a vector. It also returns the LoadSDNode by reference if
4106/// required.
4107static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004108 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4109 return false;
4110 N = N->getOperand(0).getNode();
4111 if (!ISD::isNON_EXTLoad(N))
4112 return false;
4113 if (LD)
4114 *LD = cast<LoadSDNode>(N);
4115 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004116}
4117
Dan Gohman65fd6562011-11-03 21:49:52 +00004118// Test whether the given value is a vector value which will be legalized
4119// into a load.
4120static bool WillBeConstantPoolLoad(SDNode *N) {
4121 if (N->getOpcode() != ISD::BUILD_VECTOR)
4122 return false;
4123
4124 // Check for any non-constant elements.
4125 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4126 switch (N->getOperand(i).getNode()->getOpcode()) {
4127 case ISD::UNDEF:
4128 case ISD::ConstantFP:
4129 case ISD::Constant:
4130 break;
4131 default:
4132 return false;
4133 }
4134
4135 // Vectors of all-zeros and all-ones are materialized with special
4136 // instructions rather than being loaded.
4137 return !ISD::isBuildVectorAllZeros(N) &&
4138 !ISD::isBuildVectorAllOnes(N);
4139}
4140
Evan Cheng533a0aa2006-04-19 20:35:22 +00004141/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4142/// match movlp{s|d}. The lower half elements should come from lower half of
4143/// V1 (and in order), and the upper half elements should come from the upper
4144/// half of V2 (and in order). And since V1 will become the source of the
4145/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004146static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4147 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004148 EVT VT = Op->getValueType(0);
4149 if (VT.getSizeInBits() != 128)
4150 return false;
4151
Evan Cheng466685d2006-10-09 20:57:25 +00004152 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004153 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004154 // Is V2 is a vector load, don't do this transformation. We will try to use
4155 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004156 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004157 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004158
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004159 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004160
Evan Cheng533a0aa2006-04-19 20:35:22 +00004161 if (NumElems != 2 && NumElems != 4)
4162 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004163 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004165 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004166 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004167 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004168 return false;
4169 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004170}
4171
Evan Cheng39623da2006-04-20 08:58:49 +00004172/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4173/// all the same.
4174static bool isSplatVector(SDNode *N) {
4175 if (N->getOpcode() != ISD::BUILD_VECTOR)
4176 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004177
Dan Gohman475871a2008-07-27 21:46:04 +00004178 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004179 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4180 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004181 return false;
4182 return true;
4183}
4184
Evan Cheng213d2cf2007-05-17 18:45:50 +00004185/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004186/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004187/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004188static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004189 SDValue V1 = N->getOperand(0);
4190 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004191 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4192 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004194 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004196 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4197 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004198 if (Opc != ISD::BUILD_VECTOR ||
4199 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004200 return false;
4201 } else if (Idx >= 0) {
4202 unsigned Opc = V1.getOpcode();
4203 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4204 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004205 if (Opc != ISD::BUILD_VECTOR ||
4206 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004207 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004208 }
4209 }
4210 return true;
4211}
4212
4213/// getZeroVector - Returns a vector of specified type with all zero elements.
4214///
Craig Topper12216172012-01-13 08:12:35 +00004215static SDValue getZeroVector(EVT VT, bool HasSSE2, bool HasAVX2,
4216 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004217 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004218
Dale Johannesen0488fb62010-09-30 23:57:10 +00004219 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004220 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004221 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004222 if (VT.getSizeInBits() == 128) { // SSE
Craig Topper1accb7e2012-01-10 06:54:16 +00004223 if (HasSSE2) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004224 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4225 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4226 } else { // SSE1
4227 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4228 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4229 }
4230 } else if (VT.getSizeInBits() == 256) { // AVX
Craig Topper12216172012-01-13 08:12:35 +00004231 if (HasAVX2) { // AVX2
4232 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4233 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4234 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4235 } else {
4236 // 256-bit logic and arithmetic instructions in AVX are all
4237 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4238 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4239 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4240 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4241 }
Evan Chengf0df0312008-05-15 08:39:06 +00004242 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004243 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004244}
4245
Chris Lattner8a594482007-11-25 00:24:49 +00004246/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004247/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4248/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4249/// Then bitcast to their original type, ensuring they get CSE'd.
4250static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4251 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004252 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004253 assert((VT.is128BitVector() || VT.is256BitVector())
4254 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004255
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004257 SDValue Vec;
4258 if (VT.getSizeInBits() == 256) {
4259 if (HasAVX2) { // AVX2
4260 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4261 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4262 } else { // AVX
4263 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4264 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4265 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4266 Vec = Insert128BitVector(InsV, Vec,
4267 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4268 }
4269 } else {
4270 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004271 }
4272
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004273 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004274}
4275
Evan Cheng39623da2006-04-20 08:58:49 +00004276/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4277/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004278static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004279 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004280 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004281
Evan Cheng39623da2006-04-20 08:58:49 +00004282 bool Changed = false;
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004283 SmallVector<int, 8> MaskVec(SVOp->getMask().begin(), SVOp->getMask().end());
Eric Christopherfd179292009-08-27 18:07:15 +00004284
Nate Begeman5a5ca152009-04-29 05:20:52 +00004285 for (unsigned i = 0; i != NumElems; ++i) {
4286 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004287 MaskVec[i] = NumElems;
4288 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004289 }
Evan Cheng39623da2006-04-20 08:58:49 +00004290 }
Evan Cheng39623da2006-04-20 08:58:49 +00004291 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004292 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4293 SVOp->getOperand(1), &MaskVec[0]);
4294 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004295}
4296
Evan Cheng017dcc62006-04-21 01:05:10 +00004297/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4298/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004299static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004300 SDValue V2) {
4301 unsigned NumElems = VT.getVectorNumElements();
4302 SmallVector<int, 8> Mask;
4303 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004304 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004305 Mask.push_back(i);
4306 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004307}
4308
Nate Begeman9008ca62009-04-27 18:41:29 +00004309/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004310static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004311 SDValue V2) {
4312 unsigned NumElems = VT.getVectorNumElements();
4313 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004314 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004315 Mask.push_back(i);
4316 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004317 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004318 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004319}
4320
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004321/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004322static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004323 SDValue V2) {
4324 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004325 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004326 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004327 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004328 Mask.push_back(i + Half);
4329 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004330 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004331 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004332}
4333
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004334// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004335// a generic shuffle instruction because the target has no such instructions.
4336// Generate shuffles which repeat i16 and i8 several times until they can be
4337// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004338static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004339 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004340 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004341 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004342
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 while (NumElems > 4) {
4344 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004345 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004346 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004347 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 EltNo -= NumElems/2;
4349 }
4350 NumElems >>= 1;
4351 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004352 return V;
4353}
Eric Christopherfd179292009-08-27 18:07:15 +00004354
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004355/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4356static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4357 EVT VT = V.getValueType();
4358 DebugLoc dl = V.getDebugLoc();
4359 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4360 && "Vector size not supported");
4361
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004362 if (VT.getSizeInBits() == 128) {
4363 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004364 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004365 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4366 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004367 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004368 // To use VPERMILPS to splat scalars, the second half of indicies must
4369 // refer to the higher part, which is a duplication of the lower one,
4370 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004371 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4372 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004373
4374 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4375 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4376 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004377 }
4378
4379 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4380}
4381
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004382/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004383static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4384 EVT SrcVT = SV->getValueType(0);
4385 SDValue V1 = SV->getOperand(0);
4386 DebugLoc dl = SV->getDebugLoc();
4387
4388 int EltNo = SV->getSplatIndex();
4389 int NumElems = SrcVT.getVectorNumElements();
4390 unsigned Size = SrcVT.getSizeInBits();
4391
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004392 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4393 "Unknown how to promote splat for type");
4394
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004395 // Extract the 128-bit part containing the splat element and update
4396 // the splat element index when it refers to the higher register.
4397 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004398 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004399 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4400 if (Idx > 0)
4401 EltNo -= NumElems/2;
4402 }
4403
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004404 // All i16 and i8 vector types can't be used directly by a generic shuffle
4405 // instruction because the target has no such instruction. Generate shuffles
4406 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004407 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004408 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004409 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004410 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004411
4412 // Recreate the 256-bit vector and place the same 128-bit vector
4413 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004414 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004415 if (Size == 256) {
4416 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4417 DAG.getConstant(0, MVT::i32), DAG, dl);
4418 V1 = Insert128BitVector(InsV, V1,
4419 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4420 }
4421
4422 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004423}
4424
Evan Chengba05f722006-04-21 23:03:30 +00004425/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004426/// vector of zero or undef vector. This produces a shuffle where the low
4427/// element of V2 is swizzled into the zero/undef vector, landing at element
4428/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004429static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004430 bool IsZero,
4431 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004432 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004433 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004434 SDValue V1 = IsZero
4435 ? getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(), DAG,
4436 V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 unsigned NumElems = VT.getVectorNumElements();
4438 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004439 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 // If this is the insertion idx, put the low elt of V2 here.
4441 MaskVec.push_back(i == Idx ? NumElems : i);
4442 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004443}
4444
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004445/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4446/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004447static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4448 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004449 if (Depth == 6)
4450 return SDValue(); // Limit search depth.
4451
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004452 SDValue V = SDValue(N, 0);
4453 EVT VT = V.getValueType();
4454 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004455
4456 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4457 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4458 Index = SV->getMaskElt(Index);
4459
4460 if (Index < 0)
4461 return DAG.getUNDEF(VT.getVectorElementType());
4462
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004463 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004464 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004465 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004466 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004467
4468 // Recurse into target specific vector shuffles to find scalars.
4469 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 int NumElems = VT.getVectorNumElements();
4471 SmallVector<unsigned, 16> ShuffleMask;
4472 SDValue ImmN;
4473
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004474 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004475 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004476 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004477 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4478 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004479 break;
Craig Topper34671b82011-12-06 08:21:25 +00004480 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004481 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004482 break;
Craig Topper34671b82011-12-06 08:21:25 +00004483 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004484 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004485 break;
4486 case X86ISD::MOVHLPS:
4487 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4488 break;
4489 case X86ISD::MOVLHPS:
4490 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4491 break;
4492 case X86ISD::PSHUFD:
4493 ImmN = N->getOperand(N->getNumOperands()-1);
4494 DecodePSHUFMask(NumElems,
4495 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4496 ShuffleMask);
4497 break;
4498 case X86ISD::PSHUFHW:
4499 ImmN = N->getOperand(N->getNumOperands()-1);
4500 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4501 ShuffleMask);
4502 break;
4503 case X86ISD::PSHUFLW:
4504 ImmN = N->getOperand(N->getNumOperands()-1);
4505 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4506 ShuffleMask);
4507 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004508 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004509 case X86ISD::MOVSD: {
4510 // The index 0 always comes from the first element of the second source,
4511 // this is why MOVSS and MOVSD are used in the first place. The other
4512 // elements come from the other positions of the first source vector.
4513 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004514 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4515 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004516 }
Craig Topper316cd2a2011-11-30 06:25:25 +00004517 case X86ISD::VPERMILP:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004518 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper316cd2a2011-11-30 06:25:25 +00004519 DecodeVPERMILPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004520 ShuffleMask);
4521 break;
Craig Topperec24e612011-11-30 07:47:51 +00004522 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004523 ImmN = N->getOperand(N->getNumOperands()-1);
4524 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4525 ShuffleMask);
4526 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004527 case X86ISD::MOVDDUP:
4528 case X86ISD::MOVLHPD:
4529 case X86ISD::MOVLPD:
4530 case X86ISD::MOVLPS:
4531 case X86ISD::MOVSHDUP:
4532 case X86ISD::MOVSLDUP:
4533 case X86ISD::PALIGN:
4534 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004535 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004536 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004537 return SDValue();
4538 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004539
4540 Index = ShuffleMask[Index];
4541 if (Index < 0)
4542 return DAG.getUNDEF(VT.getVectorElementType());
4543
4544 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4545 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4546 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004547 }
4548
4549 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004550 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004551 V = V.getOperand(0);
4552 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004553 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004554
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004555 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004556 return SDValue();
4557 }
4558
4559 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4560 return (Index == 0) ? V.getOperand(0)
4561 : DAG.getUNDEF(VT.getVectorElementType());
4562
4563 if (V.getOpcode() == ISD::BUILD_VECTOR)
4564 return V.getOperand(Index);
4565
4566 return SDValue();
4567}
4568
4569/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4570/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004571/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004572static
4573unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4574 bool ZerosFromLeft, SelectionDAG &DAG) {
4575 int i = 0;
4576
4577 while (i < NumElems) {
4578 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004579 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004580 if (!(Elt.getNode() &&
4581 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4582 break;
4583 ++i;
4584 }
4585
4586 return i;
4587}
4588
4589/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4590/// MaskE correspond consecutively to elements from one of the vector operands,
4591/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4592static
4593bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4594 int OpIdx, int NumElems, unsigned &OpNum) {
4595 bool SeenV1 = false;
4596 bool SeenV2 = false;
4597
4598 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4599 int Idx = SVOp->getMaskElt(i);
4600 // Ignore undef indicies
4601 if (Idx < 0)
4602 continue;
4603
4604 if (Idx < NumElems)
4605 SeenV1 = true;
4606 else
4607 SeenV2 = true;
4608
4609 // Only accept consecutive elements from the same vector
4610 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4611 return false;
4612 }
4613
4614 OpNum = SeenV1 ? 0 : 1;
4615 return true;
4616}
4617
4618/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4619/// logical left shift of a vector.
4620static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4621 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4622 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4623 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4624 false /* check zeros from right */, DAG);
4625 unsigned OpSrc;
4626
4627 if (!NumZeros)
4628 return false;
4629
4630 // Considering the elements in the mask that are not consecutive zeros,
4631 // check if they consecutively come from only one of the source vectors.
4632 //
4633 // V1 = {X, A, B, C} 0
4634 // \ \ \ /
4635 // vector_shuffle V1, V2 <1, 2, 3, X>
4636 //
4637 if (!isShuffleMaskConsecutive(SVOp,
4638 0, // Mask Start Index
4639 NumElems-NumZeros-1, // Mask End Index
4640 NumZeros, // Where to start looking in the src vector
4641 NumElems, // Number of elements in vector
4642 OpSrc)) // Which source operand ?
4643 return false;
4644
4645 isLeft = false;
4646 ShAmt = NumZeros;
4647 ShVal = SVOp->getOperand(OpSrc);
4648 return true;
4649}
4650
4651/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4652/// logical left shift of a vector.
4653static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4654 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4655 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4656 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4657 true /* check zeros from left */, DAG);
4658 unsigned OpSrc;
4659
4660 if (!NumZeros)
4661 return false;
4662
4663 // Considering the elements in the mask that are not consecutive zeros,
4664 // check if they consecutively come from only one of the source vectors.
4665 //
4666 // 0 { A, B, X, X } = V2
4667 // / \ / /
4668 // vector_shuffle V1, V2 <X, X, 4, 5>
4669 //
4670 if (!isShuffleMaskConsecutive(SVOp,
4671 NumZeros, // Mask Start Index
4672 NumElems-1, // Mask End Index
4673 0, // Where to start looking in the src vector
4674 NumElems, // Number of elements in vector
4675 OpSrc)) // Which source operand ?
4676 return false;
4677
4678 isLeft = true;
4679 ShAmt = NumZeros;
4680 ShVal = SVOp->getOperand(OpSrc);
4681 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004682}
4683
4684/// isVectorShift - Returns true if the shuffle can be implemented as a
4685/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004686static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004687 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004688 // Although the logic below support any bitwidth size, there are no
4689 // shift instructions which handle more than 128-bit vectors.
4690 if (SVOp->getValueType(0).getSizeInBits() > 128)
4691 return false;
4692
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004693 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4694 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4695 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004696
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004697 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004698}
4699
Evan Chengc78d3b42006-04-24 18:01:45 +00004700/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4701///
Dan Gohman475871a2008-07-27 21:46:04 +00004702static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004703 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004704 SelectionDAG &DAG,
4705 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004706 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004707 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004708
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004709 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004710 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004711 bool First = true;
4712 for (unsigned i = 0; i < 16; ++i) {
4713 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4714 if (ThisIsNonZero && First) {
4715 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004716 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4717 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004718 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004719 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004720 First = false;
4721 }
4722
4723 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004724 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004725 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4726 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004727 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004729 }
4730 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4732 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4733 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004734 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004735 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004736 } else
4737 ThisElt = LastElt;
4738
Gabor Greifba36cb52008-08-28 21:40:38 +00004739 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004740 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004741 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004742 }
4743 }
4744
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004745 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004746}
4747
Bill Wendlinga348c562007-03-22 18:42:45 +00004748/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004749///
Dan Gohman475871a2008-07-27 21:46:04 +00004750static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004751 unsigned NumNonZero, unsigned NumZero,
4752 SelectionDAG &DAG,
4753 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004754 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004755 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004756
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004757 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004758 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004759 bool First = true;
4760 for (unsigned i = 0; i < 8; ++i) {
4761 bool isNonZero = (NonZeros & (1 << i)) != 0;
4762 if (isNonZero) {
4763 if (First) {
4764 if (NumZero)
Craig Topper12216172012-01-13 08:12:35 +00004765 V = getZeroVector(MVT::v8i16, /*HasSSE2*/ true, /*HasAVX2*/ false,
4766 DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004767 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004768 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004769 First = false;
4770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004771 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004772 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004773 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004774 }
4775 }
4776
4777 return V;
4778}
4779
Evan Chengf26ffe92008-05-29 08:22:04 +00004780/// getVShift - Return a vector logical shift node.
4781///
Owen Andersone50ed302009-08-10 22:56:29 +00004782static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004783 unsigned NumBits, SelectionDAG &DAG,
4784 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004785 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004786 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004787 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004788 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4789 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004790 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004791 DAG.getConstant(NumBits,
4792 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004793}
4794
Dan Gohman475871a2008-07-27 21:46:04 +00004795SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004796X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004797 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004798
Evan Chengc3630942009-12-09 21:00:30 +00004799 // Check if the scalar load can be widened into a vector load. And if
4800 // the address is "base + cst" see if the cst can be "absorbed" into
4801 // the shuffle mask.
4802 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4803 SDValue Ptr = LD->getBasePtr();
4804 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4805 return SDValue();
4806 EVT PVT = LD->getValueType(0);
4807 if (PVT != MVT::i32 && PVT != MVT::f32)
4808 return SDValue();
4809
4810 int FI = -1;
4811 int64_t Offset = 0;
4812 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4813 FI = FINode->getIndex();
4814 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004815 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004816 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4817 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4818 Offset = Ptr.getConstantOperandVal(1);
4819 Ptr = Ptr.getOperand(0);
4820 } else {
4821 return SDValue();
4822 }
4823
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004824 // FIXME: 256-bit vector instructions don't require a strict alignment,
4825 // improve this code to support it better.
4826 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004827 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004828 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004829 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004830 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004831 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004832 // Can't change the alignment. FIXME: It's possible to compute
4833 // the exact stack offset and reference FI + adjust offset instead.
4834 // If someone *really* cares about this. That's the way to implement it.
4835 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004836 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004837 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004838 }
4839 }
4840
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004841 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004842 // Ptr + (Offset & ~15).
4843 if (Offset < 0)
4844 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004845 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004846 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004847 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004848 if (StartOffset)
4849 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4850 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4851
4852 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004853 int NumElems = VT.getVectorNumElements();
4854
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004855 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4856 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004857 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004858 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004859
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004860 SmallVector<int, 8> Mask;
4861 for (int i = 0; i < NumElems; ++i)
4862 Mask.push_back(EltNo);
4863
Craig Toppercc3000632012-01-30 07:50:31 +00004864 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004865 }
4866
4867 return SDValue();
4868}
4869
Michael J. Spencerec38de22010-10-10 22:04:20 +00004870/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4871/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004872/// load which has the same value as a build_vector whose operands are 'elts'.
4873///
4874/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004875///
Nate Begeman1449f292010-03-24 22:19:06 +00004876/// FIXME: we'd also like to handle the case where the last elements are zero
4877/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4878/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004879static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004880 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004881 EVT EltVT = VT.getVectorElementType();
4882 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004883
Nate Begemanfdea31a2010-03-24 20:49:50 +00004884 LoadSDNode *LDBase = NULL;
4885 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004886
Nate Begeman1449f292010-03-24 22:19:06 +00004887 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004888 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004889 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004890 for (unsigned i = 0; i < NumElems; ++i) {
4891 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004892
Nate Begemanfdea31a2010-03-24 20:49:50 +00004893 if (!Elt.getNode() ||
4894 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4895 return SDValue();
4896 if (!LDBase) {
4897 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4898 return SDValue();
4899 LDBase = cast<LoadSDNode>(Elt.getNode());
4900 LastLoadedElt = i;
4901 continue;
4902 }
4903 if (Elt.getOpcode() == ISD::UNDEF)
4904 continue;
4905
4906 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4907 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4908 return SDValue();
4909 LastLoadedElt = i;
4910 }
Nate Begeman1449f292010-03-24 22:19:06 +00004911
4912 // If we have found an entire vector of loads and undefs, then return a large
4913 // load of the entire vector width starting at the base pointer. If we found
4914 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004915 if (LastLoadedElt == NumElems - 1) {
4916 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004917 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004918 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004919 LDBase->isVolatile(), LDBase->isNonTemporal(),
4920 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004921 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004922 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004923 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004924 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004925 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4926 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004927 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4928 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004929 SDValue ResNode =
4930 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4931 LDBase->getPointerInfo(),
4932 LDBase->getAlignment(),
4933 false/*isVolatile*/, true/*ReadMem*/,
4934 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004935 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004936 }
4937 return SDValue();
4938}
4939
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004940/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4941/// a vbroadcast node. We support two patterns:
4942/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4943/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4944/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004945/// The scalar load node is returned when a pattern is found,
4946/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004947static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4948 if (!Subtarget->hasAVX())
4949 return SDValue();
4950
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004951 EVT VT = Op.getValueType();
4952 SDValue V = Op;
4953
4954 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4955 V = V.getOperand(0);
4956
4957 //A suspected load to be broadcasted.
4958 SDValue Ld;
4959
4960 switch (V.getOpcode()) {
4961 default:
4962 // Unknown pattern found.
4963 return SDValue();
4964
4965 case ISD::BUILD_VECTOR: {
4966 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004967 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004968 return SDValue();
4969
4970 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004971
4972 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004973 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004974 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004975 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004976 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004977 }
4978
4979 case ISD::VECTOR_SHUFFLE: {
4980 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4981
4982 // Shuffles must have a splat mask where the first element is
4983 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004984 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004985 return SDValue();
4986
4987 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004988 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004989 return SDValue();
4990
4991 Ld = Sc.getOperand(0);
4992
4993 // The scalar_to_vector node and the suspected
4994 // load node must have exactly one user.
4995 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4996 return SDValue();
4997 break;
4998 }
4999 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005000
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005001 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005002 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005003 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005004
Craig Toppera1902a12012-02-01 06:51:58 +00005005 // Reject loads that have uses of the chain result
5006 if (Ld->hasAnyUseOfValue(1))
5007 return SDValue();
5008
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005009 bool Is256 = VT.getSizeInBits() == 256;
5010 bool Is128 = VT.getSizeInBits() == 128;
5011 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5012
5013 // VBroadcast to YMM
5014 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5015 return Ld;
5016
5017 // VBroadcast to XMM
5018 if (Is128 && (ScalarSize == 32))
5019 return Ld;
5020
Craig Toppera9376332012-01-10 08:23:59 +00005021 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
5022 // double since there is vbroadcastsd xmm
5023 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5024 // VBroadcast to YMM
5025 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
5026 return Ld;
5027
5028 // VBroadcast to XMM
5029 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
5030 return Ld;
5031 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005032
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005033 // Unsupported broadcast.
5034 return SDValue();
5035}
5036
Evan Chengc3630942009-12-09 21:00:30 +00005037SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005038X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005039 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005040
David Greenef125a292011-02-08 19:04:41 +00005041 EVT VT = Op.getValueType();
5042 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005043 unsigned NumElems = Op.getNumOperands();
5044
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005045 // Vectors containing all zeros can be matched by pxor and xorps later
5046 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5047 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5048 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005049 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005050 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005051
Craig Topper07a27622012-01-22 03:07:48 +00005052 return getZeroVector(VT, Subtarget->hasSSE2(),
Craig Topper12216172012-01-13 08:12:35 +00005053 Subtarget->hasAVX2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005054 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005055
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005056 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005057 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5058 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005059 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005060 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005061 return Op;
5062
Craig Topper07a27622012-01-22 03:07:48 +00005063 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005064 }
5065
Craig Toppera9376332012-01-10 08:23:59 +00005066 SDValue LD = isVectorBroadcast(Op, Subtarget);
5067 if (LD.getNode())
5068 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005069
Owen Andersone50ed302009-08-10 22:56:29 +00005070 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005071
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072 unsigned NumZero = 0;
5073 unsigned NumNonZero = 0;
5074 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005075 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005076 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005077 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005078 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005079 if (Elt.getOpcode() == ISD::UNDEF)
5080 continue;
5081 Values.insert(Elt);
5082 if (Elt.getOpcode() != ISD::Constant &&
5083 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005084 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005085 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005086 NumZero++;
5087 else {
5088 NonZeros |= (1 << i);
5089 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 }
5091 }
5092
Chris Lattner97a2a562010-08-26 05:24:29 +00005093 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5094 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005095 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096
Chris Lattner67f453a2008-03-09 05:42:06 +00005097 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005098 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005099 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005100 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005101
Chris Lattner62098042008-03-09 01:05:04 +00005102 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5103 // the value are obviously zero, truncate the value to i32 and do the
5104 // insertion that way. Only do this if the value is non-constant or if the
5105 // value is a constant being inserted into element 0. It is cheaper to do
5106 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005108 (!IsAllConstants || Idx == 0)) {
5109 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005110 // Handle SSE only.
5111 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5112 EVT VecVT = MVT::v4i32;
5113 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005114
Chris Lattner62098042008-03-09 01:05:04 +00005115 // Truncate the value (which may itself be a constant) to i32, and
5116 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005118 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005119 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005120
Chris Lattner62098042008-03-09 01:05:04 +00005121 // Now we have our 32-bit value zero extended in the low element of
5122 // a vector. If Idx != 0, swizzle it into place.
5123 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005124 SmallVector<int, 4> Mask;
5125 Mask.push_back(Idx);
5126 for (unsigned i = 1; i != VecElts; ++i)
5127 Mask.push_back(i);
5128 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005129 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005130 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005131 }
Craig Topper07a27622012-01-22 03:07:48 +00005132 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005133 }
5134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005135
Chris Lattner19f79692008-03-08 22:59:52 +00005136 // If we have a constant or non-constant insertion into the low element of
5137 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5138 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005139 // depending on what the source datatype is.
5140 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005141 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005142 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005143
5144 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005146 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005147 SDValue ZeroVec = getZeroVector(VT, Subtarget->hasSSE2(),
5148 Subtarget->hasAVX2(), DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005149 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5150 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005151 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005152 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005153 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5154 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005155 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005156 }
5157
5158 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005159 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005160 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005161 if (VT.getSizeInBits() == 256) {
Craig Topper12216172012-01-13 08:12:35 +00005162 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget->hasSSE2(),
5163 Subtarget->hasAVX2(), DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005164 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5165 DAG, dl);
5166 } else {
5167 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005168 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005169 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005170 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005171 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005172 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005173
5174 // Is it a vector logical left shift?
5175 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005176 X86::isZeroNode(Op.getOperand(0)) &&
5177 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005178 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005179 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005180 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005181 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005182 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005183 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005184
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005185 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005186 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005187
Chris Lattner19f79692008-03-08 22:59:52 +00005188 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5189 // is a non-constant being inserted into an element other than the low one,
5190 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5191 // movd/movss) to move this into the low element, then shuffle it into
5192 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005194 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005195
Evan Cheng0db9fe62006-04-25 20:13:52 +00005196 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005197 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005198 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005200 MaskVec.push_back(i == Idx ? 0 : 1);
5201 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005202 }
5203 }
5204
Chris Lattner67f453a2008-03-09 05:42:06 +00005205 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005206 if (Values.size() == 1) {
5207 if (EVTBits == 32) {
5208 // Instead of a shuffle like this:
5209 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5210 // Check if it's possible to issue this instead.
5211 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5212 unsigned Idx = CountTrailingZeros_32(NonZeros);
5213 SDValue Item = Op.getOperand(Idx);
5214 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5215 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5216 }
Dan Gohman475871a2008-07-27 21:46:04 +00005217 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005218 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005219
Dan Gohmana3941172007-07-24 22:55:08 +00005220 // A vector full of immediates; various special cases are already
5221 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005222 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005223 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005224
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005225 // For AVX-length vectors, build the individual 128-bit pieces and use
5226 // shuffles to put them in place.
5227 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5228 SmallVector<SDValue, 32> V;
5229 for (unsigned i = 0; i < NumElems; ++i)
5230 V.push_back(Op.getOperand(i));
5231
5232 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5233
5234 // Build both the lower and upper subvector.
5235 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5236 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5237 NumElems/2);
5238
5239 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005240 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5241 DAG.getConstant(0, MVT::i32), DAG, dl);
5242 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005243 DAG, dl);
5244 }
5245
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005246 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005247 if (EVTBits == 64) {
5248 if (NumNonZero == 1) {
5249 // One half is zero or undef.
5250 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005251 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005252 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005253 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005254 }
Dan Gohman475871a2008-07-27 21:46:04 +00005255 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005256 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005257
5258 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005259 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005260 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005261 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005262 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005263 }
5264
Bill Wendling826f36f2007-03-28 00:57:11 +00005265 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005266 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005267 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005268 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 }
5270
5271 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005272 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005273 if (NumElems == 4 && NumZero > 0) {
5274 for (unsigned i = 0; i < 4; ++i) {
5275 bool isZero = !(NonZeros & (1 << i));
5276 if (isZero)
Craig Topper12216172012-01-13 08:12:35 +00005277 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
5278 DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279 else
Dale Johannesenace16102009-02-03 19:33:06 +00005280 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005281 }
5282
5283 for (unsigned i = 0; i < 2; ++i) {
5284 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5285 default: break;
5286 case 0:
5287 V[i] = V[i*2]; // Must be a zero vector.
5288 break;
5289 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005290 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005291 break;
5292 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005293 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005294 break;
5295 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005296 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005297 break;
5298 }
5299 }
5300
Benjamin Kramer9c683542012-01-30 15:16:21 +00005301 bool Reverse1 = (NonZeros & 0x3) == 2;
5302 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5303 int MaskVec[] = {
5304 Reverse1 ? 1 : 0,
5305 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005306 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5307 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005308 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 }
5311
Nate Begemanfdea31a2010-03-24 20:49:50 +00005312 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5313 // Check for a build vector of consecutive loads.
5314 for (unsigned i = 0; i < NumElems; ++i)
5315 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005316
Nate Begemanfdea31a2010-03-24 20:49:50 +00005317 // Check for elements which are consecutive loads.
5318 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5319 if (LD.getNode())
5320 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005321
5322 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005323 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005324 SDValue Result;
5325 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5326 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5327 else
5328 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005329
Chris Lattner24faf612010-08-28 17:59:08 +00005330 for (unsigned i = 1; i < NumElems; ++i) {
5331 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5332 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005333 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005334 }
5335 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005336 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005337
Chris Lattner6e80e442010-08-28 17:15:43 +00005338 // Otherwise, expand into a number of unpckl*, start by extending each of
5339 // our (non-undef) elements to the full vector width with the element in the
5340 // bottom slot of the vector (which generates no code for SSE).
5341 for (unsigned i = 0; i < NumElems; ++i) {
5342 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5343 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5344 else
5345 V[i] = DAG.getUNDEF(VT);
5346 }
5347
5348 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005349 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5350 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5351 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005352 unsigned EltStride = NumElems >> 1;
5353 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005354 for (unsigned i = 0; i < EltStride; ++i) {
5355 // If V[i+EltStride] is undef and this is the first round of mixing,
5356 // then it is safe to just drop this shuffle: V[i] is already in the
5357 // right place, the one element (since it's the first round) being
5358 // inserted as undef can be dropped. This isn't safe for successive
5359 // rounds because they will permute elements within both vectors.
5360 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5361 EltStride == NumElems/2)
5362 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005363
Chris Lattner6e80e442010-08-28 17:15:43 +00005364 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005365 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005366 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005367 }
5368 return V[0];
5369 }
Dan Gohman475871a2008-07-27 21:46:04 +00005370 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005371}
5372
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005373// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5374// them in a MMX register. This is better than doing a stack convert.
5375static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005376 DebugLoc dl = Op.getDebugLoc();
5377 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005378
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005379 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5380 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5381 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005382 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005383 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5384 InVec = Op.getOperand(1);
5385 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5386 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005387 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005388 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5389 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5390 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005391 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005392 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5393 Mask[0] = 0; Mask[1] = 2;
5394 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5395 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005396 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005397}
5398
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005399// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5400// to create 256-bit vectors from two other 128-bit ones.
5401static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5402 DebugLoc dl = Op.getDebugLoc();
5403 EVT ResVT = Op.getValueType();
5404
5405 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5406
5407 SDValue V1 = Op.getOperand(0);
5408 SDValue V2 = Op.getOperand(1);
5409 unsigned NumElems = ResVT.getVectorNumElements();
5410
5411 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5412 DAG.getConstant(0, MVT::i32), DAG, dl);
5413 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5414 DAG, dl);
5415}
5416
5417SDValue
5418X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005419 EVT ResVT = Op.getValueType();
5420
5421 assert(Op.getNumOperands() == 2);
5422 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5423 "Unsupported CONCAT_VECTORS for value type");
5424
5425 // We support concatenate two MMX registers and place them in a MMX register.
5426 // This is better than doing a stack convert.
5427 if (ResVT.is128BitVector())
5428 return LowerMMXCONCAT_VECTORS(Op, DAG);
5429
5430 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5431 // from two other 128-bit ones.
5432 return LowerAVXCONCAT_VECTORS(Op, DAG);
5433}
5434
Nate Begemanb9a47b82009-02-23 08:49:38 +00005435// v8i16 shuffles - Prefer shuffles in the following order:
5436// 1. [all] pshuflw, pshufhw, optional move
5437// 2. [ssse3] 1 x pshufb
5438// 3. [ssse3] 2 x pshufb + 1 x por
5439// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005440SDValue
5441X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5442 SelectionDAG &DAG) const {
5443 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005444 SDValue V1 = SVOp->getOperand(0);
5445 SDValue V2 = SVOp->getOperand(1);
5446 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005447 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005448
Nate Begemanb9a47b82009-02-23 08:49:38 +00005449 // Determine if more than 1 of the words in each of the low and high quadwords
5450 // of the result come from the same quadword of one of the two inputs. Undef
5451 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005452 unsigned LoQuad[] = { 0, 0, 0, 0 };
5453 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005454 BitVector InputQuads(4);
5455 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005456 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005457 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005458 MaskVals.push_back(EltIdx);
5459 if (EltIdx < 0) {
5460 ++Quad[0];
5461 ++Quad[1];
5462 ++Quad[2];
5463 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005464 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005465 }
5466 ++Quad[EltIdx / 4];
5467 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005468 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005469
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005471 unsigned MaxQuad = 1;
5472 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 if (LoQuad[i] > MaxQuad) {
5474 BestLoQuad = i;
5475 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005476 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005477 }
5478
Nate Begemanb9a47b82009-02-23 08:49:38 +00005479 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005480 MaxQuad = 1;
5481 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005482 if (HiQuad[i] > MaxQuad) {
5483 BestHiQuad = i;
5484 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005485 }
5486 }
5487
Nate Begemanb9a47b82009-02-23 08:49:38 +00005488 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005489 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005490 // single pshufb instruction is necessary. If There are more than 2 input
5491 // quads, disable the next transformation since it does not help SSSE3.
5492 bool V1Used = InputQuads[0] || InputQuads[1];
5493 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005494 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005495 if (InputQuads.count() == 2 && V1Used && V2Used) {
5496 BestLoQuad = InputQuads.find_first();
5497 BestHiQuad = InputQuads.find_next(BestLoQuad);
5498 }
5499 if (InputQuads.count() > 2) {
5500 BestLoQuad = -1;
5501 BestHiQuad = -1;
5502 }
5503 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005504
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5506 // the shuffle mask. If a quad is scored as -1, that means that it contains
5507 // words from all 4 input quadwords.
5508 SDValue NewV;
5509 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005510 int MaskV[] = {
5511 BestLoQuad < 0 ? 0 : BestLoQuad,
5512 BestHiQuad < 0 ? 1 : BestHiQuad
5513 };
Eric Christopherfd179292009-08-27 18:07:15 +00005514 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005515 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5516 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5517 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005518
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5520 // source words for the shuffle, to aid later transformations.
5521 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005522 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005523 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005525 if (idx != (int)i)
5526 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005528 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 AllWordsInNewV = false;
5530 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005531 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005532
Nate Begemanb9a47b82009-02-23 08:49:38 +00005533 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5534 if (AllWordsInNewV) {
5535 for (int i = 0; i != 8; ++i) {
5536 int idx = MaskVals[i];
5537 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005538 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005539 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005540 if ((idx != i) && idx < 4)
5541 pshufhw = false;
5542 if ((idx != i) && idx > 3)
5543 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005544 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 V1 = NewV;
5546 V2Used = false;
5547 BestLoQuad = 0;
5548 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005549 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005550
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5552 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005553 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005554 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5555 unsigned TargetMask = 0;
5556 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005558 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5559 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5560 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005561 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005562 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005563 }
Eric Christopherfd179292009-08-27 18:07:15 +00005564
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 // If we have SSSE3, and all words of the result are from 1 input vector,
5566 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5567 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005568 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005569 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005570
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005572 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005573 // mask, and elements that come from V1 in the V2 mask, so that the two
5574 // results can be OR'd together.
5575 bool TwoInputs = V1Used && V2Used;
5576 for (unsigned i = 0; i != 8; ++i) {
5577 int EltIdx = MaskVals[i] * 2;
5578 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005579 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5580 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 continue;
5582 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005583 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5584 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005586 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005587 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005588 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005589 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005590 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005591 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005592
Nate Begemanb9a47b82009-02-23 08:49:38 +00005593 // Calculate the shuffle mask for the second input, shuffle it, and
5594 // OR it with the first shuffled input.
5595 pshufbMask.clear();
5596 for (unsigned i = 0; i != 8; ++i) {
5597 int EltIdx = MaskVals[i] * 2;
5598 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5600 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 continue;
5602 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005603 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5604 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005606 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005607 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005608 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 MVT::v16i8, &pshufbMask[0], 16));
5610 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005611 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 }
5613
5614 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5615 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005616 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005618 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005619 for (int i = 0; i != 4; ++i) {
5620 int idx = MaskVals[i];
5621 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 InOrder.set(i);
5623 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005624 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 }
5627 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005629 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005630
Craig Topperd0a31172012-01-10 06:37:29 +00005631 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005632 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5633 NewV.getOperand(0),
5634 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5635 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005636 }
Eric Christopherfd179292009-08-27 18:07:15 +00005637
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5639 // and update MaskVals with the new element order.
5640 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005641 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 for (unsigned i = 4; i != 8; ++i) {
5643 int idx = MaskVals[i];
5644 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 InOrder.set(i);
5646 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005647 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005649 }
5650 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005651 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005652 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005653
Craig Topperd0a31172012-01-10 06:37:29 +00005654 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005655 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5656 NewV.getOperand(0),
5657 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5658 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 }
Eric Christopherfd179292009-08-27 18:07:15 +00005660
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 // In case BestHi & BestLo were both -1, which means each quadword has a word
5662 // from each of the four input quadwords, calculate the InOrder bitvector now
5663 // before falling through to the insert/extract cleanup.
5664 if (BestLoQuad == -1 && BestHiQuad == -1) {
5665 NewV = V1;
5666 for (int i = 0; i != 8; ++i)
5667 if (MaskVals[i] < 0 || MaskVals[i] == i)
5668 InOrder.set(i);
5669 }
Eric Christopherfd179292009-08-27 18:07:15 +00005670
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 // The other elements are put in the right place using pextrw and pinsrw.
5672 for (unsigned i = 0; i != 8; ++i) {
5673 if (InOrder[i])
5674 continue;
5675 int EltIdx = MaskVals[i];
5676 if (EltIdx < 0)
5677 continue;
5678 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 DAG.getIntPtrConstant(i));
5685 }
5686 return NewV;
5687}
5688
5689// v16i8 shuffles - Prefer shuffles in the following order:
5690// 1. [ssse3] 1 x pshufb
5691// 2. [ssse3] 2 x pshufb + 1 x por
5692// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5693static
Nate Begeman9008ca62009-04-27 18:41:29 +00005694SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005695 SelectionDAG &DAG,
5696 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005697 SDValue V1 = SVOp->getOperand(0);
5698 SDValue V2 = SVOp->getOperand(1);
5699 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005700 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005701
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005703 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005704 // present, fall back to case 3.
5705 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5706 bool V1Only = true;
5707 bool V2Only = true;
5708 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005709 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 if (EltIdx < 0)
5711 continue;
5712 if (EltIdx < 16)
5713 V2Only = false;
5714 else
5715 V1Only = false;
5716 }
Eric Christopherfd179292009-08-27 18:07:15 +00005717
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005719 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005721
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005723 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 //
5725 // Otherwise, we have elements from both input vectors, and must zero out
5726 // elements that come from V2 in the first mask, and V1 in the second mask
5727 // so that we can OR them together.
5728 bool TwoInputs = !(V1Only || V2Only);
5729 for (unsigned i = 0; i != 16; ++i) {
5730 int EltIdx = MaskVals[i];
5731 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005733 continue;
5734 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005736 }
5737 // If all the elements are from V2, assign it to V1 and return after
5738 // building the first pshufb.
5739 if (V2Only)
5740 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005742 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005744 if (!TwoInputs)
5745 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005746
Nate Begemanb9a47b82009-02-23 08:49:38 +00005747 // Calculate the shuffle mask for the second input, shuffle it, and
5748 // OR it with the first shuffled input.
5749 pshufbMask.clear();
5750 for (unsigned i = 0; i != 16; ++i) {
5751 int EltIdx = MaskVals[i];
5752 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005753 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005754 continue;
5755 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005759 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005760 MVT::v16i8, &pshufbMask[0], 16));
5761 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005762 }
Eric Christopherfd179292009-08-27 18:07:15 +00005763
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 // No SSSE3 - Calculate in place words and then fix all out of place words
5765 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5766 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005767 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5768 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 SDValue NewV = V2Only ? V2 : V1;
5770 for (int i = 0; i != 8; ++i) {
5771 int Elt0 = MaskVals[i*2];
5772 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005773
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 // This word of the result is all undef, skip it.
5775 if (Elt0 < 0 && Elt1 < 0)
5776 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005777
Nate Begemanb9a47b82009-02-23 08:49:38 +00005778 // This word of the result is already in the correct place, skip it.
5779 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5780 continue;
5781 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5782 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005783
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5785 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5786 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005787
5788 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5789 // using a single extract together, load it and store it.
5790 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005792 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005794 DAG.getIntPtrConstant(i));
5795 continue;
5796 }
5797
Nate Begemanb9a47b82009-02-23 08:49:38 +00005798 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005799 // source byte is not also odd, shift the extracted word left 8 bits
5800 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005801 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005802 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 DAG.getIntPtrConstant(Elt1 / 2));
5804 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005806 DAG.getConstant(8,
5807 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005808 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005809 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5810 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005811 }
5812 // If Elt0 is defined, extract it from the appropriate source. If the
5813 // source byte is not also even, shift the extracted word right 8 bits. If
5814 // Elt1 was also defined, OR the extracted values together before
5815 // inserting them in the result.
5816 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005818 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5819 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005820 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005821 DAG.getConstant(8,
5822 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005823 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005824 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5825 DAG.getConstant(0x00FF, MVT::i16));
5826 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 : InsElt0;
5828 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005829 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005830 DAG.getIntPtrConstant(i));
5831 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005832 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005833}
5834
Evan Cheng7a831ce2007-12-15 03:00:47 +00005835/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005836/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005837/// done when every pair / quad of shuffle mask elements point to elements in
5838/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005839/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005840static
Nate Begeman9008ca62009-04-27 18:41:29 +00005841SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005842 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005843 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005844 SDValue V1 = SVOp->getOperand(0);
5845 SDValue V2 = SVOp->getOperand(1);
5846 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005847 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005848 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005849 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005850 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005851 case MVT::v4f32: NewVT = MVT::v2f64; break;
5852 case MVT::v4i32: NewVT = MVT::v2i64; break;
5853 case MVT::v8i16: NewVT = MVT::v4i32; break;
5854 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005855 }
5856
Nate Begeman9008ca62009-04-27 18:41:29 +00005857 int Scale = NumElems / NewWidth;
5858 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005859 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005860 int StartIdx = -1;
5861 for (int j = 0; j < Scale; ++j) {
5862 int EltIdx = SVOp->getMaskElt(i+j);
5863 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005864 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005865 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005866 StartIdx = EltIdx - (EltIdx % Scale);
5867 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005868 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005869 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005870 if (StartIdx == -1)
5871 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005872 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005873 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005874 }
5875
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005876 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5877 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005878 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005879}
5880
Evan Chengd880b972008-05-09 21:53:03 +00005881/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005882///
Owen Andersone50ed302009-08-10 22:56:29 +00005883static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005884 SDValue SrcOp, SelectionDAG &DAG,
5885 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005887 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005888 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005889 LD = dyn_cast<LoadSDNode>(SrcOp);
5890 if (!LD) {
5891 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5892 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005893 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005894 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005895 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005896 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005897 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005898 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005899 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005900 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005901 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5902 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5903 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005904 SrcOp.getOperand(0)
5905 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005906 }
5907 }
5908 }
5909
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005910 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005911 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005912 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005913 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005914}
5915
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005916/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5917/// which could not be matched by any known target speficic shuffle
5918static SDValue
5919LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005920 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005921
Craig Topper8f35c132012-01-20 09:29:03 +00005922 unsigned NumElems = VT.getVectorNumElements();
5923 unsigned NumLaneElems = NumElems / 2;
5924
5925 int MinRange[2][2] = { { static_cast<int>(NumElems),
5926 static_cast<int>(NumElems) },
5927 { static_cast<int>(NumElems),
5928 static_cast<int>(NumElems) } };
5929 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5930
5931 // Collect used ranges for each source in each lane
5932 for (unsigned l = 0; l < 2; ++l) {
5933 unsigned LaneStart = l*NumLaneElems;
5934 for (unsigned i = 0; i != NumLaneElems; ++i) {
5935 int Idx = SVOp->getMaskElt(i+LaneStart);
5936 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005937 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005938
Craig Topper8f35c132012-01-20 09:29:03 +00005939 int Input = 0;
5940 if (Idx >= (int)NumElems) {
5941 Idx -= NumElems;
5942 Input = 1;
5943 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005944
Craig Topper8f35c132012-01-20 09:29:03 +00005945 if (Idx > MaxRange[l][Input])
5946 MaxRange[l][Input] = Idx;
5947 if (Idx < MinRange[l][Input])
5948 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005949 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005950 }
5951
Craig Topper8f35c132012-01-20 09:29:03 +00005952 // Make sure each range is 128-bits
5953 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5954 for (unsigned l = 0; l < 2; ++l) {
5955 for (unsigned Input = 0; Input < 2; ++Input) {
5956 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5957 continue;
5958
Craig Topperd9ec7252012-01-21 08:49:33 +00005959 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005960 ExtractIdx[l][Input] = 0;
5961 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005962 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005963 ExtractIdx[l][Input] = NumLaneElems;
5964 else
5965 return SDValue();
5966 }
5967 }
5968
5969 DebugLoc dl = SVOp->getDebugLoc();
5970 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5971 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5972
5973 SDValue Ops[2][2];
5974 for (unsigned l = 0; l < 2; ++l) {
5975 for (unsigned Input = 0; Input < 2; ++Input) {
5976 if (ExtractIdx[l][Input] >= 0)
5977 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5978 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5979 DAG, dl);
5980 else
5981 Ops[l][Input] = DAG.getUNDEF(NVT);
5982 }
5983 }
5984
5985 // Generate 128-bit shuffles
5986 SmallVector<int, 16> Mask1, Mask2;
5987 for (unsigned i = 0; i != NumLaneElems; ++i) {
5988 int Elt = SVOp->getMaskElt(i);
5989 if (Elt >= (int)NumElems) {
5990 Elt %= NumLaneElems;
5991 Elt += NumLaneElems;
5992 } else if (Elt >= 0) {
5993 Elt %= NumLaneElems;
5994 }
5995 Mask1.push_back(Elt);
5996 }
5997 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5998 int Elt = SVOp->getMaskElt(i);
5999 if (Elt >= (int)NumElems) {
6000 Elt %= NumLaneElems;
6001 Elt += NumLaneElems;
6002 } else if (Elt >= 0) {
6003 Elt %= NumLaneElems;
6004 }
6005 Mask2.push_back(Elt);
6006 }
6007
6008 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
6009 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
6010
6011 // Concatenate the result back
6012 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
6013 DAG.getConstant(0, MVT::i32), DAG, dl);
6014 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
6015 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006016}
6017
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006018/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6019/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006020static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006021LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006022 SDValue V1 = SVOp->getOperand(0);
6023 SDValue V2 = SVOp->getOperand(1);
6024 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006025 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006026
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006027 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6028
Benjamin Kramer9c683542012-01-30 15:16:21 +00006029 std::pair<int, int> Locs[4];
6030 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006031 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006032
Evan Chengace3c172008-07-22 21:13:36 +00006033 unsigned NumHi = 0;
6034 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006035 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 int Idx = PermMask[i];
6037 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006038 Locs[i] = std::make_pair(-1, -1);
6039 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006040 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6041 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006042 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006043 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006044 NumLo++;
6045 } else {
6046 Locs[i] = std::make_pair(1, NumHi);
6047 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006048 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006049 NumHi++;
6050 }
6051 }
6052 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006053
Evan Chengace3c172008-07-22 21:13:36 +00006054 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006055 // If no more than two elements come from either vector. This can be
6056 // implemented with two shuffles. First shuffle gather the elements.
6057 // The second shuffle, which takes the first shuffle as both of its
6058 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006059 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006060
Benjamin Kramer9c683542012-01-30 15:16:21 +00006061 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006062
Benjamin Kramer9c683542012-01-30 15:16:21 +00006063 for (unsigned i = 0; i != 4; ++i)
6064 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006065 unsigned Idx = (i < 2) ? 0 : 4;
6066 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006067 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006068 }
Evan Chengace3c172008-07-22 21:13:36 +00006069
Nate Begeman9008ca62009-04-27 18:41:29 +00006070 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006071 } else if (NumLo == 3 || NumHi == 3) {
6072 // Otherwise, we must have three elements from one vector, call it X, and
6073 // one element from the other, call it Y. First, use a shufps to build an
6074 // intermediate vector with the one element from Y and the element from X
6075 // that will be in the same half in the final destination (the indexes don't
6076 // matter). Then, use a shufps to build the final vector, taking the half
6077 // containing the element from Y from the intermediate, and the other half
6078 // from X.
6079 if (NumHi == 3) {
6080 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006081 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006082 std::swap(V1, V2);
6083 }
6084
6085 // Find the element from V2.
6086 unsigned HiIndex;
6087 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006088 int Val = PermMask[HiIndex];
6089 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006090 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006091 if (Val >= 4)
6092 break;
6093 }
6094
Nate Begeman9008ca62009-04-27 18:41:29 +00006095 Mask1[0] = PermMask[HiIndex];
6096 Mask1[1] = -1;
6097 Mask1[2] = PermMask[HiIndex^1];
6098 Mask1[3] = -1;
6099 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006100
6101 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006102 Mask1[0] = PermMask[0];
6103 Mask1[1] = PermMask[1];
6104 Mask1[2] = HiIndex & 1 ? 6 : 4;
6105 Mask1[3] = HiIndex & 1 ? 4 : 6;
6106 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006107 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006108 Mask1[0] = HiIndex & 1 ? 2 : 0;
6109 Mask1[1] = HiIndex & 1 ? 0 : 2;
6110 Mask1[2] = PermMask[2];
6111 Mask1[3] = PermMask[3];
6112 if (Mask1[2] >= 0)
6113 Mask1[2] += 4;
6114 if (Mask1[3] >= 0)
6115 Mask1[3] += 4;
6116 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006117 }
Evan Chengace3c172008-07-22 21:13:36 +00006118 }
6119
6120 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006121 int LoMask[] = { -1, -1, -1, -1 };
6122 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006123
Benjamin Kramer9c683542012-01-30 15:16:21 +00006124 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006125 unsigned MaskIdx = 0;
6126 unsigned LoIdx = 0;
6127 unsigned HiIdx = 2;
6128 for (unsigned i = 0; i != 4; ++i) {
6129 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006130 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006131 MaskIdx = 1;
6132 LoIdx = 0;
6133 HiIdx = 2;
6134 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006135 int Idx = PermMask[i];
6136 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006137 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006138 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006139 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006140 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006141 LoIdx++;
6142 } else {
6143 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006144 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006145 HiIdx++;
6146 }
6147 }
6148
Nate Begeman9008ca62009-04-27 18:41:29 +00006149 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6150 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006151 int MaskOps[] = { -1, -1, -1, -1 };
6152 for (unsigned i = 0; i != 4; ++i)
6153 if (Locs[i].first != -1)
6154 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006155 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006156}
6157
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006158static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006159 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006160 V = V.getOperand(0);
6161 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6162 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006163 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6164 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6165 // BUILD_VECTOR (load), undef
6166 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006167 if (MayFoldLoad(V))
6168 return true;
6169 return false;
6170}
6171
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006172// FIXME: the version above should always be used. Since there's
6173// a bug where several vector shuffles can't be folded because the
6174// DAG is not updated during lowering and a node claims to have two
6175// uses while it only has one, use this version, and let isel match
6176// another instruction if the load really happens to have more than
6177// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006178// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006179static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006180 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006181 V = V.getOperand(0);
6182 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6183 V = V.getOperand(0);
6184 if (ISD::isNormalLoad(V.getNode()))
6185 return true;
6186 return false;
6187}
6188
6189/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6190/// a vector extract, and if both can be later optimized into a single load.
6191/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6192/// here because otherwise a target specific shuffle node is going to be
6193/// emitted for this shuffle, and the optimization not done.
6194/// FIXME: This is probably not the best approach, but fix the problem
6195/// until the right path is decided.
6196static
6197bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6198 const TargetLowering &TLI) {
6199 EVT VT = V.getValueType();
6200 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6201
6202 // Be sure that the vector shuffle is present in a pattern like this:
6203 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6204 if (!V.hasOneUse())
6205 return false;
6206
6207 SDNode *N = *V.getNode()->use_begin();
6208 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6209 return false;
6210
6211 SDValue EltNo = N->getOperand(1);
6212 if (!isa<ConstantSDNode>(EltNo))
6213 return false;
6214
6215 // If the bit convert changed the number of elements, it is unsafe
6216 // to examine the mask.
6217 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006218 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006219 EVT SrcVT = V.getOperand(0).getValueType();
6220 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6221 return false;
6222 V = V.getOperand(0);
6223 HasShuffleIntoBitcast = true;
6224 }
6225
6226 // Select the input vector, guarding against out of range extract vector.
6227 unsigned NumElems = VT.getVectorNumElements();
6228 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6229 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6230 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6231
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006232 // If we are accessing the upper part of a YMM register
6233 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6234 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6235 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006236 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006237 return false;
6238
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006239 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006240 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006241 V = V.getOperand(0);
6242
Craig Toppera51bb3a2012-01-02 08:46:48 +00006243 if (!ISD::isNormalLoad(V.getNode()))
6244 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006245
Craig Toppera51bb3a2012-01-02 08:46:48 +00006246 // Is the original load suitable?
6247 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006248
Craig Toppera51bb3a2012-01-02 08:46:48 +00006249 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6250 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006251
Craig Toppera51bb3a2012-01-02 08:46:48 +00006252 if (!HasShuffleIntoBitcast)
6253 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006254
Craig Toppera51bb3a2012-01-02 08:46:48 +00006255 // If there's a bitcast before the shuffle, check if the load type and
6256 // alignment is valid.
6257 unsigned Align = LN0->getAlignment();
6258 unsigned NewAlign =
6259 TLI.getTargetData()->getABITypeAlignment(
6260 VT.getTypeForEVT(*DAG.getContext()));
6261
6262 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6263 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006264
6265 return true;
6266}
6267
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006268static
Evan Cheng835580f2010-10-07 20:50:20 +00006269SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6270 EVT VT = Op.getValueType();
6271
6272 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006273 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6274 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006275 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6276 V1, DAG));
6277}
6278
6279static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006280SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006281 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006282 SDValue V1 = Op.getOperand(0);
6283 SDValue V2 = Op.getOperand(1);
6284 EVT VT = Op.getValueType();
6285
6286 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6287
Craig Topper1accb7e2012-01-10 06:54:16 +00006288 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006289 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6290
Evan Cheng0899f5c2011-08-31 02:05:24 +00006291 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6292 return DAG.getNode(ISD::BITCAST, dl, VT,
6293 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6294 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6295 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006296}
6297
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006298static
6299SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6300 SDValue V1 = Op.getOperand(0);
6301 SDValue V2 = Op.getOperand(1);
6302 EVT VT = Op.getValueType();
6303
6304 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6305 "unsupported shuffle type");
6306
6307 if (V2.getOpcode() == ISD::UNDEF)
6308 V2 = V1;
6309
6310 // v4i32 or v4f32
6311 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6312}
6313
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006314static
Craig Topper1accb7e2012-01-10 06:54:16 +00006315SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006316 SDValue V1 = Op.getOperand(0);
6317 SDValue V2 = Op.getOperand(1);
6318 EVT VT = Op.getValueType();
6319 unsigned NumElems = VT.getVectorNumElements();
6320
6321 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6322 // operand of these instructions is only memory, so check if there's a
6323 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6324 // same masks.
6325 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006326
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006327 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006328 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006329 CanFoldLoad = true;
6330
6331 // When V1 is a load, it can be folded later into a store in isel, example:
6332 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6333 // turns into:
6334 // (MOVLPSmr addr:$src1, VR128:$src2)
6335 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006336 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006337 CanFoldLoad = true;
6338
Dan Gohman65fd6562011-11-03 21:49:52 +00006339 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006340 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006341 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006342 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6343
6344 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006345 // If we don't care about the second element, procede to use movss.
6346 if (SVOp->getMaskElt(1) != -1)
6347 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006348 }
6349
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006350 // movl and movlp will both match v2i64, but v2i64 is never matched by
6351 // movl earlier because we make it strict to avoid messing with the movlp load
6352 // folding logic (see the code above getMOVLP call). Match it here then,
6353 // this is horrible, but will stay like this until we move all shuffle
6354 // matching to x86 specific nodes. Note that for the 1st condition all
6355 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006356 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006357 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6358 // as to remove this logic from here, as much as possible
6359 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006360 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006361 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006362 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006363
6364 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6365
6366 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006367 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006368 X86::getShuffleSHUFImmediate(SVOp), DAG);
6369}
6370
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006371static
6372SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006373 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006374 const X86Subtarget *Subtarget) {
6375 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6376 EVT VT = Op.getValueType();
6377 DebugLoc dl = Op.getDebugLoc();
6378 SDValue V1 = Op.getOperand(0);
6379 SDValue V2 = Op.getOperand(1);
6380
6381 if (isZeroShuffle(SVOp))
Craig Topper12216172012-01-13 08:12:35 +00006382 return getZeroVector(VT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
6383 DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006384
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006385 // Handle splat operations
6386 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006387 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006388 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006389 // Special case, this is the only place now where it's allowed to return
6390 // a vector_shuffle operation without using a target specific node, because
6391 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6392 // this be moved to DAGCombine instead?
6393 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006394 return Op;
6395
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006396 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006397 SDValue LD = isVectorBroadcast(Op, Subtarget);
6398 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006399 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006400
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006401 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006402 if ((Size == 128 && NumElem <= 4) ||
6403 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006404 return SDValue();
6405
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006406 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006407 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006408 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006409
6410 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6411 // do it!
6412 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6413 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6414 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006415 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006416 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006417 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006418 // FIXME: Figure out a cleaner way to do this.
6419 // Try to make use of movq to zero out the top part.
6420 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6421 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6422 if (NewOp.getNode()) {
6423 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6424 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6425 DAG, Subtarget, dl);
6426 }
6427 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6428 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6429 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6430 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6431 DAG, Subtarget, dl);
6432 }
6433 }
6434 return SDValue();
6435}
6436
Dan Gohman475871a2008-07-27 21:46:04 +00006437SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006438X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006439 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006440 SDValue V1 = Op.getOperand(0);
6441 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006442 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006443 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006444 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006445 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006446 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006447 bool V1IsSplat = false;
6448 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006449 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006450 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006451 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006452 MachineFunction &MF = DAG.getMachineFunction();
6453 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006454
Craig Topper3426a3e2011-11-14 06:46:21 +00006455 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006456
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006457 if (V1IsUndef && V2IsUndef)
6458 return DAG.getUNDEF(VT);
6459
6460 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006461
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006462 // Vector shuffle lowering takes 3 steps:
6463 //
6464 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6465 // narrowing and commutation of operands should be handled.
6466 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6467 // shuffle nodes.
6468 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6469 // so the shuffle can be broken into other shuffles and the legalizer can
6470 // try the lowering again.
6471 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006472 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006473 // be matched during isel, all of them must be converted to a target specific
6474 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006475
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006476 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6477 // narrowing and commutation of operands should be handled. The actual code
6478 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006479 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006480 if (NewOp.getNode())
6481 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006482
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006483 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6484 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper94438ba2011-12-16 08:06:31 +00006485 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006486 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006487 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006488 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006489
Craig Topperd0a31172012-01-10 06:37:29 +00006490 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006491 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006492 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006493
Dale Johannesen0488fb62010-09-30 23:57:10 +00006494 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006495 return getMOVHighToLow(Op, dl, DAG);
6496
6497 // Use to match splats
Craig Topper1accb7e2012-01-10 06:54:16 +00006498 if (HasSSE2 && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006499 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006500 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006501
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006502 if (X86::isPSHUFDMask(SVOp)) {
6503 // The actual implementation will match the mask in the if above and then
6504 // during isel it can match several different instructions, not only pshufd
6505 // as its name says, sad but true, emulate the behavior for now...
6506 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6507 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6508
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006509 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6510
Craig Topper1accb7e2012-01-10 06:54:16 +00006511 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006512 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6513
Craig Topperb3982da2011-12-31 23:50:21 +00006514 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006515 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006516 }
Eric Christopherfd179292009-08-27 18:07:15 +00006517
Evan Chengf26ffe92008-05-29 08:22:04 +00006518 // Check if this can be converted into a logical shift.
6519 bool isLeft = false;
6520 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006521 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006522 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006523 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006524 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006525 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006526 EVT EltVT = VT.getVectorElementType();
6527 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006528 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006529 }
Eric Christopherfd179292009-08-27 18:07:15 +00006530
Nate Begeman9008ca62009-04-27 18:41:29 +00006531 if (X86::isMOVLMask(SVOp)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006532 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006533 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006534 if (!X86::isMOVLPMask(SVOp)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006535 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006536 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6537
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006538 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006539 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6540 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006541 }
Eric Christopherfd179292009-08-27 18:07:15 +00006542
Nate Begeman9008ca62009-04-27 18:41:29 +00006543 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006544 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006545 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006546
Dale Johannesen0488fb62010-09-30 23:57:10 +00006547 if (X86::isMOVHLPSMask(SVOp))
6548 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006549
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006550 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006551 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006552
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006553 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006554 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006555
Dale Johannesen0488fb62010-09-30 23:57:10 +00006556 if (X86::isMOVLPMask(SVOp))
Craig Topper1accb7e2012-01-10 06:54:16 +00006557 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006558
Nate Begeman9008ca62009-04-27 18:41:29 +00006559 if (ShouldXformToMOVHLPS(SVOp) ||
6560 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6561 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006562
Evan Chengf26ffe92008-05-29 08:22:04 +00006563 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006564 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006565 EVT EltVT = VT.getVectorElementType();
6566 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006567 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006568 }
Eric Christopherfd179292009-08-27 18:07:15 +00006569
Evan Cheng9eca5e82006-10-25 21:49:50 +00006570 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006571 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6572 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006573 V1IsSplat = isSplatVector(V1.getNode());
6574 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006575
Chris Lattner8a594482007-11-25 00:24:49 +00006576 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper38034c52011-11-26 22:55:48 +00006577 if (V1IsSplat && !V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006578 Op = CommuteVectorShuffle(SVOp, DAG);
6579 SVOp = cast<ShuffleVectorSDNode>(Op);
6580 V1 = SVOp->getOperand(0);
6581 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006582 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006583 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006584 }
6585
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006586 ArrayRef<int> M = SVOp->getMask();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006587
6588 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006589 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006590 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006591 return V1;
6592 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6593 // the instruction selector will not match, so get a canonical MOVL with
6594 // swapped operands to undo the commute.
6595 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006596 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006597
Craig Topperbeabc6c2011-12-05 06:56:46 +00006598 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006599 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006600
Craig Topperbeabc6c2011-12-05 06:56:46 +00006601 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006602 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006603
Evan Cheng9bbbb982006-10-25 20:48:19 +00006604 if (V2IsSplat) {
6605 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006606 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006607 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006608 SDValue NewMask = NormalizeMask(SVOp, DAG);
6609 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6610 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006611 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006612 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006613 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006614 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006615 }
6616 }
6617 }
6618
Evan Cheng9eca5e82006-10-25 21:49:50 +00006619 if (Commuted) {
6620 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006621 // FIXME: this seems wrong.
6622 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6623 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006624
Craig Topperc0d82852011-11-22 00:44:41 +00006625 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006626 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V2, V1, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006627
Craig Topperc0d82852011-11-22 00:44:41 +00006628 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006629 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V2, V1, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006630 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006631
Nate Begeman9008ca62009-04-27 18:41:29 +00006632 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006633 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006634 return CommuteVectorShuffle(SVOp, DAG);
6635
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006636 // The checks below are all present in isShuffleMaskLegal, but they are
6637 // inlined here right now to enable us to directly emit target specific
6638 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006639
Craig Topper0e2037b2012-01-20 05:53:00 +00006640 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006641 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006642 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006643 DAG);
6644
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006645 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6646 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006647 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006648 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006649 }
6650
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006651 if (isPSHUFHWMask(M, VT))
6652 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6653 X86::getShufflePSHUFHWImmediate(SVOp),
6654 DAG);
6655
6656 if (isPSHUFLWMask(M, VT))
6657 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6658 X86::getShufflePSHUFLWImmediate(SVOp),
6659 DAG);
6660
Craig Topper1a7700a2012-01-19 08:19:12 +00006661 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006662 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006663 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006664
Craig Topper94438ba2011-12-16 08:06:31 +00006665 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006666 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006667 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006668 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006669
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006670 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006671 // Generate target specific nodes for 128 or 256-bit shuffles only
6672 // supported in the AVX instruction set.
6673 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006674
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006675 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006676 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006677 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6678
Craig Topper70b883b2011-11-28 10:14:51 +00006679 // Handle VPERMILPS/D* permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006680 if (isVPERMILPMask(M, VT, HasAVX))
Craig Topper316cd2a2011-11-30 06:25:25 +00006681 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006682 getShuffleVPERMILPImmediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006683
Craig Topper70b883b2011-11-28 10:14:51 +00006684 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006685 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006686 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006687 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006688
6689 //===--------------------------------------------------------------------===//
6690 // Since no target specific shuffle was selected for this generic one,
6691 // lower it into other known shuffles. FIXME: this isn't true yet, but
6692 // this is the plan.
6693 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006694
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006695 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6696 if (VT == MVT::v8i16) {
6697 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6698 if (NewOp.getNode())
6699 return NewOp;
6700 }
6701
6702 if (VT == MVT::v16i8) {
6703 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6704 if (NewOp.getNode())
6705 return NewOp;
6706 }
6707
6708 // Handle all 128-bit wide vectors with 4 elements, and match them with
6709 // several different shuffle types.
6710 if (NumElems == 4 && VT.getSizeInBits() == 128)
6711 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6712
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006713 // Handle general 256-bit shuffles
6714 if (VT.is256BitVector())
6715 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6716
Dan Gohman475871a2008-07-27 21:46:04 +00006717 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006718}
6719
Dan Gohman475871a2008-07-27 21:46:04 +00006720SDValue
6721X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006722 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006723 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006724 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006725
6726 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6727 return SDValue();
6728
Duncan Sands83ec4b62008-06-06 12:08:01 +00006729 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006730 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006731 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006732 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006733 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006734 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006735 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006736 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6737 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6738 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6740 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006741 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006742 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006743 Op.getOperand(0)),
6744 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006745 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006746 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006747 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006748 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006749 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006750 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006751 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6752 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006753 // result has a single use which is a store or a bitcast to i32. And in
6754 // the case of a store, it's not worth it if the index is a constant 0,
6755 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006756 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006757 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006758 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006759 if ((User->getOpcode() != ISD::STORE ||
6760 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6761 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006762 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006763 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006764 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006765 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006766 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006767 Op.getOperand(0)),
6768 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006769 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006770 } else if (VT == MVT::i32 || VT == MVT::i64) {
6771 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006772 if (isa<ConstantSDNode>(Op.getOperand(1)))
6773 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006774 }
Dan Gohman475871a2008-07-27 21:46:04 +00006775 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006776}
6777
6778
Dan Gohman475871a2008-07-27 21:46:04 +00006779SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006780X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6781 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006782 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006783 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006784
David Greene74a579d2011-02-10 16:57:36 +00006785 SDValue Vec = Op.getOperand(0);
6786 EVT VecVT = Vec.getValueType();
6787
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006788 // If this is a 256-bit vector result, first extract the 128-bit vector and
6789 // then extract the element from the 128-bit vector.
6790 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006791 DebugLoc dl = Op.getNode()->getDebugLoc();
6792 unsigned NumElems = VecVT.getVectorNumElements();
6793 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006794 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6795
6796 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006797 bool Upper = IdxVal >= NumElems/2;
6798 Vec = Extract128BitVector(Vec,
6799 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006800
David Greene74a579d2011-02-10 16:57:36 +00006801 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006802 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006803 }
6804
6805 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6806
Craig Topperd0a31172012-01-10 06:37:29 +00006807 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006808 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006809 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006810 return Res;
6811 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006812
Owen Andersone50ed302009-08-10 22:56:29 +00006813 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006814 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006815 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006816 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006817 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006818 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006819 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006820 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6821 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006822 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006823 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006824 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006825 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006826 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006827 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006828 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006829 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006831 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006832 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006833 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834 if (Idx == 0)
6835 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006836
Evan Cheng0db9fe62006-04-25 20:13:52 +00006837 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006838 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006839 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006840 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006841 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006842 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006843 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006844 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006845 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6846 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6847 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006848 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849 if (Idx == 0)
6850 return Op;
6851
6852 // UNPCKHPD the element to the lowest double word, then movsd.
6853 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6854 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006855 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006856 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006857 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006858 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006859 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006860 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861 }
6862
Dan Gohman475871a2008-07-27 21:46:04 +00006863 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006864}
6865
Dan Gohman475871a2008-07-27 21:46:04 +00006866SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006867X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6868 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006869 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006870 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006871 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006872
Dan Gohman475871a2008-07-27 21:46:04 +00006873 SDValue N0 = Op.getOperand(0);
6874 SDValue N1 = Op.getOperand(1);
6875 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006876
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006877 if (VT.getSizeInBits() == 256)
6878 return SDValue();
6879
Dan Gohman8a55ce42009-09-23 21:02:20 +00006880 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006881 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006882 unsigned Opc;
6883 if (VT == MVT::v8i16)
6884 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006885 else if (VT == MVT::v16i8)
6886 Opc = X86ISD::PINSRB;
6887 else
6888 Opc = X86ISD::PINSRB;
6889
Nate Begeman14d12ca2008-02-11 04:19:36 +00006890 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6891 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006892 if (N1.getValueType() != MVT::i32)
6893 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6894 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006895 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006896 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006897 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006898 // Bits [7:6] of the constant are the source select. This will always be
6899 // zero here. The DAG Combiner may combine an extract_elt index into these
6900 // bits. For example (insert (extract, 3), 2) could be matched by putting
6901 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006902 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006903 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006904 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006905 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006906 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006907 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006908 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006909 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006910 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6911 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006912 // PINSR* works with constant index.
6913 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006914 }
Dan Gohman475871a2008-07-27 21:46:04 +00006915 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006916}
6917
Dan Gohman475871a2008-07-27 21:46:04 +00006918SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006919X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006920 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006921 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006922
David Greene6b381262011-02-09 15:32:06 +00006923 DebugLoc dl = Op.getDebugLoc();
6924 SDValue N0 = Op.getOperand(0);
6925 SDValue N1 = Op.getOperand(1);
6926 SDValue N2 = Op.getOperand(2);
6927
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006928 // If this is a 256-bit vector result, first extract the 128-bit vector,
6929 // insert the element into the extracted half and then place it back.
6930 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006931 if (!isa<ConstantSDNode>(N2))
6932 return SDValue();
6933
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006934 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006935 unsigned NumElems = VT.getVectorNumElements();
6936 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006937 bool Upper = IdxVal >= NumElems/2;
6938 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6939 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006940
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006941 // Insert the element into the desired half.
6942 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6943 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006944
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006945 // Insert the changed part back to the 256-bit vector
6946 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006947 }
6948
Craig Topperd0a31172012-01-10 06:37:29 +00006949 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006950 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6951
Dan Gohman8a55ce42009-09-23 21:02:20 +00006952 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006953 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006954
Dan Gohman8a55ce42009-09-23 21:02:20 +00006955 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006956 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6957 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006958 if (N1.getValueType() != MVT::i32)
6959 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6960 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006961 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006962 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006963 }
Dan Gohman475871a2008-07-27 21:46:04 +00006964 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006965}
6966
Dan Gohman475871a2008-07-27 21:46:04 +00006967SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006968X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006969 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006970 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006971 EVT OpVT = Op.getValueType();
6972
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006973 // If this is a 256-bit vector result, first insert into a 128-bit
6974 // vector and then insert into the 256-bit vector.
6975 if (OpVT.getSizeInBits() > 128) {
6976 // Insert into a 128-bit vector.
6977 EVT VT128 = EVT::getVectorVT(*Context,
6978 OpVT.getVectorElementType(),
6979 OpVT.getVectorNumElements() / 2);
6980
6981 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6982
6983 // Insert the 128-bit vector.
6984 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6985 DAG.getConstant(0, MVT::i32),
6986 DAG, dl);
6987 }
6988
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006989 if (Op.getValueType() == MVT::v1i64 &&
6990 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006991 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006992
Owen Anderson825b72b2009-08-11 20:47:22 +00006993 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006994 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6995 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006996 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006997 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998}
6999
David Greene91585092011-01-26 15:38:49 +00007000// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7001// a simple subregister reference or explicit instructions to grab
7002// upper bits of a vector.
7003SDValue
7004X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7005 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007006 DebugLoc dl = Op.getNode()->getDebugLoc();
7007 SDValue Vec = Op.getNode()->getOperand(0);
7008 SDValue Idx = Op.getNode()->getOperand(1);
7009
7010 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7011 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7012 return Extract128BitVector(Vec, Idx, DAG, dl);
7013 }
David Greene91585092011-01-26 15:38:49 +00007014 }
7015 return SDValue();
7016}
7017
David Greenecfe33c42011-01-26 19:13:22 +00007018// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7019// simple superregister reference or explicit instructions to insert
7020// the upper bits of a vector.
7021SDValue
7022X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7023 if (Subtarget->hasAVX()) {
7024 DebugLoc dl = Op.getNode()->getDebugLoc();
7025 SDValue Vec = Op.getNode()->getOperand(0);
7026 SDValue SubVec = Op.getNode()->getOperand(1);
7027 SDValue Idx = Op.getNode()->getOperand(2);
7028
7029 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7030 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007031 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007032 }
7033 }
7034 return SDValue();
7035}
7036
Bill Wendling056292f2008-09-16 21:48:12 +00007037// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7038// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7039// one of the above mentioned nodes. It has to be wrapped because otherwise
7040// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7041// be used to form addressing mode. These wrapped nodes will be selected
7042// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007043SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007044X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007045 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007046
Chris Lattner41621a22009-06-26 19:22:52 +00007047 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7048 // global base reg.
7049 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007050 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007051 CodeModel::Model M = getTargetMachine().getCodeModel();
7052
Chris Lattner4f066492009-07-11 20:29:19 +00007053 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007054 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007055 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007056 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007057 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007058 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007059 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007060
Evan Cheng1606e8e2009-03-13 07:51:59 +00007061 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007062 CP->getAlignment(),
7063 CP->getOffset(), OpFlag);
7064 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007065 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007066 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007067 if (OpFlag) {
7068 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007069 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007070 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007071 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007072 }
7073
7074 return Result;
7075}
7076
Dan Gohmand858e902010-04-17 15:26:15 +00007077SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007078 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007079
Chris Lattner18c59872009-06-27 04:16:01 +00007080 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7081 // global base reg.
7082 unsigned char OpFlag = 0;
7083 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007084 CodeModel::Model M = getTargetMachine().getCodeModel();
7085
Chris Lattner4f066492009-07-11 20:29:19 +00007086 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007087 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007088 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007089 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007090 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007091 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007092 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007093
Chris Lattner18c59872009-06-27 04:16:01 +00007094 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7095 OpFlag);
7096 DebugLoc DL = JT->getDebugLoc();
7097 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007098
Chris Lattner18c59872009-06-27 04:16:01 +00007099 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007100 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007101 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7102 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007103 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007104 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007105
Chris Lattner18c59872009-06-27 04:16:01 +00007106 return Result;
7107}
7108
7109SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007110X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007111 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007112
Chris Lattner18c59872009-06-27 04:16:01 +00007113 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7114 // global base reg.
7115 unsigned char OpFlag = 0;
7116 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007117 CodeModel::Model M = getTargetMachine().getCodeModel();
7118
Chris Lattner4f066492009-07-11 20:29:19 +00007119 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007120 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7121 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7122 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007123 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007124 } else if (Subtarget->isPICStyleGOT()) {
7125 OpFlag = X86II::MO_GOT;
7126 } else if (Subtarget->isPICStyleStubPIC()) {
7127 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7128 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7129 OpFlag = X86II::MO_DARWIN_NONLAZY;
7130 }
Eric Christopherfd179292009-08-27 18:07:15 +00007131
Chris Lattner18c59872009-06-27 04:16:01 +00007132 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007133
Chris Lattner18c59872009-06-27 04:16:01 +00007134 DebugLoc DL = Op.getDebugLoc();
7135 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007136
7137
Chris Lattner18c59872009-06-27 04:16:01 +00007138 // With PIC, the address is actually $g + Offset.
7139 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007140 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007141 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7142 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007143 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007144 Result);
7145 }
Eric Christopherfd179292009-08-27 18:07:15 +00007146
Eli Friedman586272d2011-08-11 01:48:05 +00007147 // For symbols that require a load from a stub to get the address, emit the
7148 // load.
7149 if (isGlobalStubReference(OpFlag))
7150 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007151 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007152
Chris Lattner18c59872009-06-27 04:16:01 +00007153 return Result;
7154}
7155
Dan Gohman475871a2008-07-27 21:46:04 +00007156SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007157X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007158 // Create the TargetBlockAddressAddress node.
7159 unsigned char OpFlags =
7160 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007161 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007162 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007163 DebugLoc dl = Op.getDebugLoc();
7164 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7165 /*isTarget=*/true, OpFlags);
7166
Dan Gohmanf705adb2009-10-30 01:28:02 +00007167 if (Subtarget->isPICStyleRIPRel() &&
7168 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007169 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7170 else
7171 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007172
Dan Gohman29cbade2009-11-20 23:18:13 +00007173 // With PIC, the address is actually $g + Offset.
7174 if (isGlobalRelativeToPICBase(OpFlags)) {
7175 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7176 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7177 Result);
7178 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007179
7180 return Result;
7181}
7182
7183SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007184X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007185 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007186 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007187 // Create the TargetGlobalAddress node, folding in the constant
7188 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007189 unsigned char OpFlags =
7190 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007191 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007192 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007193 if (OpFlags == X86II::MO_NO_FLAG &&
7194 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007195 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007196 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007197 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007198 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007199 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007200 }
Eric Christopherfd179292009-08-27 18:07:15 +00007201
Chris Lattner4f066492009-07-11 20:29:19 +00007202 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007203 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007204 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7205 else
7206 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007207
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007208 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007209 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007210 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7211 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007212 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007214
Chris Lattner36c25012009-07-10 07:34:39 +00007215 // For globals that require a load from a stub to get the address, emit the
7216 // load.
7217 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007218 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007219 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007220
Dan Gohman6520e202008-10-18 02:06:02 +00007221 // If there was a non-zero offset that we didn't fold, create an explicit
7222 // addition for it.
7223 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007224 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007225 DAG.getConstant(Offset, getPointerTy()));
7226
Evan Cheng0db9fe62006-04-25 20:13:52 +00007227 return Result;
7228}
7229
Evan Chengda43bcf2008-09-24 00:05:32 +00007230SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007231X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007232 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007233 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007234 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007235}
7236
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007237static SDValue
7238GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007239 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007240 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007241 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007242 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007243 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007244 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007245 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007246 GA->getOffset(),
7247 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007248 if (InFlag) {
7249 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007250 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007251 } else {
7252 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007253 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007254 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007255
7256 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007257 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007258
Rafael Espindola15f1b662009-04-24 12:59:40 +00007259 SDValue Flag = Chain.getValue(1);
7260 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007261}
7262
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007263// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007264static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007265LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007266 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007267 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007268 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7269 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007270 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007271 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007272 InFlag = Chain.getValue(1);
7273
Chris Lattnerb903bed2009-06-26 21:20:29 +00007274 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007275}
7276
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007277// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007278static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007279LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007280 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007281 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7282 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007283}
7284
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007285// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7286// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007287static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007288 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007289 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007290 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007291
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007292 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7293 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7294 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007295
Michael J. Spencerec38de22010-10-10 22:04:20 +00007296 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007297 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007298 MachinePointerInfo(Ptr),
7299 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007300
Chris Lattnerb903bed2009-06-26 21:20:29 +00007301 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007302 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7303 // initialexec.
7304 unsigned WrapperKind = X86ISD::Wrapper;
7305 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007306 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007307 } else if (is64Bit) {
7308 assert(model == TLSModel::InitialExec);
7309 OperandFlags = X86II::MO_GOTTPOFF;
7310 WrapperKind = X86ISD::WrapperRIP;
7311 } else {
7312 assert(model == TLSModel::InitialExec);
7313 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007314 }
Eric Christopherfd179292009-08-27 18:07:15 +00007315
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007316 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7317 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007318 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007319 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007320 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007321 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007322
Rafael Espindola9a580232009-02-27 13:37:18 +00007323 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007324 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007325 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007326
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007327 // The address of the thread local variable is the add of the thread
7328 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007329 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007330}
7331
Dan Gohman475871a2008-07-27 21:46:04 +00007332SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007333X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007334
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007335 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007336 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007337
Eric Christopher30ef0e52010-06-03 04:07:48 +00007338 if (Subtarget->isTargetELF()) {
7339 // TODO: implement the "local dynamic" model
7340 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007341
Eric Christopher30ef0e52010-06-03 04:07:48 +00007342 // If GV is an alias then use the aliasee for determining
7343 // thread-localness.
7344 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7345 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007346
7347 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007348 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007349
Eric Christopher30ef0e52010-06-03 04:07:48 +00007350 switch (model) {
7351 case TLSModel::GeneralDynamic:
7352 case TLSModel::LocalDynamic: // not implemented
7353 if (Subtarget->is64Bit())
7354 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7355 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007356
Eric Christopher30ef0e52010-06-03 04:07:48 +00007357 case TLSModel::InitialExec:
7358 case TLSModel::LocalExec:
7359 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7360 Subtarget->is64Bit());
7361 }
7362 } else if (Subtarget->isTargetDarwin()) {
7363 // Darwin only has one model of TLS. Lower to that.
7364 unsigned char OpFlag = 0;
7365 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7366 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007367
Eric Christopher30ef0e52010-06-03 04:07:48 +00007368 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7369 // global base reg.
7370 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7371 !Subtarget->is64Bit();
7372 if (PIC32)
7373 OpFlag = X86II::MO_TLVP_PIC_BASE;
7374 else
7375 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007376 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007377 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007378 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007379 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007380 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007381
Eric Christopher30ef0e52010-06-03 04:07:48 +00007382 // With PIC32, the address is actually $g + Offset.
7383 if (PIC32)
7384 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7385 DAG.getNode(X86ISD::GlobalBaseReg,
7386 DebugLoc(), getPointerTy()),
7387 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007388
Eric Christopher30ef0e52010-06-03 04:07:48 +00007389 // Lowering the machine isd will make sure everything is in the right
7390 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007391 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007392 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007393 SDValue Args[] = { Chain, Offset };
7394 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007395
Eric Christopher30ef0e52010-06-03 04:07:48 +00007396 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7397 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7398 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007399
Eric Christopher30ef0e52010-06-03 04:07:48 +00007400 // And our return value (tls address) is in the standard call return value
7401 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007402 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007403 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7404 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007405 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007406
David Blaikie4d6ccb52012-01-20 21:51:11 +00007407 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007408}
7409
Evan Cheng0db9fe62006-04-25 20:13:52 +00007410
Chad Rosierb90d2a92012-01-03 23:19:12 +00007411/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7412/// and take a 2 x i32 value to shift plus a shift amount.
7413SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007414 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007415 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007416 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007417 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007418 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007419 SDValue ShOpLo = Op.getOperand(0);
7420 SDValue ShOpHi = Op.getOperand(1);
7421 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007422 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007423 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007424 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007425
Dan Gohman475871a2008-07-27 21:46:04 +00007426 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007427 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007428 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7429 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007430 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007431 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7432 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007433 }
Evan Chenge3413162006-01-09 18:33:28 +00007434
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7436 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007437 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007439
Dan Gohman475871a2008-07-27 21:46:04 +00007440 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007442 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7443 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007444
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007445 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007446 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7447 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007448 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007449 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7450 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007451 }
7452
Dan Gohman475871a2008-07-27 21:46:04 +00007453 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007454 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455}
Evan Chenga3195e82006-01-12 22:54:21 +00007456
Dan Gohmand858e902010-04-17 15:26:15 +00007457SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7458 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007459 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007460
Dale Johannesen0488fb62010-09-30 23:57:10 +00007461 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007462 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007463
Owen Anderson825b72b2009-08-11 20:47:22 +00007464 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007465 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007466
Eli Friedman36df4992009-05-27 00:47:34 +00007467 // These are really Legal; return the operand so the caller accepts it as
7468 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007469 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007470 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007471 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007472 Subtarget->is64Bit()) {
7473 return Op;
7474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007475
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007476 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007477 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007478 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007479 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007480 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007481 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007482 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007483 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007484 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007485 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7486}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007487
Owen Andersone50ed302009-08-10 22:56:29 +00007488SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007489 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007490 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007491 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007492 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007493 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007494 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007495 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007496 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007497 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007499
Chris Lattner492a43e2010-09-22 01:28:21 +00007500 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007501
Stuart Hastings84be9582011-06-02 15:57:11 +00007502 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7503 MachineMemOperand *MMO;
7504 if (FI) {
7505 int SSFI = FI->getIndex();
7506 MMO =
7507 DAG.getMachineFunction()
7508 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7509 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7510 } else {
7511 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7512 StackSlot = StackSlot.getOperand(1);
7513 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007514 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007515 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7516 X86ISD::FILD, DL,
7517 Tys, Ops, array_lengthof(Ops),
7518 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007519
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007520 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007521 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007522 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007523
7524 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7525 // shouldn't be necessary except that RFP cannot be live across
7526 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007527 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007528 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7529 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007530 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007532 SDValue Ops[] = {
7533 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7534 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007535 MachineMemOperand *MMO =
7536 DAG.getMachineFunction()
7537 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007538 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007539
Chris Lattner492a43e2010-09-22 01:28:21 +00007540 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7541 Ops, array_lengthof(Ops),
7542 Op.getValueType(), MMO);
7543 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007544 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007545 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007546 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007547
Evan Cheng0db9fe62006-04-25 20:13:52 +00007548 return Result;
7549}
7550
Bill Wendling8b8a6362009-01-17 03:56:04 +00007551// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007552SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7553 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007554 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007555 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007556 movq %rax, %xmm0
7557 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7558 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7559 #ifdef __SSE3__
7560 haddpd %xmm0, %xmm0
7561 #else
7562 pshufd $0x4e, %xmm0, %xmm1
7563 addpd %xmm1, %xmm0
7564 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007565 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007566
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007567 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007568 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007569
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007570 // Build some magic constants.
Chad Rosier01d426e2011-12-15 01:16:09 +00007571 SmallVector<Constant*,4> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007572 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
Bill Wendling397ae212012-01-05 02:13:20 +00007573 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
Owen Andersoneed707b2009-07-24 23:12:02 +00007574 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7575 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007576 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007577 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007578
Chris Lattner97484792012-01-25 09:56:22 +00007579 SmallVector<Constant*,2> CV1;
7580 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007581 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007582 CV1.push_back(
7583 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7584 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007585 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007586
Bill Wendling397ae212012-01-05 02:13:20 +00007587 // Load the 64-bit value into an XMM register.
7588 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7589 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007590 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007591 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007592 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007593 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7594 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7595 CLod0);
7596
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007598 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007599 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007600 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007601 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007602 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007603
Craig Topperd0a31172012-01-10 06:37:29 +00007604 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007605 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7606 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7607 } else {
7608 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7609 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7610 S2F, 0x4E, DAG);
7611 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7612 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7613 Sub);
7614 }
7615
7616 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007617 DAG.getIntPtrConstant(0));
7618}
7619
Bill Wendling8b8a6362009-01-17 03:56:04 +00007620// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007621SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7622 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007623 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007624 // FP constant to bias correct the final result.
7625 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007626 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007627
7628 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007630 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007631
Eli Friedmanf3704762011-08-29 21:15:46 +00007632 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007633 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007634
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007636 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007637 DAG.getIntPtrConstant(0));
7638
7639 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007640 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007641 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007642 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007643 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007644 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007645 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007646 MVT::v2f64, Bias)));
7647 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007648 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007649 DAG.getIntPtrConstant(0));
7650
7651 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007652 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007653
7654 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007655 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007656
Owen Anderson825b72b2009-08-11 20:47:22 +00007657 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007658 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007659 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007660 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007661 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007662 }
7663
7664 // Handle final rounding.
7665 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007666}
7667
Dan Gohmand858e902010-04-17 15:26:15 +00007668SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7669 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007670 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007671 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007672
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007673 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007674 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7675 // the optimization here.
7676 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007677 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007678
Owen Andersone50ed302009-08-10 22:56:29 +00007679 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007680 EVT DstVT = Op.getValueType();
7681 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007682 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007683 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007684 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007685 else if (Subtarget->is64Bit() &&
7686 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007687 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007688
7689 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007690 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007691 if (SrcVT == MVT::i32) {
7692 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7693 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7694 getPointerTy(), StackSlot, WordOff);
7695 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007696 StackSlot, MachinePointerInfo(),
7697 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007698 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007699 OffsetSlot, MachinePointerInfo(),
7700 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007701 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7702 return Fild;
7703 }
7704
7705 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7706 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007707 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007708 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007709 // For i64 source, we need to add the appropriate power of 2 if the input
7710 // was negative. This is the same as the optimization in
7711 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7712 // we must be careful to do the computation in x87 extended precision, not
7713 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007714 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7715 MachineMemOperand *MMO =
7716 DAG.getMachineFunction()
7717 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7718 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007719
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007720 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7721 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007722 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7723 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007724
7725 APInt FF(32, 0x5F800000ULL);
7726
7727 // Check whether the sign bit is set.
7728 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7729 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7730 ISD::SETLT);
7731
7732 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7733 SDValue FudgePtr = DAG.getConstantPool(
7734 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7735 getPointerTy());
7736
7737 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7738 SDValue Zero = DAG.getIntPtrConstant(0);
7739 SDValue Four = DAG.getIntPtrConstant(4);
7740 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7741 Zero, Four);
7742 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7743
7744 // Load the value out, extending it from f32 to f80.
7745 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007746 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007747 FudgePtr, MachinePointerInfo::getConstantPool(),
7748 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007749 // Extend everything to 80 bits to force it to be done on x87.
7750 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7751 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007752}
7753
Dan Gohman475871a2008-07-27 21:46:04 +00007754std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007755FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007756 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007757
Owen Andersone50ed302009-08-10 22:56:29 +00007758 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007759
7760 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7762 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007763 }
7764
Owen Anderson825b72b2009-08-11 20:47:22 +00007765 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7766 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007767 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007768
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007769 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007770 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007771 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007772 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007773 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007774 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007775 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007776 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007777
Evan Cheng87c89352007-10-15 20:11:21 +00007778 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7779 // stack slot.
7780 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007781 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007782 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007783 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007784
Michael J. Spencerec38de22010-10-10 22:04:20 +00007785
7786
Evan Cheng0db9fe62006-04-25 20:13:52 +00007787 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007788 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007789 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007790 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7791 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7792 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007793 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007794
Dan Gohman475871a2008-07-27 21:46:04 +00007795 SDValue Chain = DAG.getEntryNode();
7796 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007797 EVT TheVT = Op.getOperand(0).getValueType();
7798 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007800 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007801 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007802 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007803 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007804 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007805 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007806 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007807
Chris Lattner492a43e2010-09-22 01:28:21 +00007808 MachineMemOperand *MMO =
7809 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7810 MachineMemOperand::MOLoad, MemSize, MemSize);
7811 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7812 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007813 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007814 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007815 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7816 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007817
Chris Lattner07290932010-09-22 01:05:16 +00007818 MachineMemOperand *MMO =
7819 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7820 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007821
Evan Cheng0db9fe62006-04-25 20:13:52 +00007822 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007823 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007824 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7825 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007826
Chris Lattner27a6c732007-11-24 07:07:01 +00007827 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007828}
7829
Dan Gohmand858e902010-04-17 15:26:15 +00007830SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7831 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007832 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007833 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007834
Eli Friedman948e95a2009-05-23 09:59:16 +00007835 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007836 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007837 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7838 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007839
Chris Lattner27a6c732007-11-24 07:07:01 +00007840 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007841 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007842 FIST, StackSlot, MachinePointerInfo(),
7843 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007844}
7845
Dan Gohmand858e902010-04-17 15:26:15 +00007846SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7847 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007848 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7849 SDValue FIST = Vals.first, StackSlot = Vals.second;
7850 assert(FIST.getNode() && "Unexpected failure");
7851
7852 // Load the result.
7853 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007854 FIST, StackSlot, MachinePointerInfo(),
7855 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007856}
7857
Dan Gohmand858e902010-04-17 15:26:15 +00007858SDValue X86TargetLowering::LowerFABS(SDValue Op,
7859 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007860 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007861 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007862 EVT VT = Op.getValueType();
7863 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007864 if (VT.isVector())
7865 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007866 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007867 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007868 C = ConstantVector::getSplat(2,
7869 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007870 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007871 C = ConstantVector::getSplat(4,
7872 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007873 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007874 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007875 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007876 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007877 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007878 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007879}
7880
Dan Gohmand858e902010-04-17 15:26:15 +00007881SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007882 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007883 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007884 EVT VT = Op.getValueType();
7885 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007886 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7887 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007888 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007889 NumElts = VT.getVectorNumElements();
7890 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007891 Constant *C;
7892 if (EltVT == MVT::f64)
7893 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7894 else
7895 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7896 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007897 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007898 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007899 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007900 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007901 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007902 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007903 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007904 DAG.getNode(ISD::XOR, dl, XORVT,
7905 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007906 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007907 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007908 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007909 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007910 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007911}
7912
Dan Gohmand858e902010-04-17 15:26:15 +00007913SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007914 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007915 SDValue Op0 = Op.getOperand(0);
7916 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007917 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007918 EVT VT = Op.getValueType();
7919 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007920
7921 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007922 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007923 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007924 SrcVT = VT;
7925 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007926 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007927 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007928 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007929 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007930 }
7931
7932 // At this point the operands and the result should have the same
7933 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007934
Evan Cheng68c47cb2007-01-05 07:55:56 +00007935 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007936 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007937 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007938 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7939 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007940 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007941 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7942 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7943 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7944 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007945 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007946 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007947 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007948 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007949 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007950 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007951 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007952
7953 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007954 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007955 // Op0 is MVT::f32, Op1 is MVT::f64.
7956 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7957 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7958 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007959 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007960 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007961 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007962 }
7963
Evan Cheng73d6cf12007-01-05 21:37:56 +00007964 // Clear first operand sign bit.
7965 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007966 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007967 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7968 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007969 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007970 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7971 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7972 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7973 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007974 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007975 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007976 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007977 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007978 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007979 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007980 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007981
7982 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007983 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007984}
7985
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007986SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7987 SDValue N0 = Op.getOperand(0);
7988 DebugLoc dl = Op.getDebugLoc();
7989 EVT VT = Op.getValueType();
7990
7991 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7992 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7993 DAG.getConstant(1, VT));
7994 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7995}
7996
Dan Gohman076aee32009-03-04 19:44:21 +00007997/// Emit nodes that will be selected as "test Op0,Op0", or something
7998/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007999SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008000 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008001 DebugLoc dl = Op.getDebugLoc();
8002
Dan Gohman31125812009-03-07 01:58:32 +00008003 // CF and OF aren't always set the way we want. Determine which
8004 // of these we need.
8005 bool NeedCF = false;
8006 bool NeedOF = false;
8007 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008008 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008009 case X86::COND_A: case X86::COND_AE:
8010 case X86::COND_B: case X86::COND_BE:
8011 NeedCF = true;
8012 break;
8013 case X86::COND_G: case X86::COND_GE:
8014 case X86::COND_L: case X86::COND_LE:
8015 case X86::COND_O: case X86::COND_NO:
8016 NeedOF = true;
8017 break;
Dan Gohman31125812009-03-07 01:58:32 +00008018 }
8019
Dan Gohman076aee32009-03-04 19:44:21 +00008020 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008021 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8022 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008023 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8024 // Emit a CMP with 0, which is the TEST pattern.
8025 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8026 DAG.getConstant(0, Op.getValueType()));
8027
8028 unsigned Opcode = 0;
8029 unsigned NumOperands = 0;
8030 switch (Op.getNode()->getOpcode()) {
8031 case ISD::ADD:
8032 // Due to an isel shortcoming, be conservative if this add is likely to be
8033 // selected as part of a load-modify-store instruction. When the root node
8034 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8035 // uses of other nodes in the match, such as the ADD in this case. This
8036 // leads to the ADD being left around and reselected, with the result being
8037 // two adds in the output. Alas, even if none our users are stores, that
8038 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8039 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8040 // climbing the DAG back to the root, and it doesn't seem to be worth the
8041 // effort.
8042 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008043 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8044 if (UI->getOpcode() != ISD::CopyToReg &&
8045 UI->getOpcode() != ISD::SETCC &&
8046 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008047 goto default_case;
8048
8049 if (ConstantSDNode *C =
8050 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8051 // An add of one will be selected as an INC.
8052 if (C->getAPIntValue() == 1) {
8053 Opcode = X86ISD::INC;
8054 NumOperands = 1;
8055 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008056 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008057
8058 // An add of negative one (subtract of one) will be selected as a DEC.
8059 if (C->getAPIntValue().isAllOnesValue()) {
8060 Opcode = X86ISD::DEC;
8061 NumOperands = 1;
8062 break;
8063 }
Dan Gohman076aee32009-03-04 19:44:21 +00008064 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008065
8066 // Otherwise use a regular EFLAGS-setting add.
8067 Opcode = X86ISD::ADD;
8068 NumOperands = 2;
8069 break;
8070 case ISD::AND: {
8071 // If the primary and result isn't used, don't bother using X86ISD::AND,
8072 // because a TEST instruction will be better.
8073 bool NonFlagUse = false;
8074 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8075 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8076 SDNode *User = *UI;
8077 unsigned UOpNo = UI.getOperandNo();
8078 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8079 // Look pass truncate.
8080 UOpNo = User->use_begin().getOperandNo();
8081 User = *User->use_begin();
8082 }
8083
8084 if (User->getOpcode() != ISD::BRCOND &&
8085 User->getOpcode() != ISD::SETCC &&
8086 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8087 NonFlagUse = true;
8088 break;
8089 }
Dan Gohman076aee32009-03-04 19:44:21 +00008090 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008091
8092 if (!NonFlagUse)
8093 break;
8094 }
8095 // FALL THROUGH
8096 case ISD::SUB:
8097 case ISD::OR:
8098 case ISD::XOR:
8099 // Due to the ISEL shortcoming noted above, be conservative if this op is
8100 // likely to be selected as part of a load-modify-store instruction.
8101 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8102 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8103 if (UI->getOpcode() == ISD::STORE)
8104 goto default_case;
8105
8106 // Otherwise use a regular EFLAGS-setting instruction.
8107 switch (Op.getNode()->getOpcode()) {
8108 default: llvm_unreachable("unexpected operator!");
8109 case ISD::SUB: Opcode = X86ISD::SUB; break;
8110 case ISD::OR: Opcode = X86ISD::OR; break;
8111 case ISD::XOR: Opcode = X86ISD::XOR; break;
8112 case ISD::AND: Opcode = X86ISD::AND; break;
8113 }
8114
8115 NumOperands = 2;
8116 break;
8117 case X86ISD::ADD:
8118 case X86ISD::SUB:
8119 case X86ISD::INC:
8120 case X86ISD::DEC:
8121 case X86ISD::OR:
8122 case X86ISD::XOR:
8123 case X86ISD::AND:
8124 return SDValue(Op.getNode(), 1);
8125 default:
8126 default_case:
8127 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008128 }
8129
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008130 if (Opcode == 0)
8131 // Emit a CMP with 0, which is the TEST pattern.
8132 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8133 DAG.getConstant(0, Op.getValueType()));
8134
8135 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8136 SmallVector<SDValue, 4> Ops;
8137 for (unsigned i = 0; i != NumOperands; ++i)
8138 Ops.push_back(Op.getOperand(i));
8139
8140 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8141 DAG.ReplaceAllUsesWith(Op, New);
8142 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008143}
8144
8145/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8146/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008147SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008148 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008149 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8150 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008151 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008152
8153 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008154 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008155}
8156
Evan Chengd40d03e2010-01-06 19:38:29 +00008157/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8158/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008159SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8160 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008161 SDValue Op0 = And.getOperand(0);
8162 SDValue Op1 = And.getOperand(1);
8163 if (Op0.getOpcode() == ISD::TRUNCATE)
8164 Op0 = Op0.getOperand(0);
8165 if (Op1.getOpcode() == ISD::TRUNCATE)
8166 Op1 = Op1.getOperand(0);
8167
Evan Chengd40d03e2010-01-06 19:38:29 +00008168 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008169 if (Op1.getOpcode() == ISD::SHL)
8170 std::swap(Op0, Op1);
8171 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008172 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8173 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008174 // If we looked past a truncate, check that it's only truncating away
8175 // known zeros.
8176 unsigned BitWidth = Op0.getValueSizeInBits();
8177 unsigned AndBitWidth = And.getValueSizeInBits();
8178 if (BitWidth > AndBitWidth) {
8179 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8180 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8181 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8182 return SDValue();
8183 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008184 LHS = Op1;
8185 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008186 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008187 } else if (Op1.getOpcode() == ISD::Constant) {
8188 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008189 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008190 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008191
8192 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008193 LHS = AndLHS.getOperand(0);
8194 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008195 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008196
8197 // Use BT if the immediate can't be encoded in a TEST instruction.
8198 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8199 LHS = AndLHS;
8200 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8201 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008202 }
Evan Cheng0488db92007-09-25 01:57:46 +00008203
Evan Chengd40d03e2010-01-06 19:38:29 +00008204 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008205 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008206 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008207 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008208 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008209 // Also promote i16 to i32 for performance / code size reason.
8210 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008211 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008212 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008213
Evan Chengd40d03e2010-01-06 19:38:29 +00008214 // If the operand types disagree, extend the shift amount to match. Since
8215 // BT ignores high bits (like shifts) we can use anyextend.
8216 if (LHS.getValueType() != RHS.getValueType())
8217 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008218
Evan Chengd40d03e2010-01-06 19:38:29 +00008219 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8220 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8221 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8222 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008223 }
8224
Evan Cheng54de3ea2010-01-05 06:52:31 +00008225 return SDValue();
8226}
8227
Dan Gohmand858e902010-04-17 15:26:15 +00008228SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008229
8230 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8231
Evan Cheng54de3ea2010-01-05 06:52:31 +00008232 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8233 SDValue Op0 = Op.getOperand(0);
8234 SDValue Op1 = Op.getOperand(1);
8235 DebugLoc dl = Op.getDebugLoc();
8236 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8237
8238 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008239 // Lower (X & (1 << N)) == 0 to BT(X, N).
8240 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8241 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008242 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008243 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008244 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008245 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8246 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8247 if (NewSetCC.getNode())
8248 return NewSetCC;
8249 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008250
Chris Lattner481eebc2010-12-19 21:23:48 +00008251 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8252 // these.
8253 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008254 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008255 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8256 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008257
Chris Lattner481eebc2010-12-19 21:23:48 +00008258 // If the input is a setcc, then reuse the input setcc or use a new one with
8259 // the inverted condition.
8260 if (Op0.getOpcode() == X86ISD::SETCC) {
8261 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8262 bool Invert = (CC == ISD::SETNE) ^
8263 cast<ConstantSDNode>(Op1)->isNullValue();
8264 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008265
Evan Cheng2c755ba2010-02-27 07:36:59 +00008266 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008267 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8268 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8269 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008270 }
8271
Evan Chenge5b51ac2010-04-17 06:13:15 +00008272 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008273 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008274 if (X86CC == X86::COND_INVALID)
8275 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008276
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008277 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008278 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008279 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008280}
8281
Craig Topper89af15e2011-09-18 08:03:58 +00008282// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008283// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008284static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008285 EVT VT = Op.getValueType();
8286
Duncan Sands28b77e92011-09-06 19:07:46 +00008287 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008288 "Unsupported value type for operation");
8289
8290 int NumElems = VT.getVectorNumElements();
8291 DebugLoc dl = Op.getDebugLoc();
8292 SDValue CC = Op.getOperand(2);
8293 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8294 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8295
8296 // Extract the LHS vectors
8297 SDValue LHS = Op.getOperand(0);
8298 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8299 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8300
8301 // Extract the RHS vectors
8302 SDValue RHS = Op.getOperand(1);
8303 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8304 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8305
8306 // Issue the operation on the smaller types and concatenate the result back
8307 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8308 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8309 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8310 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8311 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8312}
8313
8314
Dan Gohmand858e902010-04-17 15:26:15 +00008315SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008316 SDValue Cond;
8317 SDValue Op0 = Op.getOperand(0);
8318 SDValue Op1 = Op.getOperand(1);
8319 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008320 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008321 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8322 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008323 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008324
8325 if (isFP) {
8326 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008327 EVT EltVT = Op0.getValueType().getVectorElementType();
8328 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8329
Nate Begeman30a0de92008-07-17 16:51:19 +00008330 bool Swap = false;
8331
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008332 // SSE Condition code mapping:
8333 // 0 - EQ
8334 // 1 - LT
8335 // 2 - LE
8336 // 3 - UNORD
8337 // 4 - NEQ
8338 // 5 - NLT
8339 // 6 - NLE
8340 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008341 switch (SetCCOpcode) {
8342 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008343 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008344 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008345 case ISD::SETOGT:
8346 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008347 case ISD::SETLT:
8348 case ISD::SETOLT: SSECC = 1; break;
8349 case ISD::SETOGE:
8350 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008351 case ISD::SETLE:
8352 case ISD::SETOLE: SSECC = 2; break;
8353 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008354 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008355 case ISD::SETNE: SSECC = 4; break;
8356 case ISD::SETULE: Swap = true;
8357 case ISD::SETUGE: SSECC = 5; break;
8358 case ISD::SETULT: Swap = true;
8359 case ISD::SETUGT: SSECC = 6; break;
8360 case ISD::SETO: SSECC = 7; break;
8361 }
8362 if (Swap)
8363 std::swap(Op0, Op1);
8364
Nate Begemanfb8ead02008-07-25 19:05:58 +00008365 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008366 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008367 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008368 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008369 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8370 DAG.getConstant(3, MVT::i8));
8371 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8372 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008373 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008374 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008375 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008376 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8377 DAG.getConstant(7, MVT::i8));
8378 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8379 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008380 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008381 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008382 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008383 }
8384 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008385 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8386 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008388
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008389 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008390 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008391 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008392
Nate Begeman30a0de92008-07-17 16:51:19 +00008393 // We are handling one of the integer comparisons here. Since SSE only has
8394 // GT and EQ comparisons for integer, swapping operands and multiple
8395 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008396 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008397 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008398
Nate Begeman30a0de92008-07-17 16:51:19 +00008399 switch (SetCCOpcode) {
8400 default: break;
8401 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008402 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008403 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008404 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008405 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008406 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008407 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008408 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008409 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008410 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008411 }
8412 if (Swap)
8413 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008414
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008415 // Check that the operation in question is available (most are plain SSE2,
8416 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008417 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008418 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008419 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008420 return SDValue();
8421
Nate Begeman30a0de92008-07-17 16:51:19 +00008422 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8423 // bits of the inputs before performing those operations.
8424 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008425 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008426 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8427 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008428 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008429 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8430 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008431 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8432 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008434
Dale Johannesenace16102009-02-03 19:33:06 +00008435 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008436
8437 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008438 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008439 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008440
Nate Begeman30a0de92008-07-17 16:51:19 +00008441 return Result;
8442}
Evan Cheng0488db92007-09-25 01:57:46 +00008443
Evan Cheng370e5342008-12-03 08:38:43 +00008444// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008445static bool isX86LogicalCmp(SDValue Op) {
8446 unsigned Opc = Op.getNode()->getOpcode();
8447 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8448 return true;
8449 if (Op.getResNo() == 1 &&
8450 (Opc == X86ISD::ADD ||
8451 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008452 Opc == X86ISD::ADC ||
8453 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008454 Opc == X86ISD::SMUL ||
8455 Opc == X86ISD::UMUL ||
8456 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008457 Opc == X86ISD::DEC ||
8458 Opc == X86ISD::OR ||
8459 Opc == X86ISD::XOR ||
8460 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008461 return true;
8462
Chris Lattner9637d5b2010-12-05 07:49:54 +00008463 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8464 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008465
Dan Gohman076aee32009-03-04 19:44:21 +00008466 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008467}
8468
Chris Lattnera2b56002010-12-05 01:23:24 +00008469static bool isZero(SDValue V) {
8470 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8471 return C && C->isNullValue();
8472}
8473
Chris Lattner96908b12010-12-05 02:00:51 +00008474static bool isAllOnes(SDValue V) {
8475 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8476 return C && C->isAllOnesValue();
8477}
8478
Dan Gohmand858e902010-04-17 15:26:15 +00008479SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008480 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008481 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008482 SDValue Op1 = Op.getOperand(1);
8483 SDValue Op2 = Op.getOperand(2);
8484 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008485 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008486
Dan Gohman1a492952009-10-20 16:22:37 +00008487 if (Cond.getOpcode() == ISD::SETCC) {
8488 SDValue NewCond = LowerSETCC(Cond, DAG);
8489 if (NewCond.getNode())
8490 Cond = NewCond;
8491 }
Evan Cheng734503b2006-09-11 02:19:56 +00008492
Chris Lattnera2b56002010-12-05 01:23:24 +00008493 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008494 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008495 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008496 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008497 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008498 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8499 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008500 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008501
Chris Lattnera2b56002010-12-05 01:23:24 +00008502 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008503
8504 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008505 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8506 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008507
8508 SDValue CmpOp0 = Cmp.getOperand(0);
8509 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8510 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008511
Chris Lattner96908b12010-12-05 02:00:51 +00008512 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008513 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8514 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008515
Chris Lattner96908b12010-12-05 02:00:51 +00008516 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8517 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008518
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008519 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008520 if (N2C == 0 || !N2C->isNullValue())
8521 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8522 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008523 }
8524 }
8525
Chris Lattnera2b56002010-12-05 01:23:24 +00008526 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008527 if (Cond.getOpcode() == ISD::AND &&
8528 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8529 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008530 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008531 Cond = Cond.getOperand(0);
8532 }
8533
Evan Cheng3f41d662007-10-08 22:16:29 +00008534 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8535 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008536 unsigned CondOpcode = Cond.getOpcode();
8537 if (CondOpcode == X86ISD::SETCC ||
8538 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008539 CC = Cond.getOperand(0);
8540
Dan Gohman475871a2008-07-27 21:46:04 +00008541 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008542 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008543 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008544
Evan Cheng3f41d662007-10-08 22:16:29 +00008545 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008546 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008547 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008548 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008549
Chris Lattnerd1980a52009-03-12 06:52:53 +00008550 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8551 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008552 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008553 addTest = false;
8554 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008555 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8556 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8557 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8558 Cond.getOperand(0).getValueType() != MVT::i8)) {
8559 SDValue LHS = Cond.getOperand(0);
8560 SDValue RHS = Cond.getOperand(1);
8561 unsigned X86Opcode;
8562 unsigned X86Cond;
8563 SDVTList VTs;
8564 switch (CondOpcode) {
8565 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8566 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8567 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8568 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8569 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8570 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8571 default: llvm_unreachable("unexpected overflowing operator");
8572 }
8573 if (CondOpcode == ISD::UMULO)
8574 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8575 MVT::i32);
8576 else
8577 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8578
8579 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8580
8581 if (CondOpcode == ISD::UMULO)
8582 Cond = X86Op.getValue(2);
8583 else
8584 Cond = X86Op.getValue(1);
8585
8586 CC = DAG.getConstant(X86Cond, MVT::i8);
8587 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008588 }
8589
8590 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008591 // Look pass the truncate.
8592 if (Cond.getOpcode() == ISD::TRUNCATE)
8593 Cond = Cond.getOperand(0);
8594
8595 // We know the result of AND is compared against zero. Try to match
8596 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008597 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008598 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008599 if (NewSetCC.getNode()) {
8600 CC = NewSetCC.getOperand(0);
8601 Cond = NewSetCC.getOperand(1);
8602 addTest = false;
8603 }
8604 }
8605 }
8606
8607 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008608 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008609 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008610 }
8611
Benjamin Kramere915ff32010-12-22 23:09:28 +00008612 // a < b ? -1 : 0 -> RES = ~setcc_carry
8613 // a < b ? 0 : -1 -> RES = setcc_carry
8614 // a >= b ? -1 : 0 -> RES = setcc_carry
8615 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8616 if (Cond.getOpcode() == X86ISD::CMP) {
8617 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8618
8619 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8620 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8621 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8622 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8623 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8624 return DAG.getNOT(DL, Res, Res.getValueType());
8625 return Res;
8626 }
8627 }
8628
Evan Cheng0488db92007-09-25 01:57:46 +00008629 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8630 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008631 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008632 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008633 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008634}
8635
Evan Cheng370e5342008-12-03 08:38:43 +00008636// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8637// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8638// from the AND / OR.
8639static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8640 Opc = Op.getOpcode();
8641 if (Opc != ISD::OR && Opc != ISD::AND)
8642 return false;
8643 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8644 Op.getOperand(0).hasOneUse() &&
8645 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8646 Op.getOperand(1).hasOneUse());
8647}
8648
Evan Cheng961d6d42009-02-02 08:19:07 +00008649// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8650// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008651static bool isXor1OfSetCC(SDValue Op) {
8652 if (Op.getOpcode() != ISD::XOR)
8653 return false;
8654 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8655 if (N1C && N1C->getAPIntValue() == 1) {
8656 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8657 Op.getOperand(0).hasOneUse();
8658 }
8659 return false;
8660}
8661
Dan Gohmand858e902010-04-17 15:26:15 +00008662SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008663 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008664 SDValue Chain = Op.getOperand(0);
8665 SDValue Cond = Op.getOperand(1);
8666 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008667 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008668 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008669 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008670
Dan Gohman1a492952009-10-20 16:22:37 +00008671 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008672 // Check for setcc([su]{add,sub,mul}o == 0).
8673 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8674 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8675 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8676 Cond.getOperand(0).getResNo() == 1 &&
8677 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8678 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8679 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8680 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8681 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8682 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8683 Inverted = true;
8684 Cond = Cond.getOperand(0);
8685 } else {
8686 SDValue NewCond = LowerSETCC(Cond, DAG);
8687 if (NewCond.getNode())
8688 Cond = NewCond;
8689 }
Dan Gohman1a492952009-10-20 16:22:37 +00008690 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008691#if 0
8692 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008693 else if (Cond.getOpcode() == X86ISD::ADD ||
8694 Cond.getOpcode() == X86ISD::SUB ||
8695 Cond.getOpcode() == X86ISD::SMUL ||
8696 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008697 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008698#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008699
Evan Chengad9c0a32009-12-15 00:53:42 +00008700 // Look pass (and (setcc_carry (cmp ...)), 1).
8701 if (Cond.getOpcode() == ISD::AND &&
8702 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8703 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008704 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008705 Cond = Cond.getOperand(0);
8706 }
8707
Evan Cheng3f41d662007-10-08 22:16:29 +00008708 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8709 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008710 unsigned CondOpcode = Cond.getOpcode();
8711 if (CondOpcode == X86ISD::SETCC ||
8712 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008713 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008714
Dan Gohman475871a2008-07-27 21:46:04 +00008715 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008716 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008717 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008718 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008719 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008720 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008721 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008722 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008723 default: break;
8724 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008725 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008726 // These can only come from an arithmetic instruction with overflow,
8727 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008728 Cond = Cond.getNode()->getOperand(1);
8729 addTest = false;
8730 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008731 }
Evan Cheng0488db92007-09-25 01:57:46 +00008732 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008733 }
8734 CondOpcode = Cond.getOpcode();
8735 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8736 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8737 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8738 Cond.getOperand(0).getValueType() != MVT::i8)) {
8739 SDValue LHS = Cond.getOperand(0);
8740 SDValue RHS = Cond.getOperand(1);
8741 unsigned X86Opcode;
8742 unsigned X86Cond;
8743 SDVTList VTs;
8744 switch (CondOpcode) {
8745 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8746 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8747 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8748 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8749 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8750 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8751 default: llvm_unreachable("unexpected overflowing operator");
8752 }
8753 if (Inverted)
8754 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8755 if (CondOpcode == ISD::UMULO)
8756 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8757 MVT::i32);
8758 else
8759 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8760
8761 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8762
8763 if (CondOpcode == ISD::UMULO)
8764 Cond = X86Op.getValue(2);
8765 else
8766 Cond = X86Op.getValue(1);
8767
8768 CC = DAG.getConstant(X86Cond, MVT::i8);
8769 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008770 } else {
8771 unsigned CondOpc;
8772 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8773 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008774 if (CondOpc == ISD::OR) {
8775 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8776 // two branches instead of an explicit OR instruction with a
8777 // separate test.
8778 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008779 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008780 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008781 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008782 Chain, Dest, CC, Cmp);
8783 CC = Cond.getOperand(1).getOperand(0);
8784 Cond = Cmp;
8785 addTest = false;
8786 }
8787 } else { // ISD::AND
8788 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8789 // two branches instead of an explicit AND instruction with a
8790 // separate test. However, we only do this if this block doesn't
8791 // have a fall-through edge, because this requires an explicit
8792 // jmp when the condition is false.
8793 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008794 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008795 Op.getNode()->hasOneUse()) {
8796 X86::CondCode CCode =
8797 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8798 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008799 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008800 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008801 // Look for an unconditional branch following this conditional branch.
8802 // We need this because we need to reverse the successors in order
8803 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008804 if (User->getOpcode() == ISD::BR) {
8805 SDValue FalseBB = User->getOperand(1);
8806 SDNode *NewBR =
8807 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008808 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008809 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008810 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008811
Dale Johannesene4d209d2009-02-03 20:21:25 +00008812 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008813 Chain, Dest, CC, Cmp);
8814 X86::CondCode CCode =
8815 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8816 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008817 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008818 Cond = Cmp;
8819 addTest = false;
8820 }
8821 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008822 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008823 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8824 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8825 // It should be transformed during dag combiner except when the condition
8826 // is set by a arithmetics with overflow node.
8827 X86::CondCode CCode =
8828 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8829 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008830 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008831 Cond = Cond.getOperand(0).getOperand(1);
8832 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008833 } else if (Cond.getOpcode() == ISD::SETCC &&
8834 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8835 // For FCMP_OEQ, we can emit
8836 // two branches instead of an explicit AND instruction with a
8837 // separate test. However, we only do this if this block doesn't
8838 // have a fall-through edge, because this requires an explicit
8839 // jmp when the condition is false.
8840 if (Op.getNode()->hasOneUse()) {
8841 SDNode *User = *Op.getNode()->use_begin();
8842 // Look for an unconditional branch following this conditional branch.
8843 // We need this because we need to reverse the successors in order
8844 // to implement FCMP_OEQ.
8845 if (User->getOpcode() == ISD::BR) {
8846 SDValue FalseBB = User->getOperand(1);
8847 SDNode *NewBR =
8848 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8849 assert(NewBR == User);
8850 (void)NewBR;
8851 Dest = FalseBB;
8852
8853 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8854 Cond.getOperand(0), Cond.getOperand(1));
8855 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8856 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8857 Chain, Dest, CC, Cmp);
8858 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8859 Cond = Cmp;
8860 addTest = false;
8861 }
8862 }
8863 } else if (Cond.getOpcode() == ISD::SETCC &&
8864 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8865 // For FCMP_UNE, we can emit
8866 // two branches instead of an explicit AND instruction with a
8867 // separate test. However, we only do this if this block doesn't
8868 // have a fall-through edge, because this requires an explicit
8869 // jmp when the condition is false.
8870 if (Op.getNode()->hasOneUse()) {
8871 SDNode *User = *Op.getNode()->use_begin();
8872 // Look for an unconditional branch following this conditional branch.
8873 // We need this because we need to reverse the successors in order
8874 // to implement FCMP_UNE.
8875 if (User->getOpcode() == ISD::BR) {
8876 SDValue FalseBB = User->getOperand(1);
8877 SDNode *NewBR =
8878 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8879 assert(NewBR == User);
8880 (void)NewBR;
8881
8882 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8883 Cond.getOperand(0), Cond.getOperand(1));
8884 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8885 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8886 Chain, Dest, CC, Cmp);
8887 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8888 Cond = Cmp;
8889 addTest = false;
8890 Dest = FalseBB;
8891 }
8892 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008893 }
Evan Cheng0488db92007-09-25 01:57:46 +00008894 }
8895
8896 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008897 // Look pass the truncate.
8898 if (Cond.getOpcode() == ISD::TRUNCATE)
8899 Cond = Cond.getOperand(0);
8900
8901 // We know the result of AND is compared against zero. Try to match
8902 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008903 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008904 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8905 if (NewSetCC.getNode()) {
8906 CC = NewSetCC.getOperand(0);
8907 Cond = NewSetCC.getOperand(1);
8908 addTest = false;
8909 }
8910 }
8911 }
8912
8913 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008914 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008915 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008916 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008917 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008918 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008919}
8920
Anton Korobeynikove060b532007-04-17 19:34:00 +00008921
8922// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8923// Calls to _alloca is needed to probe the stack when allocating more than 4k
8924// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8925// that the guard pages used by the OS virtual memory manager are allocated in
8926// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008927SDValue
8928X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008929 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008930 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008931 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008932 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008933 "are being used");
8934 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008935 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008936
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008937 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008938 SDValue Chain = Op.getOperand(0);
8939 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008940 // FIXME: Ensure alignment here
8941
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008942 bool Is64Bit = Subtarget->is64Bit();
8943 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008944
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008945 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008946 MachineFunction &MF = DAG.getMachineFunction();
8947 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008948
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008949 if (Is64Bit) {
8950 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008951 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008952 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008953
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008954 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8955 I != E; I++)
8956 if (I->hasNestAttr())
8957 report_fatal_error("Cannot use segmented stacks with functions that "
8958 "have nested arguments.");
8959 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008960
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008961 const TargetRegisterClass *AddrRegClass =
8962 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8963 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8964 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8965 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8966 DAG.getRegister(Vreg, SPTy));
8967 SDValue Ops1[2] = { Value, Chain };
8968 return DAG.getMergeValues(Ops1, 2, dl);
8969 } else {
8970 SDValue Flag;
8971 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008972
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008973 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8974 Flag = Chain.getValue(1);
8975 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008976
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008977 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8978 Flag = Chain.getValue(1);
8979
8980 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8981
8982 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8983 return DAG.getMergeValues(Ops1, 2, dl);
8984 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008985}
8986
Dan Gohmand858e902010-04-17 15:26:15 +00008987SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008988 MachineFunction &MF = DAG.getMachineFunction();
8989 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8990
Dan Gohman69de1932008-02-06 22:27:42 +00008991 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008992 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008993
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008994 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008995 // vastart just stores the address of the VarArgsFrameIndex slot into the
8996 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008997 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8998 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008999 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9000 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009001 }
9002
9003 // __va_list_tag:
9004 // gp_offset (0 - 6 * 8)
9005 // fp_offset (48 - 48 + 8 * 16)
9006 // overflow_arg_area (point to parameters coming in memory).
9007 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009008 SmallVector<SDValue, 8> MemOps;
9009 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009010 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009011 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009012 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9013 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009014 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009015 MemOps.push_back(Store);
9016
9017 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009018 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009019 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009020 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009021 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9022 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009023 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009024 MemOps.push_back(Store);
9025
9026 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009027 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009028 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009029 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9030 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009031 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9032 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009033 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009034 MemOps.push_back(Store);
9035
9036 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009037 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009038 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009039 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9040 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009041 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9042 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009043 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009044 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009045 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009046}
9047
Dan Gohmand858e902010-04-17 15:26:15 +00009048SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009049 assert(Subtarget->is64Bit() &&
9050 "LowerVAARG only handles 64-bit va_arg!");
9051 assert((Subtarget->isTargetLinux() ||
9052 Subtarget->isTargetDarwin()) &&
9053 "Unhandled target in LowerVAARG");
9054 assert(Op.getNode()->getNumOperands() == 4);
9055 SDValue Chain = Op.getOperand(0);
9056 SDValue SrcPtr = Op.getOperand(1);
9057 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9058 unsigned Align = Op.getConstantOperandVal(3);
9059 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009060
Dan Gohman320afb82010-10-12 18:00:49 +00009061 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009062 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009063 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9064 uint8_t ArgMode;
9065
9066 // Decide which area this value should be read from.
9067 // TODO: Implement the AMD64 ABI in its entirety. This simple
9068 // selection mechanism works only for the basic types.
9069 if (ArgVT == MVT::f80) {
9070 llvm_unreachable("va_arg for f80 not yet implemented");
9071 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9072 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9073 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9074 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9075 } else {
9076 llvm_unreachable("Unhandled argument type in LowerVAARG");
9077 }
9078
9079 if (ArgMode == 2) {
9080 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009081 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009082 !(DAG.getMachineFunction()
9083 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009084 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009085 }
9086
9087 // Insert VAARG_64 node into the DAG
9088 // VAARG_64 returns two values: Variable Argument Address, Chain
9089 SmallVector<SDValue, 11> InstOps;
9090 InstOps.push_back(Chain);
9091 InstOps.push_back(SrcPtr);
9092 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9093 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9094 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9095 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9096 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9097 VTs, &InstOps[0], InstOps.size(),
9098 MVT::i64,
9099 MachinePointerInfo(SV),
9100 /*Align=*/0,
9101 /*Volatile=*/false,
9102 /*ReadMem=*/true,
9103 /*WriteMem=*/true);
9104 Chain = VAARG.getValue(1);
9105
9106 // Load the next argument and return it
9107 return DAG.getLoad(ArgVT, dl,
9108 Chain,
9109 VAARG,
9110 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009111 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009112}
9113
Dan Gohmand858e902010-04-17 15:26:15 +00009114SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009115 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009116 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009117 SDValue Chain = Op.getOperand(0);
9118 SDValue DstPtr = Op.getOperand(1);
9119 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009120 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9121 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009122 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009123
Chris Lattnere72f2022010-09-21 05:40:29 +00009124 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009125 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009126 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009127 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009128}
9129
Craig Topper80e46362012-01-23 06:16:53 +00009130// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9131// may or may not be a constant. Takes immediate version of shift as input.
9132static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9133 SDValue SrcOp, SDValue ShAmt,
9134 SelectionDAG &DAG) {
9135 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9136
9137 if (isa<ConstantSDNode>(ShAmt)) {
9138 switch (Opc) {
9139 default: llvm_unreachable("Unknown target vector shift node");
9140 case X86ISD::VSHLI:
9141 case X86ISD::VSRLI:
9142 case X86ISD::VSRAI:
9143 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9144 }
9145 }
9146
9147 // Change opcode to non-immediate version
9148 switch (Opc) {
9149 default: llvm_unreachable("Unknown target vector shift node");
9150 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9151 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9152 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9153 }
9154
9155 // Need to build a vector containing shift amount
9156 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9157 SDValue ShOps[4];
9158 ShOps[0] = ShAmt;
9159 ShOps[1] = DAG.getConstant(0, MVT::i32);
9160 ShOps[2] = DAG.getUNDEF(MVT::i32);
9161 ShOps[3] = DAG.getUNDEF(MVT::i32);
9162 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9163 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9164 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9165}
9166
Dan Gohman475871a2008-07-27 21:46:04 +00009167SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009168X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009169 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009170 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009171 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009172 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009173 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009174 case Intrinsic::x86_sse_comieq_ss:
9175 case Intrinsic::x86_sse_comilt_ss:
9176 case Intrinsic::x86_sse_comile_ss:
9177 case Intrinsic::x86_sse_comigt_ss:
9178 case Intrinsic::x86_sse_comige_ss:
9179 case Intrinsic::x86_sse_comineq_ss:
9180 case Intrinsic::x86_sse_ucomieq_ss:
9181 case Intrinsic::x86_sse_ucomilt_ss:
9182 case Intrinsic::x86_sse_ucomile_ss:
9183 case Intrinsic::x86_sse_ucomigt_ss:
9184 case Intrinsic::x86_sse_ucomige_ss:
9185 case Intrinsic::x86_sse_ucomineq_ss:
9186 case Intrinsic::x86_sse2_comieq_sd:
9187 case Intrinsic::x86_sse2_comilt_sd:
9188 case Intrinsic::x86_sse2_comile_sd:
9189 case Intrinsic::x86_sse2_comigt_sd:
9190 case Intrinsic::x86_sse2_comige_sd:
9191 case Intrinsic::x86_sse2_comineq_sd:
9192 case Intrinsic::x86_sse2_ucomieq_sd:
9193 case Intrinsic::x86_sse2_ucomilt_sd:
9194 case Intrinsic::x86_sse2_ucomile_sd:
9195 case Intrinsic::x86_sse2_ucomigt_sd:
9196 case Intrinsic::x86_sse2_ucomige_sd:
9197 case Intrinsic::x86_sse2_ucomineq_sd: {
9198 unsigned Opc = 0;
9199 ISD::CondCode CC = ISD::SETCC_INVALID;
9200 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009201 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009202 case Intrinsic::x86_sse_comieq_ss:
9203 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009204 Opc = X86ISD::COMI;
9205 CC = ISD::SETEQ;
9206 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009207 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009208 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009209 Opc = X86ISD::COMI;
9210 CC = ISD::SETLT;
9211 break;
9212 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009213 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009214 Opc = X86ISD::COMI;
9215 CC = ISD::SETLE;
9216 break;
9217 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009218 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009219 Opc = X86ISD::COMI;
9220 CC = ISD::SETGT;
9221 break;
9222 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009223 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009224 Opc = X86ISD::COMI;
9225 CC = ISD::SETGE;
9226 break;
9227 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009228 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009229 Opc = X86ISD::COMI;
9230 CC = ISD::SETNE;
9231 break;
9232 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009233 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009234 Opc = X86ISD::UCOMI;
9235 CC = ISD::SETEQ;
9236 break;
9237 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009238 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 Opc = X86ISD::UCOMI;
9240 CC = ISD::SETLT;
9241 break;
9242 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009243 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009244 Opc = X86ISD::UCOMI;
9245 CC = ISD::SETLE;
9246 break;
9247 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009248 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009249 Opc = X86ISD::UCOMI;
9250 CC = ISD::SETGT;
9251 break;
9252 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009253 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009254 Opc = X86ISD::UCOMI;
9255 CC = ISD::SETGE;
9256 break;
9257 case Intrinsic::x86_sse_ucomineq_ss:
9258 case Intrinsic::x86_sse2_ucomineq_sd:
9259 Opc = X86ISD::UCOMI;
9260 CC = ISD::SETNE;
9261 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009262 }
Evan Cheng734503b2006-09-11 02:19:56 +00009263
Dan Gohman475871a2008-07-27 21:46:04 +00009264 SDValue LHS = Op.getOperand(1);
9265 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009266 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009267 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009268 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9269 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9270 DAG.getConstant(X86CC, MVT::i8), Cond);
9271 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009272 }
Craig Topper86c7c582012-01-30 01:10:15 +00009273 // XOP comparison intrinsics
9274 case Intrinsic::x86_xop_vpcomltb:
9275 case Intrinsic::x86_xop_vpcomltw:
9276 case Intrinsic::x86_xop_vpcomltd:
9277 case Intrinsic::x86_xop_vpcomltq:
9278 case Intrinsic::x86_xop_vpcomltub:
9279 case Intrinsic::x86_xop_vpcomltuw:
9280 case Intrinsic::x86_xop_vpcomltud:
9281 case Intrinsic::x86_xop_vpcomltuq:
9282 case Intrinsic::x86_xop_vpcomleb:
9283 case Intrinsic::x86_xop_vpcomlew:
9284 case Intrinsic::x86_xop_vpcomled:
9285 case Intrinsic::x86_xop_vpcomleq:
9286 case Intrinsic::x86_xop_vpcomleub:
9287 case Intrinsic::x86_xop_vpcomleuw:
9288 case Intrinsic::x86_xop_vpcomleud:
9289 case Intrinsic::x86_xop_vpcomleuq:
9290 case Intrinsic::x86_xop_vpcomgtb:
9291 case Intrinsic::x86_xop_vpcomgtw:
9292 case Intrinsic::x86_xop_vpcomgtd:
9293 case Intrinsic::x86_xop_vpcomgtq:
9294 case Intrinsic::x86_xop_vpcomgtub:
9295 case Intrinsic::x86_xop_vpcomgtuw:
9296 case Intrinsic::x86_xop_vpcomgtud:
9297 case Intrinsic::x86_xop_vpcomgtuq:
9298 case Intrinsic::x86_xop_vpcomgeb:
9299 case Intrinsic::x86_xop_vpcomgew:
9300 case Intrinsic::x86_xop_vpcomged:
9301 case Intrinsic::x86_xop_vpcomgeq:
9302 case Intrinsic::x86_xop_vpcomgeub:
9303 case Intrinsic::x86_xop_vpcomgeuw:
9304 case Intrinsic::x86_xop_vpcomgeud:
9305 case Intrinsic::x86_xop_vpcomgeuq:
9306 case Intrinsic::x86_xop_vpcomeqb:
9307 case Intrinsic::x86_xop_vpcomeqw:
9308 case Intrinsic::x86_xop_vpcomeqd:
9309 case Intrinsic::x86_xop_vpcomeqq:
9310 case Intrinsic::x86_xop_vpcomequb:
9311 case Intrinsic::x86_xop_vpcomequw:
9312 case Intrinsic::x86_xop_vpcomequd:
9313 case Intrinsic::x86_xop_vpcomequq:
9314 case Intrinsic::x86_xop_vpcomneb:
9315 case Intrinsic::x86_xop_vpcomnew:
9316 case Intrinsic::x86_xop_vpcomned:
9317 case Intrinsic::x86_xop_vpcomneq:
9318 case Intrinsic::x86_xop_vpcomneub:
9319 case Intrinsic::x86_xop_vpcomneuw:
9320 case Intrinsic::x86_xop_vpcomneud:
9321 case Intrinsic::x86_xop_vpcomneuq:
9322 case Intrinsic::x86_xop_vpcomfalseb:
9323 case Intrinsic::x86_xop_vpcomfalsew:
9324 case Intrinsic::x86_xop_vpcomfalsed:
9325 case Intrinsic::x86_xop_vpcomfalseq:
9326 case Intrinsic::x86_xop_vpcomfalseub:
9327 case Intrinsic::x86_xop_vpcomfalseuw:
9328 case Intrinsic::x86_xop_vpcomfalseud:
9329 case Intrinsic::x86_xop_vpcomfalseuq:
9330 case Intrinsic::x86_xop_vpcomtrueb:
9331 case Intrinsic::x86_xop_vpcomtruew:
9332 case Intrinsic::x86_xop_vpcomtrued:
9333 case Intrinsic::x86_xop_vpcomtrueq:
9334 case Intrinsic::x86_xop_vpcomtrueub:
9335 case Intrinsic::x86_xop_vpcomtrueuw:
9336 case Intrinsic::x86_xop_vpcomtrueud:
9337 case Intrinsic::x86_xop_vpcomtrueuq: {
9338 unsigned CC = 0;
9339 unsigned Opc = 0;
9340
9341 switch (IntNo) {
9342 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9343 case Intrinsic::x86_xop_vpcomltb:
9344 case Intrinsic::x86_xop_vpcomltw:
9345 case Intrinsic::x86_xop_vpcomltd:
9346 case Intrinsic::x86_xop_vpcomltq:
9347 CC = 0;
9348 Opc = X86ISD::VPCOM;
9349 break;
9350 case Intrinsic::x86_xop_vpcomltub:
9351 case Intrinsic::x86_xop_vpcomltuw:
9352 case Intrinsic::x86_xop_vpcomltud:
9353 case Intrinsic::x86_xop_vpcomltuq:
9354 CC = 0;
9355 Opc = X86ISD::VPCOMU;
9356 break;
9357 case Intrinsic::x86_xop_vpcomleb:
9358 case Intrinsic::x86_xop_vpcomlew:
9359 case Intrinsic::x86_xop_vpcomled:
9360 case Intrinsic::x86_xop_vpcomleq:
9361 CC = 1;
9362 Opc = X86ISD::VPCOM;
9363 break;
9364 case Intrinsic::x86_xop_vpcomleub:
9365 case Intrinsic::x86_xop_vpcomleuw:
9366 case Intrinsic::x86_xop_vpcomleud:
9367 case Intrinsic::x86_xop_vpcomleuq:
9368 CC = 1;
9369 Opc = X86ISD::VPCOMU;
9370 break;
9371 case Intrinsic::x86_xop_vpcomgtb:
9372 case Intrinsic::x86_xop_vpcomgtw:
9373 case Intrinsic::x86_xop_vpcomgtd:
9374 case Intrinsic::x86_xop_vpcomgtq:
9375 CC = 2;
9376 Opc = X86ISD::VPCOM;
9377 break;
9378 case Intrinsic::x86_xop_vpcomgtub:
9379 case Intrinsic::x86_xop_vpcomgtuw:
9380 case Intrinsic::x86_xop_vpcomgtud:
9381 case Intrinsic::x86_xop_vpcomgtuq:
9382 CC = 2;
9383 Opc = X86ISD::VPCOMU;
9384 break;
9385 case Intrinsic::x86_xop_vpcomgeb:
9386 case Intrinsic::x86_xop_vpcomgew:
9387 case Intrinsic::x86_xop_vpcomged:
9388 case Intrinsic::x86_xop_vpcomgeq:
9389 CC = 3;
9390 Opc = X86ISD::VPCOM;
9391 break;
9392 case Intrinsic::x86_xop_vpcomgeub:
9393 case Intrinsic::x86_xop_vpcomgeuw:
9394 case Intrinsic::x86_xop_vpcomgeud:
9395 case Intrinsic::x86_xop_vpcomgeuq:
9396 CC = 3;
9397 Opc = X86ISD::VPCOMU;
9398 break;
9399 case Intrinsic::x86_xop_vpcomeqb:
9400 case Intrinsic::x86_xop_vpcomeqw:
9401 case Intrinsic::x86_xop_vpcomeqd:
9402 case Intrinsic::x86_xop_vpcomeqq:
9403 CC = 4;
9404 Opc = X86ISD::VPCOM;
9405 break;
9406 case Intrinsic::x86_xop_vpcomequb:
9407 case Intrinsic::x86_xop_vpcomequw:
9408 case Intrinsic::x86_xop_vpcomequd:
9409 case Intrinsic::x86_xop_vpcomequq:
9410 CC = 4;
9411 Opc = X86ISD::VPCOMU;
9412 break;
9413 case Intrinsic::x86_xop_vpcomneb:
9414 case Intrinsic::x86_xop_vpcomnew:
9415 case Intrinsic::x86_xop_vpcomned:
9416 case Intrinsic::x86_xop_vpcomneq:
9417 CC = 5;
9418 Opc = X86ISD::VPCOM;
9419 break;
9420 case Intrinsic::x86_xop_vpcomneub:
9421 case Intrinsic::x86_xop_vpcomneuw:
9422 case Intrinsic::x86_xop_vpcomneud:
9423 case Intrinsic::x86_xop_vpcomneuq:
9424 CC = 5;
9425 Opc = X86ISD::VPCOMU;
9426 break;
9427 case Intrinsic::x86_xop_vpcomfalseb:
9428 case Intrinsic::x86_xop_vpcomfalsew:
9429 case Intrinsic::x86_xop_vpcomfalsed:
9430 case Intrinsic::x86_xop_vpcomfalseq:
9431 CC = 6;
9432 Opc = X86ISD::VPCOM;
9433 break;
9434 case Intrinsic::x86_xop_vpcomfalseub:
9435 case Intrinsic::x86_xop_vpcomfalseuw:
9436 case Intrinsic::x86_xop_vpcomfalseud:
9437 case Intrinsic::x86_xop_vpcomfalseuq:
9438 CC = 6;
9439 Opc = X86ISD::VPCOMU;
9440 break;
9441 case Intrinsic::x86_xop_vpcomtrueb:
9442 case Intrinsic::x86_xop_vpcomtruew:
9443 case Intrinsic::x86_xop_vpcomtrued:
9444 case Intrinsic::x86_xop_vpcomtrueq:
9445 CC = 7;
9446 Opc = X86ISD::VPCOM;
9447 break;
9448 case Intrinsic::x86_xop_vpcomtrueub:
9449 case Intrinsic::x86_xop_vpcomtrueuw:
9450 case Intrinsic::x86_xop_vpcomtrueud:
9451 case Intrinsic::x86_xop_vpcomtrueuq:
9452 CC = 7;
9453 Opc = X86ISD::VPCOMU;
9454 break;
9455 }
9456
9457 SDValue LHS = Op.getOperand(1);
9458 SDValue RHS = Op.getOperand(2);
9459 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9460 DAG.getConstant(CC, MVT::i8));
9461 }
9462
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009463 // Arithmetic intrinsics.
9464 case Intrinsic::x86_sse3_hadd_ps:
9465 case Intrinsic::x86_sse3_hadd_pd:
9466 case Intrinsic::x86_avx_hadd_ps_256:
9467 case Intrinsic::x86_avx_hadd_pd_256:
9468 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9469 Op.getOperand(1), Op.getOperand(2));
9470 case Intrinsic::x86_sse3_hsub_ps:
9471 case Intrinsic::x86_sse3_hsub_pd:
9472 case Intrinsic::x86_avx_hsub_ps_256:
9473 case Intrinsic::x86_avx_hsub_pd_256:
9474 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9475 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009476 case Intrinsic::x86_ssse3_phadd_w_128:
9477 case Intrinsic::x86_ssse3_phadd_d_128:
9478 case Intrinsic::x86_avx2_phadd_w:
9479 case Intrinsic::x86_avx2_phadd_d:
9480 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9481 Op.getOperand(1), Op.getOperand(2));
9482 case Intrinsic::x86_ssse3_phsub_w_128:
9483 case Intrinsic::x86_ssse3_phsub_d_128:
9484 case Intrinsic::x86_avx2_phsub_w:
9485 case Intrinsic::x86_avx2_phsub_d:
9486 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9487 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009488 case Intrinsic::x86_avx2_psllv_d:
9489 case Intrinsic::x86_avx2_psllv_q:
9490 case Intrinsic::x86_avx2_psllv_d_256:
9491 case Intrinsic::x86_avx2_psllv_q_256:
9492 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9493 Op.getOperand(1), Op.getOperand(2));
9494 case Intrinsic::x86_avx2_psrlv_d:
9495 case Intrinsic::x86_avx2_psrlv_q:
9496 case Intrinsic::x86_avx2_psrlv_d_256:
9497 case Intrinsic::x86_avx2_psrlv_q_256:
9498 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9499 Op.getOperand(1), Op.getOperand(2));
9500 case Intrinsic::x86_avx2_psrav_d:
9501 case Intrinsic::x86_avx2_psrav_d_256:
9502 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9503 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009504 case Intrinsic::x86_ssse3_pshuf_b_128:
9505 case Intrinsic::x86_avx2_pshuf_b:
9506 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9507 Op.getOperand(1), Op.getOperand(2));
9508 case Intrinsic::x86_ssse3_psign_b_128:
9509 case Intrinsic::x86_ssse3_psign_w_128:
9510 case Intrinsic::x86_ssse3_psign_d_128:
9511 case Intrinsic::x86_avx2_psign_b:
9512 case Intrinsic::x86_avx2_psign_w:
9513 case Intrinsic::x86_avx2_psign_d:
9514 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9515 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009516 case Intrinsic::x86_sse41_insertps:
9517 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9518 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9519 case Intrinsic::x86_avx_vperm2f128_ps_256:
9520 case Intrinsic::x86_avx_vperm2f128_pd_256:
9521 case Intrinsic::x86_avx_vperm2f128_si_256:
9522 case Intrinsic::x86_avx2_vperm2i128:
9523 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9524 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper98fc7292011-11-19 17:46:46 +00009525
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009526 // ptest and testp intrinsics. The intrinsic these come from are designed to
9527 // return an integer value, not just an instruction so lower it to the ptest
9528 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009529 case Intrinsic::x86_sse41_ptestz:
9530 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009531 case Intrinsic::x86_sse41_ptestnzc:
9532 case Intrinsic::x86_avx_ptestz_256:
9533 case Intrinsic::x86_avx_ptestc_256:
9534 case Intrinsic::x86_avx_ptestnzc_256:
9535 case Intrinsic::x86_avx_vtestz_ps:
9536 case Intrinsic::x86_avx_vtestc_ps:
9537 case Intrinsic::x86_avx_vtestnzc_ps:
9538 case Intrinsic::x86_avx_vtestz_pd:
9539 case Intrinsic::x86_avx_vtestc_pd:
9540 case Intrinsic::x86_avx_vtestnzc_pd:
9541 case Intrinsic::x86_avx_vtestz_ps_256:
9542 case Intrinsic::x86_avx_vtestc_ps_256:
9543 case Intrinsic::x86_avx_vtestnzc_ps_256:
9544 case Intrinsic::x86_avx_vtestz_pd_256:
9545 case Intrinsic::x86_avx_vtestc_pd_256:
9546 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9547 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009548 unsigned X86CC = 0;
9549 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009550 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009551 case Intrinsic::x86_avx_vtestz_ps:
9552 case Intrinsic::x86_avx_vtestz_pd:
9553 case Intrinsic::x86_avx_vtestz_ps_256:
9554 case Intrinsic::x86_avx_vtestz_pd_256:
9555 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009556 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009557 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009558 // ZF = 1
9559 X86CC = X86::COND_E;
9560 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009561 case Intrinsic::x86_avx_vtestc_ps:
9562 case Intrinsic::x86_avx_vtestc_pd:
9563 case Intrinsic::x86_avx_vtestc_ps_256:
9564 case Intrinsic::x86_avx_vtestc_pd_256:
9565 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009566 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009567 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009568 // CF = 1
9569 X86CC = X86::COND_B;
9570 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009571 case Intrinsic::x86_avx_vtestnzc_ps:
9572 case Intrinsic::x86_avx_vtestnzc_pd:
9573 case Intrinsic::x86_avx_vtestnzc_ps_256:
9574 case Intrinsic::x86_avx_vtestnzc_pd_256:
9575 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009576 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009577 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009578 // ZF and CF = 0
9579 X86CC = X86::COND_A;
9580 break;
9581 }
Eric Christopherfd179292009-08-27 18:07:15 +00009582
Eric Christopher71c67532009-07-29 00:28:05 +00009583 SDValue LHS = Op.getOperand(1);
9584 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009585 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9586 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009587 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9588 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9589 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009590 }
Evan Cheng5759f972008-05-04 09:15:50 +00009591
Craig Topper80e46362012-01-23 06:16:53 +00009592 // SSE/AVX shift intrinsics
9593 case Intrinsic::x86_sse2_psll_w:
9594 case Intrinsic::x86_sse2_psll_d:
9595 case Intrinsic::x86_sse2_psll_q:
9596 case Intrinsic::x86_avx2_psll_w:
9597 case Intrinsic::x86_avx2_psll_d:
9598 case Intrinsic::x86_avx2_psll_q:
9599 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9600 Op.getOperand(1), Op.getOperand(2));
9601 case Intrinsic::x86_sse2_psrl_w:
9602 case Intrinsic::x86_sse2_psrl_d:
9603 case Intrinsic::x86_sse2_psrl_q:
9604 case Intrinsic::x86_avx2_psrl_w:
9605 case Intrinsic::x86_avx2_psrl_d:
9606 case Intrinsic::x86_avx2_psrl_q:
9607 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9608 Op.getOperand(1), Op.getOperand(2));
9609 case Intrinsic::x86_sse2_psra_w:
9610 case Intrinsic::x86_sse2_psra_d:
9611 case Intrinsic::x86_avx2_psra_w:
9612 case Intrinsic::x86_avx2_psra_d:
9613 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9614 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009615 case Intrinsic::x86_sse2_pslli_w:
9616 case Intrinsic::x86_sse2_pslli_d:
9617 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009618 case Intrinsic::x86_avx2_pslli_w:
9619 case Intrinsic::x86_avx2_pslli_d:
9620 case Intrinsic::x86_avx2_pslli_q:
9621 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9622 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009623 case Intrinsic::x86_sse2_psrli_w:
9624 case Intrinsic::x86_sse2_psrli_d:
9625 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009626 case Intrinsic::x86_avx2_psrli_w:
9627 case Intrinsic::x86_avx2_psrli_d:
9628 case Intrinsic::x86_avx2_psrli_q:
9629 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9630 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009631 case Intrinsic::x86_sse2_psrai_w:
9632 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009633 case Intrinsic::x86_avx2_psrai_w:
9634 case Intrinsic::x86_avx2_psrai_d:
9635 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9636 Op.getOperand(1), Op.getOperand(2), DAG);
9637 // Fix vector shift instructions where the last operand is a non-immediate
9638 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009639 case Intrinsic::x86_mmx_pslli_w:
9640 case Intrinsic::x86_mmx_pslli_d:
9641 case Intrinsic::x86_mmx_pslli_q:
9642 case Intrinsic::x86_mmx_psrli_w:
9643 case Intrinsic::x86_mmx_psrli_d:
9644 case Intrinsic::x86_mmx_psrli_q:
9645 case Intrinsic::x86_mmx_psrai_w:
9646 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009647 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009648 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009649 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009650
9651 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009652 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009653 case Intrinsic::x86_mmx_pslli_w:
9654 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009655 break;
Craig Topper80e46362012-01-23 06:16:53 +00009656 case Intrinsic::x86_mmx_pslli_d:
9657 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009658 break;
Craig Topper80e46362012-01-23 06:16:53 +00009659 case Intrinsic::x86_mmx_pslli_q:
9660 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009661 break;
Craig Topper80e46362012-01-23 06:16:53 +00009662 case Intrinsic::x86_mmx_psrli_w:
9663 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009664 break;
Craig Topper80e46362012-01-23 06:16:53 +00009665 case Intrinsic::x86_mmx_psrli_d:
9666 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009667 break;
Craig Topper80e46362012-01-23 06:16:53 +00009668 case Intrinsic::x86_mmx_psrli_q:
9669 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009670 break;
Craig Topper80e46362012-01-23 06:16:53 +00009671 case Intrinsic::x86_mmx_psrai_w:
9672 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009673 break;
Craig Topper80e46362012-01-23 06:16:53 +00009674 case Intrinsic::x86_mmx_psrai_d:
9675 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009676 break;
Craig Topper80e46362012-01-23 06:16:53 +00009677 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009678 }
Mon P Wangefa42202009-09-03 19:56:25 +00009679
9680 // The vector shift intrinsics with scalars uses 32b shift amounts but
9681 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9682 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009683 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9684 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009685// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009686
Owen Andersone50ed302009-08-10 22:56:29 +00009687 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009688 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009689 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009690 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009691 Op.getOperand(1), ShAmt);
9692 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009693 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009694}
Evan Cheng72261582005-12-20 06:22:03 +00009695
Dan Gohmand858e902010-04-17 15:26:15 +00009696SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9697 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009698 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9699 MFI->setReturnAddressIsTaken(true);
9700
Bill Wendling64e87322009-01-16 19:25:27 +00009701 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009702 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009703
9704 if (Depth > 0) {
9705 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9706 SDValue Offset =
9707 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009708 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009709 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009710 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009711 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009712 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009713 }
9714
9715 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009716 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009717 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009718 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009719}
9720
Dan Gohmand858e902010-04-17 15:26:15 +00009721SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009722 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9723 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009724
Owen Andersone50ed302009-08-10 22:56:29 +00009725 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009726 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009727 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9728 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009729 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009730 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009731 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9732 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009733 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009734 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009735}
9736
Dan Gohman475871a2008-07-27 21:46:04 +00009737SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009738 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009739 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009740}
9741
Dan Gohmand858e902010-04-17 15:26:15 +00009742SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009743 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009744 SDValue Chain = Op.getOperand(0);
9745 SDValue Offset = Op.getOperand(1);
9746 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009747 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009748
Dan Gohmand8816272010-08-11 18:14:00 +00009749 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9750 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9751 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009752 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009753
Dan Gohmand8816272010-08-11 18:14:00 +00009754 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9755 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009756 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009757 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9758 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009759 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009760 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009761
Dale Johannesene4d209d2009-02-03 20:21:25 +00009762 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009763 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009764 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009765}
9766
Duncan Sands4a544a72011-09-06 13:37:06 +00009767SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9768 SelectionDAG &DAG) const {
9769 return Op.getOperand(0);
9770}
9771
9772SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9773 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009774 SDValue Root = Op.getOperand(0);
9775 SDValue Trmp = Op.getOperand(1); // trampoline
9776 SDValue FPtr = Op.getOperand(2); // nested function
9777 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009778 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009779
Dan Gohman69de1932008-02-06 22:27:42 +00009780 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009781
9782 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009783 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009784
9785 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009786 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9787 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009788
Evan Cheng0e6a0522011-07-18 20:57:22 +00009789 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9790 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009791
9792 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9793
9794 // Load the pointer to the nested function into R11.
9795 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009796 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009797 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009798 Addr, MachinePointerInfo(TrmpAddr),
9799 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009800
Owen Anderson825b72b2009-08-11 20:47:22 +00009801 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9802 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009803 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9804 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009805 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009806
9807 // Load the 'nest' parameter value into R10.
9808 // R10 is specified in X86CallingConv.td
9809 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009810 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9811 DAG.getConstant(10, MVT::i64));
9812 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009813 Addr, MachinePointerInfo(TrmpAddr, 10),
9814 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009815
Owen Anderson825b72b2009-08-11 20:47:22 +00009816 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9817 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009818 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9819 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009820 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009821
9822 // Jump to the nested function.
9823 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9825 DAG.getConstant(20, MVT::i64));
9826 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009827 Addr, MachinePointerInfo(TrmpAddr, 20),
9828 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009829
9830 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009831 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9832 DAG.getConstant(22, MVT::i64));
9833 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009834 MachinePointerInfo(TrmpAddr, 22),
9835 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009836
Duncan Sands4a544a72011-09-06 13:37:06 +00009837 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009838 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009839 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009840 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009841 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009842 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009843
9844 switch (CC) {
9845 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009846 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009847 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009848 case CallingConv::X86_StdCall: {
9849 // Pass 'nest' parameter in ECX.
9850 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009851 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009852
9853 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009854 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009855 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009856
Chris Lattner58d74912008-03-12 17:45:29 +00009857 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858 unsigned InRegCount = 0;
9859 unsigned Idx = 1;
9860
9861 for (FunctionType::param_iterator I = FTy->param_begin(),
9862 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009863 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009864 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009865 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009866
9867 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009868 report_fatal_error("Nest register in use - reduce number of inreg"
9869 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009870 }
9871 }
9872 break;
9873 }
9874 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009875 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009876 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009877 // Pass 'nest' parameter in EAX.
9878 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009879 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009880 break;
9881 }
9882
Dan Gohman475871a2008-07-27 21:46:04 +00009883 SDValue OutChains[4];
9884 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009885
Owen Anderson825b72b2009-08-11 20:47:22 +00009886 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9887 DAG.getConstant(10, MVT::i32));
9888 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009889
Chris Lattnera62fe662010-02-05 19:20:30 +00009890 // This is storing the opcode for MOV32ri.
9891 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009892 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009893 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009894 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009895 Trmp, MachinePointerInfo(TrmpAddr),
9896 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009897
Owen Anderson825b72b2009-08-11 20:47:22 +00009898 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9899 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009900 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9901 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009902 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009903
Chris Lattnera62fe662010-02-05 19:20:30 +00009904 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9906 DAG.getConstant(5, MVT::i32));
9907 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009908 MachinePointerInfo(TrmpAddr, 5),
9909 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009910
Owen Anderson825b72b2009-08-11 20:47:22 +00009911 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9912 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009913 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9914 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009915 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009916
Duncan Sands4a544a72011-09-06 13:37:06 +00009917 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009918 }
9919}
9920
Dan Gohmand858e902010-04-17 15:26:15 +00009921SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9922 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009923 /*
9924 The rounding mode is in bits 11:10 of FPSR, and has the following
9925 settings:
9926 00 Round to nearest
9927 01 Round to -inf
9928 10 Round to +inf
9929 11 Round to 0
9930
9931 FLT_ROUNDS, on the other hand, expects the following:
9932 -1 Undefined
9933 0 Round to 0
9934 1 Round to nearest
9935 2 Round to +inf
9936 3 Round to -inf
9937
9938 To perform the conversion, we do:
9939 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9940 */
9941
9942 MachineFunction &MF = DAG.getMachineFunction();
9943 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009944 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009945 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009946 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009947 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009948
9949 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009950 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009951 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009952
Michael J. Spencerec38de22010-10-10 22:04:20 +00009953
Chris Lattner2156b792010-09-22 01:11:26 +00009954 MachineMemOperand *MMO =
9955 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9956 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009957
Chris Lattner2156b792010-09-22 01:11:26 +00009958 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9959 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9960 DAG.getVTList(MVT::Other),
9961 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009962
9963 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009964 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009965 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009966
9967 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009968 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009969 DAG.getNode(ISD::SRL, DL, MVT::i16,
9970 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009971 CWD, DAG.getConstant(0x800, MVT::i16)),
9972 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009973 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009974 DAG.getNode(ISD::SRL, DL, MVT::i16,
9975 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009976 CWD, DAG.getConstant(0x400, MVT::i16)),
9977 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009978
Dan Gohman475871a2008-07-27 21:46:04 +00009979 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009980 DAG.getNode(ISD::AND, DL, MVT::i16,
9981 DAG.getNode(ISD::ADD, DL, MVT::i16,
9982 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009983 DAG.getConstant(1, MVT::i16)),
9984 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009985
9986
Duncan Sands83ec4b62008-06-06 12:08:01 +00009987 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009988 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009989}
9990
Dan Gohmand858e902010-04-17 15:26:15 +00009991SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009992 EVT VT = Op.getValueType();
9993 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009994 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009995 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009996
9997 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009998 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009999 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010001 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010002 }
Evan Cheng18efe262007-12-14 02:13:44 +000010003
Evan Cheng152804e2007-12-14 08:30:15 +000010004 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010006 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010007
10008 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010009 SDValue Ops[] = {
10010 Op,
10011 DAG.getConstant(NumBits+NumBits-1, OpVT),
10012 DAG.getConstant(X86::COND_E, MVT::i8),
10013 Op.getValue(1)
10014 };
10015 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010016
10017 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010018 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010019
Owen Anderson825b72b2009-08-11 20:47:22 +000010020 if (VT == MVT::i8)
10021 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010022 return Op;
10023}
10024
Chandler Carruthacc068e2011-12-24 10:55:54 +000010025SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10026 SelectionDAG &DAG) const {
10027 EVT VT = Op.getValueType();
10028 EVT OpVT = VT;
10029 unsigned NumBits = VT.getSizeInBits();
10030 DebugLoc dl = Op.getDebugLoc();
10031
10032 Op = Op.getOperand(0);
10033 if (VT == MVT::i8) {
10034 // Zero extend to i32 since there is not an i8 bsr.
10035 OpVT = MVT::i32;
10036 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10037 }
10038
10039 // Issue a bsr (scan bits in reverse).
10040 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10041 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10042
10043 // And xor with NumBits-1.
10044 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10045
10046 if (VT == MVT::i8)
10047 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10048 return Op;
10049}
10050
Dan Gohmand858e902010-04-17 15:26:15 +000010051SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010052 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010053 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010054 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010055 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010056
10057 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010058 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010059 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010060
10061 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010062 SDValue Ops[] = {
10063 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010064 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010065 DAG.getConstant(X86::COND_E, MVT::i8),
10066 Op.getValue(1)
10067 };
Chandler Carruth77821022011-12-24 12:12:34 +000010068 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010069}
10070
Craig Topper13894fa2011-08-24 06:14:18 +000010071// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10072// ones, and then concatenate the result back.
10073static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010074 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010075
10076 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10077 "Unsupported value type for operation");
10078
10079 int NumElems = VT.getVectorNumElements();
10080 DebugLoc dl = Op.getDebugLoc();
10081 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10082 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10083
10084 // Extract the LHS vectors
10085 SDValue LHS = Op.getOperand(0);
10086 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10087 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10088
10089 // Extract the RHS vectors
10090 SDValue RHS = Op.getOperand(1);
10091 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10092 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10093
10094 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10095 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10096
10097 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10098 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10099 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10100}
10101
10102SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10103 assert(Op.getValueType().getSizeInBits() == 256 &&
10104 Op.getValueType().isInteger() &&
10105 "Only handle AVX 256-bit vector integer operation");
10106 return Lower256IntArith(Op, DAG);
10107}
10108
10109SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10110 assert(Op.getValueType().getSizeInBits() == 256 &&
10111 Op.getValueType().isInteger() &&
10112 "Only handle AVX 256-bit vector integer operation");
10113 return Lower256IntArith(Op, DAG);
10114}
10115
10116SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10117 EVT VT = Op.getValueType();
10118
10119 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010120 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010121 return Lower256IntArith(Op, DAG);
10122
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010123 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010124
Craig Topperaaa643c2011-11-09 07:28:55 +000010125 SDValue A = Op.getOperand(0);
10126 SDValue B = Op.getOperand(1);
10127
10128 if (VT == MVT::v4i64) {
10129 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10130
10131 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10132 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10133 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10134 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10135 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10136 //
10137 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10138 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10139 // return AloBlo + AloBhi + AhiBlo;
10140
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010141 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A,
10142 DAG.getConstant(32, MVT::i32));
10143 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B,
10144 DAG.getConstant(32, MVT::i32));
Craig Topperaaa643c2011-11-09 07:28:55 +000010145 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10146 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10147 A, B);
10148 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10149 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10150 A, Bhi);
10151 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10152 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10153 Ahi, B);
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010154 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi,
10155 DAG.getConstant(32, MVT::i32));
10156 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo,
10157 DAG.getConstant(32, MVT::i32));
Craig Topperaaa643c2011-11-09 07:28:55 +000010158 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10159 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10160 return Res;
10161 }
10162
10163 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10164
Mon P Wangaf9b9522008-12-18 21:42:19 +000010165 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10166 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10167 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10168 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10169 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10170 //
10171 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10172 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10173 // return AloBlo + AloBhi + AhiBlo;
10174
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010175 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A,
10176 DAG.getConstant(32, MVT::i32));
10177 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B,
10178 DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010179 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010180 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010181 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010182 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010183 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010184 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010185 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010186 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010187 Ahi, B);
Craig Topper7fb8b0c2012-01-23 06:46:22 +000010188 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi,
10189 DAG.getConstant(32, MVT::i32));
10190 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo,
10191 DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010192 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10193 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010194 return Res;
10195}
10196
Nadav Rotem43012222011-05-11 08:12:09 +000010197SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10198
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010199 EVT VT = Op.getValueType();
10200 DebugLoc dl = Op.getDebugLoc();
10201 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010202 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010203 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010204
Craig Topper1accb7e2012-01-10 06:54:16 +000010205 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010206 return SDValue();
10207
Nadav Rotem43012222011-05-11 08:12:09 +000010208 // Optimize shl/srl/sra with constant shift amount.
10209 if (isSplatVector(Amt.getNode())) {
10210 SDValue SclrAmt = Amt->getOperand(0);
10211 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10212 uint64_t ShiftAmt = C->getZExtValue();
10213
Craig Toppered2e13d2012-01-22 19:15:14 +000010214 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10215 (Subtarget->hasAVX2() &&
10216 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10217 if (Op.getOpcode() == ISD::SHL)
10218 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10219 DAG.getConstant(ShiftAmt, MVT::i32));
10220 if (Op.getOpcode() == ISD::SRL)
10221 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10222 DAG.getConstant(ShiftAmt, MVT::i32));
10223 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10224 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10225 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010226 }
10227
Craig Toppered2e13d2012-01-22 19:15:14 +000010228 if (VT == MVT::v16i8) {
10229 if (Op.getOpcode() == ISD::SHL) {
10230 // Make a large shift.
10231 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10232 DAG.getConstant(ShiftAmt, MVT::i32));
10233 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10234 // Zero out the rightmost bits.
10235 SmallVector<SDValue, 16> V(16,
10236 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10237 MVT::i8));
10238 return DAG.getNode(ISD::AND, dl, VT, SHL,
10239 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010240 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010241 if (Op.getOpcode() == ISD::SRL) {
10242 // Make a large shift.
10243 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10244 DAG.getConstant(ShiftAmt, MVT::i32));
10245 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10246 // Zero out the leftmost bits.
10247 SmallVector<SDValue, 16> V(16,
10248 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10249 MVT::i8));
10250 return DAG.getNode(ISD::AND, dl, VT, SRL,
10251 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10252 }
10253 if (Op.getOpcode() == ISD::SRA) {
10254 if (ShiftAmt == 7) {
10255 // R s>> 7 === R s< 0
10256 SDValue Zeros = getZeroVector(VT, /* HasSSE2 */true,
10257 /* HasAVX2 */false, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010258 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010259 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010260
Craig Toppered2e13d2012-01-22 19:15:14 +000010261 // R s>> a === ((R u>> a) ^ m) - m
10262 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10263 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10264 MVT::i8));
10265 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10266 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10267 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10268 return Res;
10269 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010270 }
Craig Topper46154eb2011-11-11 07:39:23 +000010271
Craig Topper0d86d462011-11-20 00:12:05 +000010272 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10273 if (Op.getOpcode() == ISD::SHL) {
10274 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010275 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10276 DAG.getConstant(ShiftAmt, MVT::i32));
10277 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010278 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010279 SmallVector<SDValue, 32> V(32,
10280 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10281 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010282 return DAG.getNode(ISD::AND, dl, VT, SHL,
10283 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010284 }
Craig Topper0d86d462011-11-20 00:12:05 +000010285 if (Op.getOpcode() == ISD::SRL) {
10286 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010287 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10288 DAG.getConstant(ShiftAmt, MVT::i32));
10289 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010290 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010291 SmallVector<SDValue, 32> V(32,
10292 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10293 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010294 return DAG.getNode(ISD::AND, dl, VT, SRL,
10295 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10296 }
10297 if (Op.getOpcode() == ISD::SRA) {
10298 if (ShiftAmt == 7) {
10299 // R s>> 7 === R s< 0
Craig Topper12216172012-01-13 08:12:35 +000010300 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */,
10301 true /* HasAVX2 */, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010302 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010303 }
10304
10305 // R s>> a === ((R u>> a) ^ m) - m
10306 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10307 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10308 MVT::i8));
10309 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10310 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10311 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10312 return Res;
10313 }
10314 }
Nadav Rotem43012222011-05-11 08:12:09 +000010315 }
10316 }
10317
10318 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010319 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010320 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10321 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010322
10323 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Chris Lattner4ca829e2012-01-25 06:02:56 +000010324 Constant *C = ConstantVector::getSplat(4, CI);
Nate Begeman51409212010-07-28 00:21:48 +000010325 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10326 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010327 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010328 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010329
10330 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010331 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010332 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10333 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10334 }
Nadav Rotem43012222011-05-11 08:12:09 +000010335 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010336 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010337
Nate Begeman51409212010-07-28 00:21:48 +000010338 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010339 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10340 DAG.getConstant(5, MVT::i32));
10341 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010342
Lang Hames8b99c1e2011-12-17 01:08:46 +000010343 // Turn 'a' into a mask suitable for VSELECT
10344 SDValue VSelM = DAG.getConstant(0x80, VT);
10345 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010346 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010347
Lang Hames8b99c1e2011-12-17 01:08:46 +000010348 SDValue CM1 = DAG.getConstant(0x0f, VT);
10349 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010350
Lang Hames8b99c1e2011-12-17 01:08:46 +000010351 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10352 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010353 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10354 DAG.getConstant(4, MVT::i32), DAG);
10355 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010356 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10357
Nate Begeman51409212010-07-28 00:21:48 +000010358 // a += a
10359 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010360 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010361 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010362
Lang Hames8b99c1e2011-12-17 01:08:46 +000010363 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10364 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010365 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10366 DAG.getConstant(2, MVT::i32), DAG);
10367 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010368 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10369
Nate Begeman51409212010-07-28 00:21:48 +000010370 // a += a
10371 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010372 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010373 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010374
Lang Hames8b99c1e2011-12-17 01:08:46 +000010375 // return VSELECT(r, r+r, a);
10376 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010377 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010378 return R;
10379 }
Craig Topper46154eb2011-11-11 07:39:23 +000010380
10381 // Decompose 256-bit shifts into smaller 128-bit shifts.
10382 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010383 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010384 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10385 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10386
10387 // Extract the two vectors
10388 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10389 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10390 DAG, dl);
10391
10392 // Recreate the shift amount vectors
10393 SDValue Amt1, Amt2;
10394 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10395 // Constant shift amount
10396 SmallVector<SDValue, 4> Amt1Csts;
10397 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010398 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010399 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010400 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010401 Amt2Csts.push_back(Amt->getOperand(i));
10402
10403 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10404 &Amt1Csts[0], NumElems/2);
10405 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10406 &Amt2Csts[0], NumElems/2);
10407 } else {
10408 // Variable shift amount
10409 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10410 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10411 DAG, dl);
10412 }
10413
10414 // Issue new vector shifts for the smaller types
10415 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10416 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10417
10418 // Concatenate the result back
10419 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10420 }
10421
Nate Begeman51409212010-07-28 00:21:48 +000010422 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010423}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010424
Dan Gohmand858e902010-04-17 15:26:15 +000010425SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010426 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10427 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010428 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10429 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010430 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010431 SDValue LHS = N->getOperand(0);
10432 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010433 unsigned BaseOp = 0;
10434 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010435 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010436 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010437 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010438 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010439 // A subtract of one will be selected as a INC. Note that INC doesn't
10440 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010441 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10442 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010443 BaseOp = X86ISD::INC;
10444 Cond = X86::COND_O;
10445 break;
10446 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010447 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010448 Cond = X86::COND_O;
10449 break;
10450 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010451 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010452 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010453 break;
10454 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010455 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10456 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010457 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10458 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010459 BaseOp = X86ISD::DEC;
10460 Cond = X86::COND_O;
10461 break;
10462 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010463 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010464 Cond = X86::COND_O;
10465 break;
10466 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010467 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010468 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010469 break;
10470 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010471 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010472 Cond = X86::COND_O;
10473 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010474 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10475 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10476 MVT::i32);
10477 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010478
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010479 SDValue SetCC =
10480 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10481 DAG.getConstant(X86::COND_O, MVT::i32),
10482 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010483
Dan Gohman6e5fda22011-07-22 18:45:15 +000010484 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010485 }
Bill Wendling74c37652008-12-09 22:08:41 +000010486 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010487
Bill Wendling61edeb52008-12-02 01:06:39 +000010488 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010489 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010490 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010491
Bill Wendling61edeb52008-12-02 01:06:39 +000010492 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010493 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10494 DAG.getConstant(Cond, MVT::i32),
10495 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010496
Dan Gohman6e5fda22011-07-22 18:45:15 +000010497 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010498}
10499
Chad Rosier30450e82011-12-22 22:35:21 +000010500SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10501 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010502 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010503 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10504 EVT VT = Op.getValueType();
10505
Craig Toppered2e13d2012-01-22 19:15:14 +000010506 if (!Subtarget->hasSSE2() || !VT.isVector())
10507 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010508
Craig Toppered2e13d2012-01-22 19:15:14 +000010509 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10510 ExtraVT.getScalarType().getSizeInBits();
10511 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10512
10513 switch (VT.getSimpleVT().SimpleTy) {
10514 default: return SDValue();
10515 case MVT::v8i32:
10516 case MVT::v16i16:
10517 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010518 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010519 if (!Subtarget->hasAVX2()) {
10520 // needs to be split
10521 int NumElems = VT.getVectorNumElements();
10522 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10523 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010524
Craig Toppered2e13d2012-01-22 19:15:14 +000010525 // Extract the LHS vectors
10526 SDValue LHS = Op.getOperand(0);
10527 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10528 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010529
Craig Toppered2e13d2012-01-22 19:15:14 +000010530 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10531 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010532
Craig Toppered2e13d2012-01-22 19:15:14 +000010533 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10534 int ExtraNumElems = ExtraVT.getVectorNumElements();
10535 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10536 ExtraNumElems/2);
10537 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010538
Craig Toppered2e13d2012-01-22 19:15:14 +000010539 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10540 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010541
Craig Toppered2e13d2012-01-22 19:15:14 +000010542 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10543 }
10544 // fall through
10545 case MVT::v4i32:
10546 case MVT::v8i16: {
10547 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10548 Op.getOperand(0), ShAmt, DAG);
10549 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010550 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010551 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010552}
10553
10554
Eric Christopher9a9d2752010-07-22 02:48:34 +000010555SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10556 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010557
Eric Christopher77ed1352011-07-08 00:04:56 +000010558 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10559 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010560 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010561 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010562 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010563 SDValue Ops[] = {
10564 DAG.getRegister(X86::ESP, MVT::i32), // Base
10565 DAG.getTargetConstant(1, MVT::i8), // Scale
10566 DAG.getRegister(0, MVT::i32), // Index
10567 DAG.getTargetConstant(0, MVT::i32), // Disp
10568 DAG.getRegister(0, MVT::i32), // Segment.
10569 Zero,
10570 Chain
10571 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010572 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010573 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10574 array_lengthof(Ops));
10575 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010576 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010577
Eric Christopher9a9d2752010-07-22 02:48:34 +000010578 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010579 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010580 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010581
Chris Lattner132929a2010-08-14 17:26:09 +000010582 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10583 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10584 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10585 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010586
Chris Lattner132929a2010-08-14 17:26:09 +000010587 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10588 if (!Op1 && !Op2 && !Op3 && Op4)
10589 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010590
Chris Lattner132929a2010-08-14 17:26:09 +000010591 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10592 if (Op1 && !Op2 && !Op3 && !Op4)
10593 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010594
10595 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010596 // (MFENCE)>;
10597 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010598}
10599
Eli Friedman14648462011-07-27 22:21:52 +000010600SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10601 SelectionDAG &DAG) const {
10602 DebugLoc dl = Op.getDebugLoc();
10603 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10604 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10605 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10606 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10607
10608 // The only fence that needs an instruction is a sequentially-consistent
10609 // cross-thread fence.
10610 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10611 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10612 // no-sse2). There isn't any reason to disable it if the target processor
10613 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010614 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010615 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10616
10617 SDValue Chain = Op.getOperand(0);
10618 SDValue Zero = DAG.getConstant(0, MVT::i32);
10619 SDValue Ops[] = {
10620 DAG.getRegister(X86::ESP, MVT::i32), // Base
10621 DAG.getTargetConstant(1, MVT::i8), // Scale
10622 DAG.getRegister(0, MVT::i32), // Index
10623 DAG.getTargetConstant(0, MVT::i32), // Disp
10624 DAG.getRegister(0, MVT::i32), // Segment.
10625 Zero,
10626 Chain
10627 };
10628 SDNode *Res =
10629 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10630 array_lengthof(Ops));
10631 return SDValue(Res, 0);
10632 }
10633
10634 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10635 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10636}
10637
10638
Dan Gohmand858e902010-04-17 15:26:15 +000010639SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010640 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010641 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010642 unsigned Reg = 0;
10643 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010644 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010645 default:
10646 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010647 case MVT::i8: Reg = X86::AL; size = 1; break;
10648 case MVT::i16: Reg = X86::AX; size = 2; break;
10649 case MVT::i32: Reg = X86::EAX; size = 4; break;
10650 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010651 assert(Subtarget->is64Bit() && "Node not type legal!");
10652 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010653 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010654 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010655 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010656 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010657 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010658 Op.getOperand(1),
10659 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010660 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010661 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010662 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010663 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10664 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10665 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010666 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010667 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010668 return cpOut;
10669}
10670
Duncan Sands1607f052008-12-01 11:39:25 +000010671SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010672 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010673 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010674 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010675 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010676 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010677 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010678 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10679 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010680 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010681 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10682 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010683 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010684 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010685 rdx.getValue(1)
10686 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010687 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010688}
10689
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010690SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010691 SelectionDAG &DAG) const {
10692 EVT SrcVT = Op.getOperand(0).getValueType();
10693 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010694 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010695 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010696 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010697 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010698 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010699 // i64 <=> MMX conversions are Legal.
10700 if (SrcVT==MVT::i64 && DstVT.isVector())
10701 return Op;
10702 if (DstVT==MVT::i64 && SrcVT.isVector())
10703 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010704 // MMX <=> MMX conversions are Legal.
10705 if (SrcVT.isVector() && DstVT.isVector())
10706 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010707 // All other conversions need to be expanded.
10708 return SDValue();
10709}
Chris Lattner5b856542010-12-20 00:59:46 +000010710
Dan Gohmand858e902010-04-17 15:26:15 +000010711SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010712 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010713 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010714 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010715 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010716 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010717 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010718 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010719 Node->getOperand(0),
10720 Node->getOperand(1), negOp,
10721 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010722 cast<AtomicSDNode>(Node)->getAlignment(),
10723 cast<AtomicSDNode>(Node)->getOrdering(),
10724 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010725}
10726
Eli Friedman327236c2011-08-24 20:50:09 +000010727static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10728 SDNode *Node = Op.getNode();
10729 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010730 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010731
10732 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010733 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10734 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10735 // (The only way to get a 16-byte store is cmpxchg16b)
10736 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10737 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10738 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010739 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10740 cast<AtomicSDNode>(Node)->getMemoryVT(),
10741 Node->getOperand(0),
10742 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010743 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010744 cast<AtomicSDNode>(Node)->getOrdering(),
10745 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010746 return Swap.getValue(1);
10747 }
10748 // Other atomic stores have a simple pattern.
10749 return Op;
10750}
10751
Chris Lattner5b856542010-12-20 00:59:46 +000010752static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10753 EVT VT = Op.getNode()->getValueType(0);
10754
10755 // Let legalize expand this if it isn't a legal type yet.
10756 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10757 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010758
Chris Lattner5b856542010-12-20 00:59:46 +000010759 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010760
Chris Lattner5b856542010-12-20 00:59:46 +000010761 unsigned Opc;
10762 bool ExtraOp = false;
10763 switch (Op.getOpcode()) {
10764 default: assert(0 && "Invalid code");
10765 case ISD::ADDC: Opc = X86ISD::ADD; break;
10766 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10767 case ISD::SUBC: Opc = X86ISD::SUB; break;
10768 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10769 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010770
Chris Lattner5b856542010-12-20 00:59:46 +000010771 if (!ExtraOp)
10772 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10773 Op.getOperand(1));
10774 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10775 Op.getOperand(1), Op.getOperand(2));
10776}
10777
Evan Cheng0db9fe62006-04-25 20:13:52 +000010778/// LowerOperation - Provide custom lowering hooks for some operations.
10779///
Dan Gohmand858e902010-04-17 15:26:15 +000010780SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010781 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010782 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010783 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010784 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010785 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010786 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10787 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010788 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010789 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010790 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010791 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10792 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10793 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010794 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010795 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010796 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10797 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10798 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010799 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010800 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010801 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010802 case ISD::SHL_PARTS:
10803 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010804 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010805 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010806 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010807 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010808 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010809 case ISD::FABS: return LowerFABS(Op, DAG);
10810 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010811 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010812 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010813 case ISD::SETCC: return LowerSETCC(Op, DAG);
10814 case ISD::SELECT: return LowerSELECT(Op, DAG);
10815 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010816 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010817 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010818 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010819 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010820 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010821 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10822 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010823 case ISD::FRAME_TO_ARGS_OFFSET:
10824 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010825 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010826 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010827 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10828 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010829 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010830 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010831 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010832 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010833 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010834 case ISD::SRA:
10835 case ISD::SRL:
10836 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010837 case ISD::SADDO:
10838 case ISD::UADDO:
10839 case ISD::SSUBO:
10840 case ISD::USUBO:
10841 case ISD::SMULO:
10842 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010843 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010844 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010845 case ISD::ADDC:
10846 case ISD::ADDE:
10847 case ISD::SUBC:
10848 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010849 case ISD::ADD: return LowerADD(Op, DAG);
10850 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010851 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010852}
10853
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010854static void ReplaceATOMIC_LOAD(SDNode *Node,
10855 SmallVectorImpl<SDValue> &Results,
10856 SelectionDAG &DAG) {
10857 DebugLoc dl = Node->getDebugLoc();
10858 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10859
10860 // Convert wide load -> cmpxchg8b/cmpxchg16b
10861 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10862 // (The only way to get a 16-byte load is cmpxchg16b)
10863 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010864 SDValue Zero = DAG.getConstant(0, VT);
10865 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010866 Node->getOperand(0),
10867 Node->getOperand(1), Zero, Zero,
10868 cast<AtomicSDNode>(Node)->getMemOperand(),
10869 cast<AtomicSDNode>(Node)->getOrdering(),
10870 cast<AtomicSDNode>(Node)->getSynchScope());
10871 Results.push_back(Swap.getValue(0));
10872 Results.push_back(Swap.getValue(1));
10873}
10874
Duncan Sands1607f052008-12-01 11:39:25 +000010875void X86TargetLowering::
10876ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010877 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010878 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010879 assert (Node->getValueType(0) == MVT::i64 &&
10880 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010881
10882 SDValue Chain = Node->getOperand(0);
10883 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010884 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010885 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010886 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010887 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010888 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010889 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010890 SDValue Result =
10891 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10892 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010893 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010894 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010895 Results.push_back(Result.getValue(2));
10896}
10897
Duncan Sands126d9072008-07-04 11:47:58 +000010898/// ReplaceNodeResults - Replace a node with an illegal result type
10899/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010900void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10901 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010902 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010903 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010904 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010905 default:
Duncan Sands1607f052008-12-01 11:39:25 +000010906 assert(false && "Do not know how to custom type legalize this operation!");
10907 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010908 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010909 case ISD::ADDC:
10910 case ISD::ADDE:
10911 case ISD::SUBC:
10912 case ISD::SUBE:
10913 // We don't want to expand or promote these.
10914 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010915 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010916 std::pair<SDValue,SDValue> Vals =
10917 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010918 SDValue FIST = Vals.first, StackSlot = Vals.second;
10919 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010920 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010921 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010922 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010923 MachinePointerInfo(),
10924 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010925 }
10926 return;
10927 }
10928 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010929 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010930 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010931 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010932 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010933 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010934 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010935 eax.getValue(2));
10936 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10937 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010938 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010939 Results.push_back(edx.getValue(1));
10940 return;
10941 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010942 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010943 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010944 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010945 bool Regs64bit = T == MVT::i128;
10946 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010947 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010948 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10949 DAG.getConstant(0, HalfT));
10950 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10951 DAG.getConstant(1, HalfT));
10952 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10953 Regs64bit ? X86::RAX : X86::EAX,
10954 cpInL, SDValue());
10955 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10956 Regs64bit ? X86::RDX : X86::EDX,
10957 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010958 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010959 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10960 DAG.getConstant(0, HalfT));
10961 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10962 DAG.getConstant(1, HalfT));
10963 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10964 Regs64bit ? X86::RBX : X86::EBX,
10965 swapInL, cpInH.getValue(1));
10966 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10967 Regs64bit ? X86::RCX : X86::ECX,
10968 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010969 SDValue Ops[] = { swapInH.getValue(0),
10970 N->getOperand(1),
10971 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010972 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010973 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010974 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10975 X86ISD::LCMPXCHG8_DAG;
10976 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010977 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010978 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10979 Regs64bit ? X86::RAX : X86::EAX,
10980 HalfT, Result.getValue(1));
10981 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10982 Regs64bit ? X86::RDX : X86::EDX,
10983 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010984 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010985 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010986 Results.push_back(cpOutH.getValue(1));
10987 return;
10988 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010989 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010990 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10991 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010992 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010993 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10994 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010995 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010996 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10997 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010998 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010999 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11000 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011001 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011002 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11003 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011004 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011005 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11006 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011007 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011008 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11009 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011010 case ISD::ATOMIC_LOAD:
11011 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011012 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011013}
11014
Evan Cheng72261582005-12-20 06:22:03 +000011015const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11016 switch (Opcode) {
11017 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011018 case X86ISD::BSF: return "X86ISD::BSF";
11019 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011020 case X86ISD::SHLD: return "X86ISD::SHLD";
11021 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011022 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011023 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011024 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011025 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011026 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011027 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011028 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11029 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11030 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011031 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011032 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011033 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011034 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011035 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011036 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011037 case X86ISD::COMI: return "X86ISD::COMI";
11038 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011039 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011040 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011041 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11042 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011043 case X86ISD::CMOV: return "X86ISD::CMOV";
11044 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011045 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011046 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11047 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011048 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011049 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011050 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011051 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011052 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011053 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11054 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011055 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011056 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011057 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011058 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011059 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011060 case X86ISD::HADD: return "X86ISD::HADD";
11061 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011062 case X86ISD::FHADD: return "X86ISD::FHADD";
11063 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011064 case X86ISD::FMAX: return "X86ISD::FMAX";
11065 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011066 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11067 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011068 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011069 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011070 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011071 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011072 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011073 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11074 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011075 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11076 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11077 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11078 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11079 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11080 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011081 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11082 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011083 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11084 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011085 case X86ISD::VSHL: return "X86ISD::VSHL";
11086 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011087 case X86ISD::VSRA: return "X86ISD::VSRA";
11088 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11089 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11090 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011091 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011092 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11093 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011094 case X86ISD::ADD: return "X86ISD::ADD";
11095 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011096 case X86ISD::ADC: return "X86ISD::ADC";
11097 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011098 case X86ISD::SMUL: return "X86ISD::SMUL";
11099 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011100 case X86ISD::INC: return "X86ISD::INC";
11101 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011102 case X86ISD::OR: return "X86ISD::OR";
11103 case X86ISD::XOR: return "X86ISD::XOR";
11104 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011105 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011106 case X86ISD::BLSI: return "X86ISD::BLSI";
11107 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11108 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011109 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011110 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011111 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011112 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11113 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11114 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011115 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011116 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011117 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011118 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011119 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011120 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11121 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011122 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11123 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11124 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011125 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11126 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011127 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11128 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011129 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011130 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011131 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011132 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011133 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011134 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011135 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011136 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011137 }
11138}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011139
Chris Lattnerc9addb72007-03-30 23:15:24 +000011140// isLegalAddressingMode - Return true if the addressing mode represented
11141// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011142bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011143 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011144 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011145 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011146 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011147
Chris Lattnerc9addb72007-03-30 23:15:24 +000011148 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011149 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011150 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011151
Chris Lattnerc9addb72007-03-30 23:15:24 +000011152 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011153 unsigned GVFlags =
11154 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011155
Chris Lattnerdfed4132009-07-10 07:38:24 +000011156 // If a reference to this global requires an extra load, we can't fold it.
11157 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011158 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011159
Chris Lattnerdfed4132009-07-10 07:38:24 +000011160 // If BaseGV requires a register for the PIC base, we cannot also have a
11161 // BaseReg specified.
11162 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011163 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011164
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011165 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011166 if ((M != CodeModel::Small || R != Reloc::Static) &&
11167 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011168 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011169 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011170
Chris Lattnerc9addb72007-03-30 23:15:24 +000011171 switch (AM.Scale) {
11172 case 0:
11173 case 1:
11174 case 2:
11175 case 4:
11176 case 8:
11177 // These scales always work.
11178 break;
11179 case 3:
11180 case 5:
11181 case 9:
11182 // These scales are formed with basereg+scalereg. Only accept if there is
11183 // no basereg yet.
11184 if (AM.HasBaseReg)
11185 return false;
11186 break;
11187 default: // Other stuff never works.
11188 return false;
11189 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011190
Chris Lattnerc9addb72007-03-30 23:15:24 +000011191 return true;
11192}
11193
11194
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011195bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011196 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011197 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011198 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11199 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011200 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011201 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011202 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011203}
11204
Owen Andersone50ed302009-08-10 22:56:29 +000011205bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011206 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011207 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011208 unsigned NumBits1 = VT1.getSizeInBits();
11209 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011210 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011211 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011212 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011213}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011214
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011215bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011216 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011217 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011218}
11219
Owen Andersone50ed302009-08-10 22:56:29 +000011220bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011221 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011222 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011223}
11224
Owen Andersone50ed302009-08-10 22:56:29 +000011225bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011226 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011227 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011228}
11229
Evan Cheng60c07e12006-07-05 22:17:51 +000011230/// isShuffleMaskLegal - Targets can use this to indicate that they only
11231/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11232/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11233/// are assumed to be legal.
11234bool
Eric Christopherfd179292009-08-27 18:07:15 +000011235X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011236 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011237 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011238 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011239 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011240
Nate Begemana09008b2009-10-19 02:17:23 +000011241 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011242 return (VT.getVectorNumElements() == 2 ||
11243 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11244 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011245 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011246 isPSHUFDMask(M, VT) ||
11247 isPSHUFHWMask(M, VT) ||
11248 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011249 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011250 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11251 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011252 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11253 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011254}
11255
Dan Gohman7d8143f2008-04-09 20:09:42 +000011256bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011257X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011258 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011259 unsigned NumElts = VT.getVectorNumElements();
11260 // FIXME: This collection of masks seems suspect.
11261 if (NumElts == 2)
11262 return true;
11263 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11264 return (isMOVLMask(Mask, VT) ||
11265 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011266 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11267 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011268 }
11269 return false;
11270}
11271
11272//===----------------------------------------------------------------------===//
11273// X86 Scheduler Hooks
11274//===----------------------------------------------------------------------===//
11275
Mon P Wang63307c32008-05-05 19:05:59 +000011276// private utility function
11277MachineBasicBlock *
11278X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11279 MachineBasicBlock *MBB,
11280 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011281 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011282 unsigned LoadOpc,
11283 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011284 unsigned notOpc,
11285 unsigned EAXreg,
11286 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011287 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011288 // For the atomic bitwise operator, we generate
11289 // thisMBB:
11290 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011291 // ld t1 = [bitinstr.addr]
11292 // op t2 = t1, [bitinstr.val]
11293 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011294 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11295 // bz newMBB
11296 // fallthrough -->nextMBB
11297 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11298 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011299 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011300 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011301
Mon P Wang63307c32008-05-05 19:05:59 +000011302 /// First build the CFG
11303 MachineFunction *F = MBB->getParent();
11304 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011305 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11306 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11307 F->insert(MBBIter, newMBB);
11308 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011309
Dan Gohman14152b42010-07-06 20:24:04 +000011310 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11311 nextMBB->splice(nextMBB->begin(), thisMBB,
11312 llvm::next(MachineBasicBlock::iterator(bInstr)),
11313 thisMBB->end());
11314 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011315
Mon P Wang63307c32008-05-05 19:05:59 +000011316 // Update thisMBB to fall through to newMBB
11317 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011318
Mon P Wang63307c32008-05-05 19:05:59 +000011319 // newMBB jumps to itself and fall through to nextMBB
11320 newMBB->addSuccessor(nextMBB);
11321 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011322
Mon P Wang63307c32008-05-05 19:05:59 +000011323 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011324 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011325 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011326 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011327 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011328 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011329 int numArgs = bInstr->getNumOperands() - 1;
11330 for (int i=0; i < numArgs; ++i)
11331 argOpers[i] = &bInstr->getOperand(i+1);
11332
11333 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011334 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011335 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011336
Dale Johannesen140be2d2008-08-19 18:47:28 +000011337 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011338 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011339 for (int i=0; i <= lastAddrIndx; ++i)
11340 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011341
Dale Johannesen140be2d2008-08-19 18:47:28 +000011342 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011343 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011344 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011345 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011346 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011347 tt = t1;
11348
Dale Johannesen140be2d2008-08-19 18:47:28 +000011349 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011350 assert((argOpers[valArgIndx]->isReg() ||
11351 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011352 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011353 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011354 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011355 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011356 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011357 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011358 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011359
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011360 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011361 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011362
Dale Johannesene4d209d2009-02-03 20:21:25 +000011363 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011364 for (int i=0; i <= lastAddrIndx; ++i)
11365 (*MIB).addOperand(*argOpers[i]);
11366 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011367 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011368 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11369 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011370
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011371 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011372 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011373
Mon P Wang63307c32008-05-05 19:05:59 +000011374 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011375 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011376
Dan Gohman14152b42010-07-06 20:24:04 +000011377 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011378 return nextMBB;
11379}
11380
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011381// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011382MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011383X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11384 MachineBasicBlock *MBB,
11385 unsigned regOpcL,
11386 unsigned regOpcH,
11387 unsigned immOpcL,
11388 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011389 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011390 // For the atomic bitwise operator, we generate
11391 // thisMBB (instructions are in pairs, except cmpxchg8b)
11392 // ld t1,t2 = [bitinstr.addr]
11393 // newMBB:
11394 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11395 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011396 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011397 // mov ECX, EBX <- t5, t6
11398 // mov EAX, EDX <- t1, t2
11399 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11400 // mov t3, t4 <- EAX, EDX
11401 // bz newMBB
11402 // result in out1, out2
11403 // fallthrough -->nextMBB
11404
11405 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11406 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 const unsigned NotOpc = X86::NOT32r;
11408 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11409 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11410 MachineFunction::iterator MBBIter = MBB;
11411 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011412
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011413 /// First build the CFG
11414 MachineFunction *F = MBB->getParent();
11415 MachineBasicBlock *thisMBB = MBB;
11416 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11417 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11418 F->insert(MBBIter, newMBB);
11419 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011420
Dan Gohman14152b42010-07-06 20:24:04 +000011421 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11422 nextMBB->splice(nextMBB->begin(), thisMBB,
11423 llvm::next(MachineBasicBlock::iterator(bInstr)),
11424 thisMBB->end());
11425 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011426
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011427 // Update thisMBB to fall through to newMBB
11428 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011429
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011430 // newMBB jumps to itself and fall through to nextMBB
11431 newMBB->addSuccessor(nextMBB);
11432 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011433
Dale Johannesene4d209d2009-02-03 20:21:25 +000011434 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011435 // Insert instructions into newMBB based on incoming instruction
11436 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011437 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011438 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011439 MachineOperand& dest1Oper = bInstr->getOperand(0);
11440 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011441 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11442 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011443 argOpers[i] = &bInstr->getOperand(i+2);
11444
Dan Gohman71ea4e52010-05-14 21:01:44 +000011445 // We use some of the operands multiple times, so conservatively just
11446 // clear any kill flags that might be present.
11447 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11448 argOpers[i]->setIsKill(false);
11449 }
11450
Evan Chengad5b52f2010-01-08 19:14:57 +000011451 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011452 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011453
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011454 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011455 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011456 for (int i=0; i <= lastAddrIndx; ++i)
11457 (*MIB).addOperand(*argOpers[i]);
11458 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011459 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011460 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011461 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011462 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011463 MachineOperand newOp3 = *(argOpers[3]);
11464 if (newOp3.isImm())
11465 newOp3.setImm(newOp3.getImm()+4);
11466 else
11467 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011468 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011469 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470
11471 // t3/4 are defined later, at the bottom of the loop
11472 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11473 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011474 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011475 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011476 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011477 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11478
Evan Cheng306b4ca2010-01-08 23:41:50 +000011479 // The subsequent operations should be using the destination registers of
11480 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011481 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011482 t1 = F->getRegInfo().createVirtualRegister(RC);
11483 t2 = F->getRegInfo().createVirtualRegister(RC);
11484 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11485 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011486 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011487 t1 = dest1Oper.getReg();
11488 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011489 }
11490
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011491 int valArgIndx = lastAddrIndx + 1;
11492 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011493 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011494 "invalid operand");
11495 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11496 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011497 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011498 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011499 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011500 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011501 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011502 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011503 (*MIB).addOperand(*argOpers[valArgIndx]);
11504 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011505 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011506 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011507 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011508 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011509 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011510 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011511 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011512 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011513 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011514 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011515
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011516 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011518 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011519 MIB.addReg(t2);
11520
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011521 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011522 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011523 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011524 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011525
Dale Johannesene4d209d2009-02-03 20:21:25 +000011526 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011527 for (int i=0; i <= lastAddrIndx; ++i)
11528 (*MIB).addOperand(*argOpers[i]);
11529
11530 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011531 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11532 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011534 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011535 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011536 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011537 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011538
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011539 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011540 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011541
Dan Gohman14152b42010-07-06 20:24:04 +000011542 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011543 return nextMBB;
11544}
11545
11546// private utility function
11547MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011548X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11549 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011550 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011551 // For the atomic min/max operator, we generate
11552 // thisMBB:
11553 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011554 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011555 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011556 // cmp t1, t2
11557 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011558 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011559 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11560 // bz newMBB
11561 // fallthrough -->nextMBB
11562 //
11563 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11564 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011565 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011566 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011567
Mon P Wang63307c32008-05-05 19:05:59 +000011568 /// First build the CFG
11569 MachineFunction *F = MBB->getParent();
11570 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011571 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11572 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11573 F->insert(MBBIter, newMBB);
11574 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011575
Dan Gohman14152b42010-07-06 20:24:04 +000011576 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11577 nextMBB->splice(nextMBB->begin(), thisMBB,
11578 llvm::next(MachineBasicBlock::iterator(mInstr)),
11579 thisMBB->end());
11580 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011581
Mon P Wang63307c32008-05-05 19:05:59 +000011582 // Update thisMBB to fall through to newMBB
11583 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011584
Mon P Wang63307c32008-05-05 19:05:59 +000011585 // newMBB jumps to newMBB and fall through to nextMBB
11586 newMBB->addSuccessor(nextMBB);
11587 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011588
Dale Johannesene4d209d2009-02-03 20:21:25 +000011589 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011590 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011591 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011592 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011593 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011594 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011595 int numArgs = mInstr->getNumOperands() - 1;
11596 for (int i=0; i < numArgs; ++i)
11597 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011598
Mon P Wang63307c32008-05-05 19:05:59 +000011599 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011600 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011601 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011602
Mon P Wangab3e7472008-05-05 22:56:23 +000011603 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011604 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011605 for (int i=0; i <= lastAddrIndx; ++i)
11606 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011607
Mon P Wang63307c32008-05-05 19:05:59 +000011608 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011609 assert((argOpers[valArgIndx]->isReg() ||
11610 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011611 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011612
11613 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011614 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011615 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011616 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011617 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011618 (*MIB).addOperand(*argOpers[valArgIndx]);
11619
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011620 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011621 MIB.addReg(t1);
11622
Dale Johannesene4d209d2009-02-03 20:21:25 +000011623 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011624 MIB.addReg(t1);
11625 MIB.addReg(t2);
11626
11627 // Generate movc
11628 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011629 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011630 MIB.addReg(t2);
11631 MIB.addReg(t1);
11632
11633 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011634 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011635 for (int i=0; i <= lastAddrIndx; ++i)
11636 (*MIB).addOperand(*argOpers[i]);
11637 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011638 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011639 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11640 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011641
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011642 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011643 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011644
Mon P Wang63307c32008-05-05 19:05:59 +000011645 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011646 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011647
Dan Gohman14152b42010-07-06 20:24:04 +000011648 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011649 return nextMBB;
11650}
11651
Eric Christopherf83a5de2009-08-27 18:08:16 +000011652// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011653// or XMM0_V32I8 in AVX all of this code can be replaced with that
11654// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011655MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011656X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011657 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011658 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011659 "Target must have SSE4.2 or AVX features enabled");
11660
Eric Christopherb120ab42009-08-18 22:50:32 +000011661 DebugLoc dl = MI->getDebugLoc();
11662 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011663 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011664 if (!Subtarget->hasAVX()) {
11665 if (memArg)
11666 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11667 else
11668 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11669 } else {
11670 if (memArg)
11671 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11672 else
11673 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11674 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011675
Eric Christopher41c902f2010-11-30 08:20:21 +000011676 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011677 for (unsigned i = 0; i < numArgs; ++i) {
11678 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011679 if (!(Op.isReg() && Op.isImplicit()))
11680 MIB.addOperand(Op);
11681 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011682 BuildMI(*BB, MI, dl,
11683 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11684 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011685 .addReg(X86::XMM0);
11686
Dan Gohman14152b42010-07-06 20:24:04 +000011687 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011688 return BB;
11689}
11690
11691MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011692X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011693 DebugLoc dl = MI->getDebugLoc();
11694 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011695
Eric Christopher228232b2010-11-30 07:20:12 +000011696 // Address into RAX/EAX, other two args into ECX, EDX.
11697 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11698 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11699 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11700 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011701 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011702
Eric Christopher228232b2010-11-30 07:20:12 +000011703 unsigned ValOps = X86::AddrNumOperands;
11704 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11705 .addReg(MI->getOperand(ValOps).getReg());
11706 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11707 .addReg(MI->getOperand(ValOps+1).getReg());
11708
11709 // The instruction doesn't actually take any operands though.
11710 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011711
Eric Christopher228232b2010-11-30 07:20:12 +000011712 MI->eraseFromParent(); // The pseudo is gone now.
11713 return BB;
11714}
11715
11716MachineBasicBlock *
11717X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011718 DebugLoc dl = MI->getDebugLoc();
11719 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011720
Eric Christopher228232b2010-11-30 07:20:12 +000011721 // First arg in ECX, the second in EAX.
11722 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11723 .addReg(MI->getOperand(0).getReg());
11724 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11725 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011726
Eric Christopher228232b2010-11-30 07:20:12 +000011727 // The instruction doesn't actually take any operands though.
11728 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011729
Eric Christopher228232b2010-11-30 07:20:12 +000011730 MI->eraseFromParent(); // The pseudo is gone now.
11731 return BB;
11732}
11733
11734MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011735X86TargetLowering::EmitVAARG64WithCustomInserter(
11736 MachineInstr *MI,
11737 MachineBasicBlock *MBB) const {
11738 // Emit va_arg instruction on X86-64.
11739
11740 // Operands to this pseudo-instruction:
11741 // 0 ) Output : destination address (reg)
11742 // 1-5) Input : va_list address (addr, i64mem)
11743 // 6 ) ArgSize : Size (in bytes) of vararg type
11744 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11745 // 8 ) Align : Alignment of type
11746 // 9 ) EFLAGS (implicit-def)
11747
11748 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11749 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11750
11751 unsigned DestReg = MI->getOperand(0).getReg();
11752 MachineOperand &Base = MI->getOperand(1);
11753 MachineOperand &Scale = MI->getOperand(2);
11754 MachineOperand &Index = MI->getOperand(3);
11755 MachineOperand &Disp = MI->getOperand(4);
11756 MachineOperand &Segment = MI->getOperand(5);
11757 unsigned ArgSize = MI->getOperand(6).getImm();
11758 unsigned ArgMode = MI->getOperand(7).getImm();
11759 unsigned Align = MI->getOperand(8).getImm();
11760
11761 // Memory Reference
11762 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11763 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11764 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11765
11766 // Machine Information
11767 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11768 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11769 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11770 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11771 DebugLoc DL = MI->getDebugLoc();
11772
11773 // struct va_list {
11774 // i32 gp_offset
11775 // i32 fp_offset
11776 // i64 overflow_area (address)
11777 // i64 reg_save_area (address)
11778 // }
11779 // sizeof(va_list) = 24
11780 // alignment(va_list) = 8
11781
11782 unsigned TotalNumIntRegs = 6;
11783 unsigned TotalNumXMMRegs = 8;
11784 bool UseGPOffset = (ArgMode == 1);
11785 bool UseFPOffset = (ArgMode == 2);
11786 unsigned MaxOffset = TotalNumIntRegs * 8 +
11787 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11788
11789 /* Align ArgSize to a multiple of 8 */
11790 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11791 bool NeedsAlign = (Align > 8);
11792
11793 MachineBasicBlock *thisMBB = MBB;
11794 MachineBasicBlock *overflowMBB;
11795 MachineBasicBlock *offsetMBB;
11796 MachineBasicBlock *endMBB;
11797
11798 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11799 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11800 unsigned OffsetReg = 0;
11801
11802 if (!UseGPOffset && !UseFPOffset) {
11803 // If we only pull from the overflow region, we don't create a branch.
11804 // We don't need to alter control flow.
11805 OffsetDestReg = 0; // unused
11806 OverflowDestReg = DestReg;
11807
11808 offsetMBB = NULL;
11809 overflowMBB = thisMBB;
11810 endMBB = thisMBB;
11811 } else {
11812 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11813 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11814 // If not, pull from overflow_area. (branch to overflowMBB)
11815 //
11816 // thisMBB
11817 // | .
11818 // | .
11819 // offsetMBB overflowMBB
11820 // | .
11821 // | .
11822 // endMBB
11823
11824 // Registers for the PHI in endMBB
11825 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11826 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11827
11828 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11829 MachineFunction *MF = MBB->getParent();
11830 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11831 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11832 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11833
11834 MachineFunction::iterator MBBIter = MBB;
11835 ++MBBIter;
11836
11837 // Insert the new basic blocks
11838 MF->insert(MBBIter, offsetMBB);
11839 MF->insert(MBBIter, overflowMBB);
11840 MF->insert(MBBIter, endMBB);
11841
11842 // Transfer the remainder of MBB and its successor edges to endMBB.
11843 endMBB->splice(endMBB->begin(), thisMBB,
11844 llvm::next(MachineBasicBlock::iterator(MI)),
11845 thisMBB->end());
11846 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11847
11848 // Make offsetMBB and overflowMBB successors of thisMBB
11849 thisMBB->addSuccessor(offsetMBB);
11850 thisMBB->addSuccessor(overflowMBB);
11851
11852 // endMBB is a successor of both offsetMBB and overflowMBB
11853 offsetMBB->addSuccessor(endMBB);
11854 overflowMBB->addSuccessor(endMBB);
11855
11856 // Load the offset value into a register
11857 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11858 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11859 .addOperand(Base)
11860 .addOperand(Scale)
11861 .addOperand(Index)
11862 .addDisp(Disp, UseFPOffset ? 4 : 0)
11863 .addOperand(Segment)
11864 .setMemRefs(MMOBegin, MMOEnd);
11865
11866 // Check if there is enough room left to pull this argument.
11867 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11868 .addReg(OffsetReg)
11869 .addImm(MaxOffset + 8 - ArgSizeA8);
11870
11871 // Branch to "overflowMBB" if offset >= max
11872 // Fall through to "offsetMBB" otherwise
11873 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11874 .addMBB(overflowMBB);
11875 }
11876
11877 // In offsetMBB, emit code to use the reg_save_area.
11878 if (offsetMBB) {
11879 assert(OffsetReg != 0);
11880
11881 // Read the reg_save_area address.
11882 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11883 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11884 .addOperand(Base)
11885 .addOperand(Scale)
11886 .addOperand(Index)
11887 .addDisp(Disp, 16)
11888 .addOperand(Segment)
11889 .setMemRefs(MMOBegin, MMOEnd);
11890
11891 // Zero-extend the offset
11892 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11893 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11894 .addImm(0)
11895 .addReg(OffsetReg)
11896 .addImm(X86::sub_32bit);
11897
11898 // Add the offset to the reg_save_area to get the final address.
11899 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11900 .addReg(OffsetReg64)
11901 .addReg(RegSaveReg);
11902
11903 // Compute the offset for the next argument
11904 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11905 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11906 .addReg(OffsetReg)
11907 .addImm(UseFPOffset ? 16 : 8);
11908
11909 // Store it back into the va_list.
11910 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11911 .addOperand(Base)
11912 .addOperand(Scale)
11913 .addOperand(Index)
11914 .addDisp(Disp, UseFPOffset ? 4 : 0)
11915 .addOperand(Segment)
11916 .addReg(NextOffsetReg)
11917 .setMemRefs(MMOBegin, MMOEnd);
11918
11919 // Jump to endMBB
11920 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11921 .addMBB(endMBB);
11922 }
11923
11924 //
11925 // Emit code to use overflow area
11926 //
11927
11928 // Load the overflow_area address into a register.
11929 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11930 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11931 .addOperand(Base)
11932 .addOperand(Scale)
11933 .addOperand(Index)
11934 .addDisp(Disp, 8)
11935 .addOperand(Segment)
11936 .setMemRefs(MMOBegin, MMOEnd);
11937
11938 // If we need to align it, do so. Otherwise, just copy the address
11939 // to OverflowDestReg.
11940 if (NeedsAlign) {
11941 // Align the overflow address
11942 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11943 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11944
11945 // aligned_addr = (addr + (align-1)) & ~(align-1)
11946 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11947 .addReg(OverflowAddrReg)
11948 .addImm(Align-1);
11949
11950 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11951 .addReg(TmpReg)
11952 .addImm(~(uint64_t)(Align-1));
11953 } else {
11954 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11955 .addReg(OverflowAddrReg);
11956 }
11957
11958 // Compute the next overflow address after this argument.
11959 // (the overflow address should be kept 8-byte aligned)
11960 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11961 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11962 .addReg(OverflowDestReg)
11963 .addImm(ArgSizeA8);
11964
11965 // Store the new overflow address.
11966 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11967 .addOperand(Base)
11968 .addOperand(Scale)
11969 .addOperand(Index)
11970 .addDisp(Disp, 8)
11971 .addOperand(Segment)
11972 .addReg(NextAddrReg)
11973 .setMemRefs(MMOBegin, MMOEnd);
11974
11975 // If we branched, emit the PHI to the front of endMBB.
11976 if (offsetMBB) {
11977 BuildMI(*endMBB, endMBB->begin(), DL,
11978 TII->get(X86::PHI), DestReg)
11979 .addReg(OffsetDestReg).addMBB(offsetMBB)
11980 .addReg(OverflowDestReg).addMBB(overflowMBB);
11981 }
11982
11983 // Erase the pseudo instruction
11984 MI->eraseFromParent();
11985
11986 return endMBB;
11987}
11988
11989MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011990X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11991 MachineInstr *MI,
11992 MachineBasicBlock *MBB) const {
11993 // Emit code to save XMM registers to the stack. The ABI says that the
11994 // number of registers to save is given in %al, so it's theoretically
11995 // possible to do an indirect jump trick to avoid saving all of them,
11996 // however this code takes a simpler approach and just executes all
11997 // of the stores if %al is non-zero. It's less code, and it's probably
11998 // easier on the hardware branch predictor, and stores aren't all that
11999 // expensive anyway.
12000
12001 // Create the new basic blocks. One block contains all the XMM stores,
12002 // and one block is the final destination regardless of whether any
12003 // stores were performed.
12004 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12005 MachineFunction *F = MBB->getParent();
12006 MachineFunction::iterator MBBIter = MBB;
12007 ++MBBIter;
12008 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12009 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12010 F->insert(MBBIter, XMMSaveMBB);
12011 F->insert(MBBIter, EndMBB);
12012
Dan Gohman14152b42010-07-06 20:24:04 +000012013 // Transfer the remainder of MBB and its successor edges to EndMBB.
12014 EndMBB->splice(EndMBB->begin(), MBB,
12015 llvm::next(MachineBasicBlock::iterator(MI)),
12016 MBB->end());
12017 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12018
Dan Gohmand6708ea2009-08-15 01:38:56 +000012019 // The original block will now fall through to the XMM save block.
12020 MBB->addSuccessor(XMMSaveMBB);
12021 // The XMMSaveMBB will fall through to the end block.
12022 XMMSaveMBB->addSuccessor(EndMBB);
12023
12024 // Now add the instructions.
12025 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12026 DebugLoc DL = MI->getDebugLoc();
12027
12028 unsigned CountReg = MI->getOperand(0).getReg();
12029 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12030 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12031
12032 if (!Subtarget->isTargetWin64()) {
12033 // If %al is 0, branch around the XMM save block.
12034 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012035 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012036 MBB->addSuccessor(EndMBB);
12037 }
12038
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012039 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012040 // In the XMM save block, save all the XMM argument registers.
12041 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12042 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012043 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012044 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012045 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012046 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012047 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012048 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012049 .addFrameIndex(RegSaveFrameIndex)
12050 .addImm(/*Scale=*/1)
12051 .addReg(/*IndexReg=*/0)
12052 .addImm(/*Disp=*/Offset)
12053 .addReg(/*Segment=*/0)
12054 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012055 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012056 }
12057
Dan Gohman14152b42010-07-06 20:24:04 +000012058 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012059
12060 return EndMBB;
12061}
Mon P Wang63307c32008-05-05 19:05:59 +000012062
Lang Hames50a36f72012-02-02 07:48:37 +000012063// Check whether the given instruction should have had a kill marker on
12064// the EFLAGS operand.
12065static bool shouldHaveEFlagsKill(MachineBasicBlock::iterator SelectItr,
12066 MachineBasicBlock* BB) {
Francois Pichet1ae52f62012-02-02 08:36:09 +000012067 for (MachineBasicBlock::iterator miI(llvm::next(SelectItr)), miE = BB->end();
Lang Hames50a36f72012-02-02 07:48:37 +000012068 miI != miE; ++miI) {
12069 const MachineInstr& mi = *miI;
12070 if (mi.readsRegister(X86::EFLAGS)) {
12071 return false;
12072 }
12073 if (mi.definesRegister(X86::EFLAGS)) {
12074 // Should have kill-flag - update below.
12075 break;
12076 }
12077 }
12078
12079 // We found a def, or hit the end of the basic block. SelectMI should have a
12080 // kill flag on EFLAGS.
12081 MachineInstr& SelectMI = *SelectItr;
12082 MachineOperand* EFlagsOp = SelectMI.findRegisterUseOperand(X86::EFLAGS);
12083 assert(EFlagsOp != 0 && "No EFLAGS operand on select instruction?");
12084 EFlagsOp->setIsKill();
12085 return true;
12086}
12087
Evan Cheng60c07e12006-07-05 22:17:51 +000012088MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012089X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012090 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012091 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12092 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012093
Chris Lattner52600972009-09-02 05:57:00 +000012094 // To "insert" a SELECT_CC instruction, we actually have to insert the
12095 // diamond control-flow pattern. The incoming instruction knows the
12096 // destination vreg to set, the condition code register to branch on, the
12097 // true/false values to select between, and a branch opcode to use.
12098 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12099 MachineFunction::iterator It = BB;
12100 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012101
Chris Lattner52600972009-09-02 05:57:00 +000012102 // thisMBB:
12103 // ...
12104 // TrueVal = ...
12105 // cmpTY ccX, r1, r2
12106 // bCC copy1MBB
12107 // fallthrough --> copy0MBB
12108 MachineBasicBlock *thisMBB = BB;
12109 MachineFunction *F = BB->getParent();
12110 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12111 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012112 F->insert(It, copy0MBB);
12113 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012114
Bill Wendling730c07e2010-06-25 20:48:10 +000012115 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12116 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012117 if (!MI->killsRegister(X86::EFLAGS)) {
Lang Hames50a36f72012-02-02 07:48:37 +000012118 if (!shouldHaveEFlagsKill(MI, BB)) {
12119 copy0MBB->addLiveIn(X86::EFLAGS);
12120 sinkMBB->addLiveIn(X86::EFLAGS);
12121 }
Bill Wendling730c07e2010-06-25 20:48:10 +000012122 }
12123
Dan Gohman14152b42010-07-06 20:24:04 +000012124 // Transfer the remainder of BB and its successor edges to sinkMBB.
12125 sinkMBB->splice(sinkMBB->begin(), BB,
12126 llvm::next(MachineBasicBlock::iterator(MI)),
12127 BB->end());
12128 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12129
12130 // Add the true and fallthrough blocks as its successors.
12131 BB->addSuccessor(copy0MBB);
12132 BB->addSuccessor(sinkMBB);
12133
12134 // Create the conditional branch instruction.
12135 unsigned Opc =
12136 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12137 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12138
Chris Lattner52600972009-09-02 05:57:00 +000012139 // copy0MBB:
12140 // %FalseValue = ...
12141 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012142 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012143
Chris Lattner52600972009-09-02 05:57:00 +000012144 // sinkMBB:
12145 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12146 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012147 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12148 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012149 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12150 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12151
Dan Gohman14152b42010-07-06 20:24:04 +000012152 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012153 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012154}
12155
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012156MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012157X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12158 bool Is64Bit) const {
12159 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12160 DebugLoc DL = MI->getDebugLoc();
12161 MachineFunction *MF = BB->getParent();
12162 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12163
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012164 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012165
12166 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12167 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12168
12169 // BB:
12170 // ... [Till the alloca]
12171 // If stacklet is not large enough, jump to mallocMBB
12172 //
12173 // bumpMBB:
12174 // Allocate by subtracting from RSP
12175 // Jump to continueMBB
12176 //
12177 // mallocMBB:
12178 // Allocate by call to runtime
12179 //
12180 // continueMBB:
12181 // ...
12182 // [rest of original BB]
12183 //
12184
12185 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12186 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12187 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12188
12189 MachineRegisterInfo &MRI = MF->getRegInfo();
12190 const TargetRegisterClass *AddrRegClass =
12191 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12192
12193 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12194 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12195 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012196 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012197 sizeVReg = MI->getOperand(1).getReg(),
12198 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12199
12200 MachineFunction::iterator MBBIter = BB;
12201 ++MBBIter;
12202
12203 MF->insert(MBBIter, bumpMBB);
12204 MF->insert(MBBIter, mallocMBB);
12205 MF->insert(MBBIter, continueMBB);
12206
12207 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12208 (MachineBasicBlock::iterator(MI)), BB->end());
12209 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12210
12211 // Add code to the main basic block to check if the stack limit has been hit,
12212 // and if so, jump to mallocMBB otherwise to bumpMBB.
12213 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012214 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012215 .addReg(tmpSPVReg).addReg(sizeVReg);
12216 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012217 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012218 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012219 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12220
12221 // bumpMBB simply decreases the stack pointer, since we know the current
12222 // stacklet has enough space.
12223 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012224 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012225 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012226 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012227 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12228
12229 // Calls into a routine in libgcc to allocate more space from the heap.
12230 if (Is64Bit) {
12231 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12232 .addReg(sizeVReg);
12233 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12234 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12235 } else {
12236 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12237 .addImm(12);
12238 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12239 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12240 .addExternalSymbol("__morestack_allocate_stack_space");
12241 }
12242
12243 if (!Is64Bit)
12244 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12245 .addImm(16);
12246
12247 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12248 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12249 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12250
12251 // Set up the CFG correctly.
12252 BB->addSuccessor(bumpMBB);
12253 BB->addSuccessor(mallocMBB);
12254 mallocMBB->addSuccessor(continueMBB);
12255 bumpMBB->addSuccessor(continueMBB);
12256
12257 // Take care of the PHI nodes.
12258 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12259 MI->getOperand(0).getReg())
12260 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12261 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12262
12263 // Delete the original pseudo instruction.
12264 MI->eraseFromParent();
12265
12266 // And we're done.
12267 return continueMBB;
12268}
12269
12270MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012271X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012272 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012273 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12274 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012275
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012276 assert(!Subtarget->isTargetEnvMacho());
12277
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012278 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12279 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012280
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012281 if (Subtarget->isTargetWin64()) {
12282 if (Subtarget->isTargetCygMing()) {
12283 // ___chkstk(Mingw64):
12284 // Clobbers R10, R11, RAX and EFLAGS.
12285 // Updates RSP.
12286 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12287 .addExternalSymbol("___chkstk")
12288 .addReg(X86::RAX, RegState::Implicit)
12289 .addReg(X86::RSP, RegState::Implicit)
12290 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12291 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12292 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12293 } else {
12294 // __chkstk(MSVCRT): does not update stack pointer.
12295 // Clobbers R10, R11 and EFLAGS.
12296 // FIXME: RAX(allocated size) might be reused and not killed.
12297 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12298 .addExternalSymbol("__chkstk")
12299 .addReg(X86::RAX, RegState::Implicit)
12300 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12301 // RAX has the offset to subtracted from RSP.
12302 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12303 .addReg(X86::RSP)
12304 .addReg(X86::RAX);
12305 }
12306 } else {
12307 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012308 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12309
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012310 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12311 .addExternalSymbol(StackProbeSymbol)
12312 .addReg(X86::EAX, RegState::Implicit)
12313 .addReg(X86::ESP, RegState::Implicit)
12314 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12315 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12316 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12317 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012318
Dan Gohman14152b42010-07-06 20:24:04 +000012319 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012320 return BB;
12321}
Chris Lattner52600972009-09-02 05:57:00 +000012322
12323MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012324X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12325 MachineBasicBlock *BB) const {
12326 // This is pretty easy. We're taking the value that we received from
12327 // our load from the relocation, sticking it in either RDI (x86-64)
12328 // or EAX and doing an indirect call. The return value will then
12329 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012330 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012331 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012332 DebugLoc DL = MI->getDebugLoc();
12333 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012334
12335 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012336 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012337
Eric Christopher30ef0e52010-06-03 04:07:48 +000012338 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012339 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12340 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012341 .addReg(X86::RIP)
12342 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012343 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012344 MI->getOperand(3).getTargetFlags())
12345 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012346 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012347 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012348 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012349 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12350 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012351 .addReg(0)
12352 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012353 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012354 MI->getOperand(3).getTargetFlags())
12355 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012356 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012357 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012358 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012359 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12360 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012361 .addReg(TII->getGlobalBaseReg(F))
12362 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012363 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012364 MI->getOperand(3).getTargetFlags())
12365 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012366 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012367 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012368 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012369
Dan Gohman14152b42010-07-06 20:24:04 +000012370 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012371 return BB;
12372}
12373
12374MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012375X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012376 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012377 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012378 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012379 case X86::TAILJMPd64:
12380 case X86::TAILJMPr64:
12381 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012382 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012383 case X86::TCRETURNdi64:
12384 case X86::TCRETURNri64:
12385 case X86::TCRETURNmi64:
12386 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12387 // On AMD64, additional defs should be added before register allocation.
12388 if (!Subtarget->isTargetWin64()) {
12389 MI->addRegisterDefined(X86::RSI);
12390 MI->addRegisterDefined(X86::RDI);
12391 MI->addRegisterDefined(X86::XMM6);
12392 MI->addRegisterDefined(X86::XMM7);
12393 MI->addRegisterDefined(X86::XMM8);
12394 MI->addRegisterDefined(X86::XMM9);
12395 MI->addRegisterDefined(X86::XMM10);
12396 MI->addRegisterDefined(X86::XMM11);
12397 MI->addRegisterDefined(X86::XMM12);
12398 MI->addRegisterDefined(X86::XMM13);
12399 MI->addRegisterDefined(X86::XMM14);
12400 MI->addRegisterDefined(X86::XMM15);
12401 }
12402 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012403 case X86::WIN_ALLOCA:
12404 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012405 case X86::SEG_ALLOCA_32:
12406 return EmitLoweredSegAlloca(MI, BB, false);
12407 case X86::SEG_ALLOCA_64:
12408 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012409 case X86::TLSCall_32:
12410 case X86::TLSCall_64:
12411 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012412 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012413 case X86::CMOV_FR32:
12414 case X86::CMOV_FR64:
12415 case X86::CMOV_V4F32:
12416 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012417 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012418 case X86::CMOV_V8F32:
12419 case X86::CMOV_V4F64:
12420 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012421 case X86::CMOV_GR16:
12422 case X86::CMOV_GR32:
12423 case X86::CMOV_RFP32:
12424 case X86::CMOV_RFP64:
12425 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012426 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012427
Dale Johannesen849f2142007-07-03 00:53:03 +000012428 case X86::FP32_TO_INT16_IN_MEM:
12429 case X86::FP32_TO_INT32_IN_MEM:
12430 case X86::FP32_TO_INT64_IN_MEM:
12431 case X86::FP64_TO_INT16_IN_MEM:
12432 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012433 case X86::FP64_TO_INT64_IN_MEM:
12434 case X86::FP80_TO_INT16_IN_MEM:
12435 case X86::FP80_TO_INT32_IN_MEM:
12436 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012437 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12438 DebugLoc DL = MI->getDebugLoc();
12439
Evan Cheng60c07e12006-07-05 22:17:51 +000012440 // Change the floating point control register to use "round towards zero"
12441 // mode when truncating to an integer value.
12442 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012443 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012444 addFrameReference(BuildMI(*BB, MI, DL,
12445 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012446
12447 // Load the old value of the high byte of the control word...
12448 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012449 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012450 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012451 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012452
12453 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012454 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012455 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012456
12457 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012458 addFrameReference(BuildMI(*BB, MI, DL,
12459 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012460
12461 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012462 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012463 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012464
12465 // Get the X86 opcode to use.
12466 unsigned Opc;
12467 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012468 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012469 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12470 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12471 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12472 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12473 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12474 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012475 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12476 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12477 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012478 }
12479
12480 X86AddressMode AM;
12481 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012482 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012483 AM.BaseType = X86AddressMode::RegBase;
12484 AM.Base.Reg = Op.getReg();
12485 } else {
12486 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012487 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012488 }
12489 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012490 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012491 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012492 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012493 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012494 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012495 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012496 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012497 AM.GV = Op.getGlobal();
12498 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012499 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012500 }
Dan Gohman14152b42010-07-06 20:24:04 +000012501 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012502 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012503
12504 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012505 addFrameReference(BuildMI(*BB, MI, DL,
12506 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012507
Dan Gohman14152b42010-07-06 20:24:04 +000012508 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012509 return BB;
12510 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012511 // String/text processing lowering.
12512 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012513 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012514 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12515 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012516 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012517 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12518 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012519 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012520 return EmitPCMP(MI, BB, 5, false /* in mem */);
12521 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012522 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012523 return EmitPCMP(MI, BB, 5, true /* in mem */);
12524
Eric Christopher228232b2010-11-30 07:20:12 +000012525 // Thread synchronization.
12526 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012527 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012528 case X86::MWAIT:
12529 return EmitMwait(MI, BB);
12530
Eric Christopherb120ab42009-08-18 22:50:32 +000012531 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012532 case X86::ATOMAND32:
12533 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012534 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012535 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012536 X86::NOT32r, X86::EAX,
12537 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012538 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012539 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12540 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012541 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012542 X86::NOT32r, X86::EAX,
12543 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012544 case X86::ATOMXOR32:
12545 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012546 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012547 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012548 X86::NOT32r, X86::EAX,
12549 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012550 case X86::ATOMNAND32:
12551 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012552 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012553 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012554 X86::NOT32r, X86::EAX,
12555 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012556 case X86::ATOMMIN32:
12557 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12558 case X86::ATOMMAX32:
12559 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12560 case X86::ATOMUMIN32:
12561 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12562 case X86::ATOMUMAX32:
12563 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012564
12565 case X86::ATOMAND16:
12566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12567 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012568 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012569 X86::NOT16r, X86::AX,
12570 X86::GR16RegisterClass);
12571 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012573 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012574 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012575 X86::NOT16r, X86::AX,
12576 X86::GR16RegisterClass);
12577 case X86::ATOMXOR16:
12578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12579 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012580 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012581 X86::NOT16r, X86::AX,
12582 X86::GR16RegisterClass);
12583 case X86::ATOMNAND16:
12584 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12585 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012586 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012587 X86::NOT16r, X86::AX,
12588 X86::GR16RegisterClass, true);
12589 case X86::ATOMMIN16:
12590 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12591 case X86::ATOMMAX16:
12592 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12593 case X86::ATOMUMIN16:
12594 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12595 case X86::ATOMUMAX16:
12596 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12597
12598 case X86::ATOMAND8:
12599 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12600 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012601 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012602 X86::NOT8r, X86::AL,
12603 X86::GR8RegisterClass);
12604 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012605 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012606 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012607 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012608 X86::NOT8r, X86::AL,
12609 X86::GR8RegisterClass);
12610 case X86::ATOMXOR8:
12611 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12612 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012613 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012614 X86::NOT8r, X86::AL,
12615 X86::GR8RegisterClass);
12616 case X86::ATOMNAND8:
12617 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12618 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012619 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012620 X86::NOT8r, X86::AL,
12621 X86::GR8RegisterClass, true);
12622 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012623 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012624 case X86::ATOMAND64:
12625 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012626 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012627 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012628 X86::NOT64r, X86::RAX,
12629 X86::GR64RegisterClass);
12630 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012631 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12632 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012633 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012634 X86::NOT64r, X86::RAX,
12635 X86::GR64RegisterClass);
12636 case X86::ATOMXOR64:
12637 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012638 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012639 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012640 X86::NOT64r, X86::RAX,
12641 X86::GR64RegisterClass);
12642 case X86::ATOMNAND64:
12643 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12644 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012645 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012646 X86::NOT64r, X86::RAX,
12647 X86::GR64RegisterClass, true);
12648 case X86::ATOMMIN64:
12649 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12650 case X86::ATOMMAX64:
12651 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12652 case X86::ATOMUMIN64:
12653 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12654 case X86::ATOMUMAX64:
12655 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012656
12657 // This group does 64-bit operations on a 32-bit host.
12658 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012659 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012660 X86::AND32rr, X86::AND32rr,
12661 X86::AND32ri, X86::AND32ri,
12662 false);
12663 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012664 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012665 X86::OR32rr, X86::OR32rr,
12666 X86::OR32ri, X86::OR32ri,
12667 false);
12668 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012669 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012670 X86::XOR32rr, X86::XOR32rr,
12671 X86::XOR32ri, X86::XOR32ri,
12672 false);
12673 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012674 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012675 X86::AND32rr, X86::AND32rr,
12676 X86::AND32ri, X86::AND32ri,
12677 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012678 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012679 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012680 X86::ADD32rr, X86::ADC32rr,
12681 X86::ADD32ri, X86::ADC32ri,
12682 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012683 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012684 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012685 X86::SUB32rr, X86::SBB32rr,
12686 X86::SUB32ri, X86::SBB32ri,
12687 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012688 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012689 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012690 X86::MOV32rr, X86::MOV32rr,
12691 X86::MOV32ri, X86::MOV32ri,
12692 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012693 case X86::VASTART_SAVE_XMM_REGS:
12694 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012695
12696 case X86::VAARG_64:
12697 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012698 }
12699}
12700
12701//===----------------------------------------------------------------------===//
12702// X86 Optimization Hooks
12703//===----------------------------------------------------------------------===//
12704
Dan Gohman475871a2008-07-27 21:46:04 +000012705void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012706 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012707 APInt &KnownZero,
12708 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012709 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012710 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012711 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012712 assert((Opc >= ISD::BUILTIN_OP_END ||
12713 Opc == ISD::INTRINSIC_WO_CHAIN ||
12714 Opc == ISD::INTRINSIC_W_CHAIN ||
12715 Opc == ISD::INTRINSIC_VOID) &&
12716 "Should use MaskedValueIsZero if you don't know whether Op"
12717 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012718
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012719 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012720 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012721 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012722 case X86ISD::ADD:
12723 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012724 case X86ISD::ADC:
12725 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012726 case X86ISD::SMUL:
12727 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012728 case X86ISD::INC:
12729 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012730 case X86ISD::OR:
12731 case X86ISD::XOR:
12732 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012733 // These nodes' second result is a boolean.
12734 if (Op.getResNo() == 0)
12735 break;
12736 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012737 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012738 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12739 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012740 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012741 case ISD::INTRINSIC_WO_CHAIN: {
12742 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12743 unsigned NumLoBits = 0;
12744 switch (IntId) {
12745 default: break;
12746 case Intrinsic::x86_sse_movmsk_ps:
12747 case Intrinsic::x86_avx_movmsk_ps_256:
12748 case Intrinsic::x86_sse2_movmsk_pd:
12749 case Intrinsic::x86_avx_movmsk_pd_256:
12750 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012751 case Intrinsic::x86_sse2_pmovmskb_128:
12752 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012753 // High bits of movmskp{s|d}, pmovmskb are known zero.
12754 switch (IntId) {
12755 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12756 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12757 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12758 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12759 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12760 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012761 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012762 }
12763 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12764 Mask.getBitWidth() - NumLoBits);
12765 break;
12766 }
12767 }
12768 break;
12769 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012770 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012771}
Chris Lattner259e97c2006-01-31 19:43:35 +000012772
Owen Andersonbc146b02010-09-21 20:42:50 +000012773unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12774 unsigned Depth) const {
12775 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12776 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12777 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012778
Owen Andersonbc146b02010-09-21 20:42:50 +000012779 // Fallback case.
12780 return 1;
12781}
12782
Evan Cheng206ee9d2006-07-07 08:33:52 +000012783/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012784/// node is a GlobalAddress + offset.
12785bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012786 const GlobalValue* &GA,
12787 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012788 if (N->getOpcode() == X86ISD::Wrapper) {
12789 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012790 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012791 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012792 return true;
12793 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012794 }
Evan Chengad4196b2008-05-12 19:56:52 +000012795 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012796}
12797
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012798/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12799/// same as extracting the high 128-bit part of 256-bit vector and then
12800/// inserting the result into the low part of a new 256-bit vector
12801static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12802 EVT VT = SVOp->getValueType(0);
12803 int NumElems = VT.getVectorNumElements();
12804
12805 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12806 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12807 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12808 SVOp->getMaskElt(j) >= 0)
12809 return false;
12810
12811 return true;
12812}
12813
12814/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12815/// same as extracting the low 128-bit part of 256-bit vector and then
12816/// inserting the result into the high part of a new 256-bit vector
12817static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12818 EVT VT = SVOp->getValueType(0);
12819 int NumElems = VT.getVectorNumElements();
12820
12821 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12822 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12823 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12824 SVOp->getMaskElt(j) >= 0)
12825 return false;
12826
12827 return true;
12828}
12829
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012830/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12831static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012832 TargetLowering::DAGCombinerInfo &DCI,
12833 bool HasAVX2) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012834 DebugLoc dl = N->getDebugLoc();
12835 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12836 SDValue V1 = SVOp->getOperand(0);
12837 SDValue V2 = SVOp->getOperand(1);
12838 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012839 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012840
12841 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12842 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12843 //
12844 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012845 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012846 // V UNDEF BUILD_VECTOR UNDEF
12847 // \ / \ /
12848 // CONCAT_VECTOR CONCAT_VECTOR
12849 // \ /
12850 // \ /
12851 // RESULT: V + zero extended
12852 //
12853 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12854 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12855 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12856 return SDValue();
12857
12858 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12859 return SDValue();
12860
12861 // To match the shuffle mask, the first half of the mask should
12862 // be exactly the first vector, and all the rest a splat with the
12863 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012864 for (int i = 0; i < NumElems/2; ++i)
12865 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12866 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12867 return SDValue();
12868
Chad Rosier3d1161e2012-01-03 21:05:52 +000012869 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12870 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12871 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12872 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12873 SDValue ResNode =
12874 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12875 Ld->getMemoryVT(),
12876 Ld->getPointerInfo(),
12877 Ld->getAlignment(),
12878 false/*isVolatile*/, true/*ReadMem*/,
12879 false/*WriteMem*/);
12880 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12881 }
12882
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012883 // Emit a zeroed vector and insert the desired subvector on its
12884 // first half.
Craig Topper12216172012-01-13 08:12:35 +000012885 SDValue Zeros = getZeroVector(VT, true /* HasSSE2 */, HasAVX2, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012886 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12887 DAG.getConstant(0, MVT::i32), DAG, dl);
12888 return DCI.CombineTo(N, InsV);
12889 }
12890
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012891 //===--------------------------------------------------------------------===//
12892 // Combine some shuffles into subvector extracts and inserts:
12893 //
12894
12895 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12896 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12897 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12898 DAG, dl);
12899 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12900 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12901 return DCI.CombineTo(N, InsV);
12902 }
12903
12904 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12905 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12906 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12907 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12908 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12909 return DCI.CombineTo(N, InsV);
12910 }
12911
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012912 return SDValue();
12913}
12914
12915/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012916static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012917 TargetLowering::DAGCombinerInfo &DCI,
12918 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012919 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012920 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012921
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012922 // Don't create instructions with illegal types after legalize types has run.
12923 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12924 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12925 return SDValue();
12926
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012927 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12928 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12929 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper12216172012-01-13 08:12:35 +000012930 return PerformShuffleCombine256(N, DAG, DCI, Subtarget->hasAVX2());
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012931
12932 // Only handle 128 wide vector from here on.
12933 if (VT.getSizeInBits() != 128)
12934 return SDValue();
12935
12936 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12937 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12938 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012939 SmallVector<SDValue, 16> Elts;
12940 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012941 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012942
Nate Begemanfdea31a2010-03-24 20:49:50 +000012943 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012944}
Evan Chengd880b972008-05-09 21:53:03 +000012945
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012946
12947/// PerformTruncateCombine - Converts truncate operation to
12948/// a sequence of vector shuffle operations.
12949/// It is possible when we truncate 256-bit vector to 128-bit vector
12950
12951SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12952 DAGCombinerInfo &DCI) const {
12953 if (!DCI.isBeforeLegalizeOps())
12954 return SDValue();
12955
12956 if (!Subtarget->hasAVX()) return SDValue();
12957
12958 EVT VT = N->getValueType(0);
12959 SDValue Op = N->getOperand(0);
12960 EVT OpVT = Op.getValueType();
12961 DebugLoc dl = N->getDebugLoc();
12962
12963 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12964
12965 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12966 DAG.getIntPtrConstant(0));
12967
12968 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12969 DAG.getIntPtrConstant(2));
12970
12971 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12972 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12973
12974 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012975 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012976
12977 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012978 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012979 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012980 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012981
12982 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012983 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012984
Elena Demikhovsky73252572012-02-01 10:33:05 +000012985 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012986 }
12987 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12988
12989 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12990 DAG.getIntPtrConstant(0));
12991
12992 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12993 DAG.getIntPtrConstant(4));
12994
12995 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12996 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12997
12998 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012999 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13000 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013001
13002 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13003 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013004 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013005 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13006 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013007 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013008
13009 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13010 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13011
13012 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013013 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013014
Elena Demikhovsky73252572012-02-01 10:33:05 +000013015 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013016 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013017 }
13018
13019 return SDValue();
13020}
13021
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013022/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13023/// generation and convert it from being a bunch of shuffles and extracts
13024/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013025static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13026 const TargetLowering &TLI) {
13027 SDValue InputVector = N->getOperand(0);
13028
13029 // Only operate on vectors of 4 elements, where the alternative shuffling
13030 // gets to be more expensive.
13031 if (InputVector.getValueType() != MVT::v4i32)
13032 return SDValue();
13033
13034 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13035 // single use which is a sign-extend or zero-extend, and all elements are
13036 // used.
13037 SmallVector<SDNode *, 4> Uses;
13038 unsigned ExtractedElements = 0;
13039 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13040 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13041 if (UI.getUse().getResNo() != InputVector.getResNo())
13042 return SDValue();
13043
13044 SDNode *Extract = *UI;
13045 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13046 return SDValue();
13047
13048 if (Extract->getValueType(0) != MVT::i32)
13049 return SDValue();
13050 if (!Extract->hasOneUse())
13051 return SDValue();
13052 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13053 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13054 return SDValue();
13055 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13056 return SDValue();
13057
13058 // Record which element was extracted.
13059 ExtractedElements |=
13060 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13061
13062 Uses.push_back(Extract);
13063 }
13064
13065 // If not all the elements were used, this may not be worthwhile.
13066 if (ExtractedElements != 15)
13067 return SDValue();
13068
13069 // Ok, we've now decided to do the transformation.
13070 DebugLoc dl = InputVector.getDebugLoc();
13071
13072 // Store the value to a temporary stack slot.
13073 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013074 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13075 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013076
13077 // Replace each use (extract) with a load of the appropriate element.
13078 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13079 UE = Uses.end(); UI != UE; ++UI) {
13080 SDNode *Extract = *UI;
13081
Nadav Rotem86694292011-05-17 08:31:57 +000013082 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013083 SDValue Idx = Extract->getOperand(1);
13084 unsigned EltSize =
13085 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13086 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13087 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13088
Nadav Rotem86694292011-05-17 08:31:57 +000013089 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013090 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013091
13092 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013093 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013094 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013095 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013096
13097 // Replace the exact with the load.
13098 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13099 }
13100
13101 // The replacement was made in place; don't return anything.
13102 return SDValue();
13103}
13104
Duncan Sands6bcd2192011-09-17 16:49:39 +000013105/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13106/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013107static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013108 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013109 const X86Subtarget *Subtarget) {
13110 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013111 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013112 // Get the LHS/RHS of the select.
13113 SDValue LHS = N->getOperand(1);
13114 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013115 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013116
Dan Gohman670e5392009-09-21 18:03:22 +000013117 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013118 // instructions match the semantics of the common C idiom x<y?x:y but not
13119 // x<=y?x:y, because of how they handle negative zero (which can be
13120 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013121 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13122 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013123 (Subtarget->hasSSE2() ||
13124 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013125 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013126
Chris Lattner47b4ce82009-03-11 05:48:52 +000013127 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013128 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013129 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13130 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013131 switch (CC) {
13132 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013133 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013134 // Converting this to a min would handle NaNs incorrectly, and swapping
13135 // the operands would cause it to handle comparisons between positive
13136 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013137 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013138 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013139 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13140 break;
13141 std::swap(LHS, RHS);
13142 }
Dan Gohman670e5392009-09-21 18:03:22 +000013143 Opcode = X86ISD::FMIN;
13144 break;
13145 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013146 // Converting this to a min would handle comparisons between positive
13147 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013148 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013149 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13150 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013151 Opcode = X86ISD::FMIN;
13152 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013153 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013154 // Converting this to a min would handle both negative zeros and NaNs
13155 // incorrectly, but we can swap the operands to fix both.
13156 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013157 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013158 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013159 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013160 Opcode = X86ISD::FMIN;
13161 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013162
Dan Gohman670e5392009-09-21 18:03:22 +000013163 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013164 // Converting this to a max would handle comparisons between positive
13165 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013166 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013167 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013168 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013169 Opcode = X86ISD::FMAX;
13170 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013171 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013172 // Converting this to a max would handle NaNs incorrectly, and swapping
13173 // the operands would cause it to handle comparisons between positive
13174 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013175 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013176 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013177 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13178 break;
13179 std::swap(LHS, RHS);
13180 }
Dan Gohman670e5392009-09-21 18:03:22 +000013181 Opcode = X86ISD::FMAX;
13182 break;
13183 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013184 // Converting this to a max would handle both negative zeros and NaNs
13185 // incorrectly, but we can swap the operands to fix both.
13186 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013187 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013188 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013189 case ISD::SETGE:
13190 Opcode = X86ISD::FMAX;
13191 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013192 }
Dan Gohman670e5392009-09-21 18:03:22 +000013193 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013194 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13195 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013196 switch (CC) {
13197 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013198 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013199 // Converting this to a min would handle comparisons between positive
13200 // and negative zero incorrectly, and swapping the operands would
13201 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013202 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013203 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013204 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013205 break;
13206 std::swap(LHS, RHS);
13207 }
Dan Gohman670e5392009-09-21 18:03:22 +000013208 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013209 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013210 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013211 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013212 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013213 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13214 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013215 Opcode = X86ISD::FMIN;
13216 break;
13217 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013218 // Converting this to a min would handle both negative zeros and NaNs
13219 // incorrectly, but we can swap the operands to fix both.
13220 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013221 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013222 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013223 case ISD::SETGE:
13224 Opcode = X86ISD::FMIN;
13225 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013226
Dan Gohman670e5392009-09-21 18:03:22 +000013227 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013228 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013229 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013230 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013231 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013232 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013233 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013234 // Converting this to a max would handle comparisons between positive
13235 // and negative zero incorrectly, and swapping the operands would
13236 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013237 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013238 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013239 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013240 break;
13241 std::swap(LHS, RHS);
13242 }
Dan Gohman670e5392009-09-21 18:03:22 +000013243 Opcode = X86ISD::FMAX;
13244 break;
13245 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013246 // Converting this to a max would handle both negative zeros and NaNs
13247 // incorrectly, but we can swap the operands to fix both.
13248 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013249 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013250 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013251 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013252 Opcode = X86ISD::FMAX;
13253 break;
13254 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013255 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013256
Chris Lattner47b4ce82009-03-11 05:48:52 +000013257 if (Opcode)
13258 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013259 }
Eric Christopherfd179292009-08-27 18:07:15 +000013260
Chris Lattnerd1980a52009-03-12 06:52:53 +000013261 // If this is a select between two integer constants, try to do some
13262 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013263 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13264 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013265 // Don't do this for crazy integer types.
13266 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13267 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013268 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013269 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013270
Chris Lattnercee56e72009-03-13 05:53:31 +000013271 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013272 // Efficiently invertible.
13273 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13274 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13275 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13276 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013277 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013278 }
Eric Christopherfd179292009-08-27 18:07:15 +000013279
Chris Lattnerd1980a52009-03-12 06:52:53 +000013280 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013281 if (FalseC->getAPIntValue() == 0 &&
13282 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013283 if (NeedsCondInvert) // Invert the condition if needed.
13284 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13285 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013286
Chris Lattnerd1980a52009-03-12 06:52:53 +000013287 // Zero extend the condition if needed.
13288 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013289
Chris Lattnercee56e72009-03-13 05:53:31 +000013290 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013291 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013292 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013293 }
Eric Christopherfd179292009-08-27 18:07:15 +000013294
Chris Lattner97a29a52009-03-13 05:22:11 +000013295 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013296 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013297 if (NeedsCondInvert) // Invert the condition if needed.
13298 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13299 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013300
Chris Lattner97a29a52009-03-13 05:22:11 +000013301 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013302 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13303 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013304 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013305 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013306 }
Eric Christopherfd179292009-08-27 18:07:15 +000013307
Chris Lattnercee56e72009-03-13 05:53:31 +000013308 // Optimize cases that will turn into an LEA instruction. This requires
13309 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013310 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013311 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013312 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013313
Chris Lattnercee56e72009-03-13 05:53:31 +000013314 bool isFastMultiplier = false;
13315 if (Diff < 10) {
13316 switch ((unsigned char)Diff) {
13317 default: break;
13318 case 1: // result = add base, cond
13319 case 2: // result = lea base( , cond*2)
13320 case 3: // result = lea base(cond, cond*2)
13321 case 4: // result = lea base( , cond*4)
13322 case 5: // result = lea base(cond, cond*4)
13323 case 8: // result = lea base( , cond*8)
13324 case 9: // result = lea base(cond, cond*8)
13325 isFastMultiplier = true;
13326 break;
13327 }
13328 }
Eric Christopherfd179292009-08-27 18:07:15 +000013329
Chris Lattnercee56e72009-03-13 05:53:31 +000013330 if (isFastMultiplier) {
13331 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13332 if (NeedsCondInvert) // Invert the condition if needed.
13333 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13334 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013335
Chris Lattnercee56e72009-03-13 05:53:31 +000013336 // Zero extend the condition if needed.
13337 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13338 Cond);
13339 // Scale the condition by the difference.
13340 if (Diff != 1)
13341 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13342 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013343
Chris Lattnercee56e72009-03-13 05:53:31 +000013344 // Add the base if non-zero.
13345 if (FalseC->getAPIntValue() != 0)
13346 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13347 SDValue(FalseC, 0));
13348 return Cond;
13349 }
Eric Christopherfd179292009-08-27 18:07:15 +000013350 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013351 }
13352 }
Eric Christopherfd179292009-08-27 18:07:15 +000013353
Evan Cheng56f582d2012-01-04 01:41:39 +000013354 // Canonicalize max and min:
13355 // (x > y) ? x : y -> (x >= y) ? x : y
13356 // (x < y) ? x : y -> (x <= y) ? x : y
13357 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13358 // the need for an extra compare
13359 // against zero. e.g.
13360 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13361 // subl %esi, %edi
13362 // testl %edi, %edi
13363 // movl $0, %eax
13364 // cmovgl %edi, %eax
13365 // =>
13366 // xorl %eax, %eax
13367 // subl %esi, $edi
13368 // cmovsl %eax, %edi
13369 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13370 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13371 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13372 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13373 switch (CC) {
13374 default: break;
13375 case ISD::SETLT:
13376 case ISD::SETGT: {
13377 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13378 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13379 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13380 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13381 }
13382 }
13383 }
13384
Nadav Rotemcc616562012-01-15 19:27:55 +000013385 // If we know that this node is legal then we know that it is going to be
13386 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13387 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13388 // to simplify previous instructions.
13389 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13390 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13391 !DCI.isBeforeLegalize() &&
13392 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13393 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13394 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13395 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13396
13397 APInt KnownZero, KnownOne;
13398 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13399 DCI.isBeforeLegalizeOps());
13400 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13401 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13402 DCI.CommitTargetLoweringOpt(TLO);
13403 }
13404
Dan Gohman475871a2008-07-27 21:46:04 +000013405 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013406}
13407
Chris Lattnerd1980a52009-03-12 06:52:53 +000013408/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13409static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13410 TargetLowering::DAGCombinerInfo &DCI) {
13411 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013412
Chris Lattnerd1980a52009-03-12 06:52:53 +000013413 // If the flag operand isn't dead, don't touch this CMOV.
13414 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13415 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013416
Evan Chengb5a55d92011-05-24 01:48:22 +000013417 SDValue FalseOp = N->getOperand(0);
13418 SDValue TrueOp = N->getOperand(1);
13419 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13420 SDValue Cond = N->getOperand(3);
13421 if (CC == X86::COND_E || CC == X86::COND_NE) {
13422 switch (Cond.getOpcode()) {
13423 default: break;
13424 case X86ISD::BSR:
13425 case X86ISD::BSF:
13426 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13427 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13428 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13429 }
13430 }
13431
Chris Lattnerd1980a52009-03-12 06:52:53 +000013432 // If this is a select between two integer constants, try to do some
13433 // optimizations. Note that the operands are ordered the opposite of SELECT
13434 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013435 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13436 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013437 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13438 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013439 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13440 CC = X86::GetOppositeBranchCondition(CC);
13441 std::swap(TrueC, FalseC);
13442 }
Eric Christopherfd179292009-08-27 18:07:15 +000013443
Chris Lattnerd1980a52009-03-12 06:52:53 +000013444 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013445 // This is efficient for any integer data type (including i8/i16) and
13446 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013447 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013448 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13449 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013450
Chris Lattnerd1980a52009-03-12 06:52:53 +000013451 // Zero extend the condition if needed.
13452 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013453
Chris Lattnerd1980a52009-03-12 06:52:53 +000013454 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13455 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013456 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013457 if (N->getNumValues() == 2) // Dead flag value?
13458 return DCI.CombineTo(N, Cond, SDValue());
13459 return Cond;
13460 }
Eric Christopherfd179292009-08-27 18:07:15 +000013461
Chris Lattnercee56e72009-03-13 05:53:31 +000013462 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13463 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013464 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013465 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13466 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013467
Chris Lattner97a29a52009-03-13 05:22:11 +000013468 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013469 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13470 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013471 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13472 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013473
Chris Lattner97a29a52009-03-13 05:22:11 +000013474 if (N->getNumValues() == 2) // Dead flag value?
13475 return DCI.CombineTo(N, Cond, SDValue());
13476 return Cond;
13477 }
Eric Christopherfd179292009-08-27 18:07:15 +000013478
Chris Lattnercee56e72009-03-13 05:53:31 +000013479 // Optimize cases that will turn into an LEA instruction. This requires
13480 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013481 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013482 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013483 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013484
Chris Lattnercee56e72009-03-13 05:53:31 +000013485 bool isFastMultiplier = false;
13486 if (Diff < 10) {
13487 switch ((unsigned char)Diff) {
13488 default: break;
13489 case 1: // result = add base, cond
13490 case 2: // result = lea base( , cond*2)
13491 case 3: // result = lea base(cond, cond*2)
13492 case 4: // result = lea base( , cond*4)
13493 case 5: // result = lea base(cond, cond*4)
13494 case 8: // result = lea base( , cond*8)
13495 case 9: // result = lea base(cond, cond*8)
13496 isFastMultiplier = true;
13497 break;
13498 }
13499 }
Eric Christopherfd179292009-08-27 18:07:15 +000013500
Chris Lattnercee56e72009-03-13 05:53:31 +000013501 if (isFastMultiplier) {
13502 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013503 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13504 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013505 // Zero extend the condition if needed.
13506 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13507 Cond);
13508 // Scale the condition by the difference.
13509 if (Diff != 1)
13510 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13511 DAG.getConstant(Diff, Cond.getValueType()));
13512
13513 // Add the base if non-zero.
13514 if (FalseC->getAPIntValue() != 0)
13515 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13516 SDValue(FalseC, 0));
13517 if (N->getNumValues() == 2) // Dead flag value?
13518 return DCI.CombineTo(N, Cond, SDValue());
13519 return Cond;
13520 }
Eric Christopherfd179292009-08-27 18:07:15 +000013521 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013522 }
13523 }
13524 return SDValue();
13525}
13526
13527
Evan Cheng0b0cd912009-03-28 05:57:29 +000013528/// PerformMulCombine - Optimize a single multiply with constant into two
13529/// in order to implement it with two cheaper instructions, e.g.
13530/// LEA + SHL, LEA + LEA.
13531static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13532 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013533 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13534 return SDValue();
13535
Owen Andersone50ed302009-08-10 22:56:29 +000013536 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013537 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013538 return SDValue();
13539
13540 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13541 if (!C)
13542 return SDValue();
13543 uint64_t MulAmt = C->getZExtValue();
13544 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13545 return SDValue();
13546
13547 uint64_t MulAmt1 = 0;
13548 uint64_t MulAmt2 = 0;
13549 if ((MulAmt % 9) == 0) {
13550 MulAmt1 = 9;
13551 MulAmt2 = MulAmt / 9;
13552 } else if ((MulAmt % 5) == 0) {
13553 MulAmt1 = 5;
13554 MulAmt2 = MulAmt / 5;
13555 } else if ((MulAmt % 3) == 0) {
13556 MulAmt1 = 3;
13557 MulAmt2 = MulAmt / 3;
13558 }
13559 if (MulAmt2 &&
13560 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13561 DebugLoc DL = N->getDebugLoc();
13562
13563 if (isPowerOf2_64(MulAmt2) &&
13564 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13565 // If second multiplifer is pow2, issue it first. We want the multiply by
13566 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13567 // is an add.
13568 std::swap(MulAmt1, MulAmt2);
13569
13570 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013571 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013572 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013573 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013574 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013575 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013576 DAG.getConstant(MulAmt1, VT));
13577
Eric Christopherfd179292009-08-27 18:07:15 +000013578 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013579 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013580 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013581 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013582 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013583 DAG.getConstant(MulAmt2, VT));
13584
13585 // Do not add new nodes to DAG combiner worklist.
13586 DCI.CombineTo(N, NewMul, false);
13587 }
13588 return SDValue();
13589}
13590
Evan Chengad9c0a32009-12-15 00:53:42 +000013591static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13592 SDValue N0 = N->getOperand(0);
13593 SDValue N1 = N->getOperand(1);
13594 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13595 EVT VT = N0.getValueType();
13596
13597 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13598 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013599 if (VT.isInteger() && !VT.isVector() &&
13600 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013601 N0.getOperand(1).getOpcode() == ISD::Constant) {
13602 SDValue N00 = N0.getOperand(0);
13603 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13604 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13605 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13606 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13607 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13608 APInt ShAmt = N1C->getAPIntValue();
13609 Mask = Mask.shl(ShAmt);
13610 if (Mask != 0)
13611 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13612 N00, DAG.getConstant(Mask, VT));
13613 }
13614 }
13615
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013616
13617 // Hardware support for vector shifts is sparse which makes us scalarize the
13618 // vector operations in many cases. Also, on sandybridge ADD is faster than
13619 // shl.
13620 // (shl V, 1) -> add V,V
13621 if (isSplatVector(N1.getNode())) {
13622 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13623 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13624 // We shift all of the values by one. In many cases we do not have
13625 // hardware support for this operation. This is better expressed as an ADD
13626 // of two values.
13627 if (N1C && (1 == N1C->getZExtValue())) {
13628 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13629 }
13630 }
13631
Evan Chengad9c0a32009-12-15 00:53:42 +000013632 return SDValue();
13633}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013634
Nate Begeman740ab032009-01-26 00:52:55 +000013635/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13636/// when possible.
13637static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013638 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013639 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013640 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013641 if (N->getOpcode() == ISD::SHL) {
13642 SDValue V = PerformSHLCombine(N, DAG);
13643 if (V.getNode()) return V;
13644 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013645
Nate Begeman740ab032009-01-26 00:52:55 +000013646 // On X86 with SSE2 support, we can transform this to a vector shift if
13647 // all elements are shifted by the same amount. We can't do this in legalize
13648 // because the a constant vector is typically transformed to a constant pool
13649 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013650 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013651 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013652
Craig Topper7be5dfd2011-11-12 09:58:49 +000013653 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13654 (!Subtarget->hasAVX2() ||
13655 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013656 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013657
Mon P Wang3becd092009-01-28 08:12:05 +000013658 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013659 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013660 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013661 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013662 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13663 unsigned NumElts = VT.getVectorNumElements();
13664 unsigned i = 0;
13665 for (; i != NumElts; ++i) {
13666 SDValue Arg = ShAmtOp.getOperand(i);
13667 if (Arg.getOpcode() == ISD::UNDEF) continue;
13668 BaseShAmt = Arg;
13669 break;
13670 }
Craig Topper37c26772012-01-17 04:44:50 +000013671 // Handle the case where the build_vector is all undef
13672 // FIXME: Should DAG allow this?
13673 if (i == NumElts)
13674 return SDValue();
13675
Mon P Wang3becd092009-01-28 08:12:05 +000013676 for (; i != NumElts; ++i) {
13677 SDValue Arg = ShAmtOp.getOperand(i);
13678 if (Arg.getOpcode() == ISD::UNDEF) continue;
13679 if (Arg != BaseShAmt) {
13680 return SDValue();
13681 }
13682 }
13683 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013684 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013685 SDValue InVec = ShAmtOp.getOperand(0);
13686 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13687 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13688 unsigned i = 0;
13689 for (; i != NumElts; ++i) {
13690 SDValue Arg = InVec.getOperand(i);
13691 if (Arg.getOpcode() == ISD::UNDEF) continue;
13692 BaseShAmt = Arg;
13693 break;
13694 }
13695 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13696 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013697 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013698 if (C->getZExtValue() == SplatIdx)
13699 BaseShAmt = InVec.getOperand(1);
13700 }
13701 }
Mon P Wang845b1892012-02-01 22:15:20 +000013702 if (BaseShAmt.getNode() == 0) {
13703 // Don't create instructions with illegal types after legalize
13704 // types has run.
13705 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13706 !DCI.isBeforeLegalize())
13707 return SDValue();
13708
Mon P Wangefa42202009-09-03 19:56:25 +000013709 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13710 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013711 }
Mon P Wang3becd092009-01-28 08:12:05 +000013712 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013713 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013714
Mon P Wangefa42202009-09-03 19:56:25 +000013715 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013716 if (EltVT.bitsGT(MVT::i32))
13717 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13718 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013719 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013720
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013721 // The shift amount is identical so we can do a vector shift.
13722 SDValue ValOp = N->getOperand(0);
13723 switch (N->getOpcode()) {
13724 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013725 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013726 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013727 switch (VT.getSimpleVT().SimpleTy) {
13728 default: return SDValue();
13729 case MVT::v2i64:
13730 case MVT::v4i32:
13731 case MVT::v8i16:
13732 case MVT::v4i64:
13733 case MVT::v8i32:
13734 case MVT::v16i16:
13735 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13736 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013737 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013738 switch (VT.getSimpleVT().SimpleTy) {
13739 default: return SDValue();
13740 case MVT::v4i32:
13741 case MVT::v8i16:
13742 case MVT::v8i32:
13743 case MVT::v16i16:
13744 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13745 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013746 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013747 switch (VT.getSimpleVT().SimpleTy) {
13748 default: return SDValue();
13749 case MVT::v2i64:
13750 case MVT::v4i32:
13751 case MVT::v8i16:
13752 case MVT::v4i64:
13753 case MVT::v8i32:
13754 case MVT::v16i16:
13755 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13756 }
Nate Begeman740ab032009-01-26 00:52:55 +000013757 }
Nate Begeman740ab032009-01-26 00:52:55 +000013758}
13759
Nate Begemanb65c1752010-12-17 22:55:37 +000013760
Stuart Hastings865f0932011-06-03 23:53:54 +000013761// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13762// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13763// and friends. Likewise for OR -> CMPNEQSS.
13764static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13765 TargetLowering::DAGCombinerInfo &DCI,
13766 const X86Subtarget *Subtarget) {
13767 unsigned opcode;
13768
13769 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13770 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013771 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013772 SDValue N0 = N->getOperand(0);
13773 SDValue N1 = N->getOperand(1);
13774 SDValue CMP0 = N0->getOperand(1);
13775 SDValue CMP1 = N1->getOperand(1);
13776 DebugLoc DL = N->getDebugLoc();
13777
13778 // The SETCCs should both refer to the same CMP.
13779 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13780 return SDValue();
13781
13782 SDValue CMP00 = CMP0->getOperand(0);
13783 SDValue CMP01 = CMP0->getOperand(1);
13784 EVT VT = CMP00.getValueType();
13785
13786 if (VT == MVT::f32 || VT == MVT::f64) {
13787 bool ExpectingFlags = false;
13788 // Check for any users that want flags:
13789 for (SDNode::use_iterator UI = N->use_begin(),
13790 UE = N->use_end();
13791 !ExpectingFlags && UI != UE; ++UI)
13792 switch (UI->getOpcode()) {
13793 default:
13794 case ISD::BR_CC:
13795 case ISD::BRCOND:
13796 case ISD::SELECT:
13797 ExpectingFlags = true;
13798 break;
13799 case ISD::CopyToReg:
13800 case ISD::SIGN_EXTEND:
13801 case ISD::ZERO_EXTEND:
13802 case ISD::ANY_EXTEND:
13803 break;
13804 }
13805
13806 if (!ExpectingFlags) {
13807 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13808 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13809
13810 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13811 X86::CondCode tmp = cc0;
13812 cc0 = cc1;
13813 cc1 = tmp;
13814 }
13815
13816 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13817 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13818 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13819 X86ISD::NodeType NTOperator = is64BitFP ?
13820 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13821 // FIXME: need symbolic constants for these magic numbers.
13822 // See X86ATTInstPrinter.cpp:printSSECC().
13823 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13824 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13825 DAG.getConstant(x86cc, MVT::i8));
13826 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13827 OnesOrZeroesF);
13828 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13829 DAG.getConstant(1, MVT::i32));
13830 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13831 return OneBitOfTruth;
13832 }
13833 }
13834 }
13835 }
13836 return SDValue();
13837}
13838
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013839/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13840/// so it can be folded inside ANDNP.
13841static bool CanFoldXORWithAllOnes(const SDNode *N) {
13842 EVT VT = N->getValueType(0);
13843
13844 // Match direct AllOnes for 128 and 256-bit vectors
13845 if (ISD::isBuildVectorAllOnes(N))
13846 return true;
13847
13848 // Look through a bit convert.
13849 if (N->getOpcode() == ISD::BITCAST)
13850 N = N->getOperand(0).getNode();
13851
13852 // Sometimes the operand may come from a insert_subvector building a 256-bit
13853 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013854 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013855 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13856 SDValue V1 = N->getOperand(0);
13857 SDValue V2 = N->getOperand(1);
13858
13859 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13860 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13861 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13862 ISD::isBuildVectorAllOnes(V2.getNode()))
13863 return true;
13864 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013865
13866 return false;
13867}
13868
Nate Begemanb65c1752010-12-17 22:55:37 +000013869static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13870 TargetLowering::DAGCombinerInfo &DCI,
13871 const X86Subtarget *Subtarget) {
13872 if (DCI.isBeforeLegalizeOps())
13873 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013874
Stuart Hastings865f0932011-06-03 23:53:54 +000013875 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13876 if (R.getNode())
13877 return R;
13878
Craig Topper54a11172011-10-14 07:06:56 +000013879 EVT VT = N->getValueType(0);
13880
Craig Topperb4c94572011-10-21 06:55:01 +000013881 // Create ANDN, BLSI, and BLSR instructions
13882 // BLSI is X & (-X)
13883 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013884 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13885 SDValue N0 = N->getOperand(0);
13886 SDValue N1 = N->getOperand(1);
13887 DebugLoc DL = N->getDebugLoc();
13888
13889 // Check LHS for not
13890 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13891 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13892 // Check RHS for not
13893 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13894 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13895
Craig Topperb4c94572011-10-21 06:55:01 +000013896 // Check LHS for neg
13897 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13898 isZero(N0.getOperand(0)))
13899 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13900
13901 // Check RHS for neg
13902 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13903 isZero(N1.getOperand(0)))
13904 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13905
13906 // Check LHS for X-1
13907 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13908 isAllOnes(N0.getOperand(1)))
13909 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13910
13911 // Check RHS for X-1
13912 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13913 isAllOnes(N1.getOperand(1)))
13914 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13915
Craig Topper54a11172011-10-14 07:06:56 +000013916 return SDValue();
13917 }
13918
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013919 // Want to form ANDNP nodes:
13920 // 1) In the hopes of then easily combining them with OR and AND nodes
13921 // to form PBLEND/PSIGN.
13922 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013923 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013924 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013925
Nate Begemanb65c1752010-12-17 22:55:37 +000013926 SDValue N0 = N->getOperand(0);
13927 SDValue N1 = N->getOperand(1);
13928 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013929
Nate Begemanb65c1752010-12-17 22:55:37 +000013930 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013931 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013932 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13933 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013934 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013935
13936 // Check RHS for vnot
13937 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013938 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13939 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013940 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013941
Nate Begemanb65c1752010-12-17 22:55:37 +000013942 return SDValue();
13943}
13944
Evan Cheng760d1942010-01-04 21:22:48 +000013945static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013946 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013947 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013948 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013949 return SDValue();
13950
Stuart Hastings865f0932011-06-03 23:53:54 +000013951 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13952 if (R.getNode())
13953 return R;
13954
Evan Cheng760d1942010-01-04 21:22:48 +000013955 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013956
Evan Cheng760d1942010-01-04 21:22:48 +000013957 SDValue N0 = N->getOperand(0);
13958 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013959
Nate Begemanb65c1752010-12-17 22:55:37 +000013960 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013961 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013962 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013963 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13964 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013965
Craig Topper1666cb62011-11-19 07:07:26 +000013966 // Canonicalize pandn to RHS
13967 if (N0.getOpcode() == X86ISD::ANDNP)
13968 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013969 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013970 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13971 SDValue Mask = N1.getOperand(0);
13972 SDValue X = N1.getOperand(1);
13973 SDValue Y;
13974 if (N0.getOperand(0) == Mask)
13975 Y = N0.getOperand(1);
13976 if (N0.getOperand(1) == Mask)
13977 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013978
Craig Topper1666cb62011-11-19 07:07:26 +000013979 // Check to see if the mask appeared in both the AND and ANDNP and
13980 if (!Y.getNode())
13981 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013982
Craig Topper1666cb62011-11-19 07:07:26 +000013983 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13984 if (Mask.getOpcode() != ISD::BITCAST ||
13985 X.getOpcode() != ISD::BITCAST ||
13986 Y.getOpcode() != ISD::BITCAST)
13987 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013988
Craig Topper1666cb62011-11-19 07:07:26 +000013989 // Look through mask bitcast.
13990 Mask = Mask.getOperand(0);
13991 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013992
Craig Toppered2e13d2012-01-22 19:15:14 +000013993 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013994 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13995 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013996 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013997 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013998
13999 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014000 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014001 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14002 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14003 if ((SraAmt + 1) != EltBits)
14004 return SDValue();
14005
14006 DebugLoc DL = N->getDebugLoc();
14007
14008 // Now we know we at least have a plendvb with the mask val. See if
14009 // we can form a psignb/w/d.
14010 // psign = x.type == y.type == mask.type && y = sub(0, x);
14011 X = X.getOperand(0);
14012 Y = Y.getOperand(0);
14013 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14014 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014015 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14016 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14017 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014018 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014019 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014020 }
14021 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014022 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014023 return SDValue();
14024
14025 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14026
14027 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14028 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14029 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014030 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014031 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014032 }
14033 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014034
Craig Topper1666cb62011-11-19 07:07:26 +000014035 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14036 return SDValue();
14037
Nate Begemanb65c1752010-12-17 22:55:37 +000014038 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014039 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14040 std::swap(N0, N1);
14041 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14042 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014043 if (!N0.hasOneUse() || !N1.hasOneUse())
14044 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014045
14046 SDValue ShAmt0 = N0.getOperand(1);
14047 if (ShAmt0.getValueType() != MVT::i8)
14048 return SDValue();
14049 SDValue ShAmt1 = N1.getOperand(1);
14050 if (ShAmt1.getValueType() != MVT::i8)
14051 return SDValue();
14052 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14053 ShAmt0 = ShAmt0.getOperand(0);
14054 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14055 ShAmt1 = ShAmt1.getOperand(0);
14056
14057 DebugLoc DL = N->getDebugLoc();
14058 unsigned Opc = X86ISD::SHLD;
14059 SDValue Op0 = N0.getOperand(0);
14060 SDValue Op1 = N1.getOperand(0);
14061 if (ShAmt0.getOpcode() == ISD::SUB) {
14062 Opc = X86ISD::SHRD;
14063 std::swap(Op0, Op1);
14064 std::swap(ShAmt0, ShAmt1);
14065 }
14066
Evan Cheng8b1190a2010-04-28 01:18:01 +000014067 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014068 if (ShAmt1.getOpcode() == ISD::SUB) {
14069 SDValue Sum = ShAmt1.getOperand(0);
14070 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014071 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14072 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14073 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14074 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014075 return DAG.getNode(Opc, DL, VT,
14076 Op0, Op1,
14077 DAG.getNode(ISD::TRUNCATE, DL,
14078 MVT::i8, ShAmt0));
14079 }
14080 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14081 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14082 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014083 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014084 return DAG.getNode(Opc, DL, VT,
14085 N0.getOperand(0), N1.getOperand(0),
14086 DAG.getNode(ISD::TRUNCATE, DL,
14087 MVT::i8, ShAmt0));
14088 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014089
Evan Cheng760d1942010-01-04 21:22:48 +000014090 return SDValue();
14091}
14092
Craig Topper3738ccd2011-12-27 06:27:23 +000014093// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014094static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14095 TargetLowering::DAGCombinerInfo &DCI,
14096 const X86Subtarget *Subtarget) {
14097 if (DCI.isBeforeLegalizeOps())
14098 return SDValue();
14099
14100 EVT VT = N->getValueType(0);
14101
14102 if (VT != MVT::i32 && VT != MVT::i64)
14103 return SDValue();
14104
Craig Topper3738ccd2011-12-27 06:27:23 +000014105 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14106
Craig Topperb4c94572011-10-21 06:55:01 +000014107 // Create BLSMSK instructions by finding X ^ (X-1)
14108 SDValue N0 = N->getOperand(0);
14109 SDValue N1 = N->getOperand(1);
14110 DebugLoc DL = N->getDebugLoc();
14111
14112 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14113 isAllOnes(N0.getOperand(1)))
14114 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14115
14116 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14117 isAllOnes(N1.getOperand(1)))
14118 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14119
14120 return SDValue();
14121}
14122
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014123/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14124static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14125 const X86Subtarget *Subtarget) {
14126 LoadSDNode *Ld = cast<LoadSDNode>(N);
14127 EVT RegVT = Ld->getValueType(0);
14128 EVT MemVT = Ld->getMemoryVT();
14129 DebugLoc dl = Ld->getDebugLoc();
14130 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14131
14132 ISD::LoadExtType Ext = Ld->getExtensionType();
14133
Nadav Rotemca6f2962011-09-18 19:00:23 +000014134 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014135 // shuffle. We need SSE4 for the shuffles.
14136 // TODO: It is possible to support ZExt by zeroing the undef values
14137 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014138 if (RegVT.isVector() && RegVT.isInteger() &&
14139 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014140 assert(MemVT != RegVT && "Cannot extend to the same type");
14141 assert(MemVT.isVector() && "Must load a vector from memory");
14142
14143 unsigned NumElems = RegVT.getVectorNumElements();
14144 unsigned RegSz = RegVT.getSizeInBits();
14145 unsigned MemSz = MemVT.getSizeInBits();
14146 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014147 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014148 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14149
14150 // Attempt to load the original value using a single load op.
14151 // Find a scalar type which is equal to the loaded word size.
14152 MVT SclrLoadTy = MVT::i8;
14153 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14154 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14155 MVT Tp = (MVT::SimpleValueType)tp;
14156 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14157 SclrLoadTy = Tp;
14158 break;
14159 }
14160 }
14161
14162 // Proceed if a load word is found.
14163 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14164
14165 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14166 RegSz/SclrLoadTy.getSizeInBits());
14167
14168 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14169 RegSz/MemVT.getScalarType().getSizeInBits());
14170 // Can't shuffle using an illegal type.
14171 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14172
14173 // Perform a single load.
14174 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14175 Ld->getBasePtr(),
14176 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014177 Ld->isNonTemporal(), Ld->isInvariant(),
14178 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014179
14180 // Insert the word loaded into a vector.
14181 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14182 LoadUnitVecVT, ScalarLoad);
14183
14184 // Bitcast the loaded value to a vector of the original element type, in
14185 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014186 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14187 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014188 unsigned SizeRatio = RegSz/MemSz;
14189
14190 // Redistribute the loaded elements into the different locations.
14191 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14192 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14193
14194 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14195 DAG.getUNDEF(SlicedVec.getValueType()),
14196 ShuffleVec.data());
14197
14198 // Bitcast to the requested type.
14199 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14200 // Replace the original load with the new sequence
14201 // and return the new chain.
14202 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14203 return SDValue(ScalarLoad.getNode(), 1);
14204 }
14205
14206 return SDValue();
14207}
14208
Chris Lattner149a4e52008-02-22 02:09:43 +000014209/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014210static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014211 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014212 StoreSDNode *St = cast<StoreSDNode>(N);
14213 EVT VT = St->getValue().getValueType();
14214 EVT StVT = St->getMemoryVT();
14215 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014216 SDValue StoredVal = St->getOperand(1);
14217 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14218
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014219 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014220 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14221 // 128-bit ones. If in the future the cost becomes only one memory access the
14222 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014223 if (VT.getSizeInBits() == 256 &&
14224 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14225 StoredVal.getNumOperands() == 2) {
14226
14227 SDValue Value0 = StoredVal.getOperand(0);
14228 SDValue Value1 = StoredVal.getOperand(1);
14229
14230 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14231 SDValue Ptr0 = St->getBasePtr();
14232 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14233
14234 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14235 St->getPointerInfo(), St->isVolatile(),
14236 St->isNonTemporal(), St->getAlignment());
14237 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14238 St->getPointerInfo(), St->isVolatile(),
14239 St->isNonTemporal(), St->getAlignment());
14240 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14241 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014242
14243 // Optimize trunc store (of multiple scalars) to shuffle and store.
14244 // First, pack all of the elements in one place. Next, store to memory
14245 // in fewer chunks.
14246 if (St->isTruncatingStore() && VT.isVector()) {
14247 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14248 unsigned NumElems = VT.getVectorNumElements();
14249 assert(StVT != VT && "Cannot truncate to the same type");
14250 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14251 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14252
14253 // From, To sizes and ElemCount must be pow of two
14254 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014255 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014256 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014257 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014258
Nadav Rotem614061b2011-08-10 19:30:14 +000014259 unsigned SizeRatio = FromSz / ToSz;
14260
14261 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14262
14263 // Create a type on which we perform the shuffle
14264 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14265 StVT.getScalarType(), NumElems*SizeRatio);
14266
14267 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14268
14269 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14270 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14271 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14272
14273 // Can't shuffle using an illegal type
14274 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14275
14276 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14277 DAG.getUNDEF(WideVec.getValueType()),
14278 ShuffleVec.data());
14279 // At this point all of the data is stored at the bottom of the
14280 // register. We now need to save it to mem.
14281
14282 // Find the largest store unit
14283 MVT StoreType = MVT::i8;
14284 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14285 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14286 MVT Tp = (MVT::SimpleValueType)tp;
14287 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14288 StoreType = Tp;
14289 }
14290
14291 // Bitcast the original vector into a vector of store-size units
14292 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14293 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14294 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14295 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14296 SmallVector<SDValue, 8> Chains;
14297 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14298 TLI.getPointerTy());
14299 SDValue Ptr = St->getBasePtr();
14300
14301 // Perform one or more big stores into memory.
14302 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14303 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14304 StoreType, ShuffWide,
14305 DAG.getIntPtrConstant(i));
14306 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14307 St->getPointerInfo(), St->isVolatile(),
14308 St->isNonTemporal(), St->getAlignment());
14309 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14310 Chains.push_back(Ch);
14311 }
14312
14313 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14314 Chains.size());
14315 }
14316
14317
Chris Lattner149a4e52008-02-22 02:09:43 +000014318 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14319 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014320 // A preferable solution to the general problem is to figure out the right
14321 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014322
14323 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014324 if (VT.getSizeInBits() != 64)
14325 return SDValue();
14326
Devang Patel578efa92009-06-05 21:57:13 +000014327 const Function *F = DAG.getMachineFunction().getFunction();
14328 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014329 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014330 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014331 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014332 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014333 isa<LoadSDNode>(St->getValue()) &&
14334 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14335 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014336 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014337 LoadSDNode *Ld = 0;
14338 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014339 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014340 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014341 // Must be a store of a load. We currently handle two cases: the load
14342 // is a direct child, and it's under an intervening TokenFactor. It is
14343 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014344 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014345 Ld = cast<LoadSDNode>(St->getChain());
14346 else if (St->getValue().hasOneUse() &&
14347 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014348 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014349 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014350 TokenFactorIndex = i;
14351 Ld = cast<LoadSDNode>(St->getValue());
14352 } else
14353 Ops.push_back(ChainVal->getOperand(i));
14354 }
14355 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014356
Evan Cheng536e6672009-03-12 05:59:15 +000014357 if (!Ld || !ISD::isNormalLoad(Ld))
14358 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014359
Evan Cheng536e6672009-03-12 05:59:15 +000014360 // If this is not the MMX case, i.e. we are just turning i64 load/store
14361 // into f64 load/store, avoid the transformation if there are multiple
14362 // uses of the loaded value.
14363 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14364 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014365
Evan Cheng536e6672009-03-12 05:59:15 +000014366 DebugLoc LdDL = Ld->getDebugLoc();
14367 DebugLoc StDL = N->getDebugLoc();
14368 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14369 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14370 // pair instead.
14371 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014372 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014373 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14374 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014375 Ld->isNonTemporal(), Ld->isInvariant(),
14376 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014377 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014378 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014379 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014380 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014381 Ops.size());
14382 }
Evan Cheng536e6672009-03-12 05:59:15 +000014383 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014384 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014385 St->isVolatile(), St->isNonTemporal(),
14386 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014387 }
Evan Cheng536e6672009-03-12 05:59:15 +000014388
14389 // Otherwise, lower to two pairs of 32-bit loads / stores.
14390 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014391 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14392 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014393
Owen Anderson825b72b2009-08-11 20:47:22 +000014394 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014395 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014396 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014397 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014398 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014399 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014400 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014401 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014402 MinAlign(Ld->getAlignment(), 4));
14403
14404 SDValue NewChain = LoLd.getValue(1);
14405 if (TokenFactorIndex != -1) {
14406 Ops.push_back(LoLd);
14407 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014408 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014409 Ops.size());
14410 }
14411
14412 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014413 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14414 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014415
14416 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014417 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014418 St->isVolatile(), St->isNonTemporal(),
14419 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014420 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014421 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014422 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014423 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014424 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014425 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014426 }
Dan Gohman475871a2008-07-27 21:46:04 +000014427 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014428}
14429
Duncan Sands17470be2011-09-22 20:15:48 +000014430/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14431/// and return the operands for the horizontal operation in LHS and RHS. A
14432/// horizontal operation performs the binary operation on successive elements
14433/// of its first operand, then on successive elements of its second operand,
14434/// returning the resulting values in a vector. For example, if
14435/// A = < float a0, float a1, float a2, float a3 >
14436/// and
14437/// B = < float b0, float b1, float b2, float b3 >
14438/// then the result of doing a horizontal operation on A and B is
14439/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14440/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14441/// A horizontal-op B, for some already available A and B, and if so then LHS is
14442/// set to A, RHS to B, and the routine returns 'true'.
14443/// Note that the binary operation should have the property that if one of the
14444/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014445static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014446 // Look for the following pattern: if
14447 // A = < float a0, float a1, float a2, float a3 >
14448 // B = < float b0, float b1, float b2, float b3 >
14449 // and
14450 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14451 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14452 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14453 // which is A horizontal-op B.
14454
14455 // At least one of the operands should be a vector shuffle.
14456 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14457 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14458 return false;
14459
14460 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014461
14462 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14463 "Unsupported vector type for horizontal add/sub");
14464
14465 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14466 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014467 unsigned NumElts = VT.getVectorNumElements();
14468 unsigned NumLanes = VT.getSizeInBits()/128;
14469 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014470 assert((NumLaneElts % 2 == 0) &&
14471 "Vector type should have an even number of elements in each lane");
14472 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014473
14474 // View LHS in the form
14475 // LHS = VECTOR_SHUFFLE A, B, LMask
14476 // If LHS is not a shuffle then pretend it is the shuffle
14477 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14478 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14479 // type VT.
14480 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014481 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014482 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14483 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14484 A = LHS.getOperand(0);
14485 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14486 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014487 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14488 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014489 } else {
14490 if (LHS.getOpcode() != ISD::UNDEF)
14491 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014492 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014493 LMask[i] = i;
14494 }
14495
14496 // Likewise, view RHS in the form
14497 // RHS = VECTOR_SHUFFLE C, D, RMask
14498 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014499 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014500 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14501 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14502 C = RHS.getOperand(0);
14503 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14504 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014505 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14506 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014507 } else {
14508 if (RHS.getOpcode() != ISD::UNDEF)
14509 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014510 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014511 RMask[i] = i;
14512 }
14513
14514 // Check that the shuffles are both shuffling the same vectors.
14515 if (!(A == C && B == D) && !(A == D && B == C))
14516 return false;
14517
14518 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14519 if (!A.getNode() && !B.getNode())
14520 return false;
14521
14522 // If A and B occur in reverse order in RHS, then "swap" them (which means
14523 // rewriting the mask).
14524 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014525 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014526
14527 // At this point LHS and RHS are equivalent to
14528 // LHS = VECTOR_SHUFFLE A, B, LMask
14529 // RHS = VECTOR_SHUFFLE A, B, RMask
14530 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014531 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014532 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014533
Craig Topperf8363302011-12-02 08:18:41 +000014534 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014535 if (LIdx < 0 || RIdx < 0 ||
14536 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14537 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014538 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014539
Craig Topperf8363302011-12-02 08:18:41 +000014540 // Check that successive elements are being operated on. If not, this is
14541 // not a horizontal operation.
14542 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14543 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014544 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014545 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014546 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014547 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014548 }
14549
14550 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14551 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14552 return true;
14553}
14554
14555/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14556static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14557 const X86Subtarget *Subtarget) {
14558 EVT VT = N->getValueType(0);
14559 SDValue LHS = N->getOperand(0);
14560 SDValue RHS = N->getOperand(1);
14561
14562 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014563 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014564 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014565 isHorizontalBinOp(LHS, RHS, true))
14566 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14567 return SDValue();
14568}
14569
14570/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14571static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14572 const X86Subtarget *Subtarget) {
14573 EVT VT = N->getValueType(0);
14574 SDValue LHS = N->getOperand(0);
14575 SDValue RHS = N->getOperand(1);
14576
14577 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014578 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014579 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014580 isHorizontalBinOp(LHS, RHS, false))
14581 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14582 return SDValue();
14583}
14584
Chris Lattner6cf73262008-01-25 06:14:17 +000014585/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14586/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014587static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014588 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14589 // F[X]OR(0.0, x) -> x
14590 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014591 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14592 if (C->getValueAPF().isPosZero())
14593 return N->getOperand(1);
14594 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14595 if (C->getValueAPF().isPosZero())
14596 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014597 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014598}
14599
14600/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014601static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014602 // FAND(0.0, x) -> 0.0
14603 // FAND(x, 0.0) -> 0.0
14604 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14605 if (C->getValueAPF().isPosZero())
14606 return N->getOperand(0);
14607 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14608 if (C->getValueAPF().isPosZero())
14609 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014610 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014611}
14612
Dan Gohmane5af2d32009-01-29 01:59:02 +000014613static SDValue PerformBTCombine(SDNode *N,
14614 SelectionDAG &DAG,
14615 TargetLowering::DAGCombinerInfo &DCI) {
14616 // BT ignores high bits in the bit index operand.
14617 SDValue Op1 = N->getOperand(1);
14618 if (Op1.hasOneUse()) {
14619 unsigned BitWidth = Op1.getValueSizeInBits();
14620 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14621 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014622 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14623 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014624 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014625 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14626 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14627 DCI.CommitTargetLoweringOpt(TLO);
14628 }
14629 return SDValue();
14630}
Chris Lattner83e6c992006-10-04 06:57:07 +000014631
Eli Friedman7a5e5552009-06-07 06:52:44 +000014632static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14633 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014634 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014635 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014636 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014637 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014638 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014639 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014640 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014641 }
14642 return SDValue();
14643}
14644
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014645static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14646 TargetLowering::DAGCombinerInfo &DCI,
14647 const X86Subtarget *Subtarget) {
14648 if (!DCI.isBeforeLegalizeOps())
14649 return SDValue();
14650
14651 if (!Subtarget->hasAVX()) return SDValue();
14652
14653 // Optimize vectors in AVX mode
14654 // Sign extend v8i16 to v8i32 and
14655 // v4i32 to v4i64
14656 //
14657 // Divide input vector into two parts
14658 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14659 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14660 // concat the vectors to original VT
14661
14662 EVT VT = N->getValueType(0);
14663 SDValue Op = N->getOperand(0);
14664 EVT OpVT = Op.getValueType();
14665 DebugLoc dl = N->getDebugLoc();
14666
14667 if (((VT == MVT::v4i64) && (OpVT == MVT::v4i32)) ||
14668 ((VT == MVT::v8i32) && (OpVT == MVT::v8i16))) {
14669
14670 unsigned NumElems = OpVT.getVectorNumElements();
14671 SmallVector<int,8> ShufMask1(NumElems, -1);
14672 for (unsigned i=0; i< NumElems/2; i++) ShufMask1[i] = i;
14673
14674 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
14675 ShufMask1.data());
14676
14677 SmallVector<int,8> ShufMask2(NumElems, -1);
14678 for (unsigned i=0; i< NumElems/2; i++) ShufMask2[i] = i+NumElems/2;
14679
14680 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
14681 ShufMask2.data());
14682
14683 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
14684 VT.getVectorNumElements()/2);
14685
14686 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14687 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14688
14689 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14690 }
14691 return SDValue();
14692}
14693
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014694static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14695 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014696 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14697 // (and (i32 x86isd::setcc_carry), 1)
14698 // This eliminates the zext. This transformation is necessary because
14699 // ISD::SETCC is always legalized to i8.
14700 DebugLoc dl = N->getDebugLoc();
14701 SDValue N0 = N->getOperand(0);
14702 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014703 EVT OpVT = N0.getValueType();
14704
Evan Cheng2e489c42009-12-16 00:53:11 +000014705 if (N0.getOpcode() == ISD::AND &&
14706 N0.hasOneUse() &&
14707 N0.getOperand(0).hasOneUse()) {
14708 SDValue N00 = N0.getOperand(0);
14709 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14710 return SDValue();
14711 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14712 if (!C || C->getZExtValue() != 1)
14713 return SDValue();
14714 return DAG.getNode(ISD::AND, dl, VT,
14715 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14716 N00.getOperand(0), N00.getOperand(1)),
14717 DAG.getConstant(1, VT));
14718 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014719 // Optimize vectors in AVX mode:
14720 //
14721 // v8i16 -> v8i32
14722 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14723 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14724 // Concat upper and lower parts.
14725 //
14726 // v4i32 -> v4i64
14727 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14728 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14729 // Concat upper and lower parts.
14730 //
14731 if (Subtarget->hasAVX()) {
14732
14733 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14734 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14735
14736 SDValue ZeroVec = getZeroVector(OpVT, Subtarget->hasSSE2(), Subtarget->hasAVX2(),
14737 DAG, dl);
14738 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14739 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14740
14741 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14742 VT.getVectorNumElements()/2);
14743
14744 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14745 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14746
14747 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14748 }
14749 }
14750
Evan Cheng2e489c42009-12-16 00:53:11 +000014751
14752 return SDValue();
14753}
14754
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014755// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14756static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14757 unsigned X86CC = N->getConstantOperandVal(0);
14758 SDValue EFLAG = N->getOperand(1);
14759 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014760
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014761 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14762 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14763 // cases.
14764 if (X86CC == X86::COND_B)
14765 return DAG.getNode(ISD::AND, DL, MVT::i8,
14766 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14767 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14768 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014769
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014770 return SDValue();
14771}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014772
Benjamin Kramer1396c402011-06-18 11:09:41 +000014773static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14774 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014775 SDValue Op0 = N->getOperand(0);
14776 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14777 // a 32-bit target where SSE doesn't support i64->FP operations.
14778 if (Op0.getOpcode() == ISD::LOAD) {
14779 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14780 EVT VT = Ld->getValueType(0);
14781 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14782 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14783 !XTLI->getSubtarget()->is64Bit() &&
14784 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014785 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14786 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014787 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14788 return FILDChain;
14789 }
14790 }
14791 return SDValue();
14792}
14793
Chris Lattner23a01992010-12-20 01:37:09 +000014794// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14795static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14796 X86TargetLowering::DAGCombinerInfo &DCI) {
14797 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14798 // the result is either zero or one (depending on the input carry bit).
14799 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14800 if (X86::isZeroNode(N->getOperand(0)) &&
14801 X86::isZeroNode(N->getOperand(1)) &&
14802 // We don't have a good way to replace an EFLAGS use, so only do this when
14803 // dead right now.
14804 SDValue(N, 1).use_empty()) {
14805 DebugLoc DL = N->getDebugLoc();
14806 EVT VT = N->getValueType(0);
14807 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14808 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14809 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14810 DAG.getConstant(X86::COND_B,MVT::i8),
14811 N->getOperand(2)),
14812 DAG.getConstant(1, VT));
14813 return DCI.CombineTo(N, Res1, CarryOut);
14814 }
14815
14816 return SDValue();
14817}
14818
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014819// fold (add Y, (sete X, 0)) -> adc 0, Y
14820// (add Y, (setne X, 0)) -> sbb -1, Y
14821// (sub (sete X, 0), Y) -> sbb 0, Y
14822// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014823static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014824 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014825
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014826 // Look through ZExts.
14827 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14828 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14829 return SDValue();
14830
14831 SDValue SetCC = Ext.getOperand(0);
14832 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14833 return SDValue();
14834
14835 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14836 if (CC != X86::COND_E && CC != X86::COND_NE)
14837 return SDValue();
14838
14839 SDValue Cmp = SetCC.getOperand(1);
14840 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014841 !X86::isZeroNode(Cmp.getOperand(1)) ||
14842 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014843 return SDValue();
14844
14845 SDValue CmpOp0 = Cmp.getOperand(0);
14846 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14847 DAG.getConstant(1, CmpOp0.getValueType()));
14848
14849 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14850 if (CC == X86::COND_NE)
14851 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14852 DL, OtherVal.getValueType(), OtherVal,
14853 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14854 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14855 DL, OtherVal.getValueType(), OtherVal,
14856 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14857}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014858
Craig Topper54f952a2011-11-19 09:02:40 +000014859/// PerformADDCombine - Do target-specific dag combines on integer adds.
14860static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14861 const X86Subtarget *Subtarget) {
14862 EVT VT = N->getValueType(0);
14863 SDValue Op0 = N->getOperand(0);
14864 SDValue Op1 = N->getOperand(1);
14865
14866 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014867 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014868 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014869 isHorizontalBinOp(Op0, Op1, true))
14870 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14871
14872 return OptimizeConditionalInDecrement(N, DAG);
14873}
14874
14875static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14876 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014877 SDValue Op0 = N->getOperand(0);
14878 SDValue Op1 = N->getOperand(1);
14879
14880 // X86 can't encode an immediate LHS of a sub. See if we can push the
14881 // negation into a preceding instruction.
14882 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014883 // If the RHS of the sub is a XOR with one use and a constant, invert the
14884 // immediate. Then add one to the LHS of the sub so we can turn
14885 // X-Y -> X+~Y+1, saving one register.
14886 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14887 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014888 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014889 EVT VT = Op0.getValueType();
14890 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14891 Op1.getOperand(0),
14892 DAG.getConstant(~XorC, VT));
14893 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014894 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014895 }
14896 }
14897
Craig Topper54f952a2011-11-19 09:02:40 +000014898 // Try to synthesize horizontal adds from adds of shuffles.
14899 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014900 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014901 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14902 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014903 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14904
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014905 return OptimizeConditionalInDecrement(N, DAG);
14906}
14907
Dan Gohman475871a2008-07-27 21:46:04 +000014908SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014909 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014910 SelectionDAG &DAG = DCI.DAG;
14911 switch (N->getOpcode()) {
14912 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014913 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014914 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014915 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014916 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014917 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014918 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14919 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014920 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014921 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014922 case ISD::SHL:
14923 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014924 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014925 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014926 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014927 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014928 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014929 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014930 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014931 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14932 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014933 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014934 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14935 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014936 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014937 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014938 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014939 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014940 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014941 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014942 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014943 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014944 case X86ISD::UNPCKH:
14945 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014946 case X86ISD::MOVHLPS:
14947 case X86ISD::MOVLHPS:
14948 case X86ISD::PSHUFD:
14949 case X86ISD::PSHUFHW:
14950 case X86ISD::PSHUFLW:
14951 case X86ISD::MOVSS:
14952 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014953 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014954 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014955 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014956 }
14957
Dan Gohman475871a2008-07-27 21:46:04 +000014958 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014959}
14960
Evan Chenge5b51ac2010-04-17 06:13:15 +000014961/// isTypeDesirableForOp - Return true if the target has native support for
14962/// the specified value type and it is 'desirable' to use the type for the
14963/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14964/// instruction encodings are longer and some i16 instructions are slow.
14965bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14966 if (!isTypeLegal(VT))
14967 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014968 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014969 return true;
14970
14971 switch (Opc) {
14972 default:
14973 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014974 case ISD::LOAD:
14975 case ISD::SIGN_EXTEND:
14976 case ISD::ZERO_EXTEND:
14977 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014978 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014979 case ISD::SRL:
14980 case ISD::SUB:
14981 case ISD::ADD:
14982 case ISD::MUL:
14983 case ISD::AND:
14984 case ISD::OR:
14985 case ISD::XOR:
14986 return false;
14987 }
14988}
14989
14990/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014991/// beneficial for dag combiner to promote the specified node. If true, it
14992/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014993bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014994 EVT VT = Op.getValueType();
14995 if (VT != MVT::i16)
14996 return false;
14997
Evan Cheng4c26e932010-04-19 19:29:22 +000014998 bool Promote = false;
14999 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015000 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015001 default: break;
15002 case ISD::LOAD: {
15003 LoadSDNode *LD = cast<LoadSDNode>(Op);
15004 // If the non-extending load has a single use and it's not live out, then it
15005 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015006 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15007 Op.hasOneUse()*/) {
15008 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15009 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15010 // The only case where we'd want to promote LOAD (rather then it being
15011 // promoted as an operand is when it's only use is liveout.
15012 if (UI->getOpcode() != ISD::CopyToReg)
15013 return false;
15014 }
15015 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015016 Promote = true;
15017 break;
15018 }
15019 case ISD::SIGN_EXTEND:
15020 case ISD::ZERO_EXTEND:
15021 case ISD::ANY_EXTEND:
15022 Promote = true;
15023 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015024 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015025 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015026 SDValue N0 = Op.getOperand(0);
15027 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015028 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015029 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015030 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015031 break;
15032 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015033 case ISD::ADD:
15034 case ISD::MUL:
15035 case ISD::AND:
15036 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015037 case ISD::XOR:
15038 Commute = true;
15039 // fallthrough
15040 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015041 SDValue N0 = Op.getOperand(0);
15042 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015043 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015044 return false;
15045 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015046 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015047 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015048 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015049 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015050 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015051 }
15052 }
15053
15054 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015055 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015056}
15057
Evan Cheng60c07e12006-07-05 22:17:51 +000015058//===----------------------------------------------------------------------===//
15059// X86 Inline Assembly Support
15060//===----------------------------------------------------------------------===//
15061
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015062namespace {
15063 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015064 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015065 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015066
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015067 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015068 StringRef piece(*args[i]);
15069 if (!s.startswith(piece)) // Check if the piece matches.
15070 return false;
15071
15072 s = s.substr(piece.size());
15073 StringRef::size_type pos = s.find_first_not_of(" \t");
15074 if (pos == 0) // We matched a prefix.
15075 return false;
15076
15077 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015078 }
15079
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015080 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015081 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015082 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015083}
15084
Chris Lattnerb8105652009-07-20 17:51:36 +000015085bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15086 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015087
15088 std::string AsmStr = IA->getAsmString();
15089
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015090 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15091 if (!Ty || Ty->getBitWidth() % 16 != 0)
15092 return false;
15093
Chris Lattnerb8105652009-07-20 17:51:36 +000015094 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015095 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015096 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015097
15098 switch (AsmPieces.size()) {
15099 default: return false;
15100 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015101 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015102 // we will turn this bswap into something that will be lowered to logical
15103 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15104 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015105 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015106 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15107 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15108 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15109 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15110 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15111 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015112 // No need to check constraints, nothing other than the equivalent of
15113 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015114 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015115 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015116
Chris Lattnerb8105652009-07-20 17:51:36 +000015117 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015118 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015119 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015120 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15121 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015122 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015123 const std::string &ConstraintsStr = IA->getConstraintString();
15124 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015125 std::sort(AsmPieces.begin(), AsmPieces.end());
15126 if (AsmPieces.size() == 4 &&
15127 AsmPieces[0] == "~{cc}" &&
15128 AsmPieces[1] == "~{dirflag}" &&
15129 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015130 AsmPieces[3] == "~{fpsr}")
15131 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015132 }
15133 break;
15134 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015135 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015136 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015137 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15138 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15139 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015140 AsmPieces.clear();
15141 const std::string &ConstraintsStr = IA->getConstraintString();
15142 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15143 std::sort(AsmPieces.begin(), AsmPieces.end());
15144 if (AsmPieces.size() == 4 &&
15145 AsmPieces[0] == "~{cc}" &&
15146 AsmPieces[1] == "~{dirflag}" &&
15147 AsmPieces[2] == "~{flags}" &&
15148 AsmPieces[3] == "~{fpsr}")
15149 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015150 }
Evan Cheng55d42002011-01-08 01:24:27 +000015151
15152 if (CI->getType()->isIntegerTy(64)) {
15153 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15154 if (Constraints.size() >= 2 &&
15155 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15156 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15157 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015158 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15159 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15160 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015161 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015162 }
15163 }
15164 break;
15165 }
15166 return false;
15167}
15168
15169
15170
Chris Lattnerf4dff842006-07-11 02:54:03 +000015171/// getConstraintType - Given a constraint letter, return the type of
15172/// constraint it is for this target.
15173X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015174X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15175 if (Constraint.size() == 1) {
15176 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015177 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015178 case 'q':
15179 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015180 case 'f':
15181 case 't':
15182 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015183 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015184 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015185 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015186 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015187 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015188 case 'a':
15189 case 'b':
15190 case 'c':
15191 case 'd':
15192 case 'S':
15193 case 'D':
15194 case 'A':
15195 return C_Register;
15196 case 'I':
15197 case 'J':
15198 case 'K':
15199 case 'L':
15200 case 'M':
15201 case 'N':
15202 case 'G':
15203 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015204 case 'e':
15205 case 'Z':
15206 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015207 default:
15208 break;
15209 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015210 }
Chris Lattner4234f572007-03-25 02:14:49 +000015211 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015212}
15213
John Thompson44ab89e2010-10-29 17:29:13 +000015214/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015215/// This object must already have been set up with the operand type
15216/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015217TargetLowering::ConstraintWeight
15218 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015219 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015220 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015221 Value *CallOperandVal = info.CallOperandVal;
15222 // If we don't have a value, we can't do a match,
15223 // but allow it at the lowest weight.
15224 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015225 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015226 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015227 // Look at the constraint type.
15228 switch (*constraint) {
15229 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015230 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15231 case 'R':
15232 case 'q':
15233 case 'Q':
15234 case 'a':
15235 case 'b':
15236 case 'c':
15237 case 'd':
15238 case 'S':
15239 case 'D':
15240 case 'A':
15241 if (CallOperandVal->getType()->isIntegerTy())
15242 weight = CW_SpecificReg;
15243 break;
15244 case 'f':
15245 case 't':
15246 case 'u':
15247 if (type->isFloatingPointTy())
15248 weight = CW_SpecificReg;
15249 break;
15250 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015251 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015252 weight = CW_SpecificReg;
15253 break;
15254 case 'x':
15255 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015256 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015257 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015258 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015259 break;
15260 case 'I':
15261 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15262 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015263 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015264 }
15265 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015266 case 'J':
15267 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15268 if (C->getZExtValue() <= 63)
15269 weight = CW_Constant;
15270 }
15271 break;
15272 case 'K':
15273 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15274 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15275 weight = CW_Constant;
15276 }
15277 break;
15278 case 'L':
15279 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15280 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15281 weight = CW_Constant;
15282 }
15283 break;
15284 case 'M':
15285 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15286 if (C->getZExtValue() <= 3)
15287 weight = CW_Constant;
15288 }
15289 break;
15290 case 'N':
15291 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15292 if (C->getZExtValue() <= 0xff)
15293 weight = CW_Constant;
15294 }
15295 break;
15296 case 'G':
15297 case 'C':
15298 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15299 weight = CW_Constant;
15300 }
15301 break;
15302 case 'e':
15303 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15304 if ((C->getSExtValue() >= -0x80000000LL) &&
15305 (C->getSExtValue() <= 0x7fffffffLL))
15306 weight = CW_Constant;
15307 }
15308 break;
15309 case 'Z':
15310 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15311 if (C->getZExtValue() <= 0xffffffff)
15312 weight = CW_Constant;
15313 }
15314 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015315 }
15316 return weight;
15317}
15318
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015319/// LowerXConstraint - try to replace an X constraint, which matches anything,
15320/// with another that has more specific requirements based on the type of the
15321/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015322const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015323LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015324 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15325 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015326 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015327 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015328 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015329 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015330 return "x";
15331 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015332
Chris Lattner5e764232008-04-26 23:02:14 +000015333 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015334}
15335
Chris Lattner48884cd2007-08-25 00:47:38 +000015336/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15337/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015338void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015339 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015340 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015341 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015342 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015343
Eric Christopher100c8332011-06-02 23:16:42 +000015344 // Only support length 1 constraints for now.
15345 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015346
Eric Christopher100c8332011-06-02 23:16:42 +000015347 char ConstraintLetter = Constraint[0];
15348 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015349 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015350 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015351 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015352 if (C->getZExtValue() <= 31) {
15353 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015354 break;
15355 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015356 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015357 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015358 case 'J':
15359 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015360 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015361 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15362 break;
15363 }
15364 }
15365 return;
15366 case 'K':
15367 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015368 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015369 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15370 break;
15371 }
15372 }
15373 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015374 case 'N':
15375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015376 if (C->getZExtValue() <= 255) {
15377 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015378 break;
15379 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015380 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015381 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015382 case 'e': {
15383 // 32-bit signed value
15384 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015385 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15386 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015387 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015388 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015389 break;
15390 }
15391 // FIXME gcc accepts some relocatable values here too, but only in certain
15392 // memory models; it's complicated.
15393 }
15394 return;
15395 }
15396 case 'Z': {
15397 // 32-bit unsigned value
15398 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015399 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15400 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015401 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15402 break;
15403 }
15404 }
15405 // FIXME gcc accepts some relocatable values here too, but only in certain
15406 // memory models; it's complicated.
15407 return;
15408 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015409 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015410 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015411 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015412 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015413 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015414 break;
15415 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015416
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015417 // In any sort of PIC mode addresses need to be computed at runtime by
15418 // adding in a register or some sort of table lookup. These can't
15419 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015420 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015421 return;
15422
Chris Lattnerdc43a882007-05-03 16:52:29 +000015423 // If we are in non-pic codegen mode, we allow the address of a global (with
15424 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015425 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015426 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015427
Chris Lattner49921962009-05-08 18:23:14 +000015428 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15429 while (1) {
15430 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15431 Offset += GA->getOffset();
15432 break;
15433 } else if (Op.getOpcode() == ISD::ADD) {
15434 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15435 Offset += C->getZExtValue();
15436 Op = Op.getOperand(0);
15437 continue;
15438 }
15439 } else if (Op.getOpcode() == ISD::SUB) {
15440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15441 Offset += -C->getZExtValue();
15442 Op = Op.getOperand(0);
15443 continue;
15444 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015445 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015446
Chris Lattner49921962009-05-08 18:23:14 +000015447 // Otherwise, this isn't something we can handle, reject it.
15448 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015449 }
Eric Christopherfd179292009-08-27 18:07:15 +000015450
Dan Gohman46510a72010-04-15 01:51:59 +000015451 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015452 // If we require an extra load to get this address, as in PIC mode, we
15453 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015454 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15455 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015456 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015457
Devang Patel0d881da2010-07-06 22:08:15 +000015458 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15459 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015460 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015461 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015462 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015463
Gabor Greifba36cb52008-08-28 21:40:38 +000015464 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015465 Ops.push_back(Result);
15466 return;
15467 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015468 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015469}
15470
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015471std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015472X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015473 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015474 // First, see if this is a constraint that directly corresponds to an LLVM
15475 // register class.
15476 if (Constraint.size() == 1) {
15477 // GCC Constraint Letters
15478 switch (Constraint[0]) {
15479 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015480 // TODO: Slight differences here in allocation order and leaving
15481 // RIP in the class. Do they matter any more here than they do
15482 // in the normal allocation?
15483 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15484 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015485 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015486 return std::make_pair(0U, X86::GR32RegisterClass);
15487 else if (VT == MVT::i16)
15488 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015489 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015490 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015491 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015492 return std::make_pair(0U, X86::GR64RegisterClass);
15493 break;
15494 }
15495 // 32-bit fallthrough
15496 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015497 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015498 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15499 else if (VT == MVT::i16)
15500 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015501 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015502 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15503 else if (VT == MVT::i64)
15504 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15505 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015506 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015507 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015508 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015509 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015510 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015511 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015512 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015513 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015514 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015515 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015516 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015517 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15518 if (VT == MVT::i16)
15519 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15520 if (VT == MVT::i32 || !Subtarget->is64Bit())
15521 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15522 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015523 case 'f': // FP Stack registers.
15524 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15525 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015526 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015527 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015528 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015529 return std::make_pair(0U, X86::RFP64RegisterClass);
15530 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015531 case 'y': // MMX_REGS if MMX allowed.
15532 if (!Subtarget->hasMMX()) break;
15533 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015534 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015535 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015536 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015537 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015538 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015539
Owen Anderson825b72b2009-08-11 20:47:22 +000015540 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015541 default: break;
15542 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015543 case MVT::f32:
15544 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015545 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015546 case MVT::f64:
15547 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015548 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015549 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015550 case MVT::v16i8:
15551 case MVT::v8i16:
15552 case MVT::v4i32:
15553 case MVT::v2i64:
15554 case MVT::v4f32:
15555 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015556 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015557 // AVX types.
15558 case MVT::v32i8:
15559 case MVT::v16i16:
15560 case MVT::v8i32:
15561 case MVT::v4i64:
15562 case MVT::v8f32:
15563 case MVT::v4f64:
15564 return std::make_pair(0U, X86::VR256RegisterClass);
15565
Chris Lattner0f65cad2007-04-09 05:49:22 +000015566 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015567 break;
15568 }
15569 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015570
Chris Lattnerf76d1802006-07-31 23:26:50 +000015571 // Use the default implementation in TargetLowering to convert the register
15572 // constraint into a member of a register class.
15573 std::pair<unsigned, const TargetRegisterClass*> Res;
15574 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015575
15576 // Not found as a standard register?
15577 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015578 // Map st(0) -> st(7) -> ST0
15579 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15580 tolower(Constraint[1]) == 's' &&
15581 tolower(Constraint[2]) == 't' &&
15582 Constraint[3] == '(' &&
15583 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15584 Constraint[5] == ')' &&
15585 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015586
Chris Lattner56d77c72009-09-13 22:41:48 +000015587 Res.first = X86::ST0+Constraint[4]-'0';
15588 Res.second = X86::RFP80RegisterClass;
15589 return Res;
15590 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015591
Chris Lattner56d77c72009-09-13 22:41:48 +000015592 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015593 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015594 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015595 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015596 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015597 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015598
15599 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015600 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015601 Res.first = X86::EFLAGS;
15602 Res.second = X86::CCRRegisterClass;
15603 return Res;
15604 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015605
Dale Johannesen330169f2008-11-13 21:52:36 +000015606 // 'A' means EAX + EDX.
15607 if (Constraint == "A") {
15608 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015609 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015610 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015611 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015612 return Res;
15613 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015614
Chris Lattnerf76d1802006-07-31 23:26:50 +000015615 // Otherwise, check to see if this is a register class of the wrong value
15616 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15617 // turn into {ax},{dx}.
15618 if (Res.second->hasType(VT))
15619 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015620
Chris Lattnerf76d1802006-07-31 23:26:50 +000015621 // All of the single-register GCC register classes map their values onto
15622 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15623 // really want an 8-bit or 32-bit register, map to the appropriate register
15624 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015625 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015626 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015627 unsigned DestReg = 0;
15628 switch (Res.first) {
15629 default: break;
15630 case X86::AX: DestReg = X86::AL; break;
15631 case X86::DX: DestReg = X86::DL; break;
15632 case X86::CX: DestReg = X86::CL; break;
15633 case X86::BX: DestReg = X86::BL; break;
15634 }
15635 if (DestReg) {
15636 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015637 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015638 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015639 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015640 unsigned DestReg = 0;
15641 switch (Res.first) {
15642 default: break;
15643 case X86::AX: DestReg = X86::EAX; break;
15644 case X86::DX: DestReg = X86::EDX; break;
15645 case X86::CX: DestReg = X86::ECX; break;
15646 case X86::BX: DestReg = X86::EBX; break;
15647 case X86::SI: DestReg = X86::ESI; break;
15648 case X86::DI: DestReg = X86::EDI; break;
15649 case X86::BP: DestReg = X86::EBP; break;
15650 case X86::SP: DestReg = X86::ESP; break;
15651 }
15652 if (DestReg) {
15653 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015654 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015655 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015656 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015657 unsigned DestReg = 0;
15658 switch (Res.first) {
15659 default: break;
15660 case X86::AX: DestReg = X86::RAX; break;
15661 case X86::DX: DestReg = X86::RDX; break;
15662 case X86::CX: DestReg = X86::RCX; break;
15663 case X86::BX: DestReg = X86::RBX; break;
15664 case X86::SI: DestReg = X86::RSI; break;
15665 case X86::DI: DestReg = X86::RDI; break;
15666 case X86::BP: DestReg = X86::RBP; break;
15667 case X86::SP: DestReg = X86::RSP; break;
15668 }
15669 if (DestReg) {
15670 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015671 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015672 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015673 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015674 } else if (Res.second == X86::FR32RegisterClass ||
15675 Res.second == X86::FR64RegisterClass ||
15676 Res.second == X86::VR128RegisterClass) {
15677 // Handle references to XMM physical registers that got mapped into the
15678 // wrong class. This can happen with constraints like {xmm0} where the
15679 // target independent register mapper will just pick the first match it can
15680 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015681 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015682 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015683 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015684 Res.second = X86::FR64RegisterClass;
15685 else if (X86::VR128RegisterClass->hasType(VT))
15686 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015687 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015688
Chris Lattnerf76d1802006-07-31 23:26:50 +000015689 return Res;
15690}