Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1 | /* |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 2 | * Copyright © 2008-2015 Intel Corporation |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Eric Anholt <eric@anholt.net> |
| 25 | * |
| 26 | */ |
| 27 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 28 | #include <drm/drmP.h> |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 29 | #include <drm/drm_vma_manager.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/i915_drm.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 31 | #include "i915_drv.h" |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 32 | #include "i915_vgpu.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 33 | #include "i915_trace.h" |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 34 | #include "intel_drv.h" |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 35 | #include <linux/shmem_fs.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 36 | #include <linux/slab.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 37 | #include <linux/swap.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 38 | #include <linux/pci.h> |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 39 | #include <linux/dma-buf.h> |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 40 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 41 | #define RQ_BUG_ON(expr) |
| 42 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 43 | static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj); |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 44 | static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 45 | static void |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 46 | i915_gem_object_retire__write(struct drm_i915_gem_object *obj); |
| 47 | static void |
| 48 | i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring); |
Chris Wilson | 6105080 | 2012-04-17 15:31:31 +0100 | [diff] [blame] | 49 | |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 50 | static bool cpu_cache_is_coherent(struct drm_device *dev, |
| 51 | enum i915_cache_level level) |
| 52 | { |
| 53 | return HAS_LLC(dev) || level != I915_CACHE_NONE; |
| 54 | } |
| 55 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 56 | static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj) |
| 57 | { |
| 58 | if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) |
| 59 | return true; |
| 60 | |
| 61 | return obj->pin_display; |
| 62 | } |
| 63 | |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 64 | /* some bookkeeping */ |
| 65 | static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv, |
| 66 | size_t size) |
| 67 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 68 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 69 | dev_priv->mm.object_count++; |
| 70 | dev_priv->mm.object_memory += size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 71 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv, |
| 75 | size_t size) |
| 76 | { |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 77 | spin_lock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 78 | dev_priv->mm.object_count--; |
| 79 | dev_priv->mm.object_memory -= size; |
Daniel Vetter | c20e835 | 2013-07-24 22:40:23 +0200 | [diff] [blame] | 80 | spin_unlock(&dev_priv->mm.object_stat_lock); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 81 | } |
| 82 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 83 | static int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 84 | i915_gem_wait_for_error(struct i915_gpu_error *error) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 85 | { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 86 | int ret; |
| 87 | |
Daniel Vetter | 7abb690 | 2013-05-24 21:29:32 +0200 | [diff] [blame] | 88 | #define EXIT_COND (!i915_reset_in_progress(error) || \ |
| 89 | i915_terminally_wedged(error)) |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 90 | if (EXIT_COND) |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 91 | return 0; |
| 92 | |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 93 | /* |
| 94 | * Only wait 10 seconds for the gpu reset to complete to avoid hanging |
| 95 | * userspace. If it takes that long something really bad is going on and |
| 96 | * we should simply try to bail out and fail as gracefully as possible. |
| 97 | */ |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 98 | ret = wait_event_interruptible_timeout(error->reset_queue, |
| 99 | EXIT_COND, |
| 100 | 10*HZ); |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 101 | if (ret == 0) { |
| 102 | DRM_ERROR("Timed out waiting for the gpu reset to complete\n"); |
| 103 | return -EIO; |
| 104 | } else if (ret < 0) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 105 | return ret; |
Daniel Vetter | 0a6759c | 2012-07-04 22:18:41 +0200 | [diff] [blame] | 106 | } |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 107 | #undef EXIT_COND |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 108 | |
Chris Wilson | 21dd373 | 2011-01-26 15:55:56 +0000 | [diff] [blame] | 109 | return 0; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 110 | } |
| 111 | |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 112 | int i915_mutex_lock_interruptible(struct drm_device *dev) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 113 | { |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 114 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 115 | int ret; |
| 116 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 117 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 118 | if (ret) |
| 119 | return ret; |
| 120 | |
| 121 | ret = mutex_lock_interruptible(&dev->struct_mutex); |
| 122 | if (ret) |
| 123 | return ret; |
| 124 | |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 125 | WARN_ON(i915_verify_lists(dev)); |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 126 | return 0; |
| 127 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 128 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 129 | int |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 130 | i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 131 | struct drm_file *file) |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 132 | { |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 133 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 134 | struct drm_i915_gem_get_aperture *args = data; |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 135 | struct i915_gtt *ggtt = &dev_priv->gtt; |
| 136 | struct i915_vma *vma; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 137 | size_t pinned; |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 138 | |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 139 | pinned = 0; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 140 | mutex_lock(&dev->struct_mutex); |
Tvrtko Ursulin | ca1543b | 2015-07-01 11:51:10 +0100 | [diff] [blame] | 141 | list_for_each_entry(vma, &ggtt->base.active_list, mm_list) |
| 142 | if (vma->pin_count) |
| 143 | pinned += vma->node.size; |
| 144 | list_for_each_entry(vma, &ggtt->base.inactive_list, mm_list) |
| 145 | if (vma->pin_count) |
| 146 | pinned += vma->node.size; |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 147 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 148 | |
Ben Widawsky | 853ba5d | 2013-07-16 16:50:05 -0700 | [diff] [blame] | 149 | args->aper_size = dev_priv->gtt.base.total; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 150 | args->aper_available_size = args->aper_size - pinned; |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 151 | |
Eric Anholt | 5a125c3 | 2008-10-22 21:40:13 -0700 | [diff] [blame] | 152 | return 0; |
| 153 | } |
| 154 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 155 | static int |
| 156 | i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 157 | { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 158 | struct address_space *mapping = file_inode(obj->base.filp)->i_mapping; |
| 159 | char *vaddr = obj->phys_handle->vaddr; |
| 160 | struct sg_table *st; |
| 161 | struct scatterlist *sg; |
| 162 | int i; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 163 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 164 | if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj))) |
| 165 | return -EINVAL; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 166 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 167 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
| 168 | struct page *page; |
| 169 | char *src; |
| 170 | |
| 171 | page = shmem_read_mapping_page(mapping, i); |
| 172 | if (IS_ERR(page)) |
| 173 | return PTR_ERR(page); |
| 174 | |
| 175 | src = kmap_atomic(page); |
| 176 | memcpy(vaddr, src, PAGE_SIZE); |
| 177 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 178 | kunmap_atomic(src); |
| 179 | |
| 180 | page_cache_release(page); |
| 181 | vaddr += PAGE_SIZE; |
| 182 | } |
| 183 | |
| 184 | i915_gem_chipset_flush(obj->base.dev); |
| 185 | |
| 186 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 187 | if (st == NULL) |
| 188 | return -ENOMEM; |
| 189 | |
| 190 | if (sg_alloc_table(st, 1, GFP_KERNEL)) { |
| 191 | kfree(st); |
| 192 | return -ENOMEM; |
| 193 | } |
| 194 | |
| 195 | sg = st->sgl; |
| 196 | sg->offset = 0; |
| 197 | sg->length = obj->base.size; |
| 198 | |
| 199 | sg_dma_address(sg) = obj->phys_handle->busaddr; |
| 200 | sg_dma_len(sg) = obj->base.size; |
| 201 | |
| 202 | obj->pages = st; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 203 | return 0; |
| 204 | } |
| 205 | |
| 206 | static void |
| 207 | i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj) |
| 208 | { |
| 209 | int ret; |
| 210 | |
| 211 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
| 212 | |
| 213 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 214 | if (ret) { |
| 215 | /* In the event of a disaster, abandon all caches and |
| 216 | * hope for the best. |
| 217 | */ |
| 218 | WARN_ON(ret != -EIO); |
| 219 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 220 | } |
| 221 | |
| 222 | if (obj->madv == I915_MADV_DONTNEED) |
| 223 | obj->dirty = 0; |
| 224 | |
| 225 | if (obj->dirty) { |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 226 | struct address_space *mapping = file_inode(obj->base.filp)->i_mapping; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 227 | char *vaddr = obj->phys_handle->vaddr; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 228 | int i; |
| 229 | |
| 230 | for (i = 0; i < obj->base.size / PAGE_SIZE; i++) { |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 231 | struct page *page; |
| 232 | char *dst; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 233 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 234 | page = shmem_read_mapping_page(mapping, i); |
| 235 | if (IS_ERR(page)) |
| 236 | continue; |
| 237 | |
| 238 | dst = kmap_atomic(page); |
| 239 | drm_clflush_virt_range(vaddr, PAGE_SIZE); |
| 240 | memcpy(dst, vaddr, PAGE_SIZE); |
| 241 | kunmap_atomic(dst); |
| 242 | |
| 243 | set_page_dirty(page); |
| 244 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 245 | mark_page_accessed(page); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 246 | page_cache_release(page); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 247 | vaddr += PAGE_SIZE; |
| 248 | } |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 249 | obj->dirty = 0; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 250 | } |
| 251 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 252 | sg_free_table(obj->pages); |
| 253 | kfree(obj->pages); |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 254 | } |
| 255 | |
| 256 | static void |
| 257 | i915_gem_object_release_phys(struct drm_i915_gem_object *obj) |
| 258 | { |
| 259 | drm_pci_free(obj->base.dev, obj->phys_handle); |
| 260 | } |
| 261 | |
| 262 | static const struct drm_i915_gem_object_ops i915_gem_phys_ops = { |
| 263 | .get_pages = i915_gem_object_get_pages_phys, |
| 264 | .put_pages = i915_gem_object_put_pages_phys, |
| 265 | .release = i915_gem_object_release_phys, |
| 266 | }; |
| 267 | |
| 268 | static int |
| 269 | drop_pages(struct drm_i915_gem_object *obj) |
| 270 | { |
| 271 | struct i915_vma *vma, *next; |
| 272 | int ret; |
| 273 | |
| 274 | drm_gem_object_reference(&obj->base); |
| 275 | list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) |
| 276 | if (i915_vma_unbind(vma)) |
| 277 | break; |
| 278 | |
| 279 | ret = i915_gem_object_put_pages(obj); |
| 280 | drm_gem_object_unreference(&obj->base); |
| 281 | |
| 282 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 283 | } |
| 284 | |
| 285 | int |
| 286 | i915_gem_object_attach_phys(struct drm_i915_gem_object *obj, |
| 287 | int align) |
| 288 | { |
| 289 | drm_dma_handle_t *phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 290 | int ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 291 | |
| 292 | if (obj->phys_handle) { |
| 293 | if ((unsigned long)obj->phys_handle->vaddr & (align -1)) |
| 294 | return -EBUSY; |
| 295 | |
| 296 | return 0; |
| 297 | } |
| 298 | |
| 299 | if (obj->madv != I915_MADV_WILLNEED) |
| 300 | return -EFAULT; |
| 301 | |
| 302 | if (obj->base.filp == NULL) |
| 303 | return -EINVAL; |
| 304 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 305 | ret = drop_pages(obj); |
| 306 | if (ret) |
| 307 | return ret; |
| 308 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 309 | /* create a new object */ |
| 310 | phys = drm_pci_alloc(obj->base.dev, obj->base.size, align); |
| 311 | if (!phys) |
| 312 | return -ENOMEM; |
| 313 | |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 314 | obj->phys_handle = phys; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 315 | obj->ops = &i915_gem_phys_ops; |
| 316 | |
| 317 | return i915_gem_object_get_pages(obj); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | static int |
| 321 | i915_gem_phys_pwrite(struct drm_i915_gem_object *obj, |
| 322 | struct drm_i915_gem_pwrite *args, |
| 323 | struct drm_file *file_priv) |
| 324 | { |
| 325 | struct drm_device *dev = obj->base.dev; |
| 326 | void *vaddr = obj->phys_handle->vaddr + args->offset; |
| 327 | char __user *user_data = to_user_ptr(args->data_ptr); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 328 | int ret = 0; |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 329 | |
| 330 | /* We manually control the domain here and pretend that it |
| 331 | * remains coherent i.e. in the GTT domain, like shmem_pwrite. |
| 332 | */ |
| 333 | ret = i915_gem_object_wait_rendering(obj, false); |
| 334 | if (ret) |
| 335 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 336 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 337 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 338 | if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) { |
| 339 | unsigned long unwritten; |
| 340 | |
| 341 | /* The physical object once assigned is fixed for the lifetime |
| 342 | * of the obj, so we can safely drop the lock and continue |
| 343 | * to access vaddr. |
| 344 | */ |
| 345 | mutex_unlock(&dev->struct_mutex); |
| 346 | unwritten = copy_from_user(vaddr, user_data, args->size); |
| 347 | mutex_lock(&dev->struct_mutex); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 348 | if (unwritten) { |
| 349 | ret = -EFAULT; |
| 350 | goto out; |
| 351 | } |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 352 | } |
| 353 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 354 | drm_clflush_virt_range(vaddr, args->size); |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 355 | i915_gem_chipset_flush(dev); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 356 | |
| 357 | out: |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 358 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 359 | return ret; |
Chris Wilson | 0073115 | 2014-05-21 12:42:56 +0100 | [diff] [blame] | 360 | } |
| 361 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 362 | void *i915_gem_object_alloc(struct drm_device *dev) |
| 363 | { |
| 364 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 365 | return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 366 | } |
| 367 | |
| 368 | void i915_gem_object_free(struct drm_i915_gem_object *obj) |
| 369 | { |
| 370 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 371 | kmem_cache_free(dev_priv->objects, obj); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 374 | static int |
| 375 | i915_gem_create(struct drm_file *file, |
| 376 | struct drm_device *dev, |
| 377 | uint64_t size, |
| 378 | uint32_t *handle_p) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 379 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 380 | struct drm_i915_gem_object *obj; |
Pekka Paalanen | a1a2d1d | 2009-08-23 12:40:55 +0300 | [diff] [blame] | 381 | int ret; |
| 382 | u32 handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 383 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 384 | size = roundup(size, PAGE_SIZE); |
Chris Wilson | 8ffc024 | 2011-09-14 14:14:28 +0200 | [diff] [blame] | 385 | if (size == 0) |
| 386 | return -EINVAL; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 387 | |
| 388 | /* Allocate the new object */ |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 389 | obj = i915_gem_alloc_object(dev, size); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 390 | if (obj == NULL) |
| 391 | return -ENOMEM; |
| 392 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 393 | ret = drm_gem_handle_create(file, &obj->base, &handle); |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 394 | /* drop reference from allocate - handle holds it now */ |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 395 | drm_gem_object_unreference_unlocked(&obj->base); |
| 396 | if (ret) |
| 397 | return ret; |
Chris Wilson | 202f2fe | 2010-10-14 13:20:40 +0100 | [diff] [blame] | 398 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 399 | *handle_p = handle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 400 | return 0; |
| 401 | } |
| 402 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 403 | int |
| 404 | i915_gem_dumb_create(struct drm_file *file, |
| 405 | struct drm_device *dev, |
| 406 | struct drm_mode_create_dumb *args) |
| 407 | { |
| 408 | /* have to work out size/pitch and return them */ |
Paulo Zanoni | de45eaf | 2013-10-18 18:48:24 -0300 | [diff] [blame] | 409 | args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 410 | args->size = args->pitch * args->height; |
| 411 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 412 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 413 | } |
| 414 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 415 | /** |
| 416 | * Creates a new mm object and returns a handle to it. |
| 417 | */ |
| 418 | int |
| 419 | i915_gem_create_ioctl(struct drm_device *dev, void *data, |
| 420 | struct drm_file *file) |
| 421 | { |
| 422 | struct drm_i915_gem_create *args = data; |
Daniel Vetter | 63ed2cb | 2012-04-23 16:50:50 +0200 | [diff] [blame] | 423 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 424 | return i915_gem_create(file, dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 425 | args->size, &args->handle); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 426 | } |
| 427 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 428 | static inline int |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 429 | __copy_to_user_swizzled(char __user *cpu_vaddr, |
| 430 | const char *gpu_vaddr, int gpu_offset, |
| 431 | int length) |
| 432 | { |
| 433 | int ret, cpu_offset = 0; |
| 434 | |
| 435 | while (length > 0) { |
| 436 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 437 | int this_length = min(cacheline_end - gpu_offset, length); |
| 438 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 439 | |
| 440 | ret = __copy_to_user(cpu_vaddr + cpu_offset, |
| 441 | gpu_vaddr + swizzled_gpu_offset, |
| 442 | this_length); |
| 443 | if (ret) |
| 444 | return ret + length; |
| 445 | |
| 446 | cpu_offset += this_length; |
| 447 | gpu_offset += this_length; |
| 448 | length -= this_length; |
| 449 | } |
| 450 | |
| 451 | return 0; |
| 452 | } |
| 453 | |
| 454 | static inline int |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 455 | __copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset, |
| 456 | const char __user *cpu_vaddr, |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 457 | int length) |
| 458 | { |
| 459 | int ret, cpu_offset = 0; |
| 460 | |
| 461 | while (length > 0) { |
| 462 | int cacheline_end = ALIGN(gpu_offset + 1, 64); |
| 463 | int this_length = min(cacheline_end - gpu_offset, length); |
| 464 | int swizzled_gpu_offset = gpu_offset ^ 64; |
| 465 | |
| 466 | ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset, |
| 467 | cpu_vaddr + cpu_offset, |
| 468 | this_length); |
| 469 | if (ret) |
| 470 | return ret + length; |
| 471 | |
| 472 | cpu_offset += this_length; |
| 473 | gpu_offset += this_length; |
| 474 | length -= this_length; |
| 475 | } |
| 476 | |
| 477 | return 0; |
| 478 | } |
| 479 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 480 | /* |
| 481 | * Pins the specified object's pages and synchronizes the object with |
| 482 | * GPU accesses. Sets needs_clflush to non-zero if the caller should |
| 483 | * flush the object from the CPU cache. |
| 484 | */ |
| 485 | int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj, |
| 486 | int *needs_clflush) |
| 487 | { |
| 488 | int ret; |
| 489 | |
| 490 | *needs_clflush = 0; |
| 491 | |
| 492 | if (!obj->base.filp) |
| 493 | return -EINVAL; |
| 494 | |
| 495 | if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) { |
| 496 | /* If we're not in the cpu read domain, set ourself into the gtt |
| 497 | * read domain and manually flush cachelines (if required). This |
| 498 | * optimizes for the case when the gpu will dirty the data |
| 499 | * anyway again before the next pread happens. */ |
| 500 | *needs_clflush = !cpu_cache_is_coherent(obj->base.dev, |
| 501 | obj->cache_level); |
| 502 | ret = i915_gem_object_wait_rendering(obj, true); |
| 503 | if (ret) |
| 504 | return ret; |
| 505 | } |
| 506 | |
| 507 | ret = i915_gem_object_get_pages(obj); |
| 508 | if (ret) |
| 509 | return ret; |
| 510 | |
| 511 | i915_gem_object_pin_pages(obj); |
| 512 | |
| 513 | return ret; |
| 514 | } |
| 515 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 516 | /* Per-page copy function for the shmem pread fastpath. |
| 517 | * Flushes invalid cachelines before reading the target if |
| 518 | * needs_clflush is set. */ |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 519 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 520 | shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length, |
| 521 | char __user *user_data, |
| 522 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 523 | { |
| 524 | char *vaddr; |
| 525 | int ret; |
| 526 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 527 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 528 | return -EINVAL; |
| 529 | |
| 530 | vaddr = kmap_atomic(page); |
| 531 | if (needs_clflush) |
| 532 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 533 | page_length); |
| 534 | ret = __copy_to_user_inatomic(user_data, |
| 535 | vaddr + shmem_page_offset, |
| 536 | page_length); |
| 537 | kunmap_atomic(vaddr); |
| 538 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 539 | return ret ? -EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 540 | } |
| 541 | |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 542 | static void |
| 543 | shmem_clflush_swizzled_range(char *addr, unsigned long length, |
| 544 | bool swizzled) |
| 545 | { |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 546 | if (unlikely(swizzled)) { |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 547 | unsigned long start = (unsigned long) addr; |
| 548 | unsigned long end = (unsigned long) addr + length; |
| 549 | |
| 550 | /* For swizzling simply ensure that we always flush both |
| 551 | * channels. Lame, but simple and it works. Swizzled |
| 552 | * pwrite/pread is far from a hotpath - current userspace |
| 553 | * doesn't use it at all. */ |
| 554 | start = round_down(start, 128); |
| 555 | end = round_up(end, 128); |
| 556 | |
| 557 | drm_clflush_virt_range((void *)start, end - start); |
| 558 | } else { |
| 559 | drm_clflush_virt_range(addr, length); |
| 560 | } |
| 561 | |
| 562 | } |
| 563 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 564 | /* Only difference to the fast-path function is that this can handle bit17 |
| 565 | * and uses non-atomic copy and kmap functions. */ |
| 566 | static int |
| 567 | shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length, |
| 568 | char __user *user_data, |
| 569 | bool page_do_bit17_swizzling, bool needs_clflush) |
| 570 | { |
| 571 | char *vaddr; |
| 572 | int ret; |
| 573 | |
| 574 | vaddr = kmap(page); |
| 575 | if (needs_clflush) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 576 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 577 | page_length, |
| 578 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 579 | |
| 580 | if (page_do_bit17_swizzling) |
| 581 | ret = __copy_to_user_swizzled(user_data, |
| 582 | vaddr, shmem_page_offset, |
| 583 | page_length); |
| 584 | else |
| 585 | ret = __copy_to_user(user_data, |
| 586 | vaddr + shmem_page_offset, |
| 587 | page_length); |
| 588 | kunmap(page); |
| 589 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 590 | return ret ? - EFAULT : 0; |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 591 | } |
| 592 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 593 | static int |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 594 | i915_gem_shmem_pread(struct drm_device *dev, |
| 595 | struct drm_i915_gem_object *obj, |
| 596 | struct drm_i915_gem_pread *args, |
| 597 | struct drm_file *file) |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 598 | { |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 599 | char __user *user_data; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 600 | ssize_t remain; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 601 | loff_t offset; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 602 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 603 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 604 | int prefaulted = 0; |
Daniel Vetter | 8489731 | 2012-03-25 19:47:31 +0200 | [diff] [blame] | 605 | int needs_clflush = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 606 | struct sg_page_iter sg_iter; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 607 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 608 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 609 | remain = args->size; |
| 610 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 611 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 612 | |
Brad Volkin | 4c914c0 | 2014-02-18 10:15:45 -0800 | [diff] [blame] | 613 | ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 614 | if (ret) |
| 615 | return ret; |
| 616 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 617 | offset = args->offset; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 618 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 619 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 620 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 621 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 622 | |
| 623 | if (remain <= 0) |
| 624 | break; |
| 625 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 626 | /* Operation in this page |
| 627 | * |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 628 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 629 | * page_length = bytes to copy for this page |
| 630 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 631 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 632 | page_length = remain; |
| 633 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 634 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 635 | |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 636 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 637 | (page_to_phys(page) & (1 << 17)) != 0; |
| 638 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 639 | ret = shmem_pread_fast(page, shmem_page_offset, page_length, |
| 640 | user_data, page_do_bit17_swizzling, |
| 641 | needs_clflush); |
| 642 | if (ret == 0) |
| 643 | goto next_page; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 644 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 645 | mutex_unlock(&dev->struct_mutex); |
| 646 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 647 | if (likely(!i915.prefault_disable) && !prefaulted) { |
Daniel Vetter | f56f821 | 2012-03-25 19:47:41 +0200 | [diff] [blame] | 648 | ret = fault_in_multipages_writeable(user_data, remain); |
Daniel Vetter | 96d79b5 | 2012-03-25 19:47:36 +0200 | [diff] [blame] | 649 | /* Userspace is tricking us, but we've already clobbered |
| 650 | * its pages with the prefault and promised to write the |
| 651 | * data up to the first fault. Hence ignore any errors |
| 652 | * and just continue. */ |
| 653 | (void)ret; |
| 654 | prefaulted = 1; |
| 655 | } |
| 656 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 657 | ret = shmem_pread_slow(page, shmem_page_offset, page_length, |
| 658 | user_data, page_do_bit17_swizzling, |
| 659 | needs_clflush); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 660 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 661 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 662 | |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 663 | if (ret) |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 664 | goto out; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 665 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 666 | next_page: |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 667 | remain -= page_length; |
Daniel Vetter | 8461d22 | 2011-12-14 13:57:32 +0100 | [diff] [blame] | 668 | user_data += page_length; |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 669 | offset += page_length; |
| 670 | } |
| 671 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 672 | out: |
Chris Wilson | f60d7f0 | 2012-09-04 21:02:56 +0100 | [diff] [blame] | 673 | i915_gem_object_unpin_pages(obj); |
| 674 | |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 675 | return ret; |
| 676 | } |
| 677 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 678 | /** |
| 679 | * Reads data from the object referenced by handle. |
| 680 | * |
| 681 | * On error, the contents of *data are undefined. |
| 682 | */ |
| 683 | int |
| 684 | i915_gem_pread_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 685 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 686 | { |
| 687 | struct drm_i915_gem_pread *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 688 | struct drm_i915_gem_object *obj; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 689 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 690 | |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 691 | if (args->size == 0) |
| 692 | return 0; |
| 693 | |
| 694 | if (!access_ok(VERIFY_WRITE, |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 695 | to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 696 | args->size)) |
| 697 | return -EFAULT; |
| 698 | |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 699 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 700 | if (ret) |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 701 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 702 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 703 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 704 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 705 | ret = -ENOENT; |
| 706 | goto unlock; |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 707 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 708 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 709 | /* Bounds check source. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 710 | if (args->offset > obj->base.size || |
| 711 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 712 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 713 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 714 | } |
| 715 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 716 | /* prime objects have no backing filp to GEM pread/pwrite |
| 717 | * pages from. |
| 718 | */ |
| 719 | if (!obj->base.filp) { |
| 720 | ret = -EINVAL; |
| 721 | goto out; |
| 722 | } |
| 723 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 724 | trace_i915_gem_object_pread(obj, args->offset, args->size); |
| 725 | |
Daniel Vetter | dbf7bff | 2012-03-25 19:47:29 +0200 | [diff] [blame] | 726 | ret = i915_gem_shmem_pread(dev, obj, args, file); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 727 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 728 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 729 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 730 | unlock: |
Chris Wilson | 4f27b75 | 2010-10-14 15:26:45 +0100 | [diff] [blame] | 731 | mutex_unlock(&dev->struct_mutex); |
Eric Anholt | eb01459 | 2009-03-10 11:44:52 -0700 | [diff] [blame] | 732 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 733 | } |
| 734 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 735 | /* This is the fast write path which cannot handle |
| 736 | * page faults in the source data |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 737 | */ |
Linus Torvalds | 9b7530cc | 2008-10-20 14:16:43 -0700 | [diff] [blame] | 738 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 739 | static inline int |
| 740 | fast_user_write(struct io_mapping *mapping, |
| 741 | loff_t page_base, int page_offset, |
| 742 | char __user *user_data, |
| 743 | int length) |
| 744 | { |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 745 | void __iomem *vaddr_atomic; |
| 746 | void *vaddr; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 747 | unsigned long unwritten; |
| 748 | |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 749 | vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base); |
Ben Widawsky | 4f0c7cf | 2012-04-16 14:07:47 -0700 | [diff] [blame] | 750 | /* We can use the cpu mem copy function because this is X86. */ |
| 751 | vaddr = (void __force*)vaddr_atomic + page_offset; |
| 752 | unwritten = __copy_from_user_inatomic_nocache(vaddr, |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 753 | user_data, length); |
Peter Zijlstra | 3e4d3af | 2010-10-26 14:21:51 -0700 | [diff] [blame] | 754 | io_mapping_unmap_atomic(vaddr_atomic); |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 755 | return unwritten; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 756 | } |
| 757 | |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 758 | /** |
| 759 | * This is the fast pwrite path, where we copy the data directly from the |
| 760 | * user into the GTT, uncached. |
| 761 | */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 762 | static int |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 763 | i915_gem_gtt_pwrite_fast(struct drm_device *dev, |
| 764 | struct drm_i915_gem_object *obj, |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 765 | struct drm_i915_gem_pwrite *args, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 766 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 767 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 768 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 769 | ssize_t remain; |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 770 | loff_t offset, page_base; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 771 | char __user *user_data; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 772 | int page_offset, page_length, ret; |
| 773 | |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 774 | ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 775 | if (ret) |
| 776 | goto out; |
| 777 | |
| 778 | ret = i915_gem_object_set_to_gtt_domain(obj, true); |
| 779 | if (ret) |
| 780 | goto out_unpin; |
| 781 | |
| 782 | ret = i915_gem_object_put_fence(obj); |
| 783 | if (ret) |
| 784 | goto out_unpin; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 785 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 786 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 787 | remain = args->size; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 788 | |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 789 | offset = i915_gem_obj_ggtt_offset(obj) + args->offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 790 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 791 | intel_fb_obj_invalidate(obj, ORIGIN_GTT); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 792 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 793 | while (remain > 0) { |
| 794 | /* Operation in this page |
| 795 | * |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 796 | * page_base = page offset within aperture |
| 797 | * page_offset = offset within page |
| 798 | * page_length = bytes to copy for this page |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 799 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 800 | page_base = offset & PAGE_MASK; |
| 801 | page_offset = offset_in_page(offset); |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 802 | page_length = remain; |
| 803 | if ((page_offset + remain) > PAGE_SIZE) |
| 804 | page_length = PAGE_SIZE - page_offset; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 805 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 806 | /* If we get a fault while copying data, then (presumably) our |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 807 | * source page isn't available. Return the error and we'll |
| 808 | * retry in the slow path. |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 809 | */ |
Ben Widawsky | 5d4545a | 2013-01-17 12:45:15 -0800 | [diff] [blame] | 810 | if (fast_user_write(dev_priv->gtt.mappable, page_base, |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 811 | page_offset, user_data, page_length)) { |
| 812 | ret = -EFAULT; |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 813 | goto out_flush; |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 814 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 815 | |
Keith Packard | 0839ccb | 2008-10-30 19:38:48 -0700 | [diff] [blame] | 816 | remain -= page_length; |
| 817 | user_data += page_length; |
| 818 | offset += page_length; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 819 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 820 | |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 821 | out_flush: |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 822 | intel_fb_obj_flush(obj, false, ORIGIN_GTT); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 823 | out_unpin: |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 824 | i915_gem_object_ggtt_unpin(obj); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 825 | out: |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 826 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 827 | } |
| 828 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 829 | /* Per-page copy function for the shmem pwrite fastpath. |
| 830 | * Flushes invalid cachelines before writing to the target if |
| 831 | * needs_clflush_before is set and flushes out any written cachelines after |
| 832 | * writing if needs_clflush is set. */ |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 833 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 834 | shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length, |
| 835 | char __user *user_data, |
| 836 | bool page_do_bit17_swizzling, |
| 837 | bool needs_clflush_before, |
| 838 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 839 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 840 | char *vaddr; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 841 | int ret; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 842 | |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 843 | if (unlikely(page_do_bit17_swizzling)) |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 844 | return -EINVAL; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 845 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 846 | vaddr = kmap_atomic(page); |
| 847 | if (needs_clflush_before) |
| 848 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 849 | page_length); |
Chris Wilson | c2831a9 | 2014-03-07 08:30:37 +0000 | [diff] [blame] | 850 | ret = __copy_from_user_inatomic(vaddr + shmem_page_offset, |
| 851 | user_data, page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 852 | if (needs_clflush_after) |
| 853 | drm_clflush_virt_range(vaddr + shmem_page_offset, |
| 854 | page_length); |
| 855 | kunmap_atomic(vaddr); |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 856 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 857 | return ret ? -EFAULT : 0; |
Eric Anholt | 3de09aa | 2009-03-09 09:42:23 -0700 | [diff] [blame] | 858 | } |
| 859 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 860 | /* Only difference to the fast-path function is that this can handle bit17 |
| 861 | * and uses non-atomic copy and kmap functions. */ |
Eric Anholt | 3043c60 | 2008-10-02 12:24:47 -0700 | [diff] [blame] | 862 | static int |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 863 | shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length, |
| 864 | char __user *user_data, |
| 865 | bool page_do_bit17_swizzling, |
| 866 | bool needs_clflush_before, |
| 867 | bool needs_clflush_after) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 868 | { |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 869 | char *vaddr; |
| 870 | int ret; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 871 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 872 | vaddr = kmap(page); |
Daniel Vetter | e7e58eb | 2012-03-25 19:47:43 +0200 | [diff] [blame] | 873 | if (unlikely(needs_clflush_before || page_do_bit17_swizzling)) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 874 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 875 | page_length, |
| 876 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 877 | if (page_do_bit17_swizzling) |
| 878 | ret = __copy_from_user_swizzled(vaddr, shmem_page_offset, |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 879 | user_data, |
| 880 | page_length); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 881 | else |
| 882 | ret = __copy_from_user(vaddr + shmem_page_offset, |
| 883 | user_data, |
| 884 | page_length); |
| 885 | if (needs_clflush_after) |
Daniel Vetter | 23c18c7 | 2012-03-25 19:47:42 +0200 | [diff] [blame] | 886 | shmem_clflush_swizzled_range(vaddr + shmem_page_offset, |
| 887 | page_length, |
| 888 | page_do_bit17_swizzling); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 889 | kunmap(page); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 890 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 891 | return ret ? -EFAULT : 0; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 892 | } |
| 893 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 894 | static int |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 895 | i915_gem_shmem_pwrite(struct drm_device *dev, |
| 896 | struct drm_i915_gem_object *obj, |
| 897 | struct drm_i915_gem_pwrite *args, |
| 898 | struct drm_file *file) |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 899 | { |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 900 | ssize_t remain; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 901 | loff_t offset; |
| 902 | char __user *user_data; |
Ben Widawsky | eb2c0c8 | 2012-02-15 14:42:43 +0100 | [diff] [blame] | 903 | int shmem_page_offset, page_length, ret = 0; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 904 | int obj_do_bit17_swizzling, page_do_bit17_swizzling; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 905 | int hit_slowpath = 0; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 906 | int needs_clflush_after = 0; |
| 907 | int needs_clflush_before = 0; |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 908 | struct sg_page_iter sg_iter; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 909 | |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 910 | user_data = to_user_ptr(args->data_ptr); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 911 | remain = args->size; |
| 912 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 913 | obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 914 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 915 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
| 916 | /* If we're not in the cpu write domain, set ourself into the gtt |
| 917 | * write domain and manually flush cachelines (if required). This |
| 918 | * optimizes for the case when the gpu will use the data |
| 919 | * right away and we therefore have to clflush anyway. */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 920 | needs_clflush_after = cpu_write_needs_clflush(obj); |
Ben Widawsky | 23f5448 | 2013-09-11 14:57:48 -0700 | [diff] [blame] | 921 | ret = i915_gem_object_wait_rendering(obj, false); |
| 922 | if (ret) |
| 923 | return ret; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 924 | } |
Chris Wilson | c76ce03 | 2013-08-08 14:41:03 +0100 | [diff] [blame] | 925 | /* Same trick applies to invalidate partially written cachelines read |
| 926 | * before writing. */ |
| 927 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) |
| 928 | needs_clflush_before = |
| 929 | !cpu_cache_is_coherent(dev, obj->cache_level); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 930 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 931 | ret = i915_gem_object_get_pages(obj); |
| 932 | if (ret) |
| 933 | return ret; |
| 934 | |
Rodrigo Vivi | 77a0d1c | 2015-06-18 11:43:24 -0700 | [diff] [blame] | 935 | intel_fb_obj_invalidate(obj, ORIGIN_CPU); |
Paulo Zanoni | 063e4e6 | 2015-02-13 17:23:45 -0200 | [diff] [blame] | 936 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 937 | i915_gem_object_pin_pages(obj); |
| 938 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 939 | offset = args->offset; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 940 | obj->dirty = 1; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 941 | |
Imre Deak | 67d5a50 | 2013-02-18 19:28:02 +0200 | [diff] [blame] | 942 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, |
| 943 | offset >> PAGE_SHIFT) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 944 | struct page *page = sg_page_iter_page(&sg_iter); |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 945 | int partial_cacheline_write; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 946 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 947 | if (remain <= 0) |
| 948 | break; |
| 949 | |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 950 | /* Operation in this page |
| 951 | * |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 952 | * shmem_page_offset = offset within page in shmem file |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 953 | * page_length = bytes to copy for this page |
| 954 | */ |
Chris Wilson | c8cbbb8 | 2011-05-12 22:17:11 +0100 | [diff] [blame] | 955 | shmem_page_offset = offset_in_page(offset); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 956 | |
| 957 | page_length = remain; |
| 958 | if ((shmem_page_offset + page_length) > PAGE_SIZE) |
| 959 | page_length = PAGE_SIZE - shmem_page_offset; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 960 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 961 | /* If we don't overwrite a cacheline completely we need to be |
| 962 | * careful to have up-to-date data by first clflushing. Don't |
| 963 | * overcomplicate things and flush the entire patch. */ |
| 964 | partial_cacheline_write = needs_clflush_before && |
| 965 | ((shmem_page_offset | page_length) |
| 966 | & (boot_cpu_data.x86_clflush_size - 1)); |
| 967 | |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 968 | page_do_bit17_swizzling = obj_do_bit17_swizzling && |
| 969 | (page_to_phys(page) & (1 << 17)) != 0; |
| 970 | |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 971 | ret = shmem_pwrite_fast(page, shmem_page_offset, page_length, |
| 972 | user_data, page_do_bit17_swizzling, |
| 973 | partial_cacheline_write, |
| 974 | needs_clflush_after); |
| 975 | if (ret == 0) |
| 976 | goto next_page; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 977 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 978 | hit_slowpath = 1; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 979 | mutex_unlock(&dev->struct_mutex); |
Daniel Vetter | d174bd6 | 2012-03-25 19:47:40 +0200 | [diff] [blame] | 980 | ret = shmem_pwrite_slow(page, shmem_page_offset, page_length, |
| 981 | user_data, page_do_bit17_swizzling, |
| 982 | partial_cacheline_write, |
| 983 | needs_clflush_after); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 984 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 985 | mutex_lock(&dev->struct_mutex); |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 986 | |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 987 | if (ret) |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 988 | goto out; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 989 | |
Chris Wilson | 17793c9 | 2014-03-07 08:30:36 +0000 | [diff] [blame] | 990 | next_page: |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 991 | remain -= page_length; |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 992 | user_data += page_length; |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 993 | offset += page_length; |
| 994 | } |
| 995 | |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 996 | out: |
Chris Wilson | 755d221 | 2012-09-04 21:02:55 +0100 | [diff] [blame] | 997 | i915_gem_object_unpin_pages(obj); |
| 998 | |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 999 | if (hit_slowpath) { |
Daniel Vetter | 8dcf015 | 2012-11-15 16:53:58 +0100 | [diff] [blame] | 1000 | /* |
| 1001 | * Fixup: Flush cpu caches in case we didn't flush the dirty |
| 1002 | * cachelines in-line while writing and the object moved |
| 1003 | * out of the cpu write domain while we've dropped the lock. |
| 1004 | */ |
| 1005 | if (!needs_clflush_after && |
| 1006 | obj->base.write_domain != I915_GEM_DOMAIN_CPU) { |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 1007 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 1008 | needs_clflush_after = true; |
Daniel Vetter | e244a44 | 2012-03-25 19:47:28 +0200 | [diff] [blame] | 1009 | } |
Daniel Vetter | 8c59967 | 2011-12-14 13:57:31 +0100 | [diff] [blame] | 1010 | } |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1011 | |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1012 | if (needs_clflush_after) |
Ben Widawsky | e76e9ae | 2012-11-04 09:21:27 -0800 | [diff] [blame] | 1013 | i915_gem_chipset_flush(dev); |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 1014 | else |
| 1015 | obj->cache_dirty = true; |
Daniel Vetter | 5864288 | 2012-03-25 19:47:37 +0200 | [diff] [blame] | 1016 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 1017 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1018 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1019 | } |
| 1020 | |
| 1021 | /** |
| 1022 | * Writes data to the object referenced by handle. |
| 1023 | * |
| 1024 | * On error, the contents of the buffer that were to be modified are undefined. |
| 1025 | */ |
| 1026 | int |
| 1027 | i915_gem_pwrite_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1028 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1029 | { |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1030 | struct drm_i915_private *dev_priv = dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1031 | struct drm_i915_gem_pwrite *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1032 | struct drm_i915_gem_object *obj; |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1033 | int ret; |
| 1034 | |
| 1035 | if (args->size == 0) |
| 1036 | return 0; |
| 1037 | |
| 1038 | if (!access_ok(VERIFY_READ, |
Ville Syrjälä | 2bb4629 | 2013-02-22 16:12:51 +0200 | [diff] [blame] | 1039 | to_user_ptr(args->data_ptr), |
Chris Wilson | 51311d0 | 2010-11-17 09:10:42 +0000 | [diff] [blame] | 1040 | args->size)) |
| 1041 | return -EFAULT; |
| 1042 | |
Jani Nikula | d330a95 | 2014-01-21 11:24:25 +0200 | [diff] [blame] | 1043 | if (likely(!i915.prefault_disable)) { |
Xiong Zhang | 0b74b50 | 2013-07-19 13:51:24 +0800 | [diff] [blame] | 1044 | ret = fault_in_multipages_readable(to_user_ptr(args->data_ptr), |
| 1045 | args->size); |
| 1046 | if (ret) |
| 1047 | return -EFAULT; |
| 1048 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1049 | |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1050 | intel_runtime_pm_get(dev_priv); |
| 1051 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1052 | ret = i915_mutex_lock_interruptible(dev); |
| 1053 | if (ret) |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1054 | goto put_rpm; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1055 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1056 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1057 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1058 | ret = -ENOENT; |
| 1059 | goto unlock; |
| 1060 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1061 | |
Chris Wilson | 7dcd249 | 2010-09-26 20:21:44 +0100 | [diff] [blame] | 1062 | /* Bounds check destination. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1063 | if (args->offset > obj->base.size || |
| 1064 | args->size > obj->base.size - args->offset) { |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1065 | ret = -EINVAL; |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1066 | goto out; |
Chris Wilson | ce9d419 | 2010-09-26 20:50:05 +0100 | [diff] [blame] | 1067 | } |
| 1068 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1069 | /* prime objects have no backing filp to GEM pread/pwrite |
| 1070 | * pages from. |
| 1071 | */ |
| 1072 | if (!obj->base.filp) { |
| 1073 | ret = -EINVAL; |
| 1074 | goto out; |
| 1075 | } |
| 1076 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1077 | trace_i915_gem_object_pwrite(obj, args->offset, args->size); |
| 1078 | |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1079 | ret = -EFAULT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1080 | /* We can only do the GTT pwrite on untiled buffers, as otherwise |
| 1081 | * it would end up going through the fenced access, and we'll get |
| 1082 | * different detiling behavior between reading and writing. |
| 1083 | * pread/pwrite currently are reading and writing from the CPU |
| 1084 | * perspective, requiring manual detiling by the client. |
| 1085 | */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1086 | if (obj->tiling_mode == I915_TILING_NONE && |
| 1087 | obj->base.write_domain != I915_GEM_DOMAIN_CPU && |
| 1088 | cpu_write_needs_clflush(obj)) { |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1089 | ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file); |
Daniel Vetter | 935aaa6 | 2012-03-25 19:47:35 +0200 | [diff] [blame] | 1090 | /* Note that the gtt paths might fail with non-page-backed user |
| 1091 | * pointers (e.g. gtt mappings when moving data between |
| 1092 | * textures). Fallback to the shmem path in that case. */ |
Eric Anholt | 40123c1 | 2009-03-09 13:42:30 -0700 | [diff] [blame] | 1093 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1094 | |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 1095 | if (ret == -EFAULT || ret == -ENOSPC) { |
| 1096 | if (obj->phys_handle) |
| 1097 | ret = i915_gem_phys_pwrite(obj, args, file); |
| 1098 | else |
| 1099 | ret = i915_gem_shmem_pwrite(dev, obj, args, file); |
| 1100 | } |
Daniel Vetter | 5c0480f | 2011-12-14 13:57:30 +0100 | [diff] [blame] | 1101 | |
Chris Wilson | 35b62a8 | 2010-09-26 20:23:38 +0100 | [diff] [blame] | 1102 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1103 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1104 | unlock: |
Chris Wilson | fbd5a26 | 2010-10-14 15:03:58 +0100 | [diff] [blame] | 1105 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | 5d77d9c | 2014-11-12 16:40:35 +0200 | [diff] [blame] | 1106 | put_rpm: |
| 1107 | intel_runtime_pm_put(dev_priv); |
| 1108 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1109 | return ret; |
| 1110 | } |
| 1111 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1112 | int |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1113 | i915_gem_check_wedge(struct i915_gpu_error *error, |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1114 | bool interruptible) |
| 1115 | { |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1116 | if (i915_reset_in_progress(error)) { |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1117 | /* Non-interruptible callers can't handle -EAGAIN, hence return |
| 1118 | * -EIO unconditionally for these. */ |
| 1119 | if (!interruptible) |
| 1120 | return -EIO; |
| 1121 | |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 1122 | /* Recovery complete, but the reset failed ... */ |
| 1123 | if (i915_terminally_wedged(error)) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1124 | return -EIO; |
| 1125 | |
McAulay, Alistair | 6689c16 | 2014-08-15 18:51:35 +0100 | [diff] [blame] | 1126 | /* |
| 1127 | * Check if GPU Reset is in progress - we need intel_ring_begin |
| 1128 | * to work properly to reinit the hw state while the gpu is |
| 1129 | * still marked as reset-in-progress. Handle this with a flag. |
| 1130 | */ |
| 1131 | if (!error->reload_in_reset) |
| 1132 | return -EAGAIN; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1133 | } |
| 1134 | |
| 1135 | return 0; |
| 1136 | } |
| 1137 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1138 | static void fake_irq(unsigned long data) |
| 1139 | { |
| 1140 | wake_up_process((struct task_struct *)data); |
| 1141 | } |
| 1142 | |
| 1143 | static bool missed_irq(struct drm_i915_private *dev_priv, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 1144 | struct intel_engine_cs *ring) |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1145 | { |
| 1146 | return test_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings); |
| 1147 | } |
| 1148 | |
Chris Wilson | ca5b721 | 2015-12-11 11:32:58 +0000 | [diff] [blame] | 1149 | static unsigned long local_clock_us(unsigned *cpu) |
| 1150 | { |
| 1151 | unsigned long t; |
| 1152 | |
| 1153 | /* Cheaply and approximately convert from nanoseconds to microseconds. |
| 1154 | * The result and subsequent calculations are also defined in the same |
| 1155 | * approximate microseconds units. The principal source of timing |
| 1156 | * error here is from the simple truncation. |
| 1157 | * |
| 1158 | * Note that local_clock() is only defined wrt to the current CPU; |
| 1159 | * the comparisons are no longer valid if we switch CPUs. Instead of |
| 1160 | * blocking preemption for the entire busywait, we can detect the CPU |
| 1161 | * switch and use that as indicator of system load and a reason to |
| 1162 | * stop busywaiting, see busywait_stop(). |
| 1163 | */ |
| 1164 | *cpu = get_cpu(); |
| 1165 | t = local_clock() >> 10; |
| 1166 | put_cpu(); |
| 1167 | |
| 1168 | return t; |
| 1169 | } |
| 1170 | |
| 1171 | static bool busywait_stop(unsigned long timeout, unsigned cpu) |
| 1172 | { |
| 1173 | unsigned this_cpu; |
| 1174 | |
| 1175 | if (time_after(local_clock_us(&this_cpu), timeout)) |
| 1176 | return true; |
| 1177 | |
| 1178 | return this_cpu != cpu; |
| 1179 | } |
| 1180 | |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1181 | static int __i915_spin_request(struct drm_i915_gem_request *req, int state) |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1182 | { |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1183 | unsigned long timeout; |
Chris Wilson | ca5b721 | 2015-12-11 11:32:58 +0000 | [diff] [blame] | 1184 | unsigned cpu; |
| 1185 | |
| 1186 | /* When waiting for high frequency requests, e.g. during synchronous |
| 1187 | * rendering split between the CPU and GPU, the finite amount of time |
| 1188 | * required to set up the irq and wait upon it limits the response |
| 1189 | * rate. By busywaiting on the request completion for a short while we |
| 1190 | * can service the high frequency waits as quick as possible. However, |
| 1191 | * if it is a slow request, we want to sleep as quickly as possible. |
| 1192 | * The tradeoff between waiting and sleeping is roughly the time it |
| 1193 | * takes to sleep on a request, on the order of a microsecond. |
| 1194 | */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1195 | |
Chris Wilson | 821485d | 2015-12-11 11:32:59 +0000 | [diff] [blame] | 1196 | if (req->ring->irq_refcount) |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1197 | return -EBUSY; |
| 1198 | |
Chris Wilson | 821485d | 2015-12-11 11:32:59 +0000 | [diff] [blame] | 1199 | /* Only spin if we know the GPU is processing this request */ |
| 1200 | if (!i915_gem_request_started(req, true)) |
| 1201 | return -EAGAIN; |
| 1202 | |
Chris Wilson | ca5b721 | 2015-12-11 11:32:58 +0000 | [diff] [blame] | 1203 | timeout = local_clock_us(&cpu) + 5; |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1204 | while (!need_resched()) { |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 1205 | if (i915_gem_request_completed(req, true)) |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1206 | return 0; |
| 1207 | |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1208 | if (signal_pending_state(state, current)) |
| 1209 | break; |
| 1210 | |
Chris Wilson | ca5b721 | 2015-12-11 11:32:58 +0000 | [diff] [blame] | 1211 | if (busywait_stop(timeout, cpu)) |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1212 | break; |
| 1213 | |
| 1214 | cpu_relax_lowlatency(); |
| 1215 | } |
Chris Wilson | 821485d | 2015-12-11 11:32:59 +0000 | [diff] [blame] | 1216 | |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 1217 | if (i915_gem_request_completed(req, false)) |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1218 | return 0; |
| 1219 | |
| 1220 | return -EAGAIN; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1221 | } |
| 1222 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1223 | /** |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1224 | * __i915_wait_request - wait until execution of request has finished |
| 1225 | * @req: duh! |
| 1226 | * @reset_counter: reset sequence associated with the given request |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1227 | * @interruptible: do an interruptible wait (normally yes) |
| 1228 | * @timeout: in - how long to wait (NULL forever); out - how much time remaining |
| 1229 | * |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1230 | * Note: It is of utmost importance that the passed in seqno and reset_counter |
| 1231 | * values have been read by the caller in an smp safe manner. Where read-side |
| 1232 | * locks are involved, it is sufficient to read the reset_counter before |
| 1233 | * unlocking the lock that protects the seqno. For lockless tricks, the |
| 1234 | * reset_counter _must_ be read before, and an appropriate smp_rmb must be |
| 1235 | * inserted. |
| 1236 | * |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1237 | * Returns 0 if the request was found within the alloted time. Else returns the |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1238 | * errno with remaining time filled in timeout argument. |
| 1239 | */ |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1240 | int __i915_wait_request(struct drm_i915_gem_request *req, |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1241 | unsigned reset_counter, |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 1242 | bool interruptible, |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1243 | s64 *timeout, |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1244 | struct intel_rps_client *rps) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1245 | { |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1246 | struct intel_engine_cs *ring = i915_gem_request_get_ring(req); |
Damien Lespiau | 3d13ef2 | 2014-02-07 19:12:47 +0000 | [diff] [blame] | 1247 | struct drm_device *dev = ring->dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 1248 | struct drm_i915_private *dev_priv = dev->dev_private; |
Mika Kuoppala | 168c3f2 | 2013-12-12 17:54:42 +0200 | [diff] [blame] | 1249 | const bool irq_test_in_progress = |
| 1250 | ACCESS_ONCE(dev_priv->gpu_error.test_irq_rings) & intel_ring_flag(ring); |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1251 | int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1252 | DEFINE_WAIT(wait); |
Mika Kuoppala | 47e9766d | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1253 | unsigned long timeout_expire; |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1254 | s64 before, now; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1255 | int ret; |
| 1256 | |
Jesse Barnes | 9df7575f | 2014-06-20 09:29:20 -0700 | [diff] [blame] | 1257 | WARN(!intel_irqs_enabled(dev_priv), "IRQs disabled"); |
Paulo Zanoni | c67a470 | 2013-08-19 13:18:09 -0300 | [diff] [blame] | 1258 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1259 | if (list_empty(&req->list)) |
| 1260 | return 0; |
| 1261 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 1262 | if (i915_gem_request_completed(req, true)) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1263 | return 0; |
| 1264 | |
Chris Wilson | bb6d198 | 2015-11-26 13:31:42 +0000 | [diff] [blame] | 1265 | timeout_expire = 0; |
| 1266 | if (timeout) { |
| 1267 | if (WARN_ON(*timeout < 0)) |
| 1268 | return -EINVAL; |
| 1269 | |
| 1270 | if (*timeout == 0) |
| 1271 | return -ETIME; |
| 1272 | |
| 1273 | timeout_expire = jiffies + nsecs_to_jiffies_timeout(*timeout); |
| 1274 | } |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1275 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1276 | if (INTEL_INFO(dev_priv)->gen >= 6) |
Chris Wilson | e61b995 | 2015-04-27 13:41:24 +0100 | [diff] [blame] | 1277 | gen6_rps_boost(dev_priv, rps, req->emitted_jiffies); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1278 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1279 | /* Record current time in case interrupted by signal, or wedged */ |
John Harrison | 74328ee | 2014-11-24 18:49:38 +0000 | [diff] [blame] | 1280 | trace_i915_gem_request_wait_begin(req); |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1281 | before = ktime_get_raw_ns(); |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1282 | |
| 1283 | /* Optimistic spin for the next jiffie before touching IRQs */ |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1284 | ret = __i915_spin_request(req, state); |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1285 | if (ret == 0) |
| 1286 | goto out; |
| 1287 | |
| 1288 | if (!irq_test_in_progress && WARN_ON(!ring->irq_get(ring))) { |
| 1289 | ret = -ENODEV; |
| 1290 | goto out; |
| 1291 | } |
| 1292 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1293 | for (;;) { |
| 1294 | struct timer_list timer; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1295 | |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1296 | prepare_to_wait(&ring->irq_queue, &wait, state); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1297 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1298 | /* We need to check whether any gpu reset happened in between |
| 1299 | * the caller grabbing the seqno and now ... */ |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1300 | if (reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter)) { |
| 1301 | /* ... but upgrade the -EAGAIN to an -EIO if the gpu |
| 1302 | * is truely gone. */ |
| 1303 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible); |
| 1304 | if (ret == 0) |
| 1305 | ret = -EAGAIN; |
| 1306 | break; |
| 1307 | } |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1308 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 1309 | if (i915_gem_request_completed(req, false)) { |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1310 | ret = 0; |
| 1311 | break; |
| 1312 | } |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1313 | |
Chris Wilson | 91b0c35 | 2015-12-11 11:32:57 +0000 | [diff] [blame] | 1314 | if (signal_pending_state(state, current)) { |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1315 | ret = -ERESTARTSYS; |
| 1316 | break; |
| 1317 | } |
| 1318 | |
Mika Kuoppala | 47e9766d | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1319 | if (timeout && time_after_eq(jiffies, timeout_expire)) { |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1320 | ret = -ETIME; |
| 1321 | break; |
| 1322 | } |
| 1323 | |
| 1324 | timer.function = NULL; |
| 1325 | if (timeout || missed_irq(dev_priv, ring)) { |
Mika Kuoppala | 47e9766d | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1326 | unsigned long expire; |
| 1327 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1328 | setup_timer_on_stack(&timer, fake_irq, (unsigned long)current); |
Mika Kuoppala | 47e9766d | 2013-12-10 17:02:43 +0200 | [diff] [blame] | 1329 | expire = missed_irq(dev_priv, ring) ? jiffies + 1 : timeout_expire; |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1330 | mod_timer(&timer, expire); |
| 1331 | } |
| 1332 | |
Chris Wilson | 5035c27 | 2013-10-04 09:58:46 +0100 | [diff] [blame] | 1333 | io_schedule(); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1334 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1335 | if (timer.function) { |
| 1336 | del_singleshot_timer_sync(&timer); |
| 1337 | destroy_timer_on_stack(&timer); |
| 1338 | } |
| 1339 | } |
Mika Kuoppala | 168c3f2 | 2013-12-12 17:54:42 +0200 | [diff] [blame] | 1340 | if (!irq_test_in_progress) |
| 1341 | ring->irq_put(ring); |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1342 | |
| 1343 | finish_wait(&ring->irq_queue, &wait); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1344 | |
Chris Wilson | 2def4ad9 | 2015-04-07 16:20:41 +0100 | [diff] [blame] | 1345 | out: |
| 1346 | now = ktime_get_raw_ns(); |
| 1347 | trace_i915_gem_request_wait_end(req); |
| 1348 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1349 | if (timeout) { |
Thomas Gleixner | 5ed0bdf | 2014-07-16 21:05:06 +0000 | [diff] [blame] | 1350 | s64 tres = *timeout - (now - before); |
| 1351 | |
| 1352 | *timeout = tres < 0 ? 0 : tres; |
Daniel Vetter | 9cca306 | 2014-11-28 10:29:55 +0100 | [diff] [blame] | 1353 | |
| 1354 | /* |
| 1355 | * Apparently ktime isn't accurate enough and occasionally has a |
| 1356 | * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch |
| 1357 | * things up to make the test happy. We allow up to 1 jiffy. |
| 1358 | * |
| 1359 | * This is a regrssion from the timespec->ktime conversion. |
| 1360 | */ |
| 1361 | if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000) |
| 1362 | *timeout = 0; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1363 | } |
| 1364 | |
Chris Wilson | 094f9a5 | 2013-09-25 17:34:55 +0100 | [diff] [blame] | 1365 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1366 | } |
| 1367 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1368 | int i915_gem_request_add_to_client(struct drm_i915_gem_request *req, |
| 1369 | struct drm_file *file) |
| 1370 | { |
| 1371 | struct drm_i915_private *dev_private; |
| 1372 | struct drm_i915_file_private *file_priv; |
| 1373 | |
| 1374 | WARN_ON(!req || !file || req->file_priv); |
| 1375 | |
| 1376 | if (!req || !file) |
| 1377 | return -EINVAL; |
| 1378 | |
| 1379 | if (req->file_priv) |
| 1380 | return -EINVAL; |
| 1381 | |
| 1382 | dev_private = req->ring->dev->dev_private; |
| 1383 | file_priv = file->driver_priv; |
| 1384 | |
| 1385 | spin_lock(&file_priv->mm.lock); |
| 1386 | req->file_priv = file_priv; |
| 1387 | list_add_tail(&req->client_list, &file_priv->mm.request_list); |
| 1388 | spin_unlock(&file_priv->mm.lock); |
| 1389 | |
| 1390 | req->pid = get_pid(task_pid(current)); |
| 1391 | |
| 1392 | return 0; |
| 1393 | } |
| 1394 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1395 | static inline void |
| 1396 | i915_gem_request_remove_from_client(struct drm_i915_gem_request *request) |
| 1397 | { |
| 1398 | struct drm_i915_file_private *file_priv = request->file_priv; |
| 1399 | |
| 1400 | if (!file_priv) |
| 1401 | return; |
| 1402 | |
| 1403 | spin_lock(&file_priv->mm.lock); |
| 1404 | list_del(&request->client_list); |
| 1405 | request->file_priv = NULL; |
| 1406 | spin_unlock(&file_priv->mm.lock); |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 1407 | |
| 1408 | put_pid(request->pid); |
| 1409 | request->pid = NULL; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1410 | } |
| 1411 | |
| 1412 | static void i915_gem_request_retire(struct drm_i915_gem_request *request) |
| 1413 | { |
| 1414 | trace_i915_gem_request_retire(request); |
| 1415 | |
| 1416 | /* We know the GPU must have read the request to have |
| 1417 | * sent us the seqno + interrupt, so use the position |
| 1418 | * of tail of the request to update the last known position |
| 1419 | * of the GPU head. |
| 1420 | * |
| 1421 | * Note this requires that we are always called in request |
| 1422 | * completion order. |
| 1423 | */ |
| 1424 | request->ringbuf->last_retired_head = request->postfix; |
| 1425 | |
| 1426 | list_del_init(&request->list); |
| 1427 | i915_gem_request_remove_from_client(request); |
| 1428 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1429 | i915_gem_request_unreference(request); |
| 1430 | } |
| 1431 | |
| 1432 | static void |
| 1433 | __i915_gem_request_retire__upto(struct drm_i915_gem_request *req) |
| 1434 | { |
| 1435 | struct intel_engine_cs *engine = req->ring; |
| 1436 | struct drm_i915_gem_request *tmp; |
| 1437 | |
| 1438 | lockdep_assert_held(&engine->dev->struct_mutex); |
| 1439 | |
| 1440 | if (list_empty(&req->list)) |
| 1441 | return; |
| 1442 | |
| 1443 | do { |
| 1444 | tmp = list_first_entry(&engine->request_list, |
| 1445 | typeof(*tmp), list); |
| 1446 | |
| 1447 | i915_gem_request_retire(tmp); |
| 1448 | } while (tmp != req); |
| 1449 | |
| 1450 | WARN_ON(i915_verify_lists(engine->dev)); |
| 1451 | } |
| 1452 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1453 | /** |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1454 | * Waits for a request to be signaled, and cleans up the |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1455 | * request and object lists appropriately for that event. |
| 1456 | */ |
| 1457 | int |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1458 | i915_wait_request(struct drm_i915_gem_request *req) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1459 | { |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1460 | struct drm_device *dev; |
| 1461 | struct drm_i915_private *dev_priv; |
| 1462 | bool interruptible; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1463 | int ret; |
| 1464 | |
Daniel Vetter | a4b3a57 | 2014-11-26 14:17:05 +0100 | [diff] [blame] | 1465 | BUG_ON(req == NULL); |
| 1466 | |
| 1467 | dev = req->ring->dev; |
| 1468 | dev_priv = dev->dev_private; |
| 1469 | interruptible = dev_priv->mm.interruptible; |
| 1470 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1471 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1472 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1473 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, interruptible); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1474 | if (ret) |
| 1475 | return ret; |
| 1476 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1477 | ret = __i915_wait_request(req, |
| 1478 | atomic_read(&dev_priv->gpu_error.reset_counter), |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 1479 | interruptible, NULL, NULL); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1480 | if (ret) |
| 1481 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1482 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1483 | __i915_gem_request_retire__upto(req); |
Chris Wilson | d26e3af | 2013-06-29 22:05:26 +0100 | [diff] [blame] | 1484 | return 0; |
| 1485 | } |
| 1486 | |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1487 | /** |
| 1488 | * Ensures that all rendering to the object has completed and the object is |
| 1489 | * safe to unbind from the GTT or access from the CPU. |
| 1490 | */ |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 1491 | int |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1492 | i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj, |
| 1493 | bool readonly) |
| 1494 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1495 | int ret, i; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1496 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1497 | if (!obj->active) |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1498 | return 0; |
| 1499 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1500 | if (readonly) { |
| 1501 | if (obj->last_write_req != NULL) { |
| 1502 | ret = i915_wait_request(obj->last_write_req); |
| 1503 | if (ret) |
| 1504 | return ret; |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1505 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1506 | i = obj->last_write_req->ring->id; |
| 1507 | if (obj->last_read_req[i] == obj->last_write_req) |
| 1508 | i915_gem_object_retire__read(obj, i); |
| 1509 | else |
| 1510 | i915_gem_object_retire__write(obj); |
| 1511 | } |
| 1512 | } else { |
| 1513 | for (i = 0; i < I915_NUM_RINGS; i++) { |
| 1514 | if (obj->last_read_req[i] == NULL) |
| 1515 | continue; |
| 1516 | |
| 1517 | ret = i915_wait_request(obj->last_read_req[i]); |
| 1518 | if (ret) |
| 1519 | return ret; |
| 1520 | |
| 1521 | i915_gem_object_retire__read(obj, i); |
| 1522 | } |
| 1523 | RQ_BUG_ON(obj->active); |
| 1524 | } |
| 1525 | |
| 1526 | return 0; |
| 1527 | } |
| 1528 | |
| 1529 | static void |
| 1530 | i915_gem_object_retire_request(struct drm_i915_gem_object *obj, |
| 1531 | struct drm_i915_gem_request *req) |
| 1532 | { |
| 1533 | int ring = req->ring->id; |
| 1534 | |
| 1535 | if (obj->last_read_req[ring] == req) |
| 1536 | i915_gem_object_retire__read(obj, ring); |
| 1537 | else if (obj->last_write_req == req) |
| 1538 | i915_gem_object_retire__write(obj); |
| 1539 | |
| 1540 | __i915_gem_request_retire__upto(req); |
Chris Wilson | b361237 | 2012-08-24 09:35:08 +0100 | [diff] [blame] | 1541 | } |
| 1542 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1543 | /* A nonblocking variant of the above wait. This is a highly dangerous routine |
| 1544 | * as the object state may change during this call. |
| 1545 | */ |
| 1546 | static __must_check int |
| 1547 | i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj, |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1548 | struct intel_rps_client *rps, |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1549 | bool readonly) |
| 1550 | { |
| 1551 | struct drm_device *dev = obj->base.dev; |
| 1552 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1553 | struct drm_i915_gem_request *requests[I915_NUM_RINGS]; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1554 | unsigned reset_counter; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1555 | int ret, i, n = 0; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1556 | |
| 1557 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
| 1558 | BUG_ON(!dev_priv->mm.interruptible); |
| 1559 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1560 | if (!obj->active) |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1561 | return 0; |
| 1562 | |
Daniel Vetter | 33196de | 2012-11-14 17:14:05 +0100 | [diff] [blame] | 1563 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, true); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1564 | if (ret) |
| 1565 | return ret; |
| 1566 | |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 1567 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1568 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1569 | if (readonly) { |
| 1570 | struct drm_i915_gem_request *req; |
| 1571 | |
| 1572 | req = obj->last_write_req; |
| 1573 | if (req == NULL) |
| 1574 | return 0; |
| 1575 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1576 | requests[n++] = i915_gem_request_reference(req); |
| 1577 | } else { |
| 1578 | for (i = 0; i < I915_NUM_RINGS; i++) { |
| 1579 | struct drm_i915_gem_request *req; |
| 1580 | |
| 1581 | req = obj->last_read_req[i]; |
| 1582 | if (req == NULL) |
| 1583 | continue; |
| 1584 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1585 | requests[n++] = i915_gem_request_reference(req); |
| 1586 | } |
| 1587 | } |
| 1588 | |
| 1589 | mutex_unlock(&dev->struct_mutex); |
| 1590 | for (i = 0; ret == 0 && i < n; i++) |
| 1591 | ret = __i915_wait_request(requests[i], reset_counter, true, |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1592 | NULL, rps); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1593 | mutex_lock(&dev->struct_mutex); |
| 1594 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 1595 | for (i = 0; i < n; i++) { |
| 1596 | if (ret == 0) |
| 1597 | i915_gem_object_retire_request(obj, requests[i]); |
| 1598 | i915_gem_request_unreference(requests[i]); |
| 1599 | } |
| 1600 | |
| 1601 | return ret; |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1602 | } |
| 1603 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1604 | static struct intel_rps_client *to_rps_client(struct drm_file *file) |
| 1605 | { |
| 1606 | struct drm_i915_file_private *fpriv = file->driver_priv; |
| 1607 | return &fpriv->rps; |
| 1608 | } |
| 1609 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1610 | /** |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1611 | * Called when user space prepares to use an object with the CPU, either |
| 1612 | * through the mmap ioctl's mapping or a GTT mapping. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1613 | */ |
| 1614 | int |
| 1615 | i915_gem_set_domain_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1616 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1617 | { |
| 1618 | struct drm_i915_gem_set_domain *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1619 | struct drm_i915_gem_object *obj; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1620 | uint32_t read_domains = args->read_domains; |
| 1621 | uint32_t write_domain = args->write_domain; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1622 | int ret; |
| 1623 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1624 | /* Only handle setting domains to types used by the CPU. */ |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1625 | if (write_domain & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1626 | return -EINVAL; |
| 1627 | |
Chris Wilson | 21d509e | 2009-06-06 09:46:02 +0100 | [diff] [blame] | 1628 | if (read_domains & I915_GEM_GPU_DOMAINS) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1629 | return -EINVAL; |
| 1630 | |
| 1631 | /* Having something in the write domain implies it's in the read |
| 1632 | * domain, and only that read domain. Enforce that in the request. |
| 1633 | */ |
| 1634 | if (write_domain != 0 && read_domains != write_domain) |
| 1635 | return -EINVAL; |
| 1636 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1637 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1638 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1639 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1640 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1641 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1642 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1643 | ret = -ENOENT; |
| 1644 | goto unlock; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1645 | } |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 1646 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1647 | /* Try to flush the object off the GPU without holding the lock. |
| 1648 | * We will repeat the flush holding the lock in the normal manner |
| 1649 | * to catch cases where we are gazumped. |
| 1650 | */ |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1651 | ret = i915_gem_object_wait_rendering__nonblocking(obj, |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 1652 | to_rps_client(file), |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1653 | !write_domain); |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1654 | if (ret) |
| 1655 | goto unref; |
| 1656 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1657 | if (read_domains & I915_GEM_DOMAIN_GTT) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1658 | ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0); |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 1659 | else |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1660 | ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0); |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 1661 | |
Daniel Vetter | 031b698 | 2015-06-26 19:35:16 +0200 | [diff] [blame] | 1662 | if (write_domain != 0) |
| 1663 | intel_fb_obj_invalidate(obj, |
| 1664 | write_domain == I915_GEM_DOMAIN_GTT ? |
| 1665 | ORIGIN_GTT : ORIGIN_CPU); |
| 1666 | |
Chris Wilson | 3236f57 | 2012-08-24 09:35:09 +0100 | [diff] [blame] | 1667 | unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1668 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1669 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1670 | mutex_unlock(&dev->struct_mutex); |
| 1671 | return ret; |
| 1672 | } |
| 1673 | |
| 1674 | /** |
| 1675 | * Called when user space has done writes to this buffer |
| 1676 | */ |
| 1677 | int |
| 1678 | i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1679 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1680 | { |
| 1681 | struct drm_i915_gem_sw_finish *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1682 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1683 | int ret = 0; |
| 1684 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1685 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1686 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 1687 | return ret; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1688 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1689 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 1690 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1691 | ret = -ENOENT; |
| 1692 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1693 | } |
| 1694 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1695 | /* Pinned buffers may be scanout, so flush the cache */ |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 1696 | if (obj->pin_display) |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 1697 | i915_gem_object_flush_cpu_write_domain(obj); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 1698 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1699 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 1700 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1701 | mutex_unlock(&dev->struct_mutex); |
| 1702 | return ret; |
| 1703 | } |
| 1704 | |
| 1705 | /** |
| 1706 | * Maps the contents of an object, returning the address it is mapped |
| 1707 | * into. |
| 1708 | * |
| 1709 | * While the mapping holds a reference on the contents of the object, it doesn't |
| 1710 | * imply a ref on the object itself. |
Daniel Vetter | 3436738 | 2014-10-16 12:28:18 +0200 | [diff] [blame] | 1711 | * |
| 1712 | * IMPORTANT: |
| 1713 | * |
| 1714 | * DRM driver writers who look a this function as an example for how to do GEM |
| 1715 | * mmap support, please don't implement mmap support like here. The modern way |
| 1716 | * to implement DRM mmap support is with an mmap offset ioctl (like |
| 1717 | * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly. |
| 1718 | * That way debug tooling like valgrind will understand what's going on, hiding |
| 1719 | * the mmap call in a driver private ioctl will break that. The i915 driver only |
| 1720 | * does cpu mmaps this way because we didn't know better. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1721 | */ |
| 1722 | int |
| 1723 | i915_gem_mmap_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1724 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1725 | { |
| 1726 | struct drm_i915_gem_mmap *args = data; |
| 1727 | struct drm_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1728 | unsigned long addr; |
| 1729 | |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1730 | if (args->flags & ~(I915_MMAP_WC)) |
| 1731 | return -EINVAL; |
| 1732 | |
| 1733 | if (args->flags & I915_MMAP_WC && !cpu_has_pat) |
| 1734 | return -ENODEV; |
| 1735 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1736 | obj = drm_gem_object_lookup(dev, file, args->handle); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1737 | if (obj == NULL) |
Chris Wilson | bf79cb9 | 2010-08-04 14:19:46 +0100 | [diff] [blame] | 1738 | return -ENOENT; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1739 | |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 1740 | /* prime objects have no backing filp to GEM mmap |
| 1741 | * pages from. |
| 1742 | */ |
| 1743 | if (!obj->filp) { |
| 1744 | drm_gem_object_unreference_unlocked(obj); |
| 1745 | return -EINVAL; |
| 1746 | } |
| 1747 | |
Linus Torvalds | 6be5ceb | 2012-04-20 17:13:58 -0700 | [diff] [blame] | 1748 | addr = vm_mmap(obj->filp, 0, args->size, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1749 | PROT_READ | PROT_WRITE, MAP_SHARED, |
| 1750 | args->offset); |
Akash Goel | 1816f92 | 2015-01-02 16:29:30 +0530 | [diff] [blame] | 1751 | if (args->flags & I915_MMAP_WC) { |
| 1752 | struct mm_struct *mm = current->mm; |
| 1753 | struct vm_area_struct *vma; |
| 1754 | |
| 1755 | down_write(&mm->mmap_sem); |
| 1756 | vma = find_vma(mm, addr); |
| 1757 | if (vma) |
| 1758 | vma->vm_page_prot = |
| 1759 | pgprot_writecombine(vm_get_page_prot(vma->vm_flags)); |
| 1760 | else |
| 1761 | addr = -ENOMEM; |
| 1762 | up_write(&mm->mmap_sem); |
| 1763 | } |
Luca Barbieri | bc9025b | 2010-02-09 05:49:12 +0000 | [diff] [blame] | 1764 | drm_gem_object_unreference_unlocked(obj); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 1765 | if (IS_ERR((void *)addr)) |
| 1766 | return addr; |
| 1767 | |
| 1768 | args->addr_ptr = (uint64_t) addr; |
| 1769 | |
| 1770 | return 0; |
| 1771 | } |
| 1772 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1773 | /** |
| 1774 | * i915_gem_fault - fault a page into the GTT |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 1775 | * @vma: VMA in question |
| 1776 | * @vmf: fault info |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1777 | * |
| 1778 | * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped |
| 1779 | * from userspace. The fault handler takes care of binding the object to |
| 1780 | * the GTT (if needed), allocating and programming a fence register (again, |
| 1781 | * only if needed based on whether the old reg is still valid or the object |
| 1782 | * is tiled) and inserting a new PTE into the faulting process. |
| 1783 | * |
| 1784 | * Note that the faulting process may involve evicting existing objects |
| 1785 | * from the GTT and/or fence registers to make room. So performance may |
| 1786 | * suffer if the GTT working set is large or there are few fence registers |
| 1787 | * left. |
| 1788 | */ |
| 1789 | int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf) |
| 1790 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1791 | struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data); |
| 1792 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 1793 | struct drm_i915_private *dev_priv = dev->dev_private; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1794 | struct i915_ggtt_view view = i915_ggtt_view_normal; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1795 | pgoff_t page_offset; |
| 1796 | unsigned long pfn; |
| 1797 | int ret = 0; |
Jesse Barnes | 0f973f2 | 2009-01-26 17:10:45 -0800 | [diff] [blame] | 1798 | bool write = !!(vmf->flags & FAULT_FLAG_WRITE); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1799 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1800 | intel_runtime_pm_get(dev_priv); |
| 1801 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1802 | /* We don't use vmf->pgoff since that has the fake offset */ |
| 1803 | page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >> |
| 1804 | PAGE_SHIFT; |
| 1805 | |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1806 | ret = i915_mutex_lock_interruptible(dev); |
| 1807 | if (ret) |
| 1808 | goto out; |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 1809 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 1810 | trace_i915_gem_object_fault(obj, page_offset, true, write); |
| 1811 | |
Chris Wilson | 6e4930f | 2014-02-07 18:37:06 -0200 | [diff] [blame] | 1812 | /* Try to flush the object off the GPU first without holding the lock. |
| 1813 | * Upon reacquiring the lock, we will perform our sanity checks and then |
| 1814 | * repeat the flush holding the lock in the normal manner to catch cases |
| 1815 | * where we are gazumped. |
| 1816 | */ |
| 1817 | ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write); |
| 1818 | if (ret) |
| 1819 | goto unlock; |
| 1820 | |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1821 | /* Access to snoopable pages through the GTT is incoherent. */ |
| 1822 | if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) { |
Chris Wilson | ddeff6e | 2014-05-28 16:16:41 +0100 | [diff] [blame] | 1823 | ret = -EFAULT; |
Chris Wilson | eb119bd | 2012-12-16 12:43:36 +0000 | [diff] [blame] | 1824 | goto unlock; |
| 1825 | } |
| 1826 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1827 | /* Use a partial view if the object is bigger than the aperture. */ |
Joonas Lahtinen | e7ded2d | 2015-05-08 14:37:39 +0300 | [diff] [blame] | 1828 | if (obj->base.size >= dev_priv->gtt.mappable_end && |
| 1829 | obj->tiling_mode == I915_TILING_NONE) { |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1830 | static const unsigned int chunk_size = 256; // 1 MiB |
Joonas Lahtinen | e7ded2d | 2015-05-08 14:37:39 +0300 | [diff] [blame] | 1831 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1832 | memset(&view, 0, sizeof(view)); |
| 1833 | view.type = I915_GGTT_VIEW_PARTIAL; |
| 1834 | view.params.partial.offset = rounddown(page_offset, chunk_size); |
| 1835 | view.params.partial.size = |
| 1836 | min_t(unsigned int, |
| 1837 | chunk_size, |
| 1838 | (vma->vm_end - vma->vm_start)/PAGE_SIZE - |
| 1839 | view.params.partial.offset); |
| 1840 | } |
| 1841 | |
| 1842 | /* Now pin it into the GTT if needed */ |
| 1843 | ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE); |
Chris Wilson | d9e86c0 | 2010-11-10 16:40:20 +0000 | [diff] [blame] | 1844 | if (ret) |
| 1845 | goto unlock; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1846 | |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1847 | ret = i915_gem_object_set_to_gtt_domain(obj, write); |
| 1848 | if (ret) |
| 1849 | goto unpin; |
| 1850 | |
| 1851 | ret = i915_gem_object_get_fence(obj); |
| 1852 | if (ret) |
| 1853 | goto unpin; |
Chris Wilson | 7d1c480 | 2010-08-07 21:45:03 +0100 | [diff] [blame] | 1854 | |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1855 | /* Finally, remap it using the new GTT offset */ |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1856 | pfn = dev_priv->gtt.mappable_base + |
| 1857 | i915_gem_obj_ggtt_offset_view(obj, &view); |
Ben Widawsky | f343c5f | 2013-07-05 14:41:04 -0700 | [diff] [blame] | 1858 | pfn >>= PAGE_SHIFT; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1859 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1860 | if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) { |
| 1861 | /* Overriding existing pages in partial view does not cause |
| 1862 | * us any trouble as TLBs are still valid because the fault |
| 1863 | * is due to userspace losing part of the mapping or never |
| 1864 | * having accessed it before (at this partials' range). |
| 1865 | */ |
| 1866 | unsigned long base = vma->vm_start + |
| 1867 | (view.params.partial.offset << PAGE_SHIFT); |
| 1868 | unsigned int i; |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1869 | |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1870 | for (i = 0; i < view.params.partial.size; i++) { |
| 1871 | ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i); |
Chris Wilson | b90b91d | 2014-06-10 12:14:40 +0100 | [diff] [blame] | 1872 | if (ret) |
| 1873 | break; |
| 1874 | } |
| 1875 | |
| 1876 | obj->fault_mappable = true; |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1877 | } else { |
| 1878 | if (!obj->fault_mappable) { |
| 1879 | unsigned long size = min_t(unsigned long, |
| 1880 | vma->vm_end - vma->vm_start, |
| 1881 | obj->base.size); |
| 1882 | int i; |
| 1883 | |
| 1884 | for (i = 0; i < size >> PAGE_SHIFT; i++) { |
| 1885 | ret = vm_insert_pfn(vma, |
| 1886 | (unsigned long)vma->vm_start + i * PAGE_SIZE, |
| 1887 | pfn + i); |
| 1888 | if (ret) |
| 1889 | break; |
| 1890 | } |
| 1891 | |
| 1892 | obj->fault_mappable = true; |
| 1893 | } else |
| 1894 | ret = vm_insert_pfn(vma, |
| 1895 | (unsigned long)vmf->virtual_address, |
| 1896 | pfn + page_offset); |
| 1897 | } |
Chris Wilson | c983930 | 2012-11-20 10:45:17 +0000 | [diff] [blame] | 1898 | unpin: |
Joonas Lahtinen | c5ad54c | 2015-05-06 14:36:09 +0300 | [diff] [blame] | 1899 | i915_gem_object_ggtt_unpin_view(obj, &view); |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1900 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1901 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1902 | out: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1903 | switch (ret) { |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1904 | case -EIO: |
Daniel Vetter | 2232f03 | 2014-09-04 09:36:18 +0200 | [diff] [blame] | 1905 | /* |
| 1906 | * We eat errors when the gpu is terminally wedged to avoid |
| 1907 | * userspace unduly crashing (gl has no provisions for mmaps to |
| 1908 | * fail). But any other -EIO isn't ours (e.g. swap in failure) |
| 1909 | * and so needs to be reported. |
| 1910 | */ |
| 1911 | if (!i915_terminally_wedged(&dev_priv->gpu_error)) { |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1912 | ret = VM_FAULT_SIGBUS; |
| 1913 | break; |
| 1914 | } |
Chris Wilson | 045e769 | 2010-11-07 09:18:22 +0000 | [diff] [blame] | 1915 | case -EAGAIN: |
Daniel Vetter | 571c608 | 2013-09-12 17:57:28 +0200 | [diff] [blame] | 1916 | /* |
| 1917 | * EAGAIN means the gpu is hung and we'll wait for the error |
| 1918 | * handler to reset everything when re-faulting in |
| 1919 | * i915_mutex_lock_interruptible. |
Chris Wilson | d9bc7e9 | 2011-02-07 13:09:31 +0000 | [diff] [blame] | 1920 | */ |
Chris Wilson | c715089 | 2009-09-23 00:43:56 +0100 | [diff] [blame] | 1921 | case 0: |
| 1922 | case -ERESTARTSYS: |
Chris Wilson | bed636a | 2011-02-11 20:31:19 +0000 | [diff] [blame] | 1923 | case -EINTR: |
Dmitry Rogozhkin | e79e0fe | 2012-10-03 17:15:26 +0300 | [diff] [blame] | 1924 | case -EBUSY: |
| 1925 | /* |
| 1926 | * EBUSY is ok: this just means that another thread |
| 1927 | * already did the job. |
| 1928 | */ |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1929 | ret = VM_FAULT_NOPAGE; |
| 1930 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1931 | case -ENOMEM: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1932 | ret = VM_FAULT_OOM; |
| 1933 | break; |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1934 | case -ENOSPC: |
Chris Wilson | 45d6781 | 2014-01-31 11:34:57 +0000 | [diff] [blame] | 1935 | case -EFAULT: |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1936 | ret = VM_FAULT_SIGBUS; |
| 1937 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1938 | default: |
Daniel Vetter | a7c2e1a | 2012-10-17 11:17:16 +0200 | [diff] [blame] | 1939 | WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1940 | ret = VM_FAULT_SIGBUS; |
| 1941 | break; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1942 | } |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 1943 | |
| 1944 | intel_runtime_pm_put(dev_priv); |
| 1945 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 1946 | } |
| 1947 | |
| 1948 | /** |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1949 | * i915_gem_release_mmap - remove physical page mappings |
| 1950 | * @obj: obj in question |
| 1951 | * |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 1952 | * Preserve the reservation of the mmapping with the DRM core code, but |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1953 | * relinquish ownership of the pages back to the system. |
| 1954 | * |
| 1955 | * It is vital that we remove the page mapping if we have mapped a tiled |
| 1956 | * object through the GTT and then lose the fence register due to |
| 1957 | * resource pressure. Similarly if the object has been moved out of the |
| 1958 | * aperture, than pages mapped into userspace must be revoked. Removing the |
| 1959 | * mapping will then trigger a page fault on the next user access, allowing |
| 1960 | * fixup by i915_gem_fault(). |
| 1961 | */ |
Eric Anholt | d05ca30 | 2009-07-10 13:02:26 -0700 | [diff] [blame] | 1962 | void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1963 | i915_gem_release_mmap(struct drm_i915_gem_object *obj) |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1964 | { |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1965 | if (!obj->fault_mappable) |
| 1966 | return; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1967 | |
David Herrmann | 6796cb1 | 2014-01-03 14:24:19 +0100 | [diff] [blame] | 1968 | drm_vma_node_unmap(&obj->base.vma_node, |
| 1969 | obj->base.dev->anon_inode->i_mapping); |
Chris Wilson | 6299f99 | 2010-11-24 12:23:44 +0000 | [diff] [blame] | 1970 | obj->fault_mappable = false; |
Chris Wilson | 901782b | 2009-07-10 08:18:50 +0100 | [diff] [blame] | 1971 | } |
| 1972 | |
Chris Wilson | eedd10f | 2014-06-16 08:57:44 +0100 | [diff] [blame] | 1973 | void |
| 1974 | i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv) |
| 1975 | { |
| 1976 | struct drm_i915_gem_object *obj; |
| 1977 | |
| 1978 | list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) |
| 1979 | i915_gem_release_mmap(obj); |
| 1980 | } |
| 1981 | |
Imre Deak | 0fa8779 | 2013-01-07 21:47:35 +0200 | [diff] [blame] | 1982 | uint32_t |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1983 | i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode) |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1984 | { |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1985 | uint32_t gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1986 | |
| 1987 | if (INTEL_INFO(dev)->gen >= 4 || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1988 | tiling_mode == I915_TILING_NONE) |
| 1989 | return size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1990 | |
| 1991 | /* Previous chips need a power-of-two fence region when tiling */ |
| 1992 | if (INTEL_INFO(dev)->gen == 3) |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1993 | gtt_size = 1024*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1994 | else |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1995 | gtt_size = 512*1024; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1996 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 1997 | while (gtt_size < size) |
| 1998 | gtt_size <<= 1; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 1999 | |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2000 | return gtt_size; |
Chris Wilson | 92b88ae | 2010-11-09 11:47:32 +0000 | [diff] [blame] | 2001 | } |
| 2002 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2003 | /** |
| 2004 | * i915_gem_get_gtt_alignment - return required GTT alignment for an object |
| 2005 | * @obj: object to check |
| 2006 | * |
| 2007 | * Return the required GTT alignment for an object, taking into account |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 2008 | * potential fence register mapping. |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2009 | */ |
Imre Deak | d865110 | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 2010 | uint32_t |
| 2011 | i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size, |
| 2012 | int tiling_mode, bool fenced) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2013 | { |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2014 | /* |
| 2015 | * Minimum alignment is 4k (GTT page size), but might be greater |
| 2016 | * if a fence register is needed for the object. |
| 2017 | */ |
Imre Deak | d865110 | 2013-01-07 21:47:33 +0200 | [diff] [blame] | 2018 | if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) || |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2019 | tiling_mode == I915_TILING_NONE) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2020 | return 4096; |
| 2021 | |
| 2022 | /* |
| 2023 | * Previous chips need to be aligned to the size of the smallest |
| 2024 | * fence register that can contain the object. |
| 2025 | */ |
Chris Wilson | e28f871 | 2011-07-18 13:11:49 -0700 | [diff] [blame] | 2026 | return i915_gem_get_gtt_size(dev, size, tiling_mode); |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 2027 | } |
| 2028 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2029 | static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj) |
| 2030 | { |
| 2031 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 2032 | int ret; |
| 2033 | |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 2034 | if (drm_vma_node_has_offset(&obj->base.vma_node)) |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2035 | return 0; |
| 2036 | |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2037 | dev_priv->mm.shrinker_no_lock_stealing = true; |
| 2038 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2039 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 2040 | if (ret != -ENOSPC) |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2041 | goto out; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2042 | |
| 2043 | /* Badly fragmented mmap space? The only way we can recover |
| 2044 | * space is by destroying unwanted objects. We can't randomly release |
| 2045 | * mmap_offsets as userspace expects them to be persistent for the |
| 2046 | * lifetime of the objects. The closest we can is to release the |
| 2047 | * offsets on purgeable objects by truncating it and marking it purged, |
| 2048 | * which prevents userspace from ever using that object again. |
| 2049 | */ |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2050 | i915_gem_shrink(dev_priv, |
| 2051 | obj->base.size >> PAGE_SHIFT, |
| 2052 | I915_SHRINK_BOUND | |
| 2053 | I915_SHRINK_UNBOUND | |
| 2054 | I915_SHRINK_PURGEABLE); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2055 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 2056 | if (ret != -ENOSPC) |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2057 | goto out; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2058 | |
| 2059 | i915_gem_shrink_all(dev_priv); |
Daniel Vetter | da494d7 | 2012-12-20 15:11:16 +0100 | [diff] [blame] | 2060 | ret = drm_gem_create_mmap_offset(&obj->base); |
| 2061 | out: |
| 2062 | dev_priv->mm.shrinker_no_lock_stealing = false; |
| 2063 | |
| 2064 | return ret; |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2065 | } |
| 2066 | |
| 2067 | static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj) |
| 2068 | { |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2069 | drm_gem_free_mmap_offset(&obj->base); |
| 2070 | } |
| 2071 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2072 | int |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2073 | i915_gem_mmap_gtt(struct drm_file *file, |
| 2074 | struct drm_device *dev, |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2075 | uint32_t handle, |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2076 | uint64_t *offset) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2077 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2078 | struct drm_i915_gem_object *obj; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2079 | int ret; |
| 2080 | |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 2081 | ret = i915_mutex_lock_interruptible(dev); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2082 | if (ret) |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 2083 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2084 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2085 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 2086 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2087 | ret = -ENOENT; |
| 2088 | goto unlock; |
| 2089 | } |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2090 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2091 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2092 | DRM_DEBUG("Attempting to mmap a purgeable buffer\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2093 | ret = -EFAULT; |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2094 | goto out; |
Chris Wilson | ab18282 | 2009-09-22 18:46:17 +0100 | [diff] [blame] | 2095 | } |
| 2096 | |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 2097 | ret = i915_gem_object_create_mmap_offset(obj); |
| 2098 | if (ret) |
| 2099 | goto out; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2100 | |
David Herrmann | 0de2397 | 2013-07-24 21:07:52 +0200 | [diff] [blame] | 2101 | *offset = drm_vma_node_offset_addr(&obj->base.vma_node); |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2102 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2103 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2104 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2105 | unlock: |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2106 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 2107 | return ret; |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 2108 | } |
| 2109 | |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2110 | /** |
| 2111 | * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing |
| 2112 | * @dev: DRM device |
| 2113 | * @data: GTT mapping ioctl data |
| 2114 | * @file: GEM object info |
| 2115 | * |
| 2116 | * Simply returns the fake offset to userspace so it can mmap it. |
| 2117 | * The mmap call will end up in drm_gem_mmap(), which will set things |
| 2118 | * up so we can get faults in the handler above. |
| 2119 | * |
| 2120 | * The fault handler will take care of binding the object into the GTT |
| 2121 | * (since it may have been evicted to make room for something), allocating |
| 2122 | * a fence register, and mapping the appropriate aperture address into |
| 2123 | * userspace. |
| 2124 | */ |
| 2125 | int |
| 2126 | i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data, |
| 2127 | struct drm_file *file) |
| 2128 | { |
| 2129 | struct drm_i915_gem_mmap_gtt *args = data; |
| 2130 | |
Dave Airlie | da6b51d | 2014-12-24 13:11:17 +1000 | [diff] [blame] | 2131 | return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset); |
Dave Airlie | ff72145b | 2011-02-07 12:16:14 +1000 | [diff] [blame] | 2132 | } |
| 2133 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2134 | /* Immediately discard the backing storage */ |
| 2135 | static void |
| 2136 | i915_gem_object_truncate(struct drm_i915_gem_object *obj) |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2137 | { |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2138 | i915_gem_object_free_mmap_offset(obj); |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2139 | |
Chris Wilson | 4d6294bf | 2012-08-11 15:41:05 +0100 | [diff] [blame] | 2140 | if (obj->base.filp == NULL) |
| 2141 | return; |
| 2142 | |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2143 | /* Our goal here is to return as much of the memory as |
| 2144 | * is possible back to the system as we are called from OOM. |
| 2145 | * To do this we must instruct the shmfs to drop all of its |
| 2146 | * backing pages, *now*. |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2147 | */ |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2148 | shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1); |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2149 | obj->madv = __I915_MADV_PURGED; |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2150 | } |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2151 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2152 | /* Try to discard unwanted pages */ |
| 2153 | static void |
| 2154 | i915_gem_object_invalidate(struct drm_i915_gem_object *obj) |
Daniel Vetter | 225067e | 2012-08-20 10:23:20 +0200 | [diff] [blame] | 2155 | { |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2156 | struct address_space *mapping; |
| 2157 | |
| 2158 | switch (obj->madv) { |
| 2159 | case I915_MADV_DONTNEED: |
| 2160 | i915_gem_object_truncate(obj); |
| 2161 | case __I915_MADV_PURGED: |
| 2162 | return; |
| 2163 | } |
| 2164 | |
| 2165 | if (obj->base.filp == NULL) |
| 2166 | return; |
| 2167 | |
| 2168 | mapping = file_inode(obj->base.filp)->i_mapping, |
| 2169 | invalidate_mapping_pages(mapping, 0, (loff_t)-1); |
Chris Wilson | e5281cc | 2010-10-28 13:45:36 +0100 | [diff] [blame] | 2170 | } |
| 2171 | |
Chris Wilson | 5cdf588 | 2010-09-27 15:51:07 +0100 | [diff] [blame] | 2172 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2173 | i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2174 | { |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2175 | struct sg_page_iter sg_iter; |
| 2176 | int ret; |
Daniel Vetter | 1286ff7 | 2012-05-10 15:25:09 +0200 | [diff] [blame] | 2177 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2178 | BUG_ON(obj->madv == __I915_MADV_PURGED); |
Eric Anholt | 856fa19 | 2009-03-19 14:10:50 -0700 | [diff] [blame] | 2179 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2180 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 2181 | if (ret) { |
| 2182 | /* In the event of a disaster, abandon all caches and |
| 2183 | * hope for the best. |
| 2184 | */ |
| 2185 | WARN_ON(ret != -EIO); |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 2186 | i915_gem_clflush_object(obj, true); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2187 | obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 2188 | } |
| 2189 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2190 | i915_gem_gtt_finish_object(obj); |
| 2191 | |
Daniel Vetter | 6dacfd2 | 2011-09-12 21:30:02 +0200 | [diff] [blame] | 2192 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
Eric Anholt | 280b713 | 2009-03-12 16:56:27 -0700 | [diff] [blame] | 2193 | i915_gem_object_save_bit_17_swizzle(obj); |
| 2194 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2195 | if (obj->madv == I915_MADV_DONTNEED) |
| 2196 | obj->dirty = 0; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2197 | |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2198 | for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, 0) { |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2199 | struct page *page = sg_page_iter_page(&sg_iter); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2200 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2201 | if (obj->dirty) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2202 | set_page_dirty(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2203 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2204 | if (obj->madv == I915_MADV_WILLNEED) |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2205 | mark_page_accessed(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2206 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2207 | page_cache_release(page); |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 2208 | } |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2209 | obj->dirty = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2210 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2211 | sg_free_table(obj->pages); |
| 2212 | kfree(obj->pages); |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2213 | } |
| 2214 | |
Chris Wilson | dd624af | 2013-01-15 12:39:35 +0000 | [diff] [blame] | 2215 | int |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2216 | i915_gem_object_put_pages(struct drm_i915_gem_object *obj) |
| 2217 | { |
| 2218 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2219 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2220 | if (obj->pages == NULL) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2221 | return 0; |
| 2222 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2223 | if (obj->pages_pin_count) |
| 2224 | return -EBUSY; |
| 2225 | |
Ben Widawsky | 9843877 | 2013-07-31 17:00:12 -0700 | [diff] [blame] | 2226 | BUG_ON(i915_gem_obj_bound_any(obj)); |
Ben Widawsky | 3e12302 | 2013-07-31 17:00:04 -0700 | [diff] [blame] | 2227 | |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2228 | /* ->put_pages might need to allocate memory for the bit17 swizzle |
| 2229 | * array, hence protect them from being reaped by removing them from gtt |
| 2230 | * lists early. */ |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2231 | list_del(&obj->global_list); |
Chris Wilson | a2165e3 | 2012-12-03 11:49:00 +0000 | [diff] [blame] | 2232 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2233 | ops->put_pages(obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2234 | obj->pages = NULL; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2235 | |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 2236 | i915_gem_object_invalidate(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2237 | |
| 2238 | return 0; |
| 2239 | } |
| 2240 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2241 | static int |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2242 | i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2243 | { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2244 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2245 | int page_count, i; |
| 2246 | struct address_space *mapping; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2247 | struct sg_table *st; |
| 2248 | struct scatterlist *sg; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2249 | struct sg_page_iter sg_iter; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2250 | struct page *page; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2251 | unsigned long last_pfn = 0; /* suppress gcc warning */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2252 | int ret; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2253 | gfp_t gfp; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2254 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2255 | /* Assert that the object is not currently in any GPU domain. As it |
| 2256 | * wasn't in the GTT, there shouldn't be any way it could have been in |
| 2257 | * a GPU cache |
| 2258 | */ |
| 2259 | BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS); |
| 2260 | BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS); |
| 2261 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2262 | st = kmalloc(sizeof(*st), GFP_KERNEL); |
| 2263 | if (st == NULL) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2264 | return -ENOMEM; |
| 2265 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2266 | page_count = obj->base.size / PAGE_SIZE; |
| 2267 | if (sg_alloc_table(st, page_count, GFP_KERNEL)) { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2268 | kfree(st); |
| 2269 | return -ENOMEM; |
| 2270 | } |
| 2271 | |
| 2272 | /* Get the list of pages out of our struct file. They'll be pinned |
| 2273 | * at this point until we release them. |
| 2274 | * |
| 2275 | * Fail silently without starting the shrinker |
| 2276 | */ |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 2277 | mapping = file_inode(obj->base.filp)->i_mapping; |
Michal Hocko | c62d255 | 2015-11-06 16:28:49 -0800 | [diff] [blame] | 2278 | gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM)); |
Mel Gorman | d0164ad | 2015-11-06 16:28:21 -0800 | [diff] [blame] | 2279 | gfp |= __GFP_NORETRY | __GFP_NOWARN; |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2280 | sg = st->sgl; |
| 2281 | st->nents = 0; |
| 2282 | for (i = 0; i < page_count; i++) { |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2283 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2284 | if (IS_ERR(page)) { |
Chris Wilson | 21ab4e7 | 2014-09-09 11:16:08 +0100 | [diff] [blame] | 2285 | i915_gem_shrink(dev_priv, |
| 2286 | page_count, |
| 2287 | I915_SHRINK_BOUND | |
| 2288 | I915_SHRINK_UNBOUND | |
| 2289 | I915_SHRINK_PURGEABLE); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2290 | page = shmem_read_mapping_page_gfp(mapping, i, gfp); |
| 2291 | } |
| 2292 | if (IS_ERR(page)) { |
| 2293 | /* We've tried hard to allocate the memory by reaping |
| 2294 | * our own buffer, now let the real VM do its job and |
| 2295 | * go down in flames if truly OOM. |
| 2296 | */ |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2297 | i915_gem_shrink_all(dev_priv); |
David Herrmann | f461d1b | 2014-05-25 14:34:10 +0200 | [diff] [blame] | 2298 | page = shmem_read_mapping_page(mapping, i); |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2299 | if (IS_ERR(page)) { |
| 2300 | ret = PTR_ERR(page); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2301 | goto err_pages; |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2302 | } |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 2303 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2304 | #ifdef CONFIG_SWIOTLB |
| 2305 | if (swiotlb_nr_tbl()) { |
| 2306 | st->nents++; |
| 2307 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2308 | sg = sg_next(sg); |
| 2309 | continue; |
| 2310 | } |
| 2311 | #endif |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2312 | if (!i || page_to_pfn(page) != last_pfn + 1) { |
| 2313 | if (i) |
| 2314 | sg = sg_next(sg); |
| 2315 | st->nents++; |
| 2316 | sg_set_page(sg, page, PAGE_SIZE, 0); |
| 2317 | } else { |
| 2318 | sg->length += PAGE_SIZE; |
| 2319 | } |
| 2320 | last_pfn = page_to_pfn(page); |
Daniel Vetter | 3bbbe70 | 2013-10-07 17:15:45 -0300 | [diff] [blame] | 2321 | |
| 2322 | /* Check that the i965g/gm workaround works. */ |
| 2323 | WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2324 | } |
Konrad Rzeszutek Wilk | 426729d | 2013-06-24 11:47:48 -0400 | [diff] [blame] | 2325 | #ifdef CONFIG_SWIOTLB |
| 2326 | if (!swiotlb_nr_tbl()) |
| 2327 | #endif |
| 2328 | sg_mark_end(sg); |
Chris Wilson | 74ce6b6 | 2012-10-19 15:51:06 +0100 | [diff] [blame] | 2329 | obj->pages = st; |
| 2330 | |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2331 | ret = i915_gem_gtt_prepare_object(obj); |
| 2332 | if (ret) |
| 2333 | goto err_pages; |
| 2334 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2335 | if (i915_gem_object_needs_bit17_swizzle(obj)) |
| 2336 | i915_gem_object_do_bit_17_swizzle(obj); |
| 2337 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 2338 | if (obj->tiling_mode != I915_TILING_NONE && |
| 2339 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) |
| 2340 | i915_gem_object_pin_pages(obj); |
| 2341 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2342 | return 0; |
| 2343 | |
| 2344 | err_pages: |
Imre Deak | 90797e6 | 2013-02-18 19:28:03 +0200 | [diff] [blame] | 2345 | sg_mark_end(sg); |
| 2346 | for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) |
Imre Deak | 2db76d7 | 2013-03-26 15:14:18 +0200 | [diff] [blame] | 2347 | page_cache_release(sg_page_iter_page(&sg_iter)); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 2348 | sg_free_table(st); |
| 2349 | kfree(st); |
Chris Wilson | 0820baf | 2014-03-25 13:23:03 +0000 | [diff] [blame] | 2350 | |
| 2351 | /* shmemfs first checks if there is enough memory to allocate the page |
| 2352 | * and reports ENOSPC should there be insufficient, along with the usual |
| 2353 | * ENOMEM for a genuine allocation failure. |
| 2354 | * |
| 2355 | * We use ENOSPC in our driver to mean that we have run out of aperture |
| 2356 | * space and so want to translate the error from shmemfs back to our |
| 2357 | * usual understanding of ENOMEM. |
| 2358 | */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 2359 | if (ret == -ENOSPC) |
| 2360 | ret = -ENOMEM; |
| 2361 | |
| 2362 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2363 | } |
| 2364 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2365 | /* Ensure that the associated pages are gathered from the backing storage |
| 2366 | * and pinned into our object. i915_gem_object_get_pages() may be called |
| 2367 | * multiple times before they are released by a single call to |
| 2368 | * i915_gem_object_put_pages() - once the pages are no longer referenced |
| 2369 | * either as a result of memory pressure (reaping pages under the shrinker) |
| 2370 | * or as the object is itself released. |
| 2371 | */ |
| 2372 | int |
| 2373 | i915_gem_object_get_pages(struct drm_i915_gem_object *obj) |
| 2374 | { |
| 2375 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
| 2376 | const struct drm_i915_gem_object_ops *ops = obj->ops; |
| 2377 | int ret; |
| 2378 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 2379 | if (obj->pages) |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2380 | return 0; |
| 2381 | |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2382 | if (obj->madv != I915_MADV_WILLNEED) { |
Chris Wilson | bd9b6a4 | 2014-02-10 09:03:50 +0000 | [diff] [blame] | 2383 | DRM_DEBUG("Attempting to obtain a purgeable object\n"); |
Chris Wilson | 8c99e57 | 2014-01-31 11:34:58 +0000 | [diff] [blame] | 2384 | return -EFAULT; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 2385 | } |
| 2386 | |
Chris Wilson | a557017 | 2012-09-04 21:02:54 +0100 | [diff] [blame] | 2387 | BUG_ON(obj->pages_pin_count); |
| 2388 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2389 | ret = ops->get_pages(obj); |
| 2390 | if (ret) |
| 2391 | return ret; |
| 2392 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 2393 | list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Chris Wilson | ee28637 | 2015-04-07 16:20:25 +0100 | [diff] [blame] | 2394 | |
| 2395 | obj->get_page.sg = obj->pages->sgl; |
| 2396 | obj->get_page.last = 0; |
| 2397 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 2398 | return 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2399 | } |
| 2400 | |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2401 | void i915_vma_move_to_active(struct i915_vma *vma, |
John Harrison | b2af037 | 2015-05-29 17:43:50 +0100 | [diff] [blame] | 2402 | struct drm_i915_gem_request *req) |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2403 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2404 | struct drm_i915_gem_object *obj = vma->obj; |
John Harrison | b2af037 | 2015-05-29 17:43:50 +0100 | [diff] [blame] | 2405 | struct intel_engine_cs *ring; |
| 2406 | |
| 2407 | ring = i915_gem_request_get_ring(req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2408 | |
| 2409 | /* Add a reference if we're newly entering the active list. */ |
| 2410 | if (obj->active == 0) |
| 2411 | drm_gem_object_reference(&obj->base); |
| 2412 | obj->active |= intel_ring_flag(ring); |
| 2413 | |
| 2414 | list_move_tail(&obj->ring_list[ring->id], &ring->active_list); |
John Harrison | b2af037 | 2015-05-29 17:43:50 +0100 | [diff] [blame] | 2415 | i915_gem_request_assign(&obj->last_read_req[ring->id], req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2416 | |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2417 | list_move_tail(&vma->mm_list, &vma->vm->active_list); |
Ben Widawsky | e2d05a8 | 2013-09-24 09:57:58 -0700 | [diff] [blame] | 2418 | } |
| 2419 | |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2420 | static void |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2421 | i915_gem_object_retire__write(struct drm_i915_gem_object *obj) |
| 2422 | { |
| 2423 | RQ_BUG_ON(obj->last_write_req == NULL); |
| 2424 | RQ_BUG_ON(!(obj->active & intel_ring_flag(obj->last_write_req->ring))); |
| 2425 | |
| 2426 | i915_gem_request_assign(&obj->last_write_req, NULL); |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 2427 | intel_fb_obj_flush(obj, true, ORIGIN_CS); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2428 | } |
| 2429 | |
| 2430 | static void |
| 2431 | i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring) |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2432 | { |
Ben Widawsky | feb822c | 2013-12-06 14:10:51 -0800 | [diff] [blame] | 2433 | struct i915_vma *vma; |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2434 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2435 | RQ_BUG_ON(obj->last_read_req[ring] == NULL); |
| 2436 | RQ_BUG_ON(!(obj->active & (1 << ring))); |
| 2437 | |
| 2438 | list_del_init(&obj->ring_list[ring]); |
| 2439 | i915_gem_request_assign(&obj->last_read_req[ring], NULL); |
| 2440 | |
| 2441 | if (obj->last_write_req && obj->last_write_req->ring->id == ring) |
| 2442 | i915_gem_object_retire__write(obj); |
| 2443 | |
| 2444 | obj->active &= ~(1 << ring); |
| 2445 | if (obj->active) |
| 2446 | return; |
Chris Wilson | 65ce302 | 2012-07-20 12:41:02 +0100 | [diff] [blame] | 2447 | |
Chris Wilson | 6c24695 | 2015-07-27 10:26:26 +0100 | [diff] [blame] | 2448 | /* Bump our place on the bound list to keep it roughly in LRU order |
| 2449 | * so that we don't steal from recently used but inactive objects |
| 2450 | * (unless we are forced to ofc!) |
| 2451 | */ |
| 2452 | list_move_tail(&obj->global_list, |
| 2453 | &to_i915(obj->base.dev)->mm.bound_list); |
| 2454 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 2455 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
| 2456 | if (!list_empty(&vma->mm_list)) |
| 2457 | list_move_tail(&vma->mm_list, &vma->vm->inactive_list); |
Ben Widawsky | feb822c | 2013-12-06 14:10:51 -0800 | [diff] [blame] | 2458 | } |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2459 | |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 2460 | i915_gem_request_assign(&obj->last_fenced_req, NULL); |
Chris Wilson | caea747 | 2010-11-12 13:53:37 +0000 | [diff] [blame] | 2461 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | c8725f3 | 2014-03-17 12:21:55 +0000 | [diff] [blame] | 2462 | } |
| 2463 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2464 | static int |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2465 | i915_gem_init_seqno(struct drm_device *dev, u32 seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2466 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2467 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2468 | struct intel_engine_cs *ring; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2469 | int ret, i, j; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2470 | |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2471 | /* Carefully retire all requests without writing to the rings */ |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2472 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2473 | ret = intel_ring_idle(ring); |
| 2474 | if (ret) |
| 2475 | return ret; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2476 | } |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2477 | i915_gem_retire_requests(dev); |
Chris Wilson | 107f27a5 | 2012-12-10 13:56:17 +0200 | [diff] [blame] | 2478 | |
| 2479 | /* Finally reset hw state */ |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2480 | for_each_ring(ring, dev_priv, i) { |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2481 | intel_ring_init_seqno(ring, seqno); |
Mika Kuoppala | 498d2ac | 2012-12-04 15:12:04 +0200 | [diff] [blame] | 2482 | |
Ben Widawsky | ebc348b | 2014-04-29 14:52:28 -0700 | [diff] [blame] | 2483 | for (j = 0; j < ARRAY_SIZE(ring->semaphore.sync_seqno); j++) |
| 2484 | ring->semaphore.sync_seqno[j] = 0; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2485 | } |
| 2486 | |
| 2487 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2488 | } |
| 2489 | |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2490 | int i915_gem_set_seqno(struct drm_device *dev, u32 seqno) |
| 2491 | { |
| 2492 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2493 | int ret; |
| 2494 | |
| 2495 | if (seqno == 0) |
| 2496 | return -EINVAL; |
| 2497 | |
| 2498 | /* HWS page needs to be set less than what we |
| 2499 | * will inject to ring |
| 2500 | */ |
| 2501 | ret = i915_gem_init_seqno(dev, seqno - 1); |
| 2502 | if (ret) |
| 2503 | return ret; |
| 2504 | |
| 2505 | /* Carefully set the last_seqno value so that wrap |
| 2506 | * detection still works |
| 2507 | */ |
| 2508 | dev_priv->next_seqno = seqno; |
| 2509 | dev_priv->last_seqno = seqno - 1; |
| 2510 | if (dev_priv->last_seqno == 0) |
| 2511 | dev_priv->last_seqno--; |
| 2512 | |
| 2513 | return 0; |
| 2514 | } |
| 2515 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2516 | int |
| 2517 | i915_gem_get_seqno(struct drm_device *dev, u32 *seqno) |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2518 | { |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2519 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2520 | |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2521 | /* reserve 0 for non-seqno */ |
| 2522 | if (dev_priv->next_seqno == 0) { |
Mika Kuoppala | fca26bb | 2012-12-19 11:13:08 +0200 | [diff] [blame] | 2523 | int ret = i915_gem_init_seqno(dev, 0); |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2524 | if (ret) |
| 2525 | return ret; |
| 2526 | |
| 2527 | dev_priv->next_seqno = 1; |
| 2528 | } |
| 2529 | |
Mika Kuoppala | f72b343 | 2012-12-10 15:41:48 +0200 | [diff] [blame] | 2530 | *seqno = dev_priv->last_seqno = dev_priv->next_seqno++; |
Chris Wilson | 9d773091 | 2012-11-27 16:22:52 +0000 | [diff] [blame] | 2531 | return 0; |
Daniel Vetter | 53d227f | 2012-01-25 16:32:49 +0100 | [diff] [blame] | 2532 | } |
| 2533 | |
John Harrison | bf7dc5b | 2015-05-29 17:43:24 +0100 | [diff] [blame] | 2534 | /* |
| 2535 | * NB: This function is not allowed to fail. Doing so would mean the the |
| 2536 | * request is not being tracked for completion but the work itself is |
| 2537 | * going to happen on the hardware. This would be a Bad Thing(tm). |
| 2538 | */ |
John Harrison | 7528987 | 2015-05-29 17:43:49 +0100 | [diff] [blame] | 2539 | void __i915_add_request(struct drm_i915_gem_request *request, |
John Harrison | 5b4a60c | 2015-05-29 17:43:34 +0100 | [diff] [blame] | 2540 | struct drm_i915_gem_object *obj, |
| 2541 | bool flush_caches) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2542 | { |
John Harrison | 7528987 | 2015-05-29 17:43:49 +0100 | [diff] [blame] | 2543 | struct intel_engine_cs *ring; |
| 2544 | struct drm_i915_private *dev_priv; |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2545 | struct intel_ringbuffer *ringbuf; |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2546 | u32 request_start; |
Chris Wilson | 3cce469 | 2010-10-27 16:11:02 +0100 | [diff] [blame] | 2547 | int ret; |
| 2548 | |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2549 | if (WARN_ON(request == NULL)) |
John Harrison | bf7dc5b | 2015-05-29 17:43:24 +0100 | [diff] [blame] | 2550 | return; |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2551 | |
John Harrison | 7528987 | 2015-05-29 17:43:49 +0100 | [diff] [blame] | 2552 | ring = request->ring; |
| 2553 | dev_priv = ring->dev->dev_private; |
| 2554 | ringbuf = request->ringbuf; |
| 2555 | |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 2556 | /* |
| 2557 | * To ensure that this call will not fail, space for its emissions |
| 2558 | * should already have been reserved in the ring buffer. Let the ring |
| 2559 | * know that it is time to use that space up. |
| 2560 | */ |
| 2561 | intel_ring_reserved_space_use(ringbuf); |
| 2562 | |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2563 | request_start = intel_ring_get_tail(ringbuf); |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2564 | /* |
| 2565 | * Emit any outstanding flushes - execbuf can fail to emit the flush |
| 2566 | * after having emitted the batchbuffer command. Hence we need to fix |
| 2567 | * things up similar to emitting the lazy request. The difference here |
| 2568 | * is that the flush _must_ happen before the next request, no matter |
| 2569 | * what. |
| 2570 | */ |
John Harrison | 5b4a60c | 2015-05-29 17:43:34 +0100 | [diff] [blame] | 2571 | if (flush_caches) { |
| 2572 | if (i915.enable_execlists) |
John Harrison | 4866d72 | 2015-05-29 17:43:55 +0100 | [diff] [blame] | 2573 | ret = logical_ring_flush_all_caches(request); |
John Harrison | 5b4a60c | 2015-05-29 17:43:34 +0100 | [diff] [blame] | 2574 | else |
John Harrison | 4866d72 | 2015-05-29 17:43:55 +0100 | [diff] [blame] | 2575 | ret = intel_ring_flush_all_caches(request); |
John Harrison | 5b4a60c | 2015-05-29 17:43:34 +0100 | [diff] [blame] | 2576 | /* Not allowed to fail! */ |
| 2577 | WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret); |
| 2578 | } |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2579 | |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2580 | /* Record the position of the start of the request so that |
| 2581 | * should we detect the updated seqno part-way through the |
| 2582 | * GPU processing the request, we never over-estimate the |
| 2583 | * position of the head. |
| 2584 | */ |
Nick Hoath | 6d3d827 | 2015-01-15 13:10:39 +0000 | [diff] [blame] | 2585 | request->postfix = intel_ring_get_tail(ringbuf); |
Chris Wilson | a71d8d9 | 2012-02-15 11:25:36 +0000 | [diff] [blame] | 2586 | |
John Harrison | bf7dc5b | 2015-05-29 17:43:24 +0100 | [diff] [blame] | 2587 | if (i915.enable_execlists) |
John Harrison | c4e7663 | 2015-05-29 17:44:01 +0100 | [diff] [blame] | 2588 | ret = ring->emit_request(request); |
John Harrison | bf7dc5b | 2015-05-29 17:43:24 +0100 | [diff] [blame] | 2589 | else { |
John Harrison | ee044a8 | 2015-05-29 17:44:00 +0100 | [diff] [blame] | 2590 | ret = ring->add_request(request); |
Michel Thierry | 53292cd | 2015-04-15 18:11:33 +0100 | [diff] [blame] | 2591 | |
| 2592 | request->tail = intel_ring_get_tail(ringbuf); |
Oscar Mateo | 48e29f5 | 2014-07-24 17:04:29 +0100 | [diff] [blame] | 2593 | } |
John Harrison | bf7dc5b | 2015-05-29 17:43:24 +0100 | [diff] [blame] | 2594 | /* Not allowed to fail! */ |
| 2595 | WARN(ret, "emit|add_request failed: %d!\n", ret); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2596 | |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2597 | request->head = request_start; |
Mika Kuoppala | 7d736f4 | 2013-06-12 15:01:39 +0300 | [diff] [blame] | 2598 | |
| 2599 | /* Whilst this request exists, batch_obj will be on the |
| 2600 | * active_list, and so will hold the active reference. Only when this |
| 2601 | * request is retired will the the batch_obj be moved onto the |
| 2602 | * inactive_list and lose its active reference. Hence we do not need |
| 2603 | * to explicitly hold another reference here. |
| 2604 | */ |
Chris Wilson | 9a7e0c2 | 2013-08-26 19:50:54 -0300 | [diff] [blame] | 2605 | request->batch_obj = obj; |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2606 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2607 | request->emitted_jiffies = jiffies; |
Chris Wilson | 821485d | 2015-12-11 11:32:59 +0000 | [diff] [blame] | 2608 | request->previous_seqno = ring->last_submitted_seqno; |
Tomas Elf | 94f7bbe | 2015-07-09 15:30:57 +0100 | [diff] [blame] | 2609 | ring->last_submitted_seqno = request->seqno; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2610 | list_add_tail(&request->list, &ring->request_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2611 | |
John Harrison | 74328ee | 2014-11-24 18:49:38 +0000 | [diff] [blame] | 2612 | trace_i915_gem_request_add(request); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2613 | |
Daniel Vetter | 8725548 | 2014-11-19 20:36:48 +0100 | [diff] [blame] | 2614 | i915_queue_hangcheck(ring->dev); |
Mika Kuoppala | 10cd45b | 2013-07-03 17:22:08 +0300 | [diff] [blame] | 2615 | |
Daniel Vetter | 8725548 | 2014-11-19 20:36:48 +0100 | [diff] [blame] | 2616 | queue_delayed_work(dev_priv->wq, |
| 2617 | &dev_priv->mm.retire_work, |
| 2618 | round_jiffies_up_relative(HZ)); |
| 2619 | intel_mark_busy(dev_priv->dev); |
Daniel Vetter | cc889e0 | 2012-06-13 20:45:19 +0200 | [diff] [blame] | 2620 | |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 2621 | /* Sanity check that the reserved size was large enough. */ |
| 2622 | intel_ring_reserved_space_end(ringbuf); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2623 | } |
| 2624 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2625 | static bool i915_context_is_banned(struct drm_i915_private *dev_priv, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2626 | const struct intel_context *ctx) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2627 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2628 | unsigned long elapsed; |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2629 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2630 | elapsed = get_seconds() - ctx->hang_stats.guilty_ts; |
| 2631 | |
| 2632 | if (ctx->hang_stats.banned) |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2633 | return true; |
| 2634 | |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 2635 | if (ctx->hang_stats.ban_period_seconds && |
| 2636 | elapsed <= ctx->hang_stats.ban_period_seconds) { |
Ville Syrjälä | ccc7bed | 2014-02-21 16:26:47 +0200 | [diff] [blame] | 2637 | if (!i915_gem_context_is_default(ctx)) { |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2638 | DRM_DEBUG("context hanging too fast, banning!\n"); |
Ville Syrjälä | ccc7bed | 2014-02-21 16:26:47 +0200 | [diff] [blame] | 2639 | return true; |
Mika Kuoppala | 88b4aa8 | 2014-03-28 18:18:18 +0200 | [diff] [blame] | 2640 | } else if (i915_stop_ring_allow_ban(dev_priv)) { |
| 2641 | if (i915_stop_ring_allow_warn(dev_priv)) |
| 2642 | DRM_ERROR("gpu hanging too fast, banning!\n"); |
Ville Syrjälä | ccc7bed | 2014-02-21 16:26:47 +0200 | [diff] [blame] | 2643 | return true; |
Mika Kuoppala | 3fac897 | 2014-01-30 16:05:48 +0200 | [diff] [blame] | 2644 | } |
Mika Kuoppala | be62acb | 2013-08-30 16:19:28 +0300 | [diff] [blame] | 2645 | } |
| 2646 | |
| 2647 | return false; |
| 2648 | } |
| 2649 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2650 | static void i915_set_reset_status(struct drm_i915_private *dev_priv, |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 2651 | struct intel_context *ctx, |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2652 | const bool guilty) |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2653 | { |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2654 | struct i915_ctx_hang_stats *hs; |
| 2655 | |
| 2656 | if (WARN_ON(!ctx)) |
| 2657 | return; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2658 | |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2659 | hs = &ctx->hang_stats; |
| 2660 | |
| 2661 | if (guilty) { |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2662 | hs->banned = i915_context_is_banned(dev_priv, ctx); |
Mika Kuoppala | 44e2c07 | 2014-01-30 16:01:15 +0200 | [diff] [blame] | 2663 | hs->batch_active++; |
| 2664 | hs->guilty_ts = get_seconds(); |
| 2665 | } else { |
| 2666 | hs->batch_pending++; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2667 | } |
| 2668 | } |
| 2669 | |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2670 | void i915_gem_request_free(struct kref *req_ref) |
| 2671 | { |
| 2672 | struct drm_i915_gem_request *req = container_of(req_ref, |
| 2673 | typeof(*req), ref); |
| 2674 | struct intel_context *ctx = req->ctx; |
| 2675 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 2676 | if (req->file_priv) |
| 2677 | i915_gem_request_remove_from_client(req); |
| 2678 | |
Thomas Daniel | 0794aed | 2014-11-25 10:39:25 +0000 | [diff] [blame] | 2679 | if (ctx) { |
| 2680 | if (i915.enable_execlists) { |
Mika Kuoppala | 8ba319d | 2015-07-03 17:09:35 +0300 | [diff] [blame] | 2681 | if (ctx != req->ring->default_context) |
| 2682 | intel_lr_context_unpin(req); |
Thomas Daniel | 0794aed | 2014-11-25 10:39:25 +0000 | [diff] [blame] | 2683 | } |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2684 | |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2685 | i915_gem_context_unreference(ctx); |
| 2686 | } |
John Harrison | abfe262 | 2014-11-24 18:49:24 +0000 | [diff] [blame] | 2687 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2688 | kmem_cache_free(req->i915->requests, req); |
Mika Kuoppala | 0e50e96 | 2013-05-02 16:48:08 +0300 | [diff] [blame] | 2689 | } |
| 2690 | |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2691 | int i915_gem_request_alloc(struct intel_engine_cs *ring, |
John Harrison | 217e46b | 2015-05-29 17:43:29 +0100 | [diff] [blame] | 2692 | struct intel_context *ctx, |
| 2693 | struct drm_i915_gem_request **req_out) |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2694 | { |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 2695 | struct drm_i915_private *dev_priv = to_i915(ring->dev); |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 2696 | struct drm_i915_gem_request *req; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2697 | int ret; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2698 | |
John Harrison | 217e46b | 2015-05-29 17:43:29 +0100 | [diff] [blame] | 2699 | if (!req_out) |
| 2700 | return -EINVAL; |
| 2701 | |
John Harrison | bccca49 | 2015-05-29 17:44:11 +0100 | [diff] [blame] | 2702 | *req_out = NULL; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2703 | |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 2704 | req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL); |
| 2705 | if (req == NULL) |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2706 | return -ENOMEM; |
| 2707 | |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 2708 | ret = i915_gem_get_seqno(ring->dev, &req->seqno); |
Chris Wilson | 9a0c1e2 | 2015-05-21 21:01:45 +0100 | [diff] [blame] | 2709 | if (ret) |
| 2710 | goto err; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2711 | |
John Harrison | 40e895c | 2015-05-29 17:43:26 +0100 | [diff] [blame] | 2712 | kref_init(&req->ref); |
| 2713 | req->i915 = dev_priv; |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 2714 | req->ring = ring; |
John Harrison | 40e895c | 2015-05-29 17:43:26 +0100 | [diff] [blame] | 2715 | req->ctx = ctx; |
| 2716 | i915_gem_context_reference(req->ctx); |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2717 | |
| 2718 | if (i915.enable_execlists) |
John Harrison | 40e895c | 2015-05-29 17:43:26 +0100 | [diff] [blame] | 2719 | ret = intel_logical_ring_alloc_request_extras(req); |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2720 | else |
Daniel Vetter | eed29a5 | 2015-05-21 14:21:25 +0200 | [diff] [blame] | 2721 | ret = intel_ring_alloc_request_extras(req); |
John Harrison | 40e895c | 2015-05-29 17:43:26 +0100 | [diff] [blame] | 2722 | if (ret) { |
| 2723 | i915_gem_context_unreference(req->ctx); |
Chris Wilson | 9a0c1e2 | 2015-05-21 21:01:45 +0100 | [diff] [blame] | 2724 | goto err; |
John Harrison | 40e895c | 2015-05-29 17:43:26 +0100 | [diff] [blame] | 2725 | } |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2726 | |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 2727 | /* |
| 2728 | * Reserve space in the ring buffer for all the commands required to |
| 2729 | * eventually emit this request. This is to guarantee that the |
| 2730 | * i915_add_request() call can't fail. Note that the reserve may need |
| 2731 | * to be redone if the request is not actually submitted straight |
| 2732 | * away, e.g. because a GPU scheduler has deferred it. |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 2733 | */ |
John Harrison | ccd98fe | 2015-05-29 17:44:09 +0100 | [diff] [blame] | 2734 | if (i915.enable_execlists) |
| 2735 | ret = intel_logical_ring_reserve_space(req); |
| 2736 | else |
| 2737 | ret = intel_ring_reserve_space(req); |
| 2738 | if (ret) { |
| 2739 | /* |
| 2740 | * At this point, the request is fully allocated even if not |
| 2741 | * fully prepared. Thus it can be cleaned up using the proper |
| 2742 | * free code. |
| 2743 | */ |
| 2744 | i915_gem_request_cancel(req); |
| 2745 | return ret; |
| 2746 | } |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 2747 | |
John Harrison | bccca49 | 2015-05-29 17:44:11 +0100 | [diff] [blame] | 2748 | *req_out = req; |
John Harrison | 6689cb2 | 2015-03-19 12:30:08 +0000 | [diff] [blame] | 2749 | return 0; |
Chris Wilson | 9a0c1e2 | 2015-05-21 21:01:45 +0100 | [diff] [blame] | 2750 | |
| 2751 | err: |
| 2752 | kmem_cache_free(dev_priv->requests, req); |
| 2753 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2754 | } |
| 2755 | |
John Harrison | 29b1b41 | 2015-06-18 13:10:09 +0100 | [diff] [blame] | 2756 | void i915_gem_request_cancel(struct drm_i915_gem_request *req) |
| 2757 | { |
| 2758 | intel_ring_reserved_space_cancel(req->ringbuf); |
| 2759 | |
| 2760 | i915_gem_request_unreference(req); |
| 2761 | } |
| 2762 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2763 | struct drm_i915_gem_request * |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2764 | i915_gem_find_active_request(struct intel_engine_cs *ring) |
Chris Wilson | 9375e44 | 2010-09-19 12:21:28 +0100 | [diff] [blame] | 2765 | { |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2766 | struct drm_i915_gem_request *request; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2767 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2768 | list_for_each_entry(request, &ring->request_list, list) { |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2769 | if (i915_gem_request_completed(request, false)) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2770 | continue; |
Mika Kuoppala | aa60c66 | 2013-06-12 15:13:20 +0300 | [diff] [blame] | 2771 | |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2772 | return request; |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2773 | } |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2774 | |
| 2775 | return NULL; |
| 2776 | } |
| 2777 | |
| 2778 | static void i915_gem_reset_ring_status(struct drm_i915_private *dev_priv, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2779 | struct intel_engine_cs *ring) |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2780 | { |
| 2781 | struct drm_i915_gem_request *request; |
| 2782 | bool ring_hung; |
| 2783 | |
Chris Wilson | 8d9fc7f | 2014-02-25 17:11:23 +0200 | [diff] [blame] | 2784 | request = i915_gem_find_active_request(ring); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2785 | |
| 2786 | if (request == NULL) |
| 2787 | return; |
| 2788 | |
| 2789 | ring_hung = ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG; |
| 2790 | |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2791 | i915_set_reset_status(dev_priv, request->ctx, ring_hung); |
Mika Kuoppala | b6b0fac | 2014-01-30 19:04:43 +0200 | [diff] [blame] | 2792 | |
| 2793 | list_for_each_entry_continue(request, &ring->request_list, list) |
Mika Kuoppala | 939fd76 | 2014-01-30 19:04:44 +0200 | [diff] [blame] | 2794 | i915_set_reset_status(dev_priv, request->ctx, false); |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2795 | } |
| 2796 | |
| 2797 | static void i915_gem_reset_ring_cleanup(struct drm_i915_private *dev_priv, |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2798 | struct intel_engine_cs *ring) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2799 | { |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2800 | struct intel_ringbuffer *buffer; |
| 2801 | |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2802 | while (!list_empty(&ring->active_list)) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2803 | struct drm_i915_gem_object *obj; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2804 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 2805 | obj = list_first_entry(&ring->active_list, |
| 2806 | struct drm_i915_gem_object, |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2807 | ring_list[ring->id]); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2808 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2809 | i915_gem_object_retire__read(obj, ring->id); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2810 | } |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2811 | |
| 2812 | /* |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2813 | * Clear the execlists queue up before freeing the requests, as those |
| 2814 | * are the ones that keep the context and ringbuffer backing objects |
| 2815 | * pinned in place. |
| 2816 | */ |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2817 | |
Tomas Elf | 7de1691 | 2015-10-19 16:32:32 +0100 | [diff] [blame] | 2818 | if (i915.enable_execlists) { |
| 2819 | spin_lock_irq(&ring->execlist_lock); |
Mika Kuoppala | 1197b4f | 2015-01-13 11:32:24 +0200 | [diff] [blame] | 2820 | |
Tomas Elf | c5baa56 | 2015-10-23 18:02:37 +0100 | [diff] [blame] | 2821 | /* list_splice_tail_init checks for empty lists */ |
| 2822 | list_splice_tail_init(&ring->execlist_queue, |
| 2823 | &ring->execlist_retired_req_list); |
Daniel Vetter | af3302b | 2015-12-04 17:27:15 +0100 | [diff] [blame] | 2824 | |
Tomas Elf | 7de1691 | 2015-10-19 16:32:32 +0100 | [diff] [blame] | 2825 | spin_unlock_irq(&ring->execlist_lock); |
Tomas Elf | c5baa56 | 2015-10-23 18:02:37 +0100 | [diff] [blame] | 2826 | intel_execlists_retire_requests(ring); |
Oscar Mateo | dcb4c12 | 2014-11-13 10:28:10 +0000 | [diff] [blame] | 2827 | } |
| 2828 | |
| 2829 | /* |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2830 | * We must free the requests after all the corresponding objects have |
| 2831 | * been moved off active lists. Which is the same order as the normal |
| 2832 | * retire_requests function does. This is important if object hold |
| 2833 | * implicit references on things like e.g. ppgtt address spaces through |
| 2834 | * the request. |
| 2835 | */ |
| 2836 | while (!list_empty(&ring->request_list)) { |
| 2837 | struct drm_i915_gem_request *request; |
| 2838 | |
| 2839 | request = list_first_entry(&ring->request_list, |
| 2840 | struct drm_i915_gem_request, |
| 2841 | list); |
| 2842 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2843 | i915_gem_request_retire(request); |
Ben Widawsky | 1d62bee | 2014-01-01 10:15:13 -0800 | [diff] [blame] | 2844 | } |
Chris Wilson | 608c1a5 | 2015-09-03 13:01:40 +0100 | [diff] [blame] | 2845 | |
| 2846 | /* Having flushed all requests from all queues, we know that all |
| 2847 | * ringbuffers must now be empty. However, since we do not reclaim |
| 2848 | * all space when retiring the request (to prevent HEADs colliding |
| 2849 | * with rapid ringbuffer wraparound) the amount of available space |
| 2850 | * upon reset is less than when we start. Do one more pass over |
| 2851 | * all the ringbuffers to reset last_retired_head. |
| 2852 | */ |
| 2853 | list_for_each_entry(buffer, &ring->buffers, link) { |
| 2854 | buffer->last_retired_head = buffer->tail; |
| 2855 | intel_ring_update_space(buffer); |
| 2856 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2857 | } |
| 2858 | |
Chris Wilson | 069efc1 | 2010-09-30 16:53:18 +0100 | [diff] [blame] | 2859 | void i915_gem_reset(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2860 | { |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2861 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2862 | struct intel_engine_cs *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2863 | int i; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2864 | |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2865 | /* |
| 2866 | * Before we free the objects from the requests, we need to inspect |
| 2867 | * them for finding the guilty party. As the requests only borrow |
| 2868 | * their reference to the objects, the inspection must be done first. |
| 2869 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2870 | for_each_ring(ring, dev_priv, i) |
Chris Wilson | 4db080f | 2013-12-04 11:37:09 +0000 | [diff] [blame] | 2871 | i915_gem_reset_ring_status(dev_priv, ring); |
| 2872 | |
| 2873 | for_each_ring(ring, dev_priv, i) |
| 2874 | i915_gem_reset_ring_cleanup(dev_priv, ring); |
Chris Wilson | dfaae39 | 2010-09-22 10:31:52 +0100 | [diff] [blame] | 2875 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 2876 | i915_gem_context_reset(dev); |
| 2877 | |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 2878 | i915_gem_restore_fences(dev); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2879 | |
| 2880 | WARN_ON(i915_verify_lists(dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2881 | } |
| 2882 | |
| 2883 | /** |
| 2884 | * This function clears the request list as sequence numbers are passed. |
| 2885 | */ |
Chris Wilson | 1cf0ba1 | 2014-05-05 09:07:33 +0100 | [diff] [blame] | 2886 | void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2887 | i915_gem_retire_requests_ring(struct intel_engine_cs *ring) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2888 | { |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2889 | WARN_ON(i915_verify_lists(ring->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2890 | |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 2891 | /* Retire requests first as we use it above for the early return. |
| 2892 | * If we retire requests last, we may use a later seqno and so clear |
| 2893 | * the requests lists without clearing the active list, leading to |
| 2894 | * confusion. |
Chris Wilson | e910303 | 2014-01-07 11:45:14 +0000 | [diff] [blame] | 2895 | */ |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2896 | while (!list_empty(&ring->request_list)) { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2897 | struct drm_i915_gem_request *request; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2898 | |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2899 | request = list_first_entry(&ring->request_list, |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2900 | struct drm_i915_gem_request, |
| 2901 | list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2902 | |
John Harrison | 1b5a433 | 2014-11-24 18:49:42 +0000 | [diff] [blame] | 2903 | if (!i915_gem_request_completed(request, true)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2904 | break; |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2905 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2906 | i915_gem_request_retire(request); |
Chris Wilson | b84d5f0 | 2010-09-18 01:38:04 +0100 | [diff] [blame] | 2907 | } |
| 2908 | |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 2909 | /* Move any buffers on the active list that are no longer referenced |
| 2910 | * by the ringbuffer to the flushing/inactive lists as appropriate, |
| 2911 | * before we free the context associated with the requests. |
| 2912 | */ |
| 2913 | while (!list_empty(&ring->active_list)) { |
| 2914 | struct drm_i915_gem_object *obj; |
| 2915 | |
| 2916 | obj = list_first_entry(&ring->active_list, |
| 2917 | struct drm_i915_gem_object, |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2918 | ring_list[ring->id]); |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 2919 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2920 | if (!list_empty(&obj->last_read_req[ring->id]->list)) |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 2921 | break; |
| 2922 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 2923 | i915_gem_object_retire__read(obj, ring->id); |
Chris Wilson | 832a3aa | 2015-03-18 18:19:22 +0000 | [diff] [blame] | 2924 | } |
| 2925 | |
John Harrison | 581c26e8 | 2014-11-24 18:49:39 +0000 | [diff] [blame] | 2926 | if (unlikely(ring->trace_irq_req && |
| 2927 | i915_gem_request_completed(ring->trace_irq_req, true))) { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2928 | ring->irq_put(ring); |
John Harrison | 581c26e8 | 2014-11-24 18:49:39 +0000 | [diff] [blame] | 2929 | i915_gem_request_assign(&ring->trace_irq_req, NULL); |
Chris Wilson | 9d34e5d | 2009-09-24 05:26:06 +0100 | [diff] [blame] | 2930 | } |
Chris Wilson | 23bc598 | 2010-09-29 16:10:57 +0100 | [diff] [blame] | 2931 | |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 2932 | WARN_ON(i915_verify_lists(ring->dev)); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2933 | } |
| 2934 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2935 | bool |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2936 | i915_gem_retire_requests(struct drm_device *dev) |
| 2937 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 2938 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 2939 | struct intel_engine_cs *ring; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2940 | bool idle = true; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 2941 | int i; |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2942 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2943 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 2944 | i915_gem_retire_requests_ring(ring); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2945 | idle &= list_empty(&ring->request_list); |
Thomas Daniel | c86ee3a9 | 2014-11-13 10:27:05 +0000 | [diff] [blame] | 2946 | if (i915.enable_execlists) { |
| 2947 | unsigned long flags; |
| 2948 | |
| 2949 | spin_lock_irqsave(&ring->execlist_lock, flags); |
| 2950 | idle &= list_empty(&ring->execlist_queue); |
| 2951 | spin_unlock_irqrestore(&ring->execlist_lock, flags); |
| 2952 | |
| 2953 | intel_execlists_retire_requests(ring); |
| 2954 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2955 | } |
| 2956 | |
| 2957 | if (idle) |
| 2958 | mod_delayed_work(dev_priv->wq, |
| 2959 | &dev_priv->mm.idle_work, |
| 2960 | msecs_to_jiffies(100)); |
| 2961 | |
| 2962 | return idle; |
Chris Wilson | b09a1fe | 2010-07-23 23:18:49 +0100 | [diff] [blame] | 2963 | } |
| 2964 | |
Daniel Vetter | 75ef9da | 2010-08-21 00:25:16 +0200 | [diff] [blame] | 2965 | static void |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2966 | i915_gem_retire_work_handler(struct work_struct *work) |
| 2967 | { |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2968 | struct drm_i915_private *dev_priv = |
| 2969 | container_of(work, typeof(*dev_priv), mm.retire_work.work); |
| 2970 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | 0a58705 | 2011-01-09 21:05:44 +0000 | [diff] [blame] | 2971 | bool idle; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 2972 | |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2973 | /* Come back later if the device is busy... */ |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2974 | idle = false; |
| 2975 | if (mutex_trylock(&dev->struct_mutex)) { |
| 2976 | idle = i915_gem_retire_requests(dev); |
| 2977 | mutex_unlock(&dev->struct_mutex); |
| 2978 | } |
| 2979 | if (!idle) |
Chris Wilson | bcb4508 | 2012-10-05 17:02:57 +0100 | [diff] [blame] | 2980 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, |
| 2981 | round_jiffies_up_relative(HZ)); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2982 | } |
Chris Wilson | 891b48c | 2010-09-29 12:26:37 +0100 | [diff] [blame] | 2983 | |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 2984 | static void |
| 2985 | i915_gem_idle_work_handler(struct work_struct *work) |
| 2986 | { |
| 2987 | struct drm_i915_private *dev_priv = |
| 2988 | container_of(work, typeof(*dev_priv), mm.idle_work.work); |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2989 | struct drm_device *dev = dev_priv->dev; |
Chris Wilson | 423795c | 2015-04-07 16:21:08 +0100 | [diff] [blame] | 2990 | struct intel_engine_cs *ring; |
| 2991 | int i; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 2992 | |
Chris Wilson | 423795c | 2015-04-07 16:21:08 +0100 | [diff] [blame] | 2993 | for_each_ring(ring, dev_priv, i) |
| 2994 | if (!list_empty(&ring->request_list)) |
| 2995 | return; |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 2996 | |
Chris Wilson | 35c9418 | 2015-04-07 16:20:37 +0100 | [diff] [blame] | 2997 | intel_mark_idle(dev); |
| 2998 | |
| 2999 | if (mutex_trylock(&dev->struct_mutex)) { |
| 3000 | struct intel_engine_cs *ring; |
| 3001 | int i; |
| 3002 | |
| 3003 | for_each_ring(ring, dev_priv, i) |
| 3004 | i915_gem_batch_pool_fini(&ring->batch_pool); |
| 3005 | |
| 3006 | mutex_unlock(&dev->struct_mutex); |
| 3007 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3008 | } |
| 3009 | |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3010 | /** |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3011 | * Ensures that an object will eventually get non-busy by flushing any required |
| 3012 | * write domains, emitting any outstanding lazy request and retiring and |
| 3013 | * completed requests. |
| 3014 | */ |
| 3015 | static int |
| 3016 | i915_gem_object_flush_active(struct drm_i915_gem_object *obj) |
| 3017 | { |
John Harrison | a5ac0f9 | 2015-05-29 17:44:15 +0100 | [diff] [blame] | 3018 | int i; |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3019 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3020 | if (!obj->active) |
| 3021 | return 0; |
John Harrison | 41c5241 | 2014-11-24 18:49:43 +0000 | [diff] [blame] | 3022 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3023 | for (i = 0; i < I915_NUM_RINGS; i++) { |
| 3024 | struct drm_i915_gem_request *req; |
| 3025 | |
| 3026 | req = obj->last_read_req[i]; |
| 3027 | if (req == NULL) |
| 3028 | continue; |
| 3029 | |
| 3030 | if (list_empty(&req->list)) |
| 3031 | goto retire; |
| 3032 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3033 | if (i915_gem_request_completed(req, true)) { |
| 3034 | __i915_gem_request_retire__upto(req); |
| 3035 | retire: |
| 3036 | i915_gem_object_retire__read(obj, i); |
| 3037 | } |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3038 | } |
| 3039 | |
| 3040 | return 0; |
| 3041 | } |
| 3042 | |
| 3043 | /** |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3044 | * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT |
| 3045 | * @DRM_IOCTL_ARGS: standard ioctl arguments |
| 3046 | * |
| 3047 | * Returns 0 if successful, else an error is returned with the remaining time in |
| 3048 | * the timeout parameter. |
| 3049 | * -ETIME: object is still busy after timeout |
| 3050 | * -ERESTARTSYS: signal interrupted the wait |
| 3051 | * -ENONENT: object doesn't exist |
| 3052 | * Also possible, but rare: |
| 3053 | * -EAGAIN: GPU wedged |
| 3054 | * -ENOMEM: damn |
| 3055 | * -ENODEV: Internal IRQ fail |
| 3056 | * -E?: The add request failed |
| 3057 | * |
| 3058 | * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any |
| 3059 | * non-zero timeout parameter the wait ioctl will wait for the given number of |
| 3060 | * nanoseconds on an object becoming unbusy. Since the wait itself does so |
| 3061 | * without holding struct_mutex the object may become re-busied before this |
| 3062 | * function completes. A similar but shorter * race condition exists in the busy |
| 3063 | * ioctl |
| 3064 | */ |
| 3065 | int |
| 3066 | i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file) |
| 3067 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3068 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3069 | struct drm_i915_gem_wait *args = data; |
| 3070 | struct drm_i915_gem_object *obj; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3071 | struct drm_i915_gem_request *req[I915_NUM_RINGS]; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 3072 | unsigned reset_counter; |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3073 | int i, n = 0; |
| 3074 | int ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3075 | |
Daniel Vetter | 11b5d51 | 2014-09-29 15:31:26 +0200 | [diff] [blame] | 3076 | if (args->flags != 0) |
| 3077 | return -EINVAL; |
| 3078 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3079 | ret = i915_mutex_lock_interruptible(dev); |
| 3080 | if (ret) |
| 3081 | return ret; |
| 3082 | |
| 3083 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->bo_handle)); |
| 3084 | if (&obj->base == NULL) { |
| 3085 | mutex_unlock(&dev->struct_mutex); |
| 3086 | return -ENOENT; |
| 3087 | } |
| 3088 | |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 3089 | /* Need to make sure the object gets inactive eventually. */ |
| 3090 | ret = i915_gem_object_flush_active(obj); |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3091 | if (ret) |
| 3092 | goto out; |
| 3093 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3094 | if (!obj->active) |
John Harrison | 97b2a6a | 2014-11-24 18:49:26 +0000 | [diff] [blame] | 3095 | goto out; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3096 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3097 | /* Do this after OLR check to make sure we make forward progress polling |
Chris Wilson | 762e458 | 2015-03-04 18:09:26 +0000 | [diff] [blame] | 3098 | * on this IOCTL with a timeout == 0 (like busy ioctl) |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3099 | */ |
Chris Wilson | 762e458 | 2015-03-04 18:09:26 +0000 | [diff] [blame] | 3100 | if (args->timeout_ns == 0) { |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3101 | ret = -ETIME; |
| 3102 | goto out; |
| 3103 | } |
| 3104 | |
| 3105 | drm_gem_object_unreference(&obj->base); |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 3106 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3107 | |
| 3108 | for (i = 0; i < I915_NUM_RINGS; i++) { |
| 3109 | if (obj->last_read_req[i] == NULL) |
| 3110 | continue; |
| 3111 | |
| 3112 | req[n++] = i915_gem_request_reference(obj->last_read_req[i]); |
| 3113 | } |
| 3114 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3115 | mutex_unlock(&dev->struct_mutex); |
| 3116 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3117 | for (i = 0; i < n; i++) { |
| 3118 | if (ret == 0) |
| 3119 | ret = __i915_wait_request(req[i], reset_counter, true, |
| 3120 | args->timeout_ns > 0 ? &args->timeout_ns : NULL, |
Chris Wilson | b6aa087 | 2015-12-02 09:13:46 +0000 | [diff] [blame] | 3121 | to_rps_client(file)); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3122 | i915_gem_request_unreference__unlocked(req[i]); |
| 3123 | } |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 3124 | return ret; |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3125 | |
| 3126 | out: |
| 3127 | drm_gem_object_unreference(&obj->base); |
| 3128 | mutex_unlock(&dev->struct_mutex); |
| 3129 | return ret; |
| 3130 | } |
| 3131 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3132 | static int |
| 3133 | __i915_gem_object_sync(struct drm_i915_gem_object *obj, |
| 3134 | struct intel_engine_cs *to, |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3135 | struct drm_i915_gem_request *from_req, |
| 3136 | struct drm_i915_gem_request **to_req) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3137 | { |
| 3138 | struct intel_engine_cs *from; |
| 3139 | int ret; |
| 3140 | |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3141 | from = i915_gem_request_get_ring(from_req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3142 | if (to == from) |
| 3143 | return 0; |
| 3144 | |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3145 | if (i915_gem_request_completed(from_req, true)) |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3146 | return 0; |
| 3147 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3148 | if (!i915_semaphore_is_enabled(obj->base.dev)) { |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 3149 | struct drm_i915_private *i915 = to_i915(obj->base.dev); |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3150 | ret = __i915_wait_request(from_req, |
Chris Wilson | a6f766f | 2015-04-27 13:41:20 +0100 | [diff] [blame] | 3151 | atomic_read(&i915->gpu_error.reset_counter), |
| 3152 | i915->mm.interruptible, |
| 3153 | NULL, |
| 3154 | &i915->rps.semaphores); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3155 | if (ret) |
| 3156 | return ret; |
| 3157 | |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3158 | i915_gem_object_retire_request(obj, from_req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3159 | } else { |
| 3160 | int idx = intel_ring_sync_index(from, to); |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3161 | u32 seqno = i915_gem_request_get_seqno(from_req); |
| 3162 | |
| 3163 | WARN_ON(!to_req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3164 | |
| 3165 | if (seqno <= from->semaphore.sync_seqno[idx]) |
| 3166 | return 0; |
| 3167 | |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3168 | if (*to_req == NULL) { |
| 3169 | ret = i915_gem_request_alloc(to, to->default_context, to_req); |
| 3170 | if (ret) |
| 3171 | return ret; |
| 3172 | } |
| 3173 | |
John Harrison | 599d924 | 2015-05-29 17:44:04 +0100 | [diff] [blame] | 3174 | trace_i915_gem_ring_sync_to(*to_req, from, from_req); |
| 3175 | ret = to->semaphore.sync_to(*to_req, from, seqno); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3176 | if (ret) |
| 3177 | return ret; |
| 3178 | |
| 3179 | /* We use last_read_req because sync_to() |
| 3180 | * might have just caused seqno wrap under |
| 3181 | * the radar. |
| 3182 | */ |
| 3183 | from->semaphore.sync_seqno[idx] = |
| 3184 | i915_gem_request_get_seqno(obj->last_read_req[from->id]); |
| 3185 | } |
| 3186 | |
| 3187 | return 0; |
| 3188 | } |
| 3189 | |
Ben Widawsky | 23ba4fd | 2012-05-24 15:03:10 -0700 | [diff] [blame] | 3190 | /** |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3191 | * i915_gem_object_sync - sync an object to a ring. |
| 3192 | * |
| 3193 | * @obj: object which may be in use on another ring. |
| 3194 | * @to: ring we wish to use the object on. May be NULL. |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3195 | * @to_req: request we wish to use the object for. See below. |
| 3196 | * This will be allocated and returned if a request is |
| 3197 | * required but not passed in. |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3198 | * |
| 3199 | * This code is meant to abstract object synchronization with the GPU. |
| 3200 | * Calling with NULL implies synchronizing the object with the CPU |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3201 | * rather than a particular GPU ring. Conceptually we serialise writes |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3202 | * between engines inside the GPU. We only allow one engine to write |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3203 | * into a buffer at any time, but multiple readers. To ensure each has |
| 3204 | * a coherent view of memory, we must: |
| 3205 | * |
| 3206 | * - If there is an outstanding write request to the object, the new |
| 3207 | * request must wait for it to complete (either CPU or in hw, requests |
| 3208 | * on the same ring will be naturally ordered). |
| 3209 | * |
| 3210 | * - If we are a write request (pending_write_domain is set), the new |
| 3211 | * request must wait for outstanding read requests to complete. |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3212 | * |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3213 | * For CPU synchronisation (NULL to) no request is required. For syncing with |
| 3214 | * rings to_req must be non-NULL. However, a request does not have to be |
| 3215 | * pre-allocated. If *to_req is NULL and sync commands will be emitted then a |
| 3216 | * request will be allocated automatically and returned through *to_req. Note |
| 3217 | * that it is not guaranteed that commands will be emitted (because the system |
| 3218 | * might already be idle). Hence there is no need to create a request that |
| 3219 | * might never have any work submitted. Note further that if a request is |
| 3220 | * returned in *to_req, it is the responsibility of the caller to submit |
| 3221 | * that request (after potentially adding more work to it). |
| 3222 | * |
Ben Widawsky | 5816d64 | 2012-04-11 11:18:19 -0700 | [diff] [blame] | 3223 | * Returns 0 if successful, else propagates up the lower layer error. |
| 3224 | */ |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3225 | int |
| 3226 | i915_gem_object_sync(struct drm_i915_gem_object *obj, |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3227 | struct intel_engine_cs *to, |
| 3228 | struct drm_i915_gem_request **to_req) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3229 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3230 | const bool readonly = obj->base.pending_write_domain == 0; |
| 3231 | struct drm_i915_gem_request *req[I915_NUM_RINGS]; |
| 3232 | int ret, i, n; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3233 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3234 | if (!obj->active) |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3235 | return 0; |
| 3236 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3237 | if (to == NULL) |
| 3238 | return i915_gem_object_wait_rendering(obj, readonly); |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3239 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3240 | n = 0; |
| 3241 | if (readonly) { |
| 3242 | if (obj->last_write_req) |
| 3243 | req[n++] = obj->last_write_req; |
| 3244 | } else { |
| 3245 | for (i = 0; i < I915_NUM_RINGS; i++) |
| 3246 | if (obj->last_read_req[i]) |
| 3247 | req[n++] = obj->last_read_req[i]; |
| 3248 | } |
| 3249 | for (i = 0; i < n; i++) { |
John Harrison | 91af127 | 2015-06-18 13:14:56 +0100 | [diff] [blame] | 3250 | ret = __i915_gem_object_sync(obj, to, req[i], to_req); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3251 | if (ret) |
| 3252 | return ret; |
| 3253 | } |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3254 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3255 | return 0; |
Ben Widawsky | 2911a35 | 2012-04-05 14:47:36 -0700 | [diff] [blame] | 3256 | } |
| 3257 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3258 | static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj) |
| 3259 | { |
| 3260 | u32 old_write_domain, old_read_domains; |
| 3261 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3262 | /* Force a pagefault for domain tracking on next user access */ |
| 3263 | i915_gem_release_mmap(obj); |
| 3264 | |
Keith Packard | b97c3d9 | 2011-06-24 21:02:59 -0700 | [diff] [blame] | 3265 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3266 | return; |
| 3267 | |
Chris Wilson | 97c809fd | 2012-10-09 19:24:38 +0100 | [diff] [blame] | 3268 | /* Wait for any direct GTT access to complete */ |
| 3269 | mb(); |
| 3270 | |
Chris Wilson | b5ffc9b | 2011-04-13 22:06:03 +0100 | [diff] [blame] | 3271 | old_read_domains = obj->base.read_domains; |
| 3272 | old_write_domain = obj->base.write_domain; |
| 3273 | |
| 3274 | obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT; |
| 3275 | obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT; |
| 3276 | |
| 3277 | trace_i915_gem_object_change_domain(obj, |
| 3278 | old_read_domains, |
| 3279 | old_write_domain); |
| 3280 | } |
| 3281 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 3282 | static int __i915_vma_unbind(struct i915_vma *vma, bool wait) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3283 | { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3284 | struct drm_i915_gem_object *obj = vma->obj; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3285 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Chris Wilson | 43e28f0 | 2013-01-08 10:53:09 +0000 | [diff] [blame] | 3286 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3287 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3288 | if (list_empty(&vma->vma_link)) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3289 | return 0; |
| 3290 | |
Daniel Vetter | 0ff501c | 2013-08-29 19:50:31 +0200 | [diff] [blame] | 3291 | if (!drm_mm_node_allocated(&vma->node)) { |
| 3292 | i915_gem_vma_destroy(vma); |
Daniel Vetter | 0ff501c | 2013-08-29 19:50:31 +0200 | [diff] [blame] | 3293 | return 0; |
| 3294 | } |
Ben Widawsky | 433544b | 2013-08-13 18:09:06 -0700 | [diff] [blame] | 3295 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 3296 | if (vma->pin_count) |
Chris Wilson | 31d8d65 | 2012-05-24 19:11:20 +0100 | [diff] [blame] | 3297 | return -EBUSY; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3298 | |
Chris Wilson | c4670ad | 2012-08-20 10:23:27 +0100 | [diff] [blame] | 3299 | BUG_ON(obj->pages == NULL); |
| 3300 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 3301 | if (wait) { |
| 3302 | ret = i915_gem_object_wait_rendering(obj, false); |
| 3303 | if (ret) |
| 3304 | return ret; |
| 3305 | } |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3306 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3307 | if (i915_is_ggtt(vma->vm) && |
| 3308 | vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 3309 | i915_gem_object_finish_gtt(obj); |
Chris Wilson | a8198ee | 2011-04-13 22:04:09 +0100 | [diff] [blame] | 3310 | |
Daniel Vetter | 8b1bc9b | 2014-02-14 14:06:07 +0100 | [diff] [blame] | 3311 | /* release the fence reg _after_ flushing */ |
| 3312 | ret = i915_gem_object_put_fence(obj); |
| 3313 | if (ret) |
| 3314 | return ret; |
| 3315 | } |
Daniel Vetter | 96b47b6 | 2009-12-15 17:50:00 +0100 | [diff] [blame] | 3316 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3317 | trace_i915_vma_unbind(vma); |
Chris Wilson | db53a30 | 2011-02-03 11:57:46 +0000 | [diff] [blame] | 3318 | |
Daniel Vetter | 777dc5b | 2015-04-14 17:35:12 +0200 | [diff] [blame] | 3319 | vma->vm->unbind_vma(vma); |
Mika Kuoppala | 5e562f1 | 2015-04-30 11:02:31 +0300 | [diff] [blame] | 3320 | vma->bound = 0; |
Ben Widawsky | 6f65e29 | 2013-12-06 14:10:56 -0800 | [diff] [blame] | 3321 | |
Chris Wilson | 64bf930 | 2014-02-25 14:23:28 +0000 | [diff] [blame] | 3322 | list_del_init(&vma->mm_list); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3323 | if (i915_is_ggtt(vma->vm)) { |
| 3324 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) { |
| 3325 | obj->map_and_fenceable = false; |
| 3326 | } else if (vma->ggtt_view.pages) { |
| 3327 | sg_free_table(vma->ggtt_view.pages); |
| 3328 | kfree(vma->ggtt_view.pages); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3329 | } |
Chris Wilson | 016a65a | 2015-06-11 08:06:08 +0100 | [diff] [blame] | 3330 | vma->ggtt_view.pages = NULL; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3331 | } |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3332 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3333 | drm_mm_remove_node(&vma->node); |
| 3334 | i915_gem_vma_destroy(vma); |
| 3335 | |
| 3336 | /* Since the unbound list is global, only move to that list if |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 3337 | * no more VMAs exist. */ |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 3338 | if (list_empty(&obj->vma_list)) |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3339 | list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3340 | |
Chris Wilson | 70903c3 | 2013-12-04 09:59:09 +0000 | [diff] [blame] | 3341 | /* And finally now the object is completely decoupled from this vma, |
| 3342 | * we can drop its hold on the backing storage and allow it to be |
| 3343 | * reaped by the shrinker. |
| 3344 | */ |
| 3345 | i915_gem_object_unpin_pages(obj); |
| 3346 | |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3347 | return 0; |
Chris Wilson | 54cf91d | 2010-11-25 18:00:26 +0000 | [diff] [blame] | 3348 | } |
| 3349 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 3350 | int i915_vma_unbind(struct i915_vma *vma) |
| 3351 | { |
| 3352 | return __i915_vma_unbind(vma, true); |
| 3353 | } |
| 3354 | |
| 3355 | int __i915_vma_unbind_no_wait(struct i915_vma *vma) |
| 3356 | { |
| 3357 | return __i915_vma_unbind(vma, false); |
| 3358 | } |
| 3359 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 3360 | int i915_gpu_idle(struct drm_device *dev) |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3361 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3362 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 3363 | struct intel_engine_cs *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 3364 | int ret, i; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3365 | |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3366 | /* Flush everything onto the inactive list. */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 3367 | for_each_ring(ring, dev_priv, i) { |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 3368 | if (!i915.enable_execlists) { |
John Harrison | 73cfa86 | 2015-05-29 17:43:35 +0100 | [diff] [blame] | 3369 | struct drm_i915_gem_request *req; |
| 3370 | |
| 3371 | ret = i915_gem_request_alloc(ring, ring->default_context, &req); |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 3372 | if (ret) |
| 3373 | return ret; |
John Harrison | 73cfa86 | 2015-05-29 17:43:35 +0100 | [diff] [blame] | 3374 | |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 3375 | ret = i915_switch_context(req); |
John Harrison | 73cfa86 | 2015-05-29 17:43:35 +0100 | [diff] [blame] | 3376 | if (ret) { |
| 3377 | i915_gem_request_cancel(req); |
| 3378 | return ret; |
| 3379 | } |
| 3380 | |
John Harrison | 7528987 | 2015-05-29 17:43:49 +0100 | [diff] [blame] | 3381 | i915_add_request_no_flush(req); |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 3382 | } |
Ben Widawsky | b6c7488 | 2012-08-14 14:35:14 -0700 | [diff] [blame] | 3383 | |
Chris Wilson | 3e96050 | 2012-11-27 16:22:54 +0000 | [diff] [blame] | 3384 | ret = intel_ring_idle(ring); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 3385 | if (ret) |
| 3386 | return ret; |
| 3387 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 3388 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 3389 | WARN_ON(i915_verify_lists(dev)); |
Daniel Vetter | 8a1a49f | 2010-02-11 22:29:04 +0100 | [diff] [blame] | 3390 | return 0; |
Daniel Vetter | 4df2faf | 2010-02-19 11:52:00 +0100 | [diff] [blame] | 3391 | } |
| 3392 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3393 | static bool i915_gem_valid_gtt_space(struct i915_vma *vma, |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3394 | unsigned long cache_level) |
| 3395 | { |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3396 | struct drm_mm_node *gtt_space = &vma->node; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3397 | struct drm_mm_node *other; |
| 3398 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3399 | /* |
| 3400 | * On some machines we have to be careful when putting differing types |
| 3401 | * of snoopable memory together to avoid the prefetcher crossing memory |
| 3402 | * domains and dying. During vm initialisation, we decide whether or not |
| 3403 | * these constraints apply and set the drm_mm.color_adjust |
| 3404 | * appropriately. |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3405 | */ |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3406 | if (vma->vm->mm.color_adjust == NULL) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3407 | return true; |
| 3408 | |
Ben Widawsky | c6cfb32 | 2013-07-05 14:41:06 -0700 | [diff] [blame] | 3409 | if (!drm_mm_node_allocated(gtt_space)) |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3410 | return true; |
| 3411 | |
| 3412 | if (list_empty(>t_space->node_list)) |
| 3413 | return true; |
| 3414 | |
| 3415 | other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list); |
| 3416 | if (other->allocated && !other->hole_follows && other->color != cache_level) |
| 3417 | return false; |
| 3418 | |
| 3419 | other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list); |
| 3420 | if (other->allocated && !gtt_space->hole_follows && other->color != cache_level) |
| 3421 | return false; |
| 3422 | |
| 3423 | return true; |
| 3424 | } |
| 3425 | |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 3426 | /** |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3427 | * Finds free space in the GTT aperture and binds the object or a view of it |
| 3428 | * there. |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3429 | */ |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3430 | static struct i915_vma * |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3431 | i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj, |
| 3432 | struct i915_address_space *vm, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3433 | const struct i915_ggtt_view *ggtt_view, |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3434 | unsigned alignment, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3435 | uint64_t flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3436 | { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3437 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 3438 | struct drm_i915_private *dev_priv = dev->dev_private; |
Michel Thierry | 65bd342 | 2015-07-29 17:23:58 +0100 | [diff] [blame] | 3439 | u32 fence_alignment, unfenced_alignment; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3440 | u32 search_flag, alloc_flag; |
| 3441 | u64 start, end; |
Michel Thierry | 65bd342 | 2015-07-29 17:23:58 +0100 | [diff] [blame] | 3442 | u64 size, fence_size; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3443 | struct i915_vma *vma; |
Chris Wilson | 07f73f6 | 2009-09-14 16:50:30 +0100 | [diff] [blame] | 3444 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3445 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3446 | if (i915_is_ggtt(vm)) { |
| 3447 | u32 view_size; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3448 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3449 | if (WARN_ON(!ggtt_view)) |
| 3450 | return ERR_PTR(-EINVAL); |
| 3451 | |
| 3452 | view_size = i915_ggtt_view_size(obj, ggtt_view); |
| 3453 | |
| 3454 | fence_size = i915_gem_get_gtt_size(dev, |
| 3455 | view_size, |
| 3456 | obj->tiling_mode); |
| 3457 | fence_alignment = i915_gem_get_gtt_alignment(dev, |
| 3458 | view_size, |
| 3459 | obj->tiling_mode, |
| 3460 | true); |
| 3461 | unfenced_alignment = i915_gem_get_gtt_alignment(dev, |
| 3462 | view_size, |
| 3463 | obj->tiling_mode, |
| 3464 | false); |
| 3465 | size = flags & PIN_MAPPABLE ? fence_size : view_size; |
| 3466 | } else { |
| 3467 | fence_size = i915_gem_get_gtt_size(dev, |
| 3468 | obj->base.size, |
| 3469 | obj->tiling_mode); |
| 3470 | fence_alignment = i915_gem_get_gtt_alignment(dev, |
| 3471 | obj->base.size, |
| 3472 | obj->tiling_mode, |
| 3473 | true); |
| 3474 | unfenced_alignment = |
| 3475 | i915_gem_get_gtt_alignment(dev, |
| 3476 | obj->base.size, |
| 3477 | obj->tiling_mode, |
| 3478 | false); |
| 3479 | size = flags & PIN_MAPPABLE ? fence_size : obj->base.size; |
| 3480 | } |
Chris Wilson | a00b10c | 2010-09-24 21:15:47 +0100 | [diff] [blame] | 3481 | |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3482 | start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0; |
| 3483 | end = vm->total; |
| 3484 | if (flags & PIN_MAPPABLE) |
| 3485 | end = min_t(u64, end, dev_priv->gtt.mappable_end); |
| 3486 | if (flags & PIN_ZONE_4G) |
| 3487 | end = min_t(u64, end, (1ULL << 32)); |
| 3488 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3489 | if (alignment == 0) |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3490 | alignment = flags & PIN_MAPPABLE ? fence_alignment : |
Daniel Vetter | 5e78330 | 2010-11-14 22:32:36 +0100 | [diff] [blame] | 3491 | unfenced_alignment; |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3492 | if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) { |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3493 | DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n", |
| 3494 | ggtt_view ? ggtt_view->type : 0, |
| 3495 | alignment); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3496 | return ERR_PTR(-EINVAL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3497 | } |
| 3498 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3499 | /* If binding the object/GGTT view requires more space than the entire |
| 3500 | * aperture has, reject it early before evicting everything in a vain |
| 3501 | * attempt to find space. |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3502 | */ |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3503 | if (size > end) { |
Michel Thierry | 65bd342 | 2015-07-29 17:23:58 +0100 | [diff] [blame] | 3504 | DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n", |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 3505 | ggtt_view ? ggtt_view->type : 0, |
| 3506 | size, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 3507 | flags & PIN_MAPPABLE ? "mappable" : "total", |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 3508 | end); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3509 | return ERR_PTR(-E2BIG); |
Chris Wilson | 654fc60 | 2010-05-27 13:18:21 +0100 | [diff] [blame] | 3510 | } |
| 3511 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 3512 | ret = i915_gem_object_get_pages(obj); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3513 | if (ret) |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3514 | return ERR_PTR(ret); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 3515 | |
Chris Wilson | fbdda6f | 2012-11-20 10:45:16 +0000 | [diff] [blame] | 3516 | i915_gem_object_pin_pages(obj); |
| 3517 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 3518 | vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) : |
| 3519 | i915_gem_obj_lookup_or_create_vma(obj, vm); |
| 3520 | |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3521 | if (IS_ERR(vma)) |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3522 | goto err_unpin; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3523 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3524 | if (flags & PIN_OFFSET_FIXED) { |
| 3525 | uint64_t offset = flags & PIN_OFFSET_MASK; |
| 3526 | |
| 3527 | if (offset & (alignment - 1) || offset + size > end) { |
| 3528 | ret = -EINVAL; |
| 3529 | goto err_free_vma; |
| 3530 | } |
| 3531 | vma->node.start = offset; |
| 3532 | vma->node.size = size; |
| 3533 | vma->node.color = obj->cache_level; |
| 3534 | ret = drm_mm_reserve_node(&vm->mm, &vma->node); |
| 3535 | if (ret) { |
| 3536 | ret = i915_gem_evict_for_vma(vma); |
| 3537 | if (ret == 0) |
| 3538 | ret = drm_mm_reserve_node(&vm->mm, &vma->node); |
| 3539 | } |
| 3540 | if (ret) |
| 3541 | goto err_free_vma; |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3542 | } else { |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3543 | if (flags & PIN_HIGH) { |
| 3544 | search_flag = DRM_MM_SEARCH_BELOW; |
| 3545 | alloc_flag = DRM_MM_CREATE_TOP; |
| 3546 | } else { |
| 3547 | search_flag = DRM_MM_SEARCH_DEFAULT; |
| 3548 | alloc_flag = DRM_MM_CREATE_DEFAULT; |
| 3549 | } |
Michel Thierry | 101b506 | 2015-10-01 13:33:57 +0100 | [diff] [blame] | 3550 | |
Ben Widawsky | 0a9ae0d | 2013-05-25 12:26:35 -0700 | [diff] [blame] | 3551 | search_free: |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3552 | ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node, |
| 3553 | size, alignment, |
| 3554 | obj->cache_level, |
| 3555 | start, end, |
| 3556 | search_flag, |
| 3557 | alloc_flag); |
| 3558 | if (ret) { |
| 3559 | ret = i915_gem_evict_something(dev, vm, size, alignment, |
| 3560 | obj->cache_level, |
| 3561 | start, end, |
| 3562 | flags); |
| 3563 | if (ret == 0) |
| 3564 | goto search_free; |
Chris Wilson | 9731129 | 2009-09-21 00:22:34 +0100 | [diff] [blame] | 3565 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 3566 | goto err_free_vma; |
| 3567 | } |
Chris Wilson | dc9dd7a | 2012-12-07 20:37:07 +0000 | [diff] [blame] | 3568 | } |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3569 | if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) { |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3570 | ret = -EINVAL; |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3571 | goto err_remove_node; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3572 | } |
| 3573 | |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3574 | trace_i915_vma_bind(vma, flags); |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 3575 | ret = i915_vma_bind(vma, obj->cache_level, flags); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3576 | if (ret) |
Imre Deak | e227330 | 2015-07-09 12:59:05 +0300 | [diff] [blame] | 3577 | goto err_remove_node; |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 3578 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 3579 | list_move_tail(&obj->global_list, &dev_priv->mm.bound_list); |
Ben Widawsky | ca191b1 | 2013-07-31 17:00:14 -0700 | [diff] [blame] | 3580 | list_add_tail(&vma->mm_list, &vm->inactive_list); |
Chris Wilson | bf1a109 | 2010-08-07 11:01:20 +0100 | [diff] [blame] | 3581 | |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3582 | return vma; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3583 | |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3584 | err_remove_node: |
Dan Carpenter | 6286ef9 | 2013-07-19 08:46:27 +0300 | [diff] [blame] | 3585 | drm_mm_remove_node(&vma->node); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3586 | err_free_vma: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3587 | i915_gem_vma_destroy(vma); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3588 | vma = ERR_PTR(ret); |
Daniel Vetter | bc6bc15 | 2013-07-22 12:12:38 +0200 | [diff] [blame] | 3589 | err_unpin: |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 3590 | i915_gem_object_unpin_pages(obj); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 3591 | return vma; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3592 | } |
| 3593 | |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3594 | bool |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3595 | i915_gem_clflush_object(struct drm_i915_gem_object *obj, |
| 3596 | bool force) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3597 | { |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3598 | /* If we don't have a page list set up, then we're not pinned |
| 3599 | * to GPU, and we can ignore the cache flush because it'll happen |
| 3600 | * again at bind time. |
| 3601 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3602 | if (obj->pages == NULL) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3603 | return false; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 3604 | |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3605 | /* |
| 3606 | * Stolen memory is always coherent with the GPU as it is explicitly |
| 3607 | * marked as wc by the system, or the system is cache-coherent. |
| 3608 | */ |
Chris Wilson | 6a2c423 | 2014-11-04 04:51:40 -0800 | [diff] [blame] | 3609 | if (obj->stolen || obj->phys_handle) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3610 | return false; |
Imre Deak | 769ce46 | 2013-02-13 21:56:05 +0200 | [diff] [blame] | 3611 | |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3612 | /* If the GPU is snooping the contents of the CPU cache, |
| 3613 | * we do not need to manually clear the CPU cache lines. However, |
| 3614 | * the caches are only snooped when the render cache is |
| 3615 | * flushed/invalidated. As we always have to emit invalidations |
| 3616 | * and flushes when moving into and out of the RENDER domain, correct |
| 3617 | * snooping behaviour occurs naturally as the result of our domain |
| 3618 | * tracking. |
| 3619 | */ |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3620 | if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) { |
| 3621 | obj->cache_dirty = true; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3622 | return false; |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3623 | } |
Chris Wilson | 9c23f7f | 2011-03-29 16:59:52 -0700 | [diff] [blame] | 3624 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3625 | trace_i915_gem_object_clflush(obj); |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 3626 | drm_clflush_sg(obj->pages); |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3627 | obj->cache_dirty = false; |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3628 | |
| 3629 | return true; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3630 | } |
| 3631 | |
| 3632 | /** Flushes the GTT write domain for the object if it's dirty. */ |
| 3633 | static void |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3634 | i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3635 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3636 | uint32_t old_write_domain; |
| 3637 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3638 | if (obj->base.write_domain != I915_GEM_DOMAIN_GTT) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3639 | return; |
| 3640 | |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3641 | /* No actual flushing is required for the GTT write domain. Writes |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3642 | * to it immediately go to main memory as far as we know, so there's |
| 3643 | * no chipset flush. It also doesn't land in render cache. |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3644 | * |
| 3645 | * However, we do have to enforce the order so that all writes through |
| 3646 | * the GTT land before any writes to the device, such as updates to |
| 3647 | * the GATT itself. |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3648 | */ |
Chris Wilson | 63256ec | 2011-01-04 18:42:07 +0000 | [diff] [blame] | 3649 | wmb(); |
| 3650 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3651 | old_write_domain = obj->base.write_domain; |
| 3652 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3653 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 3654 | intel_fb_obj_flush(obj, false, ORIGIN_GTT); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3655 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3656 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3657 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3658 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3659 | } |
| 3660 | |
| 3661 | /** Flushes the CPU write domain for the object if it's dirty. */ |
| 3662 | static void |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3663 | i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3664 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3665 | uint32_t old_write_domain; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3666 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3667 | if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3668 | return; |
| 3669 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3670 | if (i915_gem_clflush_object(obj, obj->pin_display)) |
Chris Wilson | 000433b | 2013-08-08 14:41:09 +0100 | [diff] [blame] | 3671 | i915_gem_chipset_flush(obj->base.dev); |
| 3672 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3673 | old_write_domain = obj->base.write_domain; |
| 3674 | obj->base.write_domain = 0; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3675 | |
Rodrigo Vivi | de152b6 | 2015-07-07 16:28:51 -0700 | [diff] [blame] | 3676 | intel_fb_obj_flush(obj, false, ORIGIN_CPU); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 3677 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3678 | trace_i915_gem_object_change_domain(obj, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3679 | obj->base.read_domains, |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3680 | old_write_domain); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3681 | } |
| 3682 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3683 | /** |
| 3684 | * Moves a single object to the GTT read, and possibly write domain. |
| 3685 | * |
| 3686 | * This function returns when the move is complete, including waiting on |
| 3687 | * flushes to occur. |
| 3688 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 3689 | int |
Chris Wilson | 2021746 | 2010-11-23 15:26:33 +0000 | [diff] [blame] | 3690 | i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3691 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3692 | uint32_t old_write_domain, old_read_domains; |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3693 | struct i915_vma *vma; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3694 | int ret; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3695 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 3696 | if (obj->base.write_domain == I915_GEM_DOMAIN_GTT) |
| 3697 | return 0; |
| 3698 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 3699 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 3700 | if (ret) |
| 3701 | return ret; |
| 3702 | |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3703 | /* Flush and acquire obj->pages so that we are coherent through |
| 3704 | * direct access in memory with previous cached writes through |
| 3705 | * shmemfs and that our cache domain tracking remains valid. |
| 3706 | * For example, if the obj->filp was moved to swap without us |
| 3707 | * being notified and releasing the pages, we would mistakenly |
| 3708 | * continue to assume that the obj remained out of the CPU cached |
| 3709 | * domain. |
| 3710 | */ |
| 3711 | ret = i915_gem_object_get_pages(obj); |
| 3712 | if (ret) |
| 3713 | return ret; |
| 3714 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3715 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3716 | |
Chris Wilson | d0a5778 | 2012-10-09 19:24:37 +0100 | [diff] [blame] | 3717 | /* Serialise direct access to this object with the barriers for |
| 3718 | * coherent writes from the GPU, by effectively invalidating the |
| 3719 | * GTT domain upon first access. |
| 3720 | */ |
| 3721 | if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) |
| 3722 | mb(); |
| 3723 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3724 | old_write_domain = obj->base.write_domain; |
| 3725 | old_read_domains = obj->base.read_domains; |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3726 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 3727 | /* It should now be out of any other write domains, and we can update |
| 3728 | * the domain values for our changes. |
| 3729 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3730 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0); |
| 3731 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3732 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 3733 | obj->base.read_domains = I915_GEM_DOMAIN_GTT; |
| 3734 | obj->base.write_domain = I915_GEM_DOMAIN_GTT; |
| 3735 | obj->dirty = 1; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3736 | } |
| 3737 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 3738 | trace_i915_gem_object_change_domain(obj, |
| 3739 | old_read_domains, |
| 3740 | old_write_domain); |
| 3741 | |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3742 | /* And bump the LRU for this access */ |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3743 | vma = i915_gem_obj_to_ggtt(obj); |
| 3744 | if (vma && drm_mm_node_allocated(&vma->node) && !obj->active) |
Chris Wilson | dc8cd1e | 2014-08-09 17:37:22 +0100 | [diff] [blame] | 3745 | list_move_tail(&vma->mm_list, |
Chris Wilson | 43566de | 2015-01-02 16:29:29 +0530 | [diff] [blame] | 3746 | &to_i915(obj->base.dev)->gtt.base.inactive_list); |
Chris Wilson | 8325a09 | 2012-04-24 15:52:35 +0100 | [diff] [blame] | 3747 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 3748 | return 0; |
| 3749 | } |
| 3750 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3751 | /** |
| 3752 | * Changes the cache-level of an object across all VMA. |
| 3753 | * |
| 3754 | * After this function returns, the object will be in the new cache-level |
| 3755 | * across all GTT and the contents of the backing storage will be coherent, |
| 3756 | * with respect to the new cache-level. In order to keep the backing storage |
| 3757 | * coherent for all users, we only allow a single cache level to be set |
| 3758 | * globally on the object and prevent it from being changed whilst the |
| 3759 | * hardware is reading from the object. That is if the object is currently |
| 3760 | * on the scanout it will be set to uncached (or equivalent display |
| 3761 | * cache coherency) and all non-MOCS GPU access will also be uncached so |
| 3762 | * that all direct access to the scanout remains coherent. |
| 3763 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3764 | int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj, |
| 3765 | enum i915_cache_level cache_level) |
| 3766 | { |
Daniel Vetter | 7bddb01 | 2012-02-09 17:15:47 +0100 | [diff] [blame] | 3767 | struct drm_device *dev = obj->base.dev; |
Chris Wilson | df6f783 | 2014-03-21 07:40:56 +0000 | [diff] [blame] | 3768 | struct i915_vma *vma, *next; |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3769 | bool bound = false; |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3770 | int ret = 0; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3771 | |
| 3772 | if (obj->cache_level == cache_level) |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3773 | goto out; |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3774 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3775 | /* Inspect the list of currently bound VMA and unbind any that would |
| 3776 | * be invalid given the new cache-level. This is principally to |
| 3777 | * catch the issue of the CS prefetch crossing page boundaries and |
| 3778 | * reading an invalid PTE on older architectures. |
| 3779 | */ |
Chris Wilson | df6f783 | 2014-03-21 07:40:56 +0000 | [diff] [blame] | 3780 | list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) { |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3781 | if (!drm_mm_node_allocated(&vma->node)) |
| 3782 | continue; |
| 3783 | |
| 3784 | if (vma->pin_count) { |
| 3785 | DRM_DEBUG("can not change the cache level of pinned objects\n"); |
| 3786 | return -EBUSY; |
| 3787 | } |
| 3788 | |
Chris Wilson | 4144f9b | 2014-09-11 08:43:48 +0100 | [diff] [blame] | 3789 | if (!i915_gem_valid_gtt_space(vma, cache_level)) { |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 3790 | ret = i915_vma_unbind(vma); |
Ben Widawsky | 3089c6f | 2013-07-31 17:00:03 -0700 | [diff] [blame] | 3791 | if (ret) |
| 3792 | return ret; |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3793 | } else |
| 3794 | bound = true; |
Chris Wilson | 42d6ab4 | 2012-07-26 11:49:32 +0100 | [diff] [blame] | 3795 | } |
| 3796 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3797 | /* We can reuse the existing drm_mm nodes but need to change the |
| 3798 | * cache-level on the PTE. We could simply unbind them all and |
| 3799 | * rebind with the correct cache-level on next use. However since |
| 3800 | * we already have a valid slot, dma mapping, pages etc, we may as |
| 3801 | * rewrite the PTE in the belief that doing so tramples upon less |
| 3802 | * state and so involves less work. |
| 3803 | */ |
| 3804 | if (bound) { |
| 3805 | /* Before we change the PTE, the GPU must not be accessing it. |
| 3806 | * If we wait upon the object, we know that all the bound |
| 3807 | * VMA are no longer active. |
| 3808 | */ |
Chris Wilson | 2e2f351 | 2015-04-27 13:41:14 +0100 | [diff] [blame] | 3809 | ret = i915_gem_object_wait_rendering(obj, false); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3810 | if (ret) |
| 3811 | return ret; |
| 3812 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3813 | if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) { |
| 3814 | /* Access to snoopable pages through the GTT is |
| 3815 | * incoherent and on some machines causes a hard |
| 3816 | * lockup. Relinquish the CPU mmaping to force |
| 3817 | * userspace to refault in the pages and we can |
| 3818 | * then double check if the GTT mapping is still |
| 3819 | * valid for that pointer access. |
| 3820 | */ |
| 3821 | i915_gem_release_mmap(obj); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3822 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3823 | /* As we no longer need a fence for GTT access, |
| 3824 | * we can relinquish it now (and so prevent having |
| 3825 | * to steal a fence from someone else on the next |
| 3826 | * fence request). Note GPU activity would have |
| 3827 | * dropped the fence as all snoopable access is |
| 3828 | * supposed to be linear. |
| 3829 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3830 | ret = i915_gem_object_put_fence(obj); |
| 3831 | if (ret) |
| 3832 | return ret; |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3833 | } else { |
| 3834 | /* We either have incoherent backing store and |
| 3835 | * so no GTT access or the architecture is fully |
| 3836 | * coherent. In such cases, existing GTT mmaps |
| 3837 | * ignore the cache bit in the PTE and we can |
| 3838 | * rewrite it without confusing the GPU or having |
| 3839 | * to force userspace to fault back in its mmaps. |
| 3840 | */ |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3841 | } |
| 3842 | |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3843 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
| 3844 | if (!drm_mm_node_allocated(&vma->node)) |
| 3845 | continue; |
| 3846 | |
| 3847 | ret = i915_vma_bind(vma, cache_level, PIN_UPDATE); |
| 3848 | if (ret) |
| 3849 | return ret; |
| 3850 | } |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3851 | } |
| 3852 | |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 3853 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
| 3854 | vma->node.color = cache_level; |
| 3855 | obj->cache_level = cache_level; |
| 3856 | |
Ville Syrjälä | ed75a55 | 2015-08-11 19:47:10 +0300 | [diff] [blame] | 3857 | out: |
Chris Wilson | ef55f92 | 2015-10-09 14:11:27 +0100 | [diff] [blame] | 3858 | /* Flush the dirty CPU caches to the backing storage so that the |
| 3859 | * object is now coherent at its new cache level (with respect |
| 3860 | * to the access domain). |
| 3861 | */ |
Chris Wilson | 0f71979 | 2015-01-13 13:32:52 +0000 | [diff] [blame] | 3862 | if (obj->cache_dirty && |
| 3863 | obj->base.write_domain != I915_GEM_DOMAIN_CPU && |
| 3864 | cpu_write_needs_clflush(obj)) { |
| 3865 | if (i915_gem_clflush_object(obj, true)) |
| 3866 | i915_gem_chipset_flush(obj->base.dev); |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3867 | } |
| 3868 | |
Chris Wilson | e4ffd17 | 2011-04-04 09:44:39 +0100 | [diff] [blame] | 3869 | return 0; |
| 3870 | } |
| 3871 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3872 | int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data, |
| 3873 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3874 | { |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3875 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3876 | struct drm_i915_gem_object *obj; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3877 | |
| 3878 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 3879 | if (&obj->base == NULL) |
| 3880 | return -ENOENT; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3881 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3882 | switch (obj->cache_level) { |
| 3883 | case I915_CACHE_LLC: |
| 3884 | case I915_CACHE_L3_LLC: |
| 3885 | args->caching = I915_CACHING_CACHED; |
| 3886 | break; |
| 3887 | |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3888 | case I915_CACHE_WT: |
| 3889 | args->caching = I915_CACHING_DISPLAY; |
| 3890 | break; |
| 3891 | |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3892 | default: |
| 3893 | args->caching = I915_CACHING_NONE; |
| 3894 | break; |
| 3895 | } |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3896 | |
Chris Wilson | 432be69 | 2015-05-07 12:14:55 +0100 | [diff] [blame] | 3897 | drm_gem_object_unreference_unlocked(&obj->base); |
| 3898 | return 0; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3899 | } |
| 3900 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3901 | int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data, |
| 3902 | struct drm_file *file) |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3903 | { |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3904 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3905 | struct drm_i915_gem_caching *args = data; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3906 | struct drm_i915_gem_object *obj; |
| 3907 | enum i915_cache_level level; |
| 3908 | int ret; |
| 3909 | |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3910 | switch (args->caching) { |
| 3911 | case I915_CACHING_NONE: |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3912 | level = I915_CACHE_NONE; |
| 3913 | break; |
Ben Widawsky | 199adf4 | 2012-09-21 17:01:20 -0700 | [diff] [blame] | 3914 | case I915_CACHING_CACHED: |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3915 | /* |
| 3916 | * Due to a HW issue on BXT A stepping, GPU stores via a |
| 3917 | * snooped mapping may leave stale data in a corresponding CPU |
| 3918 | * cacheline, whereas normally such cachelines would get |
| 3919 | * invalidated. |
| 3920 | */ |
Jani Nikula | e87a005 | 2015-10-20 15:22:02 +0300 | [diff] [blame] | 3921 | if (IS_BXT_REVID(dev, 0, BXT_REVID_A1)) |
Imre Deak | e5756c1 | 2015-08-14 18:43:30 +0300 | [diff] [blame] | 3922 | return -ENODEV; |
| 3923 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3924 | level = I915_CACHE_LLC; |
| 3925 | break; |
Chris Wilson | 4257d3b | 2013-08-08 14:41:11 +0100 | [diff] [blame] | 3926 | case I915_CACHING_DISPLAY: |
| 3927 | level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE; |
| 3928 | break; |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3929 | default: |
| 3930 | return -EINVAL; |
| 3931 | } |
| 3932 | |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3933 | intel_runtime_pm_get(dev_priv); |
| 3934 | |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3935 | ret = i915_mutex_lock_interruptible(dev); |
| 3936 | if (ret) |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3937 | goto rpm_put; |
Ben Widawsky | 3bc2913 | 2012-09-26 16:15:20 -0700 | [diff] [blame] | 3938 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3939 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
| 3940 | if (&obj->base == NULL) { |
| 3941 | ret = -ENOENT; |
| 3942 | goto unlock; |
| 3943 | } |
| 3944 | |
| 3945 | ret = i915_gem_object_set_cache_level(obj, level); |
| 3946 | |
| 3947 | drm_gem_object_unreference(&obj->base); |
| 3948 | unlock: |
| 3949 | mutex_unlock(&dev->struct_mutex); |
Imre Deak | fd0fe6a | 2015-11-04 21:25:32 +0200 | [diff] [blame] | 3950 | rpm_put: |
| 3951 | intel_runtime_pm_put(dev_priv); |
| 3952 | |
Chris Wilson | e6994ae | 2012-07-10 10:27:08 +0100 | [diff] [blame] | 3953 | return ret; |
| 3954 | } |
| 3955 | |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3956 | /* |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3957 | * Prepare buffer for display plane (scanout, cursors, etc). |
| 3958 | * Can be called from an uninterruptible phase (modesetting) and allows |
| 3959 | * any flushes to be pipelined (for pageflips). |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3960 | */ |
| 3961 | int |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3962 | i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj, |
| 3963 | u32 alignment, |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 3964 | const struct i915_ggtt_view *view) |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3965 | { |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3966 | u32 old_read_domains, old_write_domain; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 3967 | int ret; |
| 3968 | |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3969 | /* Mark the pin_display early so that we account for the |
| 3970 | * display coherency whilst setting up the cache domains. |
| 3971 | */ |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 3972 | obj->pin_display++; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3973 | |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3974 | /* The display engine is not coherent with the LLC cache on gen6. As |
| 3975 | * a result, we make sure that the pinning that is about to occur is |
| 3976 | * done with uncached PTEs. This is lowest common denominator for all |
| 3977 | * chipsets. |
| 3978 | * |
| 3979 | * However for gen6+, we could do better by using the GFDT bit instead |
| 3980 | * of uncaching, which would allow us to flush all the LLC-cached data |
| 3981 | * with that bit in the PTE to main memory with just one PIPE_CONTROL. |
| 3982 | */ |
Chris Wilson | 651d794 | 2013-08-08 14:41:10 +0100 | [diff] [blame] | 3983 | ret = i915_gem_object_set_cache_level(obj, |
| 3984 | HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE); |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3985 | if (ret) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3986 | goto err_unpin_display; |
Eric Anholt | a7ef064 | 2011-03-29 16:59:54 -0700 | [diff] [blame] | 3987 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3988 | /* As the user may map the buffer once pinned in the display plane |
| 3989 | * (e.g. libkms for the bootup splash), we have to ensure that we |
| 3990 | * always use map_and_fenceable for all scanout buffers. |
| 3991 | */ |
Tvrtko Ursulin | 50470bb | 2015-03-23 11:10:36 +0000 | [diff] [blame] | 3992 | ret = i915_gem_object_ggtt_pin(obj, view, alignment, |
| 3993 | view->type == I915_GGTT_VIEW_NORMAL ? |
| 3994 | PIN_MAPPABLE : 0); |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3995 | if (ret) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 3996 | goto err_unpin_display; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 3997 | |
Daniel Vetter | e62b59e | 2015-01-21 14:53:48 +0100 | [diff] [blame] | 3998 | i915_gem_object_flush_cpu_write_domain(obj); |
Chris Wilson | b118c1e | 2010-05-27 13:18:14 +0100 | [diff] [blame] | 3999 | |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4000 | old_write_domain = obj->base.write_domain; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4001 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4002 | |
| 4003 | /* It should now be out of any other write domains, and we can update |
| 4004 | * the domain values for our changes. |
| 4005 | */ |
Chris Wilson | e5f1d96 | 2012-07-20 12:41:00 +0100 | [diff] [blame] | 4006 | obj->base.write_domain = 0; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4007 | obj->base.read_domains |= I915_GEM_DOMAIN_GTT; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4008 | |
| 4009 | trace_i915_gem_object_change_domain(obj, |
| 4010 | old_read_domains, |
Chris Wilson | 2da3b9b | 2011-04-14 09:41:17 +0100 | [diff] [blame] | 4011 | old_write_domain); |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4012 | |
| 4013 | return 0; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4014 | |
| 4015 | err_unpin_display: |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 4016 | obj->pin_display--; |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4017 | return ret; |
| 4018 | } |
| 4019 | |
| 4020 | void |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4021 | i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj, |
| 4022 | const struct i915_ggtt_view *view) |
Chris Wilson | cc98b41 | 2013-08-09 12:25:09 +0100 | [diff] [blame] | 4023 | { |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 4024 | if (WARN_ON(obj->pin_display == 0)) |
| 4025 | return; |
| 4026 | |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4027 | i915_gem_object_ggtt_unpin_view(obj, view); |
| 4028 | |
Tvrtko Ursulin | 8a0c39b | 2015-04-13 11:50:09 +0100 | [diff] [blame] | 4029 | obj->pin_display--; |
Zhenyu Wang | b9241ea | 2009-11-25 13:09:39 +0800 | [diff] [blame] | 4030 | } |
| 4031 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4032 | /** |
| 4033 | * Moves a single object to the CPU read, and possibly write domain. |
| 4034 | * |
| 4035 | * This function returns when the move is complete, including waiting on |
| 4036 | * flushes to occur. |
| 4037 | */ |
Chris Wilson | dabdfe0 | 2012-03-26 10:10:27 +0200 | [diff] [blame] | 4038 | int |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 4039 | i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write) |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4040 | { |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4041 | uint32_t old_write_domain, old_read_domains; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4042 | int ret; |
| 4043 | |
Chris Wilson | 8d7e3de | 2011-02-07 15:23:02 +0000 | [diff] [blame] | 4044 | if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) |
| 4045 | return 0; |
| 4046 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 4047 | ret = i915_gem_object_wait_rendering(obj, !write); |
Chris Wilson | 8824178 | 2011-01-07 17:09:48 +0000 | [diff] [blame] | 4048 | if (ret) |
| 4049 | return ret; |
| 4050 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4051 | i915_gem_object_flush_gtt_write_domain(obj); |
| 4052 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4053 | old_write_domain = obj->base.write_domain; |
| 4054 | old_read_domains = obj->base.read_domains; |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4055 | |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4056 | /* Flush the CPU cache if it's still invalid. */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4057 | if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) { |
Chris Wilson | 2c22569 | 2013-08-09 12:26:45 +0100 | [diff] [blame] | 4058 | i915_gem_clflush_object(obj, false); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4059 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4060 | obj->base.read_domains |= I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4061 | } |
| 4062 | |
| 4063 | /* It should now be out of any other write domains, and we can update |
| 4064 | * the domain values for our changes. |
| 4065 | */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4066 | BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0); |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4067 | |
| 4068 | /* If we're writing through the CPU, then the GPU read domains will |
| 4069 | * need to be invalidated at next use. |
| 4070 | */ |
| 4071 | if (write) { |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4072 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4073 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
Eric Anholt | e47c68e | 2008-11-14 13:35:19 -0800 | [diff] [blame] | 4074 | } |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4075 | |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 4076 | trace_i915_gem_object_change_domain(obj, |
| 4077 | old_read_domains, |
| 4078 | old_write_domain); |
| 4079 | |
Eric Anholt | 2ef7eea | 2008-11-10 10:53:25 -0800 | [diff] [blame] | 4080 | return 0; |
| 4081 | } |
| 4082 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4083 | /* Throttle our rendering by waiting until the ring has completed our requests |
| 4084 | * emitted over 20 msec ago. |
| 4085 | * |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4086 | * Note that if we were to use the current jiffies each time around the loop, |
| 4087 | * we wouldn't escape the function with any frames outstanding if the time to |
| 4088 | * render a frame was over 20ms. |
| 4089 | * |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4090 | * This should get us reasonable parallelism between CPU and GPU but also |
| 4091 | * relatively low latency when blocking on a particular request to finish. |
| 4092 | */ |
| 4093 | static int |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4094 | i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4095 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4096 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4097 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Chris Wilson | d0bc54f | 2015-05-21 21:01:48 +0100 | [diff] [blame] | 4098 | unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES; |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4099 | struct drm_i915_gem_request *request, *target = NULL; |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 4100 | unsigned reset_counter; |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4101 | int ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4102 | |
Daniel Vetter | 308887a | 2012-11-14 17:14:06 +0100 | [diff] [blame] | 4103 | ret = i915_gem_wait_for_error(&dev_priv->gpu_error); |
| 4104 | if (ret) |
| 4105 | return ret; |
| 4106 | |
| 4107 | ret = i915_gem_check_wedge(&dev_priv->gpu_error, false); |
| 4108 | if (ret) |
| 4109 | return ret; |
Chris Wilson | e110e8d | 2011-01-26 15:39:14 +0000 | [diff] [blame] | 4110 | |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4111 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4112 | list_for_each_entry(request, &file_priv->mm.request_list, client_list) { |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4113 | if (time_after_eq(request->emitted_jiffies, recent_enough)) |
| 4114 | break; |
| 4115 | |
John Harrison | fcfa423c | 2015-05-29 17:44:12 +0100 | [diff] [blame] | 4116 | /* |
| 4117 | * Note that the request might not have been submitted yet. |
| 4118 | * In which case emitted_jiffies will be zero. |
| 4119 | */ |
| 4120 | if (!request->emitted_jiffies) |
| 4121 | continue; |
| 4122 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4123 | target = request; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4124 | } |
Daniel Vetter | f69061b | 2012-12-06 09:01:42 +0100 | [diff] [blame] | 4125 | reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 4126 | if (target) |
| 4127 | i915_gem_request_reference(target); |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 4128 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4129 | |
John Harrison | 54fb241 | 2014-11-24 18:49:27 +0000 | [diff] [blame] | 4130 | if (target == NULL) |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4131 | return 0; |
| 4132 | |
John Harrison | 9c65481 | 2014-11-24 18:49:35 +0000 | [diff] [blame] | 4133 | ret = __i915_wait_request(target, reset_counter, true, NULL, NULL); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 4134 | if (ret == 0) |
| 4135 | queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0); |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 4136 | |
Chris Wilson | 41037f9 | 2015-03-27 11:01:36 +0000 | [diff] [blame] | 4137 | i915_gem_request_unreference__unlocked(target); |
John Harrison | ff86588 | 2014-11-24 18:49:28 +0000 | [diff] [blame] | 4138 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4139 | return ret; |
| 4140 | } |
| 4141 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4142 | static bool |
| 4143 | i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags) |
| 4144 | { |
| 4145 | struct drm_i915_gem_object *obj = vma->obj; |
| 4146 | |
| 4147 | if (alignment && |
| 4148 | vma->node.start & (alignment - 1)) |
| 4149 | return true; |
| 4150 | |
| 4151 | if (flags & PIN_MAPPABLE && !obj->map_and_fenceable) |
| 4152 | return true; |
| 4153 | |
| 4154 | if (flags & PIN_OFFSET_BIAS && |
| 4155 | vma->node.start < (flags & PIN_OFFSET_MASK)) |
| 4156 | return true; |
| 4157 | |
Chris Wilson | 506a8e8 | 2015-12-08 11:55:07 +0000 | [diff] [blame] | 4158 | if (flags & PIN_OFFSET_FIXED && |
| 4159 | vma->node.start != (flags & PIN_OFFSET_MASK)) |
| 4160 | return true; |
| 4161 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4162 | return false; |
| 4163 | } |
| 4164 | |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 4165 | void __i915_vma_set_map_and_fenceable(struct i915_vma *vma) |
| 4166 | { |
| 4167 | struct drm_i915_gem_object *obj = vma->obj; |
| 4168 | bool mappable, fenceable; |
| 4169 | u32 fence_size, fence_alignment; |
| 4170 | |
| 4171 | fence_size = i915_gem_get_gtt_size(obj->base.dev, |
| 4172 | obj->base.size, |
| 4173 | obj->tiling_mode); |
| 4174 | fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev, |
| 4175 | obj->base.size, |
| 4176 | obj->tiling_mode, |
| 4177 | true); |
| 4178 | |
| 4179 | fenceable = (vma->node.size == fence_size && |
| 4180 | (vma->node.start & (fence_alignment - 1)) == 0); |
| 4181 | |
| 4182 | mappable = (vma->node.start + fence_size <= |
| 4183 | to_i915(obj->base.dev)->gtt.mappable_end); |
| 4184 | |
| 4185 | obj->map_and_fenceable = mappable && fenceable; |
| 4186 | } |
| 4187 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4188 | static int |
| 4189 | i915_gem_object_do_pin(struct drm_i915_gem_object *obj, |
| 4190 | struct i915_address_space *vm, |
| 4191 | const struct i915_ggtt_view *ggtt_view, |
| 4192 | uint32_t alignment, |
| 4193 | uint64_t flags) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4194 | { |
Ben Widawsky | 6e7186a | 2014-05-06 22:21:36 -0700 | [diff] [blame] | 4195 | struct drm_i915_private *dev_priv = obj->base.dev->dev_private; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4196 | struct i915_vma *vma; |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4197 | unsigned bound; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4198 | int ret; |
| 4199 | |
Ben Widawsky | 6e7186a | 2014-05-06 22:21:36 -0700 | [diff] [blame] | 4200 | if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base)) |
| 4201 | return -ENODEV; |
| 4202 | |
Daniel Vetter | bf3d149 | 2014-02-14 14:01:12 +0100 | [diff] [blame] | 4203 | if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm))) |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 4204 | return -EINVAL; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4205 | |
Chris Wilson | c826c44 | 2014-10-31 13:53:53 +0000 | [diff] [blame] | 4206 | if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE)) |
| 4207 | return -EINVAL; |
| 4208 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4209 | if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view)) |
| 4210 | return -EINVAL; |
| 4211 | |
| 4212 | vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) : |
| 4213 | i915_gem_obj_to_vma(obj, vm); |
| 4214 | |
| 4215 | if (IS_ERR(vma)) |
| 4216 | return PTR_ERR(vma); |
| 4217 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4218 | if (vma) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4219 | if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT)) |
| 4220 | return -EBUSY; |
| 4221 | |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4222 | if (i915_vma_misplaced(vma, alignment, flags)) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4223 | WARN(vma->pin_count, |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4224 | "bo is already pinned in %s with incorrect alignment:" |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 4225 | " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d," |
Daniel Vetter | 75e9e91 | 2010-11-04 17:11:09 +0100 | [diff] [blame] | 4226 | " obj->map_and_fenceable=%d\n", |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4227 | ggtt_view ? "ggtt" : "ppgtt", |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 4228 | upper_32_bits(vma->node.start), |
| 4229 | lower_32_bits(vma->node.start), |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 4230 | alignment, |
Chris Wilson | d23db88 | 2014-05-23 08:48:08 +0200 | [diff] [blame] | 4231 | !!(flags & PIN_MAPPABLE), |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4232 | obj->map_and_fenceable); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4233 | ret = i915_vma_unbind(vma); |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4234 | if (ret) |
| 4235 | return ret; |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4236 | |
| 4237 | vma = NULL; |
Chris Wilson | ac0c6b5 | 2010-05-27 13:18:18 +0100 | [diff] [blame] | 4238 | } |
| 4239 | } |
| 4240 | |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4241 | bound = vma ? vma->bound : 0; |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4242 | if (vma == NULL || !drm_mm_node_allocated(&vma->node)) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4243 | vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment, |
| 4244 | flags); |
Daniel Vetter | 262de14 | 2014-02-14 14:01:20 +0100 | [diff] [blame] | 4245 | if (IS_ERR(vma)) |
| 4246 | return PTR_ERR(vma); |
Daniel Vetter | 0875546 | 2015-04-20 09:04:05 -0700 | [diff] [blame] | 4247 | } else { |
| 4248 | ret = i915_vma_bind(vma, obj->cache_level, flags); |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 4249 | if (ret) |
| 4250 | return ret; |
| 4251 | } |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 4252 | |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 4253 | if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL && |
| 4254 | (bound ^ vma->bound) & GLOBAL_BIND) { |
Chris Wilson | d0710ab | 2015-11-20 14:16:39 +0000 | [diff] [blame] | 4255 | __i915_vma_set_map_and_fenceable(vma); |
Joonas Lahtinen | 91e6711 | 2015-05-06 14:33:58 +0300 | [diff] [blame] | 4256 | WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable); |
| 4257 | } |
Chris Wilson | ef79e17 | 2014-10-31 13:53:52 +0000 | [diff] [blame] | 4258 | |
Daniel Vetter | 8ea99c9 | 2014-02-14 14:01:21 +0100 | [diff] [blame] | 4259 | vma->pin_count++; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4260 | return 0; |
| 4261 | } |
| 4262 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4263 | int |
| 4264 | i915_gem_object_pin(struct drm_i915_gem_object *obj, |
| 4265 | struct i915_address_space *vm, |
| 4266 | uint32_t alignment, |
| 4267 | uint64_t flags) |
| 4268 | { |
| 4269 | return i915_gem_object_do_pin(obj, vm, |
| 4270 | i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL, |
| 4271 | alignment, flags); |
| 4272 | } |
| 4273 | |
| 4274 | int |
| 4275 | i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj, |
| 4276 | const struct i915_ggtt_view *view, |
| 4277 | uint32_t alignment, |
| 4278 | uint64_t flags) |
| 4279 | { |
| 4280 | if (WARN_ONCE(!view, "no view specified")) |
| 4281 | return -EINVAL; |
| 4282 | |
| 4283 | return i915_gem_object_do_pin(obj, i915_obj_to_ggtt(obj), view, |
Tvrtko Ursulin | 6fafab7 | 2015-03-17 15:36:51 +0000 | [diff] [blame] | 4284 | alignment, flags | PIN_GLOBAL); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4285 | } |
| 4286 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4287 | void |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4288 | i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj, |
| 4289 | const struct i915_ggtt_view *view) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4290 | { |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4291 | struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4292 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4293 | BUG_ON(!vma); |
Tvrtko Ursulin | e661733 | 2015-03-23 11:10:33 +0000 | [diff] [blame] | 4294 | WARN_ON(vma->pin_count == 0); |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 4295 | WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view)); |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4296 | |
Chris Wilson | 3015465 | 2015-04-07 17:28:24 +0100 | [diff] [blame] | 4297 | --vma->pin_count; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4298 | } |
| 4299 | |
| 4300 | int |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4301 | i915_gem_busy_ioctl(struct drm_device *dev, void *data, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4302 | struct drm_file *file) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4303 | { |
| 4304 | struct drm_i915_gem_busy *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4305 | struct drm_i915_gem_object *obj; |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 4306 | int ret; |
| 4307 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4308 | ret = i915_mutex_lock_interruptible(dev); |
| 4309 | if (ret) |
| 4310 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4311 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4312 | obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 4313 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4314 | ret = -ENOENT; |
| 4315 | goto unlock; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4316 | } |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4317 | |
Chris Wilson | 0be555b | 2010-08-04 15:36:30 +0100 | [diff] [blame] | 4318 | /* Count all active objects as busy, even if they are currently not used |
| 4319 | * by the gpu. Users of this interface expect objects to eventually |
| 4320 | * become non-busy without any further actions, therefore emit any |
| 4321 | * necessary flushes here. |
Eric Anholt | c4de0a5 | 2008-12-14 19:05:04 -0800 | [diff] [blame] | 4322 | */ |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 4323 | ret = i915_gem_object_flush_active(obj); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4324 | if (ret) |
| 4325 | goto unref; |
Daniel Vetter | 30dfebf | 2012-06-01 15:21:23 +0200 | [diff] [blame] | 4326 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4327 | BUILD_BUG_ON(I915_NUM_RINGS > 16); |
| 4328 | args->busy = obj->active << 16; |
| 4329 | if (obj->last_write_req) |
| 4330 | args->busy |= obj->last_write_req->ring->id; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4331 | |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4332 | unref: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4333 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4334 | unlock: |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4335 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4336 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4337 | } |
| 4338 | |
| 4339 | int |
| 4340 | i915_gem_throttle_ioctl(struct drm_device *dev, void *data, |
| 4341 | struct drm_file *file_priv) |
| 4342 | { |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 4343 | return i915_gem_ring_throttle(dev, file_priv); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4344 | } |
| 4345 | |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4346 | int |
| 4347 | i915_gem_madvise_ioctl(struct drm_device *dev, void *data, |
| 4348 | struct drm_file *file_priv) |
| 4349 | { |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4350 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4351 | struct drm_i915_gem_madvise *args = data; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4352 | struct drm_i915_gem_object *obj; |
Chris Wilson | 76c1dec | 2010-09-25 11:22:51 +0100 | [diff] [blame] | 4353 | int ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4354 | |
| 4355 | switch (args->madv) { |
| 4356 | case I915_MADV_DONTNEED: |
| 4357 | case I915_MADV_WILLNEED: |
| 4358 | break; |
| 4359 | default: |
| 4360 | return -EINVAL; |
| 4361 | } |
| 4362 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4363 | ret = i915_mutex_lock_interruptible(dev); |
| 4364 | if (ret) |
| 4365 | return ret; |
| 4366 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4367 | obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle)); |
Chris Wilson | c872522 | 2011-02-19 11:31:06 +0000 | [diff] [blame] | 4368 | if (&obj->base == NULL) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4369 | ret = -ENOENT; |
| 4370 | goto unlock; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4371 | } |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4372 | |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4373 | if (i915_gem_obj_is_pinned(obj)) { |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4374 | ret = -EINVAL; |
| 4375 | goto out; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4376 | } |
| 4377 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4378 | if (obj->pages && |
| 4379 | obj->tiling_mode != I915_TILING_NONE && |
| 4380 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) { |
| 4381 | if (obj->madv == I915_MADV_WILLNEED) |
| 4382 | i915_gem_object_unpin_pages(obj); |
| 4383 | if (args->madv == I915_MADV_WILLNEED) |
| 4384 | i915_gem_object_pin_pages(obj); |
| 4385 | } |
| 4386 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4387 | if (obj->madv != __I915_MADV_PURGED) |
| 4388 | obj->madv = args->madv; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4389 | |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 4390 | /* if the object is no longer attached, discard its backing storage */ |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 4391 | if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL) |
Chris Wilson | 2d7ef39 | 2009-09-20 23:13:10 +0100 | [diff] [blame] | 4392 | i915_gem_object_truncate(obj); |
| 4393 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4394 | args->retained = obj->madv != __I915_MADV_PURGED; |
Chris Wilson | bb6baf7 | 2009-09-22 14:24:13 +0100 | [diff] [blame] | 4395 | |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4396 | out: |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4397 | drm_gem_object_unreference(&obj->base); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4398 | unlock: |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4399 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1d7cfea | 2010-10-17 09:45:41 +0100 | [diff] [blame] | 4400 | return ret; |
Chris Wilson | 3ef94da | 2009-09-14 16:50:29 +0100 | [diff] [blame] | 4401 | } |
| 4402 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4403 | void i915_gem_object_init(struct drm_i915_gem_object *obj, |
| 4404 | const struct drm_i915_gem_object_ops *ops) |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4405 | { |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4406 | int i; |
| 4407 | |
Ben Widawsky | 35c20a6 | 2013-05-31 11:28:48 -0700 | [diff] [blame] | 4408 | INIT_LIST_HEAD(&obj->global_list); |
Chris Wilson | b471618 | 2015-04-27 13:41:17 +0100 | [diff] [blame] | 4409 | for (i = 0; i < I915_NUM_RINGS; i++) |
| 4410 | INIT_LIST_HEAD(&obj->ring_list[i]); |
Ben Widawsky | b25cb2f | 2013-08-14 11:38:33 +0200 | [diff] [blame] | 4411 | INIT_LIST_HEAD(&obj->obj_exec_link); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4412 | INIT_LIST_HEAD(&obj->vma_list); |
Chris Wilson | 8d9d574 | 2015-04-07 16:20:38 +0100 | [diff] [blame] | 4413 | INIT_LIST_HEAD(&obj->batch_pool_link); |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4414 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4415 | obj->ops = ops; |
| 4416 | |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4417 | obj->fence_reg = I915_FENCE_REG_NONE; |
| 4418 | obj->madv = I915_MADV_WILLNEED; |
Chris Wilson | 0327d6b | 2012-08-11 15:41:06 +0100 | [diff] [blame] | 4419 | |
| 4420 | i915_gem_info_add_obj(obj->base.dev->dev_private, obj->base.size); |
| 4421 | } |
| 4422 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4423 | static const struct drm_i915_gem_object_ops i915_gem_object_ops = { |
| 4424 | .get_pages = i915_gem_object_get_pages_gtt, |
| 4425 | .put_pages = i915_gem_object_put_pages_gtt, |
| 4426 | }; |
| 4427 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4428 | struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev, |
| 4429 | size_t size) |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4430 | { |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4431 | struct drm_i915_gem_object *obj; |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4432 | struct address_space *mapping; |
Daniel Vetter | 1a240d4 | 2012-11-29 22:18:51 +0100 | [diff] [blame] | 4433 | gfp_t mask; |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4434 | |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4435 | obj = i915_gem_object_alloc(dev); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4436 | if (obj == NULL) |
| 4437 | return NULL; |
| 4438 | |
| 4439 | if (drm_gem_object_init(dev, &obj->base, size) != 0) { |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4440 | i915_gem_object_free(obj); |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4441 | return NULL; |
| 4442 | } |
| 4443 | |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4444 | mask = GFP_HIGHUSER | __GFP_RECLAIMABLE; |
| 4445 | if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) { |
| 4446 | /* 965gm cannot relocate objects above 4GiB. */ |
| 4447 | mask &= ~__GFP_HIGHMEM; |
| 4448 | mask |= __GFP_DMA32; |
| 4449 | } |
| 4450 | |
Al Viro | 496ad9a | 2013-01-23 17:07:38 -0500 | [diff] [blame] | 4451 | mapping = file_inode(obj->base.filp)->i_mapping; |
Chris Wilson | bed1ea9 | 2012-05-24 20:48:12 +0100 | [diff] [blame] | 4452 | mapping_set_gfp_mask(mapping, mask); |
Hugh Dickins | 5949eac | 2011-06-27 16:18:18 -0700 | [diff] [blame] | 4453 | |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4454 | i915_gem_object_init(obj, &i915_gem_object_ops); |
Chris Wilson | 73aa808 | 2010-09-30 11:46:12 +0100 | [diff] [blame] | 4455 | |
Daniel Vetter | c397b90 | 2010-04-09 19:05:07 +0000 | [diff] [blame] | 4456 | obj->base.write_domain = I915_GEM_DOMAIN_CPU; |
| 4457 | obj->base.read_domains = I915_GEM_DOMAIN_CPU; |
| 4458 | |
Eugeni Dodonov | 3d29b84 | 2012-01-17 14:43:53 -0200 | [diff] [blame] | 4459 | if (HAS_LLC(dev)) { |
| 4460 | /* On some devices, we can have the GPU use the LLC (the CPU |
Eric Anholt | a187111 | 2011-03-29 16:59:55 -0700 | [diff] [blame] | 4461 | * cache) for about a 10% performance improvement |
| 4462 | * compared to uncached. Graphics requests other than |
| 4463 | * display scanout are coherent with the CPU in |
| 4464 | * accessing this cache. This means in this mode we |
| 4465 | * don't need to clflush on the CPU side, and on the |
| 4466 | * GPU side we only need to flush internal caches to |
| 4467 | * get data visible to the CPU. |
| 4468 | * |
| 4469 | * However, we maintain the display planes as UC, and so |
| 4470 | * need to rebind when first used as such. |
| 4471 | */ |
| 4472 | obj->cache_level = I915_CACHE_LLC; |
| 4473 | } else |
| 4474 | obj->cache_level = I915_CACHE_NONE; |
| 4475 | |
Daniel Vetter | d861e33 | 2013-07-24 23:25:03 +0200 | [diff] [blame] | 4476 | trace_i915_gem_object_create(obj); |
| 4477 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4478 | return obj; |
Daniel Vetter | ac52bc5 | 2010-04-09 19:05:06 +0000 | [diff] [blame] | 4479 | } |
| 4480 | |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4481 | static bool discard_backing_storage(struct drm_i915_gem_object *obj) |
| 4482 | { |
| 4483 | /* If we are the last user of the backing storage (be it shmemfs |
| 4484 | * pages or stolen etc), we know that the pages are going to be |
| 4485 | * immediately released. In this case, we can then skip copying |
| 4486 | * back the contents from the GPU. |
| 4487 | */ |
| 4488 | |
| 4489 | if (obj->madv != I915_MADV_WILLNEED) |
| 4490 | return false; |
| 4491 | |
| 4492 | if (obj->base.filp == NULL) |
| 4493 | return true; |
| 4494 | |
| 4495 | /* At first glance, this looks racy, but then again so would be |
| 4496 | * userspace racing mmap against close. However, the first external |
| 4497 | * reference to the filp can only be obtained through the |
| 4498 | * i915_gem_mmap_ioctl() which safeguards us against the user |
| 4499 | * acquiring such a reference whilst we are in the middle of |
| 4500 | * freeing the object. |
| 4501 | */ |
| 4502 | return atomic_long_read(&obj->base.filp->f_count) == 1; |
| 4503 | } |
| 4504 | |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4505 | void i915_gem_free_object(struct drm_gem_object *gem_obj) |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4506 | { |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4507 | struct drm_i915_gem_object *obj = to_intel_bo(gem_obj); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4508 | struct drm_device *dev = obj->base.dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4509 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4510 | struct i915_vma *vma, *next; |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4511 | |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4512 | intel_runtime_pm_get(dev_priv); |
| 4513 | |
Chris Wilson | 26e12f89 | 2011-03-20 11:20:19 +0000 | [diff] [blame] | 4514 | trace_i915_gem_object_destroy(obj); |
| 4515 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4516 | list_for_each_entry_safe(vma, next, &obj->vma_list, vma_link) { |
Ben Widawsky | d7f46fc | 2013-12-06 14:10:55 -0800 | [diff] [blame] | 4517 | int ret; |
| 4518 | |
| 4519 | vma->pin_count = 0; |
| 4520 | ret = i915_vma_unbind(vma); |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4521 | if (WARN_ON(ret == -ERESTARTSYS)) { |
| 4522 | bool was_interruptible; |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4523 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4524 | was_interruptible = dev_priv->mm.interruptible; |
| 4525 | dev_priv->mm.interruptible = false; |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4526 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4527 | WARN_ON(i915_vma_unbind(vma)); |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4528 | |
Ben Widawsky | 07fe0b1 | 2013-07-31 17:00:10 -0700 | [diff] [blame] | 4529 | dev_priv->mm.interruptible = was_interruptible; |
| 4530 | } |
Chris Wilson | 1488fc0 | 2012-04-24 15:47:31 +0100 | [diff] [blame] | 4531 | } |
| 4532 | |
Ben Widawsky | 1d64ae7 | 2013-05-31 14:46:20 -0700 | [diff] [blame] | 4533 | /* Stolen objects don't hold a ref, but do hold pin count. Fix that up |
| 4534 | * before progressing. */ |
| 4535 | if (obj->stolen) |
| 4536 | i915_gem_object_unpin_pages(obj); |
| 4537 | |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 4538 | WARN_ON(obj->frontbuffer_bits); |
| 4539 | |
Daniel Vetter | 656bfa3 | 2014-11-20 09:26:30 +0100 | [diff] [blame] | 4540 | if (obj->pages && obj->madv == I915_MADV_WILLNEED && |
| 4541 | dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES && |
| 4542 | obj->tiling_mode != I915_TILING_NONE) |
| 4543 | i915_gem_object_unpin_pages(obj); |
| 4544 | |
Ben Widawsky | 401c29f | 2013-05-31 11:28:47 -0700 | [diff] [blame] | 4545 | if (WARN_ON(obj->pages_pin_count)) |
| 4546 | obj->pages_pin_count = 0; |
Chris Wilson | 340fbd8 | 2014-05-22 09:16:52 +0100 | [diff] [blame] | 4547 | if (discard_backing_storage(obj)) |
Chris Wilson | 5537252 | 2014-03-25 13:23:06 +0000 | [diff] [blame] | 4548 | obj->madv = I915_MADV_DONTNEED; |
Chris Wilson | 37e680a | 2012-06-07 15:38:42 +0100 | [diff] [blame] | 4549 | i915_gem_object_put_pages(obj); |
Chris Wilson | d8cb508 | 2012-08-11 15:41:03 +0100 | [diff] [blame] | 4550 | i915_gem_object_free_mmap_offset(obj); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4551 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 4552 | BUG_ON(obj->pages); |
| 4553 | |
Chris Wilson | 2f745ad | 2012-09-04 21:02:58 +0100 | [diff] [blame] | 4554 | if (obj->base.import_attach) |
| 4555 | drm_prime_gem_destroy(&obj->base, NULL); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4556 | |
Chris Wilson | 5cc9ed4 | 2014-05-16 14:22:37 +0100 | [diff] [blame] | 4557 | if (obj->ops->release) |
| 4558 | obj->ops->release(obj); |
| 4559 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4560 | drm_gem_object_release(&obj->base); |
| 4561 | i915_gem_info_remove_obj(dev_priv, obj->base.size); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4562 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 4563 | kfree(obj->bit_17); |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4564 | i915_gem_object_free(obj); |
Paulo Zanoni | f65c916 | 2013-11-27 18:20:34 -0200 | [diff] [blame] | 4565 | |
| 4566 | intel_runtime_pm_put(dev_priv); |
Chris Wilson | be72615 | 2010-07-23 23:18:50 +0100 | [diff] [blame] | 4567 | } |
| 4568 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4569 | struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj, |
| 4570 | struct i915_address_space *vm) |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4571 | { |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4572 | struct i915_vma *vma; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4573 | list_for_each_entry(vma, &obj->vma_list, vma_link) { |
Tvrtko Ursulin | 1b68372 | 2015-11-12 11:59:55 +0000 | [diff] [blame] | 4574 | if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL && |
| 4575 | vma->vm == vm) |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4576 | return vma; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4577 | } |
| 4578 | return NULL; |
| 4579 | } |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4580 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4581 | struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj, |
| 4582 | const struct i915_ggtt_view *view) |
| 4583 | { |
| 4584 | struct i915_address_space *ggtt = i915_obj_to_ggtt(obj); |
| 4585 | struct i915_vma *vma; |
| 4586 | |
| 4587 | if (WARN_ONCE(!view, "no view specified")) |
| 4588 | return ERR_PTR(-EINVAL); |
| 4589 | |
| 4590 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 4591 | if (vma->vm == ggtt && |
| 4592 | i915_ggtt_view_equal(&vma->ggtt_view, view)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 4593 | return vma; |
Daniel Vetter | e656a6c | 2013-08-14 14:14:04 +0200 | [diff] [blame] | 4594 | return NULL; |
| 4595 | } |
| 4596 | |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4597 | void i915_gem_vma_destroy(struct i915_vma *vma) |
| 4598 | { |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4599 | struct i915_address_space *vm = NULL; |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4600 | WARN_ON(vma->node.allocated); |
Chris Wilson | aaa0566 | 2013-08-20 12:56:40 +0100 | [diff] [blame] | 4601 | |
| 4602 | /* Keep the vma as a placeholder in the execbuffer reservation lists */ |
| 4603 | if (!list_empty(&vma->exec_list)) |
| 4604 | return; |
| 4605 | |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4606 | vm = vma->vm; |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4607 | |
Daniel Vetter | 841cd77 | 2014-08-06 15:04:48 +0200 | [diff] [blame] | 4608 | if (!i915_is_ggtt(vm)) |
| 4609 | i915_ppgtt_put(i915_vm_to_ppgtt(vm)); |
Michel Thierry | b9d06dd | 2014-08-06 15:04:44 +0200 | [diff] [blame] | 4610 | |
Ben Widawsky | 8b9c2b9 | 2013-07-31 17:00:16 -0700 | [diff] [blame] | 4611 | list_del(&vma->vma_link); |
Daniel Vetter | b93dab6 | 2013-08-26 11:23:47 +0200 | [diff] [blame] | 4612 | |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 4613 | kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma); |
Ben Widawsky | 2f63315 | 2013-07-17 12:19:03 -0700 | [diff] [blame] | 4614 | } |
| 4615 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4616 | static void |
| 4617 | i915_gem_stop_ringbuffers(struct drm_device *dev) |
| 4618 | { |
| 4619 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4620 | struct intel_engine_cs *ring; |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4621 | int i; |
| 4622 | |
| 4623 | for_each_ring(ring, dev_priv, i) |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4624 | dev_priv->gt.stop_ring(ring); |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4625 | } |
| 4626 | |
Jesse Barnes | 5669fca | 2009-02-17 15:13:31 -0800 | [diff] [blame] | 4627 | int |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4628 | i915_gem_suspend(struct drm_device *dev) |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4629 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4630 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4631 | int ret = 0; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4632 | |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4633 | mutex_lock(&dev->struct_mutex); |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 4634 | ret = i915_gpu_idle(dev); |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4635 | if (ret) |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4636 | goto err; |
Chris Wilson | f740334 | 2013-09-13 23:57:04 +0100 | [diff] [blame] | 4637 | |
Ben Widawsky | b2da9fe | 2012-04-26 16:02:58 -0700 | [diff] [blame] | 4638 | i915_gem_retire_requests(dev); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4639 | |
Chris Wilson | e3efda4 | 2014-04-09 09:19:41 +0100 | [diff] [blame] | 4640 | i915_gem_stop_ringbuffers(dev); |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4641 | mutex_unlock(&dev->struct_mutex); |
| 4642 | |
Chris Wilson | 737b150 | 2015-01-26 18:03:03 +0200 | [diff] [blame] | 4643 | cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4644 | cancel_delayed_work_sync(&dev_priv->mm.retire_work); |
Deepak S | 274fa1c | 2014-08-05 07:51:20 -0700 | [diff] [blame] | 4645 | flush_delayed_work(&dev_priv->mm.idle_work); |
Chris Wilson | 29105cc | 2010-01-07 10:39:13 +0000 | [diff] [blame] | 4646 | |
Chris Wilson | bdcf120 | 2014-11-25 11:56:33 +0000 | [diff] [blame] | 4647 | /* Assert that we sucessfully flushed all the work and |
| 4648 | * reset the GPU back to its idle, low power state. |
| 4649 | */ |
| 4650 | WARN_ON(dev_priv->mm.busy); |
| 4651 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4652 | return 0; |
Chris Wilson | 45c5f20 | 2013-10-16 11:50:01 +0100 | [diff] [blame] | 4653 | |
| 4654 | err: |
| 4655 | mutex_unlock(&dev->struct_mutex); |
| 4656 | return ret; |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4657 | } |
| 4658 | |
John Harrison | 6909a66 | 2015-05-29 17:43:51 +0100 | [diff] [blame] | 4659 | int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice) |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4660 | { |
John Harrison | 6909a66 | 2015-05-29 17:43:51 +0100 | [diff] [blame] | 4661 | struct intel_engine_cs *ring = req->ring; |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4662 | struct drm_device *dev = ring->dev; |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4663 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | 35a85ac | 2013-09-19 11:13:41 -0700 | [diff] [blame] | 4664 | u32 *remap_info = dev_priv->l3_parity.remap_info[slice]; |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4665 | int i, ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4666 | |
Ben Widawsky | 040d2ba | 2013-09-19 11:01:40 -0700 | [diff] [blame] | 4667 | if (!HAS_L3_DPF(dev) || !remap_info) |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4668 | return 0; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4669 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 4670 | ret = intel_ring_begin(req, GEN7_L3LOG_SIZE / 4 * 3); |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4671 | if (ret) |
| 4672 | return ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4673 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4674 | /* |
| 4675 | * Note: We do not worry about the concurrent register cacheline hang |
| 4676 | * here because no other code should access these registers other than |
| 4677 | * at initialization time. |
| 4678 | */ |
Ville Syrjälä | 6fa1c5f | 2015-11-04 23:20:02 +0200 | [diff] [blame] | 4679 | for (i = 0; i < GEN7_L3LOG_SIZE / 4; i++) { |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4680 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1)); |
Ville Syrjälä | f92a916 | 2015-11-04 23:20:07 +0200 | [diff] [blame] | 4681 | intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i)); |
Ville Syrjälä | 6fa1c5f | 2015-11-04 23:20:02 +0200 | [diff] [blame] | 4682 | intel_ring_emit(ring, remap_info[i]); |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4683 | } |
| 4684 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4685 | intel_ring_advance(ring); |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4686 | |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4687 | return ret; |
Ben Widawsky | b9524a1 | 2012-05-25 16:56:24 -0700 | [diff] [blame] | 4688 | } |
| 4689 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4690 | void i915_gem_init_swizzling(struct drm_device *dev) |
| 4691 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4692 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4693 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4694 | if (INTEL_INFO(dev)->gen < 5 || |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4695 | dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE) |
| 4696 | return; |
| 4697 | |
| 4698 | I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) | |
| 4699 | DISP_TILE_SURFACE_SWIZZLING); |
| 4700 | |
Daniel Vetter | 11782b0 | 2012-01-31 16:47:55 +0100 | [diff] [blame] | 4701 | if (IS_GEN5(dev)) |
| 4702 | return; |
| 4703 | |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4704 | I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL); |
| 4705 | if (IS_GEN6(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4706 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4707 | else if (IS_GEN7(dev)) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 4708 | I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB)); |
Ben Widawsky | 31a5336 | 2013-11-02 21:07:04 -0700 | [diff] [blame] | 4709 | else if (IS_GEN8(dev)) |
| 4710 | I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW)); |
Ben Widawsky | 8782e26 | 2012-12-18 10:31:23 -0800 | [diff] [blame] | 4711 | else |
| 4712 | BUG(); |
Daniel Vetter | f691e2f | 2012-02-02 09:58:12 +0100 | [diff] [blame] | 4713 | } |
Daniel Vetter | e21af88 | 2012-02-09 20:53:27 +0100 | [diff] [blame] | 4714 | |
Ville Syrjälä | 81e7f20 | 2014-08-15 01:21:55 +0300 | [diff] [blame] | 4715 | static void init_unused_ring(struct drm_device *dev, u32 base) |
| 4716 | { |
| 4717 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 4718 | |
| 4719 | I915_WRITE(RING_CTL(base), 0); |
| 4720 | I915_WRITE(RING_HEAD(base), 0); |
| 4721 | I915_WRITE(RING_TAIL(base), 0); |
| 4722 | I915_WRITE(RING_START(base), 0); |
| 4723 | } |
| 4724 | |
| 4725 | static void init_unused_rings(struct drm_device *dev) |
| 4726 | { |
| 4727 | if (IS_I830(dev)) { |
| 4728 | init_unused_ring(dev, PRB1_BASE); |
| 4729 | init_unused_ring(dev, SRB0_BASE); |
| 4730 | init_unused_ring(dev, SRB1_BASE); |
| 4731 | init_unused_ring(dev, SRB2_BASE); |
| 4732 | init_unused_ring(dev, SRB3_BASE); |
| 4733 | } else if (IS_GEN2(dev)) { |
| 4734 | init_unused_ring(dev, SRB0_BASE); |
| 4735 | init_unused_ring(dev, SRB1_BASE); |
| 4736 | } else if (IS_GEN3(dev)) { |
| 4737 | init_unused_ring(dev, PRB1_BASE); |
| 4738 | init_unused_ring(dev, PRB2_BASE); |
| 4739 | } |
| 4740 | } |
| 4741 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4742 | int i915_gem_init_rings(struct drm_device *dev) |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4743 | { |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4744 | struct drm_i915_private *dev_priv = dev->dev_private; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4745 | int ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4746 | |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4747 | ret = intel_init_render_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4748 | if (ret) |
Chris Wilson | b6913e4 | 2010-11-12 10:46:37 +0000 | [diff] [blame] | 4749 | return ret; |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4750 | |
| 4751 | if (HAS_BSD(dev)) { |
Xiang, Haihao | 5c1143b | 2010-09-16 10:43:11 +0800 | [diff] [blame] | 4752 | ret = intel_init_bsd_ring_buffer(dev); |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4753 | if (ret) |
| 4754 | goto cleanup_render_ring; |
Zou Nan hai | d1b851f | 2010-05-21 09:08:57 +0800 | [diff] [blame] | 4755 | } |
Chris Wilson | 68f95ba | 2010-05-27 13:18:22 +0100 | [diff] [blame] | 4756 | |
Jani Nikula | d39398f | 2015-10-07 11:17:44 +0300 | [diff] [blame] | 4757 | if (HAS_BLT(dev)) { |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 4758 | ret = intel_init_blt_ring_buffer(dev); |
| 4759 | if (ret) |
| 4760 | goto cleanup_bsd_ring; |
| 4761 | } |
| 4762 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4763 | if (HAS_VEBOX(dev)) { |
| 4764 | ret = intel_init_vebox_ring_buffer(dev); |
| 4765 | if (ret) |
| 4766 | goto cleanup_blt_ring; |
| 4767 | } |
| 4768 | |
Zhao Yakui | 845f74a | 2014-04-17 10:37:37 +0800 | [diff] [blame] | 4769 | if (HAS_BSD2(dev)) { |
| 4770 | ret = intel_init_bsd2_ring_buffer(dev); |
| 4771 | if (ret) |
| 4772 | goto cleanup_vebox_ring; |
| 4773 | } |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4774 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4775 | return 0; |
| 4776 | |
Ben Widawsky | 9a8a221 | 2013-05-28 19:22:23 -0700 | [diff] [blame] | 4777 | cleanup_vebox_ring: |
| 4778 | intel_cleanup_ring_buffer(&dev_priv->ring[VECS]); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4779 | cleanup_blt_ring: |
| 4780 | intel_cleanup_ring_buffer(&dev_priv->ring[BCS]); |
| 4781 | cleanup_bsd_ring: |
| 4782 | intel_cleanup_ring_buffer(&dev_priv->ring[VCS]); |
| 4783 | cleanup_render_ring: |
| 4784 | intel_cleanup_ring_buffer(&dev_priv->ring[RCS]); |
| 4785 | |
| 4786 | return ret; |
| 4787 | } |
| 4788 | |
| 4789 | int |
| 4790 | i915_gem_init_hw(struct drm_device *dev) |
| 4791 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4792 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4793 | struct intel_engine_cs *ring; |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4794 | int ret, i, j; |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4795 | |
| 4796 | if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt()) |
| 4797 | return -EIO; |
| 4798 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4799 | /* Double layer security blanket, see i915_gem_init() */ |
| 4800 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4801 | |
Ben Widawsky | 5912450 | 2013-07-04 11:02:05 -0700 | [diff] [blame] | 4802 | if (dev_priv->ellc_size) |
Ben Widawsky | 05e21cc | 2013-07-04 11:02:04 -0700 | [diff] [blame] | 4803 | I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf)); |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4804 | |
Ville Syrjälä | 0bf2134 | 2013-11-29 14:56:12 +0200 | [diff] [blame] | 4805 | if (IS_HASWELL(dev)) |
| 4806 | I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ? |
| 4807 | LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED); |
Rodrigo Vivi | 9435373 | 2013-08-28 16:45:46 -0300 | [diff] [blame] | 4808 | |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4809 | if (HAS_PCH_NOP(dev)) { |
Daniel Vetter | 6ba844b | 2014-01-22 23:39:30 +0100 | [diff] [blame] | 4810 | if (IS_IVYBRIDGE(dev)) { |
| 4811 | u32 temp = I915_READ(GEN7_MSG_CTL); |
| 4812 | temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK); |
| 4813 | I915_WRITE(GEN7_MSG_CTL, temp); |
| 4814 | } else if (INTEL_INFO(dev)->gen >= 7) { |
| 4815 | u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT); |
| 4816 | temp &= ~RESET_PCH_HANDSHAKE_ENABLE; |
| 4817 | I915_WRITE(HSW_NDE_RSTWRN_OPT, temp); |
| 4818 | } |
Ben Widawsky | 88a2b2a | 2013-04-05 13:12:43 -0700 | [diff] [blame] | 4819 | } |
| 4820 | |
Ben Widawsky | 4fc7c97 | 2013-02-08 11:49:24 -0800 | [diff] [blame] | 4821 | i915_gem_init_swizzling(dev); |
| 4822 | |
Daniel Vetter | d5abdfd | 2014-11-20 09:45:19 +0100 | [diff] [blame] | 4823 | /* |
| 4824 | * At least 830 can leave some of the unused rings |
| 4825 | * "active" (ie. head != tail) after resume which |
| 4826 | * will prevent c3 entry. Makes sure all unused rings |
| 4827 | * are totally idle. |
| 4828 | */ |
| 4829 | init_unused_rings(dev); |
| 4830 | |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 4831 | BUG_ON(!dev_priv->ring[RCS].default_context); |
| 4832 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4833 | ret = i915_ppgtt_init_hw(dev); |
| 4834 | if (ret) { |
| 4835 | DRM_ERROR("PPGTT enable HW failed %d\n", ret); |
| 4836 | goto out; |
| 4837 | } |
| 4838 | |
| 4839 | /* Need to do basic initialisation of all rings first: */ |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4840 | for_each_ring(ring, dev_priv, i) { |
| 4841 | ret = ring->init_hw(ring); |
| 4842 | if (ret) |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4843 | goto out; |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4844 | } |
Mika Kuoppala | 9943393 | 2013-01-22 14:12:17 +0200 | [diff] [blame] | 4845 | |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4846 | /* We can't enable contexts until all firmware is loaded */ |
Jesse Barnes | 87bcdd2 | 2015-09-10 14:55:00 -0700 | [diff] [blame] | 4847 | if (HAS_GUC_UCODE(dev)) { |
| 4848 | ret = intel_guc_ucode_load(dev); |
| 4849 | if (ret) { |
Daniel Vetter | 9f9e539 | 2015-10-23 11:10:59 +0200 | [diff] [blame] | 4850 | DRM_ERROR("Failed to initialize GuC, error %d\n", ret); |
| 4851 | ret = -EIO; |
| 4852 | goto out; |
Jesse Barnes | 87bcdd2 | 2015-09-10 14:55:00 -0700 | [diff] [blame] | 4853 | } |
Alex Dai | 33a732f | 2015-08-12 15:43:36 +0100 | [diff] [blame] | 4854 | } |
| 4855 | |
Nick Hoath | e84fe80 | 2015-09-11 12:53:46 +0100 | [diff] [blame] | 4856 | /* |
| 4857 | * Increment the next seqno by 0x100 so we have a visible break |
| 4858 | * on re-initialisation |
| 4859 | */ |
| 4860 | ret = i915_gem_set_seqno(dev, dev_priv->next_seqno+0x100); |
| 4861 | if (ret) |
| 4862 | goto out; |
| 4863 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4864 | /* Now it is safe to go back round and do everything else: */ |
| 4865 | for_each_ring(ring, dev_priv, i) { |
John Harrison | dc4be6071 | 2015-05-29 17:43:39 +0100 | [diff] [blame] | 4866 | struct drm_i915_gem_request *req; |
| 4867 | |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 4868 | WARN_ON(!ring->default_context); |
| 4869 | |
John Harrison | dc4be6071 | 2015-05-29 17:43:39 +0100 | [diff] [blame] | 4870 | ret = i915_gem_request_alloc(ring, ring->default_context, &req); |
| 4871 | if (ret) { |
| 4872 | i915_gem_cleanup_ringbuffer(dev); |
| 4873 | goto out; |
| 4874 | } |
| 4875 | |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4876 | if (ring->id == RCS) { |
| 4877 | for (j = 0; j < NUM_L3_SLICES(dev); j++) |
John Harrison | 6909a66 | 2015-05-29 17:43:51 +0100 | [diff] [blame] | 4878 | i915_gem_l3_remap(req, j); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4879 | } |
Ben Widawsky | c3787e2 | 2013-09-17 21:12:44 -0700 | [diff] [blame] | 4880 | |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 4881 | ret = i915_ppgtt_init_ring(req); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4882 | if (ret && ret != -EIO) { |
| 4883 | DRM_ERROR("PPGTT enable ring #%d failed %d\n", i, ret); |
John Harrison | dc4be6071 | 2015-05-29 17:43:39 +0100 | [diff] [blame] | 4884 | i915_gem_request_cancel(req); |
John Harrison | 4ad2fd8 | 2015-06-18 13:11:20 +0100 | [diff] [blame] | 4885 | i915_gem_cleanup_ringbuffer(dev); |
| 4886 | goto out; |
| 4887 | } |
David Woodhouse | f48a016 | 2015-01-20 17:21:42 +0000 | [diff] [blame] | 4888 | |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 4889 | ret = i915_gem_context_enable(req); |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 4890 | if (ret && ret != -EIO) { |
| 4891 | DRM_ERROR("Context enable ring #%d failed %d\n", i, ret); |
John Harrison | dc4be6071 | 2015-05-29 17:43:39 +0100 | [diff] [blame] | 4892 | i915_gem_request_cancel(req); |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 4893 | i915_gem_cleanup_ringbuffer(dev); |
| 4894 | goto out; |
| 4895 | } |
John Harrison | dc4be6071 | 2015-05-29 17:43:39 +0100 | [diff] [blame] | 4896 | |
John Harrison | 7528987 | 2015-05-29 17:43:49 +0100 | [diff] [blame] | 4897 | i915_add_request_no_flush(req); |
Daniel Vetter | 82460d9 | 2014-08-06 20:19:53 +0200 | [diff] [blame] | 4898 | } |
| 4899 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4900 | out: |
| 4901 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4902 | return ret; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4903 | } |
| 4904 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4905 | int i915_gem_init(struct drm_device *dev) |
| 4906 | { |
| 4907 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4908 | int ret; |
| 4909 | |
Oscar Mateo | 127f100 | 2014-07-24 17:04:11 +0100 | [diff] [blame] | 4910 | i915.enable_execlists = intel_sanitize_enable_execlists(dev, |
| 4911 | i915.enable_execlists); |
| 4912 | |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4913 | mutex_lock(&dev->struct_mutex); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4914 | |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4915 | if (!i915.enable_execlists) { |
John Harrison | f3dc74c | 2015-03-19 12:30:06 +0000 | [diff] [blame] | 4916 | dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4917 | dev_priv->gt.init_rings = i915_gem_init_rings; |
| 4918 | dev_priv->gt.cleanup_ring = intel_cleanup_ring_buffer; |
| 4919 | dev_priv->gt.stop_ring = intel_stop_ring_buffer; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 4920 | } else { |
John Harrison | f3dc74c | 2015-03-19 12:30:06 +0000 | [diff] [blame] | 4921 | dev_priv->gt.execbuf_submit = intel_execlists_submission; |
Oscar Mateo | 454afeb | 2014-07-24 17:04:22 +0100 | [diff] [blame] | 4922 | dev_priv->gt.init_rings = intel_logical_rings_init; |
| 4923 | dev_priv->gt.cleanup_ring = intel_logical_ring_cleanup; |
| 4924 | dev_priv->gt.stop_ring = intel_logical_ring_stop; |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4925 | } |
| 4926 | |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4927 | /* This is just a security blanket to placate dragons. |
| 4928 | * On some systems, we very sporadically observe that the first TLBs |
| 4929 | * used by the CS may be stale, despite us poking the TLB reset. If |
| 4930 | * we hold the forcewake during initialisation these problems |
| 4931 | * just magically go away. |
| 4932 | */ |
| 4933 | intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL); |
| 4934 | |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 4935 | ret = i915_gem_init_userptr(dev); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4936 | if (ret) |
| 4937 | goto out_unlock; |
Daniel Vetter | 6c5566a | 2014-08-06 15:04:50 +0200 | [diff] [blame] | 4938 | |
Ben Widawsky | d7e5008 | 2012-12-18 10:31:25 -0800 | [diff] [blame] | 4939 | i915_gem_init_global_gtt(dev); |
Jesse Barnes | d62b489 | 2013-03-08 10:45:53 -0800 | [diff] [blame] | 4940 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4941 | ret = i915_gem_context_init(dev); |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4942 | if (ret) |
| 4943 | goto out_unlock; |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 4944 | |
Daniel Vetter | 35a57ff | 2014-11-20 00:33:07 +0100 | [diff] [blame] | 4945 | ret = dev_priv->gt.init_rings(dev); |
| 4946 | if (ret) |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4947 | goto out_unlock; |
Daniel Vetter | 53ca26c | 2012-04-26 23:28:03 +0200 | [diff] [blame] | 4948 | |
| 4949 | ret = i915_gem_init_hw(dev); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4950 | if (ret == -EIO) { |
| 4951 | /* Allow ring initialisation to fail by marking the GPU as |
| 4952 | * wedged. But we only want to do this where the GPU is angry, |
| 4953 | * for all other failure, such as an allocation failure, bail. |
| 4954 | */ |
| 4955 | DRM_ERROR("Failed to initialize GPU, declaring it wedged\n"); |
Peter Zijlstra | 805de8f4 | 2015-04-24 01:12:32 +0200 | [diff] [blame] | 4956 | atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4957 | ret = 0; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4958 | } |
Jani Nikula | 7bcc377 | 2014-12-05 14:17:42 +0200 | [diff] [blame] | 4959 | |
| 4960 | out_unlock: |
Chris Wilson | 5e4f518 | 2015-02-13 14:35:59 +0000 | [diff] [blame] | 4961 | intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL); |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4962 | mutex_unlock(&dev->struct_mutex); |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4963 | |
Chris Wilson | 6099032 | 2014-04-09 09:19:42 +0100 | [diff] [blame] | 4964 | return ret; |
Chris Wilson | 1070a42 | 2012-04-24 15:47:41 +0100 | [diff] [blame] | 4965 | } |
| 4966 | |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4967 | void |
| 4968 | i915_gem_cleanup_ringbuffer(struct drm_device *dev) |
| 4969 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4970 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4971 | struct intel_engine_cs *ring; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 4972 | int i; |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4973 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 4974 | for_each_ring(ring, dev_priv, i) |
Oscar Mateo | a83014d | 2014-07-24 17:04:21 +0100 | [diff] [blame] | 4975 | dev_priv->gt.cleanup_ring(ring); |
Niu,Bing | a647828 | 2015-07-04 00:27:34 +0800 | [diff] [blame] | 4976 | |
| 4977 | if (i915.enable_execlists) |
| 4978 | /* |
| 4979 | * Neither the BIOS, ourselves or any other kernel |
| 4980 | * expects the system to be in execlists mode on startup, |
| 4981 | * so we need to reset the GPU back to legacy mode. |
| 4982 | */ |
| 4983 | intel_gpu_reset(dev); |
Zou Nan hai | 8187a2b | 2010-05-21 09:08:55 +0800 | [diff] [blame] | 4984 | } |
| 4985 | |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4986 | static void |
Oscar Mateo | a4872ba | 2014-05-22 14:13:33 +0100 | [diff] [blame] | 4987 | init_ring_lists(struct intel_engine_cs *ring) |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4988 | { |
| 4989 | INIT_LIST_HEAD(&ring->active_list); |
| 4990 | INIT_LIST_HEAD(&ring->request_list); |
Chris Wilson | 6419340 | 2010-10-24 12:38:05 +0100 | [diff] [blame] | 4991 | } |
| 4992 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 4993 | void |
| 4994 | i915_gem_load(struct drm_device *dev) |
| 4995 | { |
Jani Nikula | 3e31c6c | 2014-03-31 14:27:16 +0300 | [diff] [blame] | 4996 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 4997 | int i; |
| 4998 | |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 4999 | dev_priv->objects = |
Chris Wilson | 42dcedd | 2012-11-15 11:32:30 +0000 | [diff] [blame] | 5000 | kmem_cache_create("i915_gem_object", |
| 5001 | sizeof(struct drm_i915_gem_object), 0, |
| 5002 | SLAB_HWCACHE_ALIGN, |
| 5003 | NULL); |
Chris Wilson | e20d2ab | 2015-04-07 16:20:58 +0100 | [diff] [blame] | 5004 | dev_priv->vmas = |
| 5005 | kmem_cache_create("i915_gem_vma", |
| 5006 | sizeof(struct i915_vma), 0, |
| 5007 | SLAB_HWCACHE_ALIGN, |
| 5008 | NULL); |
Chris Wilson | efab6d8 | 2015-04-07 16:20:57 +0100 | [diff] [blame] | 5009 | dev_priv->requests = |
| 5010 | kmem_cache_create("i915_gem_request", |
| 5011 | sizeof(struct drm_i915_gem_request), 0, |
| 5012 | SLAB_HWCACHE_ALIGN, |
| 5013 | NULL); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5014 | |
Ben Widawsky | fc8c067 | 2013-07-31 16:59:54 -0700 | [diff] [blame] | 5015 | INIT_LIST_HEAD(&dev_priv->vm_list); |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 5016 | INIT_LIST_HEAD(&dev_priv->context_list); |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 5017 | INIT_LIST_HEAD(&dev_priv->mm.unbound_list); |
| 5018 | INIT_LIST_HEAD(&dev_priv->mm.bound_list); |
Eric Anholt | a09ba7f | 2009-08-29 12:49:51 -0700 | [diff] [blame] | 5019 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 5020 | for (i = 0; i < I915_NUM_RINGS; i++) |
| 5021 | init_ring_lists(&dev_priv->ring[i]); |
Daniel Vetter | 4b9de73 | 2011-10-09 21:52:02 +0200 | [diff] [blame] | 5022 | for (i = 0; i < I915_MAX_NUM_FENCES; i++) |
Daniel Vetter | 007cc8a | 2010-04-28 11:02:31 +0200 | [diff] [blame] | 5023 | INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5024 | INIT_DELAYED_WORK(&dev_priv->mm.retire_work, |
| 5025 | i915_gem_retire_work_handler); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5026 | INIT_DELAYED_WORK(&dev_priv->mm.idle_work, |
| 5027 | i915_gem_idle_work_handler); |
Daniel Vetter | 1f83fee | 2012-11-15 17:17:22 +0100 | [diff] [blame] | 5028 | init_waitqueue_head(&dev_priv->gpu_error.reset_queue); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5029 | |
Chris Wilson | 72bfa19 | 2010-12-19 11:42:05 +0000 | [diff] [blame] | 5030 | dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL; |
| 5031 | |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 5032 | if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev)) |
Ville Syrjälä | 42b5aea | 2013-04-09 13:02:47 +0300 | [diff] [blame] | 5033 | dev_priv->num_fence_regs = 32; |
| 5034 | else if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
Jesse Barnes | de151cf | 2008-11-12 10:03:55 -0800 | [diff] [blame] | 5035 | dev_priv->num_fence_regs = 16; |
| 5036 | else |
| 5037 | dev_priv->num_fence_regs = 8; |
| 5038 | |
Yu Zhang | eb82289 | 2015-02-10 19:05:49 +0800 | [diff] [blame] | 5039 | if (intel_vgpu_active(dev)) |
| 5040 | dev_priv->num_fence_regs = |
| 5041 | I915_READ(vgtif_reg(avail_rs.fence_num)); |
| 5042 | |
Nick Hoath | e84fe80 | 2015-09-11 12:53:46 +0100 | [diff] [blame] | 5043 | /* |
| 5044 | * Set initial sequence number for requests. |
| 5045 | * Using this number allows the wraparound to happen early, |
| 5046 | * catching any obvious problems. |
| 5047 | */ |
| 5048 | dev_priv->next_seqno = ((u32)~0 - 0x1100); |
| 5049 | dev_priv->last_seqno = ((u32)~0 - 0x1101); |
| 5050 | |
Grégoire Henry | b5aa8a0 | 2009-06-23 15:41:02 +0200 | [diff] [blame] | 5051 | /* Initialize fence registers to zero */ |
Chris Wilson | 19b2dbd | 2013-06-12 10:15:12 +0100 | [diff] [blame] | 5052 | INIT_LIST_HEAD(&dev_priv->mm.fence_list); |
| 5053 | i915_gem_restore_fences(dev); |
Eric Anholt | 10ed13e | 2011-05-06 13:53:49 -0700 | [diff] [blame] | 5054 | |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5055 | i915_gem_detect_bit_6_swizzle(dev); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 5056 | init_waitqueue_head(&dev_priv->pending_flip_queue); |
Chris Wilson | 17250b7 | 2010-10-28 12:51:39 +0100 | [diff] [blame] | 5057 | |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 5058 | dev_priv->mm.interruptible = true; |
| 5059 | |
Daniel Vetter | be6a037 | 2015-03-18 10:46:04 +0100 | [diff] [blame] | 5060 | i915_gem_shrinker_init(dev_priv); |
Daniel Vetter | f99d706 | 2014-06-19 16:01:59 +0200 | [diff] [blame] | 5061 | |
| 5062 | mutex_init(&dev_priv->fb_tracking.lock); |
Eric Anholt | 673a394 | 2008-07-30 12:06:12 -0700 | [diff] [blame] | 5063 | } |
Dave Airlie | 71acb5e | 2008-12-30 20:31:46 +1000 | [diff] [blame] | 5064 | |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5065 | void i915_gem_release(struct drm_device *dev, struct drm_file *file) |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5066 | { |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5067 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Eric Anholt | b962442 | 2009-06-03 07:27:35 +0000 | [diff] [blame] | 5068 | |
| 5069 | /* Clean up our request list when the client is going away, so that |
| 5070 | * later retire_requests won't dereference our soon-to-be-gone |
| 5071 | * file_priv. |
| 5072 | */ |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5073 | spin_lock(&file_priv->mm.lock); |
Chris Wilson | f787a5f | 2010-09-24 16:02:42 +0100 | [diff] [blame] | 5074 | while (!list_empty(&file_priv->mm.request_list)) { |
| 5075 | struct drm_i915_gem_request *request; |
| 5076 | |
| 5077 | request = list_first_entry(&file_priv->mm.request_list, |
| 5078 | struct drm_i915_gem_request, |
| 5079 | client_list); |
| 5080 | list_del(&request->client_list); |
| 5081 | request->file_priv = NULL; |
| 5082 | } |
Chris Wilson | 1c25595 | 2010-09-26 11:03:27 +0100 | [diff] [blame] | 5083 | spin_unlock(&file_priv->mm.lock); |
Chris Wilson | 3116971 | 2009-09-14 16:50:28 +0100 | [diff] [blame] | 5084 | |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 5085 | if (!list_empty(&file_priv->rps.link)) { |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5086 | spin_lock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 5087 | list_del(&file_priv->rps.link); |
Chris Wilson | 8d3afd7 | 2015-05-21 21:01:47 +0100 | [diff] [blame] | 5088 | spin_unlock(&to_i915(dev)->rps.client_lock); |
Chris Wilson | 1854d5c | 2015-04-07 16:20:32 +0100 | [diff] [blame] | 5089 | } |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5090 | } |
| 5091 | |
| 5092 | int i915_gem_open(struct drm_device *dev, struct drm_file *file) |
| 5093 | { |
| 5094 | struct drm_i915_file_private *file_priv; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5095 | int ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5096 | |
| 5097 | DRM_DEBUG_DRIVER("\n"); |
| 5098 | |
| 5099 | file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL); |
| 5100 | if (!file_priv) |
| 5101 | return -ENOMEM; |
| 5102 | |
| 5103 | file->driver_priv = file_priv; |
| 5104 | file_priv->dev_priv = dev->dev_private; |
Chris Wilson | ab0e7ff | 2014-02-25 17:11:24 +0200 | [diff] [blame] | 5105 | file_priv->file = file; |
Chris Wilson | 2e1b873 | 2015-04-27 13:41:22 +0100 | [diff] [blame] | 5106 | INIT_LIST_HEAD(&file_priv->rps.link); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5107 | |
| 5108 | spin_lock_init(&file_priv->mm.lock); |
| 5109 | INIT_LIST_HEAD(&file_priv->mm.request_list); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5110 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5111 | ret = i915_gem_context_open(dev, file); |
| 5112 | if (ret) |
| 5113 | kfree(file_priv); |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5114 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 5115 | return ret; |
Chris Wilson | b29c19b | 2013-09-25 17:34:56 +0100 | [diff] [blame] | 5116 | } |
| 5117 | |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5118 | /** |
| 5119 | * i915_gem_track_fb - update frontbuffer tracking |
Geliang Tang | d9072a3 | 2015-09-15 05:58:44 -0700 | [diff] [blame] | 5120 | * @old: current GEM buffer for the frontbuffer slots |
| 5121 | * @new: new GEM buffer for the frontbuffer slots |
| 5122 | * @frontbuffer_bits: bitmask of frontbuffer slots |
Daniel Vetter | b680c37 | 2014-09-19 18:27:27 +0200 | [diff] [blame] | 5123 | * |
| 5124 | * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them |
| 5125 | * from @old and setting them in @new. Both @old and @new can be NULL. |
| 5126 | */ |
Daniel Vetter | a071fa0 | 2014-06-18 23:28:09 +0200 | [diff] [blame] | 5127 | void i915_gem_track_fb(struct drm_i915_gem_object *old, |
| 5128 | struct drm_i915_gem_object *new, |
| 5129 | unsigned frontbuffer_bits) |
| 5130 | { |
| 5131 | if (old) { |
| 5132 | WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex)); |
| 5133 | WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits)); |
| 5134 | old->frontbuffer_bits &= ~frontbuffer_bits; |
| 5135 | } |
| 5136 | |
| 5137 | if (new) { |
| 5138 | WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex)); |
| 5139 | WARN_ON(new->frontbuffer_bits & frontbuffer_bits); |
| 5140 | new->frontbuffer_bits |= frontbuffer_bits; |
| 5141 | } |
| 5142 | } |
| 5143 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5144 | /* All the new VM stuff */ |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 5145 | u64 i915_gem_obj_offset(struct drm_i915_gem_object *o, |
| 5146 | struct i915_address_space *vm) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5147 | { |
| 5148 | struct drm_i915_private *dev_priv = o->base.dev->dev_private; |
| 5149 | struct i915_vma *vma; |
| 5150 | |
Daniel Vetter | 896ab1a | 2014-08-06 15:04:51 +0200 | [diff] [blame] | 5151 | WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5152 | |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5153 | list_for_each_entry(vma, &o->vma_list, vma_link) { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5154 | if (i915_is_ggtt(vma->vm) && |
| 5155 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5156 | continue; |
| 5157 | if (vma->vm == vm) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5158 | return vma->node.start; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5159 | } |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5160 | |
Daniel Vetter | f25748ea | 2014-06-17 22:34:38 +0200 | [diff] [blame] | 5161 | WARN(1, "%s vma for this object not found.\n", |
| 5162 | i915_is_ggtt(vm) ? "global" : "ppgtt"); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5163 | return -1; |
| 5164 | } |
| 5165 | |
Michel Thierry | 088e0df | 2015-08-07 17:40:17 +0100 | [diff] [blame] | 5166 | u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o, |
| 5167 | const struct i915_ggtt_view *view) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5168 | { |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5169 | struct i915_address_space *ggtt = i915_obj_to_ggtt(o); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5170 | struct i915_vma *vma; |
| 5171 | |
| 5172 | list_for_each_entry(vma, &o->vma_list, vma_link) |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5173 | if (vma->vm == ggtt && |
| 5174 | i915_ggtt_view_equal(&vma->ggtt_view, view)) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5175 | return vma->node.start; |
| 5176 | |
Tvrtko Ursulin | 5678ad7 | 2015-03-17 14:45:29 +0000 | [diff] [blame] | 5177 | WARN(1, "global vma for this object not found. (view=%u)\n", view->type); |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5178 | return -1; |
| 5179 | } |
| 5180 | |
| 5181 | bool i915_gem_obj_bound(struct drm_i915_gem_object *o, |
| 5182 | struct i915_address_space *vm) |
| 5183 | { |
| 5184 | struct i915_vma *vma; |
| 5185 | |
| 5186 | list_for_each_entry(vma, &o->vma_list, vma_link) { |
| 5187 | if (i915_is_ggtt(vma->vm) && |
| 5188 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5189 | continue; |
| 5190 | if (vma->vm == vm && drm_mm_node_allocated(&vma->node)) |
| 5191 | return true; |
| 5192 | } |
| 5193 | |
| 5194 | return false; |
| 5195 | } |
| 5196 | |
| 5197 | bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o, |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5198 | const struct i915_ggtt_view *view) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5199 | { |
| 5200 | struct i915_address_space *ggtt = i915_obj_to_ggtt(o); |
| 5201 | struct i915_vma *vma; |
| 5202 | |
| 5203 | list_for_each_entry(vma, &o->vma_list, vma_link) |
| 5204 | if (vma->vm == ggtt && |
Joonas Lahtinen | 9abc464 | 2015-03-27 13:09:22 +0200 | [diff] [blame] | 5205 | i915_ggtt_view_equal(&vma->ggtt_view, view) && |
Tvrtko Ursulin | fe14d5f | 2014-12-10 17:27:58 +0000 | [diff] [blame] | 5206 | drm_mm_node_allocated(&vma->node)) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5207 | return true; |
| 5208 | |
| 5209 | return false; |
| 5210 | } |
| 5211 | |
| 5212 | bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o) |
| 5213 | { |
Chris Wilson | 5a1d5eb | 2013-09-10 11:27:37 +0100 | [diff] [blame] | 5214 | struct i915_vma *vma; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5215 | |
Chris Wilson | 5a1d5eb | 2013-09-10 11:27:37 +0100 | [diff] [blame] | 5216 | list_for_each_entry(vma, &o->vma_list, vma_link) |
| 5217 | if (drm_mm_node_allocated(&vma->node)) |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5218 | return true; |
| 5219 | |
| 5220 | return false; |
| 5221 | } |
| 5222 | |
| 5223 | unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o, |
| 5224 | struct i915_address_space *vm) |
| 5225 | { |
| 5226 | struct drm_i915_private *dev_priv = o->base.dev->dev_private; |
| 5227 | struct i915_vma *vma; |
| 5228 | |
Daniel Vetter | 896ab1a | 2014-08-06 15:04:51 +0200 | [diff] [blame] | 5229 | WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base); |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5230 | |
| 5231 | BUG_ON(list_empty(&o->vma_list)); |
| 5232 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5233 | list_for_each_entry(vma, &o->vma_list, vma_link) { |
| 5234 | if (i915_is_ggtt(vma->vm) && |
| 5235 | vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL) |
| 5236 | continue; |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5237 | if (vma->vm == vm) |
| 5238 | return vma->node.size; |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5239 | } |
Ben Widawsky | a70a314 | 2013-07-31 16:59:56 -0700 | [diff] [blame] | 5240 | return 0; |
| 5241 | } |
| 5242 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5243 | bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 5244 | { |
| 5245 | struct i915_vma *vma; |
Joonas Lahtinen | a6631ae | 2015-05-06 14:34:58 +0300 | [diff] [blame] | 5246 | list_for_each_entry(vma, &obj->vma_list, vma_link) |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5247 | if (vma->pin_count > 0) |
| 5248 | return true; |
Joonas Lahtinen | a6631ae | 2015-05-06 14:34:58 +0300 | [diff] [blame] | 5249 | |
Joonas Lahtinen | ec7adb6 | 2015-03-16 14:11:13 +0200 | [diff] [blame] | 5250 | return false; |
Ben Widawsky | 5c2abbe | 2013-09-24 09:57:57 -0700 | [diff] [blame] | 5251 | } |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5252 | |
Dave Gordon | 033908a | 2015-12-10 18:51:23 +0000 | [diff] [blame] | 5253 | /* Like i915_gem_object_get_page(), but mark the returned page dirty */ |
| 5254 | struct page * |
| 5255 | i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n) |
| 5256 | { |
| 5257 | struct page *page; |
| 5258 | |
| 5259 | /* Only default objects have per-page dirty tracking */ |
| 5260 | if (WARN_ON(obj->ops != &i915_gem_object_ops)) |
| 5261 | return NULL; |
| 5262 | |
| 5263 | page = i915_gem_object_get_page(obj, n); |
| 5264 | set_page_dirty(page); |
| 5265 | return page; |
| 5266 | } |
| 5267 | |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5268 | /* Allocate a new GEM object and fill it with the supplied data */ |
| 5269 | struct drm_i915_gem_object * |
| 5270 | i915_gem_object_create_from_data(struct drm_device *dev, |
| 5271 | const void *data, size_t size) |
| 5272 | { |
| 5273 | struct drm_i915_gem_object *obj; |
| 5274 | struct sg_table *sg; |
| 5275 | size_t bytes; |
| 5276 | int ret; |
| 5277 | |
| 5278 | obj = i915_gem_alloc_object(dev, round_up(size, PAGE_SIZE)); |
| 5279 | if (IS_ERR_OR_NULL(obj)) |
| 5280 | return obj; |
| 5281 | |
| 5282 | ret = i915_gem_object_set_to_cpu_domain(obj, true); |
| 5283 | if (ret) |
| 5284 | goto fail; |
| 5285 | |
| 5286 | ret = i915_gem_object_get_pages(obj); |
| 5287 | if (ret) |
| 5288 | goto fail; |
| 5289 | |
| 5290 | i915_gem_object_pin_pages(obj); |
| 5291 | sg = obj->pages; |
| 5292 | bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size); |
Dave Gordon | 9e7d18c | 2015-12-10 18:51:24 +0000 | [diff] [blame] | 5293 | obj->dirty = 1; /* Backing store is now out of date */ |
Dave Gordon | ea70299 | 2015-07-09 19:29:02 +0100 | [diff] [blame] | 5294 | i915_gem_object_unpin_pages(obj); |
| 5295 | |
| 5296 | if (WARN_ON(bytes != size)) { |
| 5297 | DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size); |
| 5298 | ret = -EFAULT; |
| 5299 | goto fail; |
| 5300 | } |
| 5301 | |
| 5302 | return obj; |
| 5303 | |
| 5304 | fail: |
| 5305 | drm_gem_object_unreference(&obj->base); |
| 5306 | return ERR_PTR(ret); |
| 5307 | } |