blob: a76c6eee593cb01ddd13572da279fc8e6c41f355 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetterf89fe1f2015-02-27 19:12:46 +010059#define DRIVER_DATE "20150227"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
133#define I915_MAX_PLANES 3
134
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800135enum plane {
Jesse Barnes80824002009-09-10 15:28:06 -0700136 PLANE_A = 0,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800137 PLANE_B,
Keith Packard52440212008-11-18 09:30:25 -0800138 PLANE_C,
Damien Lespiaud615a162014-03-03 17:31:48 +0000139};
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300140#define plane_name(p) ((p) + 'A')
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300141
142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
143
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300151};
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800152#define port_name(p) ((p) + 'A')
153
154#define I915_NUM_PHYS_VLV 2
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300163 DPIO_PHY1
164};
165
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
Imre Deakf52e3532013-10-16 17:25:48 +0300173 POWER_DOMAIN_TRANSCODER_A,
Imre Deak319be8a2014-03-04 19:22:57 +0200174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
176 POWER_DOMAIN_TRANSCODER_EDP,
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300185 POWER_DOMAIN_PORT_DSI,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200186 POWER_DOMAIN_PORT_CRT,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300187 POWER_DOMAIN_PORT_OTHER,
Imre Deakbaa70702013-10-25 17:36:48 +0300188 POWER_DOMAIN_VGA,
Imre Deakbddc7642013-10-16 17:25:49 +0300189 POWER_DOMAIN_AUDIO,
190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300195 POWER_DOMAIN_INIT,
196
197 POWER_DOMAIN_NUM,
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Chris Wilson2a2d5482012-12-03 11:49:06 +0000220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700226
Damien Lespiau055e3932014-08-18 13:49:10 +0100227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800237
Damien Lespiaud79b8142014-05-13 23:32:23 +0100238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
Damien Lespiaud063ae42014-05-13 23:32:21 +0100241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
Damien Lespiaub2784e12014-08-05 11:29:37 +0100244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
254
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200255#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
256 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
257 if ((intel_encoder)->base.crtc == (__crtc))
258
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800259#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
260 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
261 if ((intel_connector)->base.encoder == (__encoder))
262
Borun Fub04c5bd2014-07-12 10:02:27 +0530263#define for_each_power_domain(domain, mask) \
264 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
265 if ((1 << (domain)) & (mask))
266
Daniel Vettere7b903d2013-06-05 13:34:14 +0200267struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100268struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100269struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200270
Daniel Vettere2b78262013-06-07 23:10:03 +0200271enum intel_dpll_id {
272 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
273 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300274 DPLL_ID_PCH_PLL_A = 0,
275 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000276 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300277 DPLL_ID_WRPLL1 = 0,
278 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000279 /* skl */
280 DPLL_ID_SKL_DPLL1 = 0,
281 DPLL_ID_SKL_DPLL2 = 1,
282 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200283};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000284#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100285
Daniel Vetter53589012013-06-05 13:34:16 +0200286struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100287 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200288 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200289 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200290 uint32_t fp0;
291 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100292
293 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300294 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000295
296 /* skl */
297 /*
298 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
299 * lower part of crtl1 and they get shifted into position when writing
300 * the register. This allows us to easily compare the state to share
301 * the DPLL.
302 */
303 uint32_t ctrl1;
304 /* HDMI only, 0 when used for DP */
305 uint32_t cfgcr1, cfgcr2;
Daniel Vetter53589012013-06-05 13:34:16 +0200306};
307
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200308struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200309 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200310 struct intel_dpll_hw_state hw_state;
311};
312
313struct intel_shared_dpll {
314 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200315 struct intel_shared_dpll_config *new_config;
316
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 int active; /* count of number of active CRTCs (i.e. DPMS on) */
318 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200319 const char *name;
320 /* should match the index in the dev_priv->shared_dplls array */
321 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300322 /* The mode_set hook is optional and should be used together with the
323 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200324 void (*mode_set)(struct drm_i915_private *dev_priv,
325 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200326 void (*enable)(struct drm_i915_private *dev_priv,
327 struct intel_shared_dpll *pll);
328 void (*disable)(struct drm_i915_private *dev_priv,
329 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200330 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
331 struct intel_shared_dpll *pll,
332 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000335#define SKL_DPLL0 0
336#define SKL_DPLL1 1
337#define SKL_DPLL2 2
338#define SKL_DPLL3 3
339
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100340/* Used by dp and fdi links */
341struct intel_link_m_n {
342 uint32_t tu;
343 uint32_t gmch_m;
344 uint32_t gmch_n;
345 uint32_t link_m;
346 uint32_t link_n;
347};
348
349void intel_link_compute_m_n(int bpp, int nlanes,
350 int pixel_clock, int link_clock,
351 struct intel_link_m_n *m_n);
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353/* Interface history:
354 *
355 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100356 * 1.2: Add Power Management
357 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100358 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000359 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000360 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
361 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 */
363#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000364#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365#define DRIVER_PATCHLEVEL 0
366
Chris Wilson23bc5982010-09-29 16:10:57 +0100367#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700368
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700369struct opregion_header;
370struct opregion_acpi;
371struct opregion_swsci;
372struct opregion_asle;
373
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100374struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700375 struct opregion_header __iomem *header;
376 struct opregion_acpi __iomem *acpi;
377 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300378 u32 swsci_gbda_sub_functions;
379 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700380 struct opregion_asle __iomem *asle;
381 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000382 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200383 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100384};
Chris Wilson44834a62010-08-19 16:09:23 +0100385#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100386
Chris Wilson6ef3d422010-08-04 20:26:07 +0100387struct intel_overlay;
388struct intel_overlay_error_state;
389
Jesse Barnesde151cf2008-11-12 10:03:55 -0800390#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300391#define I915_MAX_NUM_FENCES 32
392/* 32 fences + sign bit for FENCE_REG_NONE */
393#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800394
395struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200396 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000397 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100398 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800399};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000400
yakui_zhao9b9d1722009-05-31 17:17:17 +0800401struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100402 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800403 u8 dvo_port;
404 u8 slave_addr;
405 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100406 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400407 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800408};
409
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000410struct intel_display_error_state;
411
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700412struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200413 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800414 struct timeval time;
415
Mika Kuoppalacb383002014-02-25 17:11:25 +0200416 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200417 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200418 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200419
Ben Widawsky585b0282014-01-30 00:19:37 -0800420 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700421 u32 eir;
422 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700423 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700424 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700425 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000426 u32 derrmr;
427 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800428 u32 error; /* gen6+ */
429 u32 err_int; /* gen7 */
430 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800431 u32 gac_eco;
432 u32 gam_ecochk;
433 u32 gab_ctl;
434 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800435 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800436 u64 fence[I915_MAX_NUM_FENCES];
437 struct intel_overlay_error_state *overlay;
438 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700439 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800440
Chris Wilson52d39a22012-02-15 11:25:37 +0000441 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000442 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800443 /* Software tracked state */
444 bool waiting;
445 int hangcheck_score;
446 enum intel_ring_hangcheck_action hangcheck_action;
447 int num_requests;
448
449 /* our own tracking of ring head and tail */
450 u32 cpu_ring_head;
451 u32 cpu_ring_tail;
452
453 u32 semaphore_seqno[I915_NUM_RINGS - 1];
454
455 /* Register state */
456 u32 tail;
457 u32 head;
458 u32 ctl;
459 u32 hws;
460 u32 ipeir;
461 u32 ipehr;
462 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800463 u32 bbstate;
464 u32 instpm;
465 u32 instps;
466 u32 seqno;
467 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000468 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800469 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700470 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800471 u32 rc_psmi; /* sleep state */
472 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
473
Chris Wilson52d39a22012-02-15 11:25:37 +0000474 struct drm_i915_error_object {
475 int page_count;
476 u32 gtt_offset;
477 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200478 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800479
Chris Wilson52d39a22012-02-15 11:25:37 +0000480 struct drm_i915_error_request {
481 long jiffies;
482 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000483 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000484 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800485
486 struct {
487 u32 gfx_mode;
488 union {
489 u64 pdp[4];
490 u32 pp_dir_base;
491 };
492 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200493
494 pid_t pid;
495 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000496 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100497
Chris Wilson9df30792010-02-18 10:24:56 +0000498 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000499 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000500 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100501 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000502 u32 gtt_offset;
503 u32 read_domains;
504 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200505 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000506 s32 pinned:2;
507 u32 tiling:2;
508 u32 dirty:1;
509 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100510 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100511 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100512 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700513 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800514
Ben Widawsky95f53012013-07-31 17:00:15 -0700515 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100516 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700517};
518
Jani Nikula7bd688c2013-11-08 16:48:56 +0200519struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200520struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200521struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000522struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100523struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200524struct intel_limit;
525struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100526
Jesse Barnese70236a2009-09-21 10:42:27 -0700527struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400528 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200529 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700530 void (*disable_fbc)(struct drm_device *dev);
531 int (*get_display_clock_speed)(struct drm_device *dev);
532 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200533 /**
534 * find_dpll() - Find the best values for the PLL
535 * @limit: limits for the PLL
536 * @crtc: current CRTC
537 * @target: target frequency in kHz
538 * @refclk: reference clock frequency in kHz
539 * @match_clock: if provided, @best_clock P divider must
540 * match the P divider from @match_clock
541 * used for LVDS downclocking
542 * @best_clock: best PLL values found
543 *
544 * Returns true on success, false on failure.
545 */
546 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300547 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200548 int target, int refclk,
549 struct dpll *match_clock,
550 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300551 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300552 void (*update_sprite_wm)(struct drm_plane *plane,
553 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200554 uint32_t sprite_width, uint32_t sprite_height,
555 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200556 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100557 /* Returns the active state of the crtc, and if the crtc is active,
558 * fills out the pipe-config with the hw state. */
559 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200560 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000561 void (*get_initial_plane_config)(struct intel_crtc *,
562 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200563 int (*crtc_compute_clock)(struct intel_crtc *crtc,
564 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200565 void (*crtc_enable)(struct drm_crtc *crtc);
566 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100567 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200568 void (*audio_codec_enable)(struct drm_connector *connector,
569 struct intel_encoder *encoder,
570 struct drm_display_mode *mode);
571 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700572 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700573 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700574 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
575 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700576 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100577 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700578 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200579 void (*update_primary_plane)(struct drm_crtc *crtc,
580 struct drm_framebuffer *fb,
581 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100582 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700583 /* clock updates for mode set */
584 /* cursor updates */
585 /* render clock increase/decrease */
586 /* display clock increase/decrease */
587 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200588
Ville Syrjälä6517d272014-11-07 11:16:02 +0200589 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200590 uint32_t (*get_backlight)(struct intel_connector *connector);
591 void (*set_backlight)(struct intel_connector *connector,
592 uint32_t level);
593 void (*disable_backlight)(struct intel_connector *connector);
594 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700595};
596
Mika Kuoppala48c10262015-01-16 11:34:41 +0200597enum forcewake_domain_id {
598 FW_DOMAIN_ID_RENDER = 0,
599 FW_DOMAIN_ID_BLITTER,
600 FW_DOMAIN_ID_MEDIA,
601
602 FW_DOMAIN_ID_COUNT
603};
604
605enum forcewake_domains {
606 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
607 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
608 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
609 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
610 FORCEWAKE_BLITTER |
611 FORCEWAKE_MEDIA)
612};
613
Chris Wilson907b28c2013-07-19 20:36:52 +0100614struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530615 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200616 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530617 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200618 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700619
620 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
621 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
622 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
623 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
624
625 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
626 uint8_t val, bool trace);
627 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
628 uint16_t val, bool trace);
629 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
630 uint32_t val, bool trace);
631 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
632 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300633};
634
Chris Wilson907b28c2013-07-19 20:36:52 +0100635struct intel_uncore {
636 spinlock_t lock; /** lock is also taken in irq contexts. */
637
638 struct intel_uncore_funcs funcs;
639
640 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200641 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100642
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200643 struct intel_uncore_forcewake_domain {
644 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200645 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200646 unsigned wake_count;
647 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200648 u32 reg_set;
649 u32 val_set;
650 u32 val_clear;
651 u32 reg_ack;
652 u32 reg_post;
653 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200654 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100655};
656
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200657/* Iterate over initialised fw domains */
658#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
659 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
660 (i__) < FW_DOMAIN_ID_COUNT; \
661 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
662 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
663
664#define for_each_fw_domain(domain__, dev_priv__, i__) \
665 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
666
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100667#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
668 func(is_mobile) sep \
669 func(is_i85x) sep \
670 func(is_i915g) sep \
671 func(is_i945gm) sep \
672 func(is_g33) sep \
673 func(need_gfx_hws) sep \
674 func(is_g4x) sep \
675 func(is_pineview) sep \
676 func(is_broadwater) sep \
677 func(is_crestline) sep \
678 func(is_ivybridge) sep \
679 func(is_valleyview) sep \
680 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530681 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700682 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100683 func(has_fbc) sep \
684 func(has_pipe_cxsr) sep \
685 func(has_hotplug) sep \
686 func(cursor_needs_physical) sep \
687 func(has_overlay) sep \
688 func(overlay_needs_physical) sep \
689 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100690 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100691 func(has_ddi) sep \
692 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200693
Damien Lespiaua587f772013-04-22 18:40:38 +0100694#define DEFINE_FLAG(name) u8 name:1
695#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200696
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500697struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200698 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100699 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700700 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000701 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000702 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700703 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100704 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200705 /* Register offsets for the various display pipes and transcoders */
706 int pipe_offsets[I915_MAX_TRANSCODERS];
707 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200708 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300709 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600710
711 /* Slice/subslice/EU info */
712 u8 slice_total;
713 u8 subslice_total;
714 u8 subslice_per_slice;
715 u8 eu_total;
716 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000717 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
718 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600719 u8 has_slice_pg:1;
720 u8 has_subslice_pg:1;
721 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500722};
723
Damien Lespiaua587f772013-04-22 18:40:38 +0100724#undef DEFINE_FLAG
725#undef SEP_SEMICOLON
726
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800727enum i915_cache_level {
728 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100729 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
730 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
731 caches, eg sampler/render caches, and the
732 large Last-Level-Cache. LLC is coherent with
733 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100734 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800735};
736
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300737struct i915_ctx_hang_stats {
738 /* This context had batch pending when hang was declared */
739 unsigned batch_pending;
740
741 /* This context had batch active when hang was declared */
742 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300743
744 /* Time when this context was last blamed for a GPU reset */
745 unsigned long guilty_ts;
746
Chris Wilson676fa572014-12-24 08:13:39 -0800747 /* If the contexts causes a second GPU hang within this time,
748 * it is permanently banned from submitting any more work.
749 */
750 unsigned long ban_period_seconds;
751
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300752 /* This context is banned to submit more work */
753 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300754};
Ben Widawsky40521052012-06-04 14:42:43 -0700755
756/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100757#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100758/**
759 * struct intel_context - as the name implies, represents a context.
760 * @ref: reference count.
761 * @user_handle: userspace tracking identity for this context.
762 * @remap_slice: l3 row remapping information.
763 * @file_priv: filp associated with this context (NULL for global default
764 * context).
765 * @hang_stats: information about the role of this context in possible GPU
766 * hangs.
767 * @vm: virtual memory space used by this context.
768 * @legacy_hw_ctx: render context backing object and whether it is correctly
769 * initialized (legacy ring submission mechanism only).
770 * @link: link in the global list of contexts.
771 *
772 * Contexts are memory images used by the hardware to store copies of their
773 * internal state.
774 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100775struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300776 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100777 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700778 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700779 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300780 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200781 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700782
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100783 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100784 struct {
785 struct drm_i915_gem_object *rcs_state;
786 bool initialized;
787 } legacy_hw_ctx;
788
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100789 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100790 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100791 struct {
792 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100793 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200794 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100795 } engine[I915_NUM_RINGS];
796
Ben Widawskya33afea2013-09-17 21:12:45 -0700797 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700798};
799
Paulo Zanonia4001f12015-02-13 17:23:44 -0200800enum fb_op_origin {
801 ORIGIN_GTT,
802 ORIGIN_CPU,
803 ORIGIN_CS,
804 ORIGIN_FLIP,
805};
806
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700807struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200808 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700809 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700810 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200811 unsigned int possible_framebuffer_bits;
812 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200813 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700814 int y;
815
Ben Widawskyc4213882014-06-19 12:06:10 -0700816 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700817 struct drm_mm_node *compressed_llb;
818
Rodrigo Vivida46f932014-08-01 02:04:45 -0700819 bool false_color;
820
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300821 /* Tracks whether the HW is actually enabled, not whether the feature is
822 * possible. */
823 bool enabled;
824
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700825 struct intel_fbc_work {
826 struct delayed_work work;
827 struct drm_crtc *crtc;
828 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700829 } *fbc_work;
830
Chris Wilson29ebf902013-07-27 17:23:55 +0100831 enum no_fbc_reason {
832 FBC_OK, /* FBC is enabled */
833 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700834 FBC_NO_OUTPUT, /* no outputs enabled to compress */
835 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
836 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
837 FBC_MODE_TOO_LARGE, /* mode too large for compression */
838 FBC_BAD_PLANE, /* fbc not supported on plane */
839 FBC_NOT_TILED, /* buffer not tiled */
840 FBC_MULTIPLE_PIPES, /* more than one pipe active */
841 FBC_MODULE_PARAM,
842 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
843 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800844};
845
Vandana Kannan96178ee2015-01-10 02:25:56 +0530846/**
847 * HIGH_RR is the highest eDP panel refresh rate read from EDID
848 * LOW_RR is the lowest eDP panel refresh rate found from EDID
849 * parsing for same resolution.
850 */
851enum drrs_refresh_rate_type {
852 DRRS_HIGH_RR,
853 DRRS_LOW_RR,
854 DRRS_MAX_RR, /* RR count */
855};
856
857enum drrs_support_type {
858 DRRS_NOT_SUPPORTED = 0,
859 STATIC_DRRS_SUPPORT = 1,
860 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530861};
862
Daniel Vetter2807cf62014-07-11 10:30:11 -0700863struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530864struct i915_drrs {
865 struct mutex mutex;
866 struct delayed_work work;
867 struct intel_dp *dp;
868 unsigned busy_frontbuffer_bits;
869 enum drrs_refresh_rate_type refresh_rate_type;
870 enum drrs_support_type type;
871};
872
Rodrigo Vivia031d702013-10-03 16:15:06 -0300873struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700874 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300875 bool sink_support;
876 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700877 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700878 bool active;
879 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700880 unsigned busy_frontbuffer_bits;
Rodrigo Vivi0243f7b2015-01-12 10:14:32 -0800881 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300882};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700883
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800884enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300885 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800886 PCH_IBX, /* Ibexpeak PCH */
887 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300888 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530889 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700890 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800891};
892
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200893enum intel_sbi_destination {
894 SBI_ICLK,
895 SBI_MPHY,
896};
897
Jesse Barnesb690e962010-07-19 13:53:12 -0700898#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700899#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100900#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000901#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300902#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100903#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700904
Dave Airlie8be48d92010-03-30 05:34:14 +0000905struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100906struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000907
Daniel Vetterc2b91522012-02-14 22:37:19 +0100908struct intel_gmbus {
909 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000910 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100911 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100912 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100913 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100914 struct drm_i915_private *dev_priv;
915};
916
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100917struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000918 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000919 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700920 u32 savePP_ON_DELAYS;
921 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000922 u32 savePP_ON;
923 u32 savePP_OFF;
924 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700925 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000926 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800927 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800928 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000929 u32 saveSWF0[16];
930 u32 saveSWF1[16];
931 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200932 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400933 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800934 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100935};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100936
Imre Deakddeea5b2014-05-05 15:19:56 +0300937struct vlv_s0ix_state {
938 /* GAM */
939 u32 wr_watermark;
940 u32 gfx_prio_ctrl;
941 u32 arb_mode;
942 u32 gfx_pend_tlb0;
943 u32 gfx_pend_tlb1;
944 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
945 u32 media_max_req_count;
946 u32 gfx_max_req_count;
947 u32 render_hwsp;
948 u32 ecochk;
949 u32 bsd_hwsp;
950 u32 blt_hwsp;
951 u32 tlb_rd_addr;
952
953 /* MBC */
954 u32 g3dctl;
955 u32 gsckgctl;
956 u32 mbctl;
957
958 /* GCP */
959 u32 ucgctl1;
960 u32 ucgctl3;
961 u32 rcgctl1;
962 u32 rcgctl2;
963 u32 rstctl;
964 u32 misccpctl;
965
966 /* GPM */
967 u32 gfxpause;
968 u32 rpdeuhwtc;
969 u32 rpdeuc;
970 u32 ecobus;
971 u32 pwrdwnupctl;
972 u32 rp_down_timeout;
973 u32 rp_deucsw;
974 u32 rcubmabdtmr;
975 u32 rcedata;
976 u32 spare2gh;
977
978 /* Display 1 CZ domain */
979 u32 gt_imr;
980 u32 gt_ier;
981 u32 pm_imr;
982 u32 pm_ier;
983 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
984
985 /* GT SA CZ domain */
986 u32 tilectl;
987 u32 gt_fifoctl;
988 u32 gtlc_wake_ctrl;
989 u32 gtlc_survive;
990 u32 pmwgicz;
991
992 /* Display 2 CZ domain */
993 u32 gu_ctl0;
994 u32 gu_ctl1;
995 u32 clock_gate_dis2;
996};
997
Chris Wilsonbf225f22014-07-10 20:31:18 +0100998struct intel_rps_ei {
999 u32 cz_clock;
1000 u32 render_c0;
1001 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001002};
1003
Daniel Vetterc85aa882012-11-02 19:55:03 +01001004struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001005 /*
1006 * work, interrupts_enabled and pm_iir are protected by
1007 * dev_priv->irq_lock
1008 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001009 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001010 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001011 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001012
Ben Widawskyb39fb292014-03-19 18:31:11 -07001013 /* Frequencies are stored in potentially platform dependent multiples.
1014 * In other words, *_freq needs to be multiplied by X to be interesting.
1015 * Soft limits are those which are used for the dynamic reclocking done
1016 * by the driver (raise frequencies under heavy loads, and lower for
1017 * lighter loads). Hard limits are those imposed by the hardware.
1018 *
1019 * A distinction is made for overclocking, which is never enabled by
1020 * default, and is considered to be above the hard limit if it's
1021 * possible at all.
1022 */
1023 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1024 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1025 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1026 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1027 u8 min_freq; /* AKA RPn. Minimum frequency */
1028 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1029 u8 rp1_freq; /* "less than" RP0 power/freqency */
1030 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301031 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001032
Deepak S31685c22014-07-03 17:33:01 -04001033 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001034
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001035 int last_adj;
1036 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1037
Chris Wilsonc0951f02013-10-10 21:58:50 +01001038 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001039 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001040
Chris Wilsonbf225f22014-07-10 20:31:18 +01001041 /* manual wa residency calculations */
1042 struct intel_rps_ei up_ei, down_ei;
1043
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001044 /*
1045 * Protects RPS/RC6 register access and PCU communication.
1046 * Must be taken after struct_mutex if nested.
1047 */
1048 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001049};
1050
Daniel Vetter1a240d42012-11-29 22:18:51 +01001051/* defined intel_pm.c */
1052extern spinlock_t mchdev_lock;
1053
Daniel Vetterc85aa882012-11-02 19:55:03 +01001054struct intel_ilk_power_mgmt {
1055 u8 cur_delay;
1056 u8 min_delay;
1057 u8 max_delay;
1058 u8 fmax;
1059 u8 fstart;
1060
1061 u64 last_count1;
1062 unsigned long last_time1;
1063 unsigned long chipset_power;
1064 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001065 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001066 unsigned long gfx_power;
1067 u8 corr;
1068
1069 int c_m;
1070 int r_t;
1071};
1072
Imre Deakc6cb5822014-03-04 19:22:55 +02001073struct drm_i915_private;
1074struct i915_power_well;
1075
1076struct i915_power_well_ops {
1077 /*
1078 * Synchronize the well's hw state to match the current sw state, for
1079 * example enable/disable it based on the current refcount. Called
1080 * during driver init and resume time, possibly after first calling
1081 * the enable/disable handlers.
1082 */
1083 void (*sync_hw)(struct drm_i915_private *dev_priv,
1084 struct i915_power_well *power_well);
1085 /*
1086 * Enable the well and resources that depend on it (for example
1087 * interrupts located on the well). Called after the 0->1 refcount
1088 * transition.
1089 */
1090 void (*enable)(struct drm_i915_private *dev_priv,
1091 struct i915_power_well *power_well);
1092 /*
1093 * Disable the well and resources that depend on it. Called after
1094 * the 1->0 refcount transition.
1095 */
1096 void (*disable)(struct drm_i915_private *dev_priv,
1097 struct i915_power_well *power_well);
1098 /* Returns the hw enabled state. */
1099 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1100 struct i915_power_well *power_well);
1101};
1102
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001103/* Power well structure for haswell */
1104struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001105 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001106 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001107 /* power well enable/disable usage count */
1108 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001109 /* cached hw enabled state */
1110 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001111 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001112 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001113 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001114};
1115
Imre Deak83c00f552013-10-25 17:36:47 +03001116struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001117 /*
1118 * Power wells needed for initialization at driver init and suspend
1119 * time are on. They are kept on until after the first modeset.
1120 */
1121 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001122 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001123 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001124
Imre Deak83c00f552013-10-25 17:36:47 +03001125 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001126 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001127 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001128};
1129
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001130#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001131struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001132 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001133 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001134 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001135};
1136
Brad Volkin493018d2014-12-11 12:13:08 -08001137struct i915_gem_batch_pool {
1138 struct drm_device *dev;
1139 struct list_head cache_list;
1140};
1141
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001142struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001143 /** Memory allocator for GTT stolen memory */
1144 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001145 /** List of all objects in gtt_space. Used to restore gtt
1146 * mappings on resume */
1147 struct list_head bound_list;
1148 /**
1149 * List of objects which are not bound to the GTT (thus
1150 * are idle and not used by the GPU) but still have
1151 * (presumably uncached) pages still attached.
1152 */
1153 struct list_head unbound_list;
1154
Brad Volkin493018d2014-12-11 12:13:08 -08001155 /*
1156 * A pool of objects to use as shadow copies of client batch buffers
1157 * when the command parser is enabled. Prevents the client from
1158 * modifying the batch contents after software parsing.
1159 */
1160 struct i915_gem_batch_pool batch_pool;
1161
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001162 /** Usable portion of the GTT for GEM */
1163 unsigned long stolen_base; /* limited to low memory (32-bit) */
1164
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001165 /** PPGTT used for aliasing the PPGTT with the GTT */
1166 struct i915_hw_ppgtt *aliasing_ppgtt;
1167
Chris Wilson2cfcd322014-05-20 08:28:43 +01001168 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001169 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001170 bool shrinker_no_lock_stealing;
1171
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001172 /** LRU list of objects with fence regs on them. */
1173 struct list_head fence_list;
1174
1175 /**
1176 * We leave the user IRQ off as much as possible,
1177 * but this means that requests will finish and never
1178 * be retired once the system goes idle. Set a timer to
1179 * fire periodically while the ring is running. When it
1180 * fires, go retire requests.
1181 */
1182 struct delayed_work retire_work;
1183
1184 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001185 * When we detect an idle GPU, we want to turn on
1186 * powersaving features. So once we see that there
1187 * are no more requests outstanding and no more
1188 * arrive within a small period of time, we fire
1189 * off the idle_work.
1190 */
1191 struct delayed_work idle_work;
1192
1193 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001194 * Are we in a non-interruptible section of code like
1195 * modesetting?
1196 */
1197 bool interruptible;
1198
Chris Wilsonf62a0072014-02-21 17:55:39 +00001199 /**
1200 * Is the GPU currently considered idle, or busy executing userspace
1201 * requests? Whilst idle, we attempt to power down the hardware and
1202 * display clocks. In order to reduce the effect on performance, there
1203 * is a slight delay before we do so.
1204 */
1205 bool busy;
1206
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001207 /* the indicator for dispatch video commands on two BSD rings */
1208 int bsd_ring_dispatch_index;
1209
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001210 /** Bit 6 swizzling required for X tiling */
1211 uint32_t bit_6_swizzle_x;
1212 /** Bit 6 swizzling required for Y tiling */
1213 uint32_t bit_6_swizzle_y;
1214
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001215 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001216 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001217 size_t object_memory;
1218 u32 object_count;
1219};
1220
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001221struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001222 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001223 unsigned bytes;
1224 unsigned size;
1225 int err;
1226 u8 *buf;
1227 loff_t start;
1228 loff_t pos;
1229};
1230
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001231struct i915_error_state_file_priv {
1232 struct drm_device *dev;
1233 struct drm_i915_error_state *error;
1234};
1235
Daniel Vetter99584db2012-11-14 17:14:04 +01001236struct i915_gpu_error {
1237 /* For hangcheck timer */
1238#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1239#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001240 /* Hang gpu twice in this window and your context gets banned */
1241#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1242
Chris Wilson737b1502015-01-26 18:03:03 +02001243 struct workqueue_struct *hangcheck_wq;
1244 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001245
1246 /* For reset and error_state handling. */
1247 spinlock_t lock;
1248 /* Protected by the above dev->gpu_error.lock. */
1249 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001250
1251 unsigned long missed_irq_rings;
1252
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001253 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001254 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001255 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001256 * This is a counter which gets incremented when reset is triggered,
1257 * and again when reset has been handled. So odd values (lowest bit set)
1258 * means that reset is in progress and even values that
1259 * (reset_counter >> 1):th reset was successfully completed.
1260 *
1261 * If reset is not completed succesfully, the I915_WEDGE bit is
1262 * set meaning that hardware is terminally sour and there is no
1263 * recovery. All waiters on the reset_queue will be woken when
1264 * that happens.
1265 *
1266 * This counter is used by the wait_seqno code to notice that reset
1267 * event happened and it needs to restart the entire ioctl (since most
1268 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001269 *
1270 * This is important for lock-free wait paths, where no contended lock
1271 * naturally enforces the correct ordering between the bail-out of the
1272 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001273 */
1274 atomic_t reset_counter;
1275
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001276#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001277#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001278
1279 /**
1280 * Waitqueue to signal when the reset has completed. Used by clients
1281 * that wait for dev_priv->mm.wedged to settle.
1282 */
1283 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001284
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001285 /* Userspace knobs for gpu hang simulation;
1286 * combines both a ring mask, and extra flags
1287 */
1288 u32 stop_rings;
1289#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1290#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001291
1292 /* For missed irq/seqno simulation. */
1293 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001294
1295 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1296 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001297};
1298
Zhang Ruib8efb172013-02-05 15:41:53 +08001299enum modeset_restore {
1300 MODESET_ON_LID_OPEN,
1301 MODESET_DONE,
1302 MODESET_SUSPENDED,
1303};
1304
Paulo Zanoni6acab152013-09-12 17:06:24 -03001305struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001306 /*
1307 * This is an index in the HDMI/DVI DDI buffer translation table.
1308 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1309 * populate this field.
1310 */
1311#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001312 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001313
1314 uint8_t supports_dvi:1;
1315 uint8_t supports_hdmi:1;
1316 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001317};
1318
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001319enum psr_lines_to_wait {
1320 PSR_0_LINES_TO_WAIT = 0,
1321 PSR_1_LINE_TO_WAIT,
1322 PSR_4_LINES_TO_WAIT,
1323 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301324};
1325
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001326struct intel_vbt_data {
1327 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1328 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1329
1330 /* Feature bits */
1331 unsigned int int_tv_support:1;
1332 unsigned int lvds_dither:1;
1333 unsigned int lvds_vbt:1;
1334 unsigned int int_crt_support:1;
1335 unsigned int lvds_use_ssc:1;
1336 unsigned int display_clock_mode:1;
1337 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301338 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001339 int lvds_ssc_freq;
1340 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1341
Pradeep Bhat83a72802014-03-28 10:14:57 +05301342 enum drrs_support_type drrs_type;
1343
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001344 /* eDP */
1345 int edp_rate;
1346 int edp_lanes;
1347 int edp_preemphasis;
1348 int edp_vswing;
1349 bool edp_initialized;
1350 bool edp_support;
1351 int edp_bpp;
Sonika Jindal9a57f5b2015-02-25 10:29:11 +05301352 bool edp_low_vswing;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001353 struct edp_power_seq edp_pps;
1354
Jani Nikulaf00076d2013-12-14 20:38:29 -02001355 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001356 bool full_link;
1357 bool require_aux_wakeup;
1358 int idle_frames;
1359 enum psr_lines_to_wait lines_to_wait;
1360 int tp1_wakeup_time;
1361 int tp2_tp3_wakeup_time;
1362 } psr;
1363
1364 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001365 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001366 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001367 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001368 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001369 } backlight;
1370
Shobhit Kumard17c5442013-08-27 15:12:25 +03001371 /* MIPI DSI */
1372 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301373 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001374 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301375 struct mipi_config *config;
1376 struct mipi_pps_data *pps;
1377 u8 seq_version;
1378 u32 size;
1379 u8 *data;
1380 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001381 } dsi;
1382
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001383 int crt_ddc_pin;
1384
1385 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001386 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001387
1388 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001389};
1390
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001391enum intel_ddb_partitioning {
1392 INTEL_DDB_PART_1_2,
1393 INTEL_DDB_PART_5_6, /* IVB+ */
1394};
1395
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001396struct intel_wm_level {
1397 bool enable;
1398 uint32_t pri_val;
1399 uint32_t spr_val;
1400 uint32_t cur_val;
1401 uint32_t fbc_val;
1402};
1403
Imre Deak820c1982013-12-17 14:46:36 +02001404struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001405 uint32_t wm_pipe[3];
1406 uint32_t wm_lp[3];
1407 uint32_t wm_lp_spr[3];
1408 uint32_t wm_linetime[3];
1409 bool enable_fbc_wm;
1410 enum intel_ddb_partitioning partitioning;
1411};
1412
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001413struct vlv_wm_values {
1414 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001415 uint16_t primary;
1416 uint16_t sprite[2];
1417 uint8_t cursor;
1418 } pipe[3];
1419
1420 struct {
1421 uint16_t plane;
1422 uint8_t cursor;
1423 } sr;
1424
1425 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001426 uint8_t cursor;
1427 uint8_t sprite[2];
1428 uint8_t primary;
1429 } ddl[3];
1430};
1431
Damien Lespiauc1939242014-11-04 17:06:41 +00001432struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001433 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001434};
1435
1436static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1437{
Damien Lespiau16160e32014-11-04 17:06:53 +00001438 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001439}
1440
Damien Lespiau08db6652014-11-04 17:06:52 +00001441static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1442 const struct skl_ddb_entry *e2)
1443{
1444 if (e1->start == e2->start && e1->end == e2->end)
1445 return true;
1446
1447 return false;
1448}
1449
Damien Lespiauc1939242014-11-04 17:06:41 +00001450struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001451 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001452 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1453 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1454};
1455
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001456struct skl_wm_values {
1457 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001458 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001459 uint32_t wm_linetime[I915_MAX_PIPES];
1460 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1461 uint32_t cursor[I915_MAX_PIPES][8];
1462 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1463 uint32_t cursor_trans[I915_MAX_PIPES];
1464};
1465
1466struct skl_wm_level {
1467 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001468 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001469 uint16_t plane_res_b[I915_MAX_PLANES];
1470 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001471 uint16_t cursor_res_b;
1472 uint8_t cursor_res_l;
1473};
1474
Paulo Zanonic67a4702013-08-19 13:18:09 -03001475/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001476 * This struct helps tracking the state needed for runtime PM, which puts the
1477 * device in PCI D3 state. Notice that when this happens, nothing on the
1478 * graphics device works, even register access, so we don't get interrupts nor
1479 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001480 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001481 * Every piece of our code that needs to actually touch the hardware needs to
1482 * either call intel_runtime_pm_get or call intel_display_power_get with the
1483 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001484 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001485 * Our driver uses the autosuspend delay feature, which means we'll only really
1486 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001487 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001488 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001489 *
1490 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1491 * goes back to false exactly before we reenable the IRQs. We use this variable
1492 * to check if someone is trying to enable/disable IRQs while they're supposed
1493 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001494 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001495 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001496 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001497 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001498struct i915_runtime_pm {
1499 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001500 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001501};
1502
Daniel Vetter926321d2013-10-16 13:30:34 +02001503enum intel_pipe_crc_source {
1504 INTEL_PIPE_CRC_SOURCE_NONE,
1505 INTEL_PIPE_CRC_SOURCE_PLANE1,
1506 INTEL_PIPE_CRC_SOURCE_PLANE2,
1507 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001508 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001509 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1510 INTEL_PIPE_CRC_SOURCE_TV,
1511 INTEL_PIPE_CRC_SOURCE_DP_B,
1512 INTEL_PIPE_CRC_SOURCE_DP_C,
1513 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001514 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001515 INTEL_PIPE_CRC_SOURCE_MAX,
1516};
1517
Shuang He8bf1e9f2013-10-15 18:55:27 +01001518struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001519 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001520 uint32_t crc[5];
1521};
1522
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001523#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001524struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001525 spinlock_t lock;
1526 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001527 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001528 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001529 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001530 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001531};
1532
Daniel Vetterf99d7062014-06-19 16:01:59 +02001533struct i915_frontbuffer_tracking {
1534 struct mutex lock;
1535
1536 /*
1537 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1538 * scheduled flips.
1539 */
1540 unsigned busy_bits;
1541 unsigned flip_bits;
1542};
1543
Mika Kuoppala72253422014-10-07 17:21:26 +03001544struct i915_wa_reg {
1545 u32 addr;
1546 u32 value;
1547 /* bitmask representing WA bits */
1548 u32 mask;
1549};
1550
1551#define I915_MAX_WA_REGS 16
1552
1553struct i915_workarounds {
1554 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1555 u32 count;
1556};
1557
Yu Zhangcf9d2892015-02-10 19:05:47 +08001558struct i915_virtual_gpu {
1559 bool active;
1560};
1561
Jani Nikula77fec552014-03-31 14:27:22 +03001562struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001563 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001564 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001565
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001566 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001567
1568 int relative_constants_mode;
1569
1570 void __iomem *regs;
1571
Chris Wilson907b28c2013-07-19 20:36:52 +01001572 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001573
Yu Zhangcf9d2892015-02-10 19:05:47 +08001574 struct i915_virtual_gpu vgpu;
1575
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001576 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1577
Daniel Vetter28c70f12012-12-01 13:53:45 +01001578
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001579 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1580 * controller on different i2c buses. */
1581 struct mutex gmbus_mutex;
1582
1583 /**
1584 * Base address of the gmbus and gpio block.
1585 */
1586 uint32_t gpio_mmio_base;
1587
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301588 /* MMIO base address for MIPI regs */
1589 uint32_t mipi_mmio_base;
1590
Daniel Vetter28c70f12012-12-01 13:53:45 +01001591 wait_queue_head_t gmbus_wait_queue;
1592
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001593 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001594 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001595 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001596 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001597
Daniel Vetterba8286f2014-09-11 07:43:25 +02001598 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001599 struct resource mch_res;
1600
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001601 /* protects the irq masks */
1602 spinlock_t irq_lock;
1603
Sourab Gupta84c33a62014-06-02 16:47:17 +05301604 /* protects the mmio flip data */
1605 spinlock_t mmio_flip_lock;
1606
Imre Deakf8b79e52014-03-04 19:23:07 +02001607 bool display_irqs_enabled;
1608
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001609 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1610 struct pm_qos_request pm_qos;
1611
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001612 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001613 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001614
1615 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001616 union {
1617 u32 irq_mask;
1618 u32 de_irq_mask[I915_MAX_PIPES];
1619 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001620 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001621 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301622 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001623 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001624
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001625 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001626 struct {
1627 unsigned long hpd_last_jiffies;
1628 int hpd_cnt;
1629 enum {
1630 HPD_ENABLED = 0,
1631 HPD_DISABLED = 1,
1632 HPD_MARK_DISABLED = 2
1633 } hpd_mark;
1634 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001635 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001636 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001637
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001638 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301639 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001640 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001641 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001642
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001643 bool preserve_bios_swizzle;
1644
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001645 /* overlay */
1646 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001647
Jani Nikula58c68772013-11-08 16:48:54 +02001648 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001649 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001650
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001651 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001652 bool no_aux_handshake;
1653
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001654 /* protects panel power sequencer state */
1655 struct mutex pps_mutex;
1656
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001657 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1658 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1659 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1660
1661 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001662 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001663 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001664
Daniel Vetter645416f2013-09-02 16:22:25 +02001665 /**
1666 * wq - Driver workqueue for GEM.
1667 *
1668 * NOTE: Work items scheduled here are not allowed to grab any modeset
1669 * locks, for otherwise the flushing done in the pageflip code will
1670 * result in deadlocks.
1671 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001672 struct workqueue_struct *wq;
1673
1674 /* Display functions */
1675 struct drm_i915_display_funcs display;
1676
1677 /* PCH chipset type */
1678 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001679 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001680
1681 unsigned long quirks;
1682
Zhang Ruib8efb172013-02-05 15:41:53 +08001683 enum modeset_restore modeset_restore;
1684 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001685
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001686 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001687 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001688
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001689 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001690 DECLARE_HASHTABLE(mm_structs, 7);
1691 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001692
Daniel Vetter87813422012-05-02 11:49:32 +02001693 /* Kernel Modesetting */
1694
yakui_zhao9b9d1722009-05-31 17:17:17 +08001695 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001696
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001697 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1698 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001699 wait_queue_head_t pending_flip_queue;
1700
Daniel Vetterc4597872013-10-21 21:04:07 +02001701#ifdef CONFIG_DEBUG_FS
1702 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1703#endif
1704
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001705 int num_shared_dpll;
1706 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001707 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001708
Mika Kuoppala72253422014-10-07 17:21:26 +03001709 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001710
Jesse Barnes652c3932009-08-17 13:31:43 -07001711 /* Reclocking support */
1712 bool render_reclock_avail;
1713 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001714 /* indicates the reduced downclock for LVDS*/
1715 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001716
1717 struct i915_frontbuffer_tracking fb_tracking;
1718
Jesse Barnes652c3932009-08-17 13:31:43 -07001719 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001720
Zhenyu Wangc48044112009-12-17 14:48:43 +08001721 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001722
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001723 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001724
Ben Widawsky59124502013-07-04 11:02:05 -07001725 /* Cannot be determined by PCIID. You must always read a register. */
1726 size_t ellc_size;
1727
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001728 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001729 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001730
Daniel Vetter20e4d402012-08-08 23:35:39 +02001731 /* ilk-only ips/rps state. Everything in here is protected by the global
1732 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001733 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001734
Imre Deak83c00f552013-10-25 17:36:47 +03001735 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001736
Rodrigo Vivia031d702013-10-03 16:15:06 -03001737 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001738
Daniel Vetter99584db2012-11-14 17:14:04 +01001739 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001740
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001741 struct drm_i915_gem_object *vlv_pctx;
1742
Daniel Vetter4520f532013-10-09 09:18:51 +02001743#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001744 /* list of fbdev register on this device */
1745 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001746 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001747#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001748
1749 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001750 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001751
Imre Deak58fddc22015-01-08 17:54:14 +02001752 /* hda/i915 audio component */
1753 bool audio_component_registered;
1754
Ben Widawsky254f9652012-06-04 14:42:42 -07001755 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001756 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001757
Damien Lespiau3e683202012-12-11 18:48:29 +00001758 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001759
Daniel Vetter842f1c82014-03-10 10:01:44 +01001760 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001761 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001762 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001763
Ville Syrjälä53615a52013-08-01 16:18:50 +03001764 struct {
1765 /*
1766 * Raw watermark latency values:
1767 * in 0.1us units for WM0,
1768 * in 0.5us units for WM1+.
1769 */
1770 /* primary */
1771 uint16_t pri_latency[5];
1772 /* sprite */
1773 uint16_t spr_latency[5];
1774 /* cursor */
1775 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001776 /*
1777 * Raw watermark memory latency values
1778 * for SKL for all 8 levels
1779 * in 1us units.
1780 */
1781 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001782
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001783 /*
1784 * The skl_wm_values structure is a bit too big for stack
1785 * allocation, so we keep the staging struct where we store
1786 * intermediate results here instead.
1787 */
1788 struct skl_wm_values skl_results;
1789
Ville Syrjälä609cede2013-10-09 19:18:03 +03001790 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001791 union {
1792 struct ilk_wm_values hw;
1793 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001794 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001795 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001796 } wm;
1797
Paulo Zanoni8a187452013-12-06 20:32:13 -02001798 struct i915_runtime_pm pm;
1799
Dave Airlie13cf5502014-06-18 11:29:35 +10001800 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1801 u32 long_hpd_port_mask;
1802 u32 short_hpd_port_mask;
1803 struct work_struct dig_port_work;
1804
Dave Airlie0e32b392014-05-02 14:02:48 +10001805 /*
1806 * if we get a HPD irq from DP and a HPD irq from non-DP
1807 * the non-DP HPD could block the workqueue on a mode config
1808 * mutex getting, that userspace may have taken. However
1809 * userspace is waiting on the DP workqueue to run which is
1810 * blocked behind the non-DP one.
1811 */
1812 struct workqueue_struct *dp_wq;
1813
Oscar Mateoa83014d2014-07-24 17:04:21 +01001814 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1815 struct {
1816 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1817 struct intel_engine_cs *ring,
1818 struct intel_context *ctx,
1819 struct drm_i915_gem_execbuffer2 *args,
1820 struct list_head *vmas,
1821 struct drm_i915_gem_object *batch_obj,
1822 u64 exec_start, u32 flags);
1823 int (*init_rings)(struct drm_device *dev);
1824 void (*cleanup_ring)(struct intel_engine_cs *ring);
1825 void (*stop_ring)(struct intel_engine_cs *ring);
1826 } gt;
1827
John Harrison67e29372014-12-05 13:49:35 +00001828 uint32_t request_uniq;
1829
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001830 /*
1831 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1832 * will be rejected. Instead look for a better place.
1833 */
Jani Nikula77fec552014-03-31 14:27:22 +03001834};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835
Chris Wilson2c1792a2013-08-01 18:39:55 +01001836static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1837{
1838 return dev->dev_private;
1839}
1840
Imre Deak888d0d42015-01-08 17:54:13 +02001841static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1842{
1843 return to_i915(dev_get_drvdata(dev));
1844}
1845
Chris Wilsonb4519512012-05-11 14:29:30 +01001846/* Iterate over initialised rings */
1847#define for_each_ring(ring__, dev_priv__, i__) \
1848 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1849 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1850
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001851enum hdmi_force_audio {
1852 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1853 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1854 HDMI_AUDIO_AUTO, /* trust EDID */
1855 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1856};
1857
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001858#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001859
Chris Wilson37e680a2012-06-07 15:38:42 +01001860struct drm_i915_gem_object_ops {
1861 /* Interface between the GEM object and its backing storage.
1862 * get_pages() is called once prior to the use of the associated set
1863 * of pages before to binding them into the GTT, and put_pages() is
1864 * called after we no longer need them. As we expect there to be
1865 * associated cost with migrating pages between the backing storage
1866 * and making them available for the GPU (e.g. clflush), we may hold
1867 * onto the pages after they are no longer referenced by the GPU
1868 * in case they may be used again shortly (for example migrating the
1869 * pages to a different memory domain within the GTT). put_pages()
1870 * will therefore most likely be called when the object itself is
1871 * being released or under memory pressure (where we attempt to
1872 * reap pages for the shrinker).
1873 */
1874 int (*get_pages)(struct drm_i915_gem_object *);
1875 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001876 int (*dmabuf_export)(struct drm_i915_gem_object *);
1877 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001878};
1879
Daniel Vettera071fa02014-06-18 23:28:09 +02001880/*
1881 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1882 * considered to be the frontbuffer for the given plane interface-vise. This
1883 * doesn't mean that the hw necessarily already scans it out, but that any
1884 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1885 *
1886 * We have one bit per pipe and per scanout plane type.
1887 */
1888#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1889#define INTEL_FRONTBUFFER_BITS \
1890 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1891#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1892 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1893#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1894 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1895#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1896 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1897#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1898 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001899#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1900 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001901
Eric Anholt673a3942008-07-30 12:06:12 -07001902struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001903 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001904
Chris Wilson37e680a2012-06-07 15:38:42 +01001905 const struct drm_i915_gem_object_ops *ops;
1906
Ben Widawsky2f633152013-07-17 12:19:03 -07001907 /** List of VMAs backed by this object */
1908 struct list_head vma_list;
1909
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001910 /** Stolen memory for this object, instead of being backed by shmem. */
1911 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001912 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001913
Chris Wilson69dc4982010-10-19 10:36:51 +01001914 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001915 /** Used in execbuf to temporarily hold a ref */
1916 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001917
Brad Volkin493018d2014-12-11 12:13:08 -08001918 struct list_head batch_pool_list;
1919
Eric Anholt673a3942008-07-30 12:06:12 -07001920 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001921 * This is set if the object is on the active lists (has pending
1922 * rendering and so a non-zero seqno), and is not set if it i s on
1923 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001924 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001925 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001926
1927 /**
1928 * This is set if the object has been written to since last bound
1929 * to the GTT
1930 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001931 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001932
1933 /**
1934 * Fence register bits (if any) for this object. Will be set
1935 * as needed when mapped into the GTT.
1936 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001937 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001938 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001939
1940 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001941 * Advice: are the backing pages purgeable?
1942 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001943 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001944
1945 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001946 * Current tiling mode for the object.
1947 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001948 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001949 /**
1950 * Whether the tiling parameters for the currently associated fence
1951 * register have changed. Note that for the purposes of tracking
1952 * tiling changes we also treat the unfenced register, the register
1953 * slot that the object occupies whilst it executes a fenced
1954 * command (such as BLT on gen2/3), as a "fence".
1955 */
1956 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001957
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001958 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001959 * Is the object at the current location in the gtt mappable and
1960 * fenceable? Used to avoid costly recalculations.
1961 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001962 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001963
1964 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001965 * Whether the current gtt mapping needs to be mappable (and isn't just
1966 * mappable by accident). Track pin and fault separate for a more
1967 * accurate mappable working set.
1968 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001969 unsigned int fault_mappable:1;
1970 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001971 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001972
Chris Wilsoncaea7472010-11-12 13:53:37 +00001973 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301974 * Is the object to be mapped as read-only to the GPU
1975 * Only honoured if hardware has relevant pte bit
1976 */
1977 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001978 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00001979 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07001980
Chris Wilson9da3da62012-06-01 15:20:22 +01001981 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001982
Daniel Vettera071fa02014-06-18 23:28:09 +02001983 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1984
Chris Wilson9da3da62012-06-01 15:20:22 +01001985 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001986 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001987
Daniel Vetter1286ff72012-05-10 15:25:09 +02001988 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001989 void *dma_buf_vmapping;
1990 int vmapping_count;
1991
Chris Wilson1c293ea2012-04-17 15:31:27 +01001992 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001993 struct drm_i915_gem_request *last_read_req;
1994 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001995 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00001996 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07001997
Daniel Vetter778c3542010-05-13 11:49:44 +02001998 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001999 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002000
Daniel Vetter80075d42013-10-09 21:23:52 +02002001 /** References from framebuffers, locks out tiling changes. */
2002 unsigned long framebuffer_references;
2003
Eric Anholt280b7132009-03-12 16:56:27 -07002004 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002005 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002006
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002007 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002008 /** for phy allocated objects */
2009 struct drm_dma_handle *phys_handle;
2010
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002011 struct i915_gem_userptr {
2012 uintptr_t ptr;
2013 unsigned read_only :1;
2014 unsigned workers :4;
2015#define I915_GEM_USERPTR_MAX_WORKERS 15
2016
Chris Wilsonad46cb52014-08-07 14:20:40 +01002017 struct i915_mm_struct *mm;
2018 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002019 struct work_struct *work;
2020 } userptr;
2021 };
2022};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002023#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002024
Daniel Vettera071fa02014-06-18 23:28:09 +02002025void i915_gem_track_fb(struct drm_i915_gem_object *old,
2026 struct drm_i915_gem_object *new,
2027 unsigned frontbuffer_bits);
2028
Eric Anholt673a3942008-07-30 12:06:12 -07002029/**
2030 * Request queue structure.
2031 *
2032 * The request queue allows us to note sequence numbers that have been emitted
2033 * and may be associated with active buffers to be retired.
2034 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002035 * By keeping this list, we can avoid having to do questionable sequence
2036 * number comparisons on buffer last_read|write_seqno. It also allows an
2037 * emission time to be associated with the request for tracking how far ahead
2038 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002039 *
2040 * The requests are reference counted, so upon creation they should have an
2041 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002042 */
2043struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002044 struct kref ref;
2045
Zou Nan hai852835f2010-05-21 09:08:56 +08002046 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002047 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002048
Eric Anholt673a3942008-07-30 12:06:12 -07002049 /** GEM sequence number associated with this request. */
2050 uint32_t seqno;
2051
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002052 /** Position in the ringbuffer of the start of the request */
2053 u32 head;
2054
Nick Hoath72f95af2015-01-15 13:10:37 +00002055 /**
2056 * Position in the ringbuffer of the start of the postfix.
2057 * This is required to calculate the maximum available ringbuffer
2058 * space without overwriting the postfix.
2059 */
2060 u32 postfix;
2061
2062 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002063 u32 tail;
2064
Nick Hoathb3a38992015-02-19 16:30:47 +00002065 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002066 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002067 * Contexts are refcounted, so when this request is associated with a
2068 * context, we must increment the context's refcount, to guarantee that
2069 * it persists while any request is linked to it. Requests themselves
2070 * are also refcounted, so the request will only be freed when the last
2071 * reference to it is dismissed, and the code in
2072 * i915_gem_request_free() will then decrement the refcount on the
2073 * context.
2074 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002075 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002076 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002077
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002078 /** Batch buffer related to this request if any */
2079 struct drm_i915_gem_object *batch_obj;
2080
Eric Anholt673a3942008-07-30 12:06:12 -07002081 /** Time at which this request was emitted, in jiffies. */
2082 unsigned long emitted_jiffies;
2083
Eric Anholtb9624422009-06-03 07:27:35 +00002084 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002085 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002086
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002087 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002088 /** file_priv list entry for this request */
2089 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002090
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002091 /** process identifier submitting this request */
2092 struct pid *pid;
2093
John Harrison67e29372014-12-05 13:49:35 +00002094 uint32_t uniq;
Nick Hoath6d3d8272015-01-15 13:10:39 +00002095
2096 /**
2097 * The ELSP only accepts two elements at a time, so we queue
2098 * context/tail pairs on a given queue (ring->execlist_queue) until the
2099 * hardware is available. The queue serves a double purpose: we also use
2100 * it to keep track of the up to 2 contexts currently in the hardware
2101 * (usually one in execution and the other queued up by the GPU): We
2102 * only remove elements from the head of the queue when the hardware
2103 * informs us that an element has been completed.
2104 *
2105 * All accesses to the queue are mediated by a spinlock
2106 * (ring->execlist_lock).
2107 */
2108
2109 /** Execlist link in the submission queue.*/
2110 struct list_head execlist_link;
2111
2112 /** Execlists no. of times this request has been sent to the ELSP */
2113 int elsp_submitted;
2114
Eric Anholt673a3942008-07-30 12:06:12 -07002115};
2116
John Harrisonabfe2622014-11-24 18:49:24 +00002117void i915_gem_request_free(struct kref *req_ref);
2118
John Harrisonb793a002014-11-24 18:49:25 +00002119static inline uint32_t
2120i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2121{
2122 return req ? req->seqno : 0;
2123}
2124
2125static inline struct intel_engine_cs *
2126i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2127{
2128 return req ? req->ring : NULL;
2129}
2130
John Harrisonabfe2622014-11-24 18:49:24 +00002131static inline void
2132i915_gem_request_reference(struct drm_i915_gem_request *req)
2133{
2134 kref_get(&req->ref);
2135}
2136
2137static inline void
2138i915_gem_request_unreference(struct drm_i915_gem_request *req)
2139{
Daniel Vetterf2458602014-11-26 10:26:05 +01002140 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002141 kref_put(&req->ref, i915_gem_request_free);
2142}
2143
2144static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2145 struct drm_i915_gem_request *src)
2146{
2147 if (src)
2148 i915_gem_request_reference(src);
2149
2150 if (*pdst)
2151 i915_gem_request_unreference(*pdst);
2152
2153 *pdst = src;
2154}
2155
John Harrison1b5a4332014-11-24 18:49:42 +00002156/*
2157 * XXX: i915_gem_request_completed should be here but currently needs the
2158 * definition of i915_seqno_passed() which is below. It will be moved in
2159 * a later patch when the call to i915_seqno_passed() is obsoleted...
2160 */
2161
Eric Anholt673a3942008-07-30 12:06:12 -07002162struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002163 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002164 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002165
Eric Anholt673a3942008-07-30 12:06:12 -07002166 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002167 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002168 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002169 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002170 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002171 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002172
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002173 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002174 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002175};
2176
Brad Volkin351e3db2014-02-18 10:15:46 -08002177/*
2178 * A command that requires special handling by the command parser.
2179 */
2180struct drm_i915_cmd_descriptor {
2181 /*
2182 * Flags describing how the command parser processes the command.
2183 *
2184 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2185 * a length mask if not set
2186 * CMD_DESC_SKIP: The command is allowed but does not follow the
2187 * standard length encoding for the opcode range in
2188 * which it falls
2189 * CMD_DESC_REJECT: The command is never allowed
2190 * CMD_DESC_REGISTER: The command should be checked against the
2191 * register whitelist for the appropriate ring
2192 * CMD_DESC_MASTER: The command is allowed if the submitting process
2193 * is the DRM master
2194 */
2195 u32 flags;
2196#define CMD_DESC_FIXED (1<<0)
2197#define CMD_DESC_SKIP (1<<1)
2198#define CMD_DESC_REJECT (1<<2)
2199#define CMD_DESC_REGISTER (1<<3)
2200#define CMD_DESC_BITMASK (1<<4)
2201#define CMD_DESC_MASTER (1<<5)
2202
2203 /*
2204 * The command's unique identification bits and the bitmask to get them.
2205 * This isn't strictly the opcode field as defined in the spec and may
2206 * also include type, subtype, and/or subop fields.
2207 */
2208 struct {
2209 u32 value;
2210 u32 mask;
2211 } cmd;
2212
2213 /*
2214 * The command's length. The command is either fixed length (i.e. does
2215 * not include a length field) or has a length field mask. The flag
2216 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2217 * a length mask. All command entries in a command table must include
2218 * length information.
2219 */
2220 union {
2221 u32 fixed;
2222 u32 mask;
2223 } length;
2224
2225 /*
2226 * Describes where to find a register address in the command to check
2227 * against the ring's register whitelist. Only valid if flags has the
2228 * CMD_DESC_REGISTER bit set.
2229 */
2230 struct {
2231 u32 offset;
2232 u32 mask;
2233 } reg;
2234
2235#define MAX_CMD_DESC_BITMASKS 3
2236 /*
2237 * Describes command checks where a particular dword is masked and
2238 * compared against an expected value. If the command does not match
2239 * the expected value, the parser rejects it. Only valid if flags has
2240 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2241 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002242 *
2243 * If the check specifies a non-zero condition_mask then the parser
2244 * only performs the check when the bits specified by condition_mask
2245 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002246 */
2247 struct {
2248 u32 offset;
2249 u32 mask;
2250 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002251 u32 condition_offset;
2252 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002253 } bits[MAX_CMD_DESC_BITMASKS];
2254};
2255
2256/*
2257 * A table of commands requiring special handling by the command parser.
2258 *
2259 * Each ring has an array of tables. Each table consists of an array of command
2260 * descriptors, which must be sorted with command opcodes in ascending order.
2261 */
2262struct drm_i915_cmd_table {
2263 const struct drm_i915_cmd_descriptor *table;
2264 int count;
2265};
2266
Chris Wilsondbbe9122014-08-09 19:18:43 +01002267/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002268#define __I915__(p) ({ \
2269 struct drm_i915_private *__p; \
2270 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2271 __p = (struct drm_i915_private *)p; \
2272 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2273 __p = to_i915((struct drm_device *)p); \
2274 else \
2275 BUILD_BUG(); \
2276 __p; \
2277})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002278#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002279#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002280#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002281
Chris Wilson87f1f462014-08-09 19:18:42 +01002282#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2283#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002284#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002285#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002286#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002287#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2288#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002289#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2290#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2291#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002292#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002293#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002294#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2295#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002296#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2297#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002298#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002299#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002300#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2301 INTEL_DEVID(dev) == 0x0152 || \
2302 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002303#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002304#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002305#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002306#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302307#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002308#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002309#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002310 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002311#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002312 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002313 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002314 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002315#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2316 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002317#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002318 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002319#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002320 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002321/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002322#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2323 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002324#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002325
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002326#define SKL_REVID_A0 (0x0)
2327#define SKL_REVID_B0 (0x1)
2328#define SKL_REVID_C0 (0x2)
2329#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002330#define SKL_REVID_E0 (0x4)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002331
Jesse Barnes85436692011-04-06 12:11:14 -07002332/*
2333 * The genX designation typically refers to the render engine, so render
2334 * capability related checks should use IS_GEN, while display and other checks
2335 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2336 * chips, etc.).
2337 */
Zou Nan haicae58522010-11-09 17:17:32 +08002338#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2339#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2340#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2341#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2342#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002343#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002344#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002345#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002346
Ben Widawsky73ae4782013-10-15 10:02:57 -07002347#define RENDER_RING (1<<RCS)
2348#define BSD_RING (1<<VCS)
2349#define BLT_RING (1<<BCS)
2350#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002351#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002352#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002353#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002354#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2355#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2356#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2357#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002358 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002359#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2360
Ben Widawsky254f9652012-06-04 14:42:42 -07002361#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002362#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002363#define USES_PPGTT(dev) (i915.enable_ppgtt)
2364#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002365
Chris Wilson05394f32010-11-08 19:18:58 +00002366#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002367#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2368
Daniel Vetterb45305f2012-12-17 16:21:27 +01002369/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2370#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002371/*
2372 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2373 * even when in MSI mode. This results in spurious interrupt warnings if the
2374 * legacy irq no. is shared with another device. The kernel then disables that
2375 * interrupt source and so prevents the other device from working properly.
2376 */
2377#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2378#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002379
Zou Nan haicae58522010-11-09 17:17:32 +08002380/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2381 * rows, which changed the alignment requirements and fence programming.
2382 */
2383#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2384 IS_I915GM(dev)))
2385#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2386#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2387#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002388#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2389#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002390
2391#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2392#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002393#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002394
Damien Lespiaudbf77862014-10-01 20:04:14 +01002395#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002396
Damien Lespiaudd93be52013-04-22 18:40:39 +01002397#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002398#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002399#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302400 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2401 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002402#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002403 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002404#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2405#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002406
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002407#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2408#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2409#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2410#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2411#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2412#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302413#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2414#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002415
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002416#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302417#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002418#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002419#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2420#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002421#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002422#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002423
Sonika Jindal5fafe292014-07-21 15:23:38 +05302424#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2425
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002426/* DPF == dynamic parity feature */
2427#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2428#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002429
Ben Widawskyc8735b02012-09-07 19:43:39 -07002430#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302431#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002432
Chris Wilson05394f32010-11-08 19:18:58 +00002433#include "i915_trace.h"
2434
Rob Clarkbaa70942013-08-02 13:27:49 -04002435extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002436extern int i915_max_ioctl;
2437
Imre Deakfc49b3d2014-10-23 19:23:27 +03002438extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2439extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002440
Jani Nikulad330a952014-01-21 11:24:25 +02002441/* i915_params.c */
2442struct i915_params {
2443 int modeset;
2444 int panel_ignore_lid;
2445 unsigned int powersave;
2446 int semaphores;
2447 unsigned int lvds_downclock;
2448 int lvds_channel_mode;
2449 int panel_use_ssc;
2450 int vbt_sdvo_panel_type;
2451 int enable_rc6;
2452 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002453 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002454 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002455 int enable_psr;
2456 unsigned int preliminary_hw_support;
2457 int disable_power_well;
2458 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002459 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002460 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002461 /* leave bools at the end to not create holes */
2462 bool enable_hangcheck;
2463 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002464 bool prefault_disable;
2465 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002466 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002467 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302468 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002469 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002470 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002471 bool nuclear_pageflip;
Jani Nikulad330a952014-01-21 11:24:25 +02002472};
2473extern struct i915_params i915 __read_mostly;
2474
Linus Torvalds1da177e2005-04-16 15:20:36 -07002475 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002476extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002477extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002478extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002479extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002480extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002481 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002482extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002483 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002484extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002485#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002486extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2487 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002488#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002489extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002490extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002491extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2492extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2493extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2494extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002495int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002496void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002497
Linus Torvalds1da177e2005-04-16 15:20:36 -07002498/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002499void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002500__printf(3, 4)
2501void i915_handle_error(struct drm_device *dev, bool wedged,
2502 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503
Daniel Vetterb9632912014-09-30 10:56:44 +02002504extern void intel_irq_init(struct drm_i915_private *dev_priv);
2505extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002506int intel_irq_install(struct drm_i915_private *dev_priv);
2507void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002508
2509extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002510extern void intel_uncore_early_sanitize(struct drm_device *dev,
2511 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002512extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002513extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002514extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002515extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002516const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002517void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002518 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002519void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002520 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002521void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002522static inline bool intel_vgpu_active(struct drm_device *dev)
2523{
2524 return to_i915(dev)->vgpu.active;
2525}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002526
Keith Packard7c463582008-11-04 02:03:27 -08002527void
Jani Nikula50227e12014-03-31 14:27:21 +03002528i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002529 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002530
2531void
Jani Nikula50227e12014-03-31 14:27:21 +03002532i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002533 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002534
Imre Deakf8b79e52014-03-04 19:23:07 +02002535void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2536void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002537void
2538ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2539void
2540ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2541void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2542 uint32_t interrupt_mask,
2543 uint32_t enabled_irq_mask);
2544#define ibx_enable_display_interrupt(dev_priv, bits) \
2545 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2546#define ibx_disable_display_interrupt(dev_priv, bits) \
2547 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002548
Eric Anholt673a3942008-07-30 12:06:12 -07002549/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002550int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2551 struct drm_file *file_priv);
2552int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2553 struct drm_file *file_priv);
2554int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2555 struct drm_file *file_priv);
2556int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2557 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002558int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2559 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002560int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2561 struct drm_file *file_priv);
2562int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2563 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002564void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2565 struct intel_engine_cs *ring);
2566void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2567 struct drm_file *file,
2568 struct intel_engine_cs *ring,
2569 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002570int i915_gem_ringbuffer_submission(struct drm_device *dev,
2571 struct drm_file *file,
2572 struct intel_engine_cs *ring,
2573 struct intel_context *ctx,
2574 struct drm_i915_gem_execbuffer2 *args,
2575 struct list_head *vmas,
2576 struct drm_i915_gem_object *batch_obj,
2577 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002578int i915_gem_execbuffer(struct drm_device *dev, void *data,
2579 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002580int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2581 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002582int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2583 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002584int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2585 struct drm_file *file);
2586int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2587 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002588int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2589 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002590int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2591 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002592int i915_gem_set_tiling(struct drm_device *dev, void *data,
2593 struct drm_file *file_priv);
2594int i915_gem_get_tiling(struct drm_device *dev, void *data,
2595 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002596int i915_gem_init_userptr(struct drm_device *dev);
2597int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2598 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002599int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2600 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002601int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2602 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002603void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002604unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2605 long target,
2606 unsigned flags);
2607#define I915_SHRINK_PURGEABLE 0x1
2608#define I915_SHRINK_UNBOUND 0x2
2609#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002610void *i915_gem_object_alloc(struct drm_device *dev);
2611void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002612void i915_gem_object_init(struct drm_i915_gem_object *obj,
2613 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002614struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2615 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002616void i915_init_vm(struct drm_i915_private *dev_priv,
2617 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002618void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002619void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002620
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002621#define PIN_MAPPABLE 0x1
2622#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002623#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002624#define PIN_OFFSET_BIAS 0x8
2625#define PIN_OFFSET_MASK (~4095)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002626int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2627 struct i915_address_space *vm,
2628 uint32_t alignment,
2629 uint64_t flags,
2630 const struct i915_ggtt_view *view);
2631static inline
Chris Wilson20217462010-11-23 15:26:33 +00002632int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002633 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002634 uint32_t alignment,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002635 uint64_t flags)
2636{
2637 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2638 &i915_ggtt_view_normal);
2639}
2640
2641int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2642 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002643int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002644int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002645void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002646void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002647
Brad Volkin4c914c02014-02-18 10:15:45 -08002648int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2649 int *needs_clflush);
2650
Chris Wilson37e680a2012-06-07 15:38:42 +01002651int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002652static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2653{
Imre Deak67d5a502013-02-18 19:28:02 +02002654 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002655
Imre Deak67d5a502013-02-18 19:28:02 +02002656 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002657 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002658
2659 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002660}
Chris Wilsona5570172012-09-04 21:02:54 +01002661static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2662{
2663 BUG_ON(obj->pages == NULL);
2664 obj->pages_pin_count++;
2665}
2666static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2667{
2668 BUG_ON(obj->pages_pin_count == 0);
2669 obj->pages_pin_count--;
2670}
2671
Chris Wilson54cf91d2010-11-25 18:00:26 +00002672int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002673int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002674 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002675void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002676 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002677int i915_gem_dumb_create(struct drm_file *file_priv,
2678 struct drm_device *dev,
2679 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002680int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2681 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002682/**
2683 * Returns true if seq1 is later than seq2.
2684 */
2685static inline bool
2686i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2687{
2688 return (int32_t)(seq1 - seq2) >= 0;
2689}
2690
John Harrison1b5a4332014-11-24 18:49:42 +00002691static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2692 bool lazy_coherency)
2693{
2694 u32 seqno;
2695
2696 BUG_ON(req == NULL);
2697
2698 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2699
2700 return i915_seqno_passed(seqno, req->seqno);
2701}
2702
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002703int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2704int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002705int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002706int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002707
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002708bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2709void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002710
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002711struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002712i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002713
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002714bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002715void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002716int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002717 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002718int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302719
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002720static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2721{
2722 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002723 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002724}
2725
2726static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2727{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002728 return atomic_read(&error->reset_counter) & I915_WEDGED;
2729}
2730
2731static inline u32 i915_reset_count(struct i915_gpu_error *error)
2732{
2733 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002734}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002735
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002736static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2737{
2738 return dev_priv->gpu_error.stop_rings == 0 ||
2739 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2740}
2741
2742static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2743{
2744 return dev_priv->gpu_error.stop_rings == 0 ||
2745 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2746}
2747
Chris Wilson069efc12010-09-30 16:53:18 +01002748void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002749bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002750int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002751int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002752int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002753int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002754int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002755void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002756void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002757int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002758int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002759int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002760 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002761 struct drm_i915_gem_object *batch_obj);
2762#define i915_add_request(ring) \
2763 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002764int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002765 unsigned reset_counter,
2766 bool interruptible,
2767 s64 *timeout,
2768 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002769int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002770int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002771int __must_check
2772i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2773 bool write);
2774int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002775i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2776int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002777i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2778 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002779 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002780void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002781int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002782 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002783int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002784void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002785
Chris Wilson467cffb2011-03-07 10:42:03 +00002786uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002787i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2788uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002789i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2790 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002791
Chris Wilsone4ffd172011-04-04 09:44:39 +01002792int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2793 enum i915_cache_level cache_level);
2794
Daniel Vetter1286ff72012-05-10 15:25:09 +02002795struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2796 struct dma_buf *dma_buf);
2797
2798struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2799 struct drm_gem_object *gem_obj, int flags);
2800
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002801void i915_gem_restore_fences(struct drm_device *dev);
2802
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002803unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2804 struct i915_address_space *vm,
2805 enum i915_ggtt_view_type view);
2806static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002807unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002808 struct i915_address_space *vm)
2809{
2810 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2811}
Ben Widawskya70a3142013-07-31 16:59:56 -07002812bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002813bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2814 struct i915_address_space *vm,
2815 enum i915_ggtt_view_type view);
2816static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002817bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002818 struct i915_address_space *vm)
2819{
2820 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2821}
2822
Ben Widawskya70a3142013-07-31 16:59:56 -07002823unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2824 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002825struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2826 struct i915_address_space *vm,
2827 const struct i915_ggtt_view *view);
2828static inline
Ben Widawskya70a3142013-07-31 16:59:56 -07002829struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002830 struct i915_address_space *vm)
2831{
2832 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2833}
2834
2835struct i915_vma *
2836i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2837 struct i915_address_space *vm,
2838 const struct i915_ggtt_view *view);
2839
2840static inline
Ben Widawskyaccfef22013-08-14 11:38:35 +02002841struct i915_vma *
2842i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002843 struct i915_address_space *vm)
2844{
2845 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2846 &i915_ggtt_view_normal);
2847}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002848
2849struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002850static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2851 struct i915_vma *vma;
2852 list_for_each_entry(vma, &obj->vma_list, vma_link)
2853 if (vma->pin_count > 0)
2854 return true;
2855 return false;
2856}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002857
Ben Widawskya70a3142013-07-31 16:59:56 -07002858/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002859#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002860 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2861static inline bool i915_is_ggtt(struct i915_address_space *vm)
2862{
2863 struct i915_address_space *ggtt =
2864 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2865 return vm == ggtt;
2866}
2867
Daniel Vetter841cd772014-08-06 15:04:48 +02002868static inline struct i915_hw_ppgtt *
2869i915_vm_to_ppgtt(struct i915_address_space *vm)
2870{
2871 WARN_ON(i915_is_ggtt(vm));
2872
2873 return container_of(vm, struct i915_hw_ppgtt, base);
2874}
2875
2876
Ben Widawskya70a3142013-07-31 16:59:56 -07002877static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2878{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002879 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002880}
2881
2882static inline unsigned long
2883i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2884{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002885 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002886}
2887
2888static inline unsigned long
2889i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2890{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002891 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002892}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002893
2894static inline int __must_check
2895i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2896 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002897 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002898{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002899 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2900 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002901}
Ben Widawskya70a3142013-07-31 16:59:56 -07002902
Daniel Vetterb2871102014-02-14 14:01:19 +01002903static inline int
2904i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2905{
2906 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2907}
2908
2909void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2910
Ben Widawsky254f9652012-06-04 14:42:42 -07002911/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002912int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002913void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002914void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002915int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002916int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002917void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002918int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002919 struct intel_context *to);
2920struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002921i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002922void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002923struct drm_i915_gem_object *
2924i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002925static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002926{
Chris Wilson691e6412014-04-09 09:07:36 +01002927 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002928}
2929
Oscar Mateo273497e2014-05-22 14:13:37 +01002930static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002931{
Chris Wilson691e6412014-04-09 09:07:36 +01002932 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002933}
2934
Oscar Mateo273497e2014-05-22 14:13:37 +01002935static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002936{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002937 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002938}
2939
Ben Widawsky84624812012-06-04 14:42:54 -07002940int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2941 struct drm_file *file);
2942int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2943 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08002944int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2945 struct drm_file *file_priv);
2946int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2947 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002948
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002949/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002950int __must_check i915_gem_evict_something(struct drm_device *dev,
2951 struct i915_address_space *vm,
2952 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002953 unsigned alignment,
2954 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002955 unsigned long start,
2956 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002957 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002958int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002959int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002960
Ben Widawsky0260c422014-03-22 22:47:21 -07002961/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002962static inline void i915_gem_chipset_flush(struct drm_device *dev)
2963{
Chris Wilson05394f32010-11-08 19:18:58 +00002964 if (INTEL_INFO(dev)->gen < 6)
2965 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002966}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002967
Chris Wilson9797fbf2012-04-24 15:47:39 +01002968/* i915_gem_stolen.c */
2969int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002970int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002971void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002972void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002973struct drm_i915_gem_object *
2974i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002975struct drm_i915_gem_object *
2976i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2977 u32 stolen_offset,
2978 u32 gtt_offset,
2979 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002980
Eric Anholt673a3942008-07-30 12:06:12 -07002981/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002982static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002983{
Jani Nikula50227e12014-03-31 14:27:21 +03002984 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002985
2986 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2987 obj->tiling_mode != I915_TILING_NONE;
2988}
2989
Eric Anholt673a3942008-07-30 12:06:12 -07002990void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002991void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2992void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002993
2994/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002995#if WATCH_LISTS
2996int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002997#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002998#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002999#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003000
Ben Gamari20172632009-02-17 20:08:50 -05003001/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003002int i915_debugfs_init(struct drm_minor *minor);
3003void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003004#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01003005void intel_display_crc_init(struct drm_device *dev);
3006#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003007static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003008#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003009
3010/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003011__printf(2, 3)
3012void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003013int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3014 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003015int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003016 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003017 size_t count, loff_t pos);
3018static inline void i915_error_state_buf_release(
3019 struct drm_i915_error_state_buf *eb)
3020{
3021 kfree(eb->buf);
3022}
Mika Kuoppala58174462014-02-25 17:11:26 +02003023void i915_capture_error_state(struct drm_device *dev, bool wedge,
3024 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003025void i915_error_state_get(struct drm_device *dev,
3026 struct i915_error_state_file_priv *error_priv);
3027void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3028void i915_destroy_error_state(struct drm_device *dev);
3029
3030void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003031const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003032
Brad Volkin493018d2014-12-11 12:13:08 -08003033/* i915_gem_batch_pool.c */
3034void i915_gem_batch_pool_init(struct drm_device *dev,
3035 struct i915_gem_batch_pool *pool);
3036void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3037struct drm_i915_gem_object*
3038i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3039
Brad Volkin351e3db2014-02-18 10:15:46 -08003040/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003041int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003042int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3043void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3044bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3045int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003046 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003047 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003048 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003049 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003050 bool is_master);
3051
Jesse Barnes317c35d2008-08-25 15:11:06 -07003052/* i915_suspend.c */
3053extern int i915_save_state(struct drm_device *dev);
3054extern int i915_restore_state(struct drm_device *dev);
3055
Ben Widawsky0136db582012-04-10 21:17:01 -07003056/* i915_sysfs.c */
3057void i915_setup_sysfs(struct drm_device *dev_priv);
3058void i915_teardown_sysfs(struct drm_device *dev_priv);
3059
Chris Wilsonf899fc62010-07-20 15:44:45 -07003060/* intel_i2c.c */
3061extern int intel_setup_gmbus(struct drm_device *dev);
3062extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003063static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003064{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08003065 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003066}
3067
3068extern struct i2c_adapter *intel_gmbus_get_adapter(
3069 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01003070extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3071extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003072static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003073{
3074 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3075}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003076extern void intel_i2c_reset(struct drm_device *dev);
3077
Chris Wilson3b617962010-08-24 09:02:58 +01003078/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003079#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003080extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003081extern void intel_opregion_init(struct drm_device *dev);
3082extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003083extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003084extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3085 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003086extern int intel_opregion_notify_adapter(struct drm_device *dev,
3087 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003088#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003089static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003090static inline void intel_opregion_init(struct drm_device *dev) { return; }
3091static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003092static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003093static inline int
3094intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3095{
3096 return 0;
3097}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003098static inline int
3099intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3100{
3101 return 0;
3102}
Len Brown65e082c2008-10-24 17:18:10 -04003103#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003104
Jesse Barnes723bfd72010-10-07 16:01:13 -07003105/* intel_acpi.c */
3106#ifdef CONFIG_ACPI
3107extern void intel_register_dsm_handler(void);
3108extern void intel_unregister_dsm_handler(void);
3109#else
3110static inline void intel_register_dsm_handler(void) { return; }
3111static inline void intel_unregister_dsm_handler(void) { return; }
3112#endif /* CONFIG_ACPI */
3113
Jesse Barnes79e53942008-11-07 14:24:08 -08003114/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003115extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003116extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003117extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003118extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003119extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003120extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003121extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3122 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003123extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003124extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003125extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003126extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003127extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003128extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3129 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003130extern void intel_detect_pch(struct drm_device *dev);
3131extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003132extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003133
Ben Widawsky2911a352012-04-05 14:47:36 -07003134extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003135int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3136 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003137int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3138 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003139
Chris Wilson6ef3d422010-08-04 20:26:07 +01003140/* overlay */
3141extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003142extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3143 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003144
3145extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003146extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003147 struct drm_device *dev,
3148 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003149
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003150int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3151int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003152
3153/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303154u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3155void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003156u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003157u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3158void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3159u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3160void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3161u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3162void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003163u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3164void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003165u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3166void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003167u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3168void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003169u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3170 enum intel_sbi_destination destination);
3171void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3172 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303173u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3174void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003175
Ville Syrjälä616bc822015-01-23 21:04:25 +02003176int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3177int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303178
Ben Widawsky0b274482013-10-04 21:22:51 -07003179#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3180#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003181
Ben Widawsky0b274482013-10-04 21:22:51 -07003182#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3183#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3184#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3185#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003186
Ben Widawsky0b274482013-10-04 21:22:51 -07003187#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3188#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3189#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3190#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003191
Chris Wilson698b3132014-03-21 13:16:43 +00003192/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3193 * will be implemented using 2 32-bit writes in an arbitrary order with
3194 * an arbitrary delay between them. This can cause the hardware to
3195 * act upon the intermediate value, possibly leading to corruption and
3196 * machine death. You have been warned.
3197 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003198#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3199#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003200
Chris Wilson50877442014-03-21 12:41:53 +00003201#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3202 u32 upper = I915_READ(upper_reg); \
3203 u32 lower = I915_READ(lower_reg); \
3204 u32 tmp = I915_READ(upper_reg); \
3205 if (upper != tmp) { \
3206 upper = tmp; \
3207 lower = I915_READ(lower_reg); \
3208 WARN_ON(I915_READ(upper_reg) != upper); \
3209 } \
3210 (u64)upper << 32 | lower; })
3211
Zou Nan haicae58522010-11-09 17:17:32 +08003212#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3213#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3214
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003215/* "Broadcast RGB" property */
3216#define INTEL_BROADCAST_RGB_AUTO 0
3217#define INTEL_BROADCAST_RGB_FULL 1
3218#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003219
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003220static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3221{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303222 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003223 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303224 else if (INTEL_INFO(dev)->gen >= 5)
3225 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003226 else
3227 return VGACNTRL;
3228}
3229
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003230static inline void __user *to_user_ptr(u64 address)
3231{
3232 return (void __user *)(uintptr_t)address;
3233}
3234
Imre Deakdf977292013-05-21 20:03:17 +03003235static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3236{
3237 unsigned long j = msecs_to_jiffies(m);
3238
3239 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3240}
3241
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003242static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3243{
3244 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3245}
3246
Imre Deakdf977292013-05-21 20:03:17 +03003247static inline unsigned long
3248timespec_to_jiffies_timeout(const struct timespec *value)
3249{
3250 unsigned long j = timespec_to_jiffies(value);
3251
3252 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3253}
3254
Paulo Zanonidce56b32013-12-19 14:29:40 -02003255/*
3256 * If you need to wait X milliseconds between events A and B, but event B
3257 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3258 * when event A happened, then just before event B you call this function and
3259 * pass the timestamp as the first argument, and X as the second argument.
3260 */
3261static inline void
3262wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3263{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003264 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003265
3266 /*
3267 * Don't re-read the value of "jiffies" every time since it may change
3268 * behind our back and break the math.
3269 */
3270 tmp_jiffies = jiffies;
3271 target_jiffies = timestamp_jiffies +
3272 msecs_to_jiffies_timeout(to_wait_ms);
3273
3274 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003275 remaining_jiffies = target_jiffies - tmp_jiffies;
3276 while (remaining_jiffies)
3277 remaining_jiffies =
3278 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003279 }
3280}
3281
John Harrison581c26e82014-11-24 18:49:39 +00003282static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3283 struct drm_i915_gem_request *req)
3284{
3285 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3286 i915_gem_request_assign(&ring->trace_irq_req, req);
3287}
3288
Linus Torvalds1da177e2005-04-16 15:20:36 -07003289#endif