blob: 12b8b0b1349702db372b8e45ffcf010edd006415 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Ayman Musa6e670cf2017-02-23 07:24:21 +0000268// Similar to AVX512_maskable_common, but with scalar types.
269multiclass AVX512_maskable_fp_common<bits<8> O, Format F, X86VectorVTInfo _,
270 dag Outs,
271 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
272 string OpcodeStr,
273 string AttSrcAsm, string IntelSrcAsm,
274 SDNode Select = vselect,
275 string MaskingConstraint = "",
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0,
278 bit IsKCommutable = 0> :
279 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
280 AttSrcAsm, IntelSrcAsm,
281 [], [], [],
Craig Topperb9e3e112017-08-14 15:28:48 +0000282 MaskingConstraint, itin, IsCommutable,
Ayman Musa6e670cf2017-02-23 07:24:21 +0000283 IsKCommutable>;
284
Adam Nemet2e91ee52014-08-14 17:13:19 +0000285// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000286// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000287// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000288// This version uses a separate dag for non-masking and masking.
289multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
290 dag Outs, dag Ins, string OpcodeStr,
291 string AttSrcAsm, string IntelSrcAsm,
292 dag RHS, dag MaskRHS,
293 InstrItinClass itin = NoItinerary,
294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
296 AVX512_maskable_custom<O, F, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm,
300 [(set _.RC:$dst, RHS)],
301 [(set _.RC:$dst,
302 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
303 [(set _.RC:$dst,
304 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the vector instruction. In the masking case, the
309// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000310multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
311 dag Outs, dag Ins, string OpcodeStr,
312 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000313 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000314 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000315 bit IsCommutable = 0, bit IsKCommutable = 0,
316 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000317 AVX512_maskable_common<O, F, _, Outs, Ins,
318 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
319 !con((ins _.KRCWM:$mask), Ins),
320 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000321 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000322 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000323
324// This multiclass generates the unconditional/non-masking, the masking and
325// the zero-masking variant of the scalar instruction.
326multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
327 dag Outs, dag Ins, string OpcodeStr,
328 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000329 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000330 InstrItinClass itin = NoItinerary,
331 bit IsCommutable = 0> :
332 AVX512_maskable_common<O, F, _, Outs, Ins,
333 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
334 !con((ins _.KRCWM:$mask), Ins),
335 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000336 (X86selects _.KRCWM:$mask, RHS, _.RC:$src0),
337 X86selects, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000338
Adam Nemet34801422014-10-08 23:25:39 +0000339// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000340// ($src1) is already tied to $dst so we just use that for the preserved
341// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
342// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000343multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
344 dag Outs, dag NonTiedIns, string OpcodeStr,
345 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000346 dag RHS, bit IsCommutable = 0,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000347 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000348 AVX512_maskable_common<O, F, _, Outs,
349 !con((ins _.RC:$src1), NonTiedIns),
350 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
351 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
352 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000353 (vselect _.KRCWM:$mask, RHS, _.RC:$src1),
354 vselect, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000355
Igor Breger15820b02015-07-01 13:24:28 +0000356multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
357 dag Outs, dag NonTiedIns, string OpcodeStr,
358 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000359 dag RHS, bit IsCommutable = 0,
360 bit IsKCommutable = 0> :
Igor Breger15820b02015-07-01 13:24:28 +0000361 AVX512_maskable_common<O, F, _, Outs,
362 !con((ins _.RC:$src1), NonTiedIns),
363 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
364 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
365 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper74ed0872016-05-18 06:55:59 +0000366 (X86selects _.KRCWM:$mask, RHS, _.RC:$src1),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000367 X86selects, "", NoItinerary, IsCommutable,
368 IsKCommutable>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000369
Adam Nemet34801422014-10-08 23:25:39 +0000370multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
371 dag Outs, dag Ins,
372 string OpcodeStr,
373 string AttSrcAsm, string IntelSrcAsm,
374 list<dag> Pattern> :
375 AVX512_maskable_custom<O, F, Outs, Ins,
376 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
377 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000378 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000379 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000380
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000381
382// Instruction with mask that puts result in mask register,
383// like "compare" and "vptest"
384multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
385 dag Outs,
386 dag Ins, dag MaskingIns,
387 string OpcodeStr,
388 string AttSrcAsm, string IntelSrcAsm,
389 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000390 list<dag> MaskingPattern,
391 bit IsCommutable = 0> {
392 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000394 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
395 "$dst, "#IntelSrcAsm#"}",
396 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000397
398 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000399 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
400 "$dst {${mask}}, "#IntelSrcAsm#"}",
401 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402}
403
404multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
405 dag Outs,
406 dag Ins, dag MaskingIns,
407 string OpcodeStr,
408 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000409 dag RHS, dag MaskingRHS,
410 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000411 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
412 AttSrcAsm, IntelSrcAsm,
413 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000414 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000415
416multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
417 dag Outs, dag Ins, string OpcodeStr,
418 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000419 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000420 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000423 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000424
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000425multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
426 dag Outs, dag Ins, string OpcodeStr,
427 string AttSrcAsm, string IntelSrcAsm> :
428 AVX512_maskable_custom_cmp<O, F, Outs,
429 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000430 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000431
Craig Topperabe80cc2016-08-28 06:06:28 +0000432// This multiclass generates the unconditional/non-masking, the masking and
433// the zero-masking variant of the vector instruction. In the masking case, the
434// perserved vector elements come from a new dummy input operand tied to $dst.
435multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
436 dag Outs, dag Ins, string OpcodeStr,
437 string AttSrcAsm, string IntelSrcAsm,
438 dag RHS, dag MaskedRHS,
439 InstrItinClass itin = NoItinerary,
440 bit IsCommutable = 0, SDNode Select = vselect> :
441 AVX512_maskable_custom<O, F, Outs, Ins,
442 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
443 !con((ins _.KRCWM:$mask), Ins),
444 OpcodeStr, AttSrcAsm, IntelSrcAsm,
445 [(set _.RC:$dst, RHS)],
446 [(set _.RC:$dst,
447 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
448 [(set _.RC:$dst,
449 (Select _.KRCWM:$mask, MaskedRHS,
450 _.ImmAllZerosV))],
451 "$src0 = $dst", itin, IsCommutable>;
452
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453// Bitcasts between 512-bit vector types. Return the original type since
Craig Topper2388b462016-06-03 04:15:27 +0000454// no instruction is needed for the conversion.
455def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
456def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
457def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
458def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
459def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
460def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
461def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
462def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
463def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
464def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
465def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
466def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
467def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
468def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
469def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
470def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
471def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
472def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
473def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
474def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
475def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
476def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
477def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
478def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
479def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
480def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
481def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
482def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
483def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
484def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
485def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
Craig Topper9d9251b2016-05-08 20:10:20 +0000487// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
488// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
489// swizzled by ExecutionDepsFix to pxor.
490// We set canFoldAsLoad because this can be converted to a constant-pool
491// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000492let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000493 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000494def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000495 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000496def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
497 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000498}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000499
Craig Topper6393afc2017-01-09 02:44:34 +0000500// Alias instructions that allow VPTERNLOG to be used with a mask to create
501// a mix of all ones and all zeros elements. This is done this way to force
502// the same register to be used as input for all three sources.
503let isPseudo = 1, Predicates = [HasAVX512] in {
504def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
505 (ins VK16WM:$mask), "",
506 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
507 (v16i32 immAllOnesV),
508 (v16i32 immAllZerosV)))]>;
509def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
510 (ins VK8WM:$mask), "",
511 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
512 (bc_v8i64 (v16i32 immAllOnesV)),
513 (bc_v8i64 (v16i32 immAllZerosV))))]>;
514}
515
Craig Toppere5ce84a2016-05-08 21:33:53 +0000516let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000517 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000518def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
519 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
520def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
521 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
522}
523
Craig Topperadd9cc62016-12-18 06:23:14 +0000524// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
525// This is expanded by ExpandPostRAPseudos.
526let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000527 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000528 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
529 [(set FR32X:$dst, fp32imm0)]>;
530 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
531 [(set FR64X:$dst, fpimm0)]>;
532}
533
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000534//===----------------------------------------------------------------------===//
535// AVX-512 - VECTOR INSERT
536//
Craig Topper3a622a12017-08-17 15:40:25 +0000537
538// Supports two different pattern operators for mask and unmasked ops. Allows
539// null_frag to be passed for one.
540multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
541 X86VectorVTInfo To,
542 SDPatternOperator vinsert_insert,
543 SDPatternOperator vinsert_for_mask> {
Craig Toppere1cac152016-06-07 07:27:54 +0000544 let ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000545 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000546 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000547 "vinsert" # From.EltTypeName # "x" # From.NumElts,
548 "$src3, $src2, $src1", "$src1, $src2, $src3",
549 (vinsert_insert:$src3 (To.VT To.RC:$src1),
550 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000551 (iPTR imm)),
552 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
553 (From.VT From.RC:$src2),
554 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000555
Craig Topper3a622a12017-08-17 15:40:25 +0000556 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000557 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000558 "vinsert" # From.EltTypeName # "x" # From.NumElts,
559 "$src3, $src2, $src1", "$src1, $src2, $src3",
560 (vinsert_insert:$src3 (To.VT To.RC:$src1),
561 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000562 (iPTR imm)),
563 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
564 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000565 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
566 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000567 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000568}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000569
Craig Topper3a622a12017-08-17 15:40:25 +0000570// Passes the same pattern operator for masked and unmasked ops.
571multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
572 X86VectorVTInfo To,
573 SDPatternOperator vinsert_insert> :
574 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
575
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
577 X86VectorVTInfo To, PatFrag vinsert_insert,
578 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
579 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000580 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000581 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
582 (To.VT (!cast<Instruction>(InstrStr#"rr")
583 To.RC:$src1, From.RC:$src2,
584 (INSERT_get_vinsert_imm To.RC:$ins)))>;
585
586 def : Pat<(vinsert_insert:$ins
587 (To.VT To.RC:$src1),
588 (From.VT (bitconvert (From.LdFrag addr:$src2))),
589 (iPTR imm)),
590 (To.VT (!cast<Instruction>(InstrStr#"rm")
591 To.RC:$src1, addr:$src2,
592 (INSERT_get_vinsert_imm To.RC:$ins)))>;
593 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594}
595
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000596multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
597 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598
599 let Predicates = [HasVLX] in
600 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
601 X86VectorVTInfo< 4, EltVT32, VR128X>,
602 X86VectorVTInfo< 8, EltVT32, VR256X>,
603 vinsert128_insert>, EVEX_V256;
604
605 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000606 X86VectorVTInfo< 4, EltVT32, VR128X>,
607 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000608 vinsert128_insert>, EVEX_V512;
609
610 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000611 X86VectorVTInfo< 4, EltVT64, VR256X>,
612 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000613 vinsert256_insert>, VEX_W, EVEX_V512;
614
Craig Topper3a622a12017-08-17 15:40:25 +0000615 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000617 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000618 X86VectorVTInfo< 2, EltVT64, VR128X>,
619 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621
Craig Topper3a622a12017-08-17 15:40:25 +0000622 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000623 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000624 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000625 X86VectorVTInfo< 2, EltVT64, VR128X>,
626 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000627 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000628
Craig Topper3a622a12017-08-17 15:40:25 +0000629 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000630 X86VectorVTInfo< 8, EltVT32, VR256X>,
631 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000632 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000633 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000634}
635
Adam Nemet4e2ef472014-10-02 23:18:28 +0000636defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
637defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000638
Igor Breger0ede3cb2015-09-20 06:52:42 +0000639// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000640// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000641defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000642 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000643defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000644 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000645
646defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000647 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000648defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000649 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000650
651defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000652 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000653defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000654 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000655
656// Codegen pattern with the alternative types insert VEC128 into VEC256
657defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
658 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
659defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
660 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
661// Codegen pattern with the alternative types insert VEC128 into VEC512
662defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
663 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
664defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
665 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
666// Codegen pattern with the alternative types insert VEC256 into VEC512
667defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
668 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
669defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
670 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
671
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000672// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000673let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000674def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000675 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000676 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000677 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000678 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000679def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000680 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000681 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000682 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000683 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
684 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000685}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686
687//===----------------------------------------------------------------------===//
688// AVX-512 VECTOR EXTRACT
689//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000690
Craig Topper3a622a12017-08-17 15:40:25 +0000691// Supports two different pattern operators for mask and unmasked ops. Allows
692// null_frag to be passed for one.
693multiclass vextract_for_size_split<int Opcode,
694 X86VectorVTInfo From, X86VectorVTInfo To,
695 SDPatternOperator vextract_extract,
696 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000697
698 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000699 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000700 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000701 "vextract" # To.EltTypeName # "x" # To.NumElts,
702 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000703 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
704 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000705 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000706 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000707 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000708 "vextract" # To.EltTypeName # "x" # To.NumElts #
709 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
710 [(store (To.VT (vextract_extract:$idx
711 (From.VT From.RC:$src1), (iPTR imm))),
712 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000713
Craig Toppere1cac152016-06-07 07:27:54 +0000714 let mayStore = 1, hasSideEffects = 0 in
715 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
716 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000717 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000718 "vextract" # To.EltTypeName # "x" # To.NumElts #
719 "\t{$idx, $src1, $dst {${mask}}|"
720 "$dst {${mask}}, $src1, $idx}",
721 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000722 }
Igor Bregerac29a822015-09-09 14:35:09 +0000723}
724
Craig Topper3a622a12017-08-17 15:40:25 +0000725// Passes the same pattern operator for masked and unmasked ops.
726multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
727 X86VectorVTInfo To,
728 SDPatternOperator vextract_extract> :
729 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
730
Igor Bregerdefab3c2015-10-08 12:55:01 +0000731// Codegen pattern for the alternative types
732multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
733 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000734 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000735 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000736 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
737 (To.VT (!cast<Instruction>(InstrStr#"rr")
738 From.RC:$src1,
739 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000740 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
741 (iPTR imm))), addr:$dst),
742 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
743 (EXTRACT_get_vextract_imm To.RC:$ext))>;
744 }
Igor Breger7f69a992015-09-10 12:54:54 +0000745}
746
747multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000748 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000749 let Predicates = [HasAVX512] in {
750 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
751 X86VectorVTInfo<16, EltVT32, VR512>,
752 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000753 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000754 EVEX_V512, EVEX_CD8<32, CD8VT4>;
755 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
756 X86VectorVTInfo< 8, EltVT64, VR512>,
757 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000758 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000759 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
760 }
Igor Breger7f69a992015-09-10 12:54:54 +0000761 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000762 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000763 X86VectorVTInfo< 8, EltVT32, VR256X>,
764 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000765 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000766 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000767
768 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000769 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000770 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000771 X86VectorVTInfo< 4, EltVT64, VR256X>,
772 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000773 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000774 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000775
776 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000777 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000778 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000779 X86VectorVTInfo< 8, EltVT64, VR512>,
780 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000781 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000782 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000783 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000784 X86VectorVTInfo<16, EltVT32, VR512>,
785 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000786 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000787 EVEX_V512, EVEX_CD8<32, CD8VT8>;
788 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000789}
790
Adam Nemet55536c62014-09-25 23:48:45 +0000791defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
792defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000793
Igor Bregerdefab3c2015-10-08 12:55:01 +0000794// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000795// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000796defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000797 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000798defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000799 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000800
801defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000802 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000803defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000804 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000805
806defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000807 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000808defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000809 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000810
Craig Topper08a68572016-05-21 22:50:04 +0000811// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000812defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
813 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
814defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
815 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
816
817// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000818defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
819 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
820defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
821 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
822// Codegen pattern with the alternative types extract VEC256 from VEC512
823defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
824 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
825defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
826 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
827
Craig Topper5f3fef82016-05-22 07:40:58 +0000828// A 128-bit subvector extract from the first 256-bit vector position
829// is a subregister copy that needs no instruction.
830def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
831 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
832def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
833 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
834def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
835 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
836def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
837 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
838def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
839 (v8i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_xmm))>;
840def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
841 (v16i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_xmm))>;
842
843// A 256-bit subvector extract from the first 256-bit vector position
844// is a subregister copy that needs no instruction.
845def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
846 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
847def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
848 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
849def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
850 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
851def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
852 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
853def : Pat<(v16i16 (extract_subvector (v32i16 VR512:$src), (iPTR 0))),
854 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm))>;
855def : Pat<(v32i8 (extract_subvector (v64i8 VR512:$src), (iPTR 0))),
856 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm))>;
857
858let AddedComplexity = 25 in { // to give priority over vinsertf128rm
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000859// A 128-bit subvector insert to the first 512-bit vector position
860// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000861def : Pat<(v8i64 (insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0))),
862 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
863def : Pat<(v8f64 (insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0))),
864 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
865def : Pat<(v16i32 (insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0))),
866 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
867def : Pat<(v16f32 (insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0))),
868 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
869def : Pat<(v32i16 (insert_subvector undef, (v8i16 VR128X:$src), (iPTR 0))),
870 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
871def : Pat<(v64i8 (insert_subvector undef, (v16i8 VR128X:$src), (iPTR 0))),
872 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000873
Craig Topper5f3fef82016-05-22 07:40:58 +0000874// A 256-bit subvector insert to the first 512-bit vector position
875// is a subregister copy that needs no instruction.
Igor Bregerfca0a342016-01-28 13:19:25 +0000876def : Pat<(v8i64 (insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000877 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000878def : Pat<(v8f64 (insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000880def : Pat<(v16i32 (insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000881 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000882def : Pat<(v16f32 (insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000883 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000884def : Pat<(v32i16 (insert_subvector undef, (v16i16 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000885 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Igor Bregerfca0a342016-01-28 13:19:25 +0000886def : Pat<(v64i8 (insert_subvector undef, (v32i8 VR256X:$src), (iPTR 0))),
Igor Bregercbb95502015-10-18 09:56:39 +0000887 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
Craig Toppera1041ff2016-05-22 07:40:40 +0000888}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000889
Craig Toppera0883622017-08-26 22:24:57 +0000890// Additional patterns for handling a bitcast between the vselect and the
891// extract_subvector.
892multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
893 X86VectorVTInfo To, X86VectorVTInfo Cast,
894 PatFrag vextract_extract,
895 SDNodeXForm EXTRACT_get_vextract_imm,
896 list<Predicate> p> {
897let Predicates = p in {
898 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
899 (bitconvert
900 (To.VT (vextract_extract:$ext
901 (From.VT From.RC:$src), (iPTR imm)))),
902 To.RC:$src0)),
903 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
904 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
905 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
906
907 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
908 (bitconvert
909 (To.VT (vextract_extract:$ext
910 (From.VT From.RC:$src), (iPTR imm)))),
911 Cast.ImmAllZerosV)),
912 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
913 Cast.KRCWM:$mask, From.RC:$src,
914 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
915}
916}
917
918defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
919 v4f32x_info, vextract128_extract,
920 EXTRACT_get_vextract128_imm, [HasVLX]>;
921defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
922 v2f64x_info, vextract128_extract,
923 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
924
925defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
926 v4i32x_info, vextract128_extract,
927 EXTRACT_get_vextract128_imm, [HasVLX]>;
928defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
929 v4i32x_info, vextract128_extract,
930 EXTRACT_get_vextract128_imm, [HasVLX]>;
931defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
932 v4i32x_info, vextract128_extract,
933 EXTRACT_get_vextract128_imm, [HasVLX]>;
934defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
935 v2i64x_info, vextract128_extract,
936 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
937defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
938 v2i64x_info, vextract128_extract,
939 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
940defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
941 v2i64x_info, vextract128_extract,
942 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
943
944defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
945 v4f32x_info, vextract128_extract,
946 EXTRACT_get_vextract128_imm, [HasAVX512]>;
947defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
948 v2f64x_info, vextract128_extract,
949 EXTRACT_get_vextract128_imm, [HasDQI]>;
950
951defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
952 v4i32x_info, vextract128_extract,
953 EXTRACT_get_vextract128_imm, [HasAVX512]>;
954defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
955 v4i32x_info, vextract128_extract,
956 EXTRACT_get_vextract128_imm, [HasAVX512]>;
957defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
958 v4i32x_info, vextract128_extract,
959 EXTRACT_get_vextract128_imm, [HasAVX512]>;
960defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
961 v2i64x_info, vextract128_extract,
962 EXTRACT_get_vextract128_imm, [HasDQI]>;
963defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
964 v2i64x_info, vextract128_extract,
965 EXTRACT_get_vextract128_imm, [HasDQI]>;
966defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
967 v2i64x_info, vextract128_extract,
968 EXTRACT_get_vextract128_imm, [HasDQI]>;
969
970defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
971 v8f32x_info, vextract256_extract,
972 EXTRACT_get_vextract256_imm, [HasDQI]>;
973defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
974 v4f64x_info, vextract256_extract,
975 EXTRACT_get_vextract256_imm, [HasAVX512]>;
976
977defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
978 v8i32x_info, vextract256_extract,
979 EXTRACT_get_vextract256_imm, [HasDQI]>;
980defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
981 v8i32x_info, vextract256_extract,
982 EXTRACT_get_vextract256_imm, [HasDQI]>;
983defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
984 v8i32x_info, vextract256_extract,
985 EXTRACT_get_vextract256_imm, [HasDQI]>;
986defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
987 v4i64x_info, vextract256_extract,
988 EXTRACT_get_vextract256_imm, [HasAVX512]>;
989defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
990 v4i64x_info, vextract256_extract,
991 EXTRACT_get_vextract256_imm, [HasAVX512]>;
992defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
993 v4i64x_info, vextract256_extract,
994 EXTRACT_get_vextract256_imm, [HasAVX512]>;
995
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +0000997def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000998 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000999 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001000 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
1001 EVEX;
1002
Craig Topper03b849e2016-05-21 22:50:11 +00001003def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001004 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001005 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001006 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +00001007 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001008
1009//===---------------------------------------------------------------------===//
1010// AVX-512 BROADCAST
1011//---
Igor Breger131008f2016-05-01 08:40:00 +00001012// broadcast with a scalar argument.
1013multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1014 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001015 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1016 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1017 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1018 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1019 (X86VBroadcast SrcInfo.FRC:$src),
1020 DestInfo.RC:$src0)),
1021 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1022 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1023 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1024 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1025 (X86VBroadcast SrcInfo.FRC:$src),
1026 DestInfo.ImmAllZerosV)),
1027 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1028 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001029}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001030
Igor Breger21296d22015-10-20 11:56:42 +00001031multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1032 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +00001033 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger21296d22015-10-20 11:56:42 +00001034 defm r : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
1035 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
1036 (DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))>,
1037 T8PD, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00001038 defm m : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001039 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Toppere1cac152016-06-07 07:27:54 +00001040 (DestInfo.VT (X86VBroadcast
1041 (SrcInfo.ScalarLdFrag addr:$src)))>,
1042 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001043 }
Craig Toppere1cac152016-06-07 07:27:54 +00001044
Craig Topper80934372016-07-16 03:42:59 +00001045 def : Pat<(DestInfo.VT (X86VBroadcast
1046 (SrcInfo.VT (scalar_to_vector
1047 (SrcInfo.ScalarLdFrag addr:$src))))),
1048 (!cast<Instruction>(NAME#DestInfo.ZSuffix#m) addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +00001049 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1050 (X86VBroadcast
1051 (SrcInfo.VT (scalar_to_vector
1052 (SrcInfo.ScalarLdFrag addr:$src)))),
1053 DestInfo.RC:$src0)),
1054 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
1055 DestInfo.RC:$src0, DestInfo.KRCWM:$mask, addr:$src)>;
Craig Topper80934372016-07-16 03:42:59 +00001056 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1057 (X86VBroadcast
1058 (SrcInfo.VT (scalar_to_vector
1059 (SrcInfo.ScalarLdFrag addr:$src)))),
1060 DestInfo.ImmAllZerosV)),
1061 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mkz)
1062 DestInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001063}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001064
Craig Topper80934372016-07-16 03:42:59 +00001065multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001066 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001067 let Predicates = [HasAVX512] in
1068 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1069 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1070 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001071
1072 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001073 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001074 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001075 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001076 }
1077}
1078
Craig Topper80934372016-07-16 03:42:59 +00001079multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1080 AVX512VLVectorVTInfo _> {
1081 let Predicates = [HasAVX512] in
1082 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1083 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1084 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085
Craig Topper80934372016-07-16 03:42:59 +00001086 let Predicates = [HasVLX] in {
1087 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1088 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1089 EVEX_V256;
1090 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1091 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1092 EVEX_V128;
1093 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094}
Craig Topper80934372016-07-16 03:42:59 +00001095defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1096 avx512vl_f32_info>;
1097defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1098 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001099
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001100def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001101 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001102def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001103 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001104
Robert Khasanovcbc57032014-12-09 16:38:41 +00001105multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001106 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001107 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001108 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001109 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001110 (ins SrcRC:$src),
1111 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001112 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113}
1114
Guy Blank7f60c992017-08-09 17:21:01 +00001115multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1116 X86VectorVTInfo _, SDPatternOperator OpNode,
1117 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001118 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001119 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1120 (outs _.RC:$dst), (ins GR32:$src),
1121 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1122 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1123 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1124 "$src0 = $dst">, T8PD, EVEX;
1125
1126 def : Pat <(_.VT (OpNode SrcRC:$src)),
1127 (!cast<Instruction>(Name#r)
1128 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1129
1130 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1131 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1132 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1133
1134 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1135 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1136 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1137}
1138
1139multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1140 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1141 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1142 let Predicates = [prd] in
1143 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1144 Subreg>, EVEX_V512;
1145 let Predicates = [prd, HasVLX] in {
1146 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1147 SrcRC, Subreg>, EVEX_V256;
1148 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1149 SrcRC, Subreg>, EVEX_V128;
1150 }
1151}
1152
Robert Khasanovcbc57032014-12-09 16:38:41 +00001153multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001154 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001155 RegisterClass SrcRC, Predicate prd> {
1156 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001157 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001158 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001159 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1160 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001161 }
1162}
1163
Guy Blank7f60c992017-08-09 17:21:01 +00001164defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1165 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1166defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1167 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1168 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001169defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1170 X86VBroadcast, GR32, HasAVX512>;
1171defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1172 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001173
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001174def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001175 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001176def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001177 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001178
Igor Breger21296d22015-10-20 11:56:42 +00001179// Provide aliases for broadcast from the same register class that
1180// automatically does the extract.
1181multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1182 X86VectorVTInfo SrcInfo> {
1183 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1184 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1185 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1186}
1187
1188multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1189 AVX512VLVectorVTInfo _, Predicate prd> {
1190 let Predicates = [prd] in {
1191 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1192 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1193 EVEX_V512;
1194 // Defined separately to avoid redefinition.
1195 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1196 }
1197 let Predicates = [prd, HasVLX] in {
1198 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1199 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1200 EVEX_V256;
1201 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1202 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001203 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001204}
1205
Igor Breger21296d22015-10-20 11:56:42 +00001206defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1207 avx512vl_i8_info, HasBWI>;
1208defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1209 avx512vl_i16_info, HasBWI>;
1210defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1211 avx512vl_i32_info, HasAVX512>;
1212defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1213 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001214
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001215multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1216 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001217 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001218 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1219 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001220 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001221 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001222}
1223
Craig Topperd6f4be92017-08-21 05:29:02 +00001224// This should be used for the AVX512DQ broadcast instructions. It disables
1225// the unmasked patterns so that we only use the DQ instructions when masking
1226// is requested.
1227multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1228 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
1229 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1230 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1231 (null_frag),
1232 (_Dst.VT (X86SubVBroadcast
1233 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1234 AVX5128IBase, EVEX;
1235}
1236
Simon Pilgrim79195582017-02-21 16:41:44 +00001237let Predicates = [HasAVX512] in {
1238 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1239 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1240 (VPBROADCASTQZm addr:$src)>;
1241}
1242
Craig Topperbe351ee2016-10-01 06:01:23 +00001243let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001244 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1245 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1246 (VPBROADCASTQZ128m addr:$src)>;
1247 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1248 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperbe351ee2016-10-01 06:01:23 +00001249 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1250 // This means we'll encounter truncated i32 loads; match that here.
1251 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1252 (VPBROADCASTWZ128m addr:$src)>;
1253 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1254 (VPBROADCASTWZ256m addr:$src)>;
1255 def : Pat<(v8i16 (X86VBroadcast
1256 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1257 (VPBROADCASTWZ128m addr:$src)>;
1258 def : Pat<(v16i16 (X86VBroadcast
1259 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1260 (VPBROADCASTWZ256m addr:$src)>;
1261}
1262
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001263//===----------------------------------------------------------------------===//
1264// AVX-512 BROADCAST SUBVECTORS
1265//
1266
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001267defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1268 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001269 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001270defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1271 v16f32_info, v4f32x_info>,
1272 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1273defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1274 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001275 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001276defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1277 v8f64_info, v4f64x_info>, VEX_W,
1278 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1279
Craig Topper715ad7f2016-10-16 23:29:51 +00001280let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001281def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1282 (VBROADCASTF64X4rm addr:$src)>;
1283def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1284 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001285def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1286 (VBROADCASTI64X4rm addr:$src)>;
1287def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1288 (VBROADCASTI64X4rm addr:$src)>;
1289
1290// Provide fallback in case the load node that is used in the patterns above
1291// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001292def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1293 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001294 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001295def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1296 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1297 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001298def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1299 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001300 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001301def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1302 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1303 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001304def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1305 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1306 (v16i16 VR256X:$src), 1)>;
1307def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1308 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1309 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001310
Craig Topperd6f4be92017-08-21 05:29:02 +00001311def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1312 (VBROADCASTF32X4rm addr:$src)>;
1313def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1314 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001315def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1316 (VBROADCASTI32X4rm addr:$src)>;
1317def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1318 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001319}
1320
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001321let Predicates = [HasVLX] in {
1322defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1323 v8i32x_info, v4i32x_info>,
1324 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1325defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1326 v8f32x_info, v4f32x_info>,
1327 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001328
Craig Topperd6f4be92017-08-21 05:29:02 +00001329def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1330 (VBROADCASTF32X4Z256rm addr:$src)>;
1331def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1332 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001333def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1334 (VBROADCASTI32X4Z256rm addr:$src)>;
1335def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1336 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001337
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001338// Provide fallback in case the load node that is used in the patterns above
1339// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001340def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1341 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1342 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001343def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001344 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001345 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001346def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1347 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1348 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001349def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001350 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001351 (v4i32 VR128X:$src), 1)>;
1352def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001353 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001354 (v8i16 VR128X:$src), 1)>;
1355def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001356 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001357 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001358}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001359
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001360let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001361defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001362 v4i64x_info, v2i64x_info>, VEX_W,
1363 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001364defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001365 v4f64x_info, v2f64x_info>, VEX_W,
1366 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001367}
1368
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001369let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001370defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001371 v8i64_info, v2i64x_info>, VEX_W,
1372 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001373defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001374 v16i32_info, v8i32x_info>,
1375 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001376defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001377 v8f64_info, v2f64x_info>, VEX_W,
1378 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001379defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001380 v16f32_info, v8f32x_info>,
1381 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1382}
Adam Nemet73f72e12014-06-27 00:43:38 +00001383
Igor Bregerfa798a92015-11-02 07:39:36 +00001384multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001385 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001386 let Predicates = [HasDQI] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001387 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info512, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001388 EVEX_V512;
1389 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001390 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info256, _Src.info128>,
Igor Bregerfa798a92015-11-02 07:39:36 +00001391 EVEX_V256;
1392}
1393
1394multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001395 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1396 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001397
1398 let Predicates = [HasDQI, HasVLX] in
Igor Breger52bd1d52016-05-31 07:43:39 +00001399 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _Dst.info128, _Src.info128>,
1400 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001401}
1402
Craig Topper51e052f2016-10-15 16:26:02 +00001403defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1404 avx512vl_i32_info, avx512vl_i64_info>;
1405defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1406 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001407
Craig Topper52317e82017-01-15 05:47:45 +00001408let Predicates = [HasVLX] in {
1409def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1410 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1411def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1412 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1413}
1414
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001415def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001416 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001417def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1418 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1419
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001420def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001421 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001422def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1423 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001424
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001425//===----------------------------------------------------------------------===//
1426// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1427//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001428multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1429 X86VectorVTInfo _, RegisterClass KRC> {
1430 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001431 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001432 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001433}
1434
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001435multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001436 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1437 let Predicates = [HasCDI] in
1438 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1439 let Predicates = [HasCDI, HasVLX] in {
1440 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1441 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1442 }
1443}
1444
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001445defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001446 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001447defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001448 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001449
1450//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001451// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001452multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001453let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001454 // The index operand in the pattern should really be an integer type. However,
1455 // if we do that and it happens to come from a bitcast, then it becomes
1456 // difficult to find the bitcast needed to convert the index to the
1457 // destination type for the passthru since it will be folded with the bitcast
1458 // of the index operand.
1459 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001460 (ins _.RC:$src2, _.RC:$src3),
1461 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001462 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001463 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001464
Craig Topper4fa3b502016-09-06 06:56:59 +00001465 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001466 (ins _.RC:$src2, _.MemOp:$src3),
1467 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001468 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001469 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001470 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001471 }
1472}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001473multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001474 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001475 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001476 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001477 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1478 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1479 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001480 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001481 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1482 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001483}
1484
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001485multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001486 AVX512VLVectorVTInfo VTInfo> {
1487 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1488 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001489 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001490 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1491 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1492 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1493 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001494 }
1495}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001496
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001497multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001498 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001499 Predicate Prd> {
1500 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001501 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001502 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001503 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1504 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001505 }
1506}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001507
Craig Topperaad5f112015-11-30 00:13:24 +00001508defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001509 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001510defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001511 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001512defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001513 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001514 VEX_W, EVEX_CD8<16, CD8VF>;
1515defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001516 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001517 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001518defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001519 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001520defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001521 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001522
Craig Topperaad5f112015-11-30 00:13:24 +00001523// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001524multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001525 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001526let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001527 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1528 (ins IdxVT.RC:$src2, _.RC:$src3),
1529 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001530 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1531 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001532
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001533 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1534 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1535 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001536 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001537 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001538 EVEX_4V, AVX5128IBase;
1539 }
1540}
1541multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001542 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001543 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001544 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1545 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1546 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1547 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001548 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001549 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1550 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001551}
1552
1553multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001554 AVX512VLVectorVTInfo VTInfo,
1555 AVX512VLVectorVTInfo ShuffleMask> {
1556 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001557 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001558 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001559 ShuffleMask.info512>, EVEX_V512;
1560 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001561 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001562 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001563 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001564 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001565 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001566 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001567 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1568 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001569 }
1570}
1571
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001572multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001573 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001574 AVX512VLVectorVTInfo Idx,
1575 Predicate Prd> {
1576 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001577 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1578 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001579 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001580 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1581 Idx.info128>, EVEX_V128;
1582 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1583 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001584 }
1585}
1586
Craig Toppera47576f2015-11-26 20:21:29 +00001587defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001588 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001589defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001590 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001591defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1592 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1593 VEX_W, EVEX_CD8<16, CD8VF>;
1594defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1595 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1596 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001597defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001598 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001599defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001600 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001601
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001602//===----------------------------------------------------------------------===//
1603// AVX-512 - BLEND using mask
1604//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001605multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001606 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001607 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1608 (ins _.RC:$src1, _.RC:$src2),
1609 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001610 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001611 []>, EVEX_4V;
1612 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1613 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001614 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001615 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001616 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001617 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1618 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1619 !strconcat(OpcodeStr,
1620 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1621 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001622 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001623 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1624 (ins _.RC:$src1, _.MemOp:$src2),
1625 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001626 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001627 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1628 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1629 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001630 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001631 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001632 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001633 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1634 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1635 !strconcat(OpcodeStr,
1636 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1637 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1638 }
Craig Toppera74e3082017-01-07 22:20:34 +00001639 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001640}
1641multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1642
Craig Topper81f20aa2017-01-07 22:20:26 +00001643 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001644 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1645 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1646 !strconcat(OpcodeStr,
1647 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1648 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001649 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001650
1651 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1652 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1653 !strconcat(OpcodeStr,
1654 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1655 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001656 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001657 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001658}
1659
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001660multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1661 AVX512VLVectorVTInfo VTInfo> {
1662 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1663 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001665 let Predicates = [HasVLX] in {
1666 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1667 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1668 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1669 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1670 }
1671}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001672
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001673multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1674 AVX512VLVectorVTInfo VTInfo> {
1675 let Predicates = [HasBWI] in
1676 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001677
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001678 let Predicates = [HasBWI, HasVLX] in {
1679 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1680 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1681 }
1682}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001683
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001684
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001685defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1686defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1687defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1688defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1689defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1690defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001691
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001692
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001693//===----------------------------------------------------------------------===//
1694// Compare Instructions
1695//===----------------------------------------------------------------------===//
1696
1697// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001698
1699multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1700
1701 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1702 (outs _.KRC:$dst),
1703 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1704 "vcmp${cc}"#_.Suffix,
1705 "$src2, $src1", "$src1, $src2",
1706 (OpNode (_.VT _.RC:$src1),
1707 (_.VT _.RC:$src2),
1708 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001709 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001710 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1711 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001712 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001713 "vcmp${cc}"#_.Suffix,
1714 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001715 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001716 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001717
1718 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1719 (outs _.KRC:$dst),
1720 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1721 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001722 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001723 (OpNodeRnd (_.VT _.RC:$src1),
1724 (_.VT _.RC:$src2),
1725 imm:$cc,
1726 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1727 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001728 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001729 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1730 (outs VK1:$dst),
1731 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1732 "vcmp"#_.Suffix,
1733 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001734 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001735 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1736 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001737 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001738 "vcmp"#_.Suffix,
1739 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1740 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1741
1742 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1743 (outs _.KRC:$dst),
1744 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1745 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001746 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001747 EVEX_4V, EVEX_B;
1748 }// let isAsmParserOnly = 1, hasSideEffects = 0
1749
1750 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001751 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001752 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1753 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1754 !strconcat("vcmp${cc}", _.Suffix,
1755 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1756 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1757 _.FRC:$src2,
1758 imm:$cc))],
1759 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001760 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1761 (outs _.KRC:$dst),
1762 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1763 !strconcat("vcmp${cc}", _.Suffix,
1764 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1765 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1766 (_.ScalarLdFrag addr:$src2),
1767 imm:$cc))],
1768 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001769 }
1770}
1771
1772let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001773 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001774 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1775 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001776 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001777 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1778 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001779}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001781multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001782 X86VectorVTInfo _, bit IsCommutable> {
1783 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001784 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001785 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1786 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1787 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1789 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001790 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1791 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1792 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1793 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001794 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001795 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001796 def rrk : AVX512BI<opc, MRMSrcReg,
1797 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1798 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1799 "$dst {${mask}}, $src1, $src2}"),
1800 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1801 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1802 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001803 def rmk : AVX512BI<opc, MRMSrcMem,
1804 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1805 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1806 "$dst {${mask}}, $src1, $src2}"),
1807 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1808 (OpNode (_.VT _.RC:$src1),
1809 (_.VT (bitconvert
1810 (_.LdFrag addr:$src2))))))],
1811 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812}
1813
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001814multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001815 X86VectorVTInfo _, bit IsCommutable> :
1816 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001817 def rmb : AVX512BI<opc, MRMSrcMem,
1818 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1819 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1820 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1821 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1822 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1823 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1824 def rmbk : AVX512BI<opc, MRMSrcMem,
1825 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1826 _.ScalarMemOp:$src2),
1827 !strconcat(OpcodeStr,
1828 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1829 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1830 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1831 (OpNode (_.VT _.RC:$src1),
1832 (X86VBroadcast
1833 (_.ScalarLdFrag addr:$src2)))))],
1834 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001835}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001836
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001837multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001838 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1839 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001840 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001841 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1842 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001843
1844 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001845 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1846 IsCommutable>, EVEX_V256;
1847 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1848 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001849 }
1850}
1851
1852multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1853 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001854 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001855 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001856 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1857 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001858
1859 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001860 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1861 IsCommutable>, EVEX_V256;
1862 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1863 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001864 }
1865}
1866
1867defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001868 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001869 EVEX_CD8<8, CD8VF>;
1870
1871defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001872 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001873 EVEX_CD8<16, CD8VF>;
1874
Robert Khasanovf70f7982014-09-18 14:06:55 +00001875defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001876 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001877 EVEX_CD8<32, CD8VF>;
1878
Robert Khasanovf70f7982014-09-18 14:06:55 +00001879defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001880 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001881 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1882
1883defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1884 avx512vl_i8_info, HasBWI>,
1885 EVEX_CD8<8, CD8VF>;
1886
1887defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1888 avx512vl_i16_info, HasBWI>,
1889 EVEX_CD8<16, CD8VF>;
1890
Robert Khasanovf70f7982014-09-18 14:06:55 +00001891defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001892 avx512vl_i32_info, HasAVX512>,
1893 EVEX_CD8<32, CD8VF>;
1894
Robert Khasanovf70f7982014-09-18 14:06:55 +00001895defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001896 avx512vl_i64_info, HasAVX512>,
1897 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001898
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899
Ayman Musa721d97f2017-06-27 12:08:37 +00001900multiclass avx512_icmp_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1901 SDNode OpNode, string InstrStr,
1902 list<Predicate> Preds> {
1903let Predicates = Preds in {
1904 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1905 (_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
1906 (i64 0)),
1907 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rr) _.RC:$src1, _.RC:$src2),
1908 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001909
Ayman Musa721d97f2017-06-27 12:08:37 +00001910 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001911 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00001912 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
1913 (i64 0)),
1914 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rm) _.RC:$src1, addr:$src2),
1915 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001916
Ayman Musa721d97f2017-06-27 12:08:37 +00001917 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001918 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001919 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))),
1920 (i64 0)),
1921 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrk) _.KRCWM:$mask,
1922 _.RC:$src1, _.RC:$src2),
1923 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001924
Ayman Musa721d97f2017-06-27 12:08:37 +00001925 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001926 (_.KVT (and (_.KVT _.KRCWM:$mask),
1927 (_.KVT (OpNode (_.VT _.RC:$src1),
1928 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00001929 (_.LdFrag addr:$src2))))))),
1930 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00001931 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmk) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00001932 _.RC:$src1, addr:$src2),
1933 NewInf.KRC)>;
Craig Topper8b9e6712016-09-02 04:25:30 +00001934}
Ayman Musa721d97f2017-06-27 12:08:37 +00001935}
1936
1937multiclass avx512_icmp_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
1938 SDNode OpNode, string InstrStr,
1939 list<Predicate> Preds>
1940 : avx512_icmp_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
1941let Predicates = Preds in {
1942 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1943 (_.KVT (OpNode (_.VT _.RC:$src1),
1944 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
1945 (i64 0)),
1946 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmb) _.RC:$src1, addr:$src2),
1947 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00001948
Ayman Musa721d97f2017-06-27 12:08:37 +00001949 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
1950 (_.KVT (and (_.KVT _.KRCWM:$mask),
1951 (_.KVT (OpNode (_.VT _.RC:$src1),
1952 (X86VBroadcast
1953 (_.ScalarLdFrag addr:$src2)))))),
1954 (i64 0)),
1955 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbk) _.KRCWM:$mask,
1956 _.RC:$src1, addr:$src2),
1957 NewInf.KRC)>;
1958}
1959}
1960
1961// VPCMPEQB - i8
1962defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpeqm,
1963 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1964defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpeqm,
1965 "VPCMPEQBZ128", [HasBWI, HasVLX]>;
1966
1967defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpeqm,
1968 "VPCMPEQBZ256", [HasBWI, HasVLX]>;
1969
1970// VPCMPEQW - i16
1971defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpeqm,
1972 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1973defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpeqm,
1974 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1975defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpeqm,
1976 "VPCMPEQWZ128", [HasBWI, HasVLX]>;
1977
1978defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpeqm,
1979 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1980defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpeqm,
1981 "VPCMPEQWZ256", [HasBWI, HasVLX]>;
1982
1983defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpeqm,
1984 "VPCMPEQWZ", [HasBWI]>;
1985
1986// VPCMPEQD - i32
1987defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpeqm,
1988 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1989defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpeqm,
1990 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1991defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpeqm,
1992 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1993defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpeqm,
1994 "VPCMPEQDZ128", [HasAVX512, HasVLX]>;
1995
1996defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpeqm,
1997 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
1998defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpeqm,
1999 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2000defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpeqm,
2001 "VPCMPEQDZ256", [HasAVX512, HasVLX]>;
2002
2003defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpeqm,
2004 "VPCMPEQDZ", [HasAVX512]>;
2005defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpeqm,
2006 "VPCMPEQDZ", [HasAVX512]>;
2007
2008// VPCMPEQQ - i64
2009defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpeqm,
2010 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2011defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpeqm,
2012 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2013defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpeqm,
2014 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2015defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpeqm,
2016 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2017defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpeqm,
2018 "VPCMPEQQZ128", [HasAVX512, HasVLX]>;
2019
2020defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpeqm,
2021 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2022defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpeqm,
2023 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2024defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpeqm,
2025 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2026defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpeqm,
2027 "VPCMPEQQZ256", [HasAVX512, HasVLX]>;
2028
Simon Pilgrim64fff142017-07-16 18:37:23 +00002029defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpeqm,
Ayman Musa721d97f2017-06-27 12:08:37 +00002030 "VPCMPEQQZ", [HasAVX512]>;
2031defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpeqm,
2032 "VPCMPEQQZ", [HasAVX512]>;
2033defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpeqm,
2034 "VPCMPEQQZ", [HasAVX512]>;
2035
2036// VPCMPGTB - i8
2037defm : avx512_icmp_packed_lowering<v16i8x_info, v32i1_info, X86pcmpgtm,
2038 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2039defm : avx512_icmp_packed_lowering<v16i8x_info, v64i1_info, X86pcmpgtm,
2040 "VPCMPGTBZ128", [HasBWI, HasVLX]>;
2041
2042defm : avx512_icmp_packed_lowering<v32i8x_info, v64i1_info, X86pcmpgtm,
2043 "VPCMPGTBZ256", [HasBWI, HasVLX]>;
2044
2045// VPCMPGTW - i16
2046defm : avx512_icmp_packed_lowering<v8i16x_info, v16i1_info, X86pcmpgtm,
2047 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2048defm : avx512_icmp_packed_lowering<v8i16x_info, v32i1_info, X86pcmpgtm,
2049 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2050defm : avx512_icmp_packed_lowering<v8i16x_info, v64i1_info, X86pcmpgtm,
2051 "VPCMPGTWZ128", [HasBWI, HasVLX]>;
2052
2053defm : avx512_icmp_packed_lowering<v16i16x_info, v32i1_info, X86pcmpgtm,
2054 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2055defm : avx512_icmp_packed_lowering<v16i16x_info, v64i1_info, X86pcmpgtm,
2056 "VPCMPGTWZ256", [HasBWI, HasVLX]>;
2057
2058defm : avx512_icmp_packed_lowering<v32i16_info, v64i1_info, X86pcmpgtm,
2059 "VPCMPGTWZ", [HasBWI]>;
2060
2061// VPCMPGTD - i32
2062defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v8i1_info, X86pcmpgtm,
2063 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2064defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v16i1_info, X86pcmpgtm,
2065 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2066defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v32i1_info, X86pcmpgtm,
2067 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2068defm : avx512_icmp_packed_rmb_lowering<v4i32x_info, v64i1_info, X86pcmpgtm,
2069 "VPCMPGTDZ128", [HasAVX512, HasVLX]>;
2070
2071defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v16i1_info, X86pcmpgtm,
2072 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2073defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v32i1_info, X86pcmpgtm,
2074 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2075defm : avx512_icmp_packed_rmb_lowering<v8i32x_info, v64i1_info, X86pcmpgtm,
2076 "VPCMPGTDZ256", [HasAVX512, HasVLX]>;
2077
2078defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v32i1_info, X86pcmpgtm,
2079 "VPCMPGTDZ", [HasAVX512]>;
2080defm : avx512_icmp_packed_rmb_lowering<v16i32_info, v64i1_info, X86pcmpgtm,
2081 "VPCMPGTDZ", [HasAVX512]>;
2082
2083// VPCMPGTQ - i64
2084defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v4i1_info, X86pcmpgtm,
2085 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2086defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v8i1_info, X86pcmpgtm,
2087 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2088defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v16i1_info, X86pcmpgtm,
2089 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2090defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v32i1_info, X86pcmpgtm,
2091 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2092defm : avx512_icmp_packed_rmb_lowering<v2i64x_info, v64i1_info, X86pcmpgtm,
2093 "VPCMPGTQZ128", [HasAVX512, HasVLX]>;
2094
2095defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v8i1_info, X86pcmpgtm,
2096 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2097defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v16i1_info, X86pcmpgtm,
2098 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2099defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v32i1_info, X86pcmpgtm,
2100 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2101defm : avx512_icmp_packed_rmb_lowering<v4i64x_info, v64i1_info, X86pcmpgtm,
2102 "VPCMPGTQZ256", [HasAVX512, HasVLX]>;
2103
2104defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v16i1_info, X86pcmpgtm,
2105 "VPCMPGTQZ", [HasAVX512]>;
2106defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v32i1_info, X86pcmpgtm,
2107 "VPCMPGTQZ", [HasAVX512]>;
2108defm : avx512_icmp_packed_rmb_lowering<v8i64_info, v64i1_info, X86pcmpgtm,
2109 "VPCMPGTQZ", [HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002110
Robert Khasanov29e3b962014-08-27 09:34:37 +00002111multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2112 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002113 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002114 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002115 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002116 !strconcat("vpcmp${cc}", Suffix,
2117 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002118 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2119 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2121 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002122 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002123 !strconcat("vpcmp${cc}", Suffix,
2124 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002125 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2126 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002127 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002128 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002129 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002130 def rrik : AVX512AIi8<opc, MRMSrcReg,
2131 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002132 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002133 !strconcat("vpcmp${cc}", Suffix,
2134 "\t{$src2, $src1, $dst {${mask}}|",
2135 "$dst {${mask}}, $src1, $src2}"),
2136 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2137 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002138 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002139 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002140 def rmik : AVX512AIi8<opc, MRMSrcMem,
2141 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002142 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002143 !strconcat("vpcmp${cc}", Suffix,
2144 "\t{$src2, $src1, $dst {${mask}}|",
2145 "$dst {${mask}}, $src1, $src2}"),
2146 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2147 (OpNode (_.VT _.RC:$src1),
2148 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002149 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002150 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2151
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002152 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002153 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002154 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002155 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002156 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2157 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002158 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002159 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002161 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002162 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2163 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002164 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002165 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2166 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002167 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002168 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002169 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2170 "$dst {${mask}}, $src1, $src2, $cc}"),
2171 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002172 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002173 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2174 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002175 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002176 !strconcat("vpcmp", Suffix,
2177 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2178 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002179 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002180 }
2181}
2182
Robert Khasanov29e3b962014-08-27 09:34:37 +00002183multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002184 X86VectorVTInfo _> :
2185 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002186 def rmib : AVX512AIi8<opc, MRMSrcMem,
2187 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002188 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002189 !strconcat("vpcmp${cc}", Suffix,
2190 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2191 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2192 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2193 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002194 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002195 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2196 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2197 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002198 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002199 !strconcat("vpcmp${cc}", Suffix,
2200 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2201 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2202 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2203 (OpNode (_.VT _.RC:$src1),
2204 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002205 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002206 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002207
Robert Khasanov29e3b962014-08-27 09:34:37 +00002208 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002209 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002210 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2211 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002212 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002213 !strconcat("vpcmp", Suffix,
2214 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2215 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2216 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2217 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2218 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002219 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002220 !strconcat("vpcmp", Suffix,
2221 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2222 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2223 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2224 }
2225}
2226
2227multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2228 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2229 let Predicates = [prd] in
2230 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2231
2232 let Predicates = [prd, HasVLX] in {
2233 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2234 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2235 }
2236}
2237
2238multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2239 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2240 let Predicates = [prd] in
2241 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2242 EVEX_V512;
2243
2244 let Predicates = [prd, HasVLX] in {
2245 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2246 EVEX_V256;
2247 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2248 EVEX_V128;
2249 }
2250}
2251
2252defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2253 HasBWI>, EVEX_CD8<8, CD8VF>;
2254defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2255 HasBWI>, EVEX_CD8<8, CD8VF>;
2256
2257defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2258 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2259defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2260 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2261
Robert Khasanovf70f7982014-09-18 14:06:55 +00002262defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002263 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002264defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002265 HasAVX512>, EVEX_CD8<32, CD8VF>;
2266
Robert Khasanovf70f7982014-09-18 14:06:55 +00002267defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002268 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002269defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002270 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002271
Ayman Musa721d97f2017-06-27 12:08:37 +00002272multiclass avx512_icmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2273 SDNode OpNode, string InstrStr,
2274 list<Predicate> Preds> {
2275let Predicates = Preds in {
2276 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002277 (_.KVT (OpNode (_.VT _.RC:$src1),
2278 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002279 imm:$cc)),
2280 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002281 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002282 _.RC:$src2,
2283 imm:$cc),
2284 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002285
Ayman Musa721d97f2017-06-27 12:08:37 +00002286 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002287 (_.KVT (OpNode (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002288 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2289 imm:$cc)),
2290 (i64 0)),
2291 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2292 addr:$src2,
2293 imm:$cc),
2294 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002295
Ayman Musa721d97f2017-06-27 12:08:37 +00002296 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002297 (_.KVT (and _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002298 (OpNode (_.VT _.RC:$src1),
2299 (_.VT _.RC:$src2),
2300 imm:$cc))),
2301 (i64 0)),
2302 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002303 _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002304 _.RC:$src2,
2305 imm:$cc),
2306 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002307
Ayman Musa721d97f2017-06-27 12:08:37 +00002308 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002309 (_.KVT (and (_.KVT _.KRCWM:$mask),
2310 (_.KVT (OpNode (_.VT _.RC:$src1),
2311 (_.VT (bitconvert
Ayman Musa721d97f2017-06-27 12:08:37 +00002312 (_.LdFrag addr:$src2))),
2313 imm:$cc)))),
2314 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002315 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00002316 _.RC:$src1,
2317 addr:$src2,
2318 imm:$cc),
2319 NewInf.KRC)>;
2320}
2321}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002322
Ayman Musa721d97f2017-06-27 12:08:37 +00002323multiclass avx512_icmp_cc_packed_rmb_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2324 SDNode OpNode, string InstrStr,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002325 list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002326 : avx512_icmp_cc_packed_lowering<_, NewInf, OpNode, InstrStr, Preds> {
2327let Predicates = Preds in {
2328 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2329 (_.KVT (OpNode (_.VT _.RC:$src1),
2330 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2331 imm:$cc)),
2332 (i64 0)),
2333 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmib) _.RC:$src1,
2334 addr:$src2,
2335 imm:$cc),
2336 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002337
Ayman Musa721d97f2017-06-27 12:08:37 +00002338 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2339 (_.KVT (and (_.KVT _.KRCWM:$mask),
2340 (_.KVT (OpNode (_.VT _.RC:$src1),
2341 (X86VBroadcast
2342 (_.ScalarLdFrag addr:$src2)),
2343 imm:$cc)))),
2344 (i64 0)),
2345 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmibk) _.KRCWM:$mask,
2346 _.RC:$src1,
2347 addr:$src2,
2348 imm:$cc),
2349 NewInf.KRC)>;
2350}
2351}
2352
2353// VPCMPB - i8
2354defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpm,
2355 "VPCMPBZ128", [HasBWI, HasVLX]>;
2356defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpm,
2357 "VPCMPBZ128", [HasBWI, HasVLX]>;
2358
2359defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpm,
2360 "VPCMPBZ256", [HasBWI, HasVLX]>;
2361
2362// VPCMPW - i16
2363defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpm,
2364 "VPCMPWZ128", [HasBWI, HasVLX]>;
2365defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpm,
2366 "VPCMPWZ128", [HasBWI, HasVLX]>;
2367defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpm,
2368 "VPCMPWZ128", [HasBWI, HasVLX]>;
2369
2370defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpm,
2371 "VPCMPWZ256", [HasBWI, HasVLX]>;
2372defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpm,
2373 "VPCMPWZ256", [HasBWI, HasVLX]>;
2374
2375defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpm,
2376 "VPCMPWZ", [HasBWI]>;
2377
2378// VPCMPD - i32
2379defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpm,
2380 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2381defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpm,
2382 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2383defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpm,
2384 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2385defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpm,
2386 "VPCMPDZ128", [HasAVX512, HasVLX]>;
2387
2388defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpm,
2389 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2390defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpm,
2391 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2392defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpm,
2393 "VPCMPDZ256", [HasAVX512, HasVLX]>;
2394
2395defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpm,
2396 "VPCMPDZ", [HasAVX512]>;
2397defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpm,
2398 "VPCMPDZ", [HasAVX512]>;
2399
2400// VPCMPQ - i64
2401defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpm,
2402 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2403defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpm,
2404 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2405defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpm,
2406 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2407defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpm,
2408 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2409defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpm,
2410 "VPCMPQZ128", [HasAVX512, HasVLX]>;
2411
2412defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpm,
2413 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2414defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpm,
2415 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2416defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpm,
2417 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2418defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpm,
2419 "VPCMPQZ256", [HasAVX512, HasVLX]>;
2420
2421defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpm,
2422 "VPCMPQZ", [HasAVX512]>;
2423defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpm,
2424 "VPCMPQZ", [HasAVX512]>;
2425defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpm,
2426 "VPCMPQZ", [HasAVX512]>;
2427
2428// VPCMPUB - i8
2429defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v32i1_info, X86cmpmu,
2430 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2431defm : avx512_icmp_cc_packed_lowering<v16i8x_info, v64i1_info, X86cmpmu,
2432 "VPCMPUBZ128", [HasBWI, HasVLX]>;
2433
2434defm : avx512_icmp_cc_packed_lowering<v32i8x_info, v64i1_info, X86cmpmu,
2435 "VPCMPUBZ256", [HasBWI, HasVLX]>;
2436
2437// VPCMPUW - i16
2438defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v16i1_info, X86cmpmu,
2439 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2440defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v32i1_info, X86cmpmu,
2441 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2442defm : avx512_icmp_cc_packed_lowering<v8i16x_info, v64i1_info, X86cmpmu,
2443 "VPCMPUWZ128", [HasBWI, HasVLX]>;
2444
2445defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v32i1_info, X86cmpmu,
2446 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2447defm : avx512_icmp_cc_packed_lowering<v16i16x_info, v64i1_info, X86cmpmu,
2448 "VPCMPUWZ256", [HasBWI, HasVLX]>;
2449
2450defm : avx512_icmp_cc_packed_lowering<v32i16_info, v64i1_info, X86cmpmu,
2451 "VPCMPUWZ", [HasBWI]>;
2452
2453// VPCMPUD - i32
2454defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v8i1_info, X86cmpmu,
2455 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2456defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v16i1_info, X86cmpmu,
2457 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2458defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v32i1_info, X86cmpmu,
2459 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2460defm : avx512_icmp_cc_packed_rmb_lowering<v4i32x_info, v64i1_info, X86cmpmu,
2461 "VPCMPUDZ128", [HasAVX512, HasVLX]>;
2462
2463defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v16i1_info, X86cmpmu,
2464 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2465defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v32i1_info, X86cmpmu,
2466 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2467defm : avx512_icmp_cc_packed_rmb_lowering<v8i32x_info, v64i1_info, X86cmpmu,
2468 "VPCMPUDZ256", [HasAVX512, HasVLX]>;
2469
2470defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v32i1_info, X86cmpmu,
2471 "VPCMPUDZ", [HasAVX512]>;
2472defm : avx512_icmp_cc_packed_rmb_lowering<v16i32_info, v64i1_info, X86cmpmu,
2473 "VPCMPUDZ", [HasAVX512]>;
2474
2475// VPCMPUQ - i64
2476defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v4i1_info, X86cmpmu,
2477 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2478defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v8i1_info, X86cmpmu,
2479 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2480defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v16i1_info, X86cmpmu,
2481 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2482defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v32i1_info, X86cmpmu,
2483 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2484defm : avx512_icmp_cc_packed_rmb_lowering<v2i64x_info, v64i1_info, X86cmpmu,
2485 "VPCMPUQZ128", [HasAVX512, HasVLX]>;
2486
2487defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v8i1_info, X86cmpmu,
2488 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2489defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v16i1_info, X86cmpmu,
2490 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2491defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v32i1_info, X86cmpmu,
2492 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2493defm : avx512_icmp_cc_packed_rmb_lowering<v4i64x_info, v64i1_info, X86cmpmu,
2494 "VPCMPUQZ256", [HasAVX512, HasVLX]>;
2495
2496defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v16i1_info, X86cmpmu,
2497 "VPCMPUQZ", [HasAVX512]>;
2498defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v32i1_info, X86cmpmu,
2499 "VPCMPUQZ", [HasAVX512]>;
2500defm : avx512_icmp_cc_packed_rmb_lowering<v8i64_info, v64i1_info, X86cmpmu,
2501 "VPCMPUQZ", [HasAVX512]>;
2502
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002503multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002505 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2506 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2507 "vcmp${cc}"#_.Suffix,
2508 "$src2, $src1", "$src1, $src2",
2509 (X86cmpm (_.VT _.RC:$src1),
2510 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002511 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002512
Craig Toppere1cac152016-06-07 07:27:54 +00002513 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2514 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2515 "vcmp${cc}"#_.Suffix,
2516 "$src2, $src1", "$src1, $src2",
2517 (X86cmpm (_.VT _.RC:$src1),
2518 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2519 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002520
Craig Toppere1cac152016-06-07 07:27:54 +00002521 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2522 (outs _.KRC:$dst),
2523 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2524 "vcmp${cc}"#_.Suffix,
2525 "${src2}"##_.BroadcastStr##", $src1",
2526 "$src1, ${src2}"##_.BroadcastStr,
2527 (X86cmpm (_.VT _.RC:$src1),
2528 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2529 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002531 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002532 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2533 (outs _.KRC:$dst),
2534 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2535 "vcmp"#_.Suffix,
2536 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2537
2538 let mayLoad = 1 in {
2539 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2540 (outs _.KRC:$dst),
2541 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2542 "vcmp"#_.Suffix,
2543 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2544
2545 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2546 (outs _.KRC:$dst),
2547 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2548 "vcmp"#_.Suffix,
2549 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2550 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2551 }
2552 }
2553}
2554
2555multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2556 // comparison code form (VCMP[EQ/LT/LE/...]
2557 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2558 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2559 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002560 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002561 (X86cmpmRnd (_.VT _.RC:$src1),
2562 (_.VT _.RC:$src2),
2563 imm:$cc,
2564 (i32 FROUND_NO_EXC))>, EVEX_B;
2565
2566 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2567 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2568 (outs _.KRC:$dst),
2569 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2570 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002571 "$cc, {sae}, $src2, $src1",
2572 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002573 }
2574}
2575
2576multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2577 let Predicates = [HasAVX512] in {
2578 defm Z : avx512_vcmp_common<_.info512>,
2579 avx512_vcmp_sae<_.info512>, EVEX_V512;
2580
2581 }
2582 let Predicates = [HasAVX512,HasVLX] in {
2583 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2584 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002585 }
2586}
2587
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002588defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2589 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2590defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2591 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592
Ayman Musa721d97f2017-06-27 12:08:37 +00002593multiclass avx512_fcmp_cc_packed_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
2594 string InstrStr, list<Predicate> Preds> {
2595let Predicates = Preds in {
2596 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002597 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2598 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002599 imm:$cc)),
2600 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002601 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rri) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002602 _.RC:$src2,
2603 imm:$cc),
2604 NewInf.KRC)>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00002605
Ayman Musa721d97f2017-06-27 12:08:37 +00002606 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002607 (_.KVT (and _.KRCWM:$mask,
2608 (X86cmpm (_.VT _.RC:$src1),
2609 (_.VT _.RC:$src2),
2610 imm:$cc))),
2611 (i64 0)),
2612 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrik) _.KRCWM:$mask,
2613 _.RC:$src1,
2614 _.RC:$src2,
2615 imm:$cc),
2616 NewInf.KRC)>;
2617
2618 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2619 (_.KVT (X86cmpm (_.VT _.RC:$src1),
Ayman Musa721d97f2017-06-27 12:08:37 +00002620 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2621 imm:$cc)),
2622 (i64 0)),
2623 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmi) _.RC:$src1,
2624 addr:$src2,
2625 imm:$cc),
2626 NewInf.KRC)>;
2627
2628 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musab16ce772017-07-24 08:10:32 +00002629 (_.KVT (and _.KRCWM:$mask,
2630 (X86cmpm (_.VT _.RC:$src1),
2631 (_.VT (bitconvert
2632 (_.LdFrag addr:$src2))),
2633 imm:$cc))),
2634 (i64 0)),
2635 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmik) _.KRCWM:$mask,
2636 _.RC:$src1,
2637 addr:$src2,
2638 imm:$cc),
2639 NewInf.KRC)>;
2640
2641 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00002642 (_.KVT (X86cmpm (_.VT _.RC:$src1),
2643 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2644 imm:$cc)),
2645 (i64 0)),
2646 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbi) _.RC:$src1,
2647 addr:$src2,
2648 imm:$cc),
2649 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002650
2651 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2652 (_.KVT (and _.KRCWM:$mask,
2653 (X86cmpm (_.VT _.RC:$src1),
2654 (X86VBroadcast
2655 (_.ScalarLdFrag addr:$src2)),
2656 imm:$cc))),
2657 (i64 0)),
2658 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rmbik) _.KRCWM:$mask,
2659 _.RC:$src1,
2660 addr:$src2,
2661 imm:$cc),
2662 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002663}
2664}
Simon Pilgrim64fff142017-07-16 18:37:23 +00002665
Ayman Musa721d97f2017-06-27 12:08:37 +00002666multiclass avx512_fcmp_cc_packed_sae_lowering<X86VectorVTInfo _, X86KVectorVTInfo NewInf,
Simon Pilgrim64fff142017-07-16 18:37:23 +00002667 string InstrStr, list<Predicate> Preds>
Ayman Musa721d97f2017-06-27 12:08:37 +00002668 : avx512_fcmp_cc_packed_lowering<_, NewInf, InstrStr, Preds> {
2669
2670let Predicates = Preds in
2671 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002672 (_.KVT (X86cmpmRnd (_.VT _.RC:$src1),
2673 (_.VT _.RC:$src2),
Ayman Musa721d97f2017-06-27 12:08:37 +00002674 imm:$cc,
2675 (i32 FROUND_NO_EXC))),
2676 (i64 0)),
Simon Pilgrim64fff142017-07-16 18:37:23 +00002677 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rrib) _.RC:$src1,
Ayman Musa721d97f2017-06-27 12:08:37 +00002678 _.RC:$src2,
2679 imm:$cc),
2680 NewInf.KRC)>;
Ayman Musab16ce772017-07-24 08:10:32 +00002681
2682 def : Pat<(insert_subvector (NewInf.KVT immAllZerosV),
2683 (_.KVT (and _.KRCWM:$mask,
2684 (X86cmpmRnd (_.VT _.RC:$src1),
2685 (_.VT _.RC:$src2),
2686 imm:$cc,
2687 (i32 FROUND_NO_EXC)))),
2688 (i64 0)),
2689 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr##rribk) _.KRCWM:$mask,
2690 _.RC:$src1,
2691 _.RC:$src2,
2692 imm:$cc),
2693 NewInf.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002694}
2695
2696
2697// VCMPPS - f32
2698defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v8i1_info, "VCMPPSZ128",
2699 [HasAVX512, HasVLX]>;
2700defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v16i1_info, "VCMPPSZ128",
2701 [HasAVX512, HasVLX]>;
2702defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v32i1_info, "VCMPPSZ128",
2703 [HasAVX512, HasVLX]>;
2704defm : avx512_fcmp_cc_packed_lowering<v4f32x_info, v64i1_info, "VCMPPSZ128",
2705 [HasAVX512, HasVLX]>;
2706
2707defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v16i1_info, "VCMPPSZ256",
2708 [HasAVX512, HasVLX]>;
2709defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v32i1_info, "VCMPPSZ256",
2710 [HasAVX512, HasVLX]>;
2711defm : avx512_fcmp_cc_packed_lowering<v8f32x_info, v64i1_info, "VCMPPSZ256",
2712 [HasAVX512, HasVLX]>;
2713
2714defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v32i1_info, "VCMPPSZ",
2715 [HasAVX512]>;
2716defm : avx512_fcmp_cc_packed_sae_lowering<v16f32_info, v64i1_info, "VCMPPSZ",
2717 [HasAVX512]>;
2718
2719// VCMPPD - f64
2720defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v4i1_info, "VCMPPDZ128",
2721 [HasAVX512, HasVLX]>;
2722defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v8i1_info, "VCMPPDZ128",
2723 [HasAVX512, HasVLX]>;
2724defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v16i1_info, "VCMPPDZ128",
2725 [HasAVX512, HasVLX]>;
2726defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v32i1_info, "VCMPPDZ128",
2727 [HasAVX512, HasVLX]>;
2728defm : avx512_fcmp_cc_packed_lowering<v2f64x_info, v64i1_info, "VCMPPDZ128",
2729 [HasAVX512, HasVLX]>;
2730
2731defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v8i1_info, "VCMPPDZ256",
2732 [HasAVX512, HasVLX]>;
2733defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v16i1_info, "VCMPPDZ256",
2734 [HasAVX512, HasVLX]>;
2735defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v32i1_info, "VCMPPDZ256",
2736 [HasAVX512, HasVLX]>;
2737defm : avx512_fcmp_cc_packed_lowering<v4f64x_info, v64i1_info, "VCMPPDZ256",
2738 [HasAVX512, HasVLX]>;
2739
2740defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v16i1_info, "VCMPPDZ",
2741 [HasAVX512]>;
2742defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v32i1_info, "VCMPPDZ",
2743 [HasAVX512]>;
2744defm : avx512_fcmp_cc_packed_sae_lowering<v8f64_info, v64i1_info, "VCMPPDZ",
2745 [HasAVX512]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002746
Asaf Badouh572bbce2015-09-20 08:46:07 +00002747// ----------------------------------------------------------------
2748// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002749//handle fpclass instruction mask = op(reg_scalar,imm)
2750// op(mem_scalar,imm)
2751multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2752 X86VectorVTInfo _, Predicate prd> {
2753 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002754 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002755 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002756 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002757 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2758 (i32 imm:$src2)))], NoItinerary>;
2759 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2760 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2761 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002762 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002763 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002764 (OpNode (_.VT _.RC:$src1),
2765 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002766 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002767 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002768 OpcodeStr##_.Suffix##
2769 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2770 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002771 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002772 (i32 imm:$src2)))], NoItinerary>;
2773 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002774 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002775 OpcodeStr##_.Suffix##
2776 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2777 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002778 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002779 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002780 }
2781}
2782
Asaf Badouh572bbce2015-09-20 08:46:07 +00002783//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2784// fpclass(reg_vec, mem_vec, imm)
2785// fpclass(reg_vec, broadcast(eltVt), imm)
2786multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2787 X86VectorVTInfo _, string mem, string broadcast>{
2788 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2789 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002790 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002791 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2792 (i32 imm:$src2)))], NoItinerary>;
2793 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2794 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2795 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002796 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002797 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002798 (OpNode (_.VT _.RC:$src1),
2799 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002800 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2801 (ins _.MemOp:$src1, i32u8imm:$src2),
2802 OpcodeStr##_.Suffix##mem#
2803 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002804 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002805 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2806 (i32 imm:$src2)))], NoItinerary>;
2807 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2808 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2809 OpcodeStr##_.Suffix##mem#
2810 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002811 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002812 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2813 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2814 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2815 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2816 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2817 _.BroadcastStr##", $dst|$dst, ${src1}"
2818 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002819 [(set _.KRC:$dst,(OpNode
2820 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002821 (_.ScalarLdFrag addr:$src1))),
2822 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2823 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2824 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2825 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2826 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2827 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002828 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2829 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002830 (_.ScalarLdFrag addr:$src1))),
2831 (i32 imm:$src2))))], NoItinerary>,
2832 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002833}
2834
Asaf Badouh572bbce2015-09-20 08:46:07 +00002835multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002836 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002837 string broadcast>{
2838 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002839 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002840 broadcast>, EVEX_V512;
2841 }
2842 let Predicates = [prd, HasVLX] in {
2843 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2844 broadcast>, EVEX_V128;
2845 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2846 broadcast>, EVEX_V256;
2847 }
2848}
2849
2850multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002851 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002852 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002853 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002854 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002855 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2856 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2857 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2858 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2859 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002860}
2861
Asaf Badouh696e8e02015-10-18 11:04:38 +00002862defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2863 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002864
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002865//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866// Mask register copy, including
2867// - copy between mask registers
2868// - load/store mask registers
2869// - copy from GPR to mask register and vice versa
2870//
2871multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2872 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002873 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002874 let hasSideEffects = 0 in
2875 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2876 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2877 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2878 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2879 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2880 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2881 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2882 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883}
2884
2885multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2886 string OpcodeStr,
2887 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002888 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002889 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002890 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002891 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002892 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893 }
2894}
2895
Robert Khasanov74acbb72014-07-23 14:49:42 +00002896let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002897 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002898 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2899 VEX, PD;
2900
2901let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002902 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002903 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002904 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002905
2906let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002907 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2908 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002909 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2910 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002911 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2912 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002913 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2914 VEX, XD, VEX_W;
2915}
2916
2917// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002918def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002919 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002920def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002921 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002922
2923def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002924 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002925def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002926 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002927
2928def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002929 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002930def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002931 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002932
2933def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002934 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002935def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2936 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002937def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002938 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002939
2940def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2941 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2942def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2943 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2944def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2945 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2946def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2947 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948
Robert Khasanov74acbb72014-07-23 14:49:42 +00002949// Load/store kreg
2950let Predicates = [HasDQI] in {
2951 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2952 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002953 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2954 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002955
2956 def : Pat<(store VK4:$src, addr:$dst),
2957 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2958 def : Pat<(store VK2:$src, addr:$dst),
2959 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002960 def : Pat<(store VK1:$src, addr:$dst),
2961 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002962
2963 def : Pat<(v2i1 (load addr:$src)),
2964 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2965 def : Pat<(v4i1 (load addr:$src)),
2966 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002967}
2968let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002969 def : Pat<(store VK1:$src, addr:$dst),
2970 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002971 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2972 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002973 def : Pat<(store VK2:$src, addr:$dst),
2974 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002975 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2976 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002977 def : Pat<(store VK4:$src, addr:$dst),
2978 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002979 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2980 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002981 def : Pat<(store VK8:$src, addr:$dst),
2982 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002983 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2984 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002985
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002986 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002987 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002988 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002989 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002990 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002991 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002992}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002993
Robert Khasanov74acbb72014-07-23 14:49:42 +00002994let Predicates = [HasAVX512] in {
2995 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002997 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002998 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002999 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
3000 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003001}
3002let Predicates = [HasBWI] in {
3003 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
3004 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003005 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
3006 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003007 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
3008 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00003009 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
3010 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00003011}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00003012
Robert Khasanov74acbb72014-07-23 14:49:42 +00003013let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00003014 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
3015 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
3016 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003017
Simon Pilgrim64fff142017-07-16 18:37:23 +00003018 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00003019 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003020
Guy Blank548e22a2017-05-19 12:35:15 +00003021 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
3022 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003023
Simon Pilgrim64fff142017-07-16 18:37:23 +00003024 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00003025 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003026
Simon Pilgrim64fff142017-07-16 18:37:23 +00003027 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00003028 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
3029 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00003030
Guy Blank548e22a2017-05-19 12:35:15 +00003031 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
3032 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
3033 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
3034 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
3035 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
3036 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
3037 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00003038
Guy Blank548e22a2017-05-19 12:35:15 +00003039 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3040 (COPY_TO_REGCLASS
3041 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3042 GR8:$src, sub_8bit), (i32 1))), VK1)>;
3043 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3044 (COPY_TO_REGCLASS
3045 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3046 GR8:$src, sub_8bit), (i32 1))), VK16)>;
3047 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
3048 (COPY_TO_REGCLASS
3049 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
3050 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00003051
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003052}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003053
3054// Mask unary operation
3055// - KNOT
3056multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00003057 RegisterClass KRC, SDPatternOperator OpNode,
3058 Predicate prd> {
3059 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003060 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003061 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003062 [(set KRC:$dst, (OpNode KRC:$src))]>;
3063}
3064
Robert Khasanov74acbb72014-07-23 14:49:42 +00003065multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
3066 SDPatternOperator OpNode> {
3067 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
3068 HasDQI>, VEX, PD;
3069 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
3070 HasAVX512>, VEX, PS;
3071 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
3072 HasBWI>, VEX, PD, VEX_W;
3073 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
3074 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003075}
3076
Craig Topper7b9cc142016-11-03 06:04:28 +00003077defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078
Robert Khasanov74acbb72014-07-23 14:49:42 +00003079// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00003080let Predicates = [HasAVX512, NoDQI] in
3081def : Pat<(vnot VK8:$src),
3082 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
3083
3084def : Pat<(vnot VK4:$src),
3085 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
3086def : Pat<(vnot VK2:$src),
3087 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003088
3089// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00003090// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00003092 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003093 Predicate prd, bit IsCommutable> {
3094 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003095 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
3096 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003097 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
3099}
3100
Robert Khasanov595683d2014-07-28 13:46:45 +00003101multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00003102 SDPatternOperator OpNode, bit IsCommutable,
3103 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00003104 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003105 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003106 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00003107 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00003108 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003109 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00003110 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003111 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112}
3113
3114def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
3115def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003116// These nodes use 'vnot' instead of 'not' to support vectors.
3117def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
3118def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119
Craig Topper7b9cc142016-11-03 06:04:28 +00003120defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
3121defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
3122defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
3123defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
3124defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
3125defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00003126
Craig Topper7b9cc142016-11-03 06:04:28 +00003127multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
3128 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003129 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
3130 // for the DQI set, this type is legal and KxxxB instruction is used
3131 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00003132 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003133 (COPY_TO_REGCLASS
3134 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
3135 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
3136
3137 // All types smaller than 8 bits require conversion anyway
3138 def : Pat<(OpNode VK1:$src1, VK1:$src2),
3139 (COPY_TO_REGCLASS (Inst
3140 (COPY_TO_REGCLASS VK1:$src1, VK16),
3141 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003142 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003143 (COPY_TO_REGCLASS (Inst
3144 (COPY_TO_REGCLASS VK2:$src1, VK16),
3145 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00003146 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003147 (COPY_TO_REGCLASS (Inst
3148 (COPY_TO_REGCLASS VK4:$src1, VK16),
3149 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150}
3151
Craig Topper7b9cc142016-11-03 06:04:28 +00003152defm : avx512_binop_pat<and, and, KANDWrr>;
3153defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
3154defm : avx512_binop_pat<or, or, KORWrr>;
3155defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
3156defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003157
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003158// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00003159multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
3160 RegisterClass KRCSrc, Predicate prd> {
3161 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00003162 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00003163 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
3164 (ins KRC:$src1, KRC:$src2),
3165 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
3166 VEX_4V, VEX_L;
3167
3168 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
3169 (!cast<Instruction>(NAME##rr)
3170 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
3171 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
3172 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173}
3174
Igor Bregera54a1a82015-09-08 13:10:00 +00003175defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
3176defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
3177defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003178
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003179// Mask bit testing
3180multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00003181 SDNode OpNode, Predicate prd> {
3182 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003183 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003184 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003185 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
3186}
3187
Igor Breger5ea0a6812015-08-31 13:30:19 +00003188multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3189 Predicate prdW = HasAVX512> {
3190 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
3191 VEX, PD;
3192 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
3193 VEX, PS;
3194 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
3195 VEX, PS, VEX_W;
3196 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
3197 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198}
3199
3200defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00003201defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003202
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003203// Mask shift
3204multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3205 SDNode OpNode> {
3206 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00003207 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003208 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003209 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003210 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
3211}
3212
3213multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
3214 SDNode OpNode> {
3215 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003216 VEX, TAPD, VEX_W;
3217 let Predicates = [HasDQI] in
3218 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
3219 VEX, TAPD;
3220 let Predicates = [HasBWI] in {
3221 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
3222 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00003223 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
3224 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00003225 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003226}
3227
Craig Topper3b7e8232017-01-30 00:06:01 +00003228defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
3229defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230
Ayman Musa721d97f2017-06-27 12:08:37 +00003231multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
3232def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3233 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
3234 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3235 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
3236
Simon Pilgrim64fff142017-07-16 18:37:23 +00003237def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003238 (v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
3239 (i64 0)),
3240 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrr)
3241 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3242 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3243 (i8 8)), (i8 8))>;
3244
Simon Pilgrim64fff142017-07-16 18:37:23 +00003245def : Pat<(insert_subvector (v16i1 immAllZerosV),
3246 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003247 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
3248 (i64 0)),
3249 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrk)
3250 (COPY_TO_REGCLASS VK8:$mask, VK16),
3251 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3252 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
3253 (i8 8)), (i8 8))>;
3254}
3255
3256multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
3257 AVX512VLVectorVTInfo _> {
3258def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3259 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
3260 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3261 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3262 imm:$cc), VK8)>;
3263
Simon Pilgrim64fff142017-07-16 18:37:23 +00003264def : Pat<(insert_subvector (v16i1 immAllZerosV),
Ayman Musa721d97f2017-06-27 12:08:37 +00003265 (v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
3266 (i64 0)),
3267 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrri)
3268 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3269 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3270 imm:$cc),
3271 (i8 8)), (i8 8))>;
3272
Simon Pilgrim64fff142017-07-16 18:37:23 +00003273def : Pat<(insert_subvector (v16i1 immAllZerosV),
3274 (v8i1 (and VK8:$mask,
Ayman Musa721d97f2017-06-27 12:08:37 +00003275 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc))),
3276 (i64 0)),
3277 (KSHIFTRWri (KSHIFTLWri (!cast<Instruction>(InstStr##Zrrik)
3278 (COPY_TO_REGCLASS VK8:$mask, VK16),
3279 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
3280 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
3281 imm:$cc),
3282 (i8 8)), (i8 8))>;
3283}
3284
3285let Predicates = [HasAVX512, NoVLX] in {
3286 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
3287 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
3288
3289 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
3290 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
3291 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
3292}
3293
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003294// Mask setting all 0s or 1s
3295multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3296 let Predicates = [HasAVX512] in
3297 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
3298 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3299 [(set KRC:$dst, (VT Val))]>;
3300}
3301
3302multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003303 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003304 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3305 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003306}
3307
3308defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3309defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3310
3311// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3312let Predicates = [HasAVX512] in {
3313 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003314 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3315 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003316 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003317 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003318 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3319 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003320 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003322
3323// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3324multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3325 RegisterClass RC, ValueType VT> {
3326 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3327 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003328
Igor Bregerf1bd7612016-03-06 07:46:03 +00003329 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003330 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003331}
Guy Blank548e22a2017-05-19 12:35:15 +00003332defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3333defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3334defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3335defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3336defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3337defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003338
3339defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3340defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3341defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3342defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3343defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3344
3345defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3346defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3347defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3348defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3349
3350defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3351defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3352defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3353
3354defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3355defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3356
3357defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003358
Igor Breger999ac752016-03-08 15:21:25 +00003359def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003360 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003361 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
3362 VK2))>;
3363def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003364 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00003365 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
3366 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003367def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
3368 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00003369def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
3370 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003371def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
3372 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
3373
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003374
Igor Breger86724082016-08-14 05:25:07 +00003375// Patterns for kmask shift
3376multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003377 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003378 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003379 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003380 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003381 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003382 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003383 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003384 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003385 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003386 RC))>;
3387}
3388
3389defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3390defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3391defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003392//===----------------------------------------------------------------------===//
3393// AVX-512 - Aligned and unaligned load and store
3394//
3395
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003396
3397multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003398 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003399 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003400 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003401 let hasSideEffects = 0 in {
3402 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003403 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003404 _.ExeDomain>, EVEX;
3405 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3406 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003407 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003408 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003409 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003410 (_.VT _.RC:$src),
3411 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003412 EVEX, EVEX_KZ;
3413
Craig Toppercb0e7492017-07-31 17:35:44 +00003414 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003415 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003416 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003417 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003418 !if(NoRMPattern, [],
3419 [(set _.RC:$dst,
3420 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003421 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003422
Craig Topper63e2cd62017-01-14 07:50:52 +00003423 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003424 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3425 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3426 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3427 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003428 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003429 (_.VT _.RC:$src1),
3430 (_.VT _.RC:$src0))))], _.ExeDomain>,
3431 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003432 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003433 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3434 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003435 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3436 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003437 [(set _.RC:$dst, (_.VT
3438 (vselect _.KRCWM:$mask,
3439 (_.VT (bitconvert (ld_frag addr:$src1))),
3440 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003441 }
Craig Toppere1cac152016-06-07 07:27:54 +00003442 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003443 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3444 (ins _.KRCWM:$mask, _.MemOp:$src),
3445 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3446 "${dst} {${mask}} {z}, $src}",
3447 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3448 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3449 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003450 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003451 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3452 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3453
3454 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3455 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3456
3457 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3458 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3459 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003460}
3461
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003462multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3463 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003464 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003465 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003466 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003467 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003468
3469 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003470 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003471 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003472 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003473 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003474 }
3475}
3476
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003477multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3478 AVX512VLVectorVTInfo _,
3479 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003480 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003481 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003482 let Predicates = [prd] in
3483 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003484 masked_load_unaligned, NoRMPattern,
3485 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003486
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003487 let Predicates = [prd, HasVLX] in {
3488 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003489 masked_load_unaligned, NoRMPattern,
3490 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003491 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003492 masked_load_unaligned, NoRMPattern,
3493 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003494 }
3495}
3496
3497multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003498 PatFrag st_frag, PatFrag mstore, string Name,
3499 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003500
Craig Topper99f6b622016-05-01 01:03:56 +00003501 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003502 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3503 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003504 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003505 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3506 (ins _.KRCWM:$mask, _.RC:$src),
3507 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3508 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003509 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003510 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003511 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003512 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003513 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003514 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003515 }
Igor Breger81b79de2015-11-19 07:43:43 +00003516
Craig Topper2462a712017-08-01 15:31:24 +00003517 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003518 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003519 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003520 !if(NoMRPattern, [],
3521 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3522 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003523 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003524 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3525 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3526 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003527
3528 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3529 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3530 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003531}
3532
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003533
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003534multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003535 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003536 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003537 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003538 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003539 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003540
3541 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003542 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003543 masked_store_unaligned, Name#Z256,
3544 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003545 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003546 masked_store_unaligned, Name#Z128,
3547 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003548 }
3549}
3550
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003551multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003552 AVX512VLVectorVTInfo _, Predicate prd,
3553 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003554 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003555 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003556 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003557
3558 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003559 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003560 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003561 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003562 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003563 }
3564}
3565
3566defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3567 HasAVX512>,
3568 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003569 HasAVX512, "VMOVAPS">,
3570 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003571
3572defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3573 HasAVX512>,
3574 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003575 HasAVX512, "VMOVAPD">,
3576 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003577
Craig Topperc9293492016-02-26 06:50:29 +00003578defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003579 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003580 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3581 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003582 PS, EVEX_CD8<32, CD8VF>;
3583
Craig Topper4e7b8882016-10-03 02:00:29 +00003584defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003585 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003586 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3587 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003588 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003589
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003590defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3591 HasAVX512>,
3592 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003593 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003594 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003595
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003596defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3597 HasAVX512>,
3598 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003599 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003600 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003601
Craig Toppercb0e7492017-07-31 17:35:44 +00003602defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003603 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003604 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003605 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003606
Craig Toppercb0e7492017-07-31 17:35:44 +00003607defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003608 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003609 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003610 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003611
Craig Topperc9293492016-02-26 06:50:29 +00003612defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003613 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003614 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003615 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003616 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003617
Craig Topperc9293492016-02-26 06:50:29 +00003618defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003619 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003620 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003621 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003622 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003623
Craig Topperd875d6b2016-09-29 06:07:09 +00003624// Special instructions to help with spilling when we don't have VLX. We need
3625// to load or store from a ZMM register instead. These are converted in
3626// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003627let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003628 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3629def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3630 "", []>;
3631def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3632 "", []>;
3633def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3634 "", []>;
3635def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3636 "", []>;
3637}
3638
3639let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003640def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003641 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003642def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003643 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003644def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003645 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003646def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003647 "", []>;
3648}
3649
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003650def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003651 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003652 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003653 VK8), VR512:$src)>;
3654
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003655def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003656 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003657 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003658
Craig Topper33c550c2016-05-22 00:39:30 +00003659// These patterns exist to prevent the above patterns from introducing a second
3660// mask inversion when one already exists.
3661def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3662 (bc_v8i64 (v16i32 immAllZerosV)),
3663 (v8i64 VR512:$src))),
3664 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3665def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3666 (v16i32 immAllZerosV),
3667 (v16i32 VR512:$src))),
3668 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3669
Craig Topper96ab6fd2017-01-09 04:19:34 +00003670// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3671// available. Use a 512-bit operation and extract.
3672let Predicates = [HasAVX512, NoVLX] in {
3673def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3674 (v8f32 VR256X:$src0))),
3675 (EXTRACT_SUBREG
3676 (v16f32
3677 (VMOVAPSZrrk
3678 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3679 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3680 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3681 sub_ymm)>;
3682
3683def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3684 (v8i32 VR256X:$src0))),
3685 (EXTRACT_SUBREG
3686 (v16i32
3687 (VMOVDQA32Zrrk
3688 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3689 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3690 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3691 sub_ymm)>;
3692}
3693
Craig Topper2462a712017-08-01 15:31:24 +00003694let Predicates = [HasAVX512] in {
3695 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003696 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003697 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003698 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003699 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3700 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3701 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3702 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3703 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3704}
3705
3706let Predicates = [HasVLX] in {
3707 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003708 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3709 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3710 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3711 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3712 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3713 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3714 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3715 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003716
Craig Topper2462a712017-08-01 15:31:24 +00003717 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003718 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003719 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003720 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003721 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3722 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3723 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3724 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3725 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003726
Craig Topper95bdabd2016-05-22 23:44:33 +00003727 // Special patterns for storing subvector extracts of lower 128-bits of 256.
3728 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3729 def : Pat<(alignedstore (v2f64 (extract_subvector
3730 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3731 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3732 def : Pat<(alignedstore (v4f32 (extract_subvector
3733 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3734 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3735 def : Pat<(alignedstore (v2i64 (extract_subvector
3736 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3737 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3738 def : Pat<(alignedstore (v4i32 (extract_subvector
3739 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3740 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3741 def : Pat<(alignedstore (v8i16 (extract_subvector
3742 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3743 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3744 def : Pat<(alignedstore (v16i8 (extract_subvector
3745 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3746 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3747
3748 def : Pat<(store (v2f64 (extract_subvector
3749 (v4f64 VR256X:$src), (iPTR 0))), addr:$dst),
3750 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3751 def : Pat<(store (v4f32 (extract_subvector
3752 (v8f32 VR256X:$src), (iPTR 0))), addr:$dst),
3753 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3754 def : Pat<(store (v2i64 (extract_subvector
3755 (v4i64 VR256X:$src), (iPTR 0))), addr:$dst),
3756 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3757 def : Pat<(store (v4i32 (extract_subvector
3758 (v8i32 VR256X:$src), (iPTR 0))), addr:$dst),
3759 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3760 def : Pat<(store (v8i16 (extract_subvector
3761 (v16i16 VR256X:$src), (iPTR 0))), addr:$dst),
3762 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3763 def : Pat<(store (v16i8 (extract_subvector
3764 (v32i8 VR256X:$src), (iPTR 0))), addr:$dst),
3765 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR256X:$src,sub_xmm)))>;
3766
3767 // Special patterns for storing subvector extracts of lower 128-bits of 512.
3768 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
3769 def : Pat<(alignedstore (v2f64 (extract_subvector
3770 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3771 (VMOVAPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3772 def : Pat<(alignedstore (v4f32 (extract_subvector
3773 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3774 (VMOVAPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3775 def : Pat<(alignedstore (v2i64 (extract_subvector
3776 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3777 (VMOVDQA64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3778 def : Pat<(alignedstore (v4i32 (extract_subvector
3779 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3780 (VMOVDQA32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3781 def : Pat<(alignedstore (v8i16 (extract_subvector
3782 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3783 (VMOVDQA32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3784 def : Pat<(alignedstore (v16i8 (extract_subvector
3785 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3786 (VMOVDQA32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3787
3788 def : Pat<(store (v2f64 (extract_subvector
3789 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3790 (VMOVUPDZ128mr addr:$dst, (v2f64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3791 def : Pat<(store (v4f32 (extract_subvector
3792 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3793 (VMOVUPSZ128mr addr:$dst, (v4f32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3794 def : Pat<(store (v2i64 (extract_subvector
3795 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3796 (VMOVDQU64Z128mr addr:$dst, (v2i64 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3797 def : Pat<(store (v4i32 (extract_subvector
3798 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3799 (VMOVDQU32Z128mr addr:$dst, (v4i32 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3800 def : Pat<(store (v8i16 (extract_subvector
3801 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3802 (VMOVDQU32Z128mr addr:$dst, (v8i16 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3803 def : Pat<(store (v16i8 (extract_subvector
3804 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3805 (VMOVDQU32Z128mr addr:$dst, (v16i8 (EXTRACT_SUBREG VR512:$src,sub_xmm)))>;
3806
3807 // Special patterns for storing subvector extracts of lower 256-bits of 512.
3808 // Its cheaper to just use VMOVAPS/VMOVUPS instead of VEXTRACTF128mr
Craig Topperafa69ee2017-08-19 23:21:21 +00003809 def : Pat<(alignedstore (v4f64 (extract_subvector
3810 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003811 (VMOVAPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003812 def : Pat<(alignedstore (v8f32 (extract_subvector
3813 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003814 (VMOVAPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003815 def : Pat<(alignedstore (v4i64 (extract_subvector
3816 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003817 (VMOVDQA64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003818 def : Pat<(alignedstore (v8i32 (extract_subvector
3819 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003820 (VMOVDQA32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003821 def : Pat<(alignedstore (v16i16 (extract_subvector
3822 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003823 (VMOVDQA32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003824 def : Pat<(alignedstore (v32i8 (extract_subvector
3825 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
Craig Topper95bdabd2016-05-22 23:44:33 +00003826 (VMOVDQA32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3827
3828 def : Pat<(store (v4f64 (extract_subvector
3829 (v8f64 VR512:$src), (iPTR 0))), addr:$dst),
3830 (VMOVUPDZ256mr addr:$dst, (v4f64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3831 def : Pat<(store (v8f32 (extract_subvector
3832 (v16f32 VR512:$src), (iPTR 0))), addr:$dst),
3833 (VMOVUPSZ256mr addr:$dst, (v8f32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3834 def : Pat<(store (v4i64 (extract_subvector
3835 (v8i64 VR512:$src), (iPTR 0))), addr:$dst),
3836 (VMOVDQU64Z256mr addr:$dst, (v4i64 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3837 def : Pat<(store (v8i32 (extract_subvector
3838 (v16i32 VR512:$src), (iPTR 0))), addr:$dst),
3839 (VMOVDQU32Z256mr addr:$dst, (v8i32 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3840 def : Pat<(store (v16i16 (extract_subvector
3841 (v32i16 VR512:$src), (iPTR 0))), addr:$dst),
3842 (VMOVDQU32Z256mr addr:$dst, (v16i16 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3843 def : Pat<(store (v32i8 (extract_subvector
3844 (v64i8 VR512:$src), (iPTR 0))), addr:$dst),
3845 (VMOVDQU32Z256mr addr:$dst, (v32i8 (EXTRACT_SUBREG VR512:$src,sub_ymm)))>;
3846}
3847
Craig Topper80075a52017-08-27 19:03:36 +00003848multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3849 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3850 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3851 (bitconvert
3852 (To.VT (extract_subvector
3853 (From.VT From.RC:$src), (iPTR 0)))),
3854 To.RC:$src0)),
3855 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3856 Cast.RC:$src0, Cast.KRCWM:$mask,
3857 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3858
3859 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3860 (bitconvert
3861 (To.VT (extract_subvector
3862 (From.VT From.RC:$src), (iPTR 0)))),
3863 Cast.ImmAllZerosV)),
3864 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3865 Cast.KRCWM:$mask,
3866 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3867}
3868
3869
Craig Topperd27386a2017-08-25 23:34:59 +00003870let Predicates = [HasVLX] in {
3871// A masked extract from the first 128-bits of a 256-bit vector can be
3872// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003873defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3874defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3875defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3876defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3877defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3878defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3879defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3880defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3881defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3882defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3883defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3884defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003885
3886// A masked extract from the first 128-bits of a 512-bit vector can be
3887// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003888defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3889defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3890defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3891defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3892defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3893defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3894defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3895defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3896defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3897defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3898defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3899defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003900
3901// A masked extract from the first 256-bits of a 512-bit vector can be
3902// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003903defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3904defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3905defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3906defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3907defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3908defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3909defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3910defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3911defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3912defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3913defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3914defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003915}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003916
3917// Move Int Doubleword to Packed Double Int
3918//
3919let ExeDomain = SSEPackedInt in {
3920def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3921 "vmovd\t{$src, $dst|$dst, $src}",
3922 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003923 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003924 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003925def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003926 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003927 [(set VR128X:$dst,
3928 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003929 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003930def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003931 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003932 [(set VR128X:$dst,
3933 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003934 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003935let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3936def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3937 (ins i64mem:$src),
3938 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003939 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003940let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003941def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003942 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003943 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003944 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003945def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3946 "vmovq\t{$src, $dst|$dst, $src}",
3947 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3948 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003949def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003950 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003951 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003952 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003953def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003954 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003955 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003956 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3957 EVEX_CD8<64, CD8VT1>;
3958}
3959} // ExeDomain = SSEPackedInt
3960
3961// Move Int Doubleword to Single Scalar
3962//
3963let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3964def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3965 "vmovd\t{$src, $dst|$dst, $src}",
3966 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003967 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003968
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003969def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003970 "vmovd\t{$src, $dst|$dst, $src}",
3971 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3972 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3973} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3974
3975// Move doubleword from xmm register to r/m32
3976//
3977let ExeDomain = SSEPackedInt in {
3978def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3979 "vmovd\t{$src, $dst|$dst, $src}",
3980 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003981 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003982 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003983def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003984 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003985 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003986 [(store (i32 (extractelt (v4i32 VR128X:$src),
3987 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3988 EVEX, EVEX_CD8<32, CD8VT1>;
3989} // ExeDomain = SSEPackedInt
3990
3991// Move quadword from xmm1 register to r/m64
3992//
3993let ExeDomain = SSEPackedInt in {
3994def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3995 "vmovq\t{$src, $dst|$dst, $src}",
3996 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003997 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003998 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999 Requires<[HasAVX512, In64BitMode]>;
4000
Craig Topperc648c9b2015-12-28 06:11:42 +00004001let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
4002def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
4003 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00004004 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00004005 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004006
Craig Topperc648c9b2015-12-28 06:11:42 +00004007def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
4008 (ins i64mem:$dst, VR128X:$src),
4009 "vmovq\t{$src, $dst|$dst, $src}",
4010 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
4011 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00004012 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00004013 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
4014
4015let hasSideEffects = 0 in
4016def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004017 (ins VR128X:$src),
4018 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
4019 EVEX, VEX_W;
4020} // ExeDomain = SSEPackedInt
4021
4022// Move Scalar Single to Double Int
4023//
4024let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
4025def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
4026 (ins FR32X:$src),
4027 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004028 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00004029 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00004030def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004031 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00004032 "vmovd\t{$src, $dst|$dst, $src}",
4033 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
4034 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
4035} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
4036
4037// Move Quadword Int to Packed Quadword Int
4038//
4039let ExeDomain = SSEPackedInt in {
4040def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
4041 (ins i64mem:$src),
4042 "vmovq\t{$src, $dst|$dst, $src}",
4043 [(set VR128X:$dst,
4044 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
4045 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
4046} // ExeDomain = SSEPackedInt
4047
4048//===----------------------------------------------------------------------===//
4049// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004050//===----------------------------------------------------------------------===//
4051
Craig Topperc7de3a12016-07-29 02:49:08 +00004052multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00004053 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00004054 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
4055 (ins _.RC:$src1, _.FRC:$src2),
4056 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
4057 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1,
4058 (scalar_to_vector _.FRC:$src2))))],
4059 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
4060 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004061 (ins _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00004062 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
4063 "$dst {${mask}} {z}, $src1, $src2}"),
4064 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004065 (_.VT (OpNode _.RC:$src1,
4066 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004067 _.ImmAllZerosV)))],
4068 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
4069 let Constraints = "$src0 = $dst" in
4070 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004071 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.FRC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00004072 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
4073 "$dst {${mask}}, $src1, $src2}"),
4074 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004075 (_.VT (OpNode _.RC:$src1,
4076 (scalar_to_vector _.FRC:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004077 (_.VT _.RC:$src0))))],
4078 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00004079 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00004080 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
4081 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
4082 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
4083 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
4084 let mayLoad = 1, hasSideEffects = 0 in {
4085 let Constraints = "$src0 = $dst" in
4086 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4087 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
4088 !strconcat(asm, "\t{$src, $dst {${mask}}|",
4089 "$dst {${mask}}, $src}"),
4090 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
4091 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
4092 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
4093 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
4094 "$dst {${mask}} {z}, $src}"),
4095 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00004096 }
Craig Toppere1cac152016-06-07 07:27:54 +00004097 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
4098 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
4099 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
4100 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00004101 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00004102 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
4103 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
4104 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4105 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004106}
4107
Asaf Badouh41ecf462015-12-06 13:26:56 +00004108defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
4109 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004110
Asaf Badouh41ecf462015-12-06 13:26:56 +00004111defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
4112 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004113
Ayman Musa46af8f92016-11-13 14:29:32 +00004114
4115multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
4116 PatLeaf ZeroFP, X86VectorVTInfo _> {
4117
4118def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004119 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00004120 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004121 (_.EltVT _.FRC:$src1),
4122 (_.EltVT _.FRC:$src2))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004123 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrk)
Ayman Musa46af8f92016-11-13 14:29:32 +00004124 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
4125 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004126 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004127 _.RC)>;
4128
4129def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004130 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00004131 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004132 (_.EltVT _.FRC:$src1),
4133 (_.EltVT ZeroFP))))))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004134 (COPY_TO_REGCLASS (!cast<Instruction>(InstrStr#rrkz)
Ayman Musa46af8f92016-11-13 14:29:32 +00004135 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004136 (_.VT _.RC:$src0), _.FRC:$src1),
Ayman Musa46af8f92016-11-13 14:29:32 +00004137 _.RC)>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004138}
4139
4140multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4141 dag Mask, RegisterClass MaskRC> {
4142
4143def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004144 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00004145 (_.info256.VT (insert_subvector undef,
4146 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004147 (iPTR 0))),
4148 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004149 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004150 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004151 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004152
4153}
4154
Craig Topper058f2f62017-03-28 16:35:29 +00004155multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
4156 AVX512VLVectorVTInfo _,
4157 dag Mask, RegisterClass MaskRC,
4158 SubRegIndex subreg> {
4159
4160def : Pat<(masked_store addr:$dst, Mask,
4161 (_.info512.VT (insert_subvector undef,
4162 (_.info256.VT (insert_subvector undef,
4163 (_.info128.VT _.info128.RC:$src),
4164 (iPTR 0))),
4165 (iPTR 0)))),
4166 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00004167 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004168 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
4169
4170}
4171
Ayman Musa46af8f92016-11-13 14:29:32 +00004172multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
4173 dag Mask, RegisterClass MaskRC> {
4174
4175def : Pat<(_.info128.VT (extract_subvector
4176 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004177 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00004178 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004179 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00004180 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004181 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004182 addr:$srcAddr)>;
4183
4184def : Pat<(_.info128.VT (extract_subvector
4185 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4186 (_.info512.VT (insert_subvector undef,
4187 (_.info256.VT (insert_subvector undef,
4188 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00004189 (iPTR 0))),
4190 (iPTR 0))))),
4191 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00004192 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004193 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00004194 addr:$srcAddr)>;
4195
4196}
4197
Craig Topper058f2f62017-03-28 16:35:29 +00004198multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
4199 AVX512VLVectorVTInfo _,
4200 dag Mask, RegisterClass MaskRC,
4201 SubRegIndex subreg> {
4202
4203def : Pat<(_.info128.VT (extract_subvector
4204 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4205 (_.info512.VT (bitconvert
4206 (v16i32 immAllZerosV))))),
4207 (iPTR 0))),
4208 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00004209 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004210 addr:$srcAddr)>;
4211
4212def : Pat<(_.info128.VT (extract_subvector
4213 (_.info512.VT (masked_load addr:$srcAddr, Mask,
4214 (_.info512.VT (insert_subvector undef,
4215 (_.info256.VT (insert_subvector undef,
4216 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
4217 (iPTR 0))),
4218 (iPTR 0))))),
4219 (iPTR 0))),
4220 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00004221 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00004222 addr:$srcAddr)>;
4223
4224}
4225
Ayman Musa46af8f92016-11-13 14:29:32 +00004226defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
4227defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
4228
4229defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4230 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004231defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4232 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4233defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4234 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004235
4236defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4237 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004238defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4239 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4240defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4241 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004242
Guy Blankb169d56d2017-07-31 08:26:14 +00004243def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4244 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4245 (COPY_TO_REGCLASS
4246 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4247 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4248 GR8:$mask, sub_8bit)), VK1WM),
4249 (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
4250
Craig Topper74ed0872016-05-18 06:55:59 +00004251def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004252 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004253 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004254
Guy Blankb169d56d2017-07-31 08:26:14 +00004255def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
4256 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4257 (COPY_TO_REGCLASS
4258 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4259 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4260 GR8:$mask, sub_8bit)), VK1WM),
4261 (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
4262
Craig Topper74ed0872016-05-18 06:55:59 +00004263def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004264 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Simon Pilgrim049d9c92017-03-26 12:52:28 +00004265 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004267def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00004268 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00004269 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
4270
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004271let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004272 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004273 (ins VR128X:$src1, FR32X:$src2),
4274 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4275 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
4276 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00004277
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004278let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004279 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4280 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004281 VR128X:$src1, FR32X:$src2),
4282 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4283 "$dst {${mask}}, $src1, $src2}",
4284 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
4285 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004286
4287 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004288 (ins f32x_info.KRCWM:$mask, VR128X:$src1, FR32X:$src2),
4289 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4290 "$dst {${mask}} {z}, $src1, $src2}",
4291 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
4292 FoldGenData<"VMOVSSZrrkz">;
4293
Simon Pilgrim64fff142017-07-16 18:37:23 +00004294 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004295 (ins VR128X:$src1, FR64X:$src2),
4296 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4297 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
4298 FoldGenData<"VMOVSDZrr">;
4299
4300let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004301 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4302 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004303 VR128X:$src1, FR64X:$src2),
4304 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4305 "$dst {${mask}}, $src1, $src2}",
4306 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00004307 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004308
Simon Pilgrim64fff142017-07-16 18:37:23 +00004309 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4310 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004311 FR64X:$src2),
4312 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4313 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00004314 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004315 VEX_W, FoldGenData<"VMOVSDZrrkz">;
4316}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004317
4318let Predicates = [HasAVX512] in {
4319 let AddedComplexity = 15 in {
4320 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
4321 // MOVS{S,D} to the lower bits.
4322 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004323 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), FR32X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004324 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004325 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004326 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004327 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004328 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004329 (VMOVSDZrr (v2f64 (AVX512_128_SET0)), FR64X:$src)>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004330 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004331
4332 // Move low f32 and clear high bits.
4333 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4334 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004335 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4337 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4338 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004339 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004340 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004341 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4342 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004343 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004344 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4345 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4346 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004347 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004348 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004349
4350 let AddedComplexity = 20 in {
4351 // MOVSSrm zeros the high parts of the register; represent this
4352 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4353 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4354 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4355 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4356 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4357 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4358 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004359 def : Pat<(v4f32 (X86vzload addr:$src)),
4360 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004361
4362 // MOVSDrm zeros the high parts of the register; represent this
4363 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4364 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4365 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4366 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4367 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4368 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4369 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4370 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4371 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4372 def : Pat<(v2f64 (X86vzload addr:$src)),
4373 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4374
4375 // Represent the same patterns above but in the form they appear for
4376 // 256-bit types
4377 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4378 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004379 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004380 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4381 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4382 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004383 def : Pat<(v8f32 (X86vzload addr:$src)),
4384 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004385 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4386 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4387 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004388 def : Pat<(v4f64 (X86vzload addr:$src)),
4389 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004390
4391 // Represent the same patterns above but in the form they appear for
4392 // 512-bit types
4393 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4394 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4395 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4396 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4397 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4398 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004399 def : Pat<(v16f32 (X86vzload addr:$src)),
4400 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004401 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4402 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4403 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004404 def : Pat<(v8f64 (X86vzload addr:$src)),
4405 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004406 }
4407 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4408 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004409 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004410 FR32X:$src)), sub_xmm)>;
4411 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4412 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004413 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004414 FR64X:$src)), sub_xmm)>;
4415 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4416 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004417 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004418
4419 // Move low f64 and clear high bits.
4420 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4421 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004422 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004423 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004424 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4425 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004426 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004427 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004428
4429 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004430 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004431 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004432 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004433 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004434 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004435
4436 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004437 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004438 addr:$dst),
4439 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004440
4441 // Shuffle with VMOVSS
4442 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
4443 (VMOVSSZrr (v4i32 VR128X:$src1),
4444 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
4445 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
4446 (VMOVSSZrr (v4f32 VR128X:$src1),
4447 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
4448
4449 // 256-bit variants
4450 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
4451 (SUBREG_TO_REG (i32 0),
4452 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
4453 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
4454 sub_xmm)>;
4455 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
4456 (SUBREG_TO_REG (i32 0),
4457 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
4458 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
4459 sub_xmm)>;
4460
4461 // Shuffle with VMOVSD
4462 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4463 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4464 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
4465 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004466
4467 // 256-bit variants
4468 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4469 (SUBREG_TO_REG (i32 0),
4470 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
4471 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
4472 sub_xmm)>;
4473 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
4474 (SUBREG_TO_REG (i32 0),
4475 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
4476 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
4477 sub_xmm)>;
4478
4479 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4480 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4481 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
4482 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4483 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4484 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4485 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
4486 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
4487}
4488
4489let AddedComplexity = 15 in
4490def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4491 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004492 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004493 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004494 (v2i64 VR128X:$src))))],
4495 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4496
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004497let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004498 let AddedComplexity = 15 in {
4499 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4500 (VMOVDI2PDIZrr GR32:$src)>;
4501
4502 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4503 (VMOV64toPQIZrr GR64:$src)>;
4504
4505 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4506 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4507 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004508
4509 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4510 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4511 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004512 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004513 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4514 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004515 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4516 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004517 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4518 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004519 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4520 (VMOVDI2PDIZrm addr:$src)>;
4521 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4522 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004523 def : Pat<(v4i32 (X86vzload addr:$src)),
4524 (VMOVDI2PDIZrm addr:$src)>;
4525 def : Pat<(v8i32 (X86vzload addr:$src)),
4526 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004527 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004528 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004529 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004530 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004531 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004532 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004533 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004534 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004535 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004537 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4538 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4539 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4540 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004541 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4542 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4543 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4544
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004545 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004546 def : Pat<(v16i32 (X86vzload addr:$src)),
4547 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004548 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004549 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004550}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004551//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004552// AVX-512 - Non-temporals
4553//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004554let SchedRW = [WriteLoad] in {
4555 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4556 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004557 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004558 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004559
Craig Topper2f90c1f2016-06-07 07:27:57 +00004560 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004561 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004562 (ins i256mem:$src),
4563 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004564 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004565 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004566
Robert Khasanoved882972014-08-13 10:46:00 +00004567 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004568 (ins i128mem:$src),
4569 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004570 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004571 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004572 }
Adam Nemetefd07852014-06-18 16:51:10 +00004573}
4574
Igor Bregerd3341f52016-01-20 13:11:47 +00004575multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4576 PatFrag st_frag = alignednontemporalstore,
4577 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004578 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004579 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004580 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004581 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4582 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004583}
4584
Igor Bregerd3341f52016-01-20 13:11:47 +00004585multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4586 AVX512VLVectorVTInfo VTInfo> {
4587 let Predicates = [HasAVX512] in
4588 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004589
Igor Bregerd3341f52016-01-20 13:11:47 +00004590 let Predicates = [HasAVX512, HasVLX] in {
4591 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4592 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004593 }
4594}
4595
Igor Bregerd3341f52016-01-20 13:11:47 +00004596defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4597defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4598defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004599
Craig Topper707c89c2016-05-08 23:43:17 +00004600let Predicates = [HasAVX512], AddedComplexity = 400 in {
4601 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4602 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4603 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4604 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4605 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4606 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004607
4608 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4609 (VMOVNTDQAZrm addr:$src)>;
4610 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4611 (VMOVNTDQAZrm addr:$src)>;
4612 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4613 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004614 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004615 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004616 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004617 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004618 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004619 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004620}
4621
Craig Topperc41320d2016-05-08 23:08:45 +00004622let Predicates = [HasVLX], AddedComplexity = 400 in {
4623 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4624 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4625 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4626 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4627 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4628 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4629
Simon Pilgrim9a896232016-06-07 13:34:24 +00004630 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4631 (VMOVNTDQAZ256rm addr:$src)>;
4632 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4633 (VMOVNTDQAZ256rm addr:$src)>;
4634 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4635 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004636 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004637 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004638 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004639 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004640 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004641 (VMOVNTDQAZ256rm addr:$src)>;
4642
Craig Topperc41320d2016-05-08 23:08:45 +00004643 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4644 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4645 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4646 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4647 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4648 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004649
4650 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4651 (VMOVNTDQAZ128rm addr:$src)>;
4652 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4653 (VMOVNTDQAZ128rm addr:$src)>;
4654 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4655 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004656 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004657 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004658 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004659 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004660 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004661 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004662}
4663
Adam Nemet7f62b232014-06-10 16:39:53 +00004664//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004665// AVX-512 - Integer arithmetic
4666//
4667multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004668 X86VectorVTInfo _, OpndItins itins,
4669 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004670 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004671 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004672 "$src2, $src1", "$src1, $src2",
4673 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004674 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004675 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004676
Craig Toppere1cac152016-06-07 07:27:54 +00004677 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4678 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4679 "$src2, $src1", "$src1, $src2",
4680 (_.VT (OpNode _.RC:$src1,
4681 (bitconvert (_.LdFrag addr:$src2)))),
4682 itins.rm>,
4683 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004684}
4685
4686multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4687 X86VectorVTInfo _, OpndItins itins,
4688 bit IsCommutable = 0> :
4689 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004690 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4691 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4692 "${src2}"##_.BroadcastStr##", $src1",
4693 "$src1, ${src2}"##_.BroadcastStr,
4694 (_.VT (OpNode _.RC:$src1,
4695 (X86VBroadcast
4696 (_.ScalarLdFrag addr:$src2)))),
4697 itins.rm>,
4698 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004699}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004700
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004701multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4702 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4703 Predicate prd, bit IsCommutable = 0> {
4704 let Predicates = [prd] in
4705 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4706 IsCommutable>, EVEX_V512;
4707
4708 let Predicates = [prd, HasVLX] in {
4709 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4710 IsCommutable>, EVEX_V256;
4711 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4712 IsCommutable>, EVEX_V128;
4713 }
4714}
4715
Robert Khasanov545d1b72014-10-14 14:36:19 +00004716multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4717 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4718 Predicate prd, bit IsCommutable = 0> {
4719 let Predicates = [prd] in
4720 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4721 IsCommutable>, EVEX_V512;
4722
4723 let Predicates = [prd, HasVLX] in {
4724 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4725 IsCommutable>, EVEX_V256;
4726 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4727 IsCommutable>, EVEX_V128;
4728 }
4729}
4730
4731multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4732 OpndItins itins, Predicate prd,
4733 bit IsCommutable = 0> {
4734 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4735 itins, prd, IsCommutable>,
4736 VEX_W, EVEX_CD8<64, CD8VF>;
4737}
4738
4739multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4740 OpndItins itins, Predicate prd,
4741 bit IsCommutable = 0> {
4742 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4743 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4744}
4745
4746multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4747 OpndItins itins, Predicate prd,
4748 bit IsCommutable = 0> {
4749 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4750 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4751}
4752
4753multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4754 OpndItins itins, Predicate prd,
4755 bit IsCommutable = 0> {
4756 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4757 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4758}
4759
4760multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4761 SDNode OpNode, OpndItins itins, Predicate prd,
4762 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004763 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004764 IsCommutable>;
4765
Igor Bregerf2460112015-07-26 14:41:44 +00004766 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004767 IsCommutable>;
4768}
4769
4770multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4771 SDNode OpNode, OpndItins itins, Predicate prd,
4772 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004773 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004774 IsCommutable>;
4775
Igor Bregerf2460112015-07-26 14:41:44 +00004776 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004777 IsCommutable>;
4778}
4779
4780multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4781 bits<8> opc_d, bits<8> opc_q,
4782 string OpcodeStr, SDNode OpNode,
4783 OpndItins itins, bit IsCommutable = 0> {
4784 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4785 itins, HasAVX512, IsCommutable>,
4786 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4787 itins, HasBWI, IsCommutable>;
4788}
4789
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004790multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004791 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004792 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4793 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004794 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004795 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004796 "$src2, $src1","$src1, $src2",
4797 (_Dst.VT (OpNode
4798 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004799 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004800 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004801 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004802 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4803 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4804 "$src2, $src1", "$src1, $src2",
4805 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4806 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004807 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004808 AVX512BIBase, EVEX_4V;
4809
4810 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004811 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004812 OpcodeStr,
4813 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004814 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004815 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4816 (_Brdct.VT (X86VBroadcast
4817 (_Brdct.ScalarLdFrag addr:$src2)))))),
4818 itins.rm>,
4819 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004820}
4821
Robert Khasanov545d1b72014-10-14 14:36:19 +00004822defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4823 SSE_INTALU_ITINS_P, 1>;
4824defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4825 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004826defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4827 SSE_INTALU_ITINS_P, HasBWI, 1>;
4828defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4829 SSE_INTALU_ITINS_P, HasBWI, 0>;
4830defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004831 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004832defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004833 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004834defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004835 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004836defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004837 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004838defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004839 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004840defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004841 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004842defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004843 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004844defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004845 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004846defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004847 SSE_INTALU_ITINS_P, HasBWI, 1>;
4848
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004849multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004850 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4851 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4852 let Predicates = [prd] in
4853 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4854 _SrcVTInfo.info512, _DstVTInfo.info512,
4855 v8i64_info, IsCommutable>,
4856 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4857 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004858 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004859 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004860 v4i64x_info, IsCommutable>,
4861 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004862 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004863 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004864 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004865 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4866 }
Michael Liao66233b72015-08-06 09:06:20 +00004867}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004868
4869defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004870 avx512vl_i32_info, avx512vl_i64_info,
4871 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004872defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004873 avx512vl_i32_info, avx512vl_i64_info,
4874 X86pmuludq, HasAVX512, 1>;
4875defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4876 avx512vl_i8_info, avx512vl_i8_info,
4877 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004878
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004879multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4880 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004881 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4882 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4883 OpcodeStr,
4884 "${src2}"##_Src.BroadcastStr##", $src1",
4885 "$src1, ${src2}"##_Src.BroadcastStr,
4886 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4887 (_Src.VT (X86VBroadcast
4888 (_Src.ScalarLdFrag addr:$src2))))))>,
4889 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004890}
4891
Michael Liao66233b72015-08-06 09:06:20 +00004892multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4893 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004894 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004895 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004896 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004897 "$src2, $src1","$src1, $src2",
4898 (_Dst.VT (OpNode
4899 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004900 (_Src.VT _Src.RC:$src2))),
4901 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004902 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004903 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4904 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4905 "$src2, $src1", "$src1, $src2",
4906 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4907 (bitconvert (_Src.LdFrag addr:$src2))))>,
4908 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004909}
4910
4911multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4912 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004913 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004914 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4915 v32i16_info>,
4916 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4917 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004918 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004919 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4920 v16i16x_info>,
4921 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4922 v16i16x_info>, EVEX_V256;
4923 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4924 v8i16x_info>,
4925 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4926 v8i16x_info>, EVEX_V128;
4927 }
4928}
4929multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4930 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004931 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004932 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4933 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004934 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004935 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4936 v32i8x_info>, EVEX_V256;
4937 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4938 v16i8x_info>, EVEX_V128;
4939 }
4940}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004941
4942multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4943 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004944 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004945 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004946 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004947 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004948 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004949 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004950 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004951 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004952 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004953 }
4954}
4955
Craig Topperb6da6542016-05-01 17:38:32 +00004956defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4957defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4958defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4959defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004960
Craig Topper5acb5a12016-05-01 06:24:57 +00004961defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4962 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4963defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004964 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004965
Igor Bregerf2460112015-07-26 14:41:44 +00004966defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004967 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004968defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004969 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004970defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004971 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004972
Igor Bregerf2460112015-07-26 14:41:44 +00004973defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004974 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004975defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004976 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004977defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004978 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004979
Igor Bregerf2460112015-07-26 14:41:44 +00004980defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004981 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004982defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004983 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004984defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004985 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004986
Igor Bregerf2460112015-07-26 14:41:44 +00004987defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004988 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004989defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004990 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004991defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004992 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004993
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004994// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4995let Predicates = [HasDQI, NoVLX] in {
4996 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4997 (EXTRACT_SUBREG
4998 (VPMULLQZrr
4999 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5000 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5001 sub_ymm)>;
5002
5003 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5004 (EXTRACT_SUBREG
5005 (VPMULLQZrr
5006 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5007 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5008 sub_xmm)>;
5009}
5010
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005011//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005012// AVX-512 Logical Instructions
5013//===----------------------------------------------------------------------===//
5014
Craig Topperabe80cc2016-08-28 06:06:28 +00005015multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005016 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005017 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
5018 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5019 "$src2, $src1", "$src1, $src2",
5020 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5021 (bitconvert (_.VT _.RC:$src2)))),
5022 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
5023 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005024 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005025 AVX512BIBase, EVEX_4V;
5026
5027 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5028 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5029 "$src2, $src1", "$src1, $src2",
5030 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
5031 (bitconvert (_.LdFrag addr:$src2)))),
5032 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
5033 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005034 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005035 AVX512BIBase, EVEX_4V;
5036}
5037
5038multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005039 X86VectorVTInfo _, bit IsCommutable = 0> :
5040 avx512_logic_rm<opc, OpcodeStr, OpNode, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00005041 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
5042 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5043 "${src2}"##_.BroadcastStr##", $src1",
5044 "$src1, ${src2}"##_.BroadcastStr,
5045 (_.i64VT (OpNode _.RC:$src1,
5046 (bitconvert
5047 (_.VT (X86VBroadcast
5048 (_.ScalarLdFrag addr:$src2)))))),
5049 (_.VT (bitconvert (_.i64VT (OpNode _.RC:$src1,
5050 (bitconvert
5051 (_.VT (X86VBroadcast
5052 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005053 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00005054 AVX512BIBase, EVEX_4V, EVEX_B;
5055}
5056
5057multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005058 AVX512VLVectorVTInfo VTInfo,
5059 bit IsCommutable = 0> {
5060 let Predicates = [HasAVX512] in
5061 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00005062 IsCommutable>, EVEX_V512;
5063
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005064 let Predicates = [HasAVX512, HasVLX] in {
5065 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
Craig Topperabe80cc2016-08-28 06:06:28 +00005066 IsCommutable>, EVEX_V256;
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005067 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
Craig Topperabe80cc2016-08-28 06:06:28 +00005068 IsCommutable>, EVEX_V128;
5069 }
5070}
5071
5072multiclass avx512_logic_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00005073 bit IsCommutable = 0> {
5074 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005075 IsCommutable>, EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005076}
5077
5078multiclass avx512_logic_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperabe80cc2016-08-28 06:06:28 +00005079 bit IsCommutable = 0> {
5080 defm NAME : avx512_logic_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005081 IsCommutable>,
5082 VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005083}
5084
5085multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005086 SDNode OpNode, bit IsCommutable = 0> {
5087 defm Q : avx512_logic_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, IsCommutable>;
5088 defm D : avx512_logic_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +00005089}
5090
Craig Topperb0cbd5b2017-01-24 06:25:34 +00005091defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
5092defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
5093defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
5094defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005095
5096//===----------------------------------------------------------------------===//
5097// AVX-512 FP arithmetic
5098//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005099multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
5100 SDNode OpNode, SDNode VecNode, OpndItins itins,
5101 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005102 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005103 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5104 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5105 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005106 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
5107 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00005108 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005109
5110 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005111 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005112 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00005113 (_.VT (VecNode _.RC:$src1,
5114 _.ScalarIntMemCPat:$src2,
5115 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00005116 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00005117 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005118 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005119 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005120 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5121 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005122 itins.rr> {
5123 let isCommutable = IsCommutable;
5124 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005125 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00005126 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005127 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5128 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005129 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005130 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005131 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005132}
5133
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005134multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005135 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005136 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005137 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5138 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
5139 "$rc, $src2, $src1", "$src1, $src2, $rc",
5140 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005141 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005142 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005143}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005144multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00005145 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
5146 OpndItins itins, bit IsCommutable> {
5147 let ExeDomain = _.ExeDomain in {
5148 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5149 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5150 "$src2, $src1", "$src1, $src2",
5151 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
5152 itins.rr>;
5153
5154 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5155 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
5156 "$src2, $src1", "$src1, $src2",
5157 (_.VT (VecNode _.RC:$src1,
5158 _.ScalarIntMemCPat:$src2)),
5159 itins.rm>;
5160
5161 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5162 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5163 (ins _.FRC:$src1, _.FRC:$src2),
5164 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5165 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
5166 itins.rr> {
5167 let isCommutable = IsCommutable;
5168 }
5169 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5170 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5171 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5172 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5173 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5174 }
5175
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005176 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5177 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005178 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005179 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005180 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00005181 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005182}
5183
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005184multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
5185 SDNode VecNode,
5186 SizeItins itins, bit IsCommutable> {
5187 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
5188 itins.s, IsCommutable>,
5189 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
5190 itins.s, IsCommutable>,
5191 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5192 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
5193 itins.d, IsCommutable>,
5194 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
5195 itins.d, IsCommutable>,
5196 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5197}
5198
5199multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00005200 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005201 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005202 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
5203 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005204 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005205 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
5206 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005207 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5208}
Craig Topper8783bbb2017-02-24 07:21:10 +00005209defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
5210defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
5211defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
5212defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
5213defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005214 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00005215defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00005216 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005217
5218// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5219// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5220multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
5221 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00005222 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005223 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5224 (ins _.FRC:$src1, _.FRC:$src2),
5225 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5226 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00005227 itins.rr> {
5228 let isCommutable = 1;
5229 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005230 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5231 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5232 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5233 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
5234 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
5235 }
5236}
5237defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
5238 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5239 EVEX_CD8<32, CD8VT1>;
5240
5241defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
5242 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5243 EVEX_CD8<64, CD8VT1>;
5244
5245defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
5246 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
5247 EVEX_CD8<32, CD8VT1>;
5248
5249defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
5250 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
5251 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005252
Craig Topper375aa902016-12-19 00:42:28 +00005253multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005254 X86VectorVTInfo _, OpndItins itins,
5255 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005256 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005257 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5258 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5259 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00005260 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
5261 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00005262 let mayLoad = 1 in {
5263 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5264 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5265 "$src2, $src1", "$src1, $src2",
5266 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
5267 EVEX_4V;
5268 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5269 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5270 "${src2}"##_.BroadcastStr##", $src1",
5271 "$src1, ${src2}"##_.BroadcastStr,
5272 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5273 (_.ScalarLdFrag addr:$src2)))),
5274 itins.rm>, EVEX_4V, EVEX_B;
5275 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005276 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005277}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005278
Craig Topper375aa902016-12-19 00:42:28 +00005279multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005280 X86VectorVTInfo _> {
5281 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005282 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5283 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5284 "$rc, $src2, $src1", "$src1, $src2, $rc",
5285 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
5286 EVEX_4V, EVEX_B, EVEX_RC;
5287}
5288
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005289
Craig Topper375aa902016-12-19 00:42:28 +00005290multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00005291 X86VectorVTInfo _> {
5292 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005293 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5294 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5295 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
5296 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
5297 EVEX_4V, EVEX_B;
5298}
5299
Craig Topper375aa902016-12-19 00:42:28 +00005300multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00005301 Predicate prd, SizeItins itins,
5302 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005303 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005304 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00005305 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005306 EVEX_CD8<32, CD8VF>;
5307 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00005308 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005309 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005310 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005311
Robert Khasanov595e5982014-10-29 15:43:02 +00005312 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005313 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005314 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005315 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005316 EVEX_CD8<32, CD8VF>;
5317 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005318 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005319 EVEX_CD8<32, CD8VF>;
5320 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005321 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005322 EVEX_CD8<64, CD8VF>;
5323 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00005324 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005325 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005326 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005327}
5328
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005329multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005330 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005331 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005332 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005333 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5334}
5335
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005336multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005337 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005338 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005339 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005340 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5341}
5342
Craig Topper9433f972016-08-02 06:16:53 +00005343defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
5344 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005345 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005346defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
5347 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005348 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005349defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005350 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005351defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005352 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005353defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
5354 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005355 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00005356defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
5357 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005358 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00005359let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00005360 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
5361 SSE_ALU_ITINS_P, 1>;
5362 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
5363 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005364}
Craig Topper375aa902016-12-19 00:42:28 +00005365defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005366 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005367defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005368 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00005369defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005370 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00005371defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00005372 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005373
Craig Topper8f6827c2016-08-31 05:37:52 +00005374// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005375multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5376 X86VectorVTInfo _, Predicate prd> {
5377let Predicates = [prd] in {
5378 // Masked register-register logical operations.
5379 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5380 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5381 _.RC:$src0)),
5382 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5383 _.RC:$src1, _.RC:$src2)>;
5384 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5385 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5386 _.ImmAllZerosV)),
5387 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5388 _.RC:$src2)>;
5389 // Masked register-memory logical operations.
5390 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5391 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5392 (load addr:$src2)))),
5393 _.RC:$src0)),
5394 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5395 _.RC:$src1, addr:$src2)>;
5396 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5397 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5398 _.ImmAllZerosV)),
5399 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5400 addr:$src2)>;
5401 // Register-broadcast logical operations.
5402 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5403 (bitconvert (_.VT (X86VBroadcast
5404 (_.ScalarLdFrag addr:$src2)))))),
5405 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5406 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5407 (bitconvert
5408 (_.i64VT (OpNode _.RC:$src1,
5409 (bitconvert (_.VT
5410 (X86VBroadcast
5411 (_.ScalarLdFrag addr:$src2))))))),
5412 _.RC:$src0)),
5413 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5414 _.RC:$src1, addr:$src2)>;
5415 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5416 (bitconvert
5417 (_.i64VT (OpNode _.RC:$src1,
5418 (bitconvert (_.VT
5419 (X86VBroadcast
5420 (_.ScalarLdFrag addr:$src2))))))),
5421 _.ImmAllZerosV)),
5422 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5423 _.RC:$src1, addr:$src2)>;
5424}
Craig Topper8f6827c2016-08-31 05:37:52 +00005425}
5426
Craig Topper45d65032016-09-02 05:29:13 +00005427multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5428 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5429 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5430 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5431 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5432 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5433 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005434}
5435
Craig Topper45d65032016-09-02 05:29:13 +00005436defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5437defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5438defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5439defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5440
Craig Topper2baef8f2016-12-18 04:17:00 +00005441let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005442 // Use packed logical operations for scalar ops.
5443 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5444 (COPY_TO_REGCLASS (VANDPDZ128rr
5445 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5446 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5447 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5448 (COPY_TO_REGCLASS (VORPDZ128rr
5449 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5450 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5451 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5452 (COPY_TO_REGCLASS (VXORPDZ128rr
5453 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5454 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5455 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5456 (COPY_TO_REGCLASS (VANDNPDZ128rr
5457 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5458 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5459
5460 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5461 (COPY_TO_REGCLASS (VANDPSZ128rr
5462 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5463 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5464 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5465 (COPY_TO_REGCLASS (VORPSZ128rr
5466 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5467 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5468 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5469 (COPY_TO_REGCLASS (VXORPSZ128rr
5470 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5471 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5472 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5473 (COPY_TO_REGCLASS (VANDNPSZ128rr
5474 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5475 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5476}
5477
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005478multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
5479 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005480 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005481 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5482 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5483 "$src2, $src1", "$src1, $src2",
5484 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005485 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5486 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5487 "$src2, $src1", "$src1, $src2",
5488 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
5489 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5490 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5491 "${src2}"##_.BroadcastStr##", $src1",
5492 "$src1, ${src2}"##_.BroadcastStr,
5493 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5494 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
5495 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00005496 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005497}
5498
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005499multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
5500 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005501 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005502 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5503 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5504 "$src2, $src1", "$src1, $src2",
5505 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00005506 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5507 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5508 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00005509 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00005510 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5511 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005512 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005513}
5514
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005515multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00005516 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005517 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
5518 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00005519 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005520 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
5521 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005522 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
5523 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005524 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005525 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
5526 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005527 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5528
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005529 // Define only if AVX512VL feature is present.
5530 let Predicates = [HasVLX] in {
5531 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
5532 EVEX_V128, EVEX_CD8<32, CD8VF>;
5533 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
5534 EVEX_V256, EVEX_CD8<32, CD8VF>;
5535 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
5536 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
5537 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
5538 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5539 }
5540}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005541defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005542
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005543//===----------------------------------------------------------------------===//
5544// AVX-512 VPTESTM instructions
5545//===----------------------------------------------------------------------===//
5546
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005547multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
5548 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00005549 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005550 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5551 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5552 "$src2, $src1", "$src1, $src2",
5553 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
5554 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005555 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5556 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5557 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005558 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005559 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
5560 EVEX_4V,
5561 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005562}
5563
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005564multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5565 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005566 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5567 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5568 "${src2}"##_.BroadcastStr##", $src1",
5569 "$src1, ${src2}"##_.BroadcastStr,
5570 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
5571 (_.ScalarLdFrag addr:$src2))))>,
5572 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005573}
Igor Bregerfca0a342016-01-28 13:19:25 +00005574
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005575// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005576multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5577 X86VectorVTInfo _, string Suffix> {
5578 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5579 (_.KVT (COPY_TO_REGCLASS
5580 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005581 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005582 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005583 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005584 _.RC:$src2, _.SubRegIdx)),
5585 _.KRC))>;
5586}
5587
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005588multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005589 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005590 let Predicates = [HasAVX512] in
5591 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5592 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5593
5594 let Predicates = [HasAVX512, HasVLX] in {
5595 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5596 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5597 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5598 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5599 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005600 let Predicates = [HasAVX512, NoVLX] in {
5601 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5602 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005603 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005604}
5605
5606multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5607 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005608 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005609 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005610 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005611}
5612
5613multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5614 SDNode OpNode> {
5615 let Predicates = [HasBWI] in {
5616 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5617 EVEX_V512, VEX_W;
5618 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5619 EVEX_V512;
5620 }
5621 let Predicates = [HasVLX, HasBWI] in {
5622
5623 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5624 EVEX_V256, VEX_W;
5625 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5626 EVEX_V128, VEX_W;
5627 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5628 EVEX_V256;
5629 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5630 EVEX_V128;
5631 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005632
Igor Bregerfca0a342016-01-28 13:19:25 +00005633 let Predicates = [HasAVX512, NoVLX] in {
5634 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5635 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5636 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5637 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005638 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005639
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005640}
5641
5642multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5643 SDNode OpNode> :
5644 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5645 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5646
5647defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5648defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005649
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005650
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005651//===----------------------------------------------------------------------===//
5652// AVX-512 Shift instructions
5653//===----------------------------------------------------------------------===//
5654multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005655 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005656 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005657 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005658 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005659 "$src2, $src1", "$src1, $src2",
5660 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005661 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005662 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005663 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005664 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005665 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5666 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005667 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005668 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005669}
5670
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005671multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5672 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005673 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005674 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5675 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5676 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5677 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005678 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005679}
5680
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005681multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005682 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005683 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005684 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005685 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5686 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5687 "$src2, $src1", "$src1, $src2",
5688 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005689 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005690 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5691 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5692 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005693 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005694 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005695 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005696 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005697}
5698
Cameron McInally5fb084e2014-12-11 17:13:05 +00005699multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005700 ValueType SrcVT, PatFrag bc_frag,
5701 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5702 let Predicates = [prd] in
5703 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5704 VTInfo.info512>, EVEX_V512,
5705 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5706 let Predicates = [prd, HasVLX] in {
5707 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5708 VTInfo.info256>, EVEX_V256,
5709 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5710 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5711 VTInfo.info128>, EVEX_V128,
5712 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5713 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005714}
5715
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005716multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5717 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005718 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005719 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005720 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005721 avx512vl_i64_info, HasAVX512>, VEX_W;
5722 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5723 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005724}
5725
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005726multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5727 string OpcodeStr, SDNode OpNode,
5728 AVX512VLVectorVTInfo VTInfo> {
5729 let Predicates = [HasAVX512] in
5730 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5731 VTInfo.info512>,
5732 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5733 VTInfo.info512>, EVEX_V512;
5734 let Predicates = [HasAVX512, HasVLX] in {
5735 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5736 VTInfo.info256>,
5737 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5738 VTInfo.info256>, EVEX_V256;
5739 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5740 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005741 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005742 VTInfo.info128>, EVEX_V128;
5743 }
5744}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005745
Michael Liao66233b72015-08-06 09:06:20 +00005746multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005747 Format ImmFormR, Format ImmFormM,
5748 string OpcodeStr, SDNode OpNode> {
5749 let Predicates = [HasBWI] in
5750 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5751 v32i16_info>, EVEX_V512;
5752 let Predicates = [HasVLX, HasBWI] in {
5753 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5754 v16i16x_info>, EVEX_V256;
5755 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5756 v8i16x_info>, EVEX_V128;
5757 }
5758}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005759
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005760multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5761 Format ImmFormR, Format ImmFormM,
5762 string OpcodeStr, SDNode OpNode> {
5763 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5764 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5765 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5766 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5767}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005768
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005769defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005770 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005771
5772defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005773 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005774
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005775defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005776 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005777
Michael Zuckerman298a6802016-01-13 12:39:33 +00005778defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005779defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005780
5781defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5782defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5783defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005784
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005785// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5786let Predicates = [HasAVX512, NoVLX] in {
5787 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5788 (EXTRACT_SUBREG (v8i64
5789 (VPSRAQZrr
5790 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5791 VR128X:$src2)), sub_ymm)>;
5792
5793 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5794 (EXTRACT_SUBREG (v8i64
5795 (VPSRAQZrr
5796 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5797 VR128X:$src2)), sub_xmm)>;
5798
5799 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5800 (EXTRACT_SUBREG (v8i64
5801 (VPSRAQZri
5802 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5803 imm:$src2)), sub_ymm)>;
5804
5805 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5806 (EXTRACT_SUBREG (v8i64
5807 (VPSRAQZri
5808 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5809 imm:$src2)), sub_xmm)>;
5810}
5811
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005812//===-------------------------------------------------------------------===//
5813// Variable Bit Shifts
5814//===-------------------------------------------------------------------===//
5815multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005816 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005817 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005818 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5819 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5820 "$src2, $src1", "$src1, $src2",
5821 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005822 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005823 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5824 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5825 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005826 (_.VT (OpNode _.RC:$src1,
5827 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005828 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005829 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005830 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005831}
5832
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005833multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5834 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005835 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005836 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5837 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5838 "${src2}"##_.BroadcastStr##", $src1",
5839 "$src1, ${src2}"##_.BroadcastStr,
5840 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5841 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005842 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005843 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5844}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005845
Cameron McInally5fb084e2014-12-11 17:13:05 +00005846multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5847 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005848 let Predicates = [HasAVX512] in
5849 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5850 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5851
5852 let Predicates = [HasAVX512, HasVLX] in {
5853 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5854 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5855 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5856 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5857 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005858}
5859
5860multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5861 SDNode OpNode> {
5862 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005863 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005864 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005865 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005866}
5867
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005868// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005869multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5870 SDNode OpNode, list<Predicate> p> {
5871 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005872 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005873 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005874 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005875 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005876 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5877 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5878 sub_ymm)>;
5879
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005880 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005881 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005882 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005883 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005884 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5885 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5886 sub_xmm)>;
5887 }
5888}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005889multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5890 SDNode OpNode> {
5891 let Predicates = [HasBWI] in
5892 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5893 EVEX_V512, VEX_W;
5894 let Predicates = [HasVLX, HasBWI] in {
5895
5896 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5897 EVEX_V256, VEX_W;
5898 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5899 EVEX_V128, VEX_W;
5900 }
5901}
5902
5903defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005904 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005905
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005906defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005907 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005908
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005909defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005910 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5911
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005912defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5913defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005914
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005915defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5916defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5917defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5918defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5919
Craig Topper05629d02016-07-24 07:32:45 +00005920// Special handing for handling VPSRAV intrinsics.
5921multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5922 list<Predicate> p> {
5923 let Predicates = p in {
5924 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5925 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5926 _.RC:$src2)>;
5927 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5928 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5929 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005930 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5931 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5932 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5933 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5934 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5935 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5936 _.RC:$src0)),
5937 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5938 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005939 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5940 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5941 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5942 _.RC:$src1, _.RC:$src2)>;
5943 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5944 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5945 _.ImmAllZerosV)),
5946 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5947 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005948 }
5949}
5950
5951multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5952 list<Predicate> p> :
5953 avx512_var_shift_int_lowering<InstrStr, _, p> {
5954 let Predicates = p in {
5955 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5956 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5957 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5958 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005959 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5960 (X86vsrav _.RC:$src1,
5961 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5962 _.RC:$src0)),
5963 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5964 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005965 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5966 (X86vsrav _.RC:$src1,
5967 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5968 _.ImmAllZerosV)),
5969 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5970 _.RC:$src1, addr:$src2)>;
5971 }
5972}
5973
5974defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5975defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5976defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5977defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5978defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5979defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5980defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5981defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5982defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5983
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005984
5985// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5986let Predicates = [HasAVX512, NoVLX] in {
5987 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5988 (EXTRACT_SUBREG (v8i64
5989 (VPROLVQZrr
5990 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5991 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5992 sub_xmm)>;
5993 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5994 (EXTRACT_SUBREG (v8i64
5995 (VPROLVQZrr
5996 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5997 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5998 sub_ymm)>;
5999
6000 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6001 (EXTRACT_SUBREG (v16i32
6002 (VPROLVDZrr
6003 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6004 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6005 sub_xmm)>;
6006 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6007 (EXTRACT_SUBREG (v16i32
6008 (VPROLVDZrr
6009 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6010 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6011 sub_ymm)>;
6012
6013 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
6014 (EXTRACT_SUBREG (v8i64
6015 (VPROLQZri
6016 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6017 imm:$src2)), sub_xmm)>;
6018 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
6019 (EXTRACT_SUBREG (v8i64
6020 (VPROLQZri
6021 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6022 imm:$src2)), sub_ymm)>;
6023
6024 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
6025 (EXTRACT_SUBREG (v16i32
6026 (VPROLDZri
6027 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6028 imm:$src2)), sub_xmm)>;
6029 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
6030 (EXTRACT_SUBREG (v16i32
6031 (VPROLDZri
6032 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6033 imm:$src2)), sub_ymm)>;
6034}
6035
6036// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
6037let Predicates = [HasAVX512, NoVLX] in {
6038 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
6039 (EXTRACT_SUBREG (v8i64
6040 (VPRORVQZrr
6041 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6042 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6043 sub_xmm)>;
6044 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
6045 (EXTRACT_SUBREG (v8i64
6046 (VPRORVQZrr
6047 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6048 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6049 sub_ymm)>;
6050
6051 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
6052 (EXTRACT_SUBREG (v16i32
6053 (VPRORVDZrr
6054 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6055 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
6056 sub_xmm)>;
6057 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6058 (EXTRACT_SUBREG (v16i32
6059 (VPRORVDZrr
6060 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6061 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
6062 sub_ymm)>;
6063
6064 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6065 (EXTRACT_SUBREG (v8i64
6066 (VPRORQZri
6067 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6068 imm:$src2)), sub_xmm)>;
6069 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6070 (EXTRACT_SUBREG (v8i64
6071 (VPRORQZri
6072 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6073 imm:$src2)), sub_ymm)>;
6074
6075 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6076 (EXTRACT_SUBREG (v16i32
6077 (VPRORDZri
6078 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6079 imm:$src2)), sub_xmm)>;
6080 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6081 (EXTRACT_SUBREG (v16i32
6082 (VPRORDZri
6083 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6084 imm:$src2)), sub_ymm)>;
6085}
6086
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006087//===-------------------------------------------------------------------===//
6088// 1-src variable permutation VPERMW/D/Q
6089//===-------------------------------------------------------------------===//
6090multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
6091 AVX512VLVectorVTInfo _> {
6092 let Predicates = [HasAVX512] in
6093 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6094 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
6095
6096 let Predicates = [HasAVX512, HasVLX] in
6097 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6098 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
6099}
6100
6101multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6102 string OpcodeStr, SDNode OpNode,
6103 AVX512VLVectorVTInfo VTInfo> {
6104 let Predicates = [HasAVX512] in
6105 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6106 VTInfo.info512>,
6107 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6108 VTInfo.info512>, EVEX_V512;
6109 let Predicates = [HasAVX512, HasVLX] in
6110 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
6111 VTInfo.info256>,
6112 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
6113 VTInfo.info256>, EVEX_V256;
6114}
6115
Michael Zuckermand9cac592016-01-19 17:07:43 +00006116multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6117 Predicate prd, SDNode OpNode,
6118 AVX512VLVectorVTInfo _> {
6119 let Predicates = [prd] in
6120 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
6121 EVEX_V512 ;
6122 let Predicates = [HasVLX, prd] in {
6123 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
6124 EVEX_V256 ;
6125 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
6126 EVEX_V128 ;
6127 }
6128}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006129
Michael Zuckermand9cac592016-01-19 17:07:43 +00006130defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
6131 avx512vl_i16_info>, VEX_W;
6132defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
6133 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006134
6135defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
6136 avx512vl_i32_info>;
6137defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
6138 avx512vl_i64_info>, VEX_W;
6139defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
6140 avx512vl_f32_info>;
6141defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
6142 avx512vl_f64_info>, VEX_W;
6143
6144defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
6145 X86VPermi, avx512vl_i64_info>,
6146 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6147defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
6148 X86VPermi, avx512vl_f64_info>,
6149 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00006150//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006151// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006152//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006153
Igor Breger78741a12015-10-04 07:20:41 +00006154multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
6155 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
6156 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6157 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6158 "$src2, $src1", "$src1, $src2",
6159 (_.VT (OpNode _.RC:$src1,
6160 (Ctrl.VT Ctrl.RC:$src2)))>,
6161 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00006162 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6163 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6164 "$src2, $src1", "$src1, $src2",
6165 (_.VT (OpNode
6166 _.RC:$src1,
6167 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6168 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
6169 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6170 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6171 "${src2}"##_.BroadcastStr##", $src1",
6172 "$src1, ${src2}"##_.BroadcastStr,
6173 (_.VT (OpNode
6174 _.RC:$src1,
6175 (Ctrl.VT (X86VBroadcast
6176 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6177 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006178}
6179
6180multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
6181 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6182 let Predicates = [HasAVX512] in {
6183 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
6184 Ctrl.info512>, EVEX_V512;
6185 }
6186 let Predicates = [HasAVX512, HasVLX] in {
6187 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
6188 Ctrl.info128>, EVEX_V128;
6189 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
6190 Ctrl.info256>, EVEX_V256;
6191 }
6192}
6193
6194multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6195 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
6196
6197 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
6198 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
6199 X86VPermilpi, _>,
6200 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006201}
6202
Craig Topper05948fb2016-08-02 05:11:15 +00006203let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006204defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6205 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006206let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006207defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6208 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006209//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006210// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6211//===----------------------------------------------------------------------===//
6212
6213defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00006214 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006215 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6216defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006217 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006218defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00006219 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006220
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006221multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
6222 let Predicates = [HasBWI] in
6223 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
6224
6225 let Predicates = [HasVLX, HasBWI] in {
6226 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
6227 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
6228 }
6229}
6230
6231defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
6232
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006233//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006234// Move Low to High and High to Low packed FP Instructions
6235//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006236def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6237 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006238 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006239 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
6240 IIC_SSE_MOV_LH>, EVEX_4V;
6241def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6242 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006243 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006244 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
6245 IIC_SSE_MOV_LH>, EVEX_4V;
6246
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006247let Predicates = [HasAVX512] in {
6248 // MOVLHPS patterns
6249 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6250 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
6251 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
6252 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006253
Craig Topperdbe8b7d2013-09-27 07:20:47 +00006254 // MOVHLPS patterns
6255 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
6256 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
6257}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006258
6259//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006260// VMOVHPS/PD VMOVLPS Instructions
6261// All patterns was taken from SSS implementation.
6262//===----------------------------------------------------------------------===//
6263multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6264 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006265 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006266 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6267 (ins _.RC:$src1, f64mem:$src2),
6268 !strconcat(OpcodeStr,
6269 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6270 [(set _.RC:$dst,
6271 (OpNode _.RC:$src1,
6272 (_.VT (bitconvert
6273 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
6274 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006275}
6276
6277defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6278 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6279defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Movlhpd,
6280 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6281defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6282 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6283defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6284 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6285
6286let Predicates = [HasAVX512] in {
6287 // VMOVHPS patterns
6288 def : Pat<(X86Movlhps VR128X:$src1,
6289 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6290 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6291 def : Pat<(X86Movlhps VR128X:$src1,
6292 (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
6293 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6294 // VMOVHPD patterns
6295 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6296 (scalar_to_vector (loadf64 addr:$src2)))),
6297 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6298 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
6299 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6300 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6301 // VMOVLPS patterns
6302 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6303 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6304 def : Pat<(v4i32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6305 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
6306 // VMOVLPD patterns
6307 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6308 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6309 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6310 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6311 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6312 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6313 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6314}
6315
Igor Bregerb6b27af2015-11-10 07:09:07 +00006316def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6317 (ins f64mem:$dst, VR128X:$src),
6318 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006319 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006320 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6321 (bc_v2f64 (v4f32 VR128X:$src))),
6322 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6323 EVEX, EVEX_CD8<32, CD8VT2>;
6324def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6325 (ins f64mem:$dst, VR128X:$src),
6326 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006327 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006328 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
6329 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
6330 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6331def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6332 (ins f64mem:$dst, VR128X:$src),
6333 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006334 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006335 (iPTR 0))), addr:$dst)],
6336 IIC_SSE_MOV_LH>,
6337 EVEX, EVEX_CD8<32, CD8VT2>;
6338def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6339 (ins f64mem:$dst, VR128X:$src),
6340 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006341 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006342 (iPTR 0))), addr:$dst)],
6343 IIC_SSE_MOV_LH>,
6344 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00006345
Igor Bregerb6b27af2015-11-10 07:09:07 +00006346let Predicates = [HasAVX512] in {
6347 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006348 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006349 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6350 (iPTR 0))), addr:$dst),
6351 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6352 // VMOVLPS patterns
6353 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6354 addr:$src1),
6355 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6356 def : Pat<(store (v4i32 (X86Movlps
6357 (bc_v4i32 (loadv2i64 addr:$src1)), VR128X:$src2)), addr:$src1),
6358 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
6359 // VMOVLPD patterns
6360 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6361 addr:$src1),
6362 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6363 def : Pat<(store (v2i64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6364 addr:$src1),
6365 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
6366}
6367//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006368// FMA - Fused Multiply Operations
6369//
Adam Nemet26371ce2014-10-24 00:02:55 +00006370
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006371multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006372 X86VectorVTInfo _, string Suff> {
6373 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +00006374 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006375 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006376 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006377 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00006378 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006379
Craig Toppere1cac152016-06-07 07:27:54 +00006380 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6381 (ins _.RC:$src2, _.MemOp:$src3),
6382 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006383 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006384 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006385
Craig Toppere1cac152016-06-07 07:27:54 +00006386 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6387 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6388 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6389 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006390 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006391 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006392 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006393 }
Craig Topper318e40b2016-07-25 07:20:31 +00006394
6395 // Additional pattern for folding broadcast nodes in other orders.
6396 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6397 (OpNode _.RC:$src1, _.RC:$src2,
6398 (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6399 _.RC:$src1)),
6400 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6401 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006402}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006403
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006404multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006405 X86VectorVTInfo _, string Suff> {
6406 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006407 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006408 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6409 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006410 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006411 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006412}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006413
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006414multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006415 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6416 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006417 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006418 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6419 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6420 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006421 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006422 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006423 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006424 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006425 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006426 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006427 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006428}
6429
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006430multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006431 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006432 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006433 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006434 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006435 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006436}
6437
Craig Topperf1417ca2017-08-23 16:28:04 +00006438defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006439defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6440defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6441defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6442defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6443defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6444
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006445
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006446multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006447 X86VectorVTInfo _, string Suff> {
6448 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006449 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6450 (ins _.RC:$src2, _.RC:$src3),
6451 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006452 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006453 AVX512FMA3Base;
6454
Craig Toppere1cac152016-06-07 07:27:54 +00006455 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6456 (ins _.RC:$src2, _.MemOp:$src3),
6457 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006458 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006459 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006460
Craig Toppere1cac152016-06-07 07:27:54 +00006461 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6462 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6463 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6464 "$src2, ${src3}"##_.BroadcastStr,
6465 (_.VT (OpNode _.RC:$src2,
6466 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006467 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006468 }
Craig Topper318e40b2016-07-25 07:20:31 +00006469
6470 // Additional patterns for folding broadcast nodes in other orders.
6471 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6472 _.RC:$src2, _.RC:$src1)),
6473 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mb) _.RC:$src1,
6474 _.RC:$src2, addr:$src3)>;
6475 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6476 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6477 _.RC:$src2, _.RC:$src1),
6478 _.RC:$src1)),
6479 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6480 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
6481 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6482 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6483 _.RC:$src2, _.RC:$src1),
6484 _.ImmAllZerosV)),
6485 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbkz) _.RC:$src1,
6486 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006487}
6488
6489multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006490 X86VectorVTInfo _, string Suff> {
6491 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006492 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6493 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6494 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00006495 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006496 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006497}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006498
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006499multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006500 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6501 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006502 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006503 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6504 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6505 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006506 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006507 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006508 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006509 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006510 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006511 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006512 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006513}
6514
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006515multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006516 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006517 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006518 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006519 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006520 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006521}
6522
Craig Topperf1417ca2017-08-23 16:28:04 +00006523defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006524defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6525defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6526defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6527defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6528defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6529
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006530multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006531 X86VectorVTInfo _, string Suff> {
6532 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006533 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006534 (ins _.RC:$src2, _.RC:$src3),
6535 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006536 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006537 AVX512FMA3Base;
6538
Craig Toppere1cac152016-06-07 07:27:54 +00006539 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006540 (ins _.RC:$src2, _.MemOp:$src3),
6541 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper5f2441d2016-08-13 06:48:39 +00006542 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src3), _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00006543 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006544
Craig Toppere1cac152016-06-07 07:27:54 +00006545 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006546 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6547 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6548 "$src2, ${src3}"##_.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00006549 (_.VT (OpNode _.RC:$src1,
Craig Topper6bcbf532016-07-25 07:20:28 +00006550 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper5f2441d2016-08-13 06:48:39 +00006551 _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00006552 }
Craig Topper318e40b2016-07-25 07:20:31 +00006553
6554 // Additional patterns for folding broadcast nodes in other orders.
6555 def : Pat<(_.VT (vselect _.KRCWM:$mask,
6556 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
6557 _.RC:$src1, _.RC:$src2),
6558 _.RC:$src1)),
6559 (!cast<Instruction>(NAME#Suff#_.ZSuffix#mbk) _.RC:$src1,
6560 _.KRCWM:$mask, _.RC:$src2, addr:$src3)>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006561}
6562
6563multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006564 X86VectorVTInfo _, string Suff> {
6565 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006566 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006567 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6568 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Toppereafdbec2016-08-13 06:48:41 +00006569 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006570 AVX512FMA3Base, EVEX_B, EVEX_RC;
6571}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006572
6573multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006574 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6575 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006576 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006577 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6578 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6579 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006580 }
6581 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006582 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006583 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006584 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006585 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6586 }
6587}
6588
6589multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006590 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006591 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006592 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006593 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006594 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006595}
6596
Craig Topperf1417ca2017-08-23 16:28:04 +00006597defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", fma, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006598defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6599defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6600defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6601defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6602defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006603
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006604// Scalar FMA
6605let Constraints = "$src1 = $dst" in {
Igor Breger15820b02015-07-01 13:24:28 +00006606multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6607 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
6608 dag RHS_r, dag RHS_m > {
6609 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6610 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006611 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006612
Craig Toppere1cac152016-06-07 07:27:54 +00006613 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006614 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00006615 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00006616
6617 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6618 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Toppereafdbec2016-08-13 06:48:41 +00006619 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Igor Breger15820b02015-07-01 13:24:28 +00006620 AVX512FMA3Base, EVEX_B, EVEX_RC;
6621
Craig Toppereafdbec2016-08-13 06:48:41 +00006622 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00006623 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
6624 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6625 !strconcat(OpcodeStr,
6626 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6627 [RHS_r]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006628 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
6629 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6630 !strconcat(OpcodeStr,
6631 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6632 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006633 }// isCodeGenOnly = 1
6634}
6635}// Constraints = "$src1 = $dst"
6636
6637multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006638 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6639 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006640 let ExeDomain = _.ExeDomain in {
Craig Topper2dca3b22016-07-24 08:26:38 +00006641 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006642 // Operands for intrinsic are in 123 order to preserve passthu
6643 // semantics.
6644 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 FROUND_CURRENT))),
6645 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006646 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006647 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006648 (i32 imm:$rc))),
6649 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6650 _.FRC:$src3))),
6651 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6652 (_.ScalarLdFrag addr:$src3))))>;
6653
Craig Topper2dca3b22016-07-24 08:26:38 +00006654 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006655 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006656 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006657 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006658 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006659 (i32 imm:$rc))),
6660 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6661 _.FRC:$src1))),
6662 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
6663 (_.ScalarLdFrag addr:$src3), _.FRC:$src1)))>;
6664
Craig Topper2dca3b22016-07-24 08:26:38 +00006665 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix , _ ,
Craig Toppera55b4832016-12-09 06:42:28 +00006666 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006667 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006668 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006669 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src3, _.RC:$src2,
Igor Breger15820b02015-07-01 13:24:28 +00006670 (i32 imm:$rc))),
6671 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6672 _.FRC:$src2))),
6673 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1,
6674 (_.ScalarLdFrag addr:$src3), _.FRC:$src2)))>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006675 }
Igor Breger15820b02015-07-01 13:24:28 +00006676}
6677
6678multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006679 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6680 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006681 let Predicates = [HasAVX512] in {
6682 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006683 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6684 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006685 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006686 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6687 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006688 }
6689}
6690
Craig Topperf1417ca2017-08-23 16:28:04 +00006691defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", fma, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006692 X86FmaddRnds3>;
6693defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6694 X86FmsubRnds3>;
6695defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6696 X86FnmaddRnds1, X86FnmaddRnds3>;
6697defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6698 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006699
6700//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006701// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6702//===----------------------------------------------------------------------===//
6703let Constraints = "$src1 = $dst" in {
6704multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6705 X86VectorVTInfo _> {
Craig Topper6bf9b802017-02-26 06:45:45 +00006706 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006707 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6708 (ins _.RC:$src2, _.RC:$src3),
6709 OpcodeStr, "$src3, $src2", "$src2, $src3",
6710 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
6711 AVX512FMA3Base;
6712
Craig Toppere1cac152016-06-07 07:27:54 +00006713 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6714 (ins _.RC:$src2, _.MemOp:$src3),
6715 OpcodeStr, "$src3, $src2", "$src2, $src3",
6716 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
6717 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006718
Craig Toppere1cac152016-06-07 07:27:54 +00006719 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6720 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6721 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6722 !strconcat("$src2, ${src3}", _.BroadcastStr ),
6723 (OpNode _.RC:$src1,
6724 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
6725 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006726 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006727}
6728} // Constraints = "$src1 = $dst"
6729
6730multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6731 AVX512VLVectorVTInfo _> {
6732 let Predicates = [HasIFMA] in {
6733 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6734 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6735 }
6736 let Predicates = [HasVLX, HasIFMA] in {
6737 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6738 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6739 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6740 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6741 }
6742}
6743
6744defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6745 avx512vl_i64_info>, VEX_W;
6746defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6747 avx512vl_i64_info>, VEX_W;
6748
6749//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006750// AVX-512 Scalar convert from sign integer to float/double
6751//===----------------------------------------------------------------------===//
6752
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006753multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6754 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6755 PatFrag ld_frag, string asm> {
6756 let hasSideEffects = 0 in {
6757 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6758 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006759 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006760 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006761 let mayLoad = 1 in
6762 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6763 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006764 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006765 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006766 } // hasSideEffects = 0
6767 let isCodeGenOnly = 1 in {
6768 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6769 (ins DstVT.RC:$src1, SrcRC:$src2),
6770 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6771 [(set DstVT.RC:$dst,
6772 (OpNode (DstVT.VT DstVT.RC:$src1),
6773 SrcRC:$src2,
6774 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6775
6776 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6777 (ins DstVT.RC:$src1, x86memop:$src2),
6778 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6779 [(set DstVT.RC:$dst,
6780 (OpNode (DstVT.VT DstVT.RC:$src1),
6781 (ld_frag addr:$src2),
6782 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6783 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006784}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006785
Igor Bregerabe4a792015-06-14 12:44:55 +00006786multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006787 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006788 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6789 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006790 !strconcat(asm,
6791 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006792 [(set DstVT.RC:$dst,
6793 (OpNode (DstVT.VT DstVT.RC:$src1),
6794 SrcRC:$src2,
6795 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6796}
6797
6798multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006799 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6800 PatFrag ld_frag, string asm> {
6801 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6802 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6803 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006804}
6805
Andrew Trick15a47742013-10-09 05:11:10 +00006806let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006807defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006808 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6809 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006810defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006811 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6812 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006813defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006814 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6815 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006816defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006817 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6818 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006819
Craig Topper8f85ad12016-11-14 02:46:58 +00006820def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6821 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6822def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6823 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6824
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006825def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6826 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6827def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006828 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006829def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6830 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6831def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006832 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006833
6834def : Pat<(f32 (sint_to_fp GR32:$src)),
6835 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6836def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006837 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006838def : Pat<(f64 (sint_to_fp GR32:$src)),
6839 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6840def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006841 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6842
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006843defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006844 v4f32x_info, i32mem, loadi32,
6845 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006846defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006847 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6848 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006849defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006850 i32mem, loadi32, "cvtusi2sd{l}">,
6851 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006852defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006853 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6854 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006855
Craig Topper8f85ad12016-11-14 02:46:58 +00006856def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6857 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6858def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6859 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6860
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006861def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6862 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6863def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6864 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6865def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6866 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6867def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6868 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6869
6870def : Pat<(f32 (uint_to_fp GR32:$src)),
6871 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6872def : Pat<(f32 (uint_to_fp GR64:$src)),
6873 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6874def : Pat<(f64 (uint_to_fp GR32:$src)),
6875 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6876def : Pat<(f64 (uint_to_fp GR64:$src)),
6877 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006878}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006879
6880//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006881// AVX-512 Scalar convert from float/double to integer
6882//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006883multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6884 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006885 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006886 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006887 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006888 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6889 EVEX, VEX_LIG;
6890 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6891 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006892 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006893 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006894 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006895 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006896 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006897 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006898 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006899 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006900 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006901}
Asaf Badouh2744d212015-09-20 14:31:19 +00006902
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006903// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006904defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006905 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006906 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006907defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006908 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006909 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006910defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006911 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006912 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006913defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006914 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006915 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006916defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006917 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006918 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006919defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006920 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006921 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006922defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006923 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006924 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006925defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006926 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006927 EVEX_CD8<64, CD8VT1>;
6928
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006929// The SSE version of these instructions are disabled for AVX512.
6930// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6931let Predicates = [HasAVX512] in {
6932 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006933 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006934 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6935 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006936 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006937 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006938 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6939 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006940 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006941 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006942 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6943 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006944 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006945 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006946 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6947 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006948} // HasAVX512
6949
Craig Topperac941b92016-09-25 16:33:53 +00006950let Predicates = [HasAVX512] in {
6951 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6952 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6953 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6954 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6955 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6956 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6957 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6958 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6959 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6960 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6961 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6962 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6963 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6964 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6965 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6966 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6967 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6968 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6969 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6970 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6971} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006972
Elad Cohen0c260102017-01-11 09:11:48 +00006973// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6974// which produce unnecessary vmovs{s,d} instructions
6975let Predicates = [HasAVX512] in {
6976def : Pat<(v4f32 (X86Movss
6977 (v4f32 VR128X:$dst),
6978 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6979 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6980
6981def : Pat<(v4f32 (X86Movss
6982 (v4f32 VR128X:$dst),
6983 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6984 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6985
6986def : Pat<(v2f64 (X86Movsd
6987 (v2f64 VR128X:$dst),
6988 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6989 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6990
6991def : Pat<(v2f64 (X86Movsd
6992 (v2f64 VR128X:$dst),
6993 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6994 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6995} // Predicates = [HasAVX512]
6996
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006997// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006998multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6999 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00007000 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00007001let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007002 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007003 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7004 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00007005 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00007006 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007007 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7008 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007009 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00007010 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007011 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007012 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007013
Igor Bregerc59b3a22016-08-03 10:58:05 +00007014 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7015 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
7016 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
7017 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
7018 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00007019 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
7020 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007021
Craig Toppere1cac152016-06-07 07:27:54 +00007022 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00007023 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7024 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7025 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
7026 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
7027 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
7028 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
7029 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
7030 (i32 FROUND_NO_EXC)))]>,
7031 EVEX,VEX_LIG , EVEX_B;
7032 let mayLoad = 1, hasSideEffects = 0 in
7033 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00007034 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00007035 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7036 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00007037
Craig Toppere1cac152016-06-07 07:27:54 +00007038 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00007039} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007040}
7041
Asaf Badouh2744d212015-09-20 14:31:19 +00007042
Igor Bregerc59b3a22016-08-03 10:58:05 +00007043defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
7044 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007045 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007046defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
7047 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007048 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007049defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
7050 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007051 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007052defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
7053 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007054 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7055
Igor Bregerc59b3a22016-08-03 10:58:05 +00007056defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
7057 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007058 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007059defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
7060 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007061 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007062defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
7063 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007064 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007065defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
7066 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007067 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
7068let Predicates = [HasAVX512] in {
7069 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007070 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007071 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7072 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007073 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007074 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007075 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7076 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007077 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007078 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007079 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7080 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007081 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007082 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007083 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7084 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007085} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007086//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007087// AVX-512 Convert form float to double and back
7088//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00007089multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7090 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007091 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007092 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007093 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007094 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007095 (_Src.VT _Src.RC:$src2),
7096 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007097 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007098 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007099 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007100 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007101 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007102 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00007103 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007104 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007105
Craig Topperd2011e32017-02-25 18:43:42 +00007106 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7107 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7108 (ins _.FRC:$src1, _Src.FRC:$src2),
7109 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7110 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
7111 let mayLoad = 1 in
7112 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7113 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
7114 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
7115 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
7116 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007117}
7118
Asaf Badouh2744d212015-09-20 14:31:19 +00007119// Scalar Coversion with SAE - suppress all exceptions
7120multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7121 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007122 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007123 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007124 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007125 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007126 (_Src.VT _Src.RC:$src2),
7127 (i32 FROUND_NO_EXC)))>,
7128 EVEX_4V, VEX_LIG, EVEX_B;
7129}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007130
Asaf Badouh2744d212015-09-20 14:31:19 +00007131// Scalar Conversion with rounding control (RC)
7132multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7133 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007134 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007135 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007136 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007137 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007138 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
7139 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
7140 EVEX_B, EVEX_RC;
7141}
Craig Toppera02e3942016-09-23 06:24:43 +00007142multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007143 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00007144 X86VectorVTInfo _dst> {
7145 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007146 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007147 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007148 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007149 }
7150}
7151
Craig Toppera02e3942016-09-23 06:24:43 +00007152multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007153 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00007154 X86VectorVTInfo _dst> {
7155 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00007156 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007157 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007158 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007159 }
7160}
Craig Toppera02e3942016-09-23 06:24:43 +00007161defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Asaf Badouh2744d212015-09-20 14:31:19 +00007162 X86froundRnd, f64x_info, f32x_info>;
Craig Toppera02e3942016-09-23 06:24:43 +00007163defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Asaf Badouh2744d212015-09-20 14:31:19 +00007164 X86fpextRnd,f32x_info, f64x_info >;
7165
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007166def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007167 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007168 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007169def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007170 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007171 Requires<[HasAVX512]>;
7172
7173def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007174 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007175 Requires<[HasAVX512, OptForSize]>;
7176
Asaf Badouh2744d212015-09-20 14:31:19 +00007177def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007178 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007179 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007180
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007181def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007182 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007183 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007184
7185def : Pat<(v4f32 (X86Movss
7186 (v4f32 VR128X:$dst),
7187 (v4f32 (scalar_to_vector
7188 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007189 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007190 Requires<[HasAVX512]>;
7191
7192def : Pat<(v2f64 (X86Movsd
7193 (v2f64 VR128X:$dst),
7194 (v2f64 (scalar_to_vector
7195 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007196 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007197 Requires<[HasAVX512]>;
7198
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007199//===----------------------------------------------------------------------===//
7200// AVX-512 Vector convert from signed/unsigned integer to float/double
7201// and from float/double to signed/unsigned integer
7202//===----------------------------------------------------------------------===//
7203
7204multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7205 X86VectorVTInfo _Src, SDNode OpNode,
7206 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007207 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007208
7209 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7210 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
7211 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
7212
7213 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007214 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007215 (_.VT (OpNode (_Src.VT
7216 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
7217
7218 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007219 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007220 "${src}"##Broadcast, "${src}"##Broadcast,
7221 (_.VT (OpNode (_Src.VT
7222 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
7223 ))>, EVEX, EVEX_B;
7224}
7225// Coversion with SAE - suppress all exceptions
7226multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7227 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7228 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7229 (ins _Src.RC:$src), OpcodeStr,
7230 "{sae}, $src", "$src, {sae}",
7231 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
7232 (i32 FROUND_NO_EXC)))>,
7233 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007234}
7235
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007236// Conversion with rounding control (RC)
7237multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7238 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
7239 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7240 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7241 "$rc, $src", "$src, $rc",
7242 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
7243 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007244}
7245
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007246// Extend Float to Double
7247multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
7248 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007249 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007250 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
7251 X86vfpextRnd>, EVEX_V512;
7252 }
7253 let Predicates = [HasVLX] in {
7254 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007255 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007256 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007257 EVEX_V256;
7258 }
7259}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007260
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007261// Truncate Double to Float
7262multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
7263 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007264 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007265 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
7266 X86vfproundRnd>, EVEX_V512;
7267 }
7268 let Predicates = [HasVLX] in {
7269 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
7270 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007271 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007272 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007273
7274 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7275 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7276 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7277 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7278 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7279 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7280 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7281 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007282 }
7283}
7284
7285defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
7286 VEX_W, PD, EVEX_CD8<64, CD8VF>;
7287defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
7288 PS, EVEX_CD8<32, CD8VH>;
7289
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007290def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7291 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007292
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007293let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00007294 let AddedComplexity = 15 in
7295 def : Pat<(X86vzmovl (v2f64 (bitconvert
7296 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7297 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00007298 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7299 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007300 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7301 (VCVTPS2PDZ256rm addr:$src)>;
7302}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007303
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007304// Convert Signed/Unsigned Doubleword to Double
7305multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7306 SDNode OpNode128> {
7307 // No rounding in this op
7308 let Predicates = [HasAVX512] in
7309 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
7310 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007311
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007312 let Predicates = [HasVLX] in {
7313 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007314 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007315 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
7316 EVEX_V256;
7317 }
7318}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007319
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007320// Convert Signed/Unsigned Doubleword to Float
7321multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7322 SDNode OpNodeRnd> {
7323 let Predicates = [HasAVX512] in
7324 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
7325 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
7326 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007327
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007328 let Predicates = [HasVLX] in {
7329 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
7330 EVEX_V128;
7331 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
7332 EVEX_V256;
7333 }
7334}
7335
7336// Convert Float to Signed/Unsigned Doubleword with truncation
7337multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
7338 SDNode OpNode, SDNode OpNodeRnd> {
7339 let Predicates = [HasAVX512] in {
7340 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7341 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
7342 OpNodeRnd>, EVEX_V512;
7343 }
7344 let Predicates = [HasVLX] in {
7345 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7346 EVEX_V128;
7347 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7348 EVEX_V256;
7349 }
7350}
7351
7352// Convert Float to Signed/Unsigned Doubleword
7353multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
7354 SDNode OpNode, SDNode OpNodeRnd> {
7355 let Predicates = [HasAVX512] in {
7356 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
7357 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
7358 OpNodeRnd>, EVEX_V512;
7359 }
7360 let Predicates = [HasVLX] in {
7361 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
7362 EVEX_V128;
7363 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
7364 EVEX_V256;
7365 }
7366}
7367
7368// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007369multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7370 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007371 let Predicates = [HasAVX512] in {
7372 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7373 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
7374 OpNodeRnd>, EVEX_V512;
7375 }
7376 let Predicates = [HasVLX] in {
7377 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007378 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007379 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7380 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007381 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
7382 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007383 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7384 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007385
7386 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7387 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7388 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7389 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7390 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7391 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7392 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7393 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007394 }
7395}
7396
7397// Convert Double to Signed/Unsigned Doubleword
7398multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
7399 SDNode OpNode, SDNode OpNodeRnd> {
7400 let Predicates = [HasAVX512] in {
7401 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
7402 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
7403 OpNodeRnd>, EVEX_V512;
7404 }
7405 let Predicates = [HasVLX] in {
7406 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7407 // memory forms of these instructions in Asm Parcer. They have the same
7408 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7409 // due to the same reason.
7410 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
7411 "{1to2}", "{x}">, EVEX_V128;
7412 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
7413 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007414
7415 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7416 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7417 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7418 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7419 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7420 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7421 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7422 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007423 }
7424}
7425
7426// Convert Double to Signed/Unsigned Quardword
7427multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
7428 SDNode OpNode, SDNode OpNodeRnd> {
7429 let Predicates = [HasDQI] in {
7430 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7431 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
7432 OpNodeRnd>, EVEX_V512;
7433 }
7434 let Predicates = [HasDQI, HasVLX] in {
7435 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7436 EVEX_V128;
7437 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7438 EVEX_V256;
7439 }
7440}
7441
7442// Convert Double to Signed/Unsigned Quardword with truncation
7443multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
7444 SDNode OpNode, SDNode OpNodeRnd> {
7445 let Predicates = [HasDQI] in {
7446 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
7447 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
7448 OpNodeRnd>, EVEX_V512;
7449 }
7450 let Predicates = [HasDQI, HasVLX] in {
7451 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
7452 EVEX_V128;
7453 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
7454 EVEX_V256;
7455 }
7456}
7457
7458// Convert Signed/Unsigned Quardword to Double
7459multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
7460 SDNode OpNode, SDNode OpNodeRnd> {
7461 let Predicates = [HasDQI] in {
7462 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
7463 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
7464 OpNodeRnd>, EVEX_V512;
7465 }
7466 let Predicates = [HasDQI, HasVLX] in {
7467 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
7468 EVEX_V128;
7469 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
7470 EVEX_V256;
7471 }
7472}
7473
7474// Convert Float to Signed/Unsigned Quardword
7475multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
7476 SDNode OpNode, SDNode OpNodeRnd> {
7477 let Predicates = [HasDQI] in {
7478 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7479 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
7480 OpNodeRnd>, EVEX_V512;
7481 }
7482 let Predicates = [HasDQI, HasVLX] in {
7483 // Explicitly specified broadcast string, since we take only 2 elements
7484 // from v4f32x_info source
7485 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007486 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007487 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7488 EVEX_V256;
7489 }
7490}
7491
7492// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007493multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7494 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007495 let Predicates = [HasDQI] in {
7496 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
7497 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
7498 OpNodeRnd>, EVEX_V512;
7499 }
7500 let Predicates = [HasDQI, HasVLX] in {
7501 // Explicitly specified broadcast string, since we take only 2 elements
7502 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007503 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007504 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007505 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
7506 EVEX_V256;
7507 }
7508}
7509
7510// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007511multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
7512 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007513 let Predicates = [HasDQI] in {
7514 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
7515 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
7516 OpNodeRnd>, EVEX_V512;
7517 }
7518 let Predicates = [HasDQI, HasVLX] in {
7519 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7520 // memory forms of these instructions in Asm Parcer. They have the same
7521 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7522 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007523 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007524 "{1to2}", "{x}">, EVEX_V128;
7525 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
7526 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007527
7528 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7529 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7530 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7531 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7532 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7533 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7534 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7535 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007536 }
7537}
7538
Simon Pilgrima3af7962016-11-24 12:13:46 +00007539defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00007540 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007541
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007542defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
7543 X86VSintToFpRnd>,
7544 PS, EVEX_CD8<32, CD8VF>;
7545
7546defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007547 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007548 XS, EVEX_CD8<32, CD8VF>;
7549
Simon Pilgrima3af7962016-11-24 12:13:46 +00007550defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007551 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007552 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7553
7554defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007555 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007556 EVEX_CD8<32, CD8VF>;
7557
Craig Topperf334ac192016-11-09 07:48:51 +00007558defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00007559 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007560 EVEX_CD8<64, CD8VF>;
7561
Simon Pilgrima3af7962016-11-24 12:13:46 +00007562defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007563 XS, EVEX_CD8<32, CD8VH>;
7564
7565defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
7566 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007567 EVEX_CD8<32, CD8VF>;
7568
Craig Topper19e04b62016-05-19 06:13:58 +00007569defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
7570 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007571
Craig Topper19e04b62016-05-19 06:13:58 +00007572defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
7573 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007574 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007575
Craig Topper19e04b62016-05-19 06:13:58 +00007576defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
7577 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007578 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00007579defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
7580 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007581 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007582
Craig Topper19e04b62016-05-19 06:13:58 +00007583defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
7584 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007585 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007586
Craig Topper19e04b62016-05-19 06:13:58 +00007587defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
7588 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007589
Craig Topper19e04b62016-05-19 06:13:58 +00007590defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
7591 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007592 PD, EVEX_CD8<64, CD8VF>;
7593
Craig Topper19e04b62016-05-19 06:13:58 +00007594defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
7595 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007596
7597defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007598 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007599 PD, EVEX_CD8<64, CD8VF>;
7600
Craig Toppera39b6502016-12-10 06:02:48 +00007601defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00007602 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007603
7604defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00007605 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007606 PD, EVEX_CD8<64, CD8VF>;
7607
Craig Toppera39b6502016-12-10 06:02:48 +00007608defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00007609 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007610
7611defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007612 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007613
7614defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00007615 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007616
Simon Pilgrima3af7962016-11-24 12:13:46 +00007617defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007618 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007619
Simon Pilgrima3af7962016-11-24 12:13:46 +00007620defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00007621 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007622
Craig Toppere38c57a2015-11-27 05:44:02 +00007623let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007624def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007625 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007626 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7627 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007628
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007629def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7630 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007631 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7632 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007633
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007634def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7635 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007636 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7637 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007638
Simon Pilgrima3af7962016-11-24 12:13:46 +00007639def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007640 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7641 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7642 VR128X:$src, sub_xmm)))), sub_xmm)>;
7643
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007644def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7645 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007646 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7647 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007648
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007649def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7650 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007651 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7652 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007653
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007654def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7655 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007656 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7657 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007658
Simon Pilgrima3af7962016-11-24 12:13:46 +00007659def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007660 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7661 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7662 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007663}
7664
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007665let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007666 let AddedComplexity = 15 in {
7667 def : Pat<(X86vzmovl (v2i64 (bitconvert
7668 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007669 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007670 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7671 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007672 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007673 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007674 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007675 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007676 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007677 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007678 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007679 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007680}
7681
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007682let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007683 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007684 (VCVTPD2PSZrm addr:$src)>;
7685 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7686 (VCVTPS2PDZrm addr:$src)>;
7687}
7688
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007689let Predicates = [HasDQI, HasVLX] in {
7690 let AddedComplexity = 15 in {
7691 def : Pat<(X86vzmovl (v2f64 (bitconvert
7692 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007693 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007694 def : Pat<(X86vzmovl (v2f64 (bitconvert
7695 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007696 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007697 }
7698}
7699
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007700let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007701def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7702 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7703 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7704 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7705
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007706def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7707 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7708 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7709 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7710
7711def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7712 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7713 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7714 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7715
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007716def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7717 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7718 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7719 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7720
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007721def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7722 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7723 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7724 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7725
7726def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7727 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7728 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7729 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7730
7731def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7732 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7733 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7734 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7735
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007736def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7737 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7738 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7739 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7740
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007741def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7742 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7743 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7744 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7745
7746def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7747 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7748 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7749 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7750
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007751def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7752 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7753 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7754 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7755
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007756def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7757 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7758 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7759 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7760}
7761
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007762//===----------------------------------------------------------------------===//
7763// Half precision conversion instructions
7764//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007765multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007766 X86MemOperand x86memop, PatFrag ld_frag> {
7767 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7768 "vcvtph2ps", "$src", "$src",
7769 (X86cvtph2ps (_src.VT _src.RC:$src),
7770 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007771 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7772 "vcvtph2ps", "$src", "$src",
7773 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7774 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007775}
7776
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007777multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007778 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7779 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7780 (X86cvtph2ps (_src.VT _src.RC:$src),
7781 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7782
7783}
7784
7785let Predicates = [HasAVX512] in {
7786 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007787 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007788 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7789 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007790 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007791 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7792 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7793 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7794 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007795}
7796
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007797multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007798 X86MemOperand x86memop> {
7799 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007800 (ins _src.RC:$src1, i32u8imm:$src2),
7801 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007802 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007803 (i32 imm:$src2)),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00007804 NoItinerary, 0, 0, X86select>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007805 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7806 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7807 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7808 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007809 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007810 addr:$dst)]>;
7811 let hasSideEffects = 0, mayStore = 1 in
7812 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7813 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7814 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7815 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007816}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007817multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007818 let hasSideEffects = 0 in
7819 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7820 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007821 (ins _src.RC:$src1, i32u8imm:$src2),
7822 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007823 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007824}
7825let Predicates = [HasAVX512] in {
7826 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7827 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7828 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7829 let Predicates = [HasVLX] in {
7830 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7831 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007832 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007833 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7834 }
7835}
Asaf Badouh2489f352015-12-02 08:17:51 +00007836
Craig Topper9820e342016-09-20 05:44:47 +00007837// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007838let Predicates = [HasVLX] in {
7839 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7840 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7841 // configurations we support (the default). However, falling back to MXCSR is
7842 // more consistent with other instructions, which are always controlled by it.
7843 // It's encoded as 0b100.
7844 def : Pat<(fp_to_f16 FR32X:$src),
7845 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7846 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7847
7848 def : Pat<(f16_to_fp GR16:$src),
7849 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7850 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7851
7852 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7853 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7854 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7855}
7856
Craig Topper9820e342016-09-20 05:44:47 +00007857// Patterns for matching float to half-float conversion when AVX512 is supported
7858// but F16C isn't. In that case we have to use 512-bit vectors.
7859let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7860 def : Pat<(fp_to_f16 FR32X:$src),
7861 (i16 (EXTRACT_SUBREG
7862 (VMOVPDI2DIZrr
7863 (v8i16 (EXTRACT_SUBREG
7864 (VCVTPS2PHZrr
7865 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7866 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7867 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7868
7869 def : Pat<(f16_to_fp GR16:$src),
7870 (f32 (COPY_TO_REGCLASS
7871 (v4f32 (EXTRACT_SUBREG
7872 (VCVTPH2PSZrr
7873 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7874 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7875 sub_xmm)), sub_xmm)), FR32X))>;
7876
7877 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7878 (f32 (COPY_TO_REGCLASS
7879 (v4f32 (EXTRACT_SUBREG
7880 (VCVTPH2PSZrr
7881 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7882 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7883 sub_xmm), 4)), sub_xmm)), FR32X))>;
7884}
7885
Asaf Badouh2489f352015-12-02 08:17:51 +00007886// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007887multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007888 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007889 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007890 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7891 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007892 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007893 Sched<[WriteFAdd]>;
7894}
7895
7896let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007897 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007898 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007899 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007900 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007901 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007902 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007903 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007904 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7905}
7906
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007907let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7908 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007909 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007910 EVEX_CD8<32, CD8VT1>;
7911 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007912 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007913 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7914 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007915 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007916 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007917 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007918 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007919 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007920 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7921 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007922 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007923 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7924 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007925 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007926 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7927 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007928 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007929
Ayman Musa02f95332017-01-04 08:21:54 +00007930 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7931 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007932 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007933 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7934 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007935 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7936 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007937}
Michael Liao5bf95782014-12-04 05:20:33 +00007938
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007939/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007940multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7941 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007942 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007943 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7944 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7945 "$src2, $src1", "$src1, $src2",
7946 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007947 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007948 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007949 "$src2, $src1", "$src1, $src2",
7950 (OpNode (_.VT _.RC:$src1),
7951 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007952}
7953}
7954
Asaf Badouheaf2da12015-09-21 10:23:53 +00007955defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
7956 EVEX_CD8<32, CD8VT1>, T8PD;
7957defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
7958 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
7959defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
7960 EVEX_CD8<32, CD8VT1>, T8PD;
7961defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
7962 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007963
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007964/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7965multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007966 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007967 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007968 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7969 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7970 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007971 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7972 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7973 (OpNode (_.FloatVT
7974 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7975 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7976 (ins _.ScalarMemOp:$src), OpcodeStr,
7977 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7978 (OpNode (_.FloatVT
7979 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7980 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007981 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007982}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007983
7984multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7985 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7986 EVEX_V512, EVEX_CD8<32, CD8VF>;
7987 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7988 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7989
7990 // Define only if AVX512VL feature is present.
7991 let Predicates = [HasVLX] in {
7992 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7993 OpNode, v4f32x_info>,
7994 EVEX_V128, EVEX_CD8<32, CD8VF>;
7995 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7996 OpNode, v8f32x_info>,
7997 EVEX_V256, EVEX_CD8<32, CD8VF>;
7998 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7999 OpNode, v2f64x_info>,
8000 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8001 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
8002 OpNode, v4f64x_info>,
8003 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8004 }
8005}
8006
8007defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
8008defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008009
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008010/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008011multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8012 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008013 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008014 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8015 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8016 "$src2, $src1", "$src1, $src2",
8017 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
8018 (i32 FROUND_CURRENT))>;
8019
8020 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8021 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008022 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008023 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008024 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008025
8026 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008027 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008028 "$src2, $src1", "$src1, $src2",
8029 (OpNode (_.VT _.RC:$src1),
8030 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8031 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00008032 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008033}
8034
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008035multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8036 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
8037 EVEX_CD8<32, CD8VT1>;
8038 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
8039 EVEX_CD8<64, CD8VT1>, VEX_W;
8040}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008041
Craig Toppere1cac152016-06-07 07:27:54 +00008042let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008043 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
8044 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
8045}
Igor Breger8352a0d2015-07-28 06:53:28 +00008046
8047defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008048/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008049
8050multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8051 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008052 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008053 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8054 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8055 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
8056
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008057 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8058 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8059 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008060 (bitconvert (_.LdFrag addr:$src))),
8061 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008062
8063 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008064 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008065 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008066 (OpNode (_.FloatVT
8067 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
8068 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008069 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008070}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008071multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8072 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00008073 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008074 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8075 (ins _.RC:$src), OpcodeStr,
8076 "{sae}, $src", "$src, {sae}",
8077 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
8078}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008079
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008080multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
8081 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008082 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
8083 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008084 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008085 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
8086 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008087}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008088
Asaf Badouh402ebb32015-06-03 13:41:48 +00008089multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
8090 SDNode OpNode> {
8091 // Define only if AVX512VL feature is present.
8092 let Predicates = [HasVLX] in {
8093 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
8094 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
8095 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
8096 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
8097 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
8098 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8099 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
8100 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8101 }
8102}
Craig Toppere1cac152016-06-07 07:27:54 +00008103let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00008104
Asaf Badouh402ebb32015-06-03 13:41:48 +00008105 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
8106 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
8107 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
8108}
8109defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
8110 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
8111
8112multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8113 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008114 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008115 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8116 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
8117 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
8118 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008119}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008120
Robert Khasanoveb126392014-10-28 18:15:20 +00008121multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8122 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008123 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008124 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008125 (ins _.RC:$src), OpcodeStr, "$src", "$src",
8126 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00008127 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8128 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8129 (OpNode (_.FloatVT
8130 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008131
Craig Toppere1cac152016-06-07 07:27:54 +00008132 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8133 (ins _.ScalarMemOp:$src), OpcodeStr,
8134 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8135 (OpNode (_.FloatVT
8136 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
8137 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00008138 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008139}
8140
Robert Khasanoveb126392014-10-28 18:15:20 +00008141multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
8142 SDNode OpNode> {
8143 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
8144 v16f32_info>,
8145 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8146 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
8147 v8f64_info>,
8148 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8149 // Define only if AVX512VL feature is present.
8150 let Predicates = [HasVLX] in {
8151 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8152 OpNode, v4f32x_info>,
8153 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8154 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8155 OpNode, v8f32x_info>,
8156 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8157 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8158 OpNode, v2f64x_info>,
8159 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8160 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8161 OpNode, v4f64x_info>,
8162 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8163 }
8164}
8165
Asaf Badouh402ebb32015-06-03 13:41:48 +00008166multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
8167 SDNode OpNodeRnd> {
8168 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
8169 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8170 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
8171 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8172}
8173
Igor Breger4c4cd782015-09-20 09:13:41 +00008174multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
8175 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00008176 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00008177 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8178 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8179 "$src2, $src1", "$src1, $src2",
8180 (OpNodeRnd (_.VT _.RC:$src1),
8181 (_.VT _.RC:$src2),
8182 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008183 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8184 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
8185 "$src2, $src1", "$src1, $src2",
8186 (OpNodeRnd (_.VT _.RC:$src1),
8187 (_.VT (scalar_to_vector
8188 (_.ScalarLdFrag addr:$src2))),
8189 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008190
8191 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8192 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8193 "$rc, $src2, $src1", "$src1, $src2, $rc",
8194 (OpNodeRnd (_.VT _.RC:$src1),
8195 (_.VT _.RC:$src2),
8196 (i32 imm:$rc))>,
8197 EVEX_B, EVEX_RC;
8198
Craig Toppere1cac152016-06-07 07:27:54 +00008199 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008200 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008201 (ins _.FRC:$src1, _.FRC:$src2),
8202 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8203
8204 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00008205 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008206 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8207 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
8208 }
Craig Topper176f3312017-02-25 19:18:11 +00008209 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008210
8211 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
8212 (!cast<Instruction>(NAME#SUFF#Zr)
8213 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
8214
8215 def : Pat<(_.EltVT (OpNode (load addr:$src))),
8216 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00008217 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008218}
8219
8220multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
8221 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
8222 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS;
8223 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
8224 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W;
8225}
8226
Asaf Badouh402ebb32015-06-03 13:41:48 +00008227defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
8228 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008229
Igor Breger4c4cd782015-09-20 09:13:41 +00008230defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008231
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008232let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008233 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008234 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008235 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008236 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008237 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008238 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008239 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008240 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00008241 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008242 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008243}
8244
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008245multiclass
8246avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008247
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008248 let ExeDomain = _.ExeDomain in {
8249 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8250 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8251 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008252 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008253 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8254
8255 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8256 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008257 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
8258 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008259 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008260
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008261 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008262 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8263 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008264 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008265 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008266 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
8267 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
8268 }
8269 let Predicates = [HasAVX512] in {
8270 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
8271 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008272 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008273 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
8274 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008275 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008276 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
8277 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008278 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008279 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
8280 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8281 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
8282 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
8283 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
8284 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
8285
8286 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8287 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008288 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008289 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8290 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008291 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008292 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8293 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008294 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008295 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8296 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8297 addr:$src, (i32 0x4))), _.FRC)>;
8298 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
8299 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
8300 addr:$src, (i32 0xc))), _.FRC)>;
8301 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008302}
8303
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008304defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
8305 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008306
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008307defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
8308 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008309
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008310//-------------------------------------------------
8311// Integer truncate and extend operations
8312//-------------------------------------------------
8313
Igor Breger074a64e2015-07-24 17:24:15 +00008314multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
8315 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
8316 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008317 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008318 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8319 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
8320 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
8321 EVEX, T8XS;
8322
8323 // for intrinsic patter match
8324 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8325 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8326 undef)),
8327 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8328 SrcInfo.RC:$src1)>;
8329
8330 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8331 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8332 DestInfo.ImmAllZerosV)),
8333 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrkz) DestInfo.KRCWM:$mask ,
8334 SrcInfo.RC:$src1)>;
8335
8336 def : Pat<(DestInfo.VT (X86select DestInfo.KRCWM:$mask,
8337 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8338 DestInfo.RC:$src0)),
8339 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##rrk) DestInfo.RC:$src0,
8340 DestInfo.KRCWM:$mask ,
8341 SrcInfo.RC:$src1)>;
8342
Craig Topper52e2e832016-07-22 05:46:44 +00008343 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8344 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008345 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8346 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008347 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008348 []>, EVEX;
8349
Igor Breger074a64e2015-07-24 17:24:15 +00008350 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8351 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008352 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008353 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00008354 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008355}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008356
Igor Breger074a64e2015-07-24 17:24:15 +00008357multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8358 X86VectorVTInfo DestInfo,
8359 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008360
Igor Breger074a64e2015-07-24 17:24:15 +00008361 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8362 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8363 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008364
Igor Breger074a64e2015-07-24 17:24:15 +00008365 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8366 (SrcInfo.VT SrcInfo.RC:$src)),
8367 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8368 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8369}
8370
Igor Breger074a64e2015-07-24 17:24:15 +00008371multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
8372 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
8373 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8374 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8375 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8376 Predicate prd = HasAVX512>{
8377
8378 let Predicates = [HasVLX, prd] in {
8379 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
8380 DestInfoZ128, x86memopZ128>,
8381 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8382 truncFrag, mtruncFrag>, EVEX_V128;
8383
8384 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
8385 DestInfoZ256, x86memopZ256>,
8386 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8387 truncFrag, mtruncFrag>, EVEX_V256;
8388 }
8389 let Predicates = [prd] in
8390 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
8391 DestInfoZ, x86memopZ>,
8392 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8393 truncFrag, mtruncFrag>, EVEX_V512;
8394}
8395
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008396multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8397 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008398 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8399 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008400 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008401}
8402
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008403multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8404 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008405 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8406 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008407 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008408}
8409
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008410multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8411 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008412 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8413 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008414 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008415}
8416
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008417multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8418 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008419 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8420 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008421 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008422}
8423
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008424multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8425 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008426 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8427 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008428 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008429}
8430
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008431multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8432 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008433 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8434 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008435 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008436}
8437
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008438defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8439 truncstorevi8, masked_truncstorevi8>;
8440defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8441 truncstore_s_vi8, masked_truncstore_s_vi8>;
8442defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8443 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008444
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008445defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8446 truncstorevi16, masked_truncstorevi16>;
8447defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8448 truncstore_s_vi16, masked_truncstore_s_vi16>;
8449defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8450 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008451
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008452defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8453 truncstorevi32, masked_truncstorevi32>;
8454defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8455 truncstore_s_vi32, masked_truncstore_s_vi32>;
8456defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8457 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008458
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008459defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8460 truncstorevi8, masked_truncstorevi8>;
8461defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8462 truncstore_s_vi8, masked_truncstore_s_vi8>;
8463defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8464 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008465
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008466defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8467 truncstorevi16, masked_truncstorevi16>;
8468defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8469 truncstore_s_vi16, masked_truncstore_s_vi16>;
8470defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8471 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008472
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008473defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8474 truncstorevi8, masked_truncstorevi8>;
8475defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8476 truncstore_s_vi8, masked_truncstore_s_vi8>;
8477defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8478 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008479
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008480let Predicates = [HasAVX512, NoVLX] in {
8481def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8482 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008483 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008484 VR256X:$src, sub_ymm)))), sub_xmm))>;
8485def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8486 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008487 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008488 VR256X:$src, sub_ymm)))), sub_xmm))>;
8489}
8490
8491let Predicates = [HasBWI, NoVLX] in {
8492def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008493 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008494 VR256X:$src, sub_ymm))), sub_xmm))>;
8495}
8496
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008497multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008498 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008499 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008500 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008501 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8502 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8503 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8504 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008505
Craig Toppere1cac152016-06-07 07:27:54 +00008506 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8507 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8508 (DestInfo.VT (LdFrag addr:$src))>,
8509 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008510 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008511}
8512
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008513multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008514 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008515 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8516 let Predicates = [HasVLX, HasBWI] in {
8517 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008518 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008519 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008520
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008521 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008522 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008523 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
8524 }
8525 let Predicates = [HasBWI] in {
8526 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008527 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008528 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
8529 }
8530}
8531
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008532multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008533 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008534 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8535 let Predicates = [HasVLX, HasAVX512] in {
8536 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008537 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008538 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
8539
8540 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008541 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008542 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
8543 }
8544 let Predicates = [HasAVX512] in {
8545 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008546 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008547 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
8548 }
8549}
8550
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008551multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008552 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008553 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8554 let Predicates = [HasVLX, HasAVX512] in {
8555 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008556 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008557 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
8558
8559 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008560 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008561 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
8562 }
8563 let Predicates = [HasAVX512] in {
8564 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008565 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008566 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
8567 }
8568}
8569
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008570multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008571 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008572 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8573 let Predicates = [HasVLX, HasAVX512] in {
8574 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008575 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008576 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
8577
8578 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008579 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008580 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
8581 }
8582 let Predicates = [HasAVX512] in {
8583 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008584 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008585 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
8586 }
8587}
8588
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008589multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008590 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008591 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8592 let Predicates = [HasVLX, HasAVX512] in {
8593 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008594 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008595 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
8596
8597 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008598 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008599 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
8600 }
8601 let Predicates = [HasAVX512] in {
8602 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008603 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008604 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
8605 }
8606}
8607
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008608multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008609 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008610 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8611
8612 let Predicates = [HasVLX, HasAVX512] in {
8613 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008614 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008615 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8616
8617 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008618 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008619 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8620 }
8621 let Predicates = [HasAVX512] in {
8622 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008623 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008624 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8625 }
8626}
8627
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008628defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8629defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8630defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8631defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8632defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8633defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008634
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008635defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8636defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8637defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8638defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8639defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8640defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008641
Igor Breger2ba64ab2016-05-22 10:21:04 +00008642// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008643multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8644 X86VectorVTInfo From, PatFrag LdFrag> {
8645 def : Pat<(To.VT (LdFrag addr:$src)),
8646 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8647 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8648 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8649 To.KRC:$mask, addr:$src)>;
8650 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8651 To.ImmAllZerosV)),
8652 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8653 addr:$src)>;
8654}
8655
8656let Predicates = [HasVLX, HasBWI] in {
8657 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8658 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8659}
8660let Predicates = [HasBWI] in {
8661 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8662}
8663let Predicates = [HasVLX, HasAVX512] in {
8664 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8665 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8666 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8667 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8668 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8669 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8670 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8671 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8672 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8673 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8674}
8675let Predicates = [HasAVX512] in {
8676 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8677 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8678 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8679 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8680 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8681}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008682
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008683multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8684 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008685 // 128-bit patterns
8686 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008687 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008688 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008689 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008690 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008691 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008692 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008693 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008694 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008695 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008696 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8697 }
8698 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008699 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008700 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008701 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008702 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008703 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008704 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008705 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008706 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8707
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008708 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008709 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008710 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008711 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008712 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008713 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008714 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008715 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8716
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008717 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008718 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008719 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008720 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008721 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008722 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008723 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008724 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008725 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008726 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8727
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008728 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008729 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008730 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008731 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008732 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008733 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008734 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008735 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8736
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008737 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008738 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008739 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008740 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008741 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008742 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008743 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008744 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008745 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008746 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8747 }
8748 // 256-bit patterns
8749 let Predicates = [HasVLX, HasBWI] in {
8750 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8751 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8752 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8753 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8754 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8755 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8756 }
8757 let Predicates = [HasVLX] in {
8758 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8759 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8760 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8761 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8762 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8763 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8764 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8765 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8766
8767 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8768 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8769 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8770 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8771 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8772 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8773 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8774 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8775
8776 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8777 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8778 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8779 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8780 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8781 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8782
8783 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8784 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8785 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8786 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8787 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8788 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8789 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8790 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8791
8792 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8793 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8794 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8795 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8796 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8797 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8798 }
8799 // 512-bit patterns
8800 let Predicates = [HasBWI] in {
8801 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8802 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8803 }
8804 let Predicates = [HasAVX512] in {
8805 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8806 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8807
8808 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8809 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008810 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8811 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008812
8813 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8814 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8815
8816 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8817 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8818
8819 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8820 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8821 }
8822}
8823
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008824defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8825defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008826
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008827//===----------------------------------------------------------------------===//
8828// GATHER - SCATTER Operations
8829
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008830multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8831 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008832 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8833 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008834 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8835 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008836 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008837 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008838 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8839 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8840 vectoraddr:$src2))]>, EVEX, EVEX_K,
8841 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008842}
Cameron McInally45325962014-03-26 13:50:50 +00008843
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008844multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8845 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8846 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008847 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008848 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008849 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008850let Predicates = [HasVLX] in {
8851 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008852 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008853 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008854 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008855 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008856 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008857 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008858 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008859}
Cameron McInally45325962014-03-26 13:50:50 +00008860}
8861
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008862multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8863 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008864 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008865 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008866 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008867 mgatherv8i64>, EVEX_V512;
8868let Predicates = [HasVLX] in {
8869 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008870 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008871 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008872 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008873 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008874 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008875 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008876 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008877}
Cameron McInally45325962014-03-26 13:50:50 +00008878}
Michael Liao5bf95782014-12-04 05:20:33 +00008879
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008880
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008881defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8882 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8883
8884defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8885 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008886
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008887multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8888 X86MemOperand memop, PatFrag ScatterNode> {
8889
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008890let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008891
8892 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8893 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008894 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008895 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8896 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8897 _.KRCWM:$mask, vectoraddr:$dst))]>,
8898 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008899}
8900
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008901multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8902 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8903 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008904 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008905 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008906 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008907let Predicates = [HasVLX] in {
8908 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008909 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008910 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008911 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008912 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008913 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008914 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008915 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008916}
Cameron McInally45325962014-03-26 13:50:50 +00008917}
8918
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008919multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8920 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008921 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008922 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008923 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008924 mscatterv8i64>, EVEX_V512;
8925let Predicates = [HasVLX] in {
8926 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008927 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008928 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008929 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008930 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008931 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008932 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8933 vx64xmem, mscatterv2i64>, EVEX_V128;
8934}
Cameron McInally45325962014-03-26 13:50:50 +00008935}
8936
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008937defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8938 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008939
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008940defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8941 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008942
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008943// prefetch
8944multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8945 RegisterClass KRC, X86MemOperand memop> {
8946 let Predicates = [HasPFI], hasSideEffects = 1 in
8947 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008948 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008949 []>, EVEX, EVEX_K;
8950}
8951
8952defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008953 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008954
8955defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008956 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008957
8958defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008959 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008960
8961defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008962 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008963
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008964defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008965 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008966
8967defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008968 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008969
8970defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008971 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008972
8973defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008974 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008975
8976defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008977 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008978
8979defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008980 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008981
8982defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008983 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008984
8985defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008986 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008987
8988defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008989 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008990
8991defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008992 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008993
8994defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008995 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008996
8997defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008998 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008999
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00009000// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00009001def v64i1sextv64i8 : PatLeaf<(v64i8
9002 (X86vsext
9003 (v64i1 (X86pcmpgtm
9004 (bc_v64i8 (v16i32 immAllZerosV)),
9005 VR512:$src))))>;
9006def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
9007def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
9008def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00009009
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009010multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009011def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009012 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009013 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
9014}
Michael Liao5bf95782014-12-04 05:20:33 +00009015
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009016// Use 512bit version to implement 128/256 bit in case NoVLX.
9017multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
9018 X86VectorVTInfo _> {
9019
9020 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
9021 (X86Info.VT (EXTRACT_SUBREG
9022 (_.VT (!cast<Instruction>(NAME#"Zrr")
9023 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
9024 X86Info.SubRegIdx))>;
9025}
9026
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009027multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9028 string OpcodeStr, Predicate prd> {
9029let Predicates = [prd] in
9030 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9031
9032 let Predicates = [prd, HasVLX] in {
9033 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9034 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9035 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009036let Predicates = [prd, NoVLX] in {
9037 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
9038 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
9039 }
9040
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009041}
9042
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009043defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9044defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9045defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9046defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009047
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009048multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009049 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9050 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
9051 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
9052}
9053
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009054// Use 512bit version to implement 128/256 bit in case NoVLX.
9055multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00009056 X86VectorVTInfo _> {
9057
9058 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
9059 (_.KVT (COPY_TO_REGCLASS
9060 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009061 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009062 _.RC:$src, _.SubRegIdx)),
9063 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009064}
9065
9066multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009067 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9068 let Predicates = [prd] in
9069 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9070 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009071
9072 let Predicates = [prd, HasVLX] in {
9073 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009074 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009075 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009076 EVEX_V128;
9077 }
9078 let Predicates = [prd, NoVLX] in {
9079 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
9080 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009081 }
9082}
9083
9084defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9085 avx512vl_i8_info, HasBWI>;
9086defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9087 avx512vl_i16_info, HasBWI>, VEX_W;
9088defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9089 avx512vl_i32_info, HasDQI>;
9090defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9091 avx512vl_i64_info, HasDQI>, VEX_W;
9092
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009093//===----------------------------------------------------------------------===//
9094// AVX-512 - COMPRESS and EXPAND
9095//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009096
Ayman Musad7a5ed42016-09-26 06:22:08 +00009097multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009098 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009099 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009100 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009101 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009102
Craig Toppere1cac152016-06-07 07:27:54 +00009103 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009104 def mr : AVX5128I<opc, MRMDestMem, (outs),
9105 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009106 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009107 []>, EVEX_CD8<_.EltSize, CD8VT1>;
9108
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009109 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9110 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009111 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009112 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009113 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009114}
9115
Ayman Musad7a5ed42016-09-26 06:22:08 +00009116multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
9117
9118 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9119 (_.VT _.RC:$src)),
9120 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
9121 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9122}
9123
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009124multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
9125 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009126 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
9127 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009128
9129 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009130 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
9131 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9132 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
9133 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009134 }
9135}
9136
9137defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
9138 EVEX;
9139defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
9140 EVEX, VEX_W;
9141defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
9142 EVEX;
9143defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
9144 EVEX, VEX_W;
9145
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009146// expand
9147multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
9148 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009149 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009150 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009151 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009152
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009153 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9154 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9155 (_.VT (X86expand (_.VT (bitconvert
9156 (_.LdFrag addr:$src1)))))>,
9157 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009158}
9159
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009160multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9161
9162 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9163 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9164 _.KRCWM:$mask, addr:$src)>;
9165
9166 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9167 (_.VT _.RC:$src0))),
9168 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9169 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9170}
9171
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009172multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
9173 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009174 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
9175 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009176
9177 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009178 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
9179 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
9180 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
9181 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009182 }
9183}
9184
9185defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
9186 EVEX;
9187defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
9188 EVEX, VEX_W;
9189defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
9190 EVEX;
9191defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
9192 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009193
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009194//handle instruction reg_vec1 = op(reg_vec,imm)
9195// op(mem_vec,imm)
9196// op(broadcast(eltVt),imm)
9197//all instruction created with FROUND_CURRENT
9198multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009199 X86VectorVTInfo _>{
9200 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009201 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9202 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009203 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009204 (OpNode (_.VT _.RC:$src1),
9205 (i32 imm:$src2),
9206 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009207 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9208 (ins _.MemOp:$src1, i32u8imm:$src2),
9209 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9210 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
9211 (i32 imm:$src2),
9212 (i32 FROUND_CURRENT))>;
9213 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9214 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9215 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9216 "${src1}"##_.BroadcastStr##", $src2",
9217 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
9218 (i32 imm:$src2),
9219 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009220 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009221}
9222
9223//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9224multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9225 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009226 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009227 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9228 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009229 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009230 "$src1, {sae}, $src2",
9231 (OpNode (_.VT _.RC:$src1),
9232 (i32 imm:$src2),
9233 (i32 FROUND_NO_EXC))>, EVEX_B;
9234}
9235
9236multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
9237 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9238 let Predicates = [prd] in {
9239 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9240 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
9241 EVEX_V512;
9242 }
9243 let Predicates = [prd, HasVLX] in {
9244 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
9245 EVEX_V128;
9246 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
9247 EVEX_V256;
9248 }
9249}
9250
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009251//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9252// op(reg_vec2,mem_vec,imm)
9253// op(reg_vec2,broadcast(eltVt),imm)
9254//all instruction created with FROUND_CURRENT
9255multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009256 X86VectorVTInfo _>{
9257 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009258 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009259 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009260 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9261 (OpNode (_.VT _.RC:$src1),
9262 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009263 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009264 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009265 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9266 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9267 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9268 (OpNode (_.VT _.RC:$src1),
9269 (_.VT (bitconvert (_.LdFrag addr:$src2))),
9270 (i32 imm:$src3),
9271 (i32 FROUND_CURRENT))>;
9272 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9273 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9274 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9275 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9276 (OpNode (_.VT _.RC:$src1),
9277 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9278 (i32 imm:$src3),
9279 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00009280 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009281}
9282
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009283//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9284// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009285multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
9286 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009287 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009288 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9289 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9290 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9291 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9292 (SrcInfo.VT SrcInfo.RC:$src2),
9293 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009294 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9295 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9296 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9297 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9298 (SrcInfo.VT (bitconvert
9299 (SrcInfo.LdFrag addr:$src2))),
9300 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009301 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009302}
9303
9304//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9305// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009306// op(reg_vec2,broadcast(eltVt),imm)
9307multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009308 X86VectorVTInfo _>:
9309 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
9310
Craig Topper05948fb2016-08-02 05:11:15 +00009311 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009312 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9313 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9314 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9315 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9316 (OpNode (_.VT _.RC:$src1),
9317 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
9318 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009319}
9320
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009321//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9322// op(reg_vec2,mem_scalar,imm)
9323//all instruction created with FROUND_CURRENT
9324multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009325 X86VectorVTInfo _> {
9326 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009327 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009328 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009329 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9330 (OpNode (_.VT _.RC:$src1),
9331 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009332 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009333 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009334 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009335 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009336 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9337 (OpNode (_.VT _.RC:$src1),
9338 (_.VT (scalar_to_vector
9339 (_.ScalarLdFrag addr:$src2))),
9340 (i32 imm:$src3),
9341 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00009342 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009343}
9344
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009345//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9346multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
9347 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009348 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009349 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009350 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009351 OpcodeStr, "$src3, {sae}, $src2, $src1",
9352 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009353 (OpNode (_.VT _.RC:$src1),
9354 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009355 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009356 (i32 FROUND_NO_EXC))>, EVEX_B;
9357}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009358//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9359multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
9360 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009361 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009362 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9363 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009364 OpcodeStr, "$src3, {sae}, $src2, $src1",
9365 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009366 (OpNode (_.VT _.RC:$src1),
9367 (_.VT _.RC:$src2),
9368 (i32 imm:$src3),
9369 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009370}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009371
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009372multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
9373 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009374 let Predicates = [prd] in {
9375 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00009376 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009377 EVEX_V512;
9378
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009379 }
9380 let Predicates = [prd, HasVLX] in {
9381 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009382 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009383 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009384 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009385 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009386}
9387
Igor Breger2ae0fe32015-08-31 11:14:02 +00009388multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
9389 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
9390 let Predicates = [HasBWI] in {
9391 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
9392 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9393 }
9394 let Predicates = [HasBWI, HasVLX] in {
9395 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
9396 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
9397 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
9398 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9399 }
9400}
9401
Igor Breger00d9f842015-06-08 14:03:17 +00009402multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
9403 bits<8> opc, SDNode OpNode>{
9404 let Predicates = [HasAVX512] in {
9405 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
9406 }
9407 let Predicates = [HasAVX512, HasVLX] in {
9408 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
9409 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
9410 }
9411}
9412
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009413multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
9414 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
9415 let Predicates = [prd] in {
9416 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
9417 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009418 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009419}
9420
Igor Breger1e58e8a2015-09-02 11:18:55 +00009421multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
9422 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
9423 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
9424 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
9425 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
9426 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009427}
9428
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009429
Igor Breger1e58e8a2015-09-02 11:18:55 +00009430defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
9431 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
9432defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
9433 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
9434defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
9435 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
9436
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009437
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009438defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
9439 0x50, X86VRange, HasDQI>,
9440 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9441defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
9442 0x50, X86VRange, HasDQI>,
9443 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9444
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009445defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
9446 0x51, X86VRange, HasDQI>,
9447 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9448defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
9449 0x51, X86VRange, HasDQI>,
9450 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9451
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009452defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
9453 0x57, X86Reduces, HasDQI>,
9454 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9455defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
9456 0x57, X86Reduces, HasDQI>,
9457 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009458
Igor Breger1e58e8a2015-09-02 11:18:55 +00009459defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
9460 0x27, X86GetMants, HasAVX512>,
9461 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9462defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
9463 0x27, X86GetMants, HasAVX512>,
9464 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9465
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009466let Predicates = [HasAVX512] in {
9467def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009468 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009469def : Pat<(v16f32 (fnearbyint VR512:$src)),
9470 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9471def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009472 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009473def : Pat<(v16f32 (frint VR512:$src)),
9474 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9475def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009476 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009477
9478def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009479 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009480def : Pat<(v8f64 (fnearbyint VR512:$src)),
9481 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9482def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009483 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009484def : Pat<(v8f64 (frint VR512:$src)),
9485 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9486def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009487 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009488}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009489
Craig Topper42a53532017-08-16 23:38:25 +00009490multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
9491 bits<8> opc>{
9492 let Predicates = [HasAVX512] in {
9493 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
9494
9495 }
9496 let Predicates = [HasAVX512, HasVLX] in {
9497 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
9498 }
9499}
9500
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009501defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
9502 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9503defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
9504 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9505defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
9506 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9507defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
9508 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009509
Craig Topperb561e662017-01-19 02:34:29 +00009510let Predicates = [HasAVX512] in {
9511// Provide fallback in case the load node that is used in the broadcast
9512// patterns above is used by additional users, which prevents the pattern
9513// selection.
9514def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9515 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9516 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9517 0)>;
9518def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9519 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9520 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9521 0)>;
9522
9523def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9524 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9525 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9526 0)>;
9527def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9528 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9529 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9530 0)>;
9531
9532def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9533 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9534 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9535 0)>;
9536
9537def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9538 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9539 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9540 0)>;
9541}
9542
Craig Topperc48fa892015-12-27 19:45:21 +00009543multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00009544 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
9545 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009546}
9547
Craig Topperc48fa892015-12-27 19:45:21 +00009548defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009549 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00009550defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009551 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009552
Craig Topper7a299302016-06-09 07:06:38 +00009553defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009554 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009555 EVEX_CD8<8, CD8VF>;
9556
Igor Bregerf3ded812015-08-31 13:09:30 +00009557defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
9558 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
9559
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009560multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9561 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009562 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009563 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009564 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009565 "$src1", "$src1",
9566 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
9567
Craig Toppere1cac152016-06-07 07:27:54 +00009568 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9569 (ins _.MemOp:$src1), OpcodeStr,
9570 "$src1", "$src1",
9571 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
9572 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009573 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009574}
9575
9576multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
9577 X86VectorVTInfo _> :
9578 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009579 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9580 (ins _.ScalarMemOp:$src1), OpcodeStr,
9581 "${src1}"##_.BroadcastStr,
9582 "${src1}"##_.BroadcastStr,
9583 (_.VT (OpNode (X86VBroadcast
9584 (_.ScalarLdFrag addr:$src1))))>,
9585 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009586}
9587
9588multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9589 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9590 let Predicates = [prd] in
9591 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9592
9593 let Predicates = [prd, HasVLX] in {
9594 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9595 EVEX_V256;
9596 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
9597 EVEX_V128;
9598 }
9599}
9600
9601multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
9602 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9603 let Predicates = [prd] in
9604 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
9605 EVEX_V512;
9606
9607 let Predicates = [prd, HasVLX] in {
9608 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
9609 EVEX_V256;
9610 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
9611 EVEX_V128;
9612 }
9613}
9614
9615multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
9616 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009617 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009618 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00009619 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
9620 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009621}
9622
9623multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
9624 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009625 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9626 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009627}
9628
9629multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9630 bits<8> opc_d, bits<8> opc_q,
9631 string OpcodeStr, SDNode OpNode> {
9632 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9633 HasAVX512>,
9634 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9635 HasBWI>;
9636}
9637
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009638defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009639
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009640// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9641let Predicates = [HasAVX512, NoVLX] in {
9642 def : Pat<(v4i64 (abs VR256X:$src)),
9643 (EXTRACT_SUBREG
9644 (VPABSQZrr
9645 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9646 sub_ymm)>;
9647 def : Pat<(v2i64 (abs VR128X:$src)),
9648 (EXTRACT_SUBREG
9649 (VPABSQZrr
9650 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9651 sub_xmm)>;
9652}
9653
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009654multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9655
9656 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009657}
9658
9659defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9660defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9661
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009662// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9663let Predicates = [HasCDI, NoVLX] in {
9664 def : Pat<(v4i64 (ctlz VR256X:$src)),
9665 (EXTRACT_SUBREG
9666 (VPLZCNTQZrr
9667 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9668 sub_ymm)>;
9669 def : Pat<(v2i64 (ctlz VR128X:$src)),
9670 (EXTRACT_SUBREG
9671 (VPLZCNTQZrr
9672 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9673 sub_xmm)>;
9674
9675 def : Pat<(v8i32 (ctlz VR256X:$src)),
9676 (EXTRACT_SUBREG
9677 (VPLZCNTDZrr
9678 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9679 sub_ymm)>;
9680 def : Pat<(v4i32 (ctlz VR128X:$src)),
9681 (EXTRACT_SUBREG
9682 (VPLZCNTDZrr
9683 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9684 sub_xmm)>;
9685}
9686
Igor Breger24cab0f2015-11-16 07:22:00 +00009687//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009688// Counts number of ones - VPOPCNTD and VPOPCNTQ
9689//===---------------------------------------------------------------------===//
9690
9691multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9692 let Predicates = [HasVPOPCNTDQ] in
9693 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9694}
9695
9696// Use 512bit version to implement 128/256 bit.
9697multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9698 let Predicates = [prd] in {
9699 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9700 (EXTRACT_SUBREG
9701 (!cast<Instruction>(NAME # "Zrr")
9702 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9703 _.info256.RC:$src1,
9704 _.info256.SubRegIdx)),
9705 _.info256.SubRegIdx)>;
9706
9707 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9708 (EXTRACT_SUBREG
9709 (!cast<Instruction>(NAME # "Zrr")
9710 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9711 _.info128.RC:$src1,
9712 _.info128.SubRegIdx)),
9713 _.info128.SubRegIdx)>;
9714 }
9715}
9716
9717defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9718 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9719defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9720 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9721
9722//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009723// Replicate Single FP - MOVSHDUP and MOVSLDUP
9724//===---------------------------------------------------------------------===//
9725multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9726 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9727 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009728}
9729
9730defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9731defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009732
9733//===----------------------------------------------------------------------===//
9734// AVX-512 - MOVDDUP
9735//===----------------------------------------------------------------------===//
9736
9737multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9738 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009739 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009740 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9741 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9742 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009743 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9744 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9745 (_.VT (OpNode (_.VT (scalar_to_vector
9746 (_.ScalarLdFrag addr:$src)))))>,
9747 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009748 }
Igor Breger1f782962015-11-19 08:26:56 +00009749}
9750
9751multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9752 AVX512VLVectorVTInfo VTInfo> {
9753
9754 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9755
9756 let Predicates = [HasAVX512, HasVLX] in {
9757 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9758 EVEX_V256;
9759 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9760 EVEX_V128;
9761 }
9762}
9763
9764multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9765 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9766 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009767}
9768
9769defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9770
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009771let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009772def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009773 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009774def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009775 (VMOVDDUPZ128rm addr:$src)>;
9776def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9777 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009778
9779def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9780 (v2f64 VR128X:$src0)),
9781 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9782def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9783 (bitconvert (v4i32 immAllZerosV))),
9784 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9785
9786def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9787 (v2f64 VR128X:$src0)),
9788 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9789 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9790def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9791 (bitconvert (v4i32 immAllZerosV))),
9792 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9793
9794def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9795 (v2f64 VR128X:$src0)),
9796 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9797def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9798 (bitconvert (v4i32 immAllZerosV))),
9799 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009800}
Igor Breger1f782962015-11-19 08:26:56 +00009801
Igor Bregerf2460112015-07-26 14:41:44 +00009802//===----------------------------------------------------------------------===//
9803// AVX-512 - Unpack Instructions
9804//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009805defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9806 SSE_ALU_ITINS_S>;
9807defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9808 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009809
9810defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9811 SSE_INTALU_ITINS_P, HasBWI>;
9812defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9813 SSE_INTALU_ITINS_P, HasBWI>;
9814defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9815 SSE_INTALU_ITINS_P, HasBWI>;
9816defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9817 SSE_INTALU_ITINS_P, HasBWI>;
9818
9819defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9820 SSE_INTALU_ITINS_P, HasAVX512>;
9821defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9822 SSE_INTALU_ITINS_P, HasAVX512>;
9823defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9824 SSE_INTALU_ITINS_P, HasAVX512>;
9825defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9826 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009827
9828//===----------------------------------------------------------------------===//
9829// AVX-512 - Extract & Insert Integer Instructions
9830//===----------------------------------------------------------------------===//
9831
9832multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9833 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009834 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9835 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9836 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9837 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9838 imm:$src2)))),
9839 addr:$dst)]>,
9840 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009841}
9842
9843multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9844 let Predicates = [HasBWI] in {
9845 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9846 (ins _.RC:$src1, u8imm:$src2),
9847 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9848 [(set GR32orGR64:$dst,
9849 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9850 EVEX, TAPD;
9851
9852 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9853 }
9854}
9855
9856multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9857 let Predicates = [HasBWI] in {
9858 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9859 (ins _.RC:$src1, u8imm:$src2),
9860 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9861 [(set GR32orGR64:$dst,
9862 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9863 EVEX, PD;
9864
Craig Topper99f6b622016-05-01 01:03:56 +00009865 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009866 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9867 (ins _.RC:$src1, u8imm:$src2),
9868 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009869 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009870
Igor Bregerdefab3c2015-10-08 12:55:01 +00009871 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9872 }
9873}
9874
9875multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9876 RegisterClass GRC> {
9877 let Predicates = [HasDQI] in {
9878 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9879 (ins _.RC:$src1, u8imm:$src2),
9880 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9881 [(set GRC:$dst,
9882 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9883 EVEX, TAPD;
9884
Craig Toppere1cac152016-06-07 07:27:54 +00009885 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9886 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9887 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9888 [(store (extractelt (_.VT _.RC:$src1),
9889 imm:$src2),addr:$dst)]>,
9890 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009891 }
9892}
9893
9894defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9895defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9896defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9897defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9898
9899multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9900 X86VectorVTInfo _, PatFrag LdFrag> {
9901 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9902 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9903 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9904 [(set _.RC:$dst,
9905 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9906 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9907}
9908
9909multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9910 X86VectorVTInfo _, PatFrag LdFrag> {
9911 let Predicates = [HasBWI] in {
9912 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9913 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9914 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9915 [(set _.RC:$dst,
9916 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9917
9918 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9919 }
9920}
9921
9922multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9923 X86VectorVTInfo _, RegisterClass GRC> {
9924 let Predicates = [HasDQI] in {
9925 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9926 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9927 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9928 [(set _.RC:$dst,
9929 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9930 EVEX_4V, TAPD;
9931
9932 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9933 _.ScalarLdFrag>, TAPD;
9934 }
9935}
9936
9937defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9938 extloadi8>, TAPD;
9939defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9940 extloadi16>, PD;
9941defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9942defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009943//===----------------------------------------------------------------------===//
9944// VSHUFPS - VSHUFPD Operations
9945//===----------------------------------------------------------------------===//
9946multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9947 AVX512VLVectorVTInfo VTInfo_FP>{
9948 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9949 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9950 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009951}
9952
9953defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9954defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009955//===----------------------------------------------------------------------===//
9956// AVX-512 - Byte shift Left/Right
9957//===----------------------------------------------------------------------===//
9958
9959multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9960 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9961 def rr : AVX512<opc, MRMr,
9962 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9963 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9964 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009965 def rm : AVX512<opc, MRMm,
9966 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9967 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9968 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009969 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9970 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009971}
9972
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009973multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009974 Format MRMm, string OpcodeStr, Predicate prd>{
9975 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009976 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009977 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009978 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009979 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009980 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009981 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009982 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009983 }
9984}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009985defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009986 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009987defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009988 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9989
9990
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009991multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009992 string OpcodeStr, X86VectorVTInfo _dst,
9993 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009994 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009995 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009996 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009997 [(set _dst.RC:$dst,(_dst.VT
9998 (OpNode (_src.VT _src.RC:$src1),
9999 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010000 def rm : AVX512BI<opc, MRMSrcMem,
10001 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10002 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10003 [(set _dst.RC:$dst,(_dst.VT
10004 (OpNode (_src.VT _src.RC:$src1),
10005 (_src.VT (bitconvert
10006 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010007}
10008
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010009multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +000010010 string OpcodeStr, Predicate prd> {
10011 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +000010012 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
10013 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010014 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +000010015 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
10016 v32i8x_info>, EVEX_V256;
10017 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
10018 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010019 }
10020}
10021
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010022defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +000010023 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010024
Craig Topper4e794c72017-02-19 19:36:58 +000010025// Transforms to swizzle an immediate to enable better matching when
10026// memory operand isn't in the right place.
10027def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10028 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10029 uint8_t Imm = N->getZExtValue();
10030 // Swap bits 1/4 and 3/6.
10031 uint8_t NewImm = Imm & 0xa5;
10032 if (Imm & 0x02) NewImm |= 0x10;
10033 if (Imm & 0x10) NewImm |= 0x02;
10034 if (Imm & 0x08) NewImm |= 0x40;
10035 if (Imm & 0x40) NewImm |= 0x08;
10036 return getI8Imm(NewImm, SDLoc(N));
10037}]>;
10038def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10039 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10040 uint8_t Imm = N->getZExtValue();
10041 // Swap bits 2/4 and 3/5.
10042 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010043 if (Imm & 0x04) NewImm |= 0x10;
10044 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010045 if (Imm & 0x08) NewImm |= 0x20;
10046 if (Imm & 0x20) NewImm |= 0x08;
10047 return getI8Imm(NewImm, SDLoc(N));
10048}]>;
Craig Topper48905772017-02-19 21:32:15 +000010049def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10050 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10051 uint8_t Imm = N->getZExtValue();
10052 // Swap bits 1/2 and 5/6.
10053 uint8_t NewImm = Imm & 0x99;
10054 if (Imm & 0x02) NewImm |= 0x04;
10055 if (Imm & 0x04) NewImm |= 0x02;
10056 if (Imm & 0x20) NewImm |= 0x40;
10057 if (Imm & 0x40) NewImm |= 0x20;
10058 return getI8Imm(NewImm, SDLoc(N));
10059}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010060def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10061 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10062 uint8_t Imm = N->getZExtValue();
10063 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10064 uint8_t NewImm = Imm & 0x81;
10065 if (Imm & 0x02) NewImm |= 0x04;
10066 if (Imm & 0x04) NewImm |= 0x10;
10067 if (Imm & 0x08) NewImm |= 0x40;
10068 if (Imm & 0x10) NewImm |= 0x02;
10069 if (Imm & 0x20) NewImm |= 0x08;
10070 if (Imm & 0x40) NewImm |= 0x20;
10071 return getI8Imm(NewImm, SDLoc(N));
10072}]>;
10073def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10074 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10075 uint8_t Imm = N->getZExtValue();
10076 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10077 uint8_t NewImm = Imm & 0x81;
10078 if (Imm & 0x02) NewImm |= 0x10;
10079 if (Imm & 0x04) NewImm |= 0x02;
10080 if (Imm & 0x08) NewImm |= 0x20;
10081 if (Imm & 0x10) NewImm |= 0x04;
10082 if (Imm & 0x20) NewImm |= 0x40;
10083 if (Imm & 0x40) NewImm |= 0x08;
10084 return getI8Imm(NewImm, SDLoc(N));
10085}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010086
Igor Bregerb4bb1902015-10-15 12:33:24 +000010087multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010088 X86VectorVTInfo _>{
10089 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010090 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10091 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010092 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010093 (OpNode (_.VT _.RC:$src1),
10094 (_.VT _.RC:$src2),
10095 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +000010096 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +000010097 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10098 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10099 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10100 (OpNode (_.VT _.RC:$src1),
10101 (_.VT _.RC:$src2),
10102 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +000010103 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +000010104 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
10105 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10106 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10107 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10108 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10109 (OpNode (_.VT _.RC:$src1),
10110 (_.VT _.RC:$src2),
10111 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +000010112 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +000010113 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010114 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010115
10116 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010117 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10118 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10119 _.RC:$src1)),
10120 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10121 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10122 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10123 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10124 _.RC:$src1)),
10125 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10126 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010127
10128 // Additional patterns for matching loads in other positions.
10129 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10130 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10131 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10132 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10133 def : Pat<(_.VT (OpNode _.RC:$src1,
10134 (bitconvert (_.LdFrag addr:$src3)),
10135 _.RC:$src2, (i8 imm:$src4))),
10136 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10137 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10138
10139 // Additional patterns for matching zero masking with loads in other
10140 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010141 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10142 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10143 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10144 _.ImmAllZerosV)),
10145 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10146 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10147 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10148 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10149 _.RC:$src2, (i8 imm:$src4)),
10150 _.ImmAllZerosV)),
10151 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10152 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010153
10154 // Additional patterns for matching masked loads with different
10155 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010156 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10157 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10158 _.RC:$src2, (i8 imm:$src4)),
10159 _.RC:$src1)),
10160 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10161 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010162 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10163 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10164 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10165 _.RC:$src1)),
10166 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10167 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10168 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10169 (OpNode _.RC:$src2, _.RC:$src1,
10170 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10171 _.RC:$src1)),
10172 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10173 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10174 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10175 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10176 _.RC:$src1, (i8 imm:$src4)),
10177 _.RC:$src1)),
10178 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10179 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10180 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10181 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10182 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10183 _.RC:$src1)),
10184 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10185 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010186
10187 // Additional patterns for matching broadcasts in other positions.
10188 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10189 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10190 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10191 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10192 def : Pat<(_.VT (OpNode _.RC:$src1,
10193 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10194 _.RC:$src2, (i8 imm:$src4))),
10195 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10196 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10197
10198 // Additional patterns for matching zero masking with broadcasts in other
10199 // positions.
10200 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10201 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10202 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10203 _.ImmAllZerosV)),
10204 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10205 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10206 (VPTERNLOG321_imm8 imm:$src4))>;
10207 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10208 (OpNode _.RC:$src1,
10209 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10210 _.RC:$src2, (i8 imm:$src4)),
10211 _.ImmAllZerosV)),
10212 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10213 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10214 (VPTERNLOG132_imm8 imm:$src4))>;
10215
10216 // Additional patterns for matching masked broadcasts with different
10217 // operand orders.
10218 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10219 (OpNode _.RC:$src1,
10220 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10221 _.RC:$src2, (i8 imm:$src4)),
10222 _.RC:$src1)),
10223 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10224 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010225 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10226 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10227 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10228 _.RC:$src1)),
10229 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10230 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10231 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10232 (OpNode _.RC:$src2, _.RC:$src1,
10233 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10234 (i8 imm:$src4)), _.RC:$src1)),
10235 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10236 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10237 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10238 (OpNode _.RC:$src2,
10239 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10240 _.RC:$src1, (i8 imm:$src4)),
10241 _.RC:$src1)),
10242 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10243 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10244 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10245 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10246 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10247 _.RC:$src1)),
10248 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10249 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010250}
10251
10252multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
10253 let Predicates = [HasAVX512] in
10254 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
10255 let Predicates = [HasAVX512, HasVLX] in {
10256 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
10257 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
10258 }
10259}
10260
10261defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
10262defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
10263
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010264//===----------------------------------------------------------------------===//
10265// AVX-512 - FixupImm
10266//===----------------------------------------------------------------------===//
10267
10268multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010269 X86VectorVTInfo _>{
10270 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010271 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10272 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10273 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10274 (OpNode (_.VT _.RC:$src1),
10275 (_.VT _.RC:$src2),
10276 (_.IntVT _.RC:$src3),
10277 (i32 imm:$src4),
10278 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010279 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10280 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10281 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10282 (OpNode (_.VT _.RC:$src1),
10283 (_.VT _.RC:$src2),
10284 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10285 (i32 imm:$src4),
10286 (i32 FROUND_CURRENT))>;
10287 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10288 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10289 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10290 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10291 (OpNode (_.VT _.RC:$src1),
10292 (_.VT _.RC:$src2),
10293 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10294 (i32 imm:$src4),
10295 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010296 } // Constraints = "$src1 = $dst"
10297}
10298
10299multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010300 SDNode OpNode, X86VectorVTInfo _>{
10301let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010302 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10303 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010304 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010305 "$src2, $src3, {sae}, $src4",
10306 (OpNode (_.VT _.RC:$src1),
10307 (_.VT _.RC:$src2),
10308 (_.IntVT _.RC:$src3),
10309 (i32 imm:$src4),
10310 (i32 FROUND_NO_EXC))>, EVEX_B;
10311 }
10312}
10313
10314multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10315 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010316 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10317 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010318 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10319 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10320 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10321 (OpNode (_.VT _.RC:$src1),
10322 (_.VT _.RC:$src2),
10323 (_src3VT.VT _src3VT.RC:$src3),
10324 (i32 imm:$src4),
10325 (i32 FROUND_CURRENT))>;
10326
10327 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10328 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10329 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10330 "$src2, $src3, {sae}, $src4",
10331 (OpNode (_.VT _.RC:$src1),
10332 (_.VT _.RC:$src2),
10333 (_src3VT.VT _src3VT.RC:$src3),
10334 (i32 imm:$src4),
10335 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010336 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10337 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10338 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10339 (OpNode (_.VT _.RC:$src1),
10340 (_.VT _.RC:$src2),
10341 (_src3VT.VT (scalar_to_vector
10342 (_src3VT.ScalarLdFrag addr:$src3))),
10343 (i32 imm:$src4),
10344 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010345 }
10346}
10347
10348multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10349 let Predicates = [HasAVX512] in
10350 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10351 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10352 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10353 let Predicates = [HasAVX512, HasVLX] in {
10354 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10355 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10356 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10357 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10358 }
10359}
10360
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010361defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10362 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010363 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010364defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10365 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010366 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010367defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010368 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010369defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010370 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010371
10372
10373
10374// Patterns used to select SSE scalar fp arithmetic instructions from
10375// either:
10376//
10377// (1) a scalar fp operation followed by a blend
10378//
10379// The effect is that the backend no longer emits unnecessary vector
10380// insert instructions immediately after SSE scalar fp instructions
10381// like addss or mulss.
10382//
10383// For example, given the following code:
10384// __m128 foo(__m128 A, __m128 B) {
10385// A[0] += B[0];
10386// return A;
10387// }
10388//
10389// Previously we generated:
10390// addss %xmm0, %xmm1
10391// movss %xmm1, %xmm0
10392//
10393// We now generate:
10394// addss %xmm1, %xmm0
10395//
10396// (2) a vector packed single/double fp operation followed by a vector insert
10397//
10398// The effect is that the backend converts the packed fp instruction
10399// followed by a vector insert into a single SSE scalar fp instruction.
10400//
10401// For example, given the following code:
10402// __m128 foo(__m128 A, __m128 B) {
10403// __m128 C = A + B;
10404// return (__m128) {c[0], a[1], a[2], a[3]};
10405// }
10406//
10407// Previously we generated:
10408// addps %xmm0, %xmm1
10409// movss %xmm1, %xmm0
10410//
10411// We now generate:
10412// addss %xmm1, %xmm0
10413
10414// TODO: Some canonicalization in lowering would simplify the number of
10415// patterns we have to try to match.
10416multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10417 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010418 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010419 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10420 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10421 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010422 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010423 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010424
Craig Topper5625d242016-07-29 06:06:00 +000010425 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010426 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10427 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10428 FR32X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010429 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010430 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010431
10432 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010433 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10434 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010435 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10436
10437 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010438 def : Pat<(v4f32 (X86Blendi (v4f32 VR128X:$dst),
10439 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010440 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010441
10442 // extracted masked scalar math op with insert via movss
10443 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10444 (scalar_to_vector
10445 (X86selects VK1WM:$mask,
10446 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10447 FR32X:$src2),
10448 FR32X:$src0))),
10449 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10450 VK1WM:$mask, v4f32:$src1,
10451 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010452 }
10453}
10454
10455defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10456defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10457defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10458defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10459
10460multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10461 let Predicates = [HasAVX512] in {
10462 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010463 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10464 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10465 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010466 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010467 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010468
10469 // extracted scalar math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010470 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10471 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10472 FR64X:$src))), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010473 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010474 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010475
10476 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010477 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10478 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010479 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10480
10481 // vector math op with insert via blend
Craig Topper5ef13ba2016-12-26 07:26:07 +000010482 def : Pat<(v2f64 (X86Blendi (v2f64 VR128X:$dst),
10483 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)), (i8 1))),
Craig Topper5625d242016-07-29 06:06:00 +000010484 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
Craig Topper83f21452016-12-27 01:56:24 +000010485
10486 // extracted masked scalar math op with insert via movss
10487 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10488 (scalar_to_vector
10489 (X86selects VK1WM:$mask,
10490 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10491 FR64X:$src2),
10492 FR64X:$src0))),
10493 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10494 VK1WM:$mask, v2f64:$src1,
10495 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010496 }
10497}
10498
10499defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10500defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10501defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10502defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;