Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 62 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 65 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 66 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 67 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 68 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 69 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 70 | // Node definitions. |
| 71 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 72 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
| 73 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 74 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 75 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 76 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 77 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 | |
| 79 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 80 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 81 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 82 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 83 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 84 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 85 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 86 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 87 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 88 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 89 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 90 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | |
| 92 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 93 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 94 | def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 95 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | |
| 97 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 98 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | |
| 100 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 101 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 102 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 103 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 105 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 106 | [SDNPHasChain]>; |
| 107 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 108 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 109 | [SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 110 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 111 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 112 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 113 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 114 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 115 | |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 116 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 117 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 118 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 119 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 120 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 121 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 122 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 123 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 124 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 125 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 126 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 127 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 128 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 129 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 130 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 131 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | [SDNPHasChain]>; |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 133 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 134 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 135 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 136 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 137 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 138 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame^] | 139 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 140 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 141 | |
| 142 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 143 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 144 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 145 | // ARM Instruction Predicate Definitions. |
| 146 | // |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 147 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 148 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 149 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 150 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate; |
| 151 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate; |
| 152 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 153 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 154 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 155 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 156 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate; |
| 157 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate; |
| 158 | def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate; |
Bob Wilson | 0406356 | 2010-12-15 22:14:12 +0000 | [diff] [blame] | 159 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 160 | def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate; |
| 161 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
| 162 | AssemblerPredicate; |
| 163 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
| 164 | AssemblerPredicate; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 165 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
| 166 | AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 167 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 168 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 169 | def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 170 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 171 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate; |
| 172 | def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 173 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 174 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 175 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 176 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 177 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 178 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 179 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 180 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 181 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 182 | // ARM Flag Definitions. |
| 183 | |
| 184 | class RegConstraint<string C> { |
| 185 | string Constraints = C; |
| 186 | } |
| 187 | |
| 188 | //===----------------------------------------------------------------------===// |
| 189 | // ARM specific transformation functions and pattern fragments. |
| 190 | // |
| 191 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 192 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 193 | // so_imm_neg def below. |
| 194 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 195 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 196 | }]>; |
| 197 | |
| 198 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 199 | // so_imm_not def below. |
| 200 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 201 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 202 | }]>; |
| 203 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 204 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
| 205 | def imm1_15 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 206 | return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 207 | }]>; |
| 208 | |
| 209 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
| 210 | def imm16_31 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 211 | return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 212 | }]>; |
| 213 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 214 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 215 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 216 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 217 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 218 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 219 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 220 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 221 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 222 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | |
| 224 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 225 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 226 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 227 | }]>; |
| 228 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 229 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 230 | def hi16 : SDNodeXForm<imm, [{ |
| 231 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 232 | }]>; |
| 233 | |
| 234 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 235 | // Returns true if all low 16-bits are 0. |
| 236 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 237 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 238 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 239 | /// imm0_65535 predicate - True if the 32-bit immediate is in the range |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 240 | /// [0.65535]. |
| 241 | def imm0_65535 : PatLeaf<(i32 imm), [{ |
| 242 | return (uint32_t)N->getZExtValue() < 65536; |
| 243 | }]>; |
| 244 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 245 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 246 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 247 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 248 | /// adde and sube predicates - True based on whether the carry flag output |
| 249 | /// will be needed or not. |
| 250 | def adde_dead_carry : |
| 251 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 252 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 253 | def sube_dead_carry : |
| 254 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 255 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 256 | def adde_live_carry : |
| 257 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 258 | [{return N->hasAnyUseOfValue(1);}]>; |
| 259 | def sube_live_carry : |
| 260 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 261 | [{return N->hasAnyUseOfValue(1);}]>; |
| 262 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 263 | // An 'and' node with a single use. |
| 264 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 265 | return N->hasOneUse(); |
| 266 | }]>; |
| 267 | |
| 268 | // An 'xor' node with a single use. |
| 269 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 270 | return N->hasOneUse(); |
| 271 | }]>; |
| 272 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 273 | // An 'fmul' node with a single use. |
| 274 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 275 | return N->hasOneUse(); |
| 276 | }]>; |
| 277 | |
| 278 | // An 'fadd' node which checks for single non-hazardous use. |
| 279 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 280 | return hasNoVMLxHazardUse(N); |
| 281 | }]>; |
| 282 | |
| 283 | // An 'fsub' node which checks for single non-hazardous use. |
| 284 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 285 | return hasNoVMLxHazardUse(N); |
| 286 | }]>; |
| 287 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 288 | //===----------------------------------------------------------------------===// |
| 289 | // Operand Definitions. |
| 290 | // |
| 291 | |
| 292 | // Branch target. |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 293 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 294 | let EncoderMethod = "getBranchTargetOpValue"; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 295 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 296 | |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 297 | def uncondbrtarget : Operand<OtherVT> { |
| 298 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
| 299 | } |
| 300 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 301 | // Call target. |
| 302 | def bltarget : Operand<i32> { |
| 303 | // Encoded the same as branch targets. |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 304 | let EncoderMethod = "getBranchTargetOpValue"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 305 | } |
| 306 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 307 | // A list of registers separated by comma. Used by load/store multiple. |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 308 | def RegListAsmOperand : AsmOperandClass { |
| 309 | let Name = "RegList"; |
| 310 | let SuperClasses = []; |
| 311 | } |
| 312 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 313 | def DPRRegListAsmOperand : AsmOperandClass { |
| 314 | let Name = "DPRRegList"; |
| 315 | let SuperClasses = []; |
| 316 | } |
| 317 | |
| 318 | def SPRRegListAsmOperand : AsmOperandClass { |
| 319 | let Name = "SPRRegList"; |
| 320 | let SuperClasses = []; |
| 321 | } |
| 322 | |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 323 | def reglist : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 324 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 325 | let ParserMatchClass = RegListAsmOperand; |
| 326 | let PrintMethod = "printRegisterList"; |
| 327 | } |
| 328 | |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 329 | def dpr_reglist : Operand<i32> { |
| 330 | let EncoderMethod = "getRegisterListOpValue"; |
| 331 | let ParserMatchClass = DPRRegListAsmOperand; |
| 332 | let PrintMethod = "printRegisterList"; |
| 333 | } |
| 334 | |
| 335 | def spr_reglist : Operand<i32> { |
| 336 | let EncoderMethod = "getRegisterListOpValue"; |
| 337 | let ParserMatchClass = SPRRegListAsmOperand; |
| 338 | let PrintMethod = "printRegisterList"; |
| 339 | } |
| 340 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 342 | def cpinst_operand : Operand<i32> { |
| 343 | let PrintMethod = "printCPInstOperand"; |
| 344 | } |
| 345 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 346 | // Local PC labels. |
| 347 | def pclabel : Operand<i32> { |
| 348 | let PrintMethod = "printPCLabel"; |
| 349 | } |
| 350 | |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 351 | // ADR instruction labels. |
| 352 | def adrlabel : Operand<i32> { |
| 353 | let EncoderMethod = "getAdrLabelOpValue"; |
| 354 | } |
| 355 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 356 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 357 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 358 | } |
| 359 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 360 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
| 361 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 362 | int32_t v = (int32_t)N->getZExtValue(); |
| 363 | return v == 8 || v == 16 || v == 24; }]> { |
| 364 | let EncoderMethod = "getRotImmOpValue"; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 365 | } |
| 366 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 367 | // shift_imm: An integer that encodes a shift amount and the type of shift |
| 368 | // (currently either asr or lsl) using the same encoding used for the |
| 369 | // immediates in so_reg operands. |
| 370 | def shift_imm : Operand<i32> { |
| 371 | let PrintMethod = "printShiftImmOperand"; |
| 372 | } |
| 373 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 374 | // shifter_operand operands: so_reg and so_imm. |
| 375 | def so_reg : Operand<i32>, // reg reg imm |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 376 | ComplexPattern<i32, 3, "SelectShifterOperandReg", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 377 | [shl,srl,sra,rotr]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 378 | let EncoderMethod = "getSORegOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 379 | let PrintMethod = "printSORegOperand"; |
| 380 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 381 | } |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 382 | def shift_so_reg : Operand<i32>, // reg reg imm |
| 383 | ComplexPattern<i32, 3, "SelectShiftShifterOperandReg", |
| 384 | [shl,srl,sra,rotr]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 385 | let EncoderMethod = "getSORegOpValue"; |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 386 | let PrintMethod = "printSORegOperand"; |
| 387 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
| 388 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 389 | |
| 390 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
| 391 | // 8-bit immediate rotated by an arbitrary number of bits. so_imm values are |
| 392 | // represented in the imm field in the same 12-bit form that they are encoded |
| 393 | // into so_imm instructions: the 8-bit immediate is the least significant bits |
| 394 | // [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11]. |
Jakob Stoklund Olesen | 00d3dda | 2010-08-17 20:39:04 +0000 | [diff] [blame] | 395 | def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 396 | let EncoderMethod = "getSOImmOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 397 | let PrintMethod = "printSOImmOperand"; |
| 398 | } |
| 399 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 400 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 401 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 402 | // get the first/second pieces. |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 403 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 404 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 405 | }]>; |
| 406 | |
| 407 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 408 | /// |
| 409 | def arm_i32imm : PatLeaf<(imm), [{ |
| 410 | if (Subtarget->hasV6T2Ops()) |
| 411 | return true; |
| 412 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 413 | }]>; |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 414 | |
| 415 | def so_imm2part_1 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 416 | unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 417 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 418 | }]>; |
| 419 | |
| 420 | def so_imm2part_2 : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 421 | unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue()); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 422 | return CurDAG->getTargetConstant(V, MVT::i32); |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 423 | }]>; |
| 424 | |
Jim Grosbach | 15e6ef8 | 2009-11-23 20:35:53 +0000 | [diff] [blame] | 425 | def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{ |
| 426 | return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue()); |
| 427 | }]> { |
| 428 | let PrintMethod = "printSOImm2PartOperand"; |
| 429 | } |
| 430 | |
| 431 | def so_neg_imm2part_1 : SDNodeXForm<imm, [{ |
| 432 | unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue()); |
| 433 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 434 | }]>; |
| 435 | |
| 436 | def so_neg_imm2part_2 : SDNodeXForm<imm, [{ |
| 437 | unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue()); |
| 438 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 439 | }]>; |
| 440 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 441 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
| 442 | def imm0_31 : Operand<i32>, PatLeaf<(imm), [{ |
| 443 | return (int32_t)N->getZExtValue() < 32; |
| 444 | }]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 445 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 446 | /// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'. |
| 447 | def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{ |
| 448 | return (int32_t)N->getZExtValue() < 32; |
| 449 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 450 | let EncoderMethod = "getImmMinusOneOpValue"; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 451 | } |
| 452 | |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 453 | // For movt/movw - sets the MC Encoder method. |
| 454 | // The imm is split into imm{15-12}, imm{11-0} |
| 455 | // |
| 456 | def movt_imm : Operand<i32> { |
| 457 | let EncoderMethod = "getMovtImmOpValue"; |
| 458 | } |
| 459 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 460 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 461 | /// e.g., 0xf000ffff |
| 462 | def bf_inv_mask_imm : Operand<i32>, |
| 463 | PatLeaf<(imm), [{ |
| 464 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 465 | }] > { |
| 466 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 467 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 468 | } |
| 469 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 470 | // Define ARM specific addressing modes. |
| 471 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 472 | |
| 473 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 474 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 475 | def addrmode_imm12 : Operand<i32>, |
| 476 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 477 | // 12-bit immediate operand. Note that instructions using this encode |
| 478 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 479 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 480 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 481 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 482 | let PrintMethod = "printAddrModeImm12Operand"; |
| 483 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 484 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 485 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 486 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 487 | def ldst_so_reg : Operand<i32>, |
| 488 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 489 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 490 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 491 | let PrintMethod = "printAddrMode2Operand"; |
| 492 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 493 | } |
| 494 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 495 | // addrmode2 := reg +/- imm12 |
| 496 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 497 | // |
| 498 | def addrmode2 : Operand<i32>, |
| 499 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 500 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 501 | let PrintMethod = "printAddrMode2Operand"; |
| 502 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 503 | } |
| 504 | |
| 505 | def am2offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 506 | ComplexPattern<i32, 2, "SelectAddrMode2Offset", |
| 507 | [], [SDNPWantRoot]> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 508 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 509 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 510 | let MIOperandInfo = (ops GPR, i32imm); |
| 511 | } |
| 512 | |
| 513 | // addrmode3 := reg +/- reg |
| 514 | // addrmode3 := reg +/- imm8 |
| 515 | // |
| 516 | def addrmode3 : Operand<i32>, |
| 517 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 518 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 519 | let PrintMethod = "printAddrMode3Operand"; |
| 520 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 521 | } |
| 522 | |
| 523 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 524 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 525 | [], [SDNPWantRoot]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 526 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 527 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 528 | let MIOperandInfo = (ops GPR, i32imm); |
| 529 | } |
| 530 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 531 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 532 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 533 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 534 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 535 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 536 | } |
| 537 | |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 538 | def MemMode5AsmOperand : AsmOperandClass { |
Chris Lattner | 14b9385 | 2010-10-29 00:27:31 +0000 | [diff] [blame] | 539 | let Name = "MemMode5"; |
| 540 | let SuperClasses = []; |
| 541 | } |
| 542 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 543 | // addrmode5 := reg +/- imm8*4 |
| 544 | // |
| 545 | def addrmode5 : Operand<i32>, |
| 546 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 547 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 548 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 549 | let ParserMatchClass = MemMode5AsmOperand; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 550 | let EncoderMethod = "getAddrMode5OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 551 | } |
| 552 | |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 553 | // addrmode6 := reg with optional writeback |
| 554 | // |
| 555 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 556 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 557 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 558 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 559 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 560 | } |
| 561 | |
| 562 | def am6offset : Operand<i32> { |
| 563 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 564 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 565 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 566 | } |
| 567 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 568 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 569 | // instructions, specifically VLD4-dup. |
| 570 | def addrmode6dup : Operand<i32>, |
| 571 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 572 | let PrintMethod = "printAddrMode6Operand"; |
| 573 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 574 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
| 575 | } |
| 576 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 577 | // addrmodepc := pc + reg |
| 578 | // |
| 579 | def addrmodepc : Operand<i32>, |
| 580 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 581 | let PrintMethod = "printAddrModePCOperand"; |
| 582 | let MIOperandInfo = (ops GPR, i32imm); |
| 583 | } |
| 584 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 585 | def nohash_imm : Operand<i32> { |
| 586 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 587 | } |
| 588 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 589 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 590 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 591 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 592 | |
| 593 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 594 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 595 | // |
| 596 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 597 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 598 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 599 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 600 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 601 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 602 | // The register-immediate version is re-materializable. This is useful |
| 603 | // in particular for taking the address of a local. |
| 604 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 605 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 606 | iii, opc, "\t$Rd, $Rn, $imm", |
| 607 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 608 | bits<4> Rd; |
| 609 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 610 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 611 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 612 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 613 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 614 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 615 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 616 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 617 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 618 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 619 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 620 | bits<4> Rd; |
| 621 | bits<4> Rn; |
| 622 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 623 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 624 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 625 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 626 | let Inst{15-12} = Rd; |
| 627 | let Inst{11-4} = 0b00000000; |
| 628 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 629 | } |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 630 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 631 | iis, opc, "\t$Rd, $Rn, $shift", |
| 632 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 633 | bits<4> Rd; |
| 634 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 635 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 636 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 637 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 638 | let Inst{15-12} = Rd; |
| 639 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 640 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 641 | } |
| 642 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 643 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 644 | /// instruction modifies the CPSR register. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 645 | let Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 646 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 647 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 648 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 649 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 650 | iii, opc, "\t$Rd, $Rn, $imm", |
| 651 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 652 | bits<4> Rd; |
| 653 | bits<4> Rn; |
| 654 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 655 | let Inst{25} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 656 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 657 | let Inst{19-16} = Rn; |
| 658 | let Inst{15-12} = Rd; |
| 659 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 660 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 661 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 662 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 663 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 664 | bits<4> Rd; |
| 665 | bits<4> Rn; |
| 666 | bits<4> Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 667 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 668 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 669 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 670 | let Inst{19-16} = Rn; |
| 671 | let Inst{15-12} = Rd; |
| 672 | let Inst{11-4} = 0b00000000; |
| 673 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 674 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 675 | def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, |
| 676 | iis, opc, "\t$Rd, $Rn, $shift", |
| 677 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> { |
| 678 | bits<4> Rd; |
| 679 | bits<4> Rn; |
| 680 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 681 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 682 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 683 | let Inst{19-16} = Rn; |
| 684 | let Inst{15-12} = Rd; |
| 685 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 686 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 687 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 688 | } |
| 689 | |
| 690 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 691 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 692 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 693 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 694 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 695 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 696 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 697 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 698 | opc, "\t$Rn, $imm", |
| 699 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 700 | bits<4> Rn; |
| 701 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 702 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 703 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 704 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 705 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 706 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 707 | } |
| 708 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 709 | opc, "\t$Rn, $Rm", |
| 710 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 711 | bits<4> Rn; |
| 712 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 713 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 714 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 715 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 716 | let Inst{19-16} = Rn; |
| 717 | let Inst{15-12} = 0b0000; |
| 718 | let Inst{11-4} = 0b00000000; |
| 719 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 720 | } |
| 721 | def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis, |
| 722 | opc, "\t$Rn, $shift", |
| 723 | [(opnode GPR:$Rn, so_reg:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 724 | bits<4> Rn; |
| 725 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 726 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 727 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 728 | let Inst{19-16} = Rn; |
| 729 | let Inst{15-12} = 0b0000; |
| 730 | let Inst{11-0} = shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 731 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 732 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 733 | } |
| 734 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 735 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 736 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 737 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 738 | multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 739 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 740 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
| 741 | [(set GPR:$Rd, (opnode GPR:$Rm))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 742 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 743 | bits<4> Rd; |
| 744 | bits<4> Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 745 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 746 | let Inst{15-12} = Rd; |
| 747 | let Inst{11-10} = 0b00; |
| 748 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 749 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 750 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 751 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
| 752 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 753 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 754 | bits<4> Rd; |
| 755 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 756 | bits<2> rot; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 757 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 758 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 759 | let Inst{11-10} = rot; |
Jim Grosbach | 197a8df | 2010-10-15 02:29:58 +0000 | [diff] [blame] | 760 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 761 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 762 | } |
| 763 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 764 | multiclass AI_ext_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 765 | def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm), |
| 766 | IIC_iEXTr, opc, "\t$Rd, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 767 | [/* For disassembly only; pattern left blank */]>, |
| 768 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 769 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 770 | let Inst{11-10} = 0b00; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 771 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 772 | def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 773 | IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 774 | [/* For disassembly only; pattern left blank */]>, |
| 775 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 776 | bits<2> rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 777 | let Inst{19-16} = 0b1111; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 778 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 779 | } |
| 780 | } |
| 781 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 782 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 783 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 784 | multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 785 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 786 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
| 787 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 788 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 789 | bits<4> Rd; |
| 790 | bits<4> Rm; |
| 791 | bits<4> Rn; |
| 792 | let Inst{19-16} = Rn; |
| 793 | let Inst{15-12} = Rd; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 794 | let Inst{11-10} = 0b00; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 795 | let Inst{9-4} = 0b000111; |
| 796 | let Inst{3-0} = Rm; |
Johnny Chen | 76b39e8 | 2009-10-27 18:44:24 +0000 | [diff] [blame] | 797 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 798 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 799 | rot_imm:$rot), |
| 800 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
| 801 | [(set GPR:$Rd, (opnode GPR:$Rn, |
| 802 | (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 803 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 804 | bits<4> Rd; |
| 805 | bits<4> Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 806 | bits<4> Rn; |
| 807 | bits<2> rot; |
| 808 | let Inst{19-16} = Rn; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 809 | let Inst{15-12} = Rd; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 810 | let Inst{11-10} = rot; |
Jim Grosbach | 75b7b87 | 2010-11-18 23:24:22 +0000 | [diff] [blame] | 811 | let Inst{9-4} = 0b000111; |
| 812 | let Inst{3-0} = Rm; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 813 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 814 | } |
| 815 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 816 | // For disassembly only. |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 817 | multiclass AI_exta_rrot_np<bits<8> opcod, string opc> { |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 818 | def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 819 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 820 | [/* For disassembly only; pattern left blank */]>, |
| 821 | Requires<[IsARM, HasV6]> { |
| 822 | let Inst{11-10} = 0b00; |
| 823 | } |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 824 | def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 825 | rot_imm:$rot), |
| 826 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 827 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 828 | Requires<[IsARM, HasV6]> { |
| 829 | bits<4> Rn; |
| 830 | bits<2> rot; |
| 831 | let Inst{19-16} = Rn; |
| 832 | let Inst{11-10} = rot; |
| 833 | } |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 834 | } |
| 835 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 836 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
| 837 | let Uses = [CPSR] in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 838 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 839 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 840 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 841 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 842 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 843 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 844 | bits<4> Rd; |
| 845 | bits<4> Rn; |
| 846 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 847 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 848 | let Inst{15-12} = Rd; |
| 849 | let Inst{19-16} = Rn; |
| 850 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 851 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 852 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 853 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 854 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 855 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 856 | bits<4> Rd; |
| 857 | bits<4> Rn; |
| 858 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 859 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 860 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 861 | let isCommutable = Commutable; |
| 862 | let Inst{3-0} = Rm; |
| 863 | let Inst{15-12} = Rd; |
| 864 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 865 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 866 | def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 867 | DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
| 868 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 869 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 870 | bits<4> Rd; |
| 871 | bits<4> Rn; |
| 872 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 873 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 874 | let Inst{11-0} = shift; |
| 875 | let Inst{15-12} = Rd; |
| 876 | let Inst{19-16} = Rn; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 877 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 878 | } |
| 879 | // Carry setting variants |
| 880 | let Defs = [CPSR] in { |
| 881 | multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode, |
| 882 | bit Commutable = 0> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 883 | def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 884 | DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"), |
| 885 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 886 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 887 | bits<4> Rd; |
| 888 | bits<4> Rn; |
| 889 | bits<12> imm; |
| 890 | let Inst{15-12} = Rd; |
| 891 | let Inst{19-16} = Rn; |
| 892 | let Inst{11-0} = imm; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 893 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 894 | let Inst{25} = 1; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 895 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 896 | def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 897 | DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"), |
| 898 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 899 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 900 | bits<4> Rd; |
| 901 | bits<4> Rn; |
| 902 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 903 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 904 | let isCommutable = Commutable; |
| 905 | let Inst{3-0} = Rm; |
| 906 | let Inst{15-12} = Rd; |
| 907 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 908 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 909 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 910 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 911 | def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 912 | DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"), |
| 913 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 914 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 915 | bits<4> Rd; |
| 916 | bits<4> Rn; |
| 917 | bits<12> shift; |
| 918 | let Inst{11-0} = shift; |
| 919 | let Inst{15-12} = Rd; |
| 920 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 921 | let Inst{20} = 1; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 922 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 923 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 924 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 925 | } |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 926 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 927 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 928 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 929 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 930 | InstrItinClass iir, PatFrag opnode> { |
| 931 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 932 | // GPR and a constrained immediate so that we can use this to match |
| 933 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 934 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 935 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 936 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 937 | bits<4> Rt; |
| 938 | bits<17> addr; |
| 939 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 940 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 941 | let Inst{15-12} = Rt; |
| 942 | let Inst{11-0} = addr{11-0}; // imm12 |
| 943 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 944 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 945 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 946 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 947 | bits<4> Rt; |
| 948 | bits<17> shift; |
| 949 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 950 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 951 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 952 | let Inst{11-0} = shift{11-0}; |
| 953 | } |
| 954 | } |
| 955 | } |
| 956 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 957 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 958 | InstrItinClass iir, PatFrag opnode> { |
| 959 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 960 | // GPR and a constrained immediate so that we can use this to match |
| 961 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 962 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 963 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 964 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 965 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 966 | bits<4> Rt; |
| 967 | bits<17> addr; |
| 968 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 969 | let Inst{19-16} = addr{16-13}; // Rn |
| 970 | let Inst{15-12} = Rt; |
| 971 | let Inst{11-0} = addr{11-0}; // imm12 |
| 972 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 973 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 974 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 975 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 976 | bits<4> Rt; |
| 977 | bits<17> shift; |
| 978 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 979 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 980 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 981 | let Inst{11-0} = shift{11-0}; |
| 982 | } |
| 983 | } |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 984 | //===----------------------------------------------------------------------===// |
| 985 | // Instructions |
| 986 | //===----------------------------------------------------------------------===// |
| 987 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 988 | //===----------------------------------------------------------------------===// |
| 989 | // Miscellaneous Instructions. |
| 990 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 991 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 992 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 993 | /// the function. The first operand is the ID# for this instruction, the second |
| 994 | /// is the index into the MachineConstantPool that this is, the third is the |
| 995 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 996 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 997 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 998 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 999 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1000 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1001 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1002 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1003 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1004 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1005 | def ADJCALLSTACKUP : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1006 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1007 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1008 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1009 | def ADJCALLSTACKDOWN : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1010 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1011 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1012 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1013 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1014 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1015 | [/* For disassembly only; pattern left blank */]>, |
| 1016 | Requires<[IsARM, HasV6T2]> { |
| 1017 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1018 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1019 | let Inst{7-0} = 0b00000000; |
| 1020 | } |
| 1021 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1022 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 1023 | [/* For disassembly only; pattern left blank */]>, |
| 1024 | Requires<[IsARM, HasV6T2]> { |
| 1025 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1026 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1027 | let Inst{7-0} = 0b00000001; |
| 1028 | } |
| 1029 | |
| 1030 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 1031 | [/* For disassembly only; pattern left blank */]>, |
| 1032 | Requires<[IsARM, HasV6T2]> { |
| 1033 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1034 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1035 | let Inst{7-0} = 0b00000010; |
| 1036 | } |
| 1037 | |
| 1038 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 1039 | [/* For disassembly only; pattern left blank */]>, |
| 1040 | Requires<[IsARM, HasV6T2]> { |
| 1041 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1042 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1043 | let Inst{7-0} = 0b00000011; |
| 1044 | } |
| 1045 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1046 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
| 1047 | "\t$dst, $a, $b", |
| 1048 | [/* For disassembly only; pattern left blank */]>, |
| 1049 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1050 | bits<4> Rd; |
| 1051 | bits<4> Rn; |
| 1052 | bits<4> Rm; |
| 1053 | let Inst{3-0} = Rm; |
| 1054 | let Inst{15-12} = Rd; |
| 1055 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1056 | let Inst{27-20} = 0b01101000; |
| 1057 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1058 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1059 | } |
| 1060 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1061 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
| 1062 | [/* For disassembly only; pattern left blank */]>, |
| 1063 | Requires<[IsARM, HasV6T2]> { |
| 1064 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1065 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1066 | let Inst{7-0} = 0b00000100; |
| 1067 | } |
| 1068 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1069 | // The i32imm operand $val can be used by a debugger to store more information |
| 1070 | // about the breakpoint. |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1071 | def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val", |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1072 | [/* For disassembly only; pattern left blank */]>, |
| 1073 | Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1074 | bits<16> val; |
| 1075 | let Inst{3-0} = val{3-0}; |
| 1076 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1077 | let Inst{27-20} = 0b00010010; |
| 1078 | let Inst{7-4} = 0b0111; |
| 1079 | } |
| 1080 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1081 | // Change Processor State is a system instruction -- for disassembly only. |
| 1082 | // The singleton $opt operand contains the following information: |
| 1083 | // opt{4-0} = mode from Inst{4-0} |
| 1084 | // opt{5} = changemode from Inst{17} |
| 1085 | // opt{8-6} = AIF from Inst{8-6} |
| 1086 | // opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable |
Jim Grosbach | 596307e | 2010-10-13 20:38:04 +0000 | [diff] [blame] | 1087 | // FIXME: Integrated assembler will need these split out. |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 1088 | def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1089 | [/* For disassembly only; pattern left blank */]>, |
| 1090 | Requires<[IsARM]> { |
| 1091 | let Inst{31-28} = 0b1111; |
| 1092 | let Inst{27-20} = 0b00010000; |
| 1093 | let Inst{16} = 0; |
| 1094 | let Inst{5} = 0; |
| 1095 | } |
| 1096 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1097 | // Preload signals the memory system of possible future data/instruction access. |
| 1098 | // These are for disassembly only. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1099 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1100 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1101 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1102 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1103 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1104 | bits<4> Rt; |
| 1105 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1106 | let Inst{31-26} = 0b111101; |
| 1107 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1108 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1109 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1110 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1111 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1112 | let Inst{19-16} = addr{16-13}; // Rn |
| 1113 | let Inst{15-12} = Rt; |
| 1114 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1115 | } |
| 1116 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1117 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1118 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1119 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1120 | bits<4> Rt; |
| 1121 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1122 | let Inst{31-26} = 0b111101; |
| 1123 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1124 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1125 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1126 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1127 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1128 | let Inst{19-16} = shift{16-13}; // Rn |
| 1129 | let Inst{11-0} = shift{11-0}; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1130 | } |
| 1131 | } |
| 1132 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1133 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1134 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1135 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1136 | |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1137 | def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary, |
| 1138 | "setend\t$end", |
| 1139 | [/* For disassembly only; pattern left blank */]>, |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1140 | Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1141 | bits<1> end; |
| 1142 | let Inst{31-10} = 0b1111000100000001000000; |
| 1143 | let Inst{9} = end; |
| 1144 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1145 | } |
| 1146 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1147 | def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1148 | [/* For disassembly only; pattern left blank */]>, |
| 1149 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1150 | bits<4> opt; |
| 1151 | let Inst{27-4} = 0b001100100000111100001111; |
| 1152 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1153 | } |
| 1154 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1155 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1156 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1157 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1158 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1159 | Requires<[IsARM]> { |
Bill Wendling | af2b573 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1160 | let Inst = 0xe7ffdefe; |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1161 | } |
| 1162 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1163 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1164 | let isNotDuplicable = 1 in { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1165 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
| 1166 | Size4Bytes, IIC_iALUr, |
| 1167 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1168 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1169 | let AddedComplexity = 10 in { |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1170 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1171 | Size4Bytes, IIC_iLoad_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1172 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1173 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1174 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1175 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1176 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1177 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1178 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1179 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1180 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1181 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1182 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1183 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1184 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1185 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1186 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1187 | Size4Bytes, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1188 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1189 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1190 | let AddedComplexity = 10 in { |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1191 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1192 | Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1193 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1194 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1195 | Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1196 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1197 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1198 | Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1199 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1200 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1201 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1202 | |
| 1203 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1204 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1205 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1206 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1207 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1208 | // know until then which form of the instruction will be used. |
| 1209 | def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1210 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> { |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1211 | bits<4> Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1212 | bits<12> label; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1213 | let Inst{27-25} = 0b001; |
| 1214 | let Inst{20} = 0; |
| 1215 | let Inst{19-16} = 0b1111; |
| 1216 | let Inst{15-12} = Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1217 | let Inst{11-0} = label; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1218 | } |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1219 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
| 1220 | Size4Bytes, IIC_iALUi, []>; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1221 | |
| 1222 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1223 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
| 1224 | Size4Bytes, IIC_iALUi, []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1225 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1226 | //===----------------------------------------------------------------------===// |
| 1227 | // Control Flow Instructions. |
| 1228 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1229 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1230 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1231 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1232 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1233 | "bx", "\tlr", [(ARMretflag)]>, |
| 1234 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1235 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1236 | } |
| 1237 | |
| 1238 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1239 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1240 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1241 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1242 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1243 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1244 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1245 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1246 | // Indirect branches |
| 1247 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1248 | // ARMV4T and above |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1249 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1250 | [(brind GPR:$dst)]>, |
| 1251 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1252 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1253 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1254 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1255 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1256 | |
| 1257 | // ARMV4 only |
Jim Grosbach | 2e812e1 | 2010-11-30 18:56:36 +0000 | [diff] [blame] | 1258 | // FIXME: We would really like to define this as a vanilla ARMPat like: |
| 1259 | // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)> |
| 1260 | // With that, however, we can't set isBranch, isTerminator, etc.. |
| 1261 | def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst), |
| 1262 | Size4Bytes, IIC_Br, [(brind GPR:$dst)]>, |
| 1263 | Requires<[IsARM, NoV4T]>; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1264 | } |
| 1265 | |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1266 | // All calls clobber the non-callee saved registers. SP is marked as |
| 1267 | // a use to prevent stack-pointer assignments that appear immediately |
| 1268 | // before calls from potentially appearing dead. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1269 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1270 | // On non-Darwin platforms R9 is callee-saved. |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1271 | Defs = [R0, R1, R2, R3, R12, LR, |
| 1272 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1273 | D16, D17, D18, D19, D20, D21, D22, D23, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1274 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], |
| 1275 | Uses = [SP] in { |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1276 | def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1277 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1278 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1279 | Requires<[IsARM, IsNotDarwin]> { |
| 1280 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1281 | bits<24> func; |
| 1282 | let Inst{23-0} = func; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1283 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1284 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1285 | def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1286 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1287 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1288 | Requires<[IsARM, IsNotDarwin]> { |
| 1289 | bits<24> func; |
| 1290 | let Inst{23-0} = func; |
| 1291 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1292 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1293 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1294 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1295 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1296 | [(ARMcall GPR:$func)]>, |
| 1297 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1298 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1299 | let Inst{31-4} = 0b1110000100101111111111110011; |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1300 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1301 | } |
| 1302 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1303 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1304 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1305 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1306 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1307 | Requires<[IsARM, HasV4T, IsNotDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1308 | |
| 1309 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1310 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1311 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1312 | Requires<[IsARM, NoV4T, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1313 | } |
| 1314 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1315 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1316 | // On Darwin R9 is call-clobbered. |
| 1317 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 1318 | // moved above / below calls. |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 1319 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 1320 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1321 | D16, D17, D18, D19, D20, D21, D22, D23, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1322 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR], |
| 1323 | Uses = [R7, SP] in { |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1324 | def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1325 | IIC_Br, "bl\t$func", |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1326 | [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> { |
| 1327 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1328 | bits<24> func; |
| 1329 | let Inst{23-0} = func; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1330 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1331 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1332 | def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1333 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1334 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1335 | Requires<[IsARM, IsDarwin]> { |
| 1336 | bits<24> func; |
| 1337 | let Inst{23-0} = func; |
| 1338 | } |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1339 | |
| 1340 | // ARMv5T and above |
| 1341 | def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1342 | IIC_Br, "blx\t$func", |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1343 | [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> { |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1344 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1345 | let Inst{31-4} = 0b1110000100101111111111110011; |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1346 | let Inst{3-0} = func; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1347 | } |
| 1348 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1349 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1350 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1351 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1352 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1353 | Requires<[IsARM, HasV4T, IsDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1354 | |
| 1355 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1356 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
| 1357 | Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
| 1358 | Requires<[IsARM, NoV4T, IsDarwin]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1359 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1360 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1361 | // Tail calls. |
| 1362 | |
Jim Grosbach | 832859d | 2010-10-13 22:09:34 +0000 | [diff] [blame] | 1363 | // FIXME: These should probably be xformed into the non-TC versions of the |
| 1364 | // instructions as part of MC lowering. |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1365 | // FIXME: These seem to be used for both Thumb and ARM instruction selection. |
| 1366 | // Thumb should have its own version since the instruction is actually |
| 1367 | // different, even though the mnemonic is the same. |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1368 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1369 | // Darwin versions. |
| 1370 | let Defs = [R0, R1, R2, R3, R9, R12, |
| 1371 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1372 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1373 | D27, D28, D29, D30, D31, PC], |
| 1374 | Uses = [SP] in { |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1375 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1376 | IIC_Br, []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1377 | |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1378 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1379 | IIC_Br, []>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1380 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1381 | def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1382 | IIC_Br, "b\t$dst @ TAILCALL", |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1383 | []>, Requires<[IsARM, IsDarwin]>; |
Dale Johannesen | 7835f1f | 2010-07-08 01:18:23 +0000 | [diff] [blame] | 1384 | |
| 1385 | def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1386 | IIC_Br, "b.w\t$dst @ TAILCALL", |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1387 | []>, Requires<[IsThumb, IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1388 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1389 | def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
| 1390 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1391 | []>, Requires<[IsDarwin]> { |
Jim Grosbach | 2d294f5 | 2010-10-14 17:24:28 +0000 | [diff] [blame] | 1392 | bits<4> dst; |
| 1393 | let Inst{31-4} = 0b1110000100101111111111110001; |
| 1394 | let Inst{3-0} = dst; |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1395 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1396 | } |
| 1397 | |
| 1398 | // Non-Darwin versions (the difference is R9). |
| 1399 | let Defs = [R0, R1, R2, R3, R12, |
| 1400 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 1401 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, |
| 1402 | D27, D28, D29, D30, D31, PC], |
| 1403 | Uses = [SP] in { |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1404 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1405 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1406 | |
Jim Grosbach | 5c86a0a | 2010-11-30 00:09:06 +0000 | [diff] [blame] | 1407 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1408 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1409 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1410 | def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1411 | IIC_Br, "b\t$dst @ TAILCALL", |
| 1412 | []>, Requires<[IsARM, IsNotDarwin]>; |
Dale Johannesen | 1041680 | 2010-06-18 20:44:28 +0000 | [diff] [blame] | 1413 | |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1414 | def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops), |
| 1415 | IIC_Br, "b.w\t$dst @ TAILCALL", |
| 1416 | []>, Requires<[IsThumb, IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1417 | |
Dale Johannesen | b0ccb75 | 2010-06-21 18:21:49 +0000 | [diff] [blame] | 1418 | def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops), |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1419 | BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL", |
| 1420 | []>, Requires<[IsNotDarwin]> { |
Jim Grosbach | 2d294f5 | 2010-10-14 17:24:28 +0000 | [diff] [blame] | 1421 | bits<4> dst; |
| 1422 | let Inst{31-4} = 0b1110000100101111111111110001; |
| 1423 | let Inst{3-0} = dst; |
Evan Cheng | 6523d2f | 2010-06-19 00:11:54 +0000 | [diff] [blame] | 1424 | } |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 1425 | } |
| 1426 | } |
| 1427 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1428 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1429 | // B is "predicable" since it can be xformed into a Bcc. |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1430 | let isBarrier = 1 in { |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1431 | let isPredicable = 1 in |
David Goodwin | 8b7d7ad | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 1432 | def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br, |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 1433 | "b\t$target", [(br bb:$target)]> { |
| 1434 | bits<24> target; |
Jim Grosbach | d75c3f1 | 2010-11-12 18:13:26 +0000 | [diff] [blame] | 1435 | let Inst{31-28} = 0b1110; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 1436 | let Inst{23-0} = target; |
| 1437 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1438 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1439 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1440 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1441 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1442 | SizeSpecial, IIC_Br, |
| 1443 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1444 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1445 | // into i12 and rs suffixed versions. |
| 1446 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1447 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1448 | SizeSpecial, IIC_Br, |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1449 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1450 | imm:$id)]>; |
Jim Grosbach | 0eb49c5 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1451 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1452 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1453 | SizeSpecial, IIC_Br, |
Jim Grosbach | f8dabac | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1454 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1455 | imm:$id)]>; |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1456 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1457 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1458 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1459 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1460 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1461 | def Bcc : ABI<0b1010, (outs), (ins brtarget:$target), |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1462 | IIC_Br, "b", "\t$target", |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 1463 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1464 | bits<24> target; |
| 1465 | let Inst{23-0} = target; |
| 1466 | } |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1467 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1468 | |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1469 | // Branch and Exchange Jazelle -- for disassembly only |
| 1470 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
| 1471 | [/* For disassembly only; pattern left blank */]> { |
| 1472 | let Inst{23-20} = 0b0010; |
| 1473 | //let Inst{19-8} = 0xfff; |
| 1474 | let Inst{7-4} = 0b0010; |
| 1475 | } |
| 1476 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1477 | // Secure Monitor Call is a system instruction -- for disassembly only |
| 1478 | def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt", |
| 1479 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1480 | bits<4> opt; |
| 1481 | let Inst{23-4} = 0b01100000000000000111; |
| 1482 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1483 | } |
| 1484 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1485 | // Supervisor Call (Software Interrupt) -- for disassembly only |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1486 | let isCall = 1, Uses = [SP] in { |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1487 | def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1488 | [/* For disassembly only; pattern left blank */]> { |
| 1489 | bits<24> svc; |
| 1490 | let Inst{23-0} = svc; |
| 1491 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1492 | } |
| 1493 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1494 | // Store Return State is a system instruction -- for disassembly only |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1495 | let isCodeGenOnly = 1 in { // FIXME: This should not use submode! |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1496 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1497 | NoItinerary, "srs${amode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1498 | [/* For disassembly only; pattern left blank */]> { |
| 1499 | let Inst{31-28} = 0b1111; |
| 1500 | let Inst{22-20} = 0b110; // W = 1 |
| 1501 | } |
| 1502 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1503 | def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1504 | NoItinerary, "srs${amode}\tsp, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1505 | [/* For disassembly only; pattern left blank */]> { |
| 1506 | let Inst{31-28} = 0b1111; |
| 1507 | let Inst{22-20} = 0b100; // W = 0 |
| 1508 | } |
| 1509 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1510 | // Return From Exception is a system instruction -- for disassembly only |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1511 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1512 | NoItinerary, "rfe${amode}\t$base!", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1513 | [/* For disassembly only; pattern left blank */]> { |
| 1514 | let Inst{31-28} = 0b1111; |
| 1515 | let Inst{22-20} = 0b011; // W = 1 |
| 1516 | } |
| 1517 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1518 | def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1519 | NoItinerary, "rfe${amode}\t$base", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1520 | [/* For disassembly only; pattern left blank */]> { |
| 1521 | let Inst{31-28} = 0b1111; |
| 1522 | let Inst{22-20} = 0b001; // W = 0 |
| 1523 | } |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1524 | } // isCodeGenOnly = 1 |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1525 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1526 | //===----------------------------------------------------------------------===// |
| 1527 | // Load / store Instructions. |
| 1528 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1529 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1530 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1531 | |
| 1532 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1533 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1534 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1535 | defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1536 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1537 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1538 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1539 | defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1540 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1541 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1542 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1543 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1544 | isReMaterializable = 1 in |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1545 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1546 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 1547 | []> { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1548 | bits<4> Rt; |
| 1549 | bits<17> addr; |
| 1550 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1551 | let Inst{19-16} = 0b1111; |
| 1552 | let Inst{15-12} = Rt; |
| 1553 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1554 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1555 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1556 | // Loads with zero extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1557 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1558 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 1559 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1560 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1561 | // Loads with sign extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1562 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1563 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 1564 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1565 | |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1566 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1567 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 1568 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1569 | |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1570 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1, |
| 1571 | isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring? |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1572 | // FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1) |
| 1573 | // how to represent that such that tblgen is happy and we don't |
| 1574 | // mark this codegen only? |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1575 | // Load doubleword |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1576 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 1577 | (ins addrmode3:$addr), LdMiscFrm, |
| 1578 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1579 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1580 | } |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1581 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1582 | // Indexed loads |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1583 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { |
Jim Grosbach | 0f6e33b | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1584 | def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1585 | (ins addrmode2:$addr), IndexModePre, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1586 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1587 | // {17-14} Rn |
| 1588 | // {13} 1 == Rm, 0 == imm12 |
| 1589 | // {12} isAdd |
| 1590 | // {11-0} imm12/Rm |
| 1591 | bits<18> addr; |
| 1592 | let Inst{25} = addr{13}; |
| 1593 | let Inst{23} = addr{12}; |
| 1594 | let Inst{19-16} = addr{17-14}; |
| 1595 | let Inst{11-0} = addr{11-0}; |
| 1596 | } |
Jim Grosbach | 0f6e33b | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1597 | def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1598 | (ins GPR:$Rn, am2offset:$offset), |
| 1599 | IndexModePost, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1600 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
| 1601 | // {13} 1 == Rm, 0 == imm12 |
| 1602 | // {12} isAdd |
| 1603 | // {11-0} imm12/Rm |
| 1604 | bits<14> offset; |
| 1605 | bits<4> Rn; |
| 1606 | let Inst{25} = offset{13}; |
| 1607 | let Inst{23} = offset{12}; |
| 1608 | let Inst{19-16} = Rn; |
| 1609 | let Inst{11-0} = offset{11-0}; |
| 1610 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1611 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1612 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1613 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1614 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; |
| 1615 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1616 | } |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1617 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1618 | multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> { |
| 1619 | def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1620 | (ins addrmode3:$addr), IndexModePre, |
| 1621 | LdMiscFrm, itin, |
| 1622 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1623 | bits<14> addr; |
| 1624 | let Inst{23} = addr{8}; // U bit |
| 1625 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1626 | let Inst{19-16} = addr{12-9}; // Rn |
| 1627 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1628 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 1629 | } |
| 1630 | def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1631 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1632 | LdMiscFrm, itin, |
| 1633 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1634 | bits<10> offset; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1635 | bits<4> Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1636 | let Inst{23} = offset{8}; // U bit |
| 1637 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1638 | let Inst{19-16} = Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1639 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1640 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1641 | } |
| 1642 | } |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1643 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1644 | let mayLoad = 1, neverHasSideEffects = 1 in { |
| 1645 | defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>; |
| 1646 | defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>; |
| 1647 | defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>; |
| 1648 | let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
| 1649 | defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>; |
| 1650 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1651 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1652 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1653 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1654 | def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb), |
| 1655 | (ins GPR:$base, am2offset:$offset), IndexModeNone, |
| 1656 | LdFrm, IIC_iLoad_ru, |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1657 | "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1658 | let Inst{21} = 1; // overwrite |
| 1659 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1660 | def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1661 | (ins GPR:$base, am2offset:$offset), IndexModeNone, |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1662 | LdFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1663 | "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1664 | let Inst{21} = 1; // overwrite |
| 1665 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1666 | def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
| 1667 | (ins GPR:$base, am3offset:$offset), IndexModePost, |
| 1668 | LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1669 | "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
| 1670 | let Inst{21} = 1; // overwrite |
| 1671 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1672 | def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
| 1673 | (ins GPR:$base, am3offset:$offset), IndexModePost, |
| 1674 | LdMiscFrm, IIC_iLoad_bh_ru, |
| 1675 | "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1676 | let Inst{21} = 1; // overwrite |
| 1677 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1678 | def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb), |
| 1679 | (ins GPR:$base, am3offset:$offset), IndexModePost, |
| 1680 | LdMiscFrm, IIC_iLoad_bh_ru, |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1681 | "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1682 | let Inst{21} = 1; // overwrite |
| 1683 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1684 | } |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1685 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1686 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1687 | |
| 1688 | // Stores with truncate |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 1689 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1690 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 1691 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1692 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1693 | // Store doubleword |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1694 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1, |
| 1695 | isCodeGenOnly = 1 in // $src2 doesn't exist in asm string |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 1696 | def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1697 | StMiscFrm, IIC_iStore_d_r, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1698 | "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1699 | |
| 1700 | // Indexed stores |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1701 | def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb), |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1702 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1703 | IndexModePre, StFrm, IIC_iStore_ru, |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1704 | "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb", |
| 1705 | [(set GPR:$Rn_wb, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1706 | (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1707 | |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1708 | def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb), |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1709 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1710 | IndexModePost, StFrm, IIC_iStore_ru, |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1711 | "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
| 1712 | [(set GPR:$Rn_wb, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1713 | (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1714 | |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1715 | def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb), |
| 1716 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
| 1717 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
| 1718 | "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb", |
| 1719 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
| 1720 | GPR:$Rn, am2offset:$offset))]>; |
| 1721 | def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb), |
| 1722 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
| 1723 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 1724 | "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
| 1725 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
| 1726 | GPR:$Rn, am2offset:$offset))]>; |
| 1727 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1728 | def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 1729 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 1730 | IndexModePre, StMiscFrm, IIC_iStore_ru, |
| 1731 | "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb", |
| 1732 | [(set GPR:$Rn_wb, |
| 1733 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1734 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1735 | def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 1736 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 1737 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
| 1738 | "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
| 1739 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 1740 | GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1741 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1742 | // For disassembly only |
| 1743 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 1744 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1745 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1746 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 1747 | "$base = $base_wb", []>; |
| 1748 | |
| 1749 | // For disassembly only |
| 1750 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 1751 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1752 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 1753 | "strd", "\t$src1, $src2, [$base], $offset", |
| 1754 | "$base = $base_wb", []>; |
| 1755 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1756 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1757 | |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1758 | def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb), |
| 1759 | (ins GPR:$Rt, GPR:$Rn,am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1760 | IndexModeNone, StFrm, IIC_iStore_ru, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1761 | "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1762 | [/* For disassembly only; pattern left blank */]> { |
| 1763 | let Inst{21} = 1; // overwrite |
| 1764 | } |
| 1765 | |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1766 | def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb), |
| 1767 | (ins GPR:$Rt, GPR:$Rn, am2offset:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1768 | IndexModeNone, StFrm, IIC_iStore_bh_ru, |
Jim Grosbach | 953557f4 | 2010-11-19 21:35:06 +0000 | [diff] [blame] | 1769 | "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1770 | [/* For disassembly only; pattern left blank */]> { |
| 1771 | let Inst{21} = 1; // overwrite |
| 1772 | } |
| 1773 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1774 | def STRHT: AI3sthpo<(outs GPR:$base_wb), |
| 1775 | (ins GPR:$src, GPR:$base,am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1776 | StMiscFrm, IIC_iStore_bh_ru, |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 1777 | "strht", "\t$src, [$base], $offset", "$base = $base_wb", |
| 1778 | [/* For disassembly only; pattern left blank */]> { |
| 1779 | let Inst{21} = 1; // overwrite |
| 1780 | } |
| 1781 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1782 | //===----------------------------------------------------------------------===// |
| 1783 | // Load / store multiple Instructions. |
| 1784 | // |
| 1785 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1786 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, |
| 1787 | InstrItinClass itin, InstrItinClass itin_upd> { |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1788 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1789 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1790 | IndexModeNone, f, itin, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1791 | !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1792 | let Inst{24-23} = 0b01; // Increment After |
| 1793 | let Inst{21} = 0; // No writeback |
| 1794 | let Inst{20} = L_bit; |
| 1795 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1796 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1797 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1798 | IndexModeUpd, f, itin_upd, |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1799 | !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1800 | let Inst{24-23} = 0b01; // Increment After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1801 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1802 | let Inst{20} = L_bit; |
| 1803 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1804 | def DA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1805 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1806 | IndexModeNone, f, itin, |
| 1807 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { |
| 1808 | let Inst{24-23} = 0b00; // Decrement After |
| 1809 | let Inst{21} = 0; // No writeback |
| 1810 | let Inst{20} = L_bit; |
| 1811 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1812 | def DA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1813 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1814 | IndexModeUpd, f, itin_upd, |
| 1815 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1816 | let Inst{24-23} = 0b00; // Decrement After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1817 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1818 | let Inst{20} = L_bit; |
| 1819 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1820 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1821 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1822 | IndexModeNone, f, itin, |
| 1823 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { |
| 1824 | let Inst{24-23} = 0b10; // Decrement Before |
| 1825 | let Inst{21} = 0; // No writeback |
| 1826 | let Inst{20} = L_bit; |
| 1827 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1828 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1829 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1830 | IndexModeUpd, f, itin_upd, |
| 1831 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1832 | let Inst{24-23} = 0b10; // Decrement Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1833 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1834 | let Inst{20} = L_bit; |
| 1835 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1836 | def IB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1837 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1838 | IndexModeNone, f, itin, |
| 1839 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { |
| 1840 | let Inst{24-23} = 0b11; // Increment Before |
| 1841 | let Inst{21} = 0; // No writeback |
| 1842 | let Inst{20} = L_bit; |
| 1843 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1844 | def IB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1845 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 1846 | IndexModeUpd, f, itin_upd, |
| 1847 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 1848 | let Inst{24-23} = 0b11; // Increment Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1849 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 1850 | let Inst{20} = L_bit; |
| 1851 | } |
| 1852 | } |
| 1853 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 1854 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 1855 | |
| 1856 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 1857 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; |
| 1858 | |
| 1859 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 1860 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; |
| 1861 | |
| 1862 | } // neverHasSideEffects |
| 1863 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 1864 | // Load / Store Multiple Mnemnoic Aliases |
| 1865 | def : MnemonicAlias<"ldm", "ldmia">; |
| 1866 | def : MnemonicAlias<"stm", "stmia">; |
| 1867 | |
| 1868 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 1869 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 1870 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 1871 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | c02ba66 | 2010-11-30 19:25:56 +0000 | [diff] [blame] | 1872 | // FIXME: Should be a pseudo-instruction. |
Bill Wendling | 7b71878 | 2010-11-16 02:08:45 +0000 | [diff] [blame] | 1873 | def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
Bill Wendling | 3380f6a | 2010-11-16 23:44:49 +0000 | [diff] [blame] | 1874 | reglist:$regs, variable_ops), |
Bill Wendling | 7b71878 | 2010-11-16 02:08:45 +0000 | [diff] [blame] | 1875 | IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr, |
Bill Wendling | 3380f6a | 2010-11-16 23:44:49 +0000 | [diff] [blame] | 1876 | "ldmia${p}\t$Rn!, $regs", |
Bill Wendling | 7b71878 | 2010-11-16 02:08:45 +0000 | [diff] [blame] | 1877 | "$Rn = $wb", []> { |
| 1878 | let Inst{24-23} = 0b01; // Increment After |
| 1879 | let Inst{21} = 1; // Writeback |
| 1880 | let Inst{20} = 1; // Load |
Jim Grosbach | c1235e2 | 2010-11-10 23:18:49 +0000 | [diff] [blame] | 1881 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1882 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1883 | //===----------------------------------------------------------------------===// |
| 1884 | // Move Instructions. |
| 1885 | // |
| 1886 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1887 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1888 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 1889 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1890 | bits<4> Rd; |
| 1891 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1892 | |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1893 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1894 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1895 | let Inst{3-0} = Rm; |
| 1896 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1897 | } |
| 1898 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1899 | // A version for the smaller set of tail call registers. |
| 1900 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1901 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1902 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 1903 | bits<4> Rd; |
| 1904 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 1905 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1906 | let Inst{11-4} = 0b00000000; |
| 1907 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1908 | let Inst{3-0} = Rm; |
| 1909 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 1910 | } |
| 1911 | |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1912 | def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1913 | DPSoRegFrm, IIC_iMOVsr, |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 1914 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>, |
| 1915 | UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1916 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1917 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 1918 | let Inst{15-12} = Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1919 | let Inst{11-0} = src; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 1920 | let Inst{25} = 0; |
| 1921 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 1922 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1923 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1924 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 1925 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1926 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1927 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1928 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 1929 | let Inst{15-12} = Rd; |
| 1930 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 1931 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1932 | } |
| 1933 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 1934 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1935 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1936 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1937 | "movw", "\t$Rd, $imm", |
| 1938 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 1939 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1940 | bits<4> Rd; |
| 1941 | bits<16> imm; |
| 1942 | let Inst{15-12} = Rd; |
| 1943 | let Inst{11-0} = imm{11-0}; |
| 1944 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1945 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1946 | let Inst{25} = 1; |
| 1947 | } |
| 1948 | |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1949 | let Constraints = "$src = $Rd" in |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1950 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1951 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1952 | "movt", "\t$Rd, $imm", |
| 1953 | [(set GPR:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1954 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1955 | lo16AllZero:$imm))]>, UnaryDP, |
| 1956 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 1957 | bits<4> Rd; |
| 1958 | bits<16> imm; |
| 1959 | let Inst{15-12} = Rd; |
| 1960 | let Inst{11-0} = imm{11-0}; |
| 1961 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 1962 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 1963 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 1964 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 1965 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 1966 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 1967 | Requires<[IsARM, HasV6T2]>; |
| 1968 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 1969 | let Uses = [CPSR] in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1970 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1971 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 1972 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1973 | |
| 1974 | // These aren't really mov instructions, but we have to define them this way |
| 1975 | // due to flag operands. |
| 1976 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1977 | let Defs = [CPSR] in { |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1978 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1979 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 1980 | Requires<[IsARM]>; |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1981 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 1982 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 1983 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1984 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1985 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1986 | //===----------------------------------------------------------------------===// |
| 1987 | // Extend Instructions. |
| 1988 | // |
| 1989 | |
| 1990 | // Sign extenders |
| 1991 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1992 | defm SXTB : AI_ext_rrot<0b01101010, |
| 1993 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
| 1994 | defm SXTH : AI_ext_rrot<0b01101011, |
| 1995 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1996 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1997 | defm SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 1998 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1999 | defm SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2000 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2001 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2002 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2003 | defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2004 | |
| 2005 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2006 | defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2007 | |
| 2008 | // Zero extenders |
| 2009 | |
| 2010 | let AddedComplexity = 16 in { |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2011 | defm UXTB : AI_ext_rrot<0b01101110, |
| 2012 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
| 2013 | defm UXTH : AI_ext_rrot<0b01101111, |
| 2014 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
| 2015 | defm UXTB16 : AI_ext_rrot<0b01101100, |
| 2016 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2017 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 2018 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 2019 | // The transformation should probably be done as a combiner action |
| 2020 | // instead so we can include a check for masking back in the upper |
| 2021 | // eight bits of the source into the lower eight bits of the result. |
| 2022 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
| 2023 | // (UXTB16r_rot GPR:$Src, 24)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2024 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2025 | (UXTB16r_rot GPR:$Src, 8)>; |
| 2026 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2027 | defm UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2028 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2029 | defm UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2030 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 2031 | } |
| 2032 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2033 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2034 | // For disassembly only |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2035 | defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 2036 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2037 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2038 | def SBFX : I<(outs GPR:$Rd), |
| 2039 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2040 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2041 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2042 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2043 | bits<4> Rd; |
| 2044 | bits<4> Rn; |
| 2045 | bits<5> lsb; |
| 2046 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2047 | let Inst{27-21} = 0b0111101; |
| 2048 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2049 | let Inst{20-16} = width; |
| 2050 | let Inst{15-12} = Rd; |
| 2051 | let Inst{11-7} = lsb; |
| 2052 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2053 | } |
| 2054 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2055 | def UBFX : I<(outs GPR:$Rd), |
| 2056 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2057 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2058 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2059 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2060 | bits<4> Rd; |
| 2061 | bits<4> Rn; |
| 2062 | bits<5> lsb; |
| 2063 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2064 | let Inst{27-21} = 0b0111111; |
| 2065 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2066 | let Inst{20-16} = width; |
| 2067 | let Inst{15-12} = Rd; |
| 2068 | let Inst{11-7} = lsb; |
| 2069 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2070 | } |
| 2071 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2072 | //===----------------------------------------------------------------------===// |
| 2073 | // Arithmetic Instructions. |
| 2074 | // |
| 2075 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2076 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2077 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2078 | BinOpFrag<(add node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2079 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2080 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2081 | BinOpFrag<(sub node:$LHS, node:$RHS)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2082 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2083 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2084 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2085 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2086 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 2087 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2088 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2089 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2090 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2091 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2092 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2093 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2094 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2095 | defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2096 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2097 | defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs", |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2098 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2099 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2100 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 2101 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 2102 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 2103 | bits<4> Rd; |
| 2104 | bits<4> Rn; |
| 2105 | bits<12> imm; |
| 2106 | let Inst{25} = 1; |
| 2107 | let Inst{15-12} = Rd; |
| 2108 | let Inst{19-16} = Rn; |
| 2109 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2110 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2111 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2112 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2113 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2114 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 2115 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 2116 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2117 | bits<4> Rd; |
| 2118 | bits<4> Rn; |
| 2119 | bits<4> Rm; |
| 2120 | let Inst{11-4} = 0b00000000; |
| 2121 | let Inst{25} = 0; |
| 2122 | let Inst{3-0} = Rm; |
| 2123 | let Inst{15-12} = Rd; |
| 2124 | let Inst{19-16} = Rn; |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2125 | } |
| 2126 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2127 | def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2128 | DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
| 2129 | [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> { |
| 2130 | bits<4> Rd; |
| 2131 | bits<4> Rn; |
| 2132 | bits<12> shift; |
| 2133 | let Inst{25} = 0; |
| 2134 | let Inst{11-0} = shift; |
| 2135 | let Inst{15-12} = Rd; |
| 2136 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2137 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2138 | |
| 2139 | // RSB with 's' bit set. |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2140 | let Defs = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2141 | def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 2142 | IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm", |
| 2143 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> { |
| 2144 | bits<4> Rd; |
| 2145 | bits<4> Rn; |
| 2146 | bits<12> imm; |
| 2147 | let Inst{25} = 1; |
| 2148 | let Inst{20} = 1; |
| 2149 | let Inst{15-12} = Rd; |
| 2150 | let Inst{19-16} = Rn; |
| 2151 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2152 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2153 | def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2154 | DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift", |
| 2155 | [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> { |
| 2156 | bits<4> Rd; |
| 2157 | bits<4> Rn; |
| 2158 | bits<12> shift; |
| 2159 | let Inst{25} = 0; |
| 2160 | let Inst{20} = 1; |
| 2161 | let Inst{11-0} = shift; |
| 2162 | let Inst{15-12} = Rd; |
| 2163 | let Inst{19-16} = Rn; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2164 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2165 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2166 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2167 | let Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2168 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2169 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 2170 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2171 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2172 | bits<4> Rd; |
| 2173 | bits<4> Rn; |
| 2174 | bits<12> imm; |
| 2175 | let Inst{25} = 1; |
| 2176 | let Inst{15-12} = Rd; |
| 2177 | let Inst{19-16} = Rn; |
| 2178 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2179 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2180 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2181 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2182 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2183 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2184 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2185 | bits<4> Rd; |
| 2186 | bits<4> Rn; |
| 2187 | bits<4> Rm; |
| 2188 | let Inst{11-4} = 0b00000000; |
| 2189 | let Inst{25} = 0; |
| 2190 | let Inst{3-0} = Rm; |
| 2191 | let Inst{15-12} = Rd; |
| 2192 | let Inst{19-16} = Rn; |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2193 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2194 | def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2195 | DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
| 2196 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2197 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2198 | bits<4> Rd; |
| 2199 | bits<4> Rn; |
| 2200 | bits<12> shift; |
| 2201 | let Inst{25} = 0; |
| 2202 | let Inst{11-0} = shift; |
| 2203 | let Inst{15-12} = Rd; |
| 2204 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2205 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2206 | } |
| 2207 | |
| 2208 | // FIXME: Allow these to be predicated. |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2209 | let Defs = [CPSR], Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2210 | def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2211 | DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm", |
| 2212 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2213 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2214 | bits<4> Rd; |
| 2215 | bits<4> Rn; |
| 2216 | bits<12> imm; |
| 2217 | let Inst{25} = 1; |
| 2218 | let Inst{20} = 1; |
| 2219 | let Inst{15-12} = Rd; |
| 2220 | let Inst{19-16} = Rn; |
| 2221 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2222 | } |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2223 | def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), |
| 2224 | DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift", |
| 2225 | [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2226 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2227 | bits<4> Rd; |
| 2228 | bits<4> Rn; |
| 2229 | bits<12> shift; |
| 2230 | let Inst{25} = 0; |
| 2231 | let Inst{20} = 1; |
| 2232 | let Inst{11-0} = shift; |
| 2233 | let Inst{15-12} = Rd; |
| 2234 | let Inst{19-16} = Rn; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2235 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2236 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2237 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2238 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2239 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 2240 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 2241 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 2242 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2243 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 2244 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2245 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 2246 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 2247 | // The with-carry-in form matches bitwise not instead of the negation. |
| 2248 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 2249 | // for part of the negation. |
| 2250 | def : ARMPat<(adde GPR:$src, so_imm_not:$imm), |
| 2251 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2252 | |
| 2253 | // Note: These are implemented in C++ code, because they have to generate |
| 2254 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 2255 | // cannot produce. |
| 2256 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 2257 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 2258 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2259 | // ARM Arithmetic Instruction -- for disassembly only |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 2260 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2261 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Nate Begeman | 692433b | 2010-07-29 17:56:55 +0000 | [diff] [blame] | 2262 | list<dag> pattern = [/* For disassembly only; pattern left blank */]> |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2263 | : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr, |
| 2264 | opc, "\t$Rd, $Rn, $Rm", pattern> { |
| 2265 | bits<4> Rd; |
| 2266 | bits<4> Rn; |
| 2267 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2268 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2269 | let Inst{11-4} = op11_4; |
| 2270 | let Inst{19-16} = Rn; |
| 2271 | let Inst{15-12} = Rd; |
| 2272 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2273 | } |
| 2274 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2275 | // Saturating add/subtract -- for disassembly only |
| 2276 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2277 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
| 2278 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>; |
| 2279 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
| 2280 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>; |
| 2281 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd">; |
| 2282 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">; |
| 2283 | |
| 2284 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2285 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2286 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2287 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2288 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2289 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2290 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2291 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2292 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2293 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2294 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2295 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2296 | |
| 2297 | // Signed/Unsigned add/subtract -- for disassembly only |
| 2298 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2299 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2300 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2301 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2302 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2303 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2304 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2305 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2306 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2307 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2308 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2309 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2310 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2311 | |
| 2312 | // Signed/Unsigned halving add/subtract -- for disassembly only |
| 2313 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2314 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2315 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2316 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2317 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2318 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2319 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2320 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2321 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2322 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2323 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2324 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2325 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2326 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2327 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2328 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2329 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2330 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2331 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2332 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2333 | bits<4> Rd; |
| 2334 | bits<4> Rn; |
| 2335 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2336 | let Inst{27-20} = 0b01111000; |
| 2337 | let Inst{15-12} = 0b1111; |
| 2338 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2339 | let Inst{19-16} = Rd; |
| 2340 | let Inst{11-8} = Rm; |
| 2341 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2342 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2343 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2344 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2345 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2346 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2347 | bits<4> Rd; |
| 2348 | bits<4> Rn; |
| 2349 | bits<4> Rm; |
| 2350 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2351 | let Inst{27-20} = 0b01111000; |
| 2352 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2353 | let Inst{19-16} = Rd; |
| 2354 | let Inst{15-12} = Ra; |
| 2355 | let Inst{11-8} = Rm; |
| 2356 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2357 | } |
| 2358 | |
| 2359 | // Signed/Unsigned saturate -- for disassembly only |
| 2360 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2361 | def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2362 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2363 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2364 | bits<4> Rd; |
| 2365 | bits<5> sat_imm; |
| 2366 | bits<4> Rn; |
| 2367 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2368 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2369 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2370 | let Inst{20-16} = sat_imm; |
| 2371 | let Inst{15-12} = Rd; |
| 2372 | let Inst{11-7} = sh{7-3}; |
| 2373 | let Inst{6} = sh{0}; |
| 2374 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2375 | } |
| 2376 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2377 | def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm, |
| 2378 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2379 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2380 | bits<4> Rd; |
| 2381 | bits<4> sat_imm; |
| 2382 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2383 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2384 | let Inst{11-4} = 0b11110011; |
| 2385 | let Inst{15-12} = Rd; |
| 2386 | let Inst{19-16} = sat_imm; |
| 2387 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2388 | } |
| 2389 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2390 | def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh), |
| 2391 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh", |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2392 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2393 | bits<4> Rd; |
| 2394 | bits<5> sat_imm; |
| 2395 | bits<4> Rn; |
| 2396 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2397 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2398 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2399 | let Inst{15-12} = Rd; |
| 2400 | let Inst{11-7} = sh{7-3}; |
| 2401 | let Inst{6} = sh{0}; |
| 2402 | let Inst{20-16} = sat_imm; |
| 2403 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2404 | } |
| 2405 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2406 | def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm, |
| 2407 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2408 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2409 | bits<4> Rd; |
| 2410 | bits<4> sat_imm; |
| 2411 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2412 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2413 | let Inst{11-4} = 0b11110011; |
| 2414 | let Inst{15-12} = Rd; |
| 2415 | let Inst{19-16} = sat_imm; |
| 2416 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2417 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2418 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2419 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2420 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2421 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2422 | //===----------------------------------------------------------------------===// |
| 2423 | // Bitwise Instructions. |
| 2424 | // |
| 2425 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2426 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2427 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2428 | BinOpFrag<(and node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2429 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2430 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2431 | BinOpFrag<(or node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2432 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2433 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2434 | BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2435 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2436 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 2437 | BinOpFrag<(and node:$LHS, (not node:$RHS))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2438 | |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2439 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
David Goodwin | 2f54a2f | 2009-11-02 17:28:36 +0000 | [diff] [blame] | 2440 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2441 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 2442 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2443 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2444 | bits<4> Rd; |
| 2445 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2446 | let Inst{27-21} = 0b0111110; |
| 2447 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2448 | let Inst{15-12} = Rd; |
| 2449 | let Inst{11-7} = imm{4-0}; // lsb |
| 2450 | let Inst{20-16} = imm{9-5}; // width |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2451 | } |
| 2452 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2453 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2454 | def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2455 | AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2456 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 2457 | [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2458 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2459 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2460 | bits<4> Rd; |
| 2461 | bits<4> Rn; |
| 2462 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2463 | let Inst{27-21} = 0b0111110; |
| 2464 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2465 | let Inst{15-12} = Rd; |
| 2466 | let Inst{11-7} = imm{4-0}; // lsb |
| 2467 | let Inst{20-16} = imm{9-5}; // width |
| 2468 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2469 | } |
| 2470 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2471 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 2472 | "mvn", "\t$Rd, $Rm", |
| 2473 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 2474 | bits<4> Rd; |
| 2475 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2476 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2477 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2478 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2479 | let Inst{15-12} = Rd; |
| 2480 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2481 | } |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2482 | def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm, |
| 2483 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
| 2484 | [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP { |
| 2485 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2486 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2487 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2488 | let Inst{19-16} = 0b0000; |
| 2489 | let Inst{15-12} = Rd; |
| 2490 | let Inst{11-0} = shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2491 | } |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2492 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2493 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 2494 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 2495 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 2496 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2497 | bits<12> imm; |
| 2498 | let Inst{25} = 1; |
| 2499 | let Inst{19-16} = 0b0000; |
| 2500 | let Inst{15-12} = Rd; |
| 2501 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2502 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2503 | |
| 2504 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 2505 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 2506 | |
| 2507 | //===----------------------------------------------------------------------===// |
| 2508 | // Multiply Instructions. |
| 2509 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2510 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2511 | string opc, string asm, list<dag> pattern> |
| 2512 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2513 | bits<4> Rd; |
| 2514 | bits<4> Rm; |
| 2515 | bits<4> Rn; |
| 2516 | let Inst{19-16} = Rd; |
| 2517 | let Inst{11-8} = Rm; |
| 2518 | let Inst{3-0} = Rn; |
| 2519 | } |
| 2520 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2521 | string opc, string asm, list<dag> pattern> |
| 2522 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2523 | bits<4> RdLo; |
| 2524 | bits<4> RdHi; |
| 2525 | bits<4> Rm; |
| 2526 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2527 | let Inst{19-16} = RdHi; |
| 2528 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2529 | let Inst{11-8} = Rm; |
| 2530 | let Inst{3-0} = Rn; |
| 2531 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2532 | |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2533 | let isCommutable = 1 in |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2534 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2535 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
| 2536 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2537 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2538 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2539 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2540 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> { |
| 2541 | bits<4> Ra; |
| 2542 | let Inst{15-12} = Ra; |
| 2543 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2544 | |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2545 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2546 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2547 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2548 | Requires<[IsARM, HasV6T2]> { |
| 2549 | bits<4> Rd; |
| 2550 | bits<4> Rm; |
| 2551 | bits<4> Rn; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2552 | bits<4> Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2553 | let Inst{19-16} = Rd; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2554 | let Inst{15-12} = Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2555 | let Inst{11-8} = Rm; |
| 2556 | let Inst{3-0} = Rn; |
| 2557 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2558 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2559 | // Extra precision multiplies with low / high results |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2560 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2561 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2562 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2563 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
| 2564 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
| 2565 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2566 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2567 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
| 2568 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
| 2569 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2570 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2571 | |
| 2572 | // Multiply + accumulate |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2573 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 2574 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2575 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2576 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2577 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 2578 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2579 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2580 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2581 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 2582 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 2583 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2584 | Requires<[IsARM, HasV6]> { |
| 2585 | bits<4> RdLo; |
| 2586 | bits<4> RdHi; |
| 2587 | bits<4> Rm; |
| 2588 | bits<4> Rn; |
| 2589 | let Inst{19-16} = RdLo; |
| 2590 | let Inst{15-12} = RdHi; |
| 2591 | let Inst{11-8} = Rm; |
| 2592 | let Inst{3-0} = Rn; |
| 2593 | } |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2594 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2595 | |
| 2596 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2597 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2598 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 2599 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2600 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 2601 | let Inst{15-12} = 0b1111; |
| 2602 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2603 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2604 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2605 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2606 | [/* For disassembly only; pattern left blank */]>, |
| 2607 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2608 | let Inst{15-12} = 0b1111; |
| 2609 | } |
| 2610 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2611 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 2612 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2613 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 2614 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 2615 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2616 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2617 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 2618 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2619 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2620 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2621 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2622 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2623 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 2624 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2625 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2626 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 2627 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2628 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2629 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 2630 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2631 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2632 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2633 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2634 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2635 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2636 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2637 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 2638 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2639 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2640 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2641 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2642 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2643 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 2644 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 2645 | (sra GPR:$Rm, (i32 16))))]>, |
| 2646 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2647 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2648 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2649 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 2650 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2651 | (sext_inreg GPR:$Rm, i16)))]>, |
| 2652 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2653 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2654 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2655 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 2656 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 2657 | (sra GPR:$Rm, (i32 16))))]>, |
| 2658 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2659 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2660 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2661 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 2662 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2663 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 2664 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2665 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2666 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2667 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 2668 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 2669 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 2670 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 2671 | } |
| 2672 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2673 | |
| 2674 | multiclass AI_smla<string opc, PatFrag opnode> { |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2675 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2676 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2677 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2678 | [(set GPR:$Rd, (add GPR:$Ra, |
| 2679 | (opnode (sext_inreg GPR:$Rn, i16), |
| 2680 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2681 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2682 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2683 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2684 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2685 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2686 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16), |
| 2687 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2688 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2689 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2690 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2691 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2692 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2693 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2694 | (sext_inreg GPR:$Rm, i16))))]>, |
| 2695 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2696 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2697 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2698 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2699 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2700 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 2701 | (sra GPR:$Rm, (i32 16)))))]>, |
| 2702 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2703 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2704 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2705 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2706 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2707 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2708 | (sext_inreg GPR:$Rm, i16)), (i32 16))))]>, |
| 2709 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2710 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 2711 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2712 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2713 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 2714 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 2715 | (sra GPR:$Rm, (i32 16))), (i32 16))))]>, |
| 2716 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 2717 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 2718 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 2719 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 2720 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2721 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2722 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2723 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi), |
| 2724 | (ins GPR:$Rn, GPR:$Rm), |
| 2725 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2726 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2727 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2728 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2729 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi), |
| 2730 | (ins GPR:$Rn, GPR:$Rm), |
| 2731 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2732 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2733 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2734 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2735 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi), |
| 2736 | (ins GPR:$Rn, GPR:$Rm), |
| 2737 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2738 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2739 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2740 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2741 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi), |
| 2742 | (ins GPR:$Rn, GPR:$Rm), |
| 2743 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2744 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 2745 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 2746 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2747 | // Helper class for AI_smld -- for disassembly only |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2748 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2749 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2750 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2751 | bits<4> Rn; |
| 2752 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2753 | let Inst{4} = 1; |
| 2754 | let Inst{5} = swap; |
| 2755 | let Inst{6} = sub; |
| 2756 | let Inst{7} = 0; |
| 2757 | let Inst{21-20} = 0b00; |
| 2758 | let Inst{22} = long; |
| 2759 | let Inst{27-23} = 0b01110; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2760 | let Inst{11-8} = Rm; |
| 2761 | let Inst{3-0} = Rn; |
| 2762 | } |
| 2763 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2764 | InstrItinClass itin, string opc, string asm> |
| 2765 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2766 | bits<4> Rd; |
| 2767 | let Inst{15-12} = 0b1111; |
| 2768 | let Inst{19-16} = Rd; |
| 2769 | } |
| 2770 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2771 | InstrItinClass itin, string opc, string asm> |
| 2772 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2773 | bits<4> Ra; |
| 2774 | let Inst{15-12} = Ra; |
| 2775 | } |
| 2776 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 2777 | InstrItinClass itin, string opc, string asm> |
| 2778 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 2779 | bits<4> RdLo; |
| 2780 | bits<4> RdHi; |
| 2781 | let Inst{19-16} = RdHi; |
| 2782 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2783 | } |
| 2784 | |
| 2785 | multiclass AI_smld<bit sub, string opc> { |
| 2786 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2787 | def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2788 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2789 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2790 | def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2791 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2792 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2793 | def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi), |
| 2794 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2795 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2796 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2797 | def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi), |
| 2798 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 2799 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2800 | |
| 2801 | } |
| 2802 | |
| 2803 | defm SMLA : AI_smld<0, "smla">; |
| 2804 | defm SMLS : AI_smld<1, "smls">; |
| 2805 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2806 | multiclass AI_sdml<bit sub, string opc> { |
| 2807 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 2808 | def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2809 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 2810 | def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2811 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2812 | } |
| 2813 | |
| 2814 | defm SMUA : AI_sdml<0, "smua">; |
| 2815 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 2816 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2817 | //===----------------------------------------------------------------------===// |
| 2818 | // Misc. Arithmetic Instructions. |
| 2819 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 2820 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2821 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2822 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 2823 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2824 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2825 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2826 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 2827 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 2828 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 2829 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2830 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2831 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 2832 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 2833 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2834 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2835 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
| 2836 | [(set GPR:$Rd, |
| 2837 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF), |
| 2838 | (or (and (shl GPR:$Rm, (i32 8)), 0xFF00), |
| 2839 | (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000), |
| 2840 | (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>, |
| 2841 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2842 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2843 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 2844 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
| 2845 | [(set GPR:$Rd, |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2846 | (sext_inreg |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2847 | (or (srl (and GPR:$Rm, 0xFF00), (i32 8)), |
| 2848 | (shl GPR:$Rm, (i32 8))), i16))]>, |
| 2849 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2850 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2851 | def lsl_shift_imm : SDNodeXForm<imm, [{ |
| 2852 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue()); |
| 2853 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2854 | }]>; |
| 2855 | |
| 2856 | def lsl_amt : PatLeaf<(i32 imm), [{ |
| 2857 | return (N->getZExtValue() < 32); |
| 2858 | }], lsl_shift_imm>; |
| 2859 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2860 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), |
| 2861 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 2862 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
| 2863 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), |
| 2864 | (and (shl GPR:$Rm, lsl_amt:$sh), |
| 2865 | 0xFFFF0000)))]>, |
| 2866 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 2867 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2868 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2869 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), |
| 2870 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; |
| 2871 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), |
| 2872 | (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2873 | |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2874 | def asr_shift_imm : SDNodeXForm<imm, [{ |
| 2875 | unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue()); |
| 2876 | return CurDAG->getTargetConstant(Sh, MVT::i32); |
| 2877 | }]>; |
| 2878 | |
| 2879 | def asr_amt : PatLeaf<(i32 imm), [{ |
| 2880 | return (N->getZExtValue() <= 32); |
| 2881 | }], asr_shift_imm>; |
Rafael Espindola | a284584 | 2006-10-05 16:48:49 +0000 | [diff] [blame] | 2882 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2883 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 2884 | // will match the pattern below. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 2885 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), |
| 2886 | (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh), |
| 2887 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
| 2888 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), |
| 2889 | (and (sra GPR:$Rm, asr_amt:$sh), |
| 2890 | 0xFFFF)))]>, |
| 2891 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 2892 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2893 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 2894 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 2895 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2896 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2897 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 2898 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
| 2899 | (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2900 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2901 | //===----------------------------------------------------------------------===// |
| 2902 | // Comparison Instructions... |
| 2903 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 2904 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2905 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2906 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 2907 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2908 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 2909 | // ARMcmpZ can re-use the above instruction definitions. |
| 2910 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 2911 | (CMPri GPR:$src, so_imm:$imm)>; |
| 2912 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 2913 | (CMPrr GPR:$src, GPR:$rhs)>; |
| 2914 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs), |
| 2915 | (CMPrs GPR:$src, so_reg:$rhs)>; |
| 2916 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2917 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 2918 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2919 | // results: |
| 2920 | // |
| 2921 | // rsbs r1, r1, 0 |
| 2922 | // cmp r0, r1 |
| 2923 | // mov r0, #0 |
| 2924 | // it ls |
| 2925 | // mov r0, #1 |
| 2926 | // |
| 2927 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2928 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2929 | // cmn r0, r1 |
| 2930 | // mov r0, #0 |
| 2931 | // it ls |
| 2932 | // mov r0, #1 |
| 2933 | // |
| 2934 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 2935 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 2936 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 2937 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 2938 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 2939 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 2940 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 2941 | // parameter to AddWithCarry is defined as 0). |
| 2942 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2943 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2944 | // |
| 2945 | // x = 0 |
| 2946 | // ~x = 0xFFFF FFFF |
| 2947 | // ~x + 1 = 0x1 0000 0000 |
| 2948 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 2949 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 2950 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 2951 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 2952 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 2953 | // |
| 2954 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 2955 | // |
| 2956 | // This is related to <rdar://problem/7569620>. |
| 2957 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2958 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 2959 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2960 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2961 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2962 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2963 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2964 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 2965 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2966 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2967 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2968 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2969 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 2970 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2971 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2972 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2973 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 2974 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2975 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 2976 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 2977 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 2978 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2979 | // Pseudo i64 compares for some floating point compares. |
| 2980 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 2981 | Defs = [CPSR] in { |
| 2982 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 2983 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2984 | IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2985 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 2986 | |
| 2987 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2988 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 2989 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 2990 | } // usesCustomInserter |
| 2991 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 2992 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2993 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2994 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2995 | // a two-value operand where a dag node expects two operands. :( |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 2996 | // FIXME: These should all be pseudo-instructions that get expanded to |
| 2997 | // the normal MOV instructions. That would fix the dependency on |
| 2998 | // special casing them in tblgen. |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 2999 | let neverHasSideEffects = 1 in { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 3000 | def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm, |
| 3001 | IIC_iCMOVr, "mov", "\t$Rd, $Rm", |
| 3002 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3003 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 3004 | bits<4> Rd; |
| 3005 | bits<4> Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 3006 | let Inst{25} = 0; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3007 | let Inst{20} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 3008 | let Inst{15-12} = Rd; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 3009 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3010 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 3011 | } |
Rafael Espindola | 493a7fc | 2006-10-10 20:38:57 +0000 | [diff] [blame] | 3012 | |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3013 | def MOVCCs : AI1<0b1101, (outs GPR:$Rd), |
| 3014 | (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr, |
| 3015 | "mov", "\t$Rd, $shift", |
| 3016 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>, |
| 3017 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 3018 | bits<4> Rd; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3019 | bits<12> shift; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 3020 | let Inst{25} = 0; |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3021 | let Inst{20} = 0; |
Jim Grosbach | 7911916 | 2010-11-16 18:13:42 +0000 | [diff] [blame] | 3022 | let Inst{19-16} = 0; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3023 | let Inst{15-12} = Rd; |
| 3024 | let Inst{11-0} = shift; |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3025 | } |
| 3026 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3027 | let isMoveImm = 1 in |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 3028 | def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm), |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3029 | DPFrm, IIC_iMOVi, |
| 3030 | "movw", "\t$Rd, $imm", |
| 3031 | []>, |
| 3032 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>, |
| 3033 | UnaryDP { |
| 3034 | bits<4> Rd; |
| 3035 | bits<16> imm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 3036 | let Inst{25} = 1; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3037 | let Inst{20} = 0; |
| 3038 | let Inst{19-16} = imm{15-12}; |
| 3039 | let Inst{15-12} = Rd; |
| 3040 | let Inst{11-0} = imm{11-0}; |
| 3041 | } |
| 3042 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3043 | let isMoveImm = 1 in |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3044 | def MOVCCi : AI1<0b1101, (outs GPR:$Rd), |
| 3045 | (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi, |
| 3046 | "mov", "\t$Rd, $imm", |
| 3047 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
| 3048 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 3049 | bits<4> Rd; |
| 3050 | bits<12> imm; |
| 3051 | let Inst{25} = 1; |
| 3052 | let Inst{20} = 0; |
| 3053 | let Inst{19-16} = 0b0000; |
| 3054 | let Inst{15-12} = Rd; |
| 3055 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 3056 | } |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3057 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3058 | // Two instruction predicate mov immediate. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3059 | let isMoveImm = 1 in |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3060 | def MOVCCi32imm : PseudoInst<(outs GPR:$Rd), |
| 3061 | (ins GPR:$false, i32imm:$src, pred:$p), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3062 | IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3063 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3064 | let isMoveImm = 1 in |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3065 | def MVNCCi : AI1<0b1111, (outs GPR:$Rd), |
| 3066 | (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi, |
| 3067 | "mvn", "\t$Rd, $imm", |
| 3068 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
| 3069 | RegConstraint<"$false = $Rd">, UnaryDP { |
| 3070 | bits<4> Rd; |
| 3071 | bits<12> imm; |
| 3072 | let Inst{25} = 1; |
| 3073 | let Inst{20} = 0; |
| 3074 | let Inst{19-16} = 0b0000; |
| 3075 | let Inst{15-12} = Rd; |
| 3076 | let Inst{11-0} = imm; |
| 3077 | } |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3078 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 3079 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3080 | //===----------------------------------------------------------------------===// |
| 3081 | // Atomic operations intrinsics |
| 3082 | // |
| 3083 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3084 | def memb_opt : Operand<i32> { |
| 3085 | let PrintMethod = "printMemBOption"; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3086 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3087 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3088 | // memory barriers protect the atomic sequences |
| 3089 | let hasSideEffects = 1 in { |
| 3090 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3091 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 3092 | Requires<[IsARM, HasDB]> { |
| 3093 | bits<4> opt; |
| 3094 | let Inst{31-4} = 0xf57ff05; |
| 3095 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3096 | } |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 3097 | |
Johnny Chen | 7def14f | 2010-08-11 23:35:12 +0000 | [diff] [blame] | 3098 | def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 3099 | "mcr", "\tp15, 0, $zero, c7, c10, 5", |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 3100 | [(ARMMemBarrierMCR GPR:$zero)]>, |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 3101 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 7c03dbd | 2009-12-14 21:24:16 +0000 | [diff] [blame] | 3102 | // FIXME: add encoding |
| 3103 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3104 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 3105 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3106 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3107 | "dsb", "\t$opt", |
| 3108 | [/* For disassembly only; pattern left blank */]>, |
| 3109 | Requires<[IsARM, HasDB]> { |
| 3110 | bits<4> opt; |
| 3111 | let Inst{31-4} = 0xf57ff04; |
| 3112 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3113 | } |
| 3114 | |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3115 | // ISB has only full system option -- for disassembly only |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3116 | def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>, |
| 3117 | Requires<[IsARM, HasDB]> { |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 3118 | let Inst{31-4} = 0xf57ff06; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3119 | let Inst{3-0} = 0b1111; |
| 3120 | } |
| 3121 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 3122 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3123 | let Uses = [CPSR] in { |
| 3124 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3125 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3126 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 3127 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3128 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3129 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 3130 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3131 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3132 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 3133 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3134 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3135 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 3136 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3137 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3138 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 3139 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3140 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3141 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
| 3142 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3143 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3144 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 3145 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3146 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3147 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 3148 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3149 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3150 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 3151 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3152 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3153 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 3154 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3155 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3156 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 3157 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3158 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3159 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
| 3160 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3161 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3162 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 3163 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3164 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3165 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 3166 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3167 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3168 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 3169 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3170 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3171 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 3172 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3173 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3174 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 3175 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3176 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3177 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
| 3178 | |
| 3179 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3180 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3181 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 3182 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3183 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3184 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 3185 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3186 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3187 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 3188 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3189 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3190 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3191 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3192 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3193 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3194 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3195 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3196 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3197 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3198 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3199 | } |
| 3200 | |
| 3201 | let mayLoad = 1 in { |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3202 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3203 | "ldrexb", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3204 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3205 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3206 | "ldrexh", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3207 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3208 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary, |
| 3209 | "ldrex", "\t$Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3210 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3211 | def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3212 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3213 | "ldrexd", "\t$Rt, $Rt2, [$Rn]", |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3214 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3215 | } |
| 3216 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3217 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
| 3218 | def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3219 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3220 | "strexb", "\t$Rd, $src, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3221 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3222 | def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn), |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3223 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3224 | "strexh", "\t$Rd, $Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3225 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3226 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3227 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3228 | "strex", "\t$Rd, $Rt, [$Rn]", |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3229 | []>; |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3230 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
| 3231 | (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn), |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3232 | NoItinerary, |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3233 | "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", |
Jim Grosbach | d7d72d6 | 2009-12-14 17:02:55 +0000 | [diff] [blame] | 3234 | []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3235 | } |
| 3236 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3237 | // Clear-Exclusive is for disassembly only. |
| 3238 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 3239 | [/* For disassembly only; pattern left blank */]>, |
| 3240 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3241 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3242 | } |
| 3243 | |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3244 | // SWP/SWPB are deprecated in V6/V7 and for disassembly only. |
| 3245 | let mayLoad = 1 in { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3246 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp", |
| 3247 | [/* For disassembly only; pattern left blank */]>; |
| 3248 | def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb", |
| 3249 | [/* For disassembly only; pattern left blank */]>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3250 | } |
| 3251 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3252 | //===----------------------------------------------------------------------===// |
| 3253 | // TLS Instructions |
| 3254 | // |
| 3255 | |
| 3256 | // __aeabi_read_tp preserves the registers r1-r3. |
Jason W Kim | a0871e7 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 3257 | // This is a pseudo inst so that we can get the encoding right, |
| 3258 | // complete with fixup for the aeabi_read_tp function. |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3259 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 3260 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
Jason W Kim | a0871e7 | 2010-12-08 23:14:44 +0000 | [diff] [blame] | 3261 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3262 | [(set R0, ARMthread_pointer)]>; |
| 3263 | } |
Rafael Espindola | c01c87c | 2006-10-17 20:33:13 +0000 | [diff] [blame] | 3264 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3265 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3266 | // SJLJ Exception handling intrinsics |
Jim Grosbach | 1add659 | 2009-08-13 15:11:43 +0000 | [diff] [blame] | 3267 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3268 | // address and save #0 in R0 for the non-longjmp case. |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3269 | // Since by its nature we may be coming from some other function to get |
| 3270 | // here, and we're using the stack frame for the containing function to |
| 3271 | // save/restore registers, we can't keep anything live in regs across |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3272 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3273 | // when we get here from a longjmp(). We force everthing out of registers |
Jim Grosbach | f957012 | 2009-05-14 00:46:35 +0000 | [diff] [blame] | 3274 | // except for our own input by listing the relevant registers in Defs. By |
| 3275 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 3276 | // all of the callee-saved resgisters, which is exactly what we want. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 3277 | // A constant value is passed in $val, and we use the location as a scratch. |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3278 | // |
| 3279 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 3280 | // no encoding information is necessary. |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 3281 | let Defs = |
Jim Grosbach | f35d216 | 2009-08-13 16:59:44 +0000 | [diff] [blame] | 3282 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0, |
| 3283 | D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 3284 | D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30, |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 3285 | D31 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | e76473d | 2010-11-29 23:51:31 +0000 | [diff] [blame] | 3286 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 3287 | NoItinerary, |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3288 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3289 | Requires<[IsARM, HasVFP2]>; |
| 3290 | } |
| 3291 | |
| 3292 | let Defs = |
Jim Grosbach | 5caeff5 | 2010-05-28 17:37:40 +0000 | [diff] [blame] | 3293 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ], |
| 3294 | hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | e76473d | 2010-11-29 23:51:31 +0000 | [diff] [blame] | 3295 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 3296 | NoItinerary, |
Bob Wilson | ec80e26 | 2010-04-09 20:41:18 +0000 | [diff] [blame] | 3297 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 3298 | Requires<[IsARM, NoVFP]>; |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3299 | } |
| 3300 | |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 3301 | // FIXME: Non-Darwin version(s) |
| 3302 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 3303 | Defs = [ R7, LR, SP ] in { |
Jim Grosbach | e76473d | 2010-11-29 23:51:31 +0000 | [diff] [blame] | 3304 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 3305 | NoItinerary, |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 3306 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 3307 | Requires<[IsARM, IsDarwin]>; |
| 3308 | } |
| 3309 | |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 3310 | // eh.sjlj.dispatchsetup pseudo-instruction. |
Jim Grosbach | e317b13 | 2010-10-29 20:21:49 +0000 | [diff] [blame] | 3311 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 3312 | // handled when the pseudo is expanded (which happens before any passes |
| 3313 | // that need the instruction size). |
| 3314 | let isBarrier = 1, hasSideEffects = 1 in |
| 3315 | def Int_eh_sjlj_dispatchsetup : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3316 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 3317 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
| 3318 | Requires<[IsDarwin]>; |
| 3319 | |
Jim Grosbach | 0e0da73 | 2009-05-12 23:59:14 +0000 | [diff] [blame] | 3320 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3321 | // Non-Instruction Patterns |
| 3322 | // |
Rafael Espindola | 5aca927 | 2006-10-07 14:03:39 +0000 | [diff] [blame] | 3323 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3324 | // Large immediate handling. |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 3325 | |
Evan Cheng | 893d7fe | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 3326 | // 32-bit immediate using two piece so_imms or movw + movt. |
Chris Lattner | 017d947 | 2009-10-20 00:40:56 +0000 | [diff] [blame] | 3327 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 3328 | // as a single unit instead of having to handle reg inputs. |
| 3329 | // FIXME: Remove this when we can do generalized remat. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3330 | let isReMaterializable = 1, isMoveImm = 1 in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3331 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 3332 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
Evan Cheng | 893d7fe | 2010-11-12 23:03:38 +0000 | [diff] [blame] | 3333 | Requires<[IsARM]>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 3334 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 3335 | // ConstantPool, GlobalAddress, and JumpTable |
| 3336 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 3337 | Requires<[IsARM, DontUseMovt]>; |
| 3338 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 3339 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 3340 | Requires<[IsARM, UseMovt]>; |
| 3341 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 3342 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 3343 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3344 | // TODO: add,sub,and, 3-instr forms? |
Rafael Espindola | 0505be0 | 2006-10-16 21:10:32 +0000 | [diff] [blame] | 3345 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3346 | // Tail calls |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 3347 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3348 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3349 | |
| 3350 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3351 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3352 | |
| 3353 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3354 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 3355 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 3356 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 3357 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 3358 | |
| 3359 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 3360 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 3361 | |
| 3362 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 3363 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
Rafael Espindola | 2435786 | 2006-10-19 17:05:03 +0000 | [diff] [blame] | 3364 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3365 | // Direct calls |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 3366 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 3367 | Requires<[IsARM, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 3368 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 3369 | Requires<[IsARM, IsDarwin]>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 3370 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3371 | // zextload i1 -> zextload i8 |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 3372 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3373 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
Lauro Ramos Venancio | a8f9f4a | 2006-12-26 19:30:42 +0000 | [diff] [blame] | 3374 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3375 | // extload -> zextload |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 3376 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3377 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3378 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 3379 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 3380 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3381 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
Rafael Espindola | 9dca7ad | 2006-11-01 14:13:27 +0000 | [diff] [blame] | 3382 | |
Evan Cheng | 83b5cf0 | 2008-11-05 23:22:34 +0000 | [diff] [blame] | 3383 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 3384 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 3385 | |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3386 | // smul* and smla* |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3387 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3388 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3389 | (SMULBB GPR:$a, GPR:$b)>; |
| 3390 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 3391 | (SMULBB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3392 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3393 | (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3394 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3395 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3396 | (SMULBT GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3397 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 3398 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3399 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3400 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3401 | (SMULTB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3402 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3403 | (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3404 | (SMULWB GPR:$a, GPR:$b)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3405 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3406 | (SMULWB GPR:$a, GPR:$b)>; |
| 3407 | |
| 3408 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3409 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3410 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3411 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3412 | def : ARMV5TEPat<(add GPR:$acc, |
| 3413 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 3414 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3415 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3416 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 3417 | (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3418 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3419 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3420 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3421 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 3422 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3423 | (mul (sra GPR:$a, (i32 16)), |
| 3424 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3425 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3426 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3427 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3428 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3429 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3430 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 3431 | (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3432 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3433 | def : ARMV5TEPat<(add GPR:$acc, |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 3434 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
Evan Cheng | 34b12d2 | 2007-01-19 20:27:35 +0000 | [diff] [blame] | 3435 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 3436 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3437 | //===----------------------------------------------------------------------===// |
| 3438 | // Thumb Support |
| 3439 | // |
| 3440 | |
| 3441 | include "ARMInstrThumb.td" |
| 3442 | |
| 3443 | //===----------------------------------------------------------------------===// |
Anton Korobeynikov | 5223711 | 2009-06-17 18:13:58 +0000 | [diff] [blame] | 3444 | // Thumb2 Support |
| 3445 | // |
| 3446 | |
| 3447 | include "ARMInstrThumb2.td" |
| 3448 | |
| 3449 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3450 | // Floating Point Support |
| 3451 | // |
| 3452 | |
| 3453 | include "ARMInstrVFP.td" |
Bob Wilson | 5bafff3 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3454 | |
| 3455 | //===----------------------------------------------------------------------===// |
| 3456 | // Advanced SIMD (NEON) Support |
| 3457 | // |
| 3458 | |
| 3459 | include "ARMInstrNEON.td" |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3460 | |
| 3461 | //===----------------------------------------------------------------------===// |
| 3462 | // Coprocessor Instructions. For disassembly only. |
| 3463 | // |
| 3464 | |
| 3465 | def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3466 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3467 | NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 3468 | [/* For disassembly only; pattern left blank */]> { |
| 3469 | let Inst{4} = 0; |
| 3470 | } |
| 3471 | |
| 3472 | def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3473 | nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3474 | NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2", |
| 3475 | [/* For disassembly only; pattern left blank */]> { |
| 3476 | let Inst{31-28} = 0b1111; |
| 3477 | let Inst{4} = 0; |
| 3478 | } |
| 3479 | |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3480 | class ACI<dag oops, dag iops, string opc, string asm> |
| 3481 | : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary, |
| 3482 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
| 3483 | let Inst{27-25} = 0b110; |
| 3484 | } |
| 3485 | |
| 3486 | multiclass LdStCop<bits<4> op31_28, bit load, string opc> { |
| 3487 | |
| 3488 | def _OFFSET : ACI<(outs), |
| 3489 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3490 | opc, "\tp$cop, cr$CRd, $addr"> { |
| 3491 | let Inst{31-28} = op31_28; |
| 3492 | let Inst{24} = 1; // P = 1 |
| 3493 | let Inst{21} = 0; // W = 0 |
| 3494 | let Inst{22} = 0; // D = 0 |
| 3495 | let Inst{20} = load; |
| 3496 | } |
| 3497 | |
| 3498 | def _PRE : ACI<(outs), |
| 3499 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
| 3500 | opc, "\tp$cop, cr$CRd, $addr!"> { |
| 3501 | let Inst{31-28} = op31_28; |
| 3502 | let Inst{24} = 1; // P = 1 |
| 3503 | let Inst{21} = 1; // W = 1 |
| 3504 | let Inst{22} = 0; // D = 0 |
| 3505 | let Inst{20} = load; |
| 3506 | } |
| 3507 | |
| 3508 | def _POST : ACI<(outs), |
| 3509 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
| 3510 | opc, "\tp$cop, cr$CRd, [$base], $offset"> { |
| 3511 | let Inst{31-28} = op31_28; |
| 3512 | let Inst{24} = 0; // P = 0 |
| 3513 | let Inst{21} = 1; // W = 1 |
| 3514 | let Inst{22} = 0; // D = 0 |
| 3515 | let Inst{20} = load; |
| 3516 | } |
| 3517 | |
| 3518 | def _OPTION : ACI<(outs), |
| 3519 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option), |
| 3520 | opc, "\tp$cop, cr$CRd, [$base], $option"> { |
| 3521 | let Inst{31-28} = op31_28; |
| 3522 | let Inst{24} = 0; // P = 0 |
| 3523 | let Inst{23} = 1; // U = 1 |
| 3524 | let Inst{21} = 0; // W = 0 |
| 3525 | let Inst{22} = 0; // D = 0 |
| 3526 | let Inst{20} = load; |
| 3527 | } |
| 3528 | |
| 3529 | def L_OFFSET : ACI<(outs), |
| 3530 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3531 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3532 | let Inst{31-28} = op31_28; |
| 3533 | let Inst{24} = 1; // P = 1 |
| 3534 | let Inst{21} = 0; // W = 0 |
| 3535 | let Inst{22} = 1; // D = 1 |
| 3536 | let Inst{20} = load; |
| 3537 | } |
| 3538 | |
| 3539 | def L_PRE : ACI<(outs), |
| 3540 | (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3541 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3542 | let Inst{31-28} = op31_28; |
| 3543 | let Inst{24} = 1; // P = 1 |
| 3544 | let Inst{21} = 1; // W = 1 |
| 3545 | let Inst{22} = 1; // D = 1 |
| 3546 | let Inst{20} = load; |
| 3547 | } |
| 3548 | |
| 3549 | def L_POST : ACI<(outs), |
| 3550 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3551 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3552 | let Inst{31-28} = op31_28; |
| 3553 | let Inst{24} = 0; // P = 0 |
| 3554 | let Inst{21} = 1; // W = 1 |
| 3555 | let Inst{22} = 1; // D = 1 |
| 3556 | let Inst{20} = load; |
| 3557 | } |
| 3558 | |
| 3559 | def L_OPTION : ACI<(outs), |
| 3560 | (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option), |
Johnny Chen | 2fb10f1 | 2010-04-16 19:33:23 +0000 | [diff] [blame] | 3561 | !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3562 | let Inst{31-28} = op31_28; |
| 3563 | let Inst{24} = 0; // P = 0 |
| 3564 | let Inst{23} = 1; // U = 1 |
| 3565 | let Inst{21} = 0; // W = 0 |
| 3566 | let Inst{22} = 1; // D = 1 |
| 3567 | let Inst{20} = load; |
| 3568 | } |
| 3569 | } |
| 3570 | |
| 3571 | defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">; |
| 3572 | defm LDC2 : LdStCop<0b1111, 1, "ldc2">; |
| 3573 | defm STC : LdStCop<{?,?,?,?}, 0, "stc">; |
| 3574 | defm STC2 : LdStCop<0b1111, 0, "stc2">; |
| 3575 | |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3576 | def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3577 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3578 | NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3579 | [/* For disassembly only; pattern left blank */]> { |
| 3580 | let Inst{20} = 0; |
| 3581 | let Inst{4} = 1; |
| 3582 | } |
| 3583 | |
| 3584 | def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3585 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3586 | NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3587 | [/* For disassembly only; pattern left blank */]> { |
| 3588 | let Inst{31-28} = 0b1111; |
| 3589 | let Inst{20} = 0; |
| 3590 | let Inst{4} = 1; |
| 3591 | } |
| 3592 | |
| 3593 | def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3594 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3595 | NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3596 | [/* For disassembly only; pattern left blank */]> { |
| 3597 | let Inst{20} = 1; |
| 3598 | let Inst{4} = 1; |
| 3599 | } |
| 3600 | |
| 3601 | def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1, |
| 3602 | GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2), |
| 3603 | NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2", |
| 3604 | [/* For disassembly only; pattern left blank */]> { |
| 3605 | let Inst{31-28} = 0b1111; |
| 3606 | let Inst{20} = 1; |
| 3607 | let Inst{4} = 1; |
| 3608 | } |
| 3609 | |
| 3610 | def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3611 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3612 | NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3613 | [/* For disassembly only; pattern left blank */]> { |
| 3614 | let Inst{23-20} = 0b0100; |
| 3615 | } |
| 3616 | |
| 3617 | def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3618 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3619 | NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3620 | [/* For disassembly only; pattern left blank */]> { |
| 3621 | let Inst{31-28} = 0b1111; |
| 3622 | let Inst{23-20} = 0b0100; |
| 3623 | } |
| 3624 | |
| 3625 | def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3626 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3627 | NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3628 | [/* For disassembly only; pattern left blank */]> { |
| 3629 | let Inst{23-20} = 0b0101; |
| 3630 | } |
| 3631 | |
| 3632 | def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc, |
| 3633 | GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm), |
| 3634 | NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm", |
| 3635 | [/* For disassembly only; pattern left blank */]> { |
| 3636 | let Inst{31-28} = 0b1111; |
| 3637 | let Inst{23-20} = 0b0101; |
| 3638 | } |
| 3639 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3640 | //===----------------------------------------------------------------------===// |
| 3641 | // Move between special register and ARM core register -- for disassembly only |
| 3642 | // |
| 3643 | |
| 3644 | def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr", |
| 3645 | [/* For disassembly only; pattern left blank */]> { |
| 3646 | let Inst{23-20} = 0b0000; |
| 3647 | let Inst{7-4} = 0b0000; |
| 3648 | } |
| 3649 | |
| 3650 | def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr", |
| 3651 | [/* For disassembly only; pattern left blank */]> { |
| 3652 | let Inst{23-20} = 0b0100; |
| 3653 | let Inst{7-4} = 0b0000; |
| 3654 | } |
| 3655 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3656 | def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3657 | "msr", "\tcpsr$mask, $src", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3658 | [/* For disassembly only; pattern left blank */]> { |
| 3659 | let Inst{23-20} = 0b0010; |
| 3660 | let Inst{7-4} = 0b0000; |
| 3661 | } |
| 3662 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3663 | def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3664 | "msr", "\tcpsr$mask, $a", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3665 | [/* For disassembly only; pattern left blank */]> { |
| 3666 | let Inst{23-20} = 0b0010; |
| 3667 | let Inst{7-4} = 0b0000; |
| 3668 | } |
| 3669 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3670 | def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary, |
| 3671 | "msr", "\tspsr$mask, $src", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3672 | [/* For disassembly only; pattern left blank */]> { |
| 3673 | let Inst{23-20} = 0b0110; |
| 3674 | let Inst{7-4} = 0b0000; |
| 3675 | } |
| 3676 | |
Johnny Chen | dd0f3cf | 2010-03-10 18:59:38 +0000 | [diff] [blame] | 3677 | def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary, |
| 3678 | "msr", "\tspsr$mask, $a", |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3679 | [/* For disassembly only; pattern left blank */]> { |
| 3680 | let Inst{23-20} = 0b0110; |
| 3681 | let Inst{7-4} = 0b0000; |
| 3682 | } |